blob: e0ea5adba751e64b679cf75ff4a9599c7e10722d [file] [log] [blame]
Nate Begeman6cca84e2005-10-16 05:39:50 +00001//===-- PPCTargetMachine.cpp - Define TargetMachine for PowerPC -----------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00002//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanb4402432005-04-21 23:30:14 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
Misha Brukmanb4402432005-04-21 23:30:14 +00009//
Chris Lattner73785d22005-08-15 23:47:04 +000010// Top-level implementation for the PowerPC target.
Misha Brukmane05203f2004-06-21 16:55:25 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattnerbfca1ab2005-10-14 23:51:18 +000014#include "PPC.h"
Chris Lattner6f3b9542005-10-14 23:59:06 +000015#include "PPCTargetMachine.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000016#include "llvm/PassManager.h"
Chris Lattneraac9fa72010-11-15 08:49:58 +000017#include "llvm/MC/MCStreamer.h"
Dale Johannesenc31eb202008-07-31 18:13:12 +000018#include "llvm/Target/TargetOptions.h"
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000019#include "llvm/Target/TargetRegistry.h"
David Greenea31f96c2009-07-14 20:18:05 +000020#include "llvm/Support/FormattedStream.h"
Misha Brukmane05203f2004-06-21 16:55:25 +000021using namespace llvm;
22
Chris Lattneraac9fa72010-11-15 08:49:58 +000023// This is duplicated code. Refactor this.
24static MCStreamer *createMCStreamer(const Target &T, const std::string &TT,
25 MCContext &Ctx, TargetAsmBackend &TAB,
26 raw_ostream &OS,
27 MCCodeEmitter *Emitter,
Rafael Espindolab3eca9b2011-01-23 17:55:27 +000028 bool RelaxAll,
29 bool NoExecStack) {
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +000030 if (Triple(TT).isOSDarwin())
Chris Lattneraac9fa72010-11-15 08:49:58 +000031 return createMachOStreamer(Ctx, TAB, OS, Emitter, RelaxAll);
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +000032
33 return NULL;
Chris Lattneraac9fa72010-11-15 08:49:58 +000034}
35
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000036extern "C" void LLVMInitializePowerPCTarget() {
37 // Register the targets
38 RegisterTargetMachine<PPC32TargetMachine> A(ThePPC32Target);
39 RegisterTargetMachine<PPC64TargetMachine> B(ThePPC64Target);
Chris Lattner9a6cf912009-08-12 07:22:17 +000040
Chris Lattner9ec375c2010-11-15 04:16:32 +000041 // Register the MC Code Emitter
42 TargetRegistry::RegisterCodeEmitter(ThePPC32Target, createPPCMCCodeEmitter);
43 TargetRegistry::RegisterCodeEmitter(ThePPC64Target, createPPCMCCodeEmitter);
Chris Lattneraac9fa72010-11-15 08:49:58 +000044
45
46 // Register the asm backend.
47 TargetRegistry::RegisterAsmBackend(ThePPC32Target, createPPCAsmBackend);
48 TargetRegistry::RegisterAsmBackend(ThePPC64Target, createPPCAsmBackend);
49
50 // Register the object streamer.
51 TargetRegistry::RegisterObjectStreamer(ThePPC32Target, createMCStreamer);
52 TargetRegistry::RegisterObjectStreamer(ThePPC64Target, createMCStreamer);
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000053}
Douglas Gregor1b731d52009-06-16 20:12:29 +000054
Jim Laskeyae92ce82006-09-07 23:39:26 +000055
Chris Lattner2c309702009-08-11 20:42:37 +000056PPCTargetMachine::PPCTargetMachine(const Target &T, const std::string &TT,
Evan Chengfe6e4052011-06-30 01:53:36 +000057 const std::string &CPU,
Daniel Dunbare8338102009-07-15 20:24:03 +000058 const std::string &FS, bool is64Bit)
Evan Cheng4d1ca962011-07-08 01:53:10 +000059 : LLVMTargetMachine(T, TT, CPU, FS),
Evan Chengfe6e4052011-06-30 01:53:36 +000060 Subtarget(TT, CPU, FS, is64Bit),
Chris Lattner49cadab2006-06-17 00:01:04 +000061 DataLayout(Subtarget.getTargetDataString()), InstrInfo(*this),
Anton Korobeynikov2f931282011-01-10 12:39:04 +000062 FrameLowering(Subtarget), JITInfo(*this, is64Bit),
Dan Gohmanbb919df2010-05-11 17:31:57 +000063 TLInfo(*this), TSInfo(*this),
Chris Lattnerd1e821f2010-02-02 19:23:55 +000064 InstrItins(Subtarget.getInstrItineraryData()) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000065
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000066 if (getRelocationModel() == Reloc::Default) {
Evan Cheng73136df2006-02-22 20:19:42 +000067 if (Subtarget.isDarwin())
68 setRelocationModel(Reloc::DynamicNoPIC);
69 else
Jim Laskey28663c72006-12-21 20:26:09 +000070 setRelocationModel(Reloc::Static);
Anton Korobeynikov40d67c52008-02-20 11:22:39 +000071 }
Nate Begeman6cca84e2005-10-16 05:39:50 +000072}
73
Dale Johannesen82810c82007-05-22 17:14:46 +000074/// Override this for PowerPC. Tail merging happily breaks up instruction issue
75/// groups, which typically degrades performance.
Dan Gohmanaad83c82007-11-19 20:46:23 +000076bool PPCTargetMachine::getEnableTailMergeDefault() const { return false; }
Dale Johannesen82810c82007-05-22 17:14:46 +000077
Daniel Dunbarc3719c32009-08-02 23:37:13 +000078PPC32TargetMachine::PPC32TargetMachine(const Target &T, const std::string &TT,
Evan Chengfe6e4052011-06-30 01:53:36 +000079 const std::string &CPU,
Daniel Dunbare8338102009-07-15 20:24:03 +000080 const std::string &FS)
Evan Chengfe6e4052011-06-30 01:53:36 +000081 : PPCTargetMachine(T, TT, CPU, FS, false) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000082}
83
84
Daniel Dunbarc3719c32009-08-02 23:37:13 +000085PPC64TargetMachine::PPC64TargetMachine(const Target &T, const std::string &TT,
Evan Chengfe6e4052011-06-30 01:53:36 +000086 const std::string &CPU,
Daniel Dunbare8338102009-07-15 20:24:03 +000087 const std::string &FS)
Evan Chengfe6e4052011-06-30 01:53:36 +000088 : PPCTargetMachine(T, TT, CPU, FS, true) {
Chris Lattner0c4aa142006-06-16 01:37:27 +000089}
90
Misha Brukmanb4402432005-04-21 23:30:14 +000091
Chris Lattner12e97302006-09-04 04:14:57 +000092//===----------------------------------------------------------------------===//
93// Pass Pipeline Configuration
94//===----------------------------------------------------------------------===//
Nate Begemanf17ea0f2004-08-11 07:40:04 +000095
Bill Wendling026e5d72009-04-29 23:29:43 +000096bool PPCTargetMachine::addInstSelector(PassManagerBase &PM,
97 CodeGenOpt::Level OptLevel) {
Chris Lattnerc6aa8062005-08-17 19:33:30 +000098 // Install an instruction selector.
Chris Lattner33792a42006-01-12 01:46:07 +000099 PM.add(createPPCISelDag(*this));
Nate Begemanf17ea0f2004-08-11 07:40:04 +0000100 return false;
101}
102
Bill Wendling026e5d72009-04-29 23:29:43 +0000103bool PPCTargetMachine::addPreEmitPass(PassManagerBase &PM,
104 CodeGenOpt::Level OptLevel) {
Chris Lattner12e97302006-09-04 04:14:57 +0000105 // Must run branch selection immediately preceding the asm printer.
106 PM.add(createPPCBranchSelectionPass());
107 return false;
108}
109
Bill Wendling026e5d72009-04-29 23:29:43 +0000110bool PPCTargetMachine::addCodeEmitter(PassManagerBase &PM,
111 CodeGenOpt::Level OptLevel,
Daniel Dunbarc9013922009-07-15 22:33:19 +0000112 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000113 // The JIT should use the static relocation model in ppc32 mode, PIC in ppc64.
114 // FIXME: This should be moved to TargetJITInfo!!
115 if (Subtarget.isPPC64()) {
116 // We use PIC codegen in ppc64 mode, because otherwise we'd have to use many
117 // instructions to materialize arbitrary global variable + function +
118 // constant pool addresses.
119 setRelocationModel(Reloc::PIC_);
120 // Temporary workaround for the inability of PPC64 JIT to handle jump
121 // tables.
122 DisableJumpTables = true;
123 } else {
124 setRelocationModel(Reloc::Static);
125 }
126
127 // Inform the subtarget that we are in JIT mode. FIXME: does this break macho
128 // writing?
129 Subtarget.SetJITMode();
130
131 // Machine code emitter pass for PowerPC.
132 PM.add(createPPCJITCodeEmitterPass(*this, JCE));
Bruno Cardoso Lopesa194c3a2009-05-30 20:51:52 +0000133
134 return false;
135}