blob: 0736c675b36792786cf9b78bc7a99fb88e2e1229 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUISelLowering.cpp - AMDGPU Common DAG lowering functions -----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief This is the parent TargetLowering class for hardware code gen
12/// targets.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUISelLowering.h"
Tom Stellarded882c22013-06-03 17:40:11 +000017#include "AMDGPU.h"
Tom Stellard81d871d2013-11-13 23:36:50 +000018#include "AMDGPUFrameLowering.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000019#include "AMDGPURegisterInfo.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000020#include "AMDGPUSubtarget.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000021#include "AMDILIntrinsicInfo.h"
Tom Stellardacfeebf2013-07-23 01:48:05 +000022#include "R600MachineFunctionInfo.h"
Tom Stellarded882c22013-06-03 17:40:11 +000023#include "SIMachineFunctionInfo.h"
Tom Stellard04c0e982014-01-22 19:24:21 +000024#include "llvm/Analysis/ValueTracking.h"
Christian Konig2c8f6d52013-03-07 09:03:52 +000025#include "llvm/CodeGen/CallingConvLower.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000026#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineRegisterInfo.h"
28#include "llvm/CodeGen/SelectionDAG.h"
29#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000030#include "llvm/IR/DataLayout.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000031
32using namespace llvm;
Tom Stellardaf775432013-10-23 00:44:32 +000033static bool allocateStack(unsigned ValNo, MVT ValVT, MVT LocVT,
34 CCValAssign::LocInfo LocInfo,
35 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Matt Arsenault52226f92013-12-14 18:21:59 +000036 unsigned Offset = State.AllocateStack(ValVT.getStoreSize(),
37 ArgFlags.getOrigAlign());
38 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Tom Stellardaf775432013-10-23 00:44:32 +000039
40 return true;
41}
Tom Stellard75aadc22012-12-11 21:25:42 +000042
Christian Konig2c8f6d52013-03-07 09:03:52 +000043#include "AMDGPUGenCallingConv.inc"
44
Tom Stellard75aadc22012-12-11 21:25:42 +000045AMDGPUTargetLowering::AMDGPUTargetLowering(TargetMachine &TM) :
46 TargetLowering(TM, new TargetLoweringObjectFileELF()) {
47
48 // Initialize target lowering borrowed from AMDIL
49 InitAMDILLowering();
50
51 // We need to custom lower some of the intrinsics
52 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
53
54 // Library functions. These default to Expand, but we have instructions
55 // for them.
56 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
57 setOperationAction(ISD::FEXP2, MVT::f32, Legal);
58 setOperationAction(ISD::FPOW, MVT::f32, Legal);
59 setOperationAction(ISD::FLOG2, MVT::f32, Legal);
60 setOperationAction(ISD::FABS, MVT::f32, Legal);
61 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
62 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Tom Stellard4d566b22013-11-27 21:23:20 +000063 setOperationAction(ISD::FROUND, MVT::f32, Legal);
Tom Stellardeddfa692013-12-20 05:11:55 +000064 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
Tom Stellard75aadc22012-12-11 21:25:42 +000065
Tom Stellard5643c4a2013-05-20 15:02:19 +000066 // The hardware supports ROTR, but not ROTL
67 setOperationAction(ISD::ROTL, MVT::i32, Expand);
68
Tom Stellard75aadc22012-12-11 21:25:42 +000069 // Lower floating point store/load to integer store/load to reduce the number
70 // of patterns in tablegen.
71 setOperationAction(ISD::STORE, MVT::f32, Promote);
72 AddPromotedToType(ISD::STORE, MVT::f32, MVT::i32);
73
Tom Stellarded2f6142013-07-18 21:43:42 +000074 setOperationAction(ISD::STORE, MVT::v2f32, Promote);
75 AddPromotedToType(ISD::STORE, MVT::v2f32, MVT::v2i32);
76
Tom Stellard75aadc22012-12-11 21:25:42 +000077 setOperationAction(ISD::STORE, MVT::v4f32, Promote);
78 AddPromotedToType(ISD::STORE, MVT::v4f32, MVT::v4i32);
79
Tom Stellardaf775432013-10-23 00:44:32 +000080 setOperationAction(ISD::STORE, MVT::v8f32, Promote);
81 AddPromotedToType(ISD::STORE, MVT::v8f32, MVT::v8i32);
82
83 setOperationAction(ISD::STORE, MVT::v16f32, Promote);
84 AddPromotedToType(ISD::STORE, MVT::v16f32, MVT::v16i32);
85
Tom Stellard7512c082013-07-12 18:14:56 +000086 setOperationAction(ISD::STORE, MVT::f64, Promote);
87 AddPromotedToType(ISD::STORE, MVT::f64, MVT::i64);
88
Tom Stellard2ffc3302013-08-26 15:05:44 +000089 // Custom lowering of vector stores is required for local address space
90 // stores.
91 setOperationAction(ISD::STORE, MVT::v4i32, Custom);
92 // XXX: Native v2i32 local address space stores are possible, but not
93 // currently implemented.
94 setOperationAction(ISD::STORE, MVT::v2i32, Custom);
95
Tom Stellardfbab8272013-08-16 01:12:11 +000096 setTruncStoreAction(MVT::v2i32, MVT::v2i16, Custom);
97 setTruncStoreAction(MVT::v2i32, MVT::v2i8, Custom);
98 setTruncStoreAction(MVT::v4i32, MVT::v4i8, Custom);
99 // XXX: This can be change to Custom, once ExpandVectorStores can
100 // handle 64-bit stores.
101 setTruncStoreAction(MVT::v4i32, MVT::v4i16, Expand);
102
Tom Stellard75aadc22012-12-11 21:25:42 +0000103 setOperationAction(ISD::LOAD, MVT::f32, Promote);
104 AddPromotedToType(ISD::LOAD, MVT::f32, MVT::i32);
105
Tom Stellardadf732c2013-07-18 21:43:48 +0000106 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
107 AddPromotedToType(ISD::LOAD, MVT::v2f32, MVT::v2i32);
108
Tom Stellard75aadc22012-12-11 21:25:42 +0000109 setOperationAction(ISD::LOAD, MVT::v4f32, Promote);
110 AddPromotedToType(ISD::LOAD, MVT::v4f32, MVT::v4i32);
111
Tom Stellardaf775432013-10-23 00:44:32 +0000112 setOperationAction(ISD::LOAD, MVT::v8f32, Promote);
113 AddPromotedToType(ISD::LOAD, MVT::v8f32, MVT::v8i32);
114
115 setOperationAction(ISD::LOAD, MVT::v16f32, Promote);
116 AddPromotedToType(ISD::LOAD, MVT::v16f32, MVT::v16i32);
117
Tom Stellard7512c082013-07-12 18:14:56 +0000118 setOperationAction(ISD::LOAD, MVT::f64, Promote);
119 AddPromotedToType(ISD::LOAD, MVT::f64, MVT::i64);
120
Tom Stellardd86003e2013-08-14 23:25:00 +0000121 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
122 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000123 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
124 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
Tom Stellardd86003e2013-08-14 23:25:00 +0000125 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2f32, Custom);
Tom Stellard967bf582014-02-13 23:34:15 +0000126 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v2i32, Custom);
127 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4f32, Custom);
128 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v4i32, Custom);
129 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8f32, Custom);
130 setOperationAction(ISD::EXTRACT_SUBVECTOR, MVT::v8i32, Custom);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000131
Tom Stellardb03edec2013-08-16 01:12:16 +0000132 setLoadExtAction(ISD::EXTLOAD, MVT::v2i8, Expand);
133 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i8, Expand);
134 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i8, Expand);
135 setLoadExtAction(ISD::EXTLOAD, MVT::v4i8, Expand);
136 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i8, Expand);
137 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i8, Expand);
138 setLoadExtAction(ISD::EXTLOAD, MVT::v2i16, Expand);
139 setLoadExtAction(ISD::SEXTLOAD, MVT::v2i16, Expand);
140 setLoadExtAction(ISD::ZEXTLOAD, MVT::v2i16, Expand);
141 setLoadExtAction(ISD::EXTLOAD, MVT::v4i16, Expand);
142 setLoadExtAction(ISD::SEXTLOAD, MVT::v4i16, Expand);
143 setLoadExtAction(ISD::ZEXTLOAD, MVT::v4i16, Expand);
144
Tom Stellardaeb45642014-02-04 17:18:43 +0000145 setOperationAction(ISD::BR_CC, MVT::i1, Expand);
146
Tom Stellardbeed74a2013-07-23 01:47:46 +0000147 setOperationAction(ISD::FNEG, MVT::v2f32, Expand);
148 setOperationAction(ISD::FNEG, MVT::v4f32, Expand);
149
Tom Stellardc947d8c2013-10-30 17:22:05 +0000150 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
151
Christian Konig70a50322013-03-27 09:12:51 +0000152 setOperationAction(ISD::MUL, MVT::i64, Expand);
153
Tom Stellard75aadc22012-12-11 21:25:42 +0000154 setOperationAction(ISD::UDIV, MVT::i32, Expand);
155 setOperationAction(ISD::UDIVREM, MVT::i32, Custom);
156 setOperationAction(ISD::UREM, MVT::i32, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000157 setOperationAction(ISD::VSELECT, MVT::v2f32, Expand);
158 setOperationAction(ISD::VSELECT, MVT::v4f32, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000159
Tom Stellardf6d80232013-08-21 22:14:17 +0000160 static const MVT::SimpleValueType IntTypes[] = {
161 MVT::v2i32, MVT::v4i32
Aaron Watry0a794a462013-06-25 13:55:57 +0000162 };
Tom Stellarda92ff872013-08-16 23:51:24 +0000163 const size_t NumIntTypes = array_lengthof(IntTypes);
Aaron Watry0a794a462013-06-25 13:55:57 +0000164
Tom Stellarda92ff872013-08-16 23:51:24 +0000165 for (unsigned int x = 0; x < NumIntTypes; ++x) {
Tom Stellardf6d80232013-08-21 22:14:17 +0000166 MVT::SimpleValueType VT = IntTypes[x];
Aaron Watry0a794a462013-06-25 13:55:57 +0000167 //Expand the following operations for the current type by default
168 setOperationAction(ISD::ADD, VT, Expand);
169 setOperationAction(ISD::AND, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000170 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
171 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000172 setOperationAction(ISD::MUL, VT, Expand);
173 setOperationAction(ISD::OR, VT, Expand);
174 setOperationAction(ISD::SHL, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000175 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000176 setOperationAction(ISD::SRL, VT, Expand);
177 setOperationAction(ISD::SRA, VT, Expand);
178 setOperationAction(ISD::SUB, VT, Expand);
179 setOperationAction(ISD::UDIV, VT, Expand);
Tom Stellardaa313d02013-07-30 14:31:03 +0000180 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000181 setOperationAction(ISD::UREM, VT, Expand);
Tom Stellard67ae4762013-07-18 21:43:35 +0000182 setOperationAction(ISD::VSELECT, VT, Expand);
Aaron Watry0a794a462013-06-25 13:55:57 +0000183 setOperationAction(ISD::XOR, VT, Expand);
184 }
Tom Stellarda92ff872013-08-16 23:51:24 +0000185
Tom Stellardf6d80232013-08-21 22:14:17 +0000186 static const MVT::SimpleValueType FloatTypes[] = {
187 MVT::v2f32, MVT::v4f32
Tom Stellarda92ff872013-08-16 23:51:24 +0000188 };
189 const size_t NumFloatTypes = array_lengthof(FloatTypes);
190
191 for (unsigned int x = 0; x < NumFloatTypes; ++x) {
Tom Stellardf6d80232013-08-21 22:14:17 +0000192 MVT::SimpleValueType VT = FloatTypes[x];
Tom Stellard175e7a82013-11-27 21:23:39 +0000193 setOperationAction(ISD::FABS, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000194 setOperationAction(ISD::FADD, VT, Expand);
195 setOperationAction(ISD::FDIV, VT, Expand);
Tom Stellardbfebd1f2014-02-04 17:18:37 +0000196 setOperationAction(ISD::FPOW, VT, Expand);
Tom Stellardad3aff22013-08-16 23:51:29 +0000197 setOperationAction(ISD::FFLOOR, VT, Expand);
Tom Stellardeddfa692013-12-20 05:11:55 +0000198 setOperationAction(ISD::FTRUNC, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000199 setOperationAction(ISD::FMUL, VT, Expand);
Tom Stellardb249b752013-08-16 23:51:33 +0000200 setOperationAction(ISD::FRINT, VT, Expand);
Tom Stellarde118b8b2013-10-29 16:37:20 +0000201 setOperationAction(ISD::FSQRT, VT, Expand);
Tom Stellarda92ff872013-08-16 23:51:24 +0000202 setOperationAction(ISD::FSUB, VT, Expand);
203 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000204}
205
Tom Stellard28d06de2013-08-05 22:22:07 +0000206//===----------------------------------------------------------------------===//
207// Target Information
208//===----------------------------------------------------------------------===//
209
210MVT AMDGPUTargetLowering::getVectorIdxTy() const {
211 return MVT::i32;
212}
213
Matt Arsenaultc5559bb2013-11-15 04:42:23 +0000214bool AMDGPUTargetLowering::isLoadBitCastBeneficial(EVT LoadTy,
215 EVT CastTy) const {
216 if (LoadTy.getSizeInBits() != CastTy.getSizeInBits())
217 return true;
218
219 unsigned LScalarSize = LoadTy.getScalarType().getSizeInBits();
220 unsigned CastScalarSize = CastTy.getScalarType().getSizeInBits();
221
222 return ((LScalarSize <= CastScalarSize) ||
223 (CastScalarSize >= 32) ||
224 (LScalarSize < 32));
225}
Tom Stellard28d06de2013-08-05 22:22:07 +0000226
Tom Stellard75aadc22012-12-11 21:25:42 +0000227//===---------------------------------------------------------------------===//
Tom Stellardc54731a2013-07-23 23:55:03 +0000228// Target Properties
229//===---------------------------------------------------------------------===//
230
231bool AMDGPUTargetLowering::isFAbsFree(EVT VT) const {
232 assert(VT.isFloatingPoint());
233 return VT == MVT::f32;
234}
235
236bool AMDGPUTargetLowering::isFNegFree(EVT VT) const {
237 assert(VT.isFloatingPoint());
238 return VT == MVT::f32;
239}
240
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000241bool AMDGPUTargetLowering::isTruncateFree(EVT Source, EVT Dest) const {
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000242 // Truncate is just accessing a subregister.
Benjamin Kramer53f9df42014-02-12 10:17:54 +0000243 return Dest.bitsLT(Source) && (Dest.getSizeInBits() % 32 == 0);
244}
245
246bool AMDGPUTargetLowering::isTruncateFree(Type *Source, Type *Dest) const {
247 // Truncate is just accessing a subregister.
248 return Dest->getPrimitiveSizeInBits() < Source->getPrimitiveSizeInBits() &&
249 (Dest->getPrimitiveSizeInBits() % 32 == 0);
Matt Arsenault0cdcd962014-02-10 19:57:42 +0000250}
251
Tom Stellardc54731a2013-07-23 23:55:03 +0000252//===---------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000253// TargetLowering Callbacks
254//===---------------------------------------------------------------------===//
255
Christian Konig2c8f6d52013-03-07 09:03:52 +0000256void AMDGPUTargetLowering::AnalyzeFormalArguments(CCState &State,
257 const SmallVectorImpl<ISD::InputArg> &Ins) const {
258
259 State.AnalyzeFormalArguments(Ins, CC_AMDGPU);
Tom Stellard75aadc22012-12-11 21:25:42 +0000260}
261
262SDValue AMDGPUTargetLowering::LowerReturn(
263 SDValue Chain,
264 CallingConv::ID CallConv,
265 bool isVarArg,
266 const SmallVectorImpl<ISD::OutputArg> &Outs,
267 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000268 SDLoc DL, SelectionDAG &DAG) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000269 return DAG.getNode(AMDGPUISD::RET_FLAG, DL, MVT::Other, Chain);
270}
271
272//===---------------------------------------------------------------------===//
273// Target specific lowering
274//===---------------------------------------------------------------------===//
275
276SDValue AMDGPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
277 const {
278 switch (Op.getOpcode()) {
279 default:
280 Op.getNode()->dump();
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000281 llvm_unreachable("Custom lowering code for this"
282 "instruction is not implemented yet!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000283 break;
284 // AMDIL DAG lowering
285 case ISD::SDIV: return LowerSDIV(Op, DAG);
286 case ISD::SREM: return LowerSREM(Op, DAG);
287 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op, DAG);
288 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
289 // AMDGPU DAG lowering
Tom Stellardd86003e2013-08-14 23:25:00 +0000290 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
291 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
Tom Stellard81d871d2013-11-13 23:36:50 +0000292 case ISD::FrameIndex: return LowerFrameIndex(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000293 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
294 case ISD::UDIVREM: return LowerUDIVREM(Op, DAG);
Tom Stellardc947d8c2013-10-30 17:22:05 +0000295 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Tom Stellard75aadc22012-12-11 21:25:42 +0000296 }
297 return Op;
298}
299
Tom Stellard04c0e982014-01-22 19:24:21 +0000300SDValue AMDGPUTargetLowering::LowerConstantInitializer(const Constant* Init,
301 const GlobalValue *GV,
302 const SDValue &InitPtr,
303 SDValue Chain,
304 SelectionDAG &DAG) const {
305 const DataLayout *TD = getTargetMachine().getDataLayout();
306 SDLoc DL(InitPtr);
307 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Init)) {
308 EVT VT = EVT::getEVT(CI->getType());
309 PointerType *PtrTy = PointerType::get(CI->getType(), 0);
310 return DAG.getStore(Chain, DL, DAG.getConstant(*CI, VT), InitPtr,
311 MachinePointerInfo(UndefValue::get(PtrTy)), false, false,
312 TD->getPrefTypeAlignment(CI->getType()));
313 } else if (const ConstantFP *CFP = dyn_cast<ConstantFP>(Init)) {
314 EVT VT = EVT::getEVT(CFP->getType());
315 PointerType *PtrTy = PointerType::get(CFP->getType(), 0);
316 return DAG.getStore(Chain, DL, DAG.getConstantFP(*CFP, VT), InitPtr,
317 MachinePointerInfo(UndefValue::get(PtrTy)), false, false,
318 TD->getPrefTypeAlignment(CFP->getType()));
319 } else if (Init->getType()->isAggregateType()) {
320 EVT PtrVT = InitPtr.getValueType();
321 unsigned NumElements = Init->getType()->getArrayNumElements();
322 SmallVector<SDValue, 8> Chains;
323 for (unsigned i = 0; i < NumElements; ++i) {
324 SDValue Offset = DAG.getConstant(i * TD->getTypeAllocSize(
325 Init->getType()->getArrayElementType()), PtrVT);
326 SDValue Ptr = DAG.getNode(ISD::ADD, DL, PtrVT, InitPtr, Offset);
327 Chains.push_back(LowerConstantInitializer(Init->getAggregateElement(i),
328 GV, Ptr, Chain, DAG));
329 }
330 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, &Chains[0],
331 Chains.size());
332 } else {
333 Init->dump();
334 llvm_unreachable("Unhandled constant initializer");
335 }
336}
337
Tom Stellardc026e8b2013-06-28 15:47:08 +0000338SDValue AMDGPUTargetLowering::LowerGlobalAddress(AMDGPUMachineFunction* MFI,
339 SDValue Op,
340 SelectionDAG &DAG) const {
341
342 const DataLayout *TD = getTargetMachine().getDataLayout();
343 GlobalAddressSDNode *G = cast<GlobalAddressSDNode>(Op);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000344 const GlobalValue *GV = G->getGlobal();
Tom Stellardc026e8b2013-06-28 15:47:08 +0000345
Tom Stellard04c0e982014-01-22 19:24:21 +0000346 switch (G->getAddressSpace()) {
347 default: llvm_unreachable("Global Address lowering not implemented for this "
348 "address space");
349 case AMDGPUAS::LOCAL_ADDRESS: {
350 // XXX: What does the value of G->getOffset() mean?
351 assert(G->getOffset() == 0 &&
352 "Do not know what to do with an non-zero offset");
Tom Stellardc026e8b2013-06-28 15:47:08 +0000353
Tom Stellard04c0e982014-01-22 19:24:21 +0000354 unsigned Offset;
355 if (MFI->LocalMemoryObjects.count(GV) == 0) {
356 uint64_t Size = TD->getTypeAllocSize(GV->getType()->getElementType());
357 Offset = MFI->LDSSize;
358 MFI->LocalMemoryObjects[GV] = Offset;
359 // XXX: Account for alignment?
360 MFI->LDSSize += Size;
361 } else {
362 Offset = MFI->LocalMemoryObjects[GV];
363 }
364
365 return DAG.getConstant(Offset, getPointerTy(G->getAddressSpace()));
366 }
367 case AMDGPUAS::CONSTANT_ADDRESS: {
368 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
369 Type *EltType = GV->getType()->getElementType();
370 unsigned Size = TD->getTypeAllocSize(EltType);
371 unsigned Alignment = TD->getPrefTypeAlignment(EltType);
372
373 const GlobalVariable *Var = dyn_cast<GlobalVariable>(GV);
374 const Constant *Init = Var->getInitializer();
375 int FI = FrameInfo->CreateStackObject(Size, Alignment, false);
376 SDValue InitPtr = DAG.getFrameIndex(FI,
377 getPointerTy(AMDGPUAS::PRIVATE_ADDRESS));
378 SmallVector<SDNode*, 8> WorkList;
379
380 for (SDNode::use_iterator I = DAG.getEntryNode()->use_begin(),
381 E = DAG.getEntryNode()->use_end(); I != E; ++I) {
382 if (I->getOpcode() != AMDGPUISD::REGISTER_LOAD && I->getOpcode() != ISD::LOAD)
383 continue;
384 WorkList.push_back(*I);
385 }
386 SDValue Chain = LowerConstantInitializer(Init, GV, InitPtr, DAG.getEntryNode(), DAG);
387 for (SmallVector<SDNode*, 8>::iterator I = WorkList.begin(),
388 E = WorkList.end(); I != E; ++I) {
389 SmallVector<SDValue, 8> Ops;
390 Ops.push_back(Chain);
391 for (unsigned i = 1; i < (*I)->getNumOperands(); ++i) {
392 Ops.push_back((*I)->getOperand(i));
393 }
394 DAG.UpdateNodeOperands(*I, &Ops[0], Ops.size());
395 }
396 return DAG.getZExtOrTrunc(InitPtr, SDLoc(Op),
397 getPointerTy(AMDGPUAS::CONSTANT_ADDRESS));
398 }
399 }
Tom Stellardc026e8b2013-06-28 15:47:08 +0000400}
401
Tom Stellardd86003e2013-08-14 23:25:00 +0000402void AMDGPUTargetLowering::ExtractVectorElements(SDValue Op, SelectionDAG &DAG,
403 SmallVectorImpl<SDValue> &Args,
404 unsigned Start,
405 unsigned Count) const {
406 EVT VT = Op.getValueType();
407 for (unsigned i = Start, e = Start + Count; i != e; ++i) {
408 Args.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SDLoc(Op),
409 VT.getVectorElementType(),
410 Op, DAG.getConstant(i, MVT::i32)));
411 }
412}
413
414SDValue AMDGPUTargetLowering::LowerCONCAT_VECTORS(SDValue Op,
415 SelectionDAG &DAG) const {
416 SmallVector<SDValue, 8> Args;
417 SDValue A = Op.getOperand(0);
418 SDValue B = Op.getOperand(1);
419
420 ExtractVectorElements(A, DAG, Args, 0,
421 A.getValueType().getVectorNumElements());
422 ExtractVectorElements(B, DAG, Args, 0,
423 B.getValueType().getVectorNumElements());
424
425 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(),
426 &Args[0], Args.size());
427}
428
429SDValue AMDGPUTargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op,
430 SelectionDAG &DAG) const {
431
432 SmallVector<SDValue, 8> Args;
433 EVT VT = Op.getValueType();
434 unsigned Start = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
435 ExtractVectorElements(Op.getOperand(0), DAG, Args, Start,
436 VT.getVectorNumElements());
437
438 return DAG.getNode(ISD::BUILD_VECTOR, SDLoc(Op), Op.getValueType(),
439 &Args[0], Args.size());
440}
441
Tom Stellard81d871d2013-11-13 23:36:50 +0000442SDValue AMDGPUTargetLowering::LowerFrameIndex(SDValue Op,
443 SelectionDAG &DAG) const {
444
445 MachineFunction &MF = DAG.getMachineFunction();
446 const AMDGPUFrameLowering *TFL =
447 static_cast<const AMDGPUFrameLowering*>(getTargetMachine().getFrameLowering());
448
449 FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Op);
450 assert(FIN);
451
452 unsigned FrameIndex = FIN->getIndex();
453 unsigned Offset = TFL->getFrameIndexOffset(MF, FrameIndex);
454 return DAG.getConstant(Offset * 4 * TFL->getStackWidth(MF),
455 Op.getValueType());
456}
Tom Stellardd86003e2013-08-14 23:25:00 +0000457
Tom Stellard75aadc22012-12-11 21:25:42 +0000458SDValue AMDGPUTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
459 SelectionDAG &DAG) const {
460 unsigned IntrinsicID = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000461 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000462 EVT VT = Op.getValueType();
463
464 switch (IntrinsicID) {
465 default: return Op;
466 case AMDGPUIntrinsic::AMDIL_abs:
467 return LowerIntrinsicIABS(Op, DAG);
468 case AMDGPUIntrinsic::AMDIL_exp:
469 return DAG.getNode(ISD::FEXP2, DL, VT, Op.getOperand(1));
470 case AMDGPUIntrinsic::AMDGPU_lrp:
471 return LowerIntrinsicLRP(Op, DAG);
472 case AMDGPUIntrinsic::AMDIL_fraction:
473 return DAG.getNode(AMDGPUISD::FRACT, DL, VT, Op.getOperand(1));
Tom Stellard75aadc22012-12-11 21:25:42 +0000474 case AMDGPUIntrinsic::AMDIL_max:
475 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, Op.getOperand(1),
476 Op.getOperand(2));
477 case AMDGPUIntrinsic::AMDGPU_imax:
478 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Op.getOperand(1),
479 Op.getOperand(2));
480 case AMDGPUIntrinsic::AMDGPU_umax:
481 return DAG.getNode(AMDGPUISD::UMAX, DL, VT, Op.getOperand(1),
482 Op.getOperand(2));
483 case AMDGPUIntrinsic::AMDIL_min:
484 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, Op.getOperand(1),
485 Op.getOperand(2));
486 case AMDGPUIntrinsic::AMDGPU_imin:
487 return DAG.getNode(AMDGPUISD::SMIN, DL, VT, Op.getOperand(1),
488 Op.getOperand(2));
489 case AMDGPUIntrinsic::AMDGPU_umin:
490 return DAG.getNode(AMDGPUISD::UMIN, DL, VT, Op.getOperand(1),
491 Op.getOperand(2));
492 case AMDGPUIntrinsic::AMDIL_round_nearest:
493 return DAG.getNode(ISD::FRINT, DL, VT, Op.getOperand(1));
494 }
495}
496
497///IABS(a) = SMAX(sub(0, a), a)
498SDValue AMDGPUTargetLowering::LowerIntrinsicIABS(SDValue Op,
499 SelectionDAG &DAG) const {
500
Andrew Trickef9de2a2013-05-25 02:42:55 +0000501 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000502 EVT VT = Op.getValueType();
503 SDValue Neg = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
504 Op.getOperand(1));
505
506 return DAG.getNode(AMDGPUISD::SMAX, DL, VT, Neg, Op.getOperand(1));
507}
508
509/// Linear Interpolation
510/// LRP(a, b, c) = muladd(a, b, (1 - a) * c)
511SDValue AMDGPUTargetLowering::LowerIntrinsicLRP(SDValue Op,
512 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000513 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000514 EVT VT = Op.getValueType();
515 SDValue OneSubA = DAG.getNode(ISD::FSUB, DL, VT,
516 DAG.getConstantFP(1.0f, MVT::f32),
517 Op.getOperand(1));
518 SDValue OneSubAC = DAG.getNode(ISD::FMUL, DL, VT, OneSubA,
519 Op.getOperand(3));
Vincent Lejeune1ce13f52013-02-18 14:11:28 +0000520 return DAG.getNode(ISD::FADD, DL, VT,
521 DAG.getNode(ISD::FMUL, DL, VT, Op.getOperand(1), Op.getOperand(2)),
522 OneSubAC);
Tom Stellard75aadc22012-12-11 21:25:42 +0000523}
524
525/// \brief Generate Min/Max node
526SDValue AMDGPUTargetLowering::LowerMinMax(SDValue Op,
527 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000528 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000529 EVT VT = Op.getValueType();
530
531 SDValue LHS = Op.getOperand(0);
532 SDValue RHS = Op.getOperand(1);
533 SDValue True = Op.getOperand(2);
534 SDValue False = Op.getOperand(3);
535 SDValue CC = Op.getOperand(4);
536
537 if (VT != MVT::f32 ||
538 !((LHS == True && RHS == False) || (LHS == False && RHS == True))) {
539 return SDValue();
540 }
541
542 ISD::CondCode CCOpcode = cast<CondCodeSDNode>(CC)->get();
543 switch (CCOpcode) {
544 case ISD::SETOEQ:
545 case ISD::SETONE:
546 case ISD::SETUNE:
547 case ISD::SETNE:
548 case ISD::SETUEQ:
549 case ISD::SETEQ:
550 case ISD::SETFALSE:
551 case ISD::SETFALSE2:
552 case ISD::SETTRUE:
553 case ISD::SETTRUE2:
554 case ISD::SETUO:
555 case ISD::SETO:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000556 llvm_unreachable("Operation should already be optimised!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000557 case ISD::SETULE:
558 case ISD::SETULT:
559 case ISD::SETOLE:
560 case ISD::SETOLT:
561 case ISD::SETLE:
562 case ISD::SETLT: {
563 if (LHS == True)
564 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, LHS, RHS);
565 else
566 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, LHS, RHS);
567 }
568 case ISD::SETGT:
569 case ISD::SETGE:
570 case ISD::SETUGE:
571 case ISD::SETOGE:
572 case ISD::SETUGT:
573 case ISD::SETOGT: {
574 if (LHS == True)
575 return DAG.getNode(AMDGPUISD::FMAX, DL, VT, LHS, RHS);
576 else
577 return DAG.getNode(AMDGPUISD::FMIN, DL, VT, LHS, RHS);
578 }
579 case ISD::SETCC_INVALID:
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000580 llvm_unreachable("Invalid setcc condcode!");
Tom Stellard75aadc22012-12-11 21:25:42 +0000581 }
582 return Op;
583}
584
Tom Stellard35bb18c2013-08-26 15:06:04 +0000585SDValue AMDGPUTargetLowering::SplitVectorLoad(const SDValue &Op,
586 SelectionDAG &DAG) const {
587 LoadSDNode *Load = dyn_cast<LoadSDNode>(Op);
588 EVT MemEltVT = Load->getMemoryVT().getVectorElementType();
589 EVT EltVT = Op.getValueType().getVectorElementType();
590 EVT PtrVT = Load->getBasePtr().getValueType();
591 unsigned NumElts = Load->getMemoryVT().getVectorNumElements();
592 SmallVector<SDValue, 8> Loads;
593 SDLoc SL(Op);
594
595 for (unsigned i = 0, e = NumElts; i != e; ++i) {
596 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT, Load->getBasePtr(),
597 DAG.getConstant(i * (MemEltVT.getSizeInBits() / 8), PtrVT));
598 Loads.push_back(DAG.getExtLoad(Load->getExtensionType(), SL, EltVT,
599 Load->getChain(), Ptr,
600 MachinePointerInfo(Load->getMemOperand()->getValue()),
601 MemEltVT, Load->isVolatile(), Load->isNonTemporal(),
602 Load->getAlignment()));
603 }
604 return DAG.getNode(ISD::BUILD_VECTOR, SL, Op.getValueType(), &Loads[0],
605 Loads.size());
606}
607
Tom Stellard2ffc3302013-08-26 15:05:44 +0000608SDValue AMDGPUTargetLowering::MergeVectorStore(const SDValue &Op,
609 SelectionDAG &DAG) const {
610 StoreSDNode *Store = dyn_cast<StoreSDNode>(Op);
611 EVT MemVT = Store->getMemoryVT();
612 unsigned MemBits = MemVT.getSizeInBits();
Tom Stellard75aadc22012-12-11 21:25:42 +0000613
Tom Stellard2ffc3302013-08-26 15:05:44 +0000614 // Byte stores are really expensive, so if possible, try to pack
615 // 32-bit vector truncatating store into an i32 store.
616 // XXX: We could also handle optimize other vector bitwidths
617 if (!MemVT.isVector() || MemBits > 32) {
618 return SDValue();
619 }
620
621 SDLoc DL(Op);
622 const SDValue &Value = Store->getValue();
623 EVT VT = Value.getValueType();
624 const SDValue &Ptr = Store->getBasePtr();
625 EVT MemEltVT = MemVT.getVectorElementType();
626 unsigned MemEltBits = MemEltVT.getSizeInBits();
627 unsigned MemNumElements = MemVT.getVectorNumElements();
628 EVT PackedVT = EVT::getIntegerVT(*DAG.getContext(), MemVT.getSizeInBits());
629 SDValue Mask;
630 switch(MemEltBits) {
631 case 8:
632 Mask = DAG.getConstant(0xFF, PackedVT);
633 break;
634 case 16:
635 Mask = DAG.getConstant(0xFFFF, PackedVT);
636 break;
637 default:
638 llvm_unreachable("Cannot lower this vector store");
639 }
640 SDValue PackedValue;
641 for (unsigned i = 0; i < MemNumElements; ++i) {
642 EVT ElemVT = VT.getVectorElementType();
643 SDValue Elt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, ElemVT, Value,
644 DAG.getConstant(i, MVT::i32));
645 Elt = DAG.getZExtOrTrunc(Elt, DL, PackedVT);
646 Elt = DAG.getNode(ISD::AND, DL, PackedVT, Elt, Mask);
647 SDValue Shift = DAG.getConstant(MemEltBits * i, PackedVT);
648 Elt = DAG.getNode(ISD::SHL, DL, PackedVT, Elt, Shift);
649 if (i == 0) {
650 PackedValue = Elt;
651 } else {
652 PackedValue = DAG.getNode(ISD::OR, DL, PackedVT, PackedValue, Elt);
653 }
654 }
655 return DAG.getStore(Store->getChain(), DL, PackedValue, Ptr,
656 MachinePointerInfo(Store->getMemOperand()->getValue()),
657 Store->isVolatile(), Store->isNonTemporal(),
658 Store->getAlignment());
659}
660
661SDValue AMDGPUTargetLowering::SplitVectorStore(SDValue Op,
662 SelectionDAG &DAG) const {
663 StoreSDNode *Store = cast<StoreSDNode>(Op);
664 EVT MemEltVT = Store->getMemoryVT().getVectorElementType();
665 EVT EltVT = Store->getValue().getValueType().getVectorElementType();
666 EVT PtrVT = Store->getBasePtr().getValueType();
667 unsigned NumElts = Store->getMemoryVT().getVectorNumElements();
668 SDLoc SL(Op);
669
670 SmallVector<SDValue, 8> Chains;
671
672 for (unsigned i = 0, e = NumElts; i != e; ++i) {
673 SDValue Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, SL, EltVT,
674 Store->getValue(), DAG.getConstant(i, MVT::i32));
675 SDValue Ptr = DAG.getNode(ISD::ADD, SL, PtrVT,
676 Store->getBasePtr(),
677 DAG.getConstant(i * (MemEltVT.getSizeInBits() / 8),
678 PtrVT));
Tom Stellardf3d166a2013-08-26 15:05:49 +0000679 Chains.push_back(DAG.getTruncStore(Store->getChain(), SL, Val, Ptr,
Tom Stellard2ffc3302013-08-26 15:05:44 +0000680 MachinePointerInfo(Store->getMemOperand()->getValue()),
Tom Stellardf3d166a2013-08-26 15:05:49 +0000681 MemEltVT, Store->isVolatile(), Store->isNonTemporal(),
Tom Stellard2ffc3302013-08-26 15:05:44 +0000682 Store->getAlignment()));
683 }
684 return DAG.getNode(ISD::TokenFactor, SL, MVT::Other, &Chains[0], NumElts);
685}
686
Tom Stellarde9373602014-01-22 19:24:14 +0000687SDValue AMDGPUTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const {
688 SDLoc DL(Op);
689 LoadSDNode *Load = cast<LoadSDNode>(Op);
690 ISD::LoadExtType ExtType = Load->getExtensionType();
691
Tom Stellard04c0e982014-01-22 19:24:21 +0000692 // Lower loads constant address space global variable loads
693 if (Load->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS &&
694 isa<GlobalVariable>(GetUnderlyingObject(Load->getPointerInfo().V))) {
695
696 SDValue Ptr = DAG.getZExtOrTrunc(Load->getBasePtr(), DL,
697 getPointerTy(AMDGPUAS::PRIVATE_ADDRESS));
698 Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, Ptr,
699 DAG.getConstant(2, MVT::i32));
700 return DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, Op.getValueType(),
701 Load->getChain(), Ptr,
702 DAG.getTargetConstant(0, MVT::i32), Op.getOperand(2));
703 }
704
Tom Stellarde9373602014-01-22 19:24:14 +0000705 if (Load->getAddressSpace() != AMDGPUAS::PRIVATE_ADDRESS ||
706 ExtType == ISD::NON_EXTLOAD || Load->getMemoryVT().bitsGE(MVT::i32))
707 return SDValue();
708
709
710 EVT VT = Op.getValueType();
711 EVT MemVT = Load->getMemoryVT();
712 unsigned Mask = 0;
713 if (Load->getMemoryVT() == MVT::i8) {
714 Mask = 0xff;
715 } else if (Load->getMemoryVT() == MVT::i16) {
716 Mask = 0xffff;
717 }
718 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, Load->getBasePtr(),
719 DAG.getConstant(2, MVT::i32));
720 SDValue Ret = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, Op.getValueType(),
721 Load->getChain(), Ptr,
722 DAG.getTargetConstant(0, MVT::i32),
723 Op.getOperand(2));
724 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32,
725 Load->getBasePtr(),
726 DAG.getConstant(0x3, MVT::i32));
727 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
728 DAG.getConstant(3, MVT::i32));
729 Ret = DAG.getNode(ISD::SRL, DL, MVT::i32, Ret, ShiftAmt);
730 Ret = DAG.getNode(ISD::AND, DL, MVT::i32, Ret,
731 DAG.getConstant(Mask, MVT::i32));
732 if (ExtType == ISD::SEXTLOAD) {
733 SDValue SExtShift = DAG.getConstant(
734 VT.getSizeInBits() - MemVT.getSizeInBits(), MVT::i32);
735 Ret = DAG.getNode(ISD::SHL, DL, MVT::i32, Ret, SExtShift);
736 Ret = DAG.getNode(ISD::SRA, DL, MVT::i32, Ret, SExtShift);
737 }
738
739 return Ret;
740}
741
Tom Stellard2ffc3302013-08-26 15:05:44 +0000742SDValue AMDGPUTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Tom Stellarde9373602014-01-22 19:24:14 +0000743 SDLoc DL(Op);
Tom Stellard2ffc3302013-08-26 15:05:44 +0000744 SDValue Result = AMDGPUTargetLowering::MergeVectorStore(Op, DAG);
745 if (Result.getNode()) {
746 return Result;
747 }
748
749 StoreSDNode *Store = cast<StoreSDNode>(Op);
Tom Stellarde9373602014-01-22 19:24:14 +0000750 SDValue Chain = Store->getChain();
Tom Stellard81d871d2013-11-13 23:36:50 +0000751 if ((Store->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS ||
752 Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS) &&
Tom Stellard2ffc3302013-08-26 15:05:44 +0000753 Store->getValue().getValueType().isVector()) {
754 return SplitVectorStore(Op, DAG);
755 }
Tom Stellarde9373602014-01-22 19:24:14 +0000756
757 if (Store->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS &&
758 Store->getMemoryVT().bitsLT(MVT::i32)) {
759 unsigned Mask = 0;
760 if (Store->getMemoryVT() == MVT::i8) {
761 Mask = 0xff;
762 } else if (Store->getMemoryVT() == MVT::i16) {
763 Mask = 0xffff;
764 }
765 SDValue TruncPtr = DAG.getZExtOrTrunc(Store->getBasePtr(), DL, MVT::i32);
766 SDValue Ptr = DAG.getNode(ISD::SRL, DL, MVT::i32, TruncPtr,
767 DAG.getConstant(2, MVT::i32));
768 SDValue Dst = DAG.getNode(AMDGPUISD::REGISTER_LOAD, DL, MVT::i32,
769 Chain, Ptr, DAG.getTargetConstant(0, MVT::i32));
770 SDValue ByteIdx = DAG.getNode(ISD::AND, DL, MVT::i32, TruncPtr,
771 DAG.getConstant(0x3, MVT::i32));
772 SDValue ShiftAmt = DAG.getNode(ISD::SHL, DL, MVT::i32, ByteIdx,
773 DAG.getConstant(3, MVT::i32));
774 SDValue SExtValue = DAG.getNode(ISD::SIGN_EXTEND, DL, MVT::i32,
775 Store->getValue());
776 SDValue MaskedValue = DAG.getNode(ISD::AND, DL, MVT::i32, SExtValue,
777 DAG.getConstant(Mask, MVT::i32));
778 SDValue ShiftedValue = DAG.getNode(ISD::SHL, DL, MVT::i32,
779 MaskedValue, ShiftAmt);
780 SDValue DstMask = DAG.getNode(ISD::SHL, DL, MVT::i32, DAG.getConstant(Mask, MVT::i32),
781 ShiftAmt);
782 DstMask = DAG.getNode(ISD::XOR, DL, MVT::i32, DstMask,
783 DAG.getConstant(0xffffffff, MVT::i32));
784 Dst = DAG.getNode(ISD::AND, DL, MVT::i32, Dst, DstMask);
785
786 SDValue Value = DAG.getNode(ISD::OR, DL, MVT::i32, Dst, ShiftedValue);
787 return DAG.getNode(AMDGPUISD::REGISTER_STORE, DL, MVT::Other,
788 Chain, Value, Ptr, DAG.getTargetConstant(0, MVT::i32));
789 }
Tom Stellard2ffc3302013-08-26 15:05:44 +0000790 return SDValue();
791}
Tom Stellard75aadc22012-12-11 21:25:42 +0000792
793SDValue AMDGPUTargetLowering::LowerUDIVREM(SDValue Op,
794 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000795 SDLoc DL(Op);
Tom Stellard75aadc22012-12-11 21:25:42 +0000796 EVT VT = Op.getValueType();
797
798 SDValue Num = Op.getOperand(0);
799 SDValue Den = Op.getOperand(1);
800
801 SmallVector<SDValue, 8> Results;
802
803 // RCP = URECIP(Den) = 2^32 / Den + e
804 // e is rounding error.
805 SDValue RCP = DAG.getNode(AMDGPUISD::URECIP, DL, VT, Den);
806
807 // RCP_LO = umulo(RCP, Den) */
808 SDValue RCP_LO = DAG.getNode(ISD::UMULO, DL, VT, RCP, Den);
809
810 // RCP_HI = mulhu (RCP, Den) */
811 SDValue RCP_HI = DAG.getNode(ISD::MULHU, DL, VT, RCP, Den);
812
813 // NEG_RCP_LO = -RCP_LO
814 SDValue NEG_RCP_LO = DAG.getNode(ISD::SUB, DL, VT, DAG.getConstant(0, VT),
815 RCP_LO);
816
817 // ABS_RCP_LO = (RCP_HI == 0 ? NEG_RCP_LO : RCP_LO)
818 SDValue ABS_RCP_LO = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
819 NEG_RCP_LO, RCP_LO,
820 ISD::SETEQ);
821 // Calculate the rounding error from the URECIP instruction
822 // E = mulhu(ABS_RCP_LO, RCP)
823 SDValue E = DAG.getNode(ISD::MULHU, DL, VT, ABS_RCP_LO, RCP);
824
825 // RCP_A_E = RCP + E
826 SDValue RCP_A_E = DAG.getNode(ISD::ADD, DL, VT, RCP, E);
827
828 // RCP_S_E = RCP - E
829 SDValue RCP_S_E = DAG.getNode(ISD::SUB, DL, VT, RCP, E);
830
831 // Tmp0 = (RCP_HI == 0 ? RCP_A_E : RCP_SUB_E)
832 SDValue Tmp0 = DAG.getSelectCC(DL, RCP_HI, DAG.getConstant(0, VT),
833 RCP_A_E, RCP_S_E,
834 ISD::SETEQ);
835 // Quotient = mulhu(Tmp0, Num)
836 SDValue Quotient = DAG.getNode(ISD::MULHU, DL, VT, Tmp0, Num);
837
838 // Num_S_Remainder = Quotient * Den
839 SDValue Num_S_Remainder = DAG.getNode(ISD::UMULO, DL, VT, Quotient, Den);
840
841 // Remainder = Num - Num_S_Remainder
842 SDValue Remainder = DAG.getNode(ISD::SUB, DL, VT, Num, Num_S_Remainder);
843
844 // Remainder_GE_Den = (Remainder >= Den ? -1 : 0)
845 SDValue Remainder_GE_Den = DAG.getSelectCC(DL, Remainder, Den,
846 DAG.getConstant(-1, VT),
847 DAG.getConstant(0, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +0000848 ISD::SETUGE);
849 // Remainder_GE_Zero = (Num >= Num_S_Remainder ? -1 : 0)
850 SDValue Remainder_GE_Zero = DAG.getSelectCC(DL, Num,
851 Num_S_Remainder,
Tom Stellard75aadc22012-12-11 21:25:42 +0000852 DAG.getConstant(-1, VT),
853 DAG.getConstant(0, VT),
Vincent Lejeune4f3751f2013-11-06 17:36:04 +0000854 ISD::SETUGE);
Tom Stellard75aadc22012-12-11 21:25:42 +0000855 // Tmp1 = Remainder_GE_Den & Remainder_GE_Zero
856 SDValue Tmp1 = DAG.getNode(ISD::AND, DL, VT, Remainder_GE_Den,
857 Remainder_GE_Zero);
858
859 // Calculate Division result:
860
861 // Quotient_A_One = Quotient + 1
862 SDValue Quotient_A_One = DAG.getNode(ISD::ADD, DL, VT, Quotient,
863 DAG.getConstant(1, VT));
864
865 // Quotient_S_One = Quotient - 1
866 SDValue Quotient_S_One = DAG.getNode(ISD::SUB, DL, VT, Quotient,
867 DAG.getConstant(1, VT));
868
869 // Div = (Tmp1 == 0 ? Quotient : Quotient_A_One)
870 SDValue Div = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
871 Quotient, Quotient_A_One, ISD::SETEQ);
872
873 // Div = (Remainder_GE_Zero == 0 ? Quotient_S_One : Div)
874 Div = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
875 Quotient_S_One, Div, ISD::SETEQ);
876
877 // Calculate Rem result:
878
879 // Remainder_S_Den = Remainder - Den
880 SDValue Remainder_S_Den = DAG.getNode(ISD::SUB, DL, VT, Remainder, Den);
881
882 // Remainder_A_Den = Remainder + Den
883 SDValue Remainder_A_Den = DAG.getNode(ISD::ADD, DL, VT, Remainder, Den);
884
885 // Rem = (Tmp1 == 0 ? Remainder : Remainder_S_Den)
886 SDValue Rem = DAG.getSelectCC(DL, Tmp1, DAG.getConstant(0, VT),
887 Remainder, Remainder_S_Den, ISD::SETEQ);
888
889 // Rem = (Remainder_GE_Zero == 0 ? Remainder_A_Den : Rem)
890 Rem = DAG.getSelectCC(DL, Remainder_GE_Zero, DAG.getConstant(0, VT),
891 Remainder_A_Den, Rem, ISD::SETEQ);
892 SDValue Ops[2];
893 Ops[0] = Div;
894 Ops[1] = Rem;
895 return DAG.getMergeValues(Ops, 2, DL);
896}
897
Tom Stellardc947d8c2013-10-30 17:22:05 +0000898SDValue AMDGPUTargetLowering::LowerUINT_TO_FP(SDValue Op,
899 SelectionDAG &DAG) const {
900 SDValue S0 = Op.getOperand(0);
901 SDLoc DL(Op);
902 if (Op.getValueType() != MVT::f32 || S0.getValueType() != MVT::i64)
903 return SDValue();
904
905 // f32 uint_to_fp i64
906 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
907 DAG.getConstant(0, MVT::i32));
908 SDValue FloatLo = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Lo);
909 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, S0,
910 DAG.getConstant(1, MVT::i32));
911 SDValue FloatHi = DAG.getNode(ISD::UINT_TO_FP, DL, MVT::f32, Hi);
912 FloatHi = DAG.getNode(ISD::FMUL, DL, MVT::f32, FloatHi,
913 DAG.getConstantFP(4294967296.0f, MVT::f32)); // 2^32
914 return DAG.getNode(ISD::FADD, DL, MVT::f32, FloatLo, FloatHi);
915
916}
Tom Stellardfbab8272013-08-16 01:12:11 +0000917
Tom Stellard75aadc22012-12-11 21:25:42 +0000918//===----------------------------------------------------------------------===//
919// Helper functions
920//===----------------------------------------------------------------------===//
921
Tom Stellardaf775432013-10-23 00:44:32 +0000922void AMDGPUTargetLowering::getOriginalFunctionArgs(
923 SelectionDAG &DAG,
924 const Function *F,
925 const SmallVectorImpl<ISD::InputArg> &Ins,
926 SmallVectorImpl<ISD::InputArg> &OrigIns) const {
927
928 for (unsigned i = 0, e = Ins.size(); i < e; ++i) {
929 if (Ins[i].ArgVT == Ins[i].VT) {
930 OrigIns.push_back(Ins[i]);
931 continue;
932 }
933
934 EVT VT;
935 if (Ins[i].ArgVT.isVector() && !Ins[i].VT.isVector()) {
936 // Vector has been split into scalars.
937 VT = Ins[i].ArgVT.getVectorElementType();
938 } else if (Ins[i].VT.isVector() && Ins[i].ArgVT.isVector() &&
939 Ins[i].ArgVT.getVectorElementType() !=
940 Ins[i].VT.getVectorElementType()) {
941 // Vector elements have been promoted
942 VT = Ins[i].ArgVT;
943 } else {
944 // Vector has been spilt into smaller vectors.
945 VT = Ins[i].VT;
946 }
947
948 ISD::InputArg Arg(Ins[i].Flags, VT, VT, Ins[i].Used,
949 Ins[i].OrigArgIndex, Ins[i].PartOffset);
950 OrigIns.push_back(Arg);
951 }
952}
953
Tom Stellard75aadc22012-12-11 21:25:42 +0000954bool AMDGPUTargetLowering::isHWTrueValue(SDValue Op) const {
955 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
956 return CFP->isExactlyValue(1.0);
957 }
958 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
959 return C->isAllOnesValue();
960 }
961 return false;
962}
963
964bool AMDGPUTargetLowering::isHWFalseValue(SDValue Op) const {
965 if (ConstantFPSDNode * CFP = dyn_cast<ConstantFPSDNode>(Op)) {
966 return CFP->getValueAPF().isZero();
967 }
968 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
969 return C->isNullValue();
970 }
971 return false;
972}
973
974SDValue AMDGPUTargetLowering::CreateLiveInRegister(SelectionDAG &DAG,
975 const TargetRegisterClass *RC,
976 unsigned Reg, EVT VT) const {
977 MachineFunction &MF = DAG.getMachineFunction();
978 MachineRegisterInfo &MRI = MF.getRegInfo();
979 unsigned VirtualRegister;
980 if (!MRI.isLiveIn(Reg)) {
981 VirtualRegister = MRI.createVirtualRegister(RC);
982 MRI.addLiveIn(Reg, VirtualRegister);
983 } else {
984 VirtualRegister = MRI.getLiveInVirtReg(Reg);
985 }
986 return DAG.getRegister(VirtualRegister, VT);
987}
988
989#define NODE_NAME_CASE(node) case AMDGPUISD::node: return #node;
990
991const char* AMDGPUTargetLowering::getTargetNodeName(unsigned Opcode) const {
992 switch (Opcode) {
993 default: return 0;
994 // AMDIL DAG nodes
Tom Stellard75aadc22012-12-11 21:25:42 +0000995 NODE_NAME_CASE(CALL);
996 NODE_NAME_CASE(UMUL);
997 NODE_NAME_CASE(DIV_INF);
998 NODE_NAME_CASE(RET_FLAG);
999 NODE_NAME_CASE(BRANCH_COND);
1000
1001 // AMDGPU DAG nodes
1002 NODE_NAME_CASE(DWORDADDR)
1003 NODE_NAME_CASE(FRACT)
1004 NODE_NAME_CASE(FMAX)
1005 NODE_NAME_CASE(SMAX)
1006 NODE_NAME_CASE(UMAX)
1007 NODE_NAME_CASE(FMIN)
1008 NODE_NAME_CASE(SMIN)
1009 NODE_NAME_CASE(UMIN)
1010 NODE_NAME_CASE(URECIP)
Tom Stellard75aadc22012-12-11 21:25:42 +00001011 NODE_NAME_CASE(EXPORT)
Tom Stellardff62c352013-01-23 02:09:03 +00001012 NODE_NAME_CASE(CONST_ADDRESS)
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001013 NODE_NAME_CASE(REGISTER_LOAD)
1014 NODE_NAME_CASE(REGISTER_STORE)
Tom Stellard9fa17912013-08-14 23:24:45 +00001015 NODE_NAME_CASE(LOAD_CONSTANT)
1016 NODE_NAME_CASE(LOAD_INPUT)
1017 NODE_NAME_CASE(SAMPLE)
1018 NODE_NAME_CASE(SAMPLEB)
1019 NODE_NAME_CASE(SAMPLED)
1020 NODE_NAME_CASE(SAMPLEL)
Tom Stellardd3ee8c12013-08-16 01:12:06 +00001021 NODE_NAME_CASE(STORE_MSKOR)
Tom Stellardafcf12f2013-09-12 02:55:14 +00001022 NODE_NAME_CASE(TBUFFER_STORE_FORMAT)
Tom Stellard75aadc22012-12-11 21:25:42 +00001023 }
1024}