blob: 4fc7ae5b4d5cabf279dedb3381178c7f7a845cd1 [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner5159bbaf2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
NAKAMURA Takumi1db59952014-06-25 12:41:52 +000016#include "X86RegisterInfo.h"
Craig Topper69653af2015-12-31 22:40:45 +000017#include "X86ShuffleDecodeConstantPool.h"
Craig Topperb25fda92012-03-17 18:46:09 +000018#include "InstPrinter/X86ATTInstPrinter.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000019#include "MCTargetDesc/X86BaseInfo.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000020#include "Utils/X86ShuffleDecode.h"
Sanjoy Das2d869b22015-06-15 18:44:01 +000021#include "llvm/ADT/Optional.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/ADT/SmallString.h"
Sanjoy Dasc0441c22016-04-19 05:24:47 +000023#include "llvm/ADT/iterator_range.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000024#include "llvm/CodeGen/MachineFunction.h"
Chandler Carruth185cc182014-07-25 23:47:11 +000025#include "llvm/CodeGen/MachineConstantPool.h"
26#include "llvm/CodeGen/MachineOperand.h"
Chris Lattner05f40392009-09-16 06:25:03 +000027#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000028#include "llvm/CodeGen/StackMaps.h"
Craig Topperc6d4efa2014-03-19 06:53:25 +000029#include "llvm/IR/DataLayout.h"
30#include "llvm/IR/GlobalValue.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000031#include "llvm/IR/Mangler.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000032#include "llvm/MC/MCAsmInfo.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000033#include "llvm/MC/MCCodeEmitter.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000034#include "llvm/MC/MCContext.h"
35#include "llvm/MC/MCExpr.h"
Pete Cooper81902a32015-05-15 22:19:42 +000036#include "llvm/MC/MCFixup.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000037#include "llvm/MC/MCInst.h"
Benjamin Kramer4e629f72012-11-26 13:34:22 +000038#include "llvm/MC/MCInstBuilder.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000040#include "llvm/MC/MCSymbol.h"
Lang Hamesf49bc3f2014-07-24 20:40:55 +000041#include "llvm/Support/TargetRegistry.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000042using namespace llvm;
43
Craig Topper2a3f7752012-10-16 06:01:50 +000044namespace {
45
46/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
47class X86MCInstLower {
48 MCContext &Ctx;
Craig Topper2a3f7752012-10-16 06:01:50 +000049 const MachineFunction &MF;
50 const TargetMachine &TM;
51 const MCAsmInfo &MAI;
52 X86AsmPrinter &AsmPrinter;
53public:
Rafael Espindola38c2e652013-10-29 16:11:22 +000054 X86MCInstLower(const MachineFunction &MF, X86AsmPrinter &asmprinter);
Craig Topper2a3f7752012-10-16 06:01:50 +000055
Sanjoy Das2d869b22015-06-15 18:44:01 +000056 Optional<MCOperand> LowerMachineOperand(const MachineInstr *MI,
57 const MachineOperand &MO) const;
Craig Topper2a3f7752012-10-16 06:01:50 +000058 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
59
60 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
61 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
62
63private:
64 MachineModuleInfoMachO &getMachOMMI() const;
Rafael Espindola38c2e652013-10-29 16:11:22 +000065 Mangler *getMang() const {
66 return AsmPrinter.Mang;
67 }
Craig Topper2a3f7752012-10-16 06:01:50 +000068};
69
70} // end anonymous namespace
71
Lang Hamesf49bc3f2014-07-24 20:40:55 +000072// Emit a minimal sequence of nops spanning NumBytes bytes.
73static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
Sanjoy Das6ecfae62016-04-19 18:48:13 +000074 const MCSubtargetInfo &STI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +000075
Sanjoy Das2effffd2016-04-19 18:48:16 +000076void X86AsmPrinter::StackMapShadowTracker::count(MCInst &Inst,
77 const MCSubtargetInfo &STI,
78 MCCodeEmitter *CodeEmitter) {
79 if (InShadow) {
80 SmallString<256> Code;
81 SmallVector<MCFixup, 4> Fixups;
82 raw_svector_ostream VecOS(Code);
83 CodeEmitter->encodeInstruction(Inst, VecOS, Fixups, STI);
84 CurrentShadowSize += Code.size();
85 if (CurrentShadowSize >= RequiredShadowSize)
86 InShadow = false; // The shadow is big enough. Stop counting.
Lang Hamesf49bc3f2014-07-24 20:40:55 +000087 }
Sanjoy Das2effffd2016-04-19 18:48:16 +000088}
Lang Hamesf49bc3f2014-07-24 20:40:55 +000089
Sanjoy Das2effffd2016-04-19 18:48:16 +000090void X86AsmPrinter::StackMapShadowTracker::emitShadowPadding(
Lang Hamesf49bc3f2014-07-24 20:40:55 +000091 MCStreamer &OutStreamer, const MCSubtargetInfo &STI) {
Sanjoy Das2effffd2016-04-19 18:48:16 +000092 if (InShadow && CurrentShadowSize < RequiredShadowSize) {
93 InShadow = false;
94 EmitNops(OutStreamer, RequiredShadowSize - CurrentShadowSize,
95 MF->getSubtarget<X86Subtarget>().is64Bit(), STI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +000096 }
Sanjoy Das2effffd2016-04-19 18:48:16 +000097}
Lang Hamesf49bc3f2014-07-24 20:40:55 +000098
Sanjoy Das2effffd2016-04-19 18:48:16 +000099void X86AsmPrinter::EmitAndCountInstruction(MCInst &Inst) {
100 OutStreamer->EmitInstruction(Inst, getSubtargetInfo());
101 SMShadowTracker.count(Inst, getSubtargetInfo(), CodeEmitter.get());
102}
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000103
Rafael Espindola38c2e652013-10-29 16:11:22 +0000104X86MCInstLower::X86MCInstLower(const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000105 X86AsmPrinter &asmprinter)
Eric Christopher05b81972015-02-02 17:38:43 +0000106 : Ctx(mf.getContext()), MF(mf), TM(mf.getTarget()), MAI(*TM.getMCAsmInfo()),
107 AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +0000108
Chris Lattner05f40392009-09-16 06:25:03 +0000109MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +0000110 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +0000111}
112
Chris Lattner31722082009-09-12 20:34:57 +0000113
Chris Lattnerd9d71862010-02-08 23:03:41 +0000114/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
115/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +0000116MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +0000117GetSymbolFromOperand(const MachineOperand &MO) const {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000118 const DataLayout &DL = MF.getDataLayout();
Michael Liao6f720612012-10-17 02:22:27 +0000119 assert((MO.isGlobal() || MO.isSymbol() || MO.isMBB()) && "Isn't a symbol reference");
Chris Lattnerd9d71862010-02-08 23:03:41 +0000120
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000121 MCSymbol *Sym = nullptr;
Chris Lattner35ed98a2009-09-11 05:58:44 +0000122 SmallString<128> Name;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000123 StringRef Suffix;
124
125 switch (MO.getTargetFlags()) {
Reid Klecknerc35e7f52015-06-11 01:31:48 +0000126 case X86II::MO_DLLIMPORT:
127 // Handle dllimport linkage.
128 Name += "__imp_";
129 break;
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000130 case X86II::MO_DARWIN_STUB:
131 Suffix = "$stub";
132 break;
133 case X86II::MO_DARWIN_NONLAZY:
134 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000135 Suffix = "$non_lazy_ptr";
136 break;
137 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000138
Rafael Espindola01d19d022013-12-05 05:19:12 +0000139 if (!Suffix.empty())
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000140 Name += DL.getPrivateGlobalPrefix();
Rafael Espindola01d19d022013-12-05 05:19:12 +0000141
142 unsigned PrefixLen = Name.size();
143
Michael Liao6f720612012-10-17 02:22:27 +0000144 if (MO.isGlobal()) {
Chris Lattnere397df72010-03-12 19:42:40 +0000145 const GlobalValue *GV = MO.getGlobal();
Rafael Espindoladaeafb42014-02-19 17:23:20 +0000146 AsmPrinter.getNameWithPrefix(Name, GV);
Michael Liao6f720612012-10-17 02:22:27 +0000147 } else if (MO.isSymbol()) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000148 Mangler::getNameWithPrefix(Name, MO.getSymbolName(), DL);
Michael Liao6f720612012-10-17 02:22:27 +0000149 } else if (MO.isMBB()) {
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000150 assert(Suffix.empty());
151 Sym = MO.getMBB()->getSymbol();
Chris Lattner17ec6b12009-09-20 06:45:52 +0000152 }
Rafael Espindola01d19d022013-12-05 05:19:12 +0000153 unsigned OrigLen = Name.size() - PrefixLen;
Chris Lattnerd9d71862010-02-08 23:03:41 +0000154
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000155 Name += Suffix;
Rafael Espindola9aa3ab32015-06-03 00:02:40 +0000156 if (!Sym)
157 Sym = Ctx.getOrCreateSymbol(Name);
Rafael Espindola01d19d022013-12-05 05:19:12 +0000158
159 StringRef OrigName = StringRef(Name).substr(PrefixLen, OrigLen);
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000160
Chris Lattnerd9d71862010-02-08 23:03:41 +0000161 // If the target flags on the operand changes the name of the symbol, do that
162 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +0000163 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000164 default: break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000165 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000166 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000167 MachineModuleInfoImpl::StubValueTy &StubSym =
168 getMachOMMI().getGVStubEntry(Sym);
Craig Topper062a2ba2014-04-25 05:30:21 +0000169 if (!StubSym.getPointer()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000170 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000171 StubSym =
172 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000173 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000174 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000175 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000176 break;
Chris Lattner446d5892009-09-11 06:59:18 +0000177 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000178 case X86II::MO_DARWIN_STUB: {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000179 MachineModuleInfoImpl::StubValueTy &StubSym =
180 getMachOMMI().getFnStubEntry(Sym);
181 if (StubSym.getPointer())
Chris Lattnerd9d71862010-02-08 23:03:41 +0000182 return Sym;
Chad Rosier24c19d22012-08-01 18:39:17 +0000183
Chris Lattnerd9d71862010-02-08 23:03:41 +0000184 if (MO.isGlobal()) {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000185 StubSym =
186 MachineModuleInfoImpl::
Rafael Espindola79858aa2013-10-29 17:07:16 +0000187 StubValueTy(AsmPrinter.getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000188 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000189 } else {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000190 StubSym =
191 MachineModuleInfoImpl::
Jim Grosbach6f482002015-05-18 18:43:14 +0000192 StubValueTy(Ctx.getOrCreateSymbol(OrigName), false);
Chris Lattner446d5892009-09-11 06:59:18 +0000193 }
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000194 break;
Chris Lattner9a7edd62009-09-11 06:36:33 +0000195 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000196 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000197
Rafael Espindolad5bd5a42013-11-28 20:12:44 +0000198 return Sym;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000199}
200
Chris Lattner31722082009-09-12 20:34:57 +0000201MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
202 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000203 // FIXME: We would like an efficient form for this, so we don't have to do a
204 // lot of extra uniquing.
Craig Topper062a2ba2014-04-25 05:30:21 +0000205 const MCExpr *Expr = nullptr;
Daniel Dunbar55992562010-03-15 23:51:06 +0000206 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000207
Chris Lattner6370d562009-09-03 04:56:20 +0000208 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000209 default: llvm_unreachable("Unknown target flag on GV operand");
210 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000211 // These affect the name of the symbol, not any suffix.
212 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000213 case X86II::MO_DLLIMPORT:
214 case X86II::MO_DARWIN_STUB:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000215 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000216
Eric Christopherb0e1a452010-06-03 04:07:48 +0000217 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
218 case X86II::MO_TLVP_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000219 Expr = MCSymbolRefExpr::create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
Chris Lattner769aedd2010-07-14 23:04:59 +0000220 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000221 Expr = MCBinaryExpr::createSub(Expr,
222 MCSymbolRefExpr::create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000223 Ctx),
224 Ctx);
225 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000226 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000227 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000228 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
229 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000230 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
231 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
232 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000233 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000234 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000235 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000236 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
237 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
238 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
239 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000240 case X86II::MO_PIC_BASE_OFFSET:
241 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
Jim Grosbach13760bd2015-05-30 01:25:56 +0000242 Expr = MCSymbolRefExpr::create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000243 // Subtract the pic base.
Jim Grosbach13760bd2015-05-30 01:25:56 +0000244 Expr = MCBinaryExpr::createSub(Expr,
245 MCSymbolRefExpr::create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000246 Ctx);
Rafael Espindolac606bfe2014-10-21 01:17:30 +0000247 if (MO.isJTI()) {
Joerg Sonnenberger22982032016-06-18 23:25:37 +0000248 assert(MAI.doesSetDirectiveSuppressReloc());
Evan Chengd0d8e332010-04-12 23:07:17 +0000249 // If .set directive is supported, use it to reduce the number of
250 // relocations the assembler will generate for differences between
251 // local labels. This is only safe when the symbols are in the same
252 // section so we are restricting it to jumptable references.
Jim Grosbach6f482002015-05-18 18:43:14 +0000253 MCSymbol *Label = Ctx.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +0000254 AsmPrinter.OutStreamer->EmitAssignment(Label, Expr);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000255 Expr = MCSymbolRefExpr::create(Label, Ctx);
Evan Chengd0d8e332010-04-12 23:07:17 +0000256 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000257 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000258 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000259
Craig Topper062a2ba2014-04-25 05:30:21 +0000260 if (!Expr)
Jim Grosbach13760bd2015-05-30 01:25:56 +0000261 Expr = MCSymbolRefExpr::create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000262
Michael Liao6f720612012-10-17 02:22:27 +0000263 if (!MO.isJTI() && !MO.isMBB() && MO.getOffset())
Jim Grosbach13760bd2015-05-30 01:25:56 +0000264 Expr = MCBinaryExpr::createAdd(Expr,
265 MCConstantExpr::create(MO.getOffset(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000266 Ctx);
Jim Grosbache9119e42015-05-13 18:37:00 +0000267 return MCOperand::createExpr(Expr);
Chris Lattner5daf6192009-09-03 04:44:53 +0000268}
269
Chris Lattner482c5df2009-09-11 04:28:13 +0000270
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000271/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
272/// a short fixed-register form.
273static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
274 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000275 assert(Inst.getOperand(0).isReg() &&
276 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000277 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
278 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
279 Inst.getNumOperands() == 2) && "Unexpected instruction!");
280
281 // Check whether the destination register can be fixed.
282 unsigned Reg = Inst.getOperand(0).getReg();
283 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
284 return;
285
286 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000287 MCOperand Saved = Inst.getOperand(ImmOp);
288 Inst = MCInst();
289 Inst.setOpcode(Opcode);
290 Inst.addOperand(Saved);
291}
292
Benjamin Kramer068a2252013-07-12 18:06:44 +0000293/// \brief If a movsx instruction has a shorter encoding for the used register
294/// simplify the instruction to use it instead.
295static void SimplifyMOVSX(MCInst &Inst) {
296 unsigned NewOpcode = 0;
297 unsigned Op0 = Inst.getOperand(0).getReg(), Op1 = Inst.getOperand(1).getReg();
298 switch (Inst.getOpcode()) {
299 default:
300 llvm_unreachable("Unexpected instruction!");
301 case X86::MOVSX16rr8: // movsbw %al, %ax --> cbtw
302 if (Op0 == X86::AX && Op1 == X86::AL)
303 NewOpcode = X86::CBW;
304 break;
305 case X86::MOVSX32rr16: // movswl %ax, %eax --> cwtl
306 if (Op0 == X86::EAX && Op1 == X86::AX)
307 NewOpcode = X86::CWDE;
308 break;
309 case X86::MOVSX64rr32: // movslq %eax, %rax --> cltq
310 if (Op0 == X86::RAX && Op1 == X86::EAX)
311 NewOpcode = X86::CDQE;
312 break;
313 }
314
315 if (NewOpcode != 0) {
316 Inst = MCInst();
317 Inst.setOpcode(NewOpcode);
318 }
319}
320
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000321/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000322static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
323 unsigned Opcode) {
324 // Don't make these simplifications in 64-bit mode; other assemblers don't
325 // perform them because they make the code larger.
326 if (Printer.getSubtarget().is64Bit())
327 return;
328
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000329 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
330 unsigned AddrBase = IsStore;
331 unsigned RegOp = IsStore ? 0 : 5;
332 unsigned AddrOp = AddrBase + 3;
333 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000334 Inst.getOperand(AddrBase + X86::AddrBaseReg).isReg() &&
335 Inst.getOperand(AddrBase + X86::AddrScaleAmt).isImm() &&
336 Inst.getOperand(AddrBase + X86::AddrIndexReg).isReg() &&
337 Inst.getOperand(AddrBase + X86::AddrSegmentReg).isReg() &&
338 (Inst.getOperand(AddrOp).isExpr() ||
339 Inst.getOperand(AddrOp).isImm()) &&
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000340 "Unexpected instruction!");
341
342 // Check whether the destination register can be fixed.
343 unsigned Reg = Inst.getOperand(RegOp).getReg();
344 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
345 return;
346
347 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000348 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000349 // to do this here.
350 bool Absolute = true;
351 if (Inst.getOperand(AddrOp).isExpr()) {
352 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
353 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
354 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
355 Absolute = false;
356 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000357
Eric Christopher29b58af2010-06-17 00:51:48 +0000358 if (Absolute &&
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000359 (Inst.getOperand(AddrBase + X86::AddrBaseReg).getReg() != 0 ||
360 Inst.getOperand(AddrBase + X86::AddrScaleAmt).getImm() != 1 ||
361 Inst.getOperand(AddrBase + X86::AddrIndexReg).getReg() != 0))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000362 return;
363
364 // If so, rewrite the instruction.
365 MCOperand Saved = Inst.getOperand(AddrOp);
Manuel Jacobdcb78db2014-03-18 16:14:11 +0000366 MCOperand Seg = Inst.getOperand(AddrBase + X86::AddrSegmentReg);
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000367 Inst = MCInst();
368 Inst.setOpcode(Opcode);
369 Inst.addOperand(Saved);
Craig Toppera9d2c672014-01-16 07:57:45 +0000370 Inst.addOperand(Seg);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000371}
Chris Lattner31722082009-09-12 20:34:57 +0000372
Michael Liao5bf95782014-12-04 05:20:33 +0000373static unsigned getRetOpcode(const X86Subtarget &Subtarget) {
374 return Subtarget.is64Bit() ? X86::RETQ : X86::RETL;
David Woodhouse79dd5052014-01-08 12:58:07 +0000375}
376
Sanjoy Das2d869b22015-06-15 18:44:01 +0000377Optional<MCOperand>
378X86MCInstLower::LowerMachineOperand(const MachineInstr *MI,
379 const MachineOperand &MO) const {
380 switch (MO.getType()) {
381 default:
382 MI->dump();
383 llvm_unreachable("unknown operand type");
384 case MachineOperand::MO_Register:
385 // Ignore all implicit register operands.
386 if (MO.isImplicit())
387 return None;
388 return MCOperand::createReg(MO.getReg());
389 case MachineOperand::MO_Immediate:
390 return MCOperand::createImm(MO.getImm());
391 case MachineOperand::MO_MachineBasicBlock:
392 case MachineOperand::MO_GlobalAddress:
393 case MachineOperand::MO_ExternalSymbol:
394 return LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Rafael Espindola36b718f2015-06-22 17:46:53 +0000395 case MachineOperand::MO_MCSymbol:
396 return LowerSymbolOperand(MO, MO.getMCSymbol());
Sanjoy Das2d869b22015-06-15 18:44:01 +0000397 case MachineOperand::MO_JumpTableIndex:
398 return LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
399 case MachineOperand::MO_ConstantPoolIndex:
400 return LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
401 case MachineOperand::MO_BlockAddress:
402 return LowerSymbolOperand(
403 MO, AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
404 case MachineOperand::MO_RegisterMask:
405 // Ignore call clobbers.
406 return None;
407 }
408}
409
Chris Lattner31722082009-09-12 20:34:57 +0000410void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
411 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000412
Sanjoy Das2d869b22015-06-15 18:44:01 +0000413 for (const MachineOperand &MO : MI->operands())
414 if (auto MaybeMCOp = LowerMachineOperand(MI, MO))
415 OutMI.addOperand(MaybeMCOp.getValue());
Chad Rosier24c19d22012-08-01 18:39:17 +0000416
Chris Lattner31722082009-09-12 20:34:57 +0000417 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000418ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000419 switch (OutMI.getOpcode()) {
Tim Northover6833e3f2013-06-10 20:43:49 +0000420 case X86::LEA64_32r:
Chris Lattnerf4693072010-07-08 23:46:44 +0000421 case X86::LEA64r:
422 case X86::LEA16r:
423 case X86::LEA32r:
424 // LEA should have a segment register, but it must be empty.
425 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
426 "Unexpected # of LEA operands");
427 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
428 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000429 break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000430
Craig Toppera66d81d2013-03-14 07:09:57 +0000431 // Commute operands to get a smaller encoding by using VEX.R instead of VEX.B
432 // if one of the registers is extended, but other isn't.
Craig Topperd6b661d2015-10-12 04:57:59 +0000433 case X86::VMOVZPQILo2PQIrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000434 case X86::VMOVAPDrr:
435 case X86::VMOVAPDYrr:
436 case X86::VMOVAPSrr:
437 case X86::VMOVAPSYrr:
438 case X86::VMOVDQArr:
439 case X86::VMOVDQAYrr:
440 case X86::VMOVDQUrr:
441 case X86::VMOVDQUYrr:
Craig Toppera66d81d2013-03-14 07:09:57 +0000442 case X86::VMOVUPDrr:
443 case X86::VMOVUPDYrr:
444 case X86::VMOVUPSrr:
445 case X86::VMOVUPSYrr: {
Craig Topper612f7bf2013-03-16 03:44:31 +0000446 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
447 X86II::isX86_64ExtendedReg(OutMI.getOperand(1).getReg())) {
448 unsigned NewOpc;
449 switch (OutMI.getOpcode()) {
450 default: llvm_unreachable("Invalid opcode");
Craig Topperd6b661d2015-10-12 04:57:59 +0000451 case X86::VMOVZPQILo2PQIrr: NewOpc = X86::VMOVPQI2QIrr; break;
452 case X86::VMOVAPDrr: NewOpc = X86::VMOVAPDrr_REV; break;
453 case X86::VMOVAPDYrr: NewOpc = X86::VMOVAPDYrr_REV; break;
454 case X86::VMOVAPSrr: NewOpc = X86::VMOVAPSrr_REV; break;
455 case X86::VMOVAPSYrr: NewOpc = X86::VMOVAPSYrr_REV; break;
456 case X86::VMOVDQArr: NewOpc = X86::VMOVDQArr_REV; break;
457 case X86::VMOVDQAYrr: NewOpc = X86::VMOVDQAYrr_REV; break;
458 case X86::VMOVDQUrr: NewOpc = X86::VMOVDQUrr_REV; break;
459 case X86::VMOVDQUYrr: NewOpc = X86::VMOVDQUYrr_REV; break;
460 case X86::VMOVUPDrr: NewOpc = X86::VMOVUPDrr_REV; break;
461 case X86::VMOVUPDYrr: NewOpc = X86::VMOVUPDYrr_REV; break;
462 case X86::VMOVUPSrr: NewOpc = X86::VMOVUPSrr_REV; break;
463 case X86::VMOVUPSYrr: NewOpc = X86::VMOVUPSYrr_REV; break;
Craig Topper612f7bf2013-03-16 03:44:31 +0000464 }
465 OutMI.setOpcode(NewOpc);
Craig Toppera66d81d2013-03-14 07:09:57 +0000466 }
Craig Topper612f7bf2013-03-16 03:44:31 +0000467 break;
468 }
469 case X86::VMOVSDrr:
470 case X86::VMOVSSrr: {
471 if (!X86II::isX86_64ExtendedReg(OutMI.getOperand(0).getReg()) &&
472 X86II::isX86_64ExtendedReg(OutMI.getOperand(2).getReg())) {
473 unsigned NewOpc;
474 switch (OutMI.getOpcode()) {
475 default: llvm_unreachable("Invalid opcode");
476 case X86::VMOVSDrr: NewOpc = X86::VMOVSDrr_REV; break;
477 case X86::VMOVSSrr: NewOpc = X86::VMOVSSrr_REV; break;
478 }
479 OutMI.setOpcode(NewOpc);
480 }
Craig Toppera66d81d2013-03-14 07:09:57 +0000481 break;
482 }
483
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000484 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
485 // inputs modeled as normal uses instead of implicit uses. As such, truncate
486 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000487 case X86::TAILJMPr64:
Reid Klecknera580b6e2015-01-30 21:03:31 +0000488 case X86::TAILJMPr64_REX:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000489 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000490 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000491 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000492 MCOperand Saved = OutMI.getOperand(0);
493 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000494 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000495 OutMI.addOperand(Saved);
496 break;
497 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000498
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000499 case X86::EH_RETURN:
500 case X86::EH_RETURN64: {
501 OutMI = MCInst();
David Woodhouse79dd5052014-01-08 12:58:07 +0000502 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000503 break;
504 }
505
David Majnemerf828a0c2015-10-01 18:44:59 +0000506 case X86::CLEANUPRET: {
507 // Replace CATCHRET with the appropriate RET.
508 OutMI = MCInst();
509 OutMI.setOpcode(getRetOpcode(AsmPrinter.getSubtarget()));
510 break;
511 }
512
513 case X86::CATCHRET: {
514 // Replace CATCHRET with the appropriate RET.
515 const X86Subtarget &Subtarget = AsmPrinter.getSubtarget();
516 unsigned ReturnReg = Subtarget.is64Bit() ? X86::RAX : X86::EAX;
517 OutMI = MCInst();
518 OutMI.setOpcode(getRetOpcode(Subtarget));
519 OutMI.addOperand(MCOperand::createReg(ReturnReg));
520 break;
521 }
522
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000523 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattner88c18562010-07-09 00:49:41 +0000524 case X86::TAILJMPr:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000525 case X86::TAILJMPd:
526 case X86::TAILJMPd64: {
Chris Lattner88c18562010-07-09 00:49:41 +0000527 unsigned Opcode;
528 switch (OutMI.getOpcode()) {
Craig Topper4ed72782012-02-05 05:38:58 +0000529 default: llvm_unreachable("Invalid opcode");
Chris Lattner88c18562010-07-09 00:49:41 +0000530 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
531 case X86::TAILJMPd:
532 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
533 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000534
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000535 MCOperand Saved = OutMI.getOperand(0);
536 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000537 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000538 OutMI.addOperand(Saved);
539 break;
540 }
541
Craig Topperddbf51f2015-01-06 07:35:50 +0000542 case X86::DEC16r:
543 case X86::DEC32r:
544 case X86::INC16r:
545 case X86::INC32r:
546 // If we aren't in 64-bit mode we can use the 1-byte inc/dec instructions.
547 if (!AsmPrinter.getSubtarget().is64Bit()) {
548 unsigned Opcode;
549 switch (OutMI.getOpcode()) {
550 default: llvm_unreachable("Invalid opcode");
551 case X86::DEC16r: Opcode = X86::DEC16r_alt; break;
552 case X86::DEC32r: Opcode = X86::DEC32r_alt; break;
553 case X86::INC16r: Opcode = X86::INC16r_alt; break;
554 case X86::INC32r: Opcode = X86::INC32r_alt; break;
555 }
556 OutMI.setOpcode(Opcode);
557 }
558 break;
559
Chris Lattner626656a2010-10-08 03:54:52 +0000560 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
561 // this with an ugly goto in case the resultant OR uses EAX and needs the
562 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000563 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
564 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
565 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
566 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
567 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
568 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
569 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
570 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
571 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000572
Eli Friedman02f2f892011-09-07 18:48:32 +0000573 // Atomic load and store require a separate pseudo-inst because Acquire
574 // implies mayStore and Release implies mayLoad; fix these to regular MOV
575 // instructions here
Robin Morissetdf205862014-09-02 22:16:29 +0000576 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
577 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
578 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
579 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
580 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
581 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
582 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
583 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
584 case X86::RELEASE_MOV8mi: OutMI.setOpcode(X86::MOV8mi); goto ReSimplify;
585 case X86::RELEASE_MOV16mi: OutMI.setOpcode(X86::MOV16mi); goto ReSimplify;
586 case X86::RELEASE_MOV32mi: OutMI.setOpcode(X86::MOV32mi); goto ReSimplify;
587 case X86::RELEASE_MOV64mi32: OutMI.setOpcode(X86::MOV64mi32); goto ReSimplify;
588 case X86::RELEASE_ADD8mi: OutMI.setOpcode(X86::ADD8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000589 case X86::RELEASE_ADD8mr: OutMI.setOpcode(X86::ADD8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000590 case X86::RELEASE_ADD32mi: OutMI.setOpcode(X86::ADD32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000591 case X86::RELEASE_ADD32mr: OutMI.setOpcode(X86::ADD32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000592 case X86::RELEASE_ADD64mi32: OutMI.setOpcode(X86::ADD64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000593 case X86::RELEASE_ADD64mr: OutMI.setOpcode(X86::ADD64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000594 case X86::RELEASE_AND8mi: OutMI.setOpcode(X86::AND8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000595 case X86::RELEASE_AND8mr: OutMI.setOpcode(X86::AND8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000596 case X86::RELEASE_AND32mi: OutMI.setOpcode(X86::AND32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000597 case X86::RELEASE_AND32mr: OutMI.setOpcode(X86::AND32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000598 case X86::RELEASE_AND64mi32: OutMI.setOpcode(X86::AND64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000599 case X86::RELEASE_AND64mr: OutMI.setOpcode(X86::AND64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000600 case X86::RELEASE_OR8mi: OutMI.setOpcode(X86::OR8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000601 case X86::RELEASE_OR8mr: OutMI.setOpcode(X86::OR8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000602 case X86::RELEASE_OR32mi: OutMI.setOpcode(X86::OR32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000603 case X86::RELEASE_OR32mr: OutMI.setOpcode(X86::OR32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000604 case X86::RELEASE_OR64mi32: OutMI.setOpcode(X86::OR64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000605 case X86::RELEASE_OR64mr: OutMI.setOpcode(X86::OR64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000606 case X86::RELEASE_XOR8mi: OutMI.setOpcode(X86::XOR8mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000607 case X86::RELEASE_XOR8mr: OutMI.setOpcode(X86::XOR8mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000608 case X86::RELEASE_XOR32mi: OutMI.setOpcode(X86::XOR32mi); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000609 case X86::RELEASE_XOR32mr: OutMI.setOpcode(X86::XOR32mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000610 case X86::RELEASE_XOR64mi32: OutMI.setOpcode(X86::XOR64mi32); goto ReSimplify;
JF Bastien86620832015-08-05 21:04:59 +0000611 case X86::RELEASE_XOR64mr: OutMI.setOpcode(X86::XOR64mr); goto ReSimplify;
Robin Morissetdf205862014-09-02 22:16:29 +0000612 case X86::RELEASE_INC8m: OutMI.setOpcode(X86::INC8m); goto ReSimplify;
613 case X86::RELEASE_INC16m: OutMI.setOpcode(X86::INC16m); goto ReSimplify;
614 case X86::RELEASE_INC32m: OutMI.setOpcode(X86::INC32m); goto ReSimplify;
615 case X86::RELEASE_INC64m: OutMI.setOpcode(X86::INC64m); goto ReSimplify;
616 case X86::RELEASE_DEC8m: OutMI.setOpcode(X86::DEC8m); goto ReSimplify;
617 case X86::RELEASE_DEC16m: OutMI.setOpcode(X86::DEC16m); goto ReSimplify;
618 case X86::RELEASE_DEC32m: OutMI.setOpcode(X86::DEC32m); goto ReSimplify;
619 case X86::RELEASE_DEC64m: OutMI.setOpcode(X86::DEC64m); goto ReSimplify;
Eli Friedman02f2f892011-09-07 18:48:32 +0000620
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000621 // We don't currently select the correct instruction form for instructions
622 // which have a short %eax, etc. form. Handle this by custom lowering, for
623 // now.
624 //
625 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000626 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000627 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000628 case X86::MOV8mr_NOREX:
Craig Topper184310d2016-04-29 00:51:30 +0000629 case X86::MOV8mr:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000630 case X86::MOV8rm_NOREX:
Craig Topper184310d2016-04-29 00:51:30 +0000631 case X86::MOV8rm:
632 case X86::MOV16mr:
633 case X86::MOV16rm:
634 case X86::MOV32mr:
635 case X86::MOV32rm: {
636 unsigned NewOpc;
637 switch (OutMI.getOpcode()) {
638 default: llvm_unreachable("Invalid opcode");
639 case X86::MOV8mr_NOREX:
640 case X86::MOV8mr: NewOpc = X86::MOV8o32a; break;
641 case X86::MOV8rm_NOREX:
642 case X86::MOV8rm: NewOpc = X86::MOV8ao32; break;
643 case X86::MOV16mr: NewOpc = X86::MOV16o32a; break;
644 case X86::MOV16rm: NewOpc = X86::MOV16ao32; break;
645 case X86::MOV32mr: NewOpc = X86::MOV32o32a; break;
646 case X86::MOV32rm: NewOpc = X86::MOV32ao32; break;
647 }
648 SimplifyShortMoveForm(AsmPrinter, OutMI, NewOpc);
649 break;
650 }
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000651
Craig Topper184310d2016-04-29 00:51:30 +0000652 case X86::ADC8ri: case X86::ADC16ri: case X86::ADC32ri: case X86::ADC64ri32:
653 case X86::ADD8ri: case X86::ADD16ri: case X86::ADD32ri: case X86::ADD64ri32:
654 case X86::AND8ri: case X86::AND16ri: case X86::AND32ri: case X86::AND64ri32:
655 case X86::CMP8ri: case X86::CMP16ri: case X86::CMP32ri: case X86::CMP64ri32:
656 case X86::OR8ri: case X86::OR16ri: case X86::OR32ri: case X86::OR64ri32:
657 case X86::SBB8ri: case X86::SBB16ri: case X86::SBB32ri: case X86::SBB64ri32:
658 case X86::SUB8ri: case X86::SUB16ri: case X86::SUB32ri: case X86::SUB64ri32:
659 case X86::TEST8ri:case X86::TEST16ri:case X86::TEST32ri:case X86::TEST64ri32:
660 case X86::XOR8ri: case X86::XOR16ri: case X86::XOR32ri: case X86::XOR64ri32: {
661 unsigned NewOpc;
662 switch (OutMI.getOpcode()) {
663 default: llvm_unreachable("Invalid opcode");
664 case X86::ADC8ri: NewOpc = X86::ADC8i8; break;
665 case X86::ADC16ri: NewOpc = X86::ADC16i16; break;
666 case X86::ADC32ri: NewOpc = X86::ADC32i32; break;
667 case X86::ADC64ri32: NewOpc = X86::ADC64i32; break;
668 case X86::ADD8ri: NewOpc = X86::ADD8i8; break;
669 case X86::ADD16ri: NewOpc = X86::ADD16i16; break;
670 case X86::ADD32ri: NewOpc = X86::ADD32i32; break;
671 case X86::ADD64ri32: NewOpc = X86::ADD64i32; break;
672 case X86::AND8ri: NewOpc = X86::AND8i8; break;
673 case X86::AND16ri: NewOpc = X86::AND16i16; break;
674 case X86::AND32ri: NewOpc = X86::AND32i32; break;
675 case X86::AND64ri32: NewOpc = X86::AND64i32; break;
676 case X86::CMP8ri: NewOpc = X86::CMP8i8; break;
677 case X86::CMP16ri: NewOpc = X86::CMP16i16; break;
678 case X86::CMP32ri: NewOpc = X86::CMP32i32; break;
679 case X86::CMP64ri32: NewOpc = X86::CMP64i32; break;
680 case X86::OR8ri: NewOpc = X86::OR8i8; break;
681 case X86::OR16ri: NewOpc = X86::OR16i16; break;
682 case X86::OR32ri: NewOpc = X86::OR32i32; break;
683 case X86::OR64ri32: NewOpc = X86::OR64i32; break;
684 case X86::SBB8ri: NewOpc = X86::SBB8i8; break;
685 case X86::SBB16ri: NewOpc = X86::SBB16i16; break;
686 case X86::SBB32ri: NewOpc = X86::SBB32i32; break;
687 case X86::SBB64ri32: NewOpc = X86::SBB64i32; break;
688 case X86::SUB8ri: NewOpc = X86::SUB8i8; break;
689 case X86::SUB16ri: NewOpc = X86::SUB16i16; break;
690 case X86::SUB32ri: NewOpc = X86::SUB32i32; break;
691 case X86::SUB64ri32: NewOpc = X86::SUB64i32; break;
692 case X86::TEST8ri: NewOpc = X86::TEST8i8; break;
693 case X86::TEST16ri: NewOpc = X86::TEST16i16; break;
694 case X86::TEST32ri: NewOpc = X86::TEST32i32; break;
695 case X86::TEST64ri32: NewOpc = X86::TEST64i32; break;
696 case X86::XOR8ri: NewOpc = X86::XOR8i8; break;
697 case X86::XOR16ri: NewOpc = X86::XOR16i16; break;
698 case X86::XOR32ri: NewOpc = X86::XOR32i32; break;
699 case X86::XOR64ri32: NewOpc = X86::XOR64i32; break;
700 }
701 SimplifyShortImmForm(OutMI, NewOpc);
702 break;
703 }
Rafael Espindola66393c12011-10-26 21:12:27 +0000704
Benjamin Kramer068a2252013-07-12 18:06:44 +0000705 // Try to shrink some forms of movsx.
706 case X86::MOVSX16rr8:
707 case X86::MOVSX32rr16:
708 case X86::MOVSX64rr32:
709 SimplifyMOVSX(OutMI);
710 break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000711 }
Chris Lattner31722082009-09-12 20:34:57 +0000712}
713
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000714void X86AsmPrinter::LowerTlsAddr(X86MCInstLower &MCInstLowering,
715 const MachineInstr &MI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000716
717 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
718 MI.getOpcode() == X86::TLS_base_addr64;
719
720 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
721
Lang Hames9ff69c82015-04-24 19:11:51 +0000722 MCContext &context = OutStreamer->getContext();
Rafael Espindolac4774792010-11-28 21:16:39 +0000723
Benjamin Kramer4e629f72012-11-26 13:34:22 +0000724 if (needsPadding)
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000725 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000726
727 MCSymbolRefExpr::VariantKind SRVK;
728 switch (MI.getOpcode()) {
729 case X86::TLS_addr32:
730 case X86::TLS_addr64:
731 SRVK = MCSymbolRefExpr::VK_TLSGD;
732 break;
733 case X86::TLS_base_addr32:
734 SRVK = MCSymbolRefExpr::VK_TLSLDM;
735 break;
736 case X86::TLS_base_addr64:
737 SRVK = MCSymbolRefExpr::VK_TLSLD;
738 break;
739 default:
740 llvm_unreachable("unexpected opcode");
741 }
742
Rafael Espindolac4774792010-11-28 21:16:39 +0000743 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Jim Grosbach13760bd2015-05-30 01:25:56 +0000744 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000745
746 MCInst LEA;
747 if (is64Bits) {
748 LEA.setOpcode(X86::LEA64r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000749 LEA.addOperand(MCOperand::createReg(X86::RDI)); // dest
750 LEA.addOperand(MCOperand::createReg(X86::RIP)); // base
751 LEA.addOperand(MCOperand::createImm(1)); // scale
752 LEA.addOperand(MCOperand::createReg(0)); // index
753 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
754 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000755 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
756 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000757 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
758 LEA.addOperand(MCOperand::createReg(X86::EBX)); // base
759 LEA.addOperand(MCOperand::createImm(1)); // scale
760 LEA.addOperand(MCOperand::createReg(0)); // index
761 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
762 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000763 } else {
764 LEA.setOpcode(X86::LEA32r);
Jim Grosbache9119e42015-05-13 18:37:00 +0000765 LEA.addOperand(MCOperand::createReg(X86::EAX)); // dest
766 LEA.addOperand(MCOperand::createReg(0)); // base
767 LEA.addOperand(MCOperand::createImm(1)); // scale
768 LEA.addOperand(MCOperand::createReg(X86::EBX)); // index
769 LEA.addOperand(MCOperand::createExpr(symRef)); // disp
770 LEA.addOperand(MCOperand::createReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000771 }
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000772 EmitAndCountInstruction(LEA);
Rafael Espindolac4774792010-11-28 21:16:39 +0000773
Hans Wennborg789acfb2012-06-01 16:27:21 +0000774 if (needsPadding) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000775 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
776 EmitAndCountInstruction(MCInstBuilder(X86::DATA16_PREFIX));
777 EmitAndCountInstruction(MCInstBuilder(X86::REX64_PREFIX));
Rafael Espindolac4774792010-11-28 21:16:39 +0000778 }
779
Rafael Espindolac4774792010-11-28 21:16:39 +0000780 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
Jim Grosbach6f482002015-05-18 18:43:14 +0000781 MCSymbol *tlsGetAddr = context.getOrCreateSymbol(name);
Rafael Espindolac4774792010-11-28 21:16:39 +0000782 const MCSymbolRefExpr *tlsRef =
Jim Grosbach13760bd2015-05-30 01:25:56 +0000783 MCSymbolRefExpr::create(tlsGetAddr,
Rafael Espindolac4774792010-11-28 21:16:39 +0000784 MCSymbolRefExpr::VK_PLT,
785 context);
786
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000787 EmitAndCountInstruction(MCInstBuilder(is64Bits ? X86::CALL64pcrel32
788 : X86::CALLpcrel32)
789 .addExpr(tlsRef));
Rafael Espindolac4774792010-11-28 21:16:39 +0000790}
Devang Patel50c94312010-04-28 01:39:28 +0000791
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000792/// \brief Emit the largest nop instruction smaller than or equal to \p NumBytes
793/// bytes. Return the size of nop emitted.
794static unsigned EmitNop(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
795 const MCSubtargetInfo &STI) {
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000796 // This works only for 64bit. For 32bit we have to do additional checking if
797 // the CPU supports multi-byte nops.
798 assert(Is64Bit && "EmitNops only supports X86-64");
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000799
800 unsigned NopSize;
801 unsigned Opc, BaseReg, ScaleVal, IndexReg, Displacement, SegmentReg;
802 Opc = IndexReg = Displacement = SegmentReg = 0;
803 BaseReg = X86::RAX;
804 ScaleVal = 1;
805 switch (NumBytes) {
806 case 0: llvm_unreachable("Zero nops?"); break;
807 case 1: NopSize = 1; Opc = X86::NOOP; break;
808 case 2: NopSize = 2; Opc = X86::XCHG16ar; break;
809 case 3: NopSize = 3; Opc = X86::NOOPL; break;
810 case 4: NopSize = 4; Opc = X86::NOOPL; Displacement = 8; break;
811 case 5: NopSize = 5; Opc = X86::NOOPL; Displacement = 8;
812 IndexReg = X86::RAX; break;
813 case 6: NopSize = 6; Opc = X86::NOOPW; Displacement = 8;
814 IndexReg = X86::RAX; break;
815 case 7: NopSize = 7; Opc = X86::NOOPL; Displacement = 512; break;
816 case 8: NopSize = 8; Opc = X86::NOOPL; Displacement = 512;
817 IndexReg = X86::RAX; break;
818 case 9: NopSize = 9; Opc = X86::NOOPW; Displacement = 512;
819 IndexReg = X86::RAX; break;
820 default: NopSize = 10; Opc = X86::NOOPW; Displacement = 512;
821 IndexReg = X86::RAX; SegmentReg = X86::CS; break;
822 }
823
824 unsigned NumPrefixes = std::min(NumBytes - NopSize, 5U);
825 NopSize += NumPrefixes;
826 for (unsigned i = 0; i != NumPrefixes; ++i)
827 OS.EmitBytes("\x66");
828
829 switch (Opc) {
830 default:
831 llvm_unreachable("Unexpected opcode");
832 break;
833 case X86::NOOP:
834 OS.EmitInstruction(MCInstBuilder(Opc), STI);
835 break;
836 case X86::XCHG16ar:
837 OS.EmitInstruction(MCInstBuilder(Opc).addReg(X86::AX), STI);
838 break;
839 case X86::NOOPL:
840 case X86::NOOPW:
841 OS.EmitInstruction(MCInstBuilder(Opc)
842 .addReg(BaseReg)
843 .addImm(ScaleVal)
844 .addReg(IndexReg)
845 .addImm(Displacement)
846 .addReg(SegmentReg),
847 STI);
848 break;
849 }
850 assert(NopSize <= NumBytes && "We overemitted?");
851 return NopSize;
852}
853
854/// \brief Emit the optimal amount of multi-byte nops on X86.
855static void EmitNops(MCStreamer &OS, unsigned NumBytes, bool Is64Bit,
856 const MCSubtargetInfo &STI) {
Davide Italiano8a8f24b2016-04-20 17:53:21 +0000857 unsigned NopsToEmit = NumBytes;
Davide Italianobf4df852016-04-20 18:45:31 +0000858 (void)NopsToEmit;
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000859 while (NumBytes) {
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000860 NumBytes -= EmitNop(OS, NumBytes, Is64Bit, STI);
Davide Italiano8a8f24b2016-04-20 17:53:21 +0000861 assert(NopsToEmit >= NumBytes && "Emitted more than I asked for!");
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000862 }
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +0000863}
864
Sanjoy Das2e0d29f2015-05-06 23:53:26 +0000865void X86AsmPrinter::LowerSTATEPOINT(const MachineInstr &MI,
866 X86MCInstLower &MCIL) {
867 assert(Subtarget->is64Bit() && "Statepoint currently only supports X86-64");
Philip Reames0365f1a2014-12-01 22:52:56 +0000868
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000869 StatepointOpers SOpers(&MI);
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000870 if (unsigned PatchBytes = SOpers.getNumPatchBytes()) {
871 EmitNops(*OutStreamer, PatchBytes, Subtarget->is64Bit(),
872 getSubtargetInfo());
873 } else {
874 // Lower call target and choose correct opcode
875 const MachineOperand &CallTarget = SOpers.getCallTarget();
876 MCOperand CallTargetMCOp;
877 unsigned CallOpcode;
878 switch (CallTarget.getType()) {
879 case MachineOperand::MO_GlobalAddress:
880 case MachineOperand::MO_ExternalSymbol:
881 CallTargetMCOp = MCIL.LowerSymbolOperand(
882 CallTarget, MCIL.GetSymbolFromOperand(CallTarget));
883 CallOpcode = X86::CALL64pcrel32;
884 // Currently, we only support relative addressing with statepoints.
885 // Otherwise, we'll need a scratch register to hold the target
886 // address. You'll fail asserts during load & relocation if this
887 // symbol is to far away. (TODO: support non-relative addressing)
888 break;
889 case MachineOperand::MO_Immediate:
Jim Grosbache9119e42015-05-13 18:37:00 +0000890 CallTargetMCOp = MCOperand::createImm(CallTarget.getImm());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000891 CallOpcode = X86::CALL64pcrel32;
892 // Currently, we only support relative addressing with statepoints.
893 // Otherwise, we'll need a scratch register to hold the target
894 // immediate. You'll fail asserts during load & relocation if this
895 // address is to far away. (TODO: support non-relative addressing)
896 break;
897 case MachineOperand::MO_Register:
Jim Grosbache9119e42015-05-13 18:37:00 +0000898 CallTargetMCOp = MCOperand::createReg(CallTarget.getReg());
Sanjoy Dasa1d39ba2015-05-12 23:52:24 +0000899 CallOpcode = X86::CALL64r;
900 break;
901 default:
902 llvm_unreachable("Unsupported operand type in statepoint call target");
903 break;
904 }
905
906 // Emit call
907 MCInst CallInst;
908 CallInst.setOpcode(CallOpcode);
909 CallInst.addOperand(CallTargetMCOp);
910 OutStreamer->EmitInstruction(CallInst, getSubtargetInfo());
911 }
Philip Reames0365f1a2014-12-01 22:52:56 +0000912
913 // Record our statepoint node in the same section used by STACKMAP
914 // and PATCHPOINT
Michael Liao5bf95782014-12-04 05:20:33 +0000915 SM.recordStatepoint(MI);
Philip Reames0365f1a2014-12-01 22:52:56 +0000916}
917
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000918void X86AsmPrinter::LowerFAULTING_LOAD_OP(const MachineInstr &MI,
919 X86MCInstLower &MCIL) {
Quentin Colombet4e1d3892016-05-02 22:58:54 +0000920 // FAULTING_LOAD_OP <def>, <MBB handler>, <load opcode>, <load operands>
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000921
922 unsigned LoadDefRegister = MI.getOperand(0).getReg();
Quentin Colombet4e1d3892016-05-02 22:58:54 +0000923 MCSymbol *HandlerLabel = MI.getOperand(1).getMBB()->getSymbol();
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000924 unsigned LoadOpcode = MI.getOperand(2).getImm();
925 unsigned LoadOperandsBeginIdx = 3;
926
927 FM.recordFaultingOp(FaultMaps::FaultingLoad, HandlerLabel);
928
929 MCInst LoadMI;
930 LoadMI.setOpcode(LoadOpcode);
Sanjoy Das93d608c2015-07-20 20:31:39 +0000931
932 if (LoadDefRegister != X86::NoRegister)
933 LoadMI.addOperand(MCOperand::createReg(LoadDefRegister));
934
Sanjoy Dasc63244d2015-06-15 18:44:08 +0000935 for (auto I = MI.operands_begin() + LoadOperandsBeginIdx,
936 E = MI.operands_end();
937 I != E; ++I)
938 if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, *I))
939 LoadMI.addOperand(MaybeOperand.getValue());
940
941 OutStreamer->EmitInstruction(LoadMI, getSubtargetInfo());
942}
Philip Reames0365f1a2014-12-01 22:52:56 +0000943
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000944void X86AsmPrinter::LowerPATCHABLE_OP(const MachineInstr &MI,
945 X86MCInstLower &MCIL) {
946 // PATCHABLE_OP minsize, opcode, operands
947
948 unsigned MinSize = MI.getOperand(0).getImm();
949 unsigned Opcode = MI.getOperand(1).getImm();
950
951 MCInst MCI;
952 MCI.setOpcode(Opcode);
953 for (auto &MO : make_range(MI.operands_begin() + 2, MI.operands_end()))
954 if (auto MaybeOperand = MCIL.LowerMachineOperand(&MI, MO))
955 MCI.addOperand(MaybeOperand.getValue());
956
957 SmallString<256> Code;
958 SmallVector<MCFixup, 4> Fixups;
959 raw_svector_ostream VecOS(Code);
960 CodeEmitter->encodeInstruction(MCI, VecOS, Fixups, getSubtargetInfo());
961
962 if (Code.size() < MinSize) {
963 if (MinSize == 2 && Opcode == X86::PUSH64r) {
964 // This is an optimization that lets us get away without emitting a nop in
965 // many cases.
966 //
967 // NB! In some cases the encoding for PUSH64r (e.g. PUSH64r %R9) takes two
968 // bytes too, so the check on MinSize is important.
969 MCI.setOpcode(X86::PUSH64rmr);
970 } else {
Sanjoy Das6ecfae62016-04-19 18:48:13 +0000971 unsigned NopSize = EmitNop(*OutStreamer, MinSize, Subtarget->is64Bit(),
972 getSubtargetInfo());
973 assert(NopSize == MinSize && "Could not implement MinSize!");
974 (void) NopSize;
Sanjoy Dasc0441c22016-04-19 05:24:47 +0000975 }
976 }
977
978 OutStreamer->EmitInstruction(MCI, getSubtargetInfo());
979}
980
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000981// Lower a stackmap of the form:
982// <id>, <shadowBytes>, ...
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000983void X86AsmPrinter::LowerSTACKMAP(const MachineInstr &MI) {
Lang Hames9ff69c82015-04-24 19:11:51 +0000984 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000985 SM.recordStackMap(MI);
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000986 unsigned NumShadowBytes = MI.getOperand(1).getImm();
987 SMShadowTracker.reset(NumShadowBytes);
Andrew Trick153ebe62013-10-31 22:11:56 +0000988}
989
Andrew Trick561f2212013-11-14 06:54:10 +0000990// Lower a patchpoint of the form:
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000991// [<def>], <id>, <numBytes>, <target>, <numArgs>, <cc>, ...
Lang Hames65613a62015-04-22 06:02:31 +0000992void X86AsmPrinter::LowerPATCHPOINT(const MachineInstr &MI,
993 X86MCInstLower &MCIL) {
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000994 assert(Subtarget->is64Bit() && "Patchpoint currently only supports X86-64");
995
Lang Hames9ff69c82015-04-24 19:11:51 +0000996 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Lang Hamesf49bc3f2014-07-24 20:40:55 +0000997
Andrew Trickd4e3dc62013-11-19 03:29:56 +0000998 SM.recordPatchPoint(MI);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +0000999
Andrew Trickd4e3dc62013-11-19 03:29:56 +00001000 PatchPointOpers opers(&MI);
1001 unsigned ScratchIdx = opers.getNextScratchIdx();
Andrew Trick561f2212013-11-14 06:54:10 +00001002 unsigned EncodedBytes = 0;
Lang Hames65613a62015-04-22 06:02:31 +00001003 const MachineOperand &CalleeMO =
1004 opers.getMetaOper(PatchPointOpers::TargetPos);
1005
1006 // Check for null target. If target is non-null (i.e. is non-zero or is
1007 // symbolic) then emit a call.
1008 if (!(CalleeMO.isImm() && !CalleeMO.getImm())) {
1009 MCOperand CalleeMCOp;
1010 switch (CalleeMO.getType()) {
1011 default:
1012 /// FIXME: Add a verifier check for bad callee types.
1013 llvm_unreachable("Unrecognized callee operand type.");
1014 case MachineOperand::MO_Immediate:
1015 if (CalleeMO.getImm())
Jim Grosbache9119e42015-05-13 18:37:00 +00001016 CalleeMCOp = MCOperand::createImm(CalleeMO.getImm());
Lang Hames65613a62015-04-22 06:02:31 +00001017 break;
1018 case MachineOperand::MO_ExternalSymbol:
1019 case MachineOperand::MO_GlobalAddress:
1020 CalleeMCOp =
1021 MCIL.LowerSymbolOperand(CalleeMO,
1022 MCIL.GetSymbolFromOperand(CalleeMO));
1023 break;
1024 }
1025
Andrew Trick561f2212013-11-14 06:54:10 +00001026 // Emit MOV to materialize the target address and the CALL to target.
1027 // This is encoded with 12-13 bytes, depending on which register is used.
Juergen Ributzka17e0d9e2013-12-04 00:39:08 +00001028 unsigned ScratchReg = MI.getOperand(ScratchIdx).getReg();
1029 if (X86II::isX86_64ExtendedReg(ScratchReg))
1030 EncodedBytes = 13;
1031 else
1032 EncodedBytes = 12;
Lang Hames65613a62015-04-22 06:02:31 +00001033
1034 EmitAndCountInstruction(
1035 MCInstBuilder(X86::MOV64ri).addReg(ScratchReg).addOperand(CalleeMCOp));
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001036 EmitAndCountInstruction(MCInstBuilder(X86::CALL64r).addReg(ScratchReg));
Andrew Trick561f2212013-11-14 06:54:10 +00001037 }
Lang Hames65613a62015-04-22 06:02:31 +00001038
Andrew Trick153ebe62013-10-31 22:11:56 +00001039 // Emit padding.
Andrew Trickd4e3dc62013-11-19 03:29:56 +00001040 unsigned NumBytes = opers.getMetaOper(PatchPointOpers::NBytesPos).getImm();
1041 assert(NumBytes >= EncodedBytes &&
Andrew Trick153ebe62013-10-31 22:11:56 +00001042 "Patchpoint can't request size less than the length of a call.");
1043
Lang Hames9ff69c82015-04-24 19:11:51 +00001044 EmitNops(*OutStreamer, NumBytes - EncodedBytes, Subtarget->is64Bit(),
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001045 getSubtargetInfo());
Andrew Trick153ebe62013-10-31 22:11:56 +00001046}
1047
Reid Klecknere7040102014-08-04 21:05:27 +00001048// Returns instruction preceding MBBI in MachineFunction.
1049// If MBBI is the first instruction of the first basic block, returns null.
1050static MachineBasicBlock::const_iterator
1051PrevCrossBBInst(MachineBasicBlock::const_iterator MBBI) {
1052 const MachineBasicBlock *MBB = MBBI->getParent();
1053 while (MBBI == MBB->begin()) {
Duncan P. N. Exon Smithe9bc5792016-02-21 20:39:50 +00001054 if (MBB == &MBB->getParent()->front())
Reid Klecknere7040102014-08-04 21:05:27 +00001055 return nullptr;
1056 MBB = MBB->getPrevNode();
1057 MBBI = MBB->end();
1058 }
1059 return --MBBI;
1060}
1061
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001062static const Constant *getConstantFromPool(const MachineInstr &MI,
1063 const MachineOperand &Op) {
1064 if (!Op.isCPI())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001065 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001066
Chandler Carruth7b688c62014-09-24 03:06:37 +00001067 ArrayRef<MachineConstantPoolEntry> Constants =
1068 MI.getParent()->getParent()->getConstantPool()->getConstants();
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001069 const MachineConstantPoolEntry &ConstantEntry =
1070 Constants[Op.getIndex()];
Chandler Carruth0b682d42014-09-24 02:16:12 +00001071
1072 // Bail if this is a machine constant pool entry, we won't be able to dig out
1073 // anything useful.
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001074 if (ConstantEntry.isMachineConstantPoolEntry())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001075 return nullptr;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001076
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001077 auto *C = dyn_cast<Constant>(ConstantEntry.Val.ConstVal);
1078 assert((!C || ConstantEntry.getType() == C->getType()) &&
Chandler Carruth0b682d42014-09-24 02:16:12 +00001079 "Expected a constant of the same type!");
Chandler Carruth7b688c62014-09-24 03:06:37 +00001080 return C;
1081}
Chandler Carruth0b682d42014-09-24 02:16:12 +00001082
Chandler Carruth7b688c62014-09-24 03:06:37 +00001083static std::string getShuffleComment(const MachineOperand &DstOp,
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001084 const MachineOperand &SrcOp1,
1085 const MachineOperand &SrcOp2,
Chandler Carruth7b688c62014-09-24 03:06:37 +00001086 ArrayRef<int> Mask) {
1087 std::string Comment;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001088
1089 // Compute the name for a register. This is really goofy because we have
1090 // multiple instruction printers that could (in theory) use different
1091 // names. Fortunately most people use the ATT style (outside of Windows)
1092 // and they actually agree on register naming here. Ultimately, this is
1093 // a comment, and so its OK if it isn't perfect.
1094 auto GetRegisterName = [](unsigned RegNum) -> StringRef {
1095 return X86ATTInstPrinter::getRegisterName(RegNum);
1096 };
1097
Simon Pilgrimaf742d52016-05-09 13:30:16 +00001098 // TODO: Add support for specifying an AVX512 style mask register in the comment.
Chandler Carruth0b682d42014-09-24 02:16:12 +00001099 StringRef DstName = DstOp.isReg() ? GetRegisterName(DstOp.getReg()) : "mem";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001100 StringRef Src1Name =
1101 SrcOp1.isReg() ? GetRegisterName(SrcOp1.getReg()) : "mem";
1102 StringRef Src2Name =
1103 SrcOp2.isReg() ? GetRegisterName(SrcOp2.getReg()) : "mem";
1104
1105 // One source operand, fix the mask to print all elements in one span.
1106 SmallVector<int, 8> ShuffleMask(Mask.begin(), Mask.end());
1107 if (Src1Name == Src2Name)
1108 for (int i = 0, e = ShuffleMask.size(); i != e; ++i)
1109 if (ShuffleMask[i] >= e)
1110 ShuffleMask[i] -= e;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001111
1112 raw_string_ostream CS(Comment);
1113 CS << DstName << " = ";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001114 for (int i = 0, e = ShuffleMask.size(); i != e; ++i) {
1115 if (i != 0)
Chandler Carruth0b682d42014-09-24 02:16:12 +00001116 CS << ",";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001117 if (ShuffleMask[i] == SM_SentinelZero) {
Chandler Carruth0b682d42014-09-24 02:16:12 +00001118 CS << "zero";
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001119 continue;
1120 }
1121
1122 // Otherwise, it must come from src1 or src2. Print the span of elements
1123 // that comes from this src.
1124 bool isSrc1 = ShuffleMask[i] < (int)e;
1125 CS << (isSrc1 ? Src1Name : Src2Name) << '[';
1126
1127 bool IsFirst = true;
1128 while (i != e && ShuffleMask[i] != SM_SentinelZero &&
1129 (ShuffleMask[i] < (int)e) == isSrc1) {
1130 if (!IsFirst)
1131 CS << ',';
1132 else
1133 IsFirst = false;
1134 if (ShuffleMask[i] == SM_SentinelUndef)
Chandler Carruth0b682d42014-09-24 02:16:12 +00001135 CS << "u";
1136 else
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001137 CS << ShuffleMask[i] % (int)e;
1138 ++i;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001139 }
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001140 CS << ']';
1141 --i; // For loop increments element #.
Chandler Carruth0b682d42014-09-24 02:16:12 +00001142 }
Chandler Carruth0b682d42014-09-24 02:16:12 +00001143 CS.flush();
1144
1145 return Comment;
1146}
1147
Chris Lattner94a946c2010-01-28 01:02:27 +00001148void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Rafael Espindola38c2e652013-10-29 16:11:22 +00001149 X86MCInstLower MCInstLowering(*MF, *this);
Eric Christopher05b81972015-02-02 17:38:43 +00001150 const X86RegisterInfo *RI = MF->getSubtarget<X86Subtarget>().getRegisterInfo();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001151
Chris Lattner74f4ca72009-09-02 17:35:12 +00001152 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +00001153 case TargetOpcode::DBG_VALUE:
David Blaikieb735b4d2013-06-16 20:34:27 +00001154 llvm_unreachable("Should be handled target independently");
Dale Johannesen5d7f0a02010-04-07 01:15:14 +00001155
Eric Christopher4abffad2010-08-05 18:34:30 +00001156 // Emit nothing here but a comment if we can.
1157 case X86::Int_MemBarrier:
Lang Hames9ff69c82015-04-24 19:11:51 +00001158 OutStreamer->emitRawComment("MEMBARRIER");
Eric Christopher4abffad2010-08-05 18:34:30 +00001159 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +00001160
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001161
1162 case X86::EH_RETURN:
1163 case X86::EH_RETURN64: {
1164 // Lower these as normal, but add some comments.
1165 unsigned Reg = MI->getOperand(0).getReg();
Lang Hames9ff69c82015-04-24 19:11:51 +00001166 OutStreamer->AddComment(StringRef("eh_return, addr: %") +
1167 X86ATTInstPrinter::getRegisterName(Reg));
Rafael Espindolad94f3b42010-10-26 18:09:55 +00001168 break;
1169 }
David Majnemerf828a0c2015-10-01 18:44:59 +00001170 case X86::CLEANUPRET: {
1171 // Lower these as normal, but add some comments.
1172 OutStreamer->AddComment("CLEANUPRET");
1173 break;
1174 }
1175
1176 case X86::CATCHRET: {
1177 // Lower these as normal, but add some comments.
1178 OutStreamer->AddComment("CATCHRET");
1179 break;
1180 }
1181
Chris Lattner88c18562010-07-09 00:49:41 +00001182 case X86::TAILJMPr:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001183 case X86::TAILJMPm:
Chris Lattner88c18562010-07-09 00:49:41 +00001184 case X86::TAILJMPd:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001185 case X86::TAILJMPr64:
1186 case X86::TAILJMPm64:
Chris Lattner88c18562010-07-09 00:49:41 +00001187 case X86::TAILJMPd64:
Reid Klecknera580b6e2015-01-30 21:03:31 +00001188 case X86::TAILJMPr64_REX:
1189 case X86::TAILJMPm64_REX:
1190 case X86::TAILJMPd64_REX:
Chris Lattner88c18562010-07-09 00:49:41 +00001191 // Lower these as normal, but add some comments.
Lang Hames9ff69c82015-04-24 19:11:51 +00001192 OutStreamer->AddComment("TAILCALL");
Chris Lattner88c18562010-07-09 00:49:41 +00001193 break;
Rafael Espindolac4774792010-11-28 21:16:39 +00001194
1195 case X86::TLS_addr32:
1196 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +00001197 case X86::TLS_base_addr32:
1198 case X86::TLS_base_addr64:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001199 return LowerTlsAddr(MCInstLowering, *MI);
Rafael Espindolac4774792010-11-28 21:16:39 +00001200
Chris Lattner74f4ca72009-09-02 17:35:12 +00001201 case X86::MOVPC32r: {
1202 // This is a pseudo op for a two instruction sequence with a label, which
1203 // looks like:
1204 // call "L1$pb"
1205 // "L1$pb":
1206 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +00001207
Chris Lattner74f4ca72009-09-02 17:35:12 +00001208 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +00001209 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +00001210 // FIXME: We would like an efficient form for this, so we don't have to do a
1211 // lot of extra uniquing.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001212 EmitAndCountInstruction(MCInstBuilder(X86::CALLpcrel32)
Jim Grosbach13760bd2015-05-30 01:25:56 +00001213 .addExpr(MCSymbolRefExpr::create(PICBase, OutContext)));
Chad Rosier24c19d22012-08-01 18:39:17 +00001214
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001215 const X86FrameLowering* FrameLowering =
1216 MF->getSubtarget<X86Subtarget>().getFrameLowering();
1217 bool hasFP = FrameLowering->hasFP(*MF);
Michael Kuperstein77ce9d32015-12-06 13:06:20 +00001218
1219 // TODO: This is needed only if we require precise CFA.
Michael Kuperstein53946bf2015-12-15 18:50:32 +00001220 bool HasActiveDwarfFrame = OutStreamer->getNumFrameInfos() &&
1221 !OutStreamer->getDwarfFrameInfos().back().End;
1222
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001223 int stackGrowth = -RI->getSlotSize();
1224
Michael Kuperstein53946bf2015-12-15 18:50:32 +00001225 if (HasActiveDwarfFrame && !hasFP) {
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001226 OutStreamer->EmitCFIAdjustCfaOffset(-stackGrowth);
1227 }
1228
Chris Lattner74f4ca72009-09-02 17:35:12 +00001229 // Emit the label.
Lang Hames9ff69c82015-04-24 19:11:51 +00001230 OutStreamer->EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +00001231
Chris Lattner74f4ca72009-09-02 17:35:12 +00001232 // popl $reg
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001233 EmitAndCountInstruction(MCInstBuilder(X86::POP32r)
1234 .addReg(MI->getOperand(0).getReg()));
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001235
Michael Kuperstein53946bf2015-12-15 18:50:32 +00001236 if (HasActiveDwarfFrame && !hasFP) {
Petar Jovanovic99fba3c2015-11-05 17:19:59 +00001237 OutStreamer->EmitCFIAdjustCfaOffset(stackGrowth);
1238 }
Chris Lattner74f4ca72009-09-02 17:35:12 +00001239 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001240 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001241
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001242 case X86::ADD32ri: {
1243 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
1244 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
1245 break;
Chad Rosier24c19d22012-08-01 18:39:17 +00001246
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001247 // Okay, we have something like:
1248 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +00001249
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001250 // For this, we want to print something like:
1251 // MYGLOBAL + (. - PICBASE)
1252 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +00001253 // to it.
Jim Grosbach6f482002015-05-18 18:43:14 +00001254 MCSymbol *DotSym = OutContext.createTempSymbol();
Lang Hames9ff69c82015-04-24 19:11:51 +00001255 OutStreamer->EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +00001256
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001257 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +00001258 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +00001259
Jim Grosbach13760bd2015-05-30 01:25:56 +00001260 const MCExpr *DotExpr = MCSymbolRefExpr::create(DotSym, OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001261 const MCExpr *PICBase =
Jim Grosbach13760bd2015-05-30 01:25:56 +00001262 MCSymbolRefExpr::create(MF->getPICBaseSymbol(), OutContext);
1263 DotExpr = MCBinaryExpr::createSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001264
Jim Grosbach13760bd2015-05-30 01:25:56 +00001265 DotExpr = MCBinaryExpr::createAdd(MCSymbolRefExpr::create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001266 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +00001267
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001268 EmitAndCountInstruction(MCInstBuilder(X86::ADD32ri)
Benjamin Kramer4e629f72012-11-26 13:34:22 +00001269 .addReg(MI->getOperand(0).getReg())
1270 .addReg(MI->getOperand(1).getReg())
Benjamin Kramerebf576d2012-11-26 18:05:52 +00001271 .addExpr(DotExpr));
Chris Lattner6ccf7ed2009-09-12 21:01:20 +00001272 return;
1273 }
Philip Reames0365f1a2014-12-01 22:52:56 +00001274 case TargetOpcode::STATEPOINT:
Sanjoy Das2e0d29f2015-05-06 23:53:26 +00001275 return LowerSTATEPOINT(*MI, MCInstLowering);
Michael Liao5bf95782014-12-04 05:20:33 +00001276
Sanjoy Dasc63244d2015-06-15 18:44:08 +00001277 case TargetOpcode::FAULTING_LOAD_OP:
1278 return LowerFAULTING_LOAD_OP(*MI, MCInstLowering);
1279
Sanjoy Dasc0441c22016-04-19 05:24:47 +00001280 case TargetOpcode::PATCHABLE_OP:
1281 return LowerPATCHABLE_OP(*MI, MCInstLowering);
1282
Andrew Trick153ebe62013-10-31 22:11:56 +00001283 case TargetOpcode::STACKMAP:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001284 return LowerSTACKMAP(*MI);
Andrew Trick153ebe62013-10-31 22:11:56 +00001285
1286 case TargetOpcode::PATCHPOINT:
Lang Hames65613a62015-04-22 06:02:31 +00001287 return LowerPATCHPOINT(*MI, MCInstLowering);
Lang Hamesc2b77232013-11-11 23:00:41 +00001288
1289 case X86::MORESTACK_RET:
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001290 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
Lang Hamesc2b77232013-11-11 23:00:41 +00001291 return;
1292
1293 case X86::MORESTACK_RET_RESTORE_R10:
1294 // Return, then restore R10.
Lang Hamesf49bc3f2014-07-24 20:40:55 +00001295 EmitAndCountInstruction(MCInstBuilder(getRetOpcode(*Subtarget)));
1296 EmitAndCountInstruction(MCInstBuilder(X86::MOV64rr)
1297 .addReg(X86::R10)
1298 .addReg(X86::RAX));
Lang Hamesc2b77232013-11-11 23:00:41 +00001299 return;
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001300
1301 case X86::SEH_PushReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001302 OutStreamer->EmitWinCFIPushReg(RI->getSEHRegNum(MI->getOperand(0).getImm()));
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001303 return;
1304
1305 case X86::SEH_SaveReg:
Lang Hames9ff69c82015-04-24 19:11:51 +00001306 OutStreamer->EmitWinCFISaveReg(RI->getSEHRegNum(MI->getOperand(0).getImm()),
Saleem Abdulrasool7206a522014-06-29 01:52:01 +00001307 MI->getOperand(1).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001308 return;
1309
Lang Hames9ff69c82015-04-24 19:11:51 +00001310 case X86::SEH_SaveXMM:
1311 OutStreamer->EmitWinCFISaveXMM(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1312 MI->getOperand(1).getImm());
1313 return;
1314
1315 case X86::SEH_StackAlloc:
1316 OutStreamer->EmitWinCFIAllocStack(MI->getOperand(0).getImm());
1317 return;
1318
1319 case X86::SEH_SetFrame:
1320 OutStreamer->EmitWinCFISetFrame(RI->getSEHRegNum(MI->getOperand(0).getImm()),
1321 MI->getOperand(1).getImm());
1322 return;
1323
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001324 case X86::SEH_PushFrame:
Lang Hames9ff69c82015-04-24 19:11:51 +00001325 OutStreamer->EmitWinCFIPushFrame(MI->getOperand(0).getImm());
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001326 return;
1327
1328 case X86::SEH_EndPrologue:
Lang Hames9ff69c82015-04-24 19:11:51 +00001329 OutStreamer->EmitWinCFIEndProlog();
NAKAMURA Takumi1db59952014-06-25 12:41:52 +00001330 return;
Chandler Carruth185cc182014-07-25 23:47:11 +00001331
Reid Klecknere7040102014-08-04 21:05:27 +00001332 case X86::SEH_Epilogue: {
1333 MachineBasicBlock::const_iterator MBBI(MI);
1334 // Check if preceded by a call and emit nop if so.
1335 for (MBBI = PrevCrossBBInst(MBBI); MBBI; MBBI = PrevCrossBBInst(MBBI)) {
1336 // Conservatively assume that pseudo instructions don't emit code and keep
1337 // looking for a call. We may emit an unnecessary nop in some cases.
1338 if (!MBBI->isPseudo()) {
1339 if (MBBI->isCall())
1340 EmitAndCountInstruction(MCInstBuilder(X86::NOOP));
1341 break;
1342 }
1343 }
1344 return;
1345 }
1346
Craig Topper7e3ba152015-12-26 19:48:43 +00001347 // Lower PSHUFB and VPERMILP normally but add a comment if we can find
1348 // a constant shuffle mask. We won't be able to do this at the MC layer
1349 // because the mask isn't an immediate.
Chandler Carruth185cc182014-07-25 23:47:11 +00001350 case X86::PSHUFBrm:
Chandler Carruth98443d82014-09-25 00:24:19 +00001351 case X86::VPSHUFBrm:
Craig Topper7e3ba152015-12-26 19:48:43 +00001352 case X86::VPSHUFBYrm:
1353 case X86::VPSHUFBZ128rm:
1354 case X86::VPSHUFBZ128rmk:
1355 case X86::VPSHUFBZ128rmkz:
1356 case X86::VPSHUFBZ256rm:
1357 case X86::VPSHUFBZ256rmk:
1358 case X86::VPSHUFBZ256rmkz:
1359 case X86::VPSHUFBZrm:
1360 case X86::VPSHUFBZrmk:
1361 case X86::VPSHUFBZrmkz: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001362 if (!OutStreamer->isVerboseAsm())
Chandler Carruthedf50212014-09-24 03:06:34 +00001363 break;
Craig Topper7e3ba152015-12-26 19:48:43 +00001364 unsigned SrcIdx, MaskIdx;
1365 switch (MI->getOpcode()) {
1366 default: llvm_unreachable("Invalid opcode");
1367 case X86::PSHUFBrm:
1368 case X86::VPSHUFBrm:
1369 case X86::VPSHUFBYrm:
1370 case X86::VPSHUFBZ128rm:
1371 case X86::VPSHUFBZ256rm:
1372 case X86::VPSHUFBZrm:
1373 SrcIdx = 1; MaskIdx = 5; break;
1374 case X86::VPSHUFBZ128rmkz:
1375 case X86::VPSHUFBZ256rmkz:
1376 case X86::VPSHUFBZrmkz:
1377 SrcIdx = 2; MaskIdx = 6; break;
1378 case X86::VPSHUFBZ128rmk:
1379 case X86::VPSHUFBZ256rmk:
1380 case X86::VPSHUFBZrmk:
1381 SrcIdx = 3; MaskIdx = 7; break;
1382 }
1383
1384 assert(MI->getNumOperands() >= 6 &&
1385 "We should always have at least 6 operands!");
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001386 const MachineOperand &DstOp = MI->getOperand(0);
Craig Topper7e3ba152015-12-26 19:48:43 +00001387 const MachineOperand &SrcOp = MI->getOperand(SrcIdx);
1388 const MachineOperand &MaskOp = MI->getOperand(MaskIdx);
Chandler Carruthab8b37a2014-09-24 02:24:41 +00001389
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001390 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001391 SmallVector<int, 16> Mask;
David Majnemer14141f92015-01-11 07:29:51 +00001392 DecodePSHUFBMask(C, Mask);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001393 if (!Mask.empty())
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001394 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, SrcOp, Mask));
Chandler Carruth7b688c62014-09-24 03:06:37 +00001395 }
1396 break;
1397 }
1398 case X86::VPERMILPSrm:
1399 case X86::VPERMILPDrm:
1400 case X86::VPERMILPSYrm:
1401 case X86::VPERMILPDYrm: {
Lang Hames9ff69c82015-04-24 19:11:51 +00001402 if (!OutStreamer->isVerboseAsm())
Chandler Carruth7b688c62014-09-24 03:06:37 +00001403 break;
1404 assert(MI->getNumOperands() > 5 &&
1405 "We should always have at least 5 operands!");
1406 const MachineOperand &DstOp = MI->getOperand(0);
1407 const MachineOperand &SrcOp = MI->getOperand(1);
1408 const MachineOperand &MaskOp = MI->getOperand(5);
1409
Craig Topperd4000192015-12-26 04:50:07 +00001410 unsigned ElSize;
1411 switch (MI->getOpcode()) {
1412 default: llvm_unreachable("Invalid opcode");
1413 case X86::VPERMILPSrm: case X86::VPERMILPSYrm: ElSize = 32; break;
1414 case X86::VPERMILPDrm: case X86::VPERMILPDYrm: ElSize = 64; break;
1415 }
1416
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001417 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
Chandler Carruth7b688c62014-09-24 03:06:37 +00001418 SmallVector<int, 16> Mask;
Craig Topperd4000192015-12-26 04:50:07 +00001419 DecodeVPERMILPMask(C, ElSize, Mask);
Chandler Carruth7b688c62014-09-24 03:06:37 +00001420 if (!Mask.empty())
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001421 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp, SrcOp, Mask));
1422 }
1423 break;
1424 }
Simon Pilgrim2ead8612016-06-04 21:44:28 +00001425
1426 case X86::VPERMIL2PDrm:
1427 case X86::VPERMIL2PSrm:
1428 case X86::VPERMIL2PDrmY:
1429 case X86::VPERMIL2PSrmY: {
1430 if (!OutStreamer->isVerboseAsm())
1431 break;
1432 assert(MI->getNumOperands() > 7 &&
1433 "We should always have at least 7 operands!");
1434 const MachineOperand &DstOp = MI->getOperand(0);
1435 const MachineOperand &SrcOp1 = MI->getOperand(1);
1436 const MachineOperand &SrcOp2 = MI->getOperand(2);
1437 const MachineOperand &MaskOp = MI->getOperand(6);
1438 const MachineOperand &CtrlOp = MI->getOperand(MI->getNumOperands() - 1);
1439
1440 if (!CtrlOp.isImm())
1441 break;
1442
1443 unsigned ElSize;
1444 switch (MI->getOpcode()) {
1445 default: llvm_unreachable("Invalid opcode");
1446 case X86::VPERMIL2PSrm: case X86::VPERMIL2PSrmY: ElSize = 32; break;
1447 case X86::VPERMIL2PDrm: case X86::VPERMIL2PDrmY: ElSize = 64; break;
1448 }
1449
1450 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
1451 SmallVector<int, 16> Mask;
1452 DecodeVPERMIL2PMask(C, (unsigned)CtrlOp.getImm(), ElSize, Mask);
1453 if (!Mask.empty())
1454 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp1, SrcOp2, Mask));
1455 }
1456 break;
1457 }
1458
Simon Pilgrim1cc57122016-04-09 14:51:26 +00001459 case X86::VPPERMrrm: {
1460 if (!OutStreamer->isVerboseAsm())
1461 break;
1462 assert(MI->getNumOperands() > 6 &&
1463 "We should always have at least 6 operands!");
1464 const MachineOperand &DstOp = MI->getOperand(0);
1465 const MachineOperand &SrcOp1 = MI->getOperand(1);
1466 const MachineOperand &SrcOp2 = MI->getOperand(2);
1467 const MachineOperand &MaskOp = MI->getOperand(6);
1468
1469 if (auto *C = getConstantFromPool(*MI, MaskOp)) {
1470 SmallVector<int, 16> Mask;
1471 DecodeVPPERMMask(C, Mask);
1472 if (!Mask.empty())
1473 OutStreamer->AddComment(getShuffleComment(DstOp, SrcOp1, SrcOp2, Mask));
Chandler Carruth7b688c62014-09-24 03:06:37 +00001474 }
Chandler Carruth185cc182014-07-25 23:47:11 +00001475 break;
Chris Lattner74f4ca72009-09-02 17:35:12 +00001476 }
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001477
Elena Demikhovskye88038f2015-09-08 06:38:21 +00001478#define MOV_CASE(Prefix, Suffix) \
1479 case X86::Prefix##MOVAPD##Suffix##rm: \
1480 case X86::Prefix##MOVAPS##Suffix##rm: \
1481 case X86::Prefix##MOVUPD##Suffix##rm: \
1482 case X86::Prefix##MOVUPS##Suffix##rm: \
1483 case X86::Prefix##MOVDQA##Suffix##rm: \
1484 case X86::Prefix##MOVDQU##Suffix##rm:
1485
1486#define MOV_AVX512_CASE(Suffix) \
1487 case X86::VMOVDQA64##Suffix##rm: \
1488 case X86::VMOVDQA32##Suffix##rm: \
1489 case X86::VMOVDQU64##Suffix##rm: \
1490 case X86::VMOVDQU32##Suffix##rm: \
1491 case X86::VMOVDQU16##Suffix##rm: \
1492 case X86::VMOVDQU8##Suffix##rm: \
1493 case X86::VMOVAPS##Suffix##rm: \
1494 case X86::VMOVAPD##Suffix##rm: \
1495 case X86::VMOVUPS##Suffix##rm: \
1496 case X86::VMOVUPD##Suffix##rm:
1497
1498#define CASE_ALL_MOV_RM() \
1499 MOV_CASE(, ) /* SSE */ \
1500 MOV_CASE(V, ) /* AVX-128 */ \
1501 MOV_CASE(V, Y) /* AVX-256 */ \
1502 MOV_AVX512_CASE(Z) \
1503 MOV_AVX512_CASE(Z256) \
1504 MOV_AVX512_CASE(Z128)
1505
1506 // For loads from a constant pool to a vector register, print the constant
1507 // loaded.
1508 CASE_ALL_MOV_RM()
Lang Hames9ff69c82015-04-24 19:11:51 +00001509 if (!OutStreamer->isVerboseAsm())
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001510 break;
1511 if (MI->getNumOperands() > 4)
1512 if (auto *C = getConstantFromPool(*MI, MI->getOperand(4))) {
1513 std::string Comment;
1514 raw_string_ostream CS(Comment);
1515 const MachineOperand &DstOp = MI->getOperand(0);
1516 CS << X86ATTInstPrinter::getRegisterName(DstOp.getReg()) << " = ";
1517 if (auto *CDS = dyn_cast<ConstantDataSequential>(C)) {
1518 CS << "[";
1519 for (int i = 0, NumElements = CDS->getNumElements(); i < NumElements; ++i) {
1520 if (i != 0)
1521 CS << ",";
1522 if (CDS->getElementType()->isIntegerTy())
1523 CS << CDS->getElementAsInteger(i);
1524 else if (CDS->getElementType()->isFloatTy())
1525 CS << CDS->getElementAsFloat(i);
1526 else if (CDS->getElementType()->isDoubleTy())
1527 CS << CDS->getElementAsDouble(i);
1528 else
1529 CS << "?";
1530 }
1531 CS << "]";
Lang Hames9ff69c82015-04-24 19:11:51 +00001532 OutStreamer->AddComment(CS.str());
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001533 } else if (auto *CV = dyn_cast<ConstantVector>(C)) {
1534 CS << "<";
1535 for (int i = 0, NumOperands = CV->getNumOperands(); i < NumOperands; ++i) {
1536 if (i != 0)
1537 CS << ",";
1538 Constant *COp = CV->getOperand(i);
1539 if (isa<UndefValue>(COp)) {
1540 CS << "u";
1541 } else if (auto *CI = dyn_cast<ConstantInt>(COp)) {
Chih-Hung Hsiehed7d81e2015-12-03 22:02:40 +00001542 if (CI->getBitWidth() <= 64) {
1543 CS << CI->getZExtValue();
1544 } else {
1545 // print multi-word constant as (w0,w1)
Benjamin Kramer46e38f32016-06-08 10:01:20 +00001546 const auto &Val = CI->getValue();
Chih-Hung Hsiehed7d81e2015-12-03 22:02:40 +00001547 CS << "(";
1548 for (int i = 0, N = Val.getNumWords(); i < N; ++i) {
1549 if (i > 0)
1550 CS << ",";
1551 CS << Val.getRawData()[i];
1552 }
1553 CS << ")";
1554 }
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001555 } else if (auto *CF = dyn_cast<ConstantFP>(COp)) {
1556 SmallString<32> Str;
1557 CF->getValueAPF().toString(Str);
1558 CS << Str;
1559 } else {
1560 CS << "?";
1561 }
1562 }
1563 CS << ">";
Lang Hames9ff69c82015-04-24 19:11:51 +00001564 OutStreamer->AddComment(CS.str());
Chandler Carruthe7e9c042014-09-24 09:39:41 +00001565 }
1566 }
1567 break;
Chandler Carruth0b682d42014-09-24 02:16:12 +00001568 }
Chad Rosier24c19d22012-08-01 18:39:17 +00001569
Chris Lattner31722082009-09-12 20:34:57 +00001570 MCInst TmpInst;
1571 MCInstLowering.Lower(MI, TmpInst);
Pete Cooper3c0af3522014-10-27 19:40:35 +00001572
1573 // Stackmap shadows cannot include branch targets, so we can count the bytes
Pete Cooper7c801dc2014-10-27 22:38:45 +00001574 // in a call towards the shadow, but must ensure that the no thread returns
1575 // in to the stackmap shadow. The only way to achieve this is if the call
1576 // is at the end of the shadow.
1577 if (MI->isCall()) {
1578 // Count then size of the call towards the shadow
Sanjoy Dasc0441c22016-04-19 05:24:47 +00001579 SMShadowTracker.count(TmpInst, getSubtargetInfo(), CodeEmitter.get());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001580 // Then flush the shadow so that we fill with nops before the call, not
1581 // after it.
Lang Hames9ff69c82015-04-24 19:11:51 +00001582 SMShadowTracker.emitShadowPadding(*OutStreamer, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001583 // Then emit the call
Lang Hames9ff69c82015-04-24 19:11:51 +00001584 OutStreamer->EmitInstruction(TmpInst, getSubtargetInfo());
Pete Cooper7c801dc2014-10-27 22:38:45 +00001585 return;
1586 }
1587
1588 EmitAndCountInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +00001589}