blob: 08b95a5be640e6c6e5a44b8f8d3cd16b0f3e226d [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- R600InstrInfo.cpp - R600 Instruction Information ------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief R600 Implementation of TargetInstrInfo.
12//
13//===----------------------------------------------------------------------===//
14
15#include "R600InstrInfo.h"
Vincent Lejeune3a8d78a2013-04-30 00:14:44 +000016#include "AMDGPU.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "AMDGPUSubtarget.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000018#include "AMDGPUTargetMachine.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000019#include "R600Defines.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000020#include "R600MachineFunctionInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000021#include "R600RegisterInfo.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000025
Chandler Carruthd174b722014-04-22 02:03:14 +000026using namespace llvm;
27
Juergen Ributzkad12ccbd2013-11-19 00:57:56 +000028#define GET_INSTRINFO_CTOR_DTOR
Tom Stellard75aadc22012-12-11 21:25:42 +000029#include "AMDGPUGenDFAPacketizer.inc"
30
Matt Arsenault43e92fe2016-06-24 06:30:11 +000031R600InstrInfo::R600InstrInfo(const R600Subtarget &ST)
32 : AMDGPUInstrInfo(ST), RI(), ST(ST) {}
Tom Stellard75aadc22012-12-11 21:25:42 +000033
Tom Stellard75aadc22012-12-11 21:25:42 +000034bool R600InstrInfo::isVector(const MachineInstr &MI) const {
35 return get(MI.getOpcode()).TSFlags & R600_InstFlag::VECTOR;
36}
37
Benjamin Kramerbdc49562016-06-12 15:39:02 +000038void R600InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
39 MachineBasicBlock::iterator MI,
40 const DebugLoc &DL, unsigned DestReg,
41 unsigned SrcReg, bool KillSrc) const {
Tom Stellard0344cdf2013-08-01 15:23:42 +000042 unsigned VectorComponents = 0;
Tom Stellard880a80a2014-06-17 16:53:14 +000043 if ((AMDGPU::R600_Reg128RegClass.contains(DestReg) ||
44 AMDGPU::R600_Reg128VerticalRegClass.contains(DestReg)) &&
45 (AMDGPU::R600_Reg128RegClass.contains(SrcReg) ||
46 AMDGPU::R600_Reg128VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000047 VectorComponents = 4;
Tom Stellard880a80a2014-06-17 16:53:14 +000048 } else if((AMDGPU::R600_Reg64RegClass.contains(DestReg) ||
49 AMDGPU::R600_Reg64VerticalRegClass.contains(DestReg)) &&
50 (AMDGPU::R600_Reg64RegClass.contains(SrcReg) ||
51 AMDGPU::R600_Reg64VerticalRegClass.contains(SrcReg))) {
Tom Stellard0344cdf2013-08-01 15:23:42 +000052 VectorComponents = 2;
53 }
54
55 if (VectorComponents > 0) {
56 for (unsigned I = 0; I < VectorComponents; I++) {
Tom Stellard75aadc22012-12-11 21:25:42 +000057 unsigned SubRegIndex = RI.getSubRegFromChannel(I);
58 buildDefaultInstruction(MBB, MI, AMDGPU::MOV,
59 RI.getSubReg(DestReg, SubRegIndex),
60 RI.getSubReg(SrcReg, SubRegIndex))
61 .addReg(DestReg,
62 RegState::Define | RegState::Implicit);
63 }
64 } else {
Tom Stellard75aadc22012-12-11 21:25:42 +000065 MachineInstr *NewMI = buildDefaultInstruction(MBB, MI, AMDGPU::MOV,
66 DestReg, SrcReg);
Tom Stellard02661d92013-06-25 21:22:18 +000067 NewMI->getOperand(getOperandIdx(*NewMI, AMDGPU::OpName::src0))
Tom Stellard75aadc22012-12-11 21:25:42 +000068 .setIsKill(KillSrc);
69 }
70}
71
Tom Stellardcd6b0a62013-11-22 00:41:08 +000072/// \returns true if \p MBBI can be moved into a new basic.
73bool R600InstrInfo::isLegalToSplitMBBAt(MachineBasicBlock &MBB,
74 MachineBasicBlock::iterator MBBI) const {
75 for (MachineInstr::const_mop_iterator I = MBBI->operands_begin(),
76 E = MBBI->operands_end(); I != E; ++I) {
77 if (I->isReg() && !TargetRegisterInfo::isVirtualRegister(I->getReg()) &&
78 I->isUse() && RI.isPhysRegLiveAcrossClauses(I->getReg()))
79 return false;
80 }
81 return true;
82}
83
Tom Stellard75aadc22012-12-11 21:25:42 +000084bool R600InstrInfo::isMov(unsigned Opcode) const {
Tom Stellard75aadc22012-12-11 21:25:42 +000085 switch(Opcode) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +000086 default:
87 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +000088 case AMDGPU::MOV:
89 case AMDGPU::MOV_IMM_F32:
90 case AMDGPU::MOV_IMM_I32:
91 return true;
92 }
93}
94
Tom Stellard75aadc22012-12-11 21:25:42 +000095bool R600InstrInfo::isReductionOp(unsigned Opcode) const {
Aaron Ballmanf04bbd82013-07-10 17:19:22 +000096 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +000097}
98
99bool R600InstrInfo::isCubeOp(unsigned Opcode) const {
100 switch(Opcode) {
101 default: return false;
102 case AMDGPU::CUBE_r600_pseudo:
103 case AMDGPU::CUBE_r600_real:
104 case AMDGPU::CUBE_eg_pseudo:
105 case AMDGPU::CUBE_eg_real:
106 return true;
107 }
108}
109
110bool R600InstrInfo::isALUInstr(unsigned Opcode) const {
111 unsigned TargetFlags = get(Opcode).TSFlags;
112
Tom Stellard5eb903d2013-06-28 15:46:53 +0000113 return (TargetFlags & R600_InstFlag::ALU_INST);
Tom Stellard75aadc22012-12-11 21:25:42 +0000114}
115
Tom Stellardc026e8b2013-06-28 15:47:08 +0000116bool R600InstrInfo::hasInstrModifiers(unsigned Opcode) const {
117 unsigned TargetFlags = get(Opcode).TSFlags;
118
119 return ((TargetFlags & R600_InstFlag::OP1) |
120 (TargetFlags & R600_InstFlag::OP2) |
121 (TargetFlags & R600_InstFlag::OP3));
122}
123
124bool R600InstrInfo::isLDSInstr(unsigned Opcode) const {
125 unsigned TargetFlags = get(Opcode).TSFlags;
126
127 return ((TargetFlags & R600_InstFlag::LDS_1A) |
Tom Stellardf3d166a2013-08-26 15:05:49 +0000128 (TargetFlags & R600_InstFlag::LDS_1A1D) |
129 (TargetFlags & R600_InstFlag::LDS_1A2D));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000130}
131
Tom Stellard8f9fc202013-11-15 00:12:45 +0000132bool R600InstrInfo::isLDSRetInstr(unsigned Opcode) const {
133 return isLDSInstr(Opcode) && getOperandIdx(Opcode, AMDGPU::OpName::dst) != -1;
134}
135
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000136bool R600InstrInfo::canBeConsideredALU(const MachineInstr &MI) const {
137 if (isALUInstr(MI.getOpcode()))
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000138 return true;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000139 if (isVector(MI) || isCubeOp(MI.getOpcode()))
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000140 return true;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000141 switch (MI.getOpcode()) {
Vincent Lejeunea4da6fb2013-10-01 19:32:58 +0000142 case AMDGPU::PRED_X:
143 case AMDGPU::INTERP_PAIR_XY:
144 case AMDGPU::INTERP_PAIR_ZW:
145 case AMDGPU::INTERP_VEC_LOAD:
146 case AMDGPU::COPY:
147 case AMDGPU::DOT_4:
148 return true;
149 default:
150 return false;
151 }
152}
153
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000154bool R600InstrInfo::isTransOnly(unsigned Opcode) const {
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000155 if (ST.hasCaymanISA())
156 return false;
157 return (get(Opcode).getSchedClass() == AMDGPU::Sched::TransALU);
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000158}
159
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000160bool R600InstrInfo::isTransOnly(const MachineInstr &MI) const {
161 return isTransOnly(MI.getOpcode());
Vincent Lejeune076c0b22013-04-30 00:14:17 +0000162}
163
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000164bool R600InstrInfo::isVectorOnly(unsigned Opcode) const {
165 return (get(Opcode).getSchedClass() == AMDGPU::Sched::VecALU);
166}
167
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000168bool R600InstrInfo::isVectorOnly(const MachineInstr &MI) const {
169 return isVectorOnly(MI.getOpcode());
Vincent Lejeune4d5c5e52013-09-04 19:53:30 +0000170}
171
Tom Stellard676c16d2013-08-16 01:11:51 +0000172bool R600InstrInfo::isExport(unsigned Opcode) const {
173 return (get(Opcode).TSFlags & R600_InstFlag::IS_EXPORT);
174}
175
Vincent Lejeunec2991642013-04-30 00:13:39 +0000176bool R600InstrInfo::usesVertexCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000177 return ST.hasVertexCache() && IS_VTX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000178}
179
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000180bool R600InstrInfo::usesVertexCache(const MachineInstr &MI) const {
181 const MachineFunction *MF = MI.getParent()->getParent();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000182 return !AMDGPU::isCompute(MF->getFunction()->getCallingConv()) &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000183 usesVertexCache(MI.getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000184}
185
186bool R600InstrInfo::usesTextureCache(unsigned Opcode) const {
Tom Stellardd93cede2013-05-06 17:50:57 +0000187 return (!ST.hasVertexCache() && IS_VTX(get(Opcode))) || IS_TEX(get(Opcode));
Vincent Lejeunec2991642013-04-30 00:13:39 +0000188}
189
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000190bool R600InstrInfo::usesTextureCache(const MachineInstr &MI) const {
191 const MachineFunction *MF = MI.getParent()->getParent();
Nicolai Haehnledf3a20c2016-04-06 19:40:20 +0000192 return (AMDGPU::isCompute(MF->getFunction()->getCallingConv()) &&
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000193 usesVertexCache(MI.getOpcode())) ||
194 usesTextureCache(MI.getOpcode());
Vincent Lejeunec2991642013-04-30 00:13:39 +0000195}
196
Tom Stellardce540332013-06-28 15:46:59 +0000197bool R600InstrInfo::mustBeLastInClause(unsigned Opcode) const {
198 switch (Opcode) {
199 case AMDGPU::KILLGT:
200 case AMDGPU::GROUP_BARRIER:
201 return true;
202 default:
203 return false;
204 }
205}
206
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000207bool R600InstrInfo::usesAddressRegister(MachineInstr &MI) const {
208 return MI.findRegisterUseOperandIdx(AMDGPU::AR_X) != -1;
Tom Stellard26a3b672013-10-22 18:19:10 +0000209}
210
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000211bool R600InstrInfo::definesAddressRegister(MachineInstr &MI) const {
212 return MI.findRegisterDefOperandIdx(AMDGPU::AR_X) != -1;
Tom Stellard26a3b672013-10-22 18:19:10 +0000213}
214
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000215bool R600InstrInfo::readsLDSSrcReg(const MachineInstr &MI) const {
216 if (!isALUInstr(MI.getOpcode())) {
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000217 return false;
218 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000219 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
220 E = MI.operands_end();
221 I != E; ++I) {
Tom Stellard7f6fa4c2013-09-12 02:55:06 +0000222 if (!I->isReg() || !I->isUse() ||
223 TargetRegisterInfo::isVirtualRegister(I->getReg()))
224 continue;
225
226 if (AMDGPU::R600_LDS_SRC_REGRegClass.contains(I->getReg()))
227 return true;
228 }
229 return false;
230}
231
Tom Stellard84021442013-07-23 01:48:24 +0000232int R600InstrInfo::getSelIdx(unsigned Opcode, unsigned SrcIdx) const {
Jan Vesely468e0552015-03-02 18:56:52 +0000233 static const unsigned SrcSelTable[][2] = {
Tom Stellard84021442013-07-23 01:48:24 +0000234 {AMDGPU::OpName::src0, AMDGPU::OpName::src0_sel},
235 {AMDGPU::OpName::src1, AMDGPU::OpName::src1_sel},
236 {AMDGPU::OpName::src2, AMDGPU::OpName::src2_sel},
237 {AMDGPU::OpName::src0_X, AMDGPU::OpName::src0_sel_X},
238 {AMDGPU::OpName::src0_Y, AMDGPU::OpName::src0_sel_Y},
239 {AMDGPU::OpName::src0_Z, AMDGPU::OpName::src0_sel_Z},
240 {AMDGPU::OpName::src0_W, AMDGPU::OpName::src0_sel_W},
241 {AMDGPU::OpName::src1_X, AMDGPU::OpName::src1_sel_X},
242 {AMDGPU::OpName::src1_Y, AMDGPU::OpName::src1_sel_Y},
243 {AMDGPU::OpName::src1_Z, AMDGPU::OpName::src1_sel_Z},
244 {AMDGPU::OpName::src1_W, AMDGPU::OpName::src1_sel_W}
245 };
246
Jan Vesely468e0552015-03-02 18:56:52 +0000247 for (const auto &Row : SrcSelTable) {
248 if (getOperandIdx(Opcode, Row[0]) == (int)SrcIdx) {
249 return getOperandIdx(Opcode, Row[1]);
Tom Stellard84021442013-07-23 01:48:24 +0000250 }
251 }
252 return -1;
253}
Tom Stellard84021442013-07-23 01:48:24 +0000254
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000255SmallVector<std::pair<MachineOperand *, int64_t>, 3>
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000256R600InstrInfo::getSrcs(MachineInstr &MI) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000257 SmallVector<std::pair<MachineOperand *, int64_t>, 3> Result;
258
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000259 if (MI.getOpcode() == AMDGPU::DOT_4) {
Tom Stellard02661d92013-06-25 21:22:18 +0000260 static const unsigned OpTable[8][2] = {
261 {AMDGPU::OpName::src0_X, AMDGPU::OpName::src0_sel_X},
262 {AMDGPU::OpName::src0_Y, AMDGPU::OpName::src0_sel_Y},
263 {AMDGPU::OpName::src0_Z, AMDGPU::OpName::src0_sel_Z},
264 {AMDGPU::OpName::src0_W, AMDGPU::OpName::src0_sel_W},
265 {AMDGPU::OpName::src1_X, AMDGPU::OpName::src1_sel_X},
266 {AMDGPU::OpName::src1_Y, AMDGPU::OpName::src1_sel_Y},
267 {AMDGPU::OpName::src1_Z, AMDGPU::OpName::src1_sel_Z},
268 {AMDGPU::OpName::src1_W, AMDGPU::OpName::src1_sel_W},
Vincent Lejeunec6896792013-06-04 23:17:15 +0000269 };
270
271 for (unsigned j = 0; j < 8; j++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000272 MachineOperand &MO =
273 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][0]));
Vincent Lejeunec6896792013-06-04 23:17:15 +0000274 unsigned Reg = MO.getReg();
275 if (Reg == AMDGPU::ALU_CONST) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000276 MachineOperand &Sel =
277 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][1]));
Jan Veselybbc22312016-05-04 14:55:45 +0000278 Result.push_back(std::make_pair(&MO, Sel.getImm()));
Vincent Lejeunec6896792013-06-04 23:17:15 +0000279 continue;
280 }
Matt Arsenault0163e032014-07-20 06:31:06 +0000281
Vincent Lejeunec6896792013-06-04 23:17:15 +0000282 }
283 return Result;
284 }
285
Tom Stellard02661d92013-06-25 21:22:18 +0000286 static const unsigned OpTable[3][2] = {
287 {AMDGPU::OpName::src0, AMDGPU::OpName::src0_sel},
288 {AMDGPU::OpName::src1, AMDGPU::OpName::src1_sel},
289 {AMDGPU::OpName::src2, AMDGPU::OpName::src2_sel},
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000290 };
291
292 for (unsigned j = 0; j < 3; j++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000293 int SrcIdx = getOperandIdx(MI.getOpcode(), OpTable[j][0]);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000294 if (SrcIdx < 0)
295 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000296 MachineOperand &MO = MI.getOperand(SrcIdx);
Jan Veselybbc22312016-05-04 14:55:45 +0000297 unsigned Reg = MO.getReg();
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000298 if (Reg == AMDGPU::ALU_CONST) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000299 MachineOperand &Sel =
300 MI.getOperand(getOperandIdx(MI.getOpcode(), OpTable[j][1]));
Jan Veselybbc22312016-05-04 14:55:45 +0000301 Result.push_back(std::make_pair(&MO, Sel.getImm()));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000302 continue;
303 }
304 if (Reg == AMDGPU::ALU_LITERAL_X) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000305 MachineOperand &Operand =
306 MI.getOperand(getOperandIdx(MI.getOpcode(), AMDGPU::OpName::literal));
Jan Veselyfac8d7e2016-05-13 20:39:20 +0000307 if (Operand.isImm()) {
308 Result.push_back(std::make_pair(&MO, Operand.getImm()));
309 continue;
310 }
311 assert(Operand.isGlobal());
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000312 }
Jan Veselybbc22312016-05-04 14:55:45 +0000313 Result.push_back(std::make_pair(&MO, 0));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000314 }
315 return Result;
316}
317
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000318std::vector<std::pair<int, unsigned>>
319R600InstrInfo::ExtractSrcs(MachineInstr &MI,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000320 const DenseMap<unsigned, unsigned> &PV,
321 unsigned &ConstCount) const {
322 ConstCount = 0;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000323 const std::pair<int, unsigned> DummyPair(-1, 0);
324 std::vector<std::pair<int, unsigned> > Result;
325 unsigned i = 0;
Benjamin Kramer22ff8652016-07-30 11:31:16 +0000326 for (const auto &Src : getSrcs(MI)) {
327 ++i;
328 unsigned Reg = Src.first->getReg();
Jan Veselybbc22312016-05-04 14:55:45 +0000329 int Index = RI.getEncodingValue(Reg) & 0xff;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000330 if (Reg == AMDGPU::OQAP) {
Jan Veselybbc22312016-05-04 14:55:45 +0000331 Result.push_back(std::make_pair(Index, 0U));
Tom Stellardc026e8b2013-06-28 15:47:08 +0000332 }
Vincent Lejeune41d4cf22013-06-17 20:16:40 +0000333 if (PV.find(Reg) != PV.end()) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000334 // 255 is used to tells its a PS/PV reg
Jan Veselybbc22312016-05-04 14:55:45 +0000335 Result.push_back(std::make_pair(255, 0U));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000336 continue;
337 }
338 if (Index > 127) {
339 ConstCount++;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000340 Result.push_back(DummyPair);
341 continue;
342 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000343 unsigned Chan = RI.getHWRegChan(Reg);
Jan Veselybbc22312016-05-04 14:55:45 +0000344 Result.push_back(std::make_pair(Index, Chan));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000345 }
346 for (; i < 3; ++i)
347 Result.push_back(DummyPair);
348 return Result;
349}
350
351static std::vector<std::pair<int, unsigned> >
352Swizzle(std::vector<std::pair<int, unsigned> > Src,
353 R600InstrInfo::BankSwizzle Swz) {
Vincent Lejeune744efa42013-09-04 19:53:54 +0000354 if (Src[0] == Src[1])
355 Src[1].first = -1;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000356 switch (Swz) {
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000357 case R600InstrInfo::ALU_VEC_012_SCL_210:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000358 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000359 case R600InstrInfo::ALU_VEC_021_SCL_122:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000360 std::swap(Src[1], Src[2]);
361 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000362 case R600InstrInfo::ALU_VEC_102_SCL_221:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000363 std::swap(Src[0], Src[1]);
364 break;
Vincent Lejeunebb8a87212013-06-29 19:32:29 +0000365 case R600InstrInfo::ALU_VEC_120_SCL_212:
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000366 std::swap(Src[0], Src[1]);
367 std::swap(Src[0], Src[2]);
368 break;
369 case R600InstrInfo::ALU_VEC_201:
370 std::swap(Src[0], Src[2]);
371 std::swap(Src[0], Src[1]);
372 break;
373 case R600InstrInfo::ALU_VEC_210:
374 std::swap(Src[0], Src[2]);
375 break;
376 }
377 return Src;
378}
379
Matt Arsenaultd7f44142016-07-15 21:26:46 +0000380static unsigned getTransSwizzle(R600InstrInfo::BankSwizzle Swz, unsigned Op) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000381 switch (Swz) {
382 case R600InstrInfo::ALU_VEC_012_SCL_210: {
383 unsigned Cycles[3] = { 2, 1, 0};
384 return Cycles[Op];
385 }
386 case R600InstrInfo::ALU_VEC_021_SCL_122: {
387 unsigned Cycles[3] = { 1, 2, 2};
388 return Cycles[Op];
389 }
390 case R600InstrInfo::ALU_VEC_120_SCL_212: {
391 unsigned Cycles[3] = { 2, 1, 2};
392 return Cycles[Op];
393 }
394 case R600InstrInfo::ALU_VEC_102_SCL_221: {
395 unsigned Cycles[3] = { 2, 2, 1};
396 return Cycles[Op];
397 }
398 default:
399 llvm_unreachable("Wrong Swizzle for Trans Slot");
Vincent Lejeune77a83522013-06-29 19:32:43 +0000400 }
401}
402
403/// returns how many MIs (whose inputs are represented by IGSrcs) can be packed
404/// in the same Instruction Group while meeting read port limitations given a
405/// Swz swizzle sequence.
406unsigned R600InstrInfo::isLegalUpTo(
407 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
408 const std::vector<R600InstrInfo::BankSwizzle> &Swz,
409 const std::vector<std::pair<int, unsigned> > &TransSrcs,
410 R600InstrInfo::BankSwizzle TransSwz) const {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000411 int Vector[4][3];
412 memset(Vector, -1, sizeof(Vector));
Vincent Lejeune77a83522013-06-29 19:32:43 +0000413 for (unsigned i = 0, e = IGSrcs.size(); i < e; i++) {
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000414 const std::vector<std::pair<int, unsigned> > &Srcs =
415 Swizzle(IGSrcs[i], Swz[i]);
416 for (unsigned j = 0; j < 3; j++) {
417 const std::pair<int, unsigned> &Src = Srcs[j];
Vincent Lejeune77a83522013-06-29 19:32:43 +0000418 if (Src.first < 0 || Src.first == 255)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000419 continue;
Tom Stellardc026e8b2013-06-28 15:47:08 +0000420 if (Src.first == GET_REG_INDEX(RI.getEncodingValue(AMDGPU::OQAP))) {
Vincent Lejeune77a83522013-06-29 19:32:43 +0000421 if (Swz[i] != R600InstrInfo::ALU_VEC_012_SCL_210 &&
422 Swz[i] != R600InstrInfo::ALU_VEC_021_SCL_122) {
Tom Stellardc026e8b2013-06-28 15:47:08 +0000423 // The value from output queue A (denoted by register OQAP) can
424 // only be fetched during the first cycle.
425 return false;
426 }
427 // OQAP does not count towards the normal read port restrictions
428 continue;
429 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000430 if (Vector[Src.second][j] < 0)
431 Vector[Src.second][j] = Src.first;
432 if (Vector[Src.second][j] != Src.first)
Vincent Lejeune77a83522013-06-29 19:32:43 +0000433 return i;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000434 }
435 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000436 // Now check Trans Alu
437 for (unsigned i = 0, e = TransSrcs.size(); i < e; ++i) {
438 const std::pair<int, unsigned> &Src = TransSrcs[i];
439 unsigned Cycle = getTransSwizzle(TransSwz, i);
440 if (Src.first < 0)
441 continue;
442 if (Src.first == 255)
443 continue;
444 if (Vector[Src.second][Cycle] < 0)
445 Vector[Src.second][Cycle] = Src.first;
446 if (Vector[Src.second][Cycle] != Src.first)
447 return IGSrcs.size() - 1;
448 }
449 return IGSrcs.size();
450}
451
452/// Given a swizzle sequence SwzCandidate and an index Idx, returns the next
453/// (in lexicographic term) swizzle sequence assuming that all swizzles after
454/// Idx can be skipped
455static bool
456NextPossibleSolution(
457 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
458 unsigned Idx) {
459 assert(Idx < SwzCandidate.size());
460 int ResetIdx = Idx;
461 while (ResetIdx > -1 && SwzCandidate[ResetIdx] == R600InstrInfo::ALU_VEC_210)
462 ResetIdx --;
463 for (unsigned i = ResetIdx + 1, e = SwzCandidate.size(); i < e; i++) {
464 SwzCandidate[i] = R600InstrInfo::ALU_VEC_012_SCL_210;
465 }
466 if (ResetIdx == -1)
467 return false;
Benjamin Kramer39690642013-06-29 20:04:19 +0000468 int NextSwizzle = SwzCandidate[ResetIdx] + 1;
469 SwzCandidate[ResetIdx] = (R600InstrInfo::BankSwizzle)NextSwizzle;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000470 return true;
471}
472
473/// Enumerate all possible Swizzle sequence to find one that can meet all
474/// read port requirements.
475bool R600InstrInfo::FindSwizzleForVectorSlot(
476 const std::vector<std::vector<std::pair<int, unsigned> > > &IGSrcs,
477 std::vector<R600InstrInfo::BankSwizzle> &SwzCandidate,
478 const std::vector<std::pair<int, unsigned> > &TransSrcs,
479 R600InstrInfo::BankSwizzle TransSwz) const {
480 unsigned ValidUpTo = 0;
481 do {
482 ValidUpTo = isLegalUpTo(IGSrcs, SwzCandidate, TransSrcs, TransSwz);
483 if (ValidUpTo == IGSrcs.size())
484 return true;
485 } while (NextPossibleSolution(SwzCandidate, ValidUpTo));
486 return false;
487}
488
489/// Instructions in Trans slot can't read gpr at cycle 0 if they also read
490/// a const, and can't read a gpr at cycle 1 if they read 2 const.
491static bool
492isConstCompatible(R600InstrInfo::BankSwizzle TransSwz,
493 const std::vector<std::pair<int, unsigned> > &TransOps,
494 unsigned ConstCount) {
Vincent Lejeune7e2c8322013-09-04 19:53:46 +0000495 // TransALU can't read 3 constants
496 if (ConstCount > 2)
497 return false;
Vincent Lejeune77a83522013-06-29 19:32:43 +0000498 for (unsigned i = 0, e = TransOps.size(); i < e; ++i) {
499 const std::pair<int, unsigned> &Src = TransOps[i];
500 unsigned Cycle = getTransSwizzle(TransSwz, i);
501 if (Src.first < 0)
502 continue;
503 if (ConstCount > 0 && Cycle == 0)
504 return false;
505 if (ConstCount > 1 && Cycle == 1)
506 return false;
507 }
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000508 return true;
509}
510
Tom Stellardc026e8b2013-06-28 15:47:08 +0000511bool
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000512R600InstrInfo::fitsReadPortLimitations(const std::vector<MachineInstr *> &IG,
Vincent Lejeune77a83522013-06-29 19:32:43 +0000513 const DenseMap<unsigned, unsigned> &PV,
514 std::vector<BankSwizzle> &ValidSwizzle,
515 bool isLastAluTrans)
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000516 const {
517 //Todo : support shared src0 - src1 operand
518
519 std::vector<std::vector<std::pair<int, unsigned> > > IGSrcs;
520 ValidSwizzle.clear();
Vincent Lejeune77a83522013-06-29 19:32:43 +0000521 unsigned ConstCount;
Vincent Lejeunea8a50242013-06-30 21:44:06 +0000522 BankSwizzle TransBS = ALU_VEC_012_SCL_210;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000523 for (unsigned i = 0, e = IG.size(); i < e; ++i) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000524 IGSrcs.push_back(ExtractSrcs(*IG[i], PV, ConstCount));
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000525 unsigned Op = getOperandIdx(IG[i]->getOpcode(),
Tom Stellard02661d92013-06-25 21:22:18 +0000526 AMDGPU::OpName::bank_swizzle);
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000527 ValidSwizzle.push_back( (R600InstrInfo::BankSwizzle)
528 IG[i]->getOperand(Op).getImm());
529 }
Vincent Lejeune77a83522013-06-29 19:32:43 +0000530 std::vector<std::pair<int, unsigned> > TransOps;
531 if (!isLastAluTrans)
532 return FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps, TransBS);
533
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000534 TransOps = std::move(IGSrcs.back());
Vincent Lejeune77a83522013-06-29 19:32:43 +0000535 IGSrcs.pop_back();
536 ValidSwizzle.pop_back();
537
538 static const R600InstrInfo::BankSwizzle TransSwz[] = {
539 ALU_VEC_012_SCL_210,
540 ALU_VEC_021_SCL_122,
541 ALU_VEC_120_SCL_212,
542 ALU_VEC_102_SCL_221
543 };
544 for (unsigned i = 0; i < 4; i++) {
545 TransBS = TransSwz[i];
546 if (!isConstCompatible(TransBS, TransOps, ConstCount))
547 continue;
548 bool Result = FindSwizzleForVectorSlot(IGSrcs, ValidSwizzle, TransOps,
549 TransBS);
550 if (Result) {
551 ValidSwizzle.push_back(TransBS);
552 return true;
553 }
554 }
555
556 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000557}
558
559
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000560bool
561R600InstrInfo::fitsConstReadLimitations(const std::vector<unsigned> &Consts)
562 const {
563 assert (Consts.size() <= 12 && "Too many operands in instructions group");
564 unsigned Pair1 = 0, Pair2 = 0;
565 for (unsigned i = 0, n = Consts.size(); i < n; ++i) {
566 unsigned ReadConstHalf = Consts[i] & 2;
567 unsigned ReadConstIndex = Consts[i] & (~3);
568 unsigned ReadHalfConst = ReadConstIndex | ReadConstHalf;
569 if (!Pair1) {
570 Pair1 = ReadHalfConst;
571 continue;
572 }
573 if (Pair1 == ReadHalfConst)
574 continue;
575 if (!Pair2) {
576 Pair2 = ReadHalfConst;
577 continue;
578 }
579 if (Pair2 != ReadHalfConst)
580 return false;
581 }
582 return true;
583}
584
585bool
Vincent Lejeune77a83522013-06-29 19:32:43 +0000586R600InstrInfo::fitsConstReadLimitations(const std::vector<MachineInstr *> &MIs)
587 const {
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000588 std::vector<unsigned> Consts;
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000589 SmallSet<int64_t, 4> Literals;
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000590 for (unsigned i = 0, n = MIs.size(); i < n; i++) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000591 MachineInstr &MI = *MIs[i];
592 if (!isALUInstr(MI.getOpcode()))
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000593 continue;
594
Benjamin Kramer22ff8652016-07-30 11:31:16 +0000595 for (const auto &Src : getSrcs(MI)) {
Vincent Lejeunebb3f9312013-07-31 19:32:07 +0000596 if (Src.first->getReg() == AMDGPU::ALU_LITERAL_X)
597 Literals.insert(Src.second);
598 if (Literals.size() > 4)
599 return false;
Vincent Lejeune0fca91d2013-05-17 16:50:02 +0000600 if (Src.first->getReg() == AMDGPU::ALU_CONST)
601 Consts.push_back(Src.second);
602 if (AMDGPU::R600_KC0RegClass.contains(Src.first->getReg()) ||
603 AMDGPU::R600_KC1RegClass.contains(Src.first->getReg())) {
604 unsigned Index = RI.getEncodingValue(Src.first->getReg()) & 0xff;
605 unsigned Chan = RI.getHWRegChan(Src.first->getReg());
Vincent Lejeune147700b2013-04-30 00:14:27 +0000606 Consts.push_back((Index << 2) | Chan);
Vincent Lejeune0a22bc42013-03-14 15:50:45 +0000607 }
608 }
609 }
610 return fitsConstReadLimitations(Consts);
611}
612
Eric Christopher143f02c2014-10-09 01:59:35 +0000613DFAPacketizer *
614R600InstrInfo::CreateTargetScheduleState(const TargetSubtargetInfo &STI) const {
615 const InstrItineraryData *II = STI.getInstrItineraryData();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000616 return static_cast<const R600Subtarget &>(STI).createDFAPacketizer(II);
Tom Stellard75aadc22012-12-11 21:25:42 +0000617}
618
619static bool
620isPredicateSetter(unsigned Opcode) {
621 switch (Opcode) {
622 case AMDGPU::PRED_X:
623 return true;
624 default:
625 return false;
626 }
627}
628
629static MachineInstr *
630findFirstPredicateSetterFrom(MachineBasicBlock &MBB,
631 MachineBasicBlock::iterator I) {
632 while (I != MBB.begin()) {
633 --I;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000634 MachineInstr &MI = *I;
635 if (isPredicateSetter(MI.getOpcode()))
636 return &MI;
Tom Stellard75aadc22012-12-11 21:25:42 +0000637 }
638
Craig Topper062a2ba2014-04-25 05:30:21 +0000639 return nullptr;
Tom Stellard75aadc22012-12-11 21:25:42 +0000640}
641
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000642static
643bool isJump(unsigned Opcode) {
644 return Opcode == AMDGPU::JUMP || Opcode == AMDGPU::JUMP_COND;
645}
646
Vincent Lejeune269708b2013-10-01 19:32:38 +0000647static bool isBranch(unsigned Opcode) {
648 return Opcode == AMDGPU::BRANCH || Opcode == AMDGPU::BRANCH_COND_i32 ||
649 Opcode == AMDGPU::BRANCH_COND_f32;
650}
651
Jacques Pienaar71c30a12016-07-15 14:41:04 +0000652bool R600InstrInfo::analyzeBranch(MachineBasicBlock &MBB,
653 MachineBasicBlock *&TBB,
654 MachineBasicBlock *&FBB,
655 SmallVectorImpl<MachineOperand> &Cond,
656 bool AllowModify) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000657 // Most of the following comes from the ARM implementation of AnalyzeBranch
658
659 // If the block has no terminators, it just falls into the block after it.
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000660 MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr();
661 if (I == MBB.end())
Tom Stellard75aadc22012-12-11 21:25:42 +0000662 return false;
Benjamin Kramere61cbd12015-06-25 13:28:24 +0000663
Vincent Lejeune269708b2013-10-01 19:32:38 +0000664 // AMDGPU::BRANCH* instructions are only available after isel and are not
665 // handled
666 if (isBranch(I->getOpcode()))
667 return true;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000668 if (!isJump(static_cast<MachineInstr *>(I)->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000669 return false;
670 }
671
Tom Stellarda64353e2014-01-23 18:49:34 +0000672 // Remove successive JUMP
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000673 while (I != MBB.begin() && std::prev(I)->getOpcode() == AMDGPU::JUMP) {
674 MachineBasicBlock::iterator PriorI = std::prev(I);
Tom Stellarda64353e2014-01-23 18:49:34 +0000675 if (AllowModify)
676 I->removeFromParent();
677 I = PriorI;
678 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000679 MachineInstr &LastInst = *I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000680
681 // If there is only one terminator instruction, process it.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000682 unsigned LastOpc = LastInst.getOpcode();
Tom Stellard75aadc22012-12-11 21:25:42 +0000683 if (I == MBB.begin() ||
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000684 !isJump(static_cast<MachineInstr *>(--I)->getOpcode())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000685 if (LastOpc == AMDGPU::JUMP) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000686 TBB = LastInst.getOperand(0).getMBB();
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000687 return false;
688 } else if (LastOpc == AMDGPU::JUMP_COND) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000689 auto predSet = I;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000690 while (!isPredicateSetter(predSet->getOpcode())) {
691 predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000692 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000693 TBB = LastInst.getOperand(0).getMBB();
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000694 Cond.push_back(predSet->getOperand(1));
695 Cond.push_back(predSet->getOperand(2));
696 Cond.push_back(MachineOperand::CreateReg(AMDGPU::PRED_SEL_ONE, false));
697 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000698 }
699 return true; // Can't handle indirect branch.
700 }
701
702 // Get the instruction before it if it is a terminator.
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000703 MachineInstr &SecondLastInst = *I;
704 unsigned SecondLastOpc = SecondLastInst.getOpcode();
Tom Stellard75aadc22012-12-11 21:25:42 +0000705
706 // If the block ends with a B and a Bcc, handle it.
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000707 if (SecondLastOpc == AMDGPU::JUMP_COND && LastOpc == AMDGPU::JUMP) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000708 auto predSet = --I;
Tom Stellard75aadc22012-12-11 21:25:42 +0000709 while (!isPredicateSetter(predSet->getOpcode())) {
710 predSet = --I;
711 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000712 TBB = SecondLastInst.getOperand(0).getMBB();
713 FBB = LastInst.getOperand(0).getMBB();
Tom Stellard75aadc22012-12-11 21:25:42 +0000714 Cond.push_back(predSet->getOperand(1));
715 Cond.push_back(predSet->getOperand(2));
716 Cond.push_back(MachineOperand::CreateReg(AMDGPU::PRED_SEL_ONE, false));
717 return false;
718 }
719
720 // Otherwise, can't handle this.
721 return true;
722}
723
Vincent Lejeunece499742013-07-09 15:03:33 +0000724static
725MachineBasicBlock::iterator FindLastAluClause(MachineBasicBlock &MBB) {
726 for (MachineBasicBlock::reverse_iterator It = MBB.rbegin(), E = MBB.rend();
727 It != E; ++It) {
728 if (It->getOpcode() == AMDGPU::CF_ALU ||
729 It->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE)
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000730 return std::prev(It.base());
Vincent Lejeunece499742013-07-09 15:03:33 +0000731 }
732 return MBB.end();
733}
734
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000735unsigned R600InstrInfo::InsertBranch(MachineBasicBlock &MBB,
736 MachineBasicBlock *TBB,
737 MachineBasicBlock *FBB,
738 ArrayRef<MachineOperand> Cond,
739 const DebugLoc &DL) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000740 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
741
Craig Topper062a2ba2014-04-25 05:30:21 +0000742 if (!FBB) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000743 if (Cond.empty()) {
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000744 BuildMI(&MBB, DL, get(AMDGPU::JUMP)).addMBB(TBB);
Tom Stellard75aadc22012-12-11 21:25:42 +0000745 return 1;
746 } else {
747 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
748 assert(PredSet && "No previous predicate !");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000749 addFlag(*PredSet, 0, MO_FLAG_PUSH);
Tom Stellard75aadc22012-12-11 21:25:42 +0000750 PredSet->getOperand(2).setImm(Cond[1].getImm());
751
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000752 BuildMI(&MBB, DL, get(AMDGPU::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000753 .addMBB(TBB)
754 .addReg(AMDGPU::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunece499742013-07-09 15:03:33 +0000755 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
756 if (CfAlu == MBB.end())
757 return 1;
758 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU);
759 CfAlu->setDesc(get(AMDGPU::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000760 return 1;
761 }
762 } else {
763 MachineInstr *PredSet = findFirstPredicateSetterFrom(MBB, MBB.end());
764 assert(PredSet && "No previous predicate !");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000765 addFlag(*PredSet, 0, MO_FLAG_PUSH);
Tom Stellard75aadc22012-12-11 21:25:42 +0000766 PredSet->getOperand(2).setImm(Cond[1].getImm());
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000767 BuildMI(&MBB, DL, get(AMDGPU::JUMP_COND))
Tom Stellard75aadc22012-12-11 21:25:42 +0000768 .addMBB(TBB)
769 .addReg(AMDGPU::PREDICATE_BIT, RegState::Kill);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000770 BuildMI(&MBB, DL, get(AMDGPU::JUMP)).addMBB(FBB);
Vincent Lejeunece499742013-07-09 15:03:33 +0000771 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
772 if (CfAlu == MBB.end())
773 return 2;
774 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU);
775 CfAlu->setDesc(get(AMDGPU::CF_ALU_PUSH_BEFORE));
Tom Stellard75aadc22012-12-11 21:25:42 +0000776 return 2;
777 }
778}
779
780unsigned
781R600InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
782
783 // Note : we leave PRED* instructions there.
784 // They may be needed when predicating instructions.
785
786 MachineBasicBlock::iterator I = MBB.end();
787
788 if (I == MBB.begin()) {
789 return 0;
790 }
791 --I;
792 switch (I->getOpcode()) {
793 default:
794 return 0;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000795 case AMDGPU::JUMP_COND: {
796 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000797 clearFlag(*predSet, 0, MO_FLAG_PUSH);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000798 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000799 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
800 if (CfAlu == MBB.end())
801 break;
802 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE);
803 CfAlu->setDesc(get(AMDGPU::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000804 break;
805 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000806 case AMDGPU::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000807 I->eraseFromParent();
808 break;
809 }
810 I = MBB.end();
811
812 if (I == MBB.begin()) {
813 return 1;
814 }
815 --I;
816 switch (I->getOpcode()) {
817 // FIXME: only one case??
818 default:
819 return 1;
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000820 case AMDGPU::JUMP_COND: {
821 MachineInstr *predSet = findFirstPredicateSetterFrom(MBB, I);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000822 clearFlag(*predSet, 0, MO_FLAG_PUSH);
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000823 I->eraseFromParent();
Vincent Lejeunece499742013-07-09 15:03:33 +0000824 MachineBasicBlock::iterator CfAlu = FindLastAluClause(MBB);
825 if (CfAlu == MBB.end())
826 break;
827 assert (CfAlu->getOpcode() == AMDGPU::CF_ALU_PUSH_BEFORE);
828 CfAlu->setDesc(get(AMDGPU::CF_ALU));
Vincent Lejeunee5ecf102013-03-11 18:15:06 +0000829 break;
830 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000831 case AMDGPU::JUMP:
Tom Stellard75aadc22012-12-11 21:25:42 +0000832 I->eraseFromParent();
833 break;
834 }
835 return 2;
836}
837
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000838bool R600InstrInfo::isPredicated(const MachineInstr &MI) const {
839 int idx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000840 if (idx < 0)
841 return false;
842
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000843 unsigned Reg = MI.getOperand(idx).getReg();
Tom Stellard75aadc22012-12-11 21:25:42 +0000844 switch (Reg) {
845 default: return false;
846 case AMDGPU::PRED_SEL_ONE:
847 case AMDGPU::PRED_SEL_ZERO:
848 case AMDGPU::PREDICATE_BIT:
849 return true;
850 }
851}
852
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000853bool R600InstrInfo::isPredicable(MachineInstr &MI) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000854 // XXX: KILL* instructions can be predicated, but they must be the last
855 // instruction in a clause, so this means any instructions after them cannot
856 // be predicated. Until we have proper support for instruction clauses in the
857 // backend, we will mark KILL* instructions as unpredicable.
858
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000859 if (MI.getOpcode() == AMDGPU::KILLGT) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000860 return false;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000861 } else if (MI.getOpcode() == AMDGPU::CF_ALU) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000862 // If the clause start in the middle of MBB then the MBB has more
863 // than a single clause, unable to predicate several clauses.
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000864 if (MI.getParent()->begin() != MachineBasicBlock::iterator(MI))
Vincent Lejeunece499742013-07-09 15:03:33 +0000865 return false;
866 // TODO: We don't support KC merging atm
Matt Arsenault8226fc42016-03-02 23:00:21 +0000867 return MI.getOperand(3).getImm() == 0 && MI.getOperand(4).getImm() == 0;
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000868 } else if (isVector(MI)) {
Vincent Lejeunefe32bd82013-03-05 19:12:06 +0000869 return false;
Tom Stellard75aadc22012-12-11 21:25:42 +0000870 } else {
871 return AMDGPUInstrInfo::isPredicable(MI);
872 }
873}
874
875
876bool
877R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &MBB,
878 unsigned NumCyles,
879 unsigned ExtraPredCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000880 BranchProbability Probability) const{
Tom Stellard75aadc22012-12-11 21:25:42 +0000881 return true;
882}
883
884bool
885R600InstrInfo::isProfitableToIfCvt(MachineBasicBlock &TMBB,
886 unsigned NumTCycles,
887 unsigned ExtraTCycles,
888 MachineBasicBlock &FMBB,
889 unsigned NumFCycles,
890 unsigned ExtraFCycles,
Cong Houc536bd92015-09-10 23:10:42 +0000891 BranchProbability Probability) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000892 return true;
893}
894
895bool
896R600InstrInfo::isProfitableToDupForIfCvt(MachineBasicBlock &MBB,
897 unsigned NumCyles,
Cong Houc536bd92015-09-10 23:10:42 +0000898 BranchProbability Probability)
Tom Stellard75aadc22012-12-11 21:25:42 +0000899 const {
900 return true;
901}
902
903bool
904R600InstrInfo::isProfitableToUnpredicate(MachineBasicBlock &TMBB,
905 MachineBasicBlock &FMBB) const {
906 return false;
907}
908
909
910bool
911R600InstrInfo::ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
912 MachineOperand &MO = Cond[1];
913 switch (MO.getImm()) {
914 case OPCODE_IS_ZERO_INT:
915 MO.setImm(OPCODE_IS_NOT_ZERO_INT);
916 break;
917 case OPCODE_IS_NOT_ZERO_INT:
918 MO.setImm(OPCODE_IS_ZERO_INT);
919 break;
920 case OPCODE_IS_ZERO:
921 MO.setImm(OPCODE_IS_NOT_ZERO);
922 break;
923 case OPCODE_IS_NOT_ZERO:
924 MO.setImm(OPCODE_IS_ZERO);
925 break;
926 default:
927 return true;
928 }
929
930 MachineOperand &MO2 = Cond[2];
931 switch (MO2.getReg()) {
932 case AMDGPU::PRED_SEL_ZERO:
933 MO2.setReg(AMDGPU::PRED_SEL_ONE);
934 break;
935 case AMDGPU::PRED_SEL_ONE:
936 MO2.setReg(AMDGPU::PRED_SEL_ZERO);
937 break;
938 default:
939 return true;
940 }
941 return false;
942}
943
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000944bool R600InstrInfo::DefinesPredicate(MachineInstr &MI,
945 std::vector<MachineOperand> &Pred) const {
946 return isPredicateSetter(MI.getOpcode());
Tom Stellard75aadc22012-12-11 21:25:42 +0000947}
948
949
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000950bool R600InstrInfo::PredicateInstruction(MachineInstr &MI,
951 ArrayRef<MachineOperand> Pred) const {
952 int PIdx = MI.findFirstPredOperandIdx();
Tom Stellard75aadc22012-12-11 21:25:42 +0000953
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000954 if (MI.getOpcode() == AMDGPU::CF_ALU) {
955 MI.getOperand(8).setImm(0);
Vincent Lejeunece499742013-07-09 15:03:33 +0000956 return true;
957 }
958
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000959 if (MI.getOpcode() == AMDGPU::DOT_4) {
960 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_X))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000961 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000962 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_Y))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000963 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000964 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_Z))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000965 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000966 MI.getOperand(getOperandIdx(MI, AMDGPU::OpName::pred_sel_W))
Vincent Lejeune745d4292013-11-16 16:24:41 +0000967 .setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000968 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
Vincent Lejeune745d4292013-11-16 16:24:41 +0000969 MIB.addReg(AMDGPU::PREDICATE_BIT, RegState::Implicit);
970 return true;
971 }
972
Tom Stellard75aadc22012-12-11 21:25:42 +0000973 if (PIdx != -1) {
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000974 MachineOperand &PMO = MI.getOperand(PIdx);
Tom Stellard75aadc22012-12-11 21:25:42 +0000975 PMO.setReg(Pred[2].getReg());
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000976 MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
NAKAMURA Takumi2a0b40f2012-12-20 00:22:11 +0000977 MIB.addReg(AMDGPU::PREDICATE_BIT, RegState::Implicit);
Tom Stellard75aadc22012-12-11 21:25:42 +0000978 return true;
979 }
980
981 return false;
982}
983
Duncan P. N. Exon Smith6307eb52016-02-23 02:46:52 +0000984unsigned int R600InstrInfo::getPredicationCost(const MachineInstr &) const {
Arnold Schwaighoferd2f96b92013-09-30 15:28:56 +0000985 return 2;
986}
987
Tom Stellard75aadc22012-12-11 21:25:42 +0000988unsigned int R600InstrInfo::getInstrLatency(const InstrItineraryData *ItinData,
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000989 const MachineInstr &,
Tom Stellard75aadc22012-12-11 21:25:42 +0000990 unsigned *PredCost) const {
991 if (PredCost)
992 *PredCost = 2;
993 return 2;
994}
995
Tom Stellard1242ce92016-02-05 18:44:57 +0000996unsigned R600InstrInfo::calculateIndirectAddress(unsigned RegIndex,
997 unsigned Channel) const {
998 assert(Channel == 0);
999 return RegIndex;
1000}
1001
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001002bool R600InstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
1003 switch (MI.getOpcode()) {
Tom Stellard2ff72622016-01-28 16:04:37 +00001004 default: {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001005 MachineBasicBlock *MBB = MI.getParent();
1006 int OffsetOpIdx =
1007 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::addr);
1008 // addr is a custom operand with multiple MI operands, and only the
1009 // first MI operand is given a name.
Tom Stellard2ff72622016-01-28 16:04:37 +00001010 int RegOpIdx = OffsetOpIdx + 1;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001011 int ChanOpIdx =
1012 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::chan);
1013 if (isRegisterLoad(MI)) {
1014 int DstOpIdx =
1015 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::dst);
1016 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm();
1017 unsigned Channel = MI.getOperand(ChanOpIdx).getImm();
Tom Stellard2ff72622016-01-28 16:04:37 +00001018 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001019 unsigned OffsetReg = MI.getOperand(OffsetOpIdx).getReg();
Tom Stellard2ff72622016-01-28 16:04:37 +00001020 if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001021 buildMovInstr(MBB, MI, MI.getOperand(DstOpIdx).getReg(),
Tom Stellard2ff72622016-01-28 16:04:37 +00001022 getIndirectAddrRegClass()->getRegister(Address));
1023 } else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001024 buildIndirectRead(MBB, MI, MI.getOperand(DstOpIdx).getReg(), Address,
1025 OffsetReg);
Tom Stellard2ff72622016-01-28 16:04:37 +00001026 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001027 } else if (isRegisterStore(MI)) {
1028 int ValOpIdx =
1029 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::val);
1030 unsigned RegIndex = MI.getOperand(RegOpIdx).getImm();
1031 unsigned Channel = MI.getOperand(ChanOpIdx).getImm();
Tom Stellard2ff72622016-01-28 16:04:37 +00001032 unsigned Address = calculateIndirectAddress(RegIndex, Channel);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001033 unsigned OffsetReg = MI.getOperand(OffsetOpIdx).getReg();
Tom Stellard2ff72622016-01-28 16:04:37 +00001034 if (OffsetReg == AMDGPU::INDIRECT_BASE_ADDR) {
1035 buildMovInstr(MBB, MI, getIndirectAddrRegClass()->getRegister(Address),
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001036 MI.getOperand(ValOpIdx).getReg());
Tom Stellard2ff72622016-01-28 16:04:37 +00001037 } else {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001038 buildIndirectWrite(MBB, MI, MI.getOperand(ValOpIdx).getReg(),
Tom Stellard2ff72622016-01-28 16:04:37 +00001039 calculateIndirectAddress(RegIndex, Channel),
1040 OffsetReg);
1041 }
1042 } else {
1043 return false;
1044 }
1045
1046 MBB->erase(MI);
1047 return true;
1048 }
Tom Stellard880a80a2014-06-17 16:53:14 +00001049 case AMDGPU::R600_EXTRACT_ELT_V2:
1050 case AMDGPU::R600_EXTRACT_ELT_V4:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001051 buildIndirectRead(MI.getParent(), MI, MI.getOperand(0).getReg(),
1052 RI.getHWRegIndex(MI.getOperand(1).getReg()), // Address
1053 MI.getOperand(2).getReg(),
1054 RI.getHWRegChan(MI.getOperand(1).getReg()));
Tom Stellard880a80a2014-06-17 16:53:14 +00001055 break;
1056 case AMDGPU::R600_INSERT_ELT_V2:
1057 case AMDGPU::R600_INSERT_ELT_V4:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001058 buildIndirectWrite(MI.getParent(), MI, MI.getOperand(2).getReg(), // Value
1059 RI.getHWRegIndex(MI.getOperand(1).getReg()), // Address
1060 MI.getOperand(3).getReg(), // Offset
1061 RI.getHWRegChan(MI.getOperand(1).getReg())); // Channel
Tom Stellard880a80a2014-06-17 16:53:14 +00001062 break;
1063 }
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001064 MI.eraseFromParent();
Tom Stellard880a80a2014-06-17 16:53:14 +00001065 return true;
1066}
1067
Tom Stellard81d871d2013-11-13 23:36:50 +00001068void R600InstrInfo::reserveIndirectRegisters(BitVector &Reserved,
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001069 const MachineFunction &MF) const {
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001070 const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>();
1071 const R600FrameLowering *TFL = ST.getFrameLowering();
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001072
1073 unsigned StackWidth = TFL->getStackWidth(MF);
1074 int End = getIndirectIndexEnd(MF);
1075
Tom Stellard81d871d2013-11-13 23:36:50 +00001076 if (End == -1)
1077 return;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001078
1079 for (int Index = getIndirectIndexBegin(MF); Index <= End; ++Index) {
1080 unsigned SuperReg = AMDGPU::R600_Reg128RegClass.getRegister(Index);
Tom Stellard81d871d2013-11-13 23:36:50 +00001081 Reserved.set(SuperReg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001082 for (unsigned Chan = 0; Chan < StackWidth; ++Chan) {
1083 unsigned Reg = AMDGPU::R600_TReg32RegClass.getRegister((4 * Index) + Chan);
Tom Stellard81d871d2013-11-13 23:36:50 +00001084 Reserved.set(Reg);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001085 }
1086 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001087}
1088
Tom Stellard26a3b672013-10-22 18:19:10 +00001089const TargetRegisterClass *R600InstrInfo::getIndirectAddrRegClass() const {
1090 return &AMDGPU::R600_TReg32_XRegClass;
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001091}
1092
1093MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1094 MachineBasicBlock::iterator I,
1095 unsigned ValueReg, unsigned Address,
1096 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001097 return buildIndirectWrite(MBB, I, ValueReg, Address, OffsetReg, 0);
1098}
1099
1100MachineInstrBuilder R600InstrInfo::buildIndirectWrite(MachineBasicBlock *MBB,
1101 MachineBasicBlock::iterator I,
1102 unsigned ValueReg, unsigned Address,
1103 unsigned OffsetReg,
1104 unsigned AddrChan) const {
1105 unsigned AddrReg;
1106 switch (AddrChan) {
1107 default: llvm_unreachable("Invalid Channel");
1108 case 0: AddrReg = AMDGPU::R600_AddrRegClass.getRegister(Address); break;
1109 case 1: AddrReg = AMDGPU::R600_Addr_YRegClass.getRegister(Address); break;
1110 case 2: AddrReg = AMDGPU::R600_Addr_ZRegClass.getRegister(Address); break;
1111 case 3: AddrReg = AMDGPU::R600_Addr_WRegClass.getRegister(Address); break;
1112 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001113 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, AMDGPU::MOVA_INT_eg,
1114 AMDGPU::AR_X, OffsetReg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001115 setImmOperand(*MOVA, AMDGPU::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001116
1117 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, AMDGPU::MOV,
1118 AddrReg, ValueReg)
Tom Stellardaad53762013-06-05 03:43:06 +00001119 .addReg(AMDGPU::AR_X,
1120 RegState::Implicit | RegState::Kill);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001121 setImmOperand(*Mov, AMDGPU::OpName::dst_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001122 return Mov;
1123}
1124
1125MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1126 MachineBasicBlock::iterator I,
1127 unsigned ValueReg, unsigned Address,
1128 unsigned OffsetReg) const {
Tom Stellard880a80a2014-06-17 16:53:14 +00001129 return buildIndirectRead(MBB, I, ValueReg, Address, OffsetReg, 0);
1130}
1131
1132MachineInstrBuilder R600InstrInfo::buildIndirectRead(MachineBasicBlock *MBB,
1133 MachineBasicBlock::iterator I,
1134 unsigned ValueReg, unsigned Address,
1135 unsigned OffsetReg,
1136 unsigned AddrChan) const {
1137 unsigned AddrReg;
1138 switch (AddrChan) {
1139 default: llvm_unreachable("Invalid Channel");
1140 case 0: AddrReg = AMDGPU::R600_AddrRegClass.getRegister(Address); break;
1141 case 1: AddrReg = AMDGPU::R600_Addr_YRegClass.getRegister(Address); break;
1142 case 2: AddrReg = AMDGPU::R600_Addr_ZRegClass.getRegister(Address); break;
1143 case 3: AddrReg = AMDGPU::R600_Addr_WRegClass.getRegister(Address); break;
1144 }
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001145 MachineInstr *MOVA = buildDefaultInstruction(*MBB, I, AMDGPU::MOVA_INT_eg,
1146 AMDGPU::AR_X,
1147 OffsetReg);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001148 setImmOperand(*MOVA, AMDGPU::OpName::write, 0);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001149 MachineInstrBuilder Mov = buildDefaultInstruction(*MBB, I, AMDGPU::MOV,
1150 ValueReg,
1151 AddrReg)
Tom Stellardaad53762013-06-05 03:43:06 +00001152 .addReg(AMDGPU::AR_X,
1153 RegState::Implicit | RegState::Kill);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001154 setImmOperand(*Mov, AMDGPU::OpName::src0_rel, 1);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001155
1156 return Mov;
1157}
1158
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001159int R600InstrInfo::getIndirectIndexBegin(const MachineFunction &MF) const {
1160 const MachineRegisterInfo &MRI = MF.getRegInfo();
Matthias Braun941a7052016-07-28 18:40:00 +00001161 const MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001162 int Offset = -1;
1163
Matthias Braun941a7052016-07-28 18:40:00 +00001164 if (MFI.getNumObjects() == 0) {
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001165 return -1;
1166 }
1167
1168 if (MRI.livein_empty()) {
1169 return 0;
1170 }
1171
1172 const TargetRegisterClass *IndirectRC = getIndirectAddrRegClass();
1173 for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
1174 LE = MRI.livein_end();
1175 LI != LE; ++LI) {
1176 unsigned Reg = LI->first;
1177 if (TargetRegisterInfo::isVirtualRegister(Reg) ||
1178 !IndirectRC->contains(Reg))
1179 continue;
1180
1181 unsigned RegIndex;
1182 unsigned RegEnd;
1183 for (RegIndex = 0, RegEnd = IndirectRC->getNumRegs(); RegIndex != RegEnd;
1184 ++RegIndex) {
1185 if (IndirectRC->getRegister(RegIndex) == Reg)
1186 break;
1187 }
1188 Offset = std::max(Offset, (int)RegIndex);
1189 }
1190
1191 return Offset + 1;
1192}
1193
1194int R600InstrInfo::getIndirectIndexEnd(const MachineFunction &MF) const {
1195 int Offset = 0;
Matthias Braun941a7052016-07-28 18:40:00 +00001196 const MachineFrameInfo &MFI = MF.getFrameInfo();
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001197
1198 // Variable sized objects are not supported
Matthias Braun941a7052016-07-28 18:40:00 +00001199 if (MFI.hasVarSizedObjects()) {
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001200 return -1;
1201 }
1202
Matthias Braun941a7052016-07-28 18:40:00 +00001203 if (MFI.getNumObjects() == 0) {
Matt Arsenault52a4d9b2016-07-09 18:11:15 +00001204 return -1;
1205 }
1206
1207 const R600Subtarget &ST = MF.getSubtarget<R600Subtarget>();
1208 const R600FrameLowering *TFL = ST.getFrameLowering();
1209
1210 unsigned IgnoredFrameReg;
1211 Offset = TFL->getFrameIndexReference(MF, -1, IgnoredFrameReg);
1212
1213 return getIndirectIndexBegin(MF) + Offset;
1214}
1215
Vincent Lejeune80031d9f2013-04-03 16:49:34 +00001216unsigned R600InstrInfo::getMaxAlusPerClause() const {
1217 return 115;
1218}
Tom Stellardf3b2a1e2013-02-06 17:32:29 +00001219
Tom Stellard75aadc22012-12-11 21:25:42 +00001220MachineInstrBuilder R600InstrInfo::buildDefaultInstruction(MachineBasicBlock &MBB,
1221 MachineBasicBlock::iterator I,
1222 unsigned Opcode,
1223 unsigned DstReg,
1224 unsigned Src0Reg,
1225 unsigned Src1Reg) const {
1226 MachineInstrBuilder MIB = BuildMI(MBB, I, MBB.findDebugLoc(I), get(Opcode),
1227 DstReg); // $dst
1228
1229 if (Src1Reg) {
1230 MIB.addImm(0) // $update_exec_mask
1231 .addImm(0); // $update_predicate
1232 }
1233 MIB.addImm(1) // $write
1234 .addImm(0) // $omod
1235 .addImm(0) // $dst_rel
1236 .addImm(0) // $dst_clamp
1237 .addReg(Src0Reg) // $src0
1238 .addImm(0) // $src0_neg
1239 .addImm(0) // $src0_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001240 .addImm(0) // $src0_abs
1241 .addImm(-1); // $src0_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001242
1243 if (Src1Reg) {
1244 MIB.addReg(Src1Reg) // $src1
1245 .addImm(0) // $src1_neg
1246 .addImm(0) // $src1_rel
Tom Stellard365366f2013-01-23 02:09:06 +00001247 .addImm(0) // $src1_abs
1248 .addImm(-1); // $src1_sel
Tom Stellard75aadc22012-12-11 21:25:42 +00001249 }
1250
1251 //XXX: The r600g finalizer expects this to be 1, once we've moved the
1252 //scheduling to the backend, we can change the default to 0.
1253 MIB.addImm(1) // $last
1254 .addReg(AMDGPU::PRED_SEL_OFF) // $pred_sel
Vincent Lejeune22c42482013-04-30 00:14:08 +00001255 .addImm(0) // $literal
1256 .addImm(0); // $bank_swizzle
Tom Stellard75aadc22012-12-11 21:25:42 +00001257
1258 return MIB;
1259}
1260
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001261#define OPERAND_CASE(Label) \
1262 case Label: { \
Tom Stellard02661d92013-06-25 21:22:18 +00001263 static const unsigned Ops[] = \
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001264 { \
1265 Label##_X, \
1266 Label##_Y, \
1267 Label##_Z, \
1268 Label##_W \
1269 }; \
1270 return Ops[Slot]; \
1271 }
1272
Tom Stellard02661d92013-06-25 21:22:18 +00001273static unsigned getSlotedOps(unsigned Op, unsigned Slot) {
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001274 switch (Op) {
Tom Stellard02661d92013-06-25 21:22:18 +00001275 OPERAND_CASE(AMDGPU::OpName::update_exec_mask)
1276 OPERAND_CASE(AMDGPU::OpName::update_pred)
1277 OPERAND_CASE(AMDGPU::OpName::write)
1278 OPERAND_CASE(AMDGPU::OpName::omod)
1279 OPERAND_CASE(AMDGPU::OpName::dst_rel)
1280 OPERAND_CASE(AMDGPU::OpName::clamp)
1281 OPERAND_CASE(AMDGPU::OpName::src0)
1282 OPERAND_CASE(AMDGPU::OpName::src0_neg)
1283 OPERAND_CASE(AMDGPU::OpName::src0_rel)
1284 OPERAND_CASE(AMDGPU::OpName::src0_abs)
1285 OPERAND_CASE(AMDGPU::OpName::src0_sel)
1286 OPERAND_CASE(AMDGPU::OpName::src1)
1287 OPERAND_CASE(AMDGPU::OpName::src1_neg)
1288 OPERAND_CASE(AMDGPU::OpName::src1_rel)
1289 OPERAND_CASE(AMDGPU::OpName::src1_abs)
1290 OPERAND_CASE(AMDGPU::OpName::src1_sel)
1291 OPERAND_CASE(AMDGPU::OpName::pred_sel)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001292 default:
1293 llvm_unreachable("Wrong Operand");
1294 }
1295}
1296
1297#undef OPERAND_CASE
1298
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001299MachineInstr *R600InstrInfo::buildSlotOfVectorInstruction(
1300 MachineBasicBlock &MBB, MachineInstr *MI, unsigned Slot, unsigned DstReg)
1301 const {
1302 assert (MI->getOpcode() == AMDGPU::DOT_4 && "Not Implemented");
1303 unsigned Opcode;
Matt Arsenault43e92fe2016-06-24 06:30:11 +00001304 if (ST.getGeneration() <= R600Subtarget::R700)
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001305 Opcode = AMDGPU::DOT4_r600;
1306 else
1307 Opcode = AMDGPU::DOT4_eg;
1308 MachineBasicBlock::iterator I = MI;
1309 MachineOperand &Src0 = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001310 getOperandIdx(MI->getOpcode(), getSlotedOps(AMDGPU::OpName::src0, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001311 MachineOperand &Src1 = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001312 getOperandIdx(MI->getOpcode(), getSlotedOps(AMDGPU::OpName::src1, Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001313 MachineInstr *MIB = buildDefaultInstruction(
1314 MBB, I, Opcode, DstReg, Src0.getReg(), Src1.getReg());
Tom Stellard02661d92013-06-25 21:22:18 +00001315 static const unsigned Operands[14] = {
1316 AMDGPU::OpName::update_exec_mask,
1317 AMDGPU::OpName::update_pred,
1318 AMDGPU::OpName::write,
1319 AMDGPU::OpName::omod,
1320 AMDGPU::OpName::dst_rel,
1321 AMDGPU::OpName::clamp,
1322 AMDGPU::OpName::src0_neg,
1323 AMDGPU::OpName::src0_rel,
1324 AMDGPU::OpName::src0_abs,
1325 AMDGPU::OpName::src0_sel,
1326 AMDGPU::OpName::src1_neg,
1327 AMDGPU::OpName::src1_rel,
1328 AMDGPU::OpName::src1_abs,
1329 AMDGPU::OpName::src1_sel,
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001330 };
1331
Vincent Lejeune745d4292013-11-16 16:24:41 +00001332 MachineOperand &MO = MI->getOperand(getOperandIdx(MI->getOpcode(),
1333 getSlotedOps(AMDGPU::OpName::pred_sel, Slot)));
1334 MIB->getOperand(getOperandIdx(Opcode, AMDGPU::OpName::pred_sel))
1335 .setReg(MO.getReg());
1336
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001337 for (unsigned i = 0; i < 14; i++) {
1338 MachineOperand &MO = MI->getOperand(
Tom Stellard02661d92013-06-25 21:22:18 +00001339 getOperandIdx(MI->getOpcode(), getSlotedOps(Operands[i], Slot)));
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001340 assert (MO.isImm());
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001341 setImmOperand(*MIB, Operands[i], MO.getImm());
Vincent Lejeune519f21e2013-05-17 16:50:32 +00001342 }
1343 MIB->getOperand(20).setImm(0);
1344 return MIB;
1345}
1346
Tom Stellard75aadc22012-12-11 21:25:42 +00001347MachineInstr *R600InstrInfo::buildMovImm(MachineBasicBlock &BB,
1348 MachineBasicBlock::iterator I,
1349 unsigned DstReg,
1350 uint64_t Imm) const {
1351 MachineInstr *MovImm = buildDefaultInstruction(BB, I, AMDGPU::MOV, DstReg,
1352 AMDGPU::ALU_LITERAL_X);
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001353 setImmOperand(*MovImm, AMDGPU::OpName::literal, Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001354 return MovImm;
1355}
1356
Tom Stellard26a3b672013-10-22 18:19:10 +00001357MachineInstr *R600InstrInfo::buildMovInstr(MachineBasicBlock *MBB,
1358 MachineBasicBlock::iterator I,
1359 unsigned DstReg, unsigned SrcReg) const {
1360 return buildDefaultInstruction(*MBB, I, AMDGPU::MOV, DstReg, SrcReg);
1361}
1362
Tom Stellard02661d92013-06-25 21:22:18 +00001363int R600InstrInfo::getOperandIdx(const MachineInstr &MI, unsigned Op) const {
Tom Stellard75aadc22012-12-11 21:25:42 +00001364 return getOperandIdx(MI.getOpcode(), Op);
1365}
1366
Tom Stellard02661d92013-06-25 21:22:18 +00001367int R600InstrInfo::getOperandIdx(unsigned Opcode, unsigned Op) const {
1368 return AMDGPU::getNamedOperandIdx(Opcode, Op);
Vincent Lejeunec6896792013-06-04 23:17:15 +00001369}
1370
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001371void R600InstrInfo::setImmOperand(MachineInstr &MI, unsigned Op,
Tom Stellard75aadc22012-12-11 21:25:42 +00001372 int64_t Imm) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001373 int Idx = getOperandIdx(MI, Op);
Tom Stellard75aadc22012-12-11 21:25:42 +00001374 assert(Idx != -1 && "Operand not supported for this instruction.");
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001375 assert(MI.getOperand(Idx).isImm());
1376 MI.getOperand(Idx).setImm(Imm);
Tom Stellard75aadc22012-12-11 21:25:42 +00001377}
1378
1379//===----------------------------------------------------------------------===//
1380// Instruction flag getters/setters
1381//===----------------------------------------------------------------------===//
1382
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001383MachineOperand &R600InstrInfo::getFlagOp(MachineInstr &MI, unsigned SrcIdx,
Tom Stellard75aadc22012-12-11 21:25:42 +00001384 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001385 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001386 int FlagIndex = 0;
1387 if (Flag != 0) {
1388 // If we pass something other than the default value of Flag to this
1389 // function, it means we are want to set a flag on an instruction
1390 // that uses native encoding.
1391 assert(HAS_NATIVE_OPERANDS(TargetFlags));
1392 bool IsOP3 = (TargetFlags & R600_InstFlag::OP3) == R600_InstFlag::OP3;
1393 switch (Flag) {
1394 case MO_FLAG_CLAMP:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001395 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::clamp);
Tom Stellard75aadc22012-12-11 21:25:42 +00001396 break;
1397 case MO_FLAG_MASK:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001398 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::write);
Tom Stellard75aadc22012-12-11 21:25:42 +00001399 break;
1400 case MO_FLAG_NOT_LAST:
1401 case MO_FLAG_LAST:
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001402 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::last);
Tom Stellard75aadc22012-12-11 21:25:42 +00001403 break;
1404 case MO_FLAG_NEG:
1405 switch (SrcIdx) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001406 case 0:
1407 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::src0_neg);
1408 break;
1409 case 1:
1410 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::src1_neg);
1411 break;
1412 case 2:
1413 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::src2_neg);
1414 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001415 }
1416 break;
1417
1418 case MO_FLAG_ABS:
1419 assert(!IsOP3 && "Cannot set absolute value modifier for OP3 "
1420 "instructions.");
Tom Stellard6975d352012-12-13 19:38:52 +00001421 (void)IsOP3;
Tom Stellard75aadc22012-12-11 21:25:42 +00001422 switch (SrcIdx) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001423 case 0:
1424 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::src0_abs);
1425 break;
1426 case 1:
1427 FlagIndex = getOperandIdx(MI, AMDGPU::OpName::src1_abs);
1428 break;
Tom Stellard75aadc22012-12-11 21:25:42 +00001429 }
1430 break;
1431
1432 default:
1433 FlagIndex = -1;
1434 break;
1435 }
1436 assert(FlagIndex != -1 && "Flag not supported for this instruction");
1437 } else {
1438 FlagIndex = GET_FLAG_OPERAND_IDX(TargetFlags);
1439 assert(FlagIndex != 0 &&
1440 "Instruction flags not supported for this instruction");
1441 }
1442
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001443 MachineOperand &FlagOp = MI.getOperand(FlagIndex);
Tom Stellard75aadc22012-12-11 21:25:42 +00001444 assert(FlagOp.isImm());
1445 return FlagOp;
1446}
1447
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001448void R600InstrInfo::addFlag(MachineInstr &MI, unsigned Operand,
Tom Stellard75aadc22012-12-11 21:25:42 +00001449 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001450 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001451 if (Flag == 0) {
1452 return;
1453 }
1454 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1455 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1456 if (Flag == MO_FLAG_NOT_LAST) {
1457 clearFlag(MI, Operand, MO_FLAG_LAST);
1458 } else if (Flag == MO_FLAG_MASK) {
1459 clearFlag(MI, Operand, Flag);
1460 } else {
1461 FlagOp.setImm(1);
1462 }
1463 } else {
1464 MachineOperand &FlagOp = getFlagOp(MI, Operand);
1465 FlagOp.setImm(FlagOp.getImm() | (Flag << (NUM_MO_FLAGS * Operand)));
1466 }
1467}
1468
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001469void R600InstrInfo::clearFlag(MachineInstr &MI, unsigned Operand,
Tom Stellard75aadc22012-12-11 21:25:42 +00001470 unsigned Flag) const {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +00001471 unsigned TargetFlags = get(MI.getOpcode()).TSFlags;
Tom Stellard75aadc22012-12-11 21:25:42 +00001472 if (HAS_NATIVE_OPERANDS(TargetFlags)) {
1473 MachineOperand &FlagOp = getFlagOp(MI, Operand, Flag);
1474 FlagOp.setImm(0);
1475 } else {
1476 MachineOperand &FlagOp = getFlagOp(MI);
1477 unsigned InstFlags = FlagOp.getImm();
1478 InstFlags &= ~(Flag << (NUM_MO_FLAGS * Operand));
1479 FlagOp.setImm(InstFlags);
1480 }
1481}
Tom Stellard2ff72622016-01-28 16:04:37 +00001482
1483bool R600InstrInfo::isRegisterStore(const MachineInstr &MI) const {
1484 return get(MI.getOpcode()).TSFlags & AMDGPU_FLAG_REGISTER_STORE;
1485}
1486
1487bool R600InstrInfo::isRegisterLoad(const MachineInstr &MI) const {
1488 return get(MI.getOpcode()).TSFlags & AMDGPU_FLAG_REGISTER_LOAD;
1489}