blob: a8588c7456095b8f9581668ecfad53c96cbbc677 [file] [log] [blame]
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +00001//===-- ExpandPostRAPseudos.cpp - Pseudo instruction expansion pass -------===//
Christopher Lambe9d738c2007-07-26 08:18:32 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Christopher Lambe9d738c2007-07-26 08:18:32 +00007//
8//===----------------------------------------------------------------------===//
Dan Gohman382e2ec2008-09-24 23:44:12 +00009//
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000010// This file defines a pass that expands COPY and SUBREG_TO_REG pseudo
11// instructions after register allocation.
Dan Gohman382e2ec2008-09-24 23:44:12 +000012//
13//===----------------------------------------------------------------------===//
Christopher Lambe9d738c2007-07-26 08:18:32 +000014
Christopher Lambe9d738c2007-07-26 08:18:32 +000015#include "llvm/CodeGen/Passes.h"
Christopher Lambe9d738c2007-07-26 08:18:32 +000016#include "llvm/CodeGen/MachineFunctionPass.h"
17#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen5d8ace02009-08-03 20:08:18 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Christopher Lambe9d738c2007-07-26 08:18:32 +000020#include "llvm/Support/Debug.h"
Daniel Dunbar0dd5e1e2009-07-25 00:23:56 +000021#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000022#include "llvm/Target/TargetInstrInfo.h"
23#include "llvm/Target/TargetMachine.h"
24#include "llvm/Target/TargetRegisterInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000025#include "llvm/Target/TargetSubtargetInfo.h"
26
Christopher Lambe9d738c2007-07-26 08:18:32 +000027using namespace llvm;
28
Chandler Carruth1b9dde02014-04-22 02:02:50 +000029#define DEBUG_TYPE "postrapseudos"
30
Christopher Lambe9d738c2007-07-26 08:18:32 +000031namespace {
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000032struct ExpandPostRA : public MachineFunctionPass {
33private:
34 const TargetRegisterInfo *TRI;
35 const TargetInstrInfo *TII;
Evan Cheng5d2245b2009-10-25 07:49:57 +000036
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000037public:
38 static char ID; // Pass identification, replacement for typeid
39 ExpandPostRA() : MachineFunctionPass(ID) {}
Jim Grosbach416c4702011-02-25 22:53:20 +000040
Craig Topper4584cd52014-03-07 09:26:03 +000041 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000042 AU.setPreservesCFG();
43 AU.addPreservedID(MachineLoopInfoID);
44 AU.addPreservedID(MachineDominatorsID);
45 MachineFunctionPass::getAnalysisUsage(AU);
46 }
Evan Cheng168f8f32008-09-22 20:58:04 +000047
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000048 /// runOnMachineFunction - pass entry point
Craig Topper4584cd52014-03-07 09:26:03 +000049 bool runOnMachineFunction(MachineFunction&) override;
Evan Cheng5d2245b2009-10-25 07:49:57 +000050
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000051private:
52 bool LowerSubregToReg(MachineInstr *MI);
53 bool LowerCopy(MachineInstr *MI);
Dan Gohman9abd04b2008-12-18 22:14:08 +000054
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000055 void TransferImplicitDefs(MachineInstr *MI);
56};
57} // end anonymous namespace
Christopher Lambe9d738c2007-07-26 08:18:32 +000058
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000059char ExpandPostRA::ID = 0;
Andrew Trick1fa5bcb2012-02-08 21:23:13 +000060char &llvm::ExpandPostRAPseudosID = ExpandPostRA::ID;
Christopher Lambe9d738c2007-07-26 08:18:32 +000061
Andrew Trick1fa5bcb2012-02-08 21:23:13 +000062INITIALIZE_PASS(ExpandPostRA, "postrapseudos",
63 "Post-RA pseudo instruction expansion pass", false, false)
Christopher Lambe9d738c2007-07-26 08:18:32 +000064
Bob Wilsond91d5bf2010-06-29 18:42:49 +000065/// TransferImplicitDefs - MI is a pseudo-instruction, and the lowered
66/// replacement instructions immediately precede it. Copy any implicit-def
67/// operands from MI to the replacement instruction.
68void
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000069ExpandPostRA::TransferImplicitDefs(MachineInstr *MI) {
Bob Wilsond91d5bf2010-06-29 18:42:49 +000070 MachineBasicBlock::iterator CopyMI = MI;
71 --CopyMI;
72
73 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
74 MachineOperand &MO = MI->getOperand(i);
75 if (!MO.isReg() || !MO.isImplicit() || MO.isUse())
76 continue;
77 CopyMI->addOperand(MachineOperand::CreateReg(MO.getReg(), true, true));
78 }
79}
80
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +000081bool ExpandPostRA::LowerSubregToReg(MachineInstr *MI) {
Christopher Lambd3d0ad32008-03-16 03:12:01 +000082 MachineBasicBlock *MBB = MI->getParent();
Dan Gohman0d1e9a82008-10-03 15:45:36 +000083 assert((MI->getOperand(0).isReg() && MI->getOperand(0).isDef()) &&
84 MI->getOperand(1).isImm() &&
85 (MI->getOperand(2).isReg() && MI->getOperand(2).isUse()) &&
86 MI->getOperand(3).isImm() && "Invalid subreg_to_reg");
Jakob Stoklund Olesen1023f6b2010-06-22 22:11:07 +000087
Christopher Lambd3d0ad32008-03-16 03:12:01 +000088 unsigned DstReg = MI->getOperand(0).getReg();
89 unsigned InsReg = MI->getOperand(2).getReg();
Jakob Stoklund Olesen1023f6b2010-06-22 22:11:07 +000090 assert(!MI->getOperand(2).getSubReg() && "SubIdx on physreg?");
Evan Cheng47c97502009-03-23 07:19:58 +000091 unsigned SubIdx = MI->getOperand(3).getImm();
Christopher Lambd3d0ad32008-03-16 03:12:01 +000092
93 assert(SubIdx != 0 && "Invalid index for insert_subreg");
Evan Cheng5d2245b2009-10-25 07:49:57 +000094 unsigned DstSubReg = TRI->getSubReg(DstReg, SubIdx);
Evan Cheng47c97502009-03-23 07:19:58 +000095
Christopher Lambd3d0ad32008-03-16 03:12:01 +000096 assert(TargetRegisterInfo::isPhysicalRegister(DstReg) &&
97 "Insert destination must be in a physical register");
98 assert(TargetRegisterInfo::isPhysicalRegister(InsReg) &&
99 "Inserted value must be in a physical register");
100
David Greenec4878b12010-01-04 23:06:47 +0000101 DEBUG(dbgs() << "subreg: CONVERTING: " << *MI);
Christopher Lambd3d0ad32008-03-16 03:12:01 +0000102
Lang Hames43090202013-02-21 22:16:43 +0000103 if (MI->allDefsAreDead()) {
104 MI->setDesc(TII->get(TargetOpcode::KILL));
105 DEBUG(dbgs() << "subreg: replaced by: " << *MI);
106 return true;
107 }
108
Jakob Stoklund Olesen1023f6b2010-06-22 22:11:07 +0000109 if (DstSubReg == InsReg) {
Matthias Braunb542fa52013-10-11 15:40:14 +0000110 // No need to insert an identity copy instruction.
Evan Cheng47c97502009-03-23 07:19:58 +0000111 // Watch out for case like this:
Jakob Stoklund Olesen1023f6b2010-06-22 22:11:07 +0000112 // %RAX<def> = SUBREG_TO_REG 0, %EAX<kill>, 3
113 // We must leave %RAX live.
114 if (DstReg != InsReg) {
115 MI->setDesc(TII->get(TargetOpcode::KILL));
116 MI->RemoveOperand(3); // SubIdx
117 MI->RemoveOperand(1); // Imm
118 DEBUG(dbgs() << "subreg: replace by: " << *MI);
119 return true;
120 }
David Greenec4878b12010-01-04 23:06:47 +0000121 DEBUG(dbgs() << "subreg: eliminated!");
Dan Gohman527ca7e2008-08-07 02:54:50 +0000122 } else {
Jakob Stoklund Olesen89a4e252010-07-08 05:01:41 +0000123 TII->copyPhysReg(*MBB, MI, MI->getDebugLoc(), DstSubReg, InsReg,
124 MI->getOperand(2).isKill());
Lang Hames071890b2013-02-21 17:01:59 +0000125
Jakob Stoklund Olesenbc65e8f2012-07-27 20:19:49 +0000126 // Implicitly define DstReg for subsequent uses.
127 MachineBasicBlock::iterator CopyMI = MI;
128 --CopyMI;
129 CopyMI->addRegisterDefined(DstReg);
Jakob Stoklund Olesenbc65e8f2012-07-27 20:19:49 +0000130 DEBUG(dbgs() << "subreg: " << *CopyMI);
Dan Gohman527ca7e2008-08-07 02:54:50 +0000131 }
Christopher Lambd3d0ad32008-03-16 03:12:01 +0000132
David Greenec4878b12010-01-04 23:06:47 +0000133 DEBUG(dbgs() << '\n');
Dan Gohman0ece9432008-07-17 23:49:46 +0000134 MBB->erase(MI);
Anton Korobeynikovb4a13472009-10-24 00:27:00 +0000135 return true;
Christopher Lambd3d0ad32008-03-16 03:12:01 +0000136}
Christopher Lamb2e5fb9f2007-08-06 16:33:56 +0000137
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +0000138bool ExpandPostRA::LowerCopy(MachineInstr *MI) {
Lang Hames43090202013-02-21 22:16:43 +0000139
140 if (MI->allDefsAreDead()) {
141 DEBUG(dbgs() << "dead copy: " << *MI);
142 MI->setDesc(TII->get(TargetOpcode::KILL));
143 DEBUG(dbgs() << "replaced by: " << *MI);
144 return true;
145 }
146
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000147 MachineOperand &DstMO = MI->getOperand(0);
148 MachineOperand &SrcMO = MI->getOperand(1);
149
150 if (SrcMO.getReg() == DstMO.getReg()) {
151 DEBUG(dbgs() << "identity copy: " << *MI);
152 // No need to insert an identity copy instruction, but replace with a KILL
153 // if liveness is changed.
Lang Hames43090202013-02-21 22:16:43 +0000154 if (SrcMO.isUndef() || MI->getNumOperands() > 2) {
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000155 // We must make sure the super-register gets killed. Replace the
156 // instruction with KILL.
157 MI->setDesc(TII->get(TargetOpcode::KILL));
158 DEBUG(dbgs() << "replaced by: " << *MI);
159 return true;
160 }
161 // Vanilla identity copy.
162 MI->eraseFromParent();
163 return true;
164 }
165
166 DEBUG(dbgs() << "real copy: " << *MI);
Jakob Stoklund Olesen89a4e252010-07-08 05:01:41 +0000167 TII->copyPhysReg(*MI->getParent(), MI, MI->getDebugLoc(),
168 DstMO.getReg(), SrcMO.getReg(), SrcMO.isKill());
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000169
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000170 if (MI->getNumOperands() > 2)
171 TransferImplicitDefs(MI);
172 DEBUG({
173 MachineBasicBlock::iterator dMI = MI;
174 dbgs() << "replaced by: " << *(--dMI);
175 });
176 MI->eraseFromParent();
177 return true;
178}
179
Christopher Lambe9d738c2007-07-26 08:18:32 +0000180/// runOnMachineFunction - Reduce subregister inserts and extracts to register
181/// copies.
182///
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +0000183bool ExpandPostRA::runOnMachineFunction(MachineFunction &MF) {
Jim Grosbach416c4702011-02-25 22:53:20 +0000184 DEBUG(dbgs() << "Machine Function\n"
Jakob Stoklund Olesenfd719d12011-09-25 16:46:08 +0000185 << "********** EXPANDING POST-RA PSEUDO INSTRS **********\n"
David Blaikiec8c29202012-08-22 17:18:53 +0000186 << "********** Function: " << MF.getName() << '\n');
Eric Christopherfc6de422014-08-05 02:39:49 +0000187 TRI = MF.getSubtarget().getRegisterInfo();
188 TII = MF.getSubtarget().getInstrInfo();
Christopher Lambe9d738c2007-07-26 08:18:32 +0000189
Bill Wendling8d642262009-08-22 20:23:49 +0000190 bool MadeChange = false;
Christopher Lambe9d738c2007-07-26 08:18:32 +0000191
192 for (MachineFunction::iterator mbbi = MF.begin(), mbbe = MF.end();
193 mbbi != mbbe; ++mbbi) {
194 for (MachineBasicBlock::iterator mi = mbbi->begin(), me = mbbi->end();
Christopher Lamb2e5fb9f2007-08-06 16:33:56 +0000195 mi != me;) {
Evan Cheng5d2245b2009-10-25 07:49:57 +0000196 MachineInstr *MI = mi;
Jakob Stoklund Olesendf977fe2011-09-25 19:21:35 +0000197 // Advance iterator here because MI may be erased.
198 ++mi;
Jakob Stoklund Olesenadd0c432011-10-10 20:34:28 +0000199
200 // Only expand pseudos.
Evan Cheng7f8e5632011-12-07 07:15:52 +0000201 if (!MI->isPseudo())
Jakob Stoklund Olesenadd0c432011-10-10 20:34:28 +0000202 continue;
203
204 // Give targets a chance to expand even standard pseudos.
205 if (TII->expandPostRAPseudo(MI)) {
206 MadeChange = true;
207 continue;
208 }
209
210 // Expand standard pseudos.
Jakob Stoklund Olesendf977fe2011-09-25 19:21:35 +0000211 switch (MI->getOpcode()) {
212 case TargetOpcode::SUBREG_TO_REG:
Christopher Lambd3d0ad32008-03-16 03:12:01 +0000213 MadeChange |= LowerSubregToReg(MI);
Jakob Stoklund Olesendf977fe2011-09-25 19:21:35 +0000214 break;
215 case TargetOpcode::COPY:
Jakob Stoklund Olesen676a15b2010-07-02 22:29:50 +0000216 MadeChange |= LowerCopy(MI);
Jakob Stoklund Olesendf977fe2011-09-25 19:21:35 +0000217 break;
218 case TargetOpcode::DBG_VALUE:
219 continue;
220 case TargetOpcode::INSERT_SUBREG:
221 case TargetOpcode::EXTRACT_SUBREG:
222 llvm_unreachable("Sub-register pseudos should have been eliminated.");
Christopher Lambe9d738c2007-07-26 08:18:32 +0000223 }
Christopher Lambe9d738c2007-07-26 08:18:32 +0000224 }
225 }
226
227 return MadeChange;
228}