blob: 7caa86e56b62daddba4b26000df37462895cf056 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- PPCInstrInfo.td - The PowerPC Instruction Set ------*- tablegen -*-===//
2//
Misha Brukmane05203f2004-06-21 16:55:25 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmane05203f2004-06-21 16:55:25 +00008//===----------------------------------------------------------------------===//
9//
Misha Brukman5295e1d2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukmane05203f2004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner7503d462005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukmane05203f2004-06-21 16:55:25 +000016
Chris Lattnercd7f1012005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner27f53452006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000023def SDT_PPClfiwx : SDTypeProfile<1, 1, [ // lfiw[az]x
Hal Finkelbeb296b2013-03-31 10:12:51 +000024 SDTCisVT<0, f64>, SDTCisPtrTy<1>
25]>;
26
Bill Wendling77b13af2007-11-13 09:19:02 +000027def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
28def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
29 SDTCisVT<1, i32> ]>;
Chris Lattnera8713b12006-03-20 01:53:53 +000030def SDT_PPCvperm : SDTypeProfile<1, 3, [
31 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
32]>;
33
Chris Lattnerd7495ae2006-03-31 05:13:27 +000034def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6961fc72006-03-26 10:06:40 +000035 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
36]>;
37
Chris Lattner9754d142006-04-18 17:59:36 +000038def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattnerbe9377a2006-11-17 22:37:34 +000039 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner9754d142006-04-18 17:59:36 +000040]>;
41
Dan Gohman48b185d2009-09-25 20:36:54 +000042def SDT_PPClbrx : SDTypeProfile<1, 2, [
Hal Finkel31d29562013-03-28 19:25:55 +000043 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000044]>;
Dan Gohman48b185d2009-09-25 20:36:54 +000045def SDT_PPCstbrx : SDTypeProfile<0, 3, [
Hal Finkel31d29562013-03-28 19:25:55 +000046 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>
Chris Lattnera7976d32006-07-10 20:56:58 +000047]>;
48
Evan Cheng32e376f2008-07-12 02:23:19 +000049def SDT_PPClarx : SDTypeProfile<1, 1, [
50 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000051]>;
Evan Cheng32e376f2008-07-12 02:23:19 +000052def SDT_PPCstcx : SDTypeProfile<0, 2, [
53 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng51096af2008-04-19 01:30:48 +000054]>;
55
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +000056def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
57 SDTCisPtrTy<0>, SDTCisVT<1, i32>
58]>;
59
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000060
Chris Lattner27f53452006-03-01 05:50:56 +000061//===----------------------------------------------------------------------===//
Chris Lattnercd7f1012005-10-25 20:41:46 +000062// PowerPC specific DAG Nodes.
63//
64
Hal Finkel2e103312013-04-03 04:01:11 +000065def PPCfre : SDNode<"PPCISD::FRE", SDTFPUnaryOp, []>;
66def PPCfrsqrte: SDNode<"PPCISD::FRSQRTE", SDTFPUnaryOp, []>;
67
Hal Finkelf6d45f22013-04-01 17:52:07 +000068def PPCfcfid : SDNode<"PPCISD::FCFID", SDTFPUnaryOp, []>;
69def PPCfcfidu : SDNode<"PPCISD::FCFIDU", SDTFPUnaryOp, []>;
70def PPCfcfids : SDNode<"PPCISD::FCFIDS", SDTFPRoundOp, []>;
71def PPCfcfidus: SDNode<"PPCISD::FCFIDUS", SDTFPRoundOp, []>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000072def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
73def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000074def PPCfctiduz: SDNode<"PPCISD::FCTIDUZ",SDTFPUnaryOp, []>;
75def PPCfctiwuz: SDNode<"PPCISD::FCTIWUZ",SDTFPUnaryOp, []>;
Chris Lattnera348f552008-01-06 06:44:58 +000076def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
77 [SDNPHasChain, SDNPMayStore]>;
Hal Finkelf6d45f22013-04-01 17:52:07 +000078def PPClfiwax : SDNode<"PPCISD::LFIWAX", SDT_PPClfiwx,
79 [SDNPHasChain, SDNPMayLoad]>;
80def PPClfiwzx : SDNode<"PPCISD::LFIWZX", SDT_PPClfiwx,
Hal Finkelbeb296b2013-03-31 10:12:51 +000081 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnercd7f1012005-10-25 20:41:46 +000082
Ulrich Weigand874fc622013-03-26 10:56:22 +000083// Extract FPSCR (not modeled at the DAG level).
84def PPCmffs : SDNode<"PPCISD::MFFS",
85 SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>, []>;
86
87// Perform FADD in round-to-zero mode.
88def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp, []>;
89
Dale Johannesen666323e2007-10-10 01:01:31 +000090
Chris Lattner261009a2005-10-25 20:55:47 +000091def PPCfsel : SDNode<"PPCISD::FSEL",
92 // Type constraint for fsel.
93 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
94 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner0ec8fa02005-09-08 19:50:41 +000095
Nate Begeman69caef22005-12-13 22:55:22 +000096def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
97def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
Tilmann Schellerd1aaa322009-08-15 11:54:46 +000098def PPCtoc_entry: SDNode<"PPCISD::TOC_ENTRY", SDTIntBinOp, [SDNPMayLoad]>;
Nate Begeman69caef22005-12-13 22:55:22 +000099def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
100def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner595088a2005-11-17 07:30:41 +0000101
Bill Schmidt9f0b4ec2012-12-14 17:02:38 +0000102def PPCaddisGotTprelHA : SDNode<"PPCISD::ADDIS_GOT_TPREL_HA", SDTIntBinOp>;
103def PPCldGotTprelL : SDNode<"PPCISD::LD_GOT_TPREL_L", SDTIntBinOp,
104 [SDNPMayLoad]>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000105def PPCaddTls : SDNode<"PPCISD::ADD_TLS", SDTIntBinOp, []>;
Bill Schmidtc56f1d32012-12-11 20:30:11 +0000106def PPCaddisTlsgdHA : SDNode<"PPCISD::ADDIS_TLSGD_HA", SDTIntBinOp>;
107def PPCaddiTlsgdL : SDNode<"PPCISD::ADDI_TLSGD_L", SDTIntBinOp>;
108def PPCgetTlsAddr : SDNode<"PPCISD::GET_TLS_ADDR", SDTIntBinOp>;
Bill Schmidt24b8dd62012-12-12 19:29:35 +0000109def PPCaddisTlsldHA : SDNode<"PPCISD::ADDIS_TLSLD_HA", SDTIntBinOp>;
110def PPCaddiTlsldL : SDNode<"PPCISD::ADDI_TLSLD_L", SDTIntBinOp>;
111def PPCgetTlsldAddr : SDNode<"PPCISD::GET_TLSLD_ADDR", SDTIntBinOp>;
112def PPCaddisDtprelHA : SDNode<"PPCISD::ADDIS_DTPREL_HA", SDTIntBinOp,
113 [SDNPHasChain]>;
114def PPCaddiDtprelL : SDNode<"PPCISD::ADDI_DTPREL_L", SDTIntBinOp>;
Bill Schmidtca4a0c92012-12-04 16:18:08 +0000115
Chris Lattnera8713b12006-03-20 01:53:53 +0000116def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattner7e9440a2006-03-19 06:55:52 +0000117
Chris Lattnerfea33f72005-12-06 02:10:38 +0000118// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
119// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner20b5a2b2008-03-07 20:18:24 +0000120def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
121def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
122def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattnerfea33f72005-12-06 02:10:38 +0000123
Chris Lattnerf9797942005-12-04 19:01:59 +0000124// These are target-independent nodes, but have target-specific formats.
Bill Wendling77b13af2007-11-13 09:19:02 +0000125def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000126 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendling77b13af2007-11-13 09:19:02 +0000127def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000128 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Chris Lattnerf9797942005-12-04 19:01:59 +0000129
Chris Lattner3b587342006-06-27 18:36:44 +0000130def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000131def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
132 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
133 SDNPVariadic]>;
134def PPCcall_nop : SDNode<"PPCISD::CALL_NOP", SDT_PPCCall,
135 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
136 SDNPVariadic]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000137def PPCload : SDNode<"PPCISD::LOAD", SDTypeProfile<1, 1, []>,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000138 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000139def PPCload_toc : SDNode<"PPCISD::LOAD_TOC", SDTypeProfile<0, 1, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000140 [SDNPHasChain, SDNPSideEffect,
141 SDNPInGlue, SDNPOutGlue]>;
Tilmann Scheller79fef932009-12-18 13:00:15 +0000142def PPCtoc_restore : SDNode<"PPCISD::TOC_RESTORE", SDTypeProfile<0, 0, []>,
Jakob Stoklund Olesena954e922012-08-24 14:43:27 +0000143 [SDNPHasChain, SDNPSideEffect,
144 SDNPInGlue, SDNPOutGlue]>;
Chris Lattnereb755fc2006-05-17 19:00:46 +0000145def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000146 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000147def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTNone,
148 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
149 SDNPVariadic]>;
Chris Lattnerb1e9e372006-05-17 06:01:33 +0000150
Chris Lattner9a249b02008-01-15 22:02:54 +0000151def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000152 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Nate Begemanb11b8e42005-12-20 00:26:01 +0000153
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000154def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000155 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +0000156
Hal Finkel756810f2013-03-21 21:37:52 +0000157def PPCeh_sjlj_setjmp : SDNode<"PPCISD::EH_SJLJ_SETJMP",
158 SDTypeProfile<1, 1, [SDTCisInt<0>,
159 SDTCisPtrTy<1>]>,
160 [SDNPHasChain, SDNPSideEffect]>;
161def PPCeh_sjlj_longjmp : SDNode<"PPCISD::EH_SJLJ_LONGJMP",
162 SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>,
163 [SDNPHasChain, SDNPSideEffect]>;
164
Bill Schmidta87a7e22013-05-14 19:35:45 +0000165def SDT_PPCsc : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
166def PPCsc : SDNode<"PPCISD::SC", SDT_PPCsc,
167 [SDNPHasChain, SDNPSideEffect]>;
168
Chris Lattnerd7495ae2006-03-31 05:13:27 +0000169def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000170def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutGlue]>;
Chris Lattner6961fc72006-03-26 10:06:40 +0000171
Chris Lattner9754d142006-04-18 17:59:36 +0000172def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
Chris Lattner2a0a3b42010-12-23 18:28:41 +0000173 [SDNPHasChain, SDNPOptInGlue]>;
Chris Lattner9754d142006-04-18 17:59:36 +0000174
Chris Lattner94de7bc2008-01-10 05:12:37 +0000175def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
176 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnera348f552008-01-06 06:44:58 +0000177def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
178 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnera7976d32006-07-10 20:56:58 +0000179
Hal Finkel5ab37802012-08-28 02:10:27 +0000180// Instructions to set/unset CR bit 6 for SVR4 vararg calls
181def PPCcr6set : SDNode<"PPCISD::CR6SET", SDTNone,
182 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
183def PPCcr6unset : SDNode<"PPCISD::CR6UNSET", SDTNone,
184 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
185
Evan Cheng32e376f2008-07-12 02:23:19 +0000186// Instructions to support atomic operations
Evan Cheng5102bd92008-04-19 02:30:38 +0000187def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
188 [SDNPHasChain, SDNPMayLoad]>;
189def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
190 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng51096af2008-04-19 01:30:48 +0000191
Bill Schmidt27917782013-02-21 17:12:27 +0000192// Instructions to support medium and large code model
Bill Schmidt34627e32012-11-27 17:35:46 +0000193def PPCaddisTocHA : SDNode<"PPCISD::ADDIS_TOC_HA", SDTIntBinOp, []>;
194def PPCldTocL : SDNode<"PPCISD::LD_TOC_L", SDTIntBinOp, [SDNPMayLoad]>;
195def PPCaddiTocL : SDNode<"PPCISD::ADDI_TOC_L", SDTIntBinOp, []>;
196
197
Jim Laskey48850c12006-11-16 22:43:37 +0000198// Instructions to support dynamic alloca.
199def SDTDynOp : SDTypeProfile<1, 2, []>;
200def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
201
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000202//===----------------------------------------------------------------------===//
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000203// PowerPC specific transformation functions and pattern fragments.
204//
Nate Begeman9eaa6ba2005-10-19 01:12:32 +0000205
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000206def SHL32 : SDNodeXForm<imm, [{
207 // Transformation function: 31 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000208 return getI32Imm(31 - N->getZExtValue());
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000209}]>;
210
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000211def SRL32 : SDNodeXForm<imm, [{
212 // Transformation function: 32 - imm
Dan Gohmaneffb8942008-09-12 16:56:44 +0000213 return N->getZExtValue() ? getI32Imm(32 - N->getZExtValue()) : getI32Imm(0);
Nate Begeman9f3c26c2005-10-19 18:42:01 +0000214}]>;
215
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000216def LO16 : SDNodeXForm<imm, [{
217 // Transformation function: get the low 16 bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000218 return getI32Imm((unsigned short)N->getZExtValue());
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000219}]>;
220
221def HI16 : SDNodeXForm<imm, [{
222 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000223 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000224}]>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000225
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000226def HA16 : SDNodeXForm<imm, [{
227 // Transformation function: shift the immediate value down into the low bits.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000228 signed int Val = N->getZExtValue();
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000229 return getI32Imm((Val - (signed short)Val) >> 16);
230}]>;
Nate Begemand31efd12006-09-22 05:01:56 +0000231def MB : SDNodeXForm<imm, [{
232 // Transformation function: get the start bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000233 unsigned mb = 0, me;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000234 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000235 return getI32Imm(mb);
236}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000237
Nate Begemand31efd12006-09-22 05:01:56 +0000238def ME : SDNodeXForm<imm, [{
239 // Transformation function: get the end bit of a mask
Duncan Sandsdc845112008-10-16 13:02:33 +0000240 unsigned mb, me = 0;
Dan Gohmaneffb8942008-09-12 16:56:44 +0000241 (void)isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000242 return getI32Imm(me);
243}]>;
244def maskimm32 : PatLeaf<(imm), [{
245 // maskImm predicate - True if immediate is a run of ones.
246 unsigned mb, me;
Owen Anderson9f944592009-08-11 20:47:22 +0000247 if (N->getValueType(0) == MVT::i32)
Dan Gohmaneffb8942008-09-12 16:56:44 +0000248 return isRunOfOnes((unsigned)N->getZExtValue(), mb, me);
Nate Begemand31efd12006-09-22 05:01:56 +0000249 else
250 return false;
251}]>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +0000252
Bill Schmidtf88571e2013-05-22 20:09:24 +0000253def imm32SExt16 : Operand<i32>, ImmLeaf<i32, [{
254 // imm32SExt16 predicate - True if the i32 immediate fits in a 16-bit
255 // sign extended field. Used by instructions like 'addi'.
256 return (int32_t)Imm == (short)Imm;
257}]>;
258def imm64SExt16 : Operand<i64>, ImmLeaf<i64, [{
259 // imm64SExt16 predicate - True if the i64 immediate fits in a 16-bit
260 // sign extended field. Used by instructions like 'addi'.
261 return (int64_t)Imm == (short)Imm;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000262}]>;
Chris Lattner76cb0062005-09-08 17:40:49 +0000263def immZExt16 : PatLeaf<(imm), [{
264 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
265 // field. Used by instructions like 'ori'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000266 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000267}], LO16>;
268
Chris Lattner7e742e42006-06-20 22:34:10 +0000269// imm16Shifted* - These match immediates where the low 16-bits are zero. There
270// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
271// identical in 32-bit mode, but in 64-bit mode, they return true if the
272// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
273// clear).
274def imm16ShiftedZExt : PatLeaf<(imm), [{
275 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
276 // immediate are set. Used by instructions like 'xoris'.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000277 return (N->getZExtValue() & ~uint64_t(0xFFFF0000)) == 0;
Chris Lattner7e742e42006-06-20 22:34:10 +0000278}], HI16>;
279
280def imm16ShiftedSExt : PatLeaf<(imm), [{
281 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
282 // immediate are set. Used by instructions like 'addis'. Identical to
283 // imm16ShiftedZExt in 32-bit mode.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000284 if (N->getZExtValue() & 0xFFFF) return false;
Owen Anderson9f944592009-08-11 20:47:22 +0000285 if (N->getValueType(0) == MVT::i32)
Chris Lattnerd6e160d2006-06-20 21:39:30 +0000286 return true;
287 // For 64-bit, make sure it is sext right.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000288 return N->getZExtValue() == (uint64_t)(int)N->getZExtValue();
Chris Lattner39b4d83f2005-09-09 00:39:56 +0000289}], HI16>;
Chris Lattner2d8032b2005-09-08 17:33:10 +0000290
Hal Finkelb09680b2013-03-18 23:00:58 +0000291// Some r+i load/store instructions (such as LD, STD, LDU, etc.) that require
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000292// restricted memrix (4-aligned) constants are alignment sensitive. If these
Hal Finkelb09680b2013-03-18 23:00:58 +0000293// offsets are hidden behind TOC entries than the values of the lower-order
294// bits cannot be checked directly. As a result, we need to also incorporate
295// an alignment check into the relevant patterns.
296
297def aligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
298 return cast<LoadSDNode>(N)->getAlignment() >= 4;
299}]>;
300def aligned4store : PatFrag<(ops node:$val, node:$ptr),
301 (store node:$val, node:$ptr), [{
302 return cast<StoreSDNode>(N)->getAlignment() >= 4;
303}]>;
304def aligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
305 return cast<LoadSDNode>(N)->getAlignment() >= 4;
306}]>;
307def aligned4pre_store : PatFrag<
308 (ops node:$val, node:$base, node:$offset),
309 (pre_store node:$val, node:$base, node:$offset), [{
310 return cast<StoreSDNode>(N)->getAlignment() >= 4;
311}]>;
312
313def unaligned4load : PatFrag<(ops node:$ptr), (load node:$ptr), [{
314 return cast<LoadSDNode>(N)->getAlignment() < 4;
315}]>;
316def unaligned4store : PatFrag<(ops node:$val, node:$ptr),
317 (store node:$val, node:$ptr), [{
318 return cast<StoreSDNode>(N)->getAlignment() < 4;
319}]>;
320def unaligned4sextloadi32 : PatFrag<(ops node:$ptr), (sextloadi32 node:$ptr), [{
321 return cast<LoadSDNode>(N)->getAlignment() < 4;
322}]>;
Chris Lattner2771e2c2006-03-25 06:12:06 +0000323
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000324//===----------------------------------------------------------------------===//
325// PowerPC Flag Definitions.
326
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000327class isPPC64 { bit PPC64 = 1; }
Hal Finkel1b58f332013-04-12 18:17:57 +0000328class isDOT { bit RC = 1; }
Chris Lattnerc7cb8c72005-04-19 04:32:54 +0000329
Chris Lattner6a5a4f82006-11-08 02:13:12 +0000330class RegConstraint<string C> {
331 string Constraints = C;
332}
Chris Lattner57711562006-11-15 23:24:18 +0000333class NoEncode<string E> {
334 string DisableEncoding = E;
335}
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000336
337
338//===----------------------------------------------------------------------===//
339// PowerPC Operand Definitions.
Chris Lattnerec1cc1b2004-08-14 23:27:29 +0000340
Ulrich Weigand136ac222013-04-26 16:53:15 +0000341// In the default PowerPC assembler syntax, registers are specified simply
342// by number, so they cannot be distinguished from immediate values (without
343// looking at the opcode). This means that the default operand matching logic
344// for the asm parser does not work, and we need to specify custom matchers.
345// Since those can only be specified with RegisterOperand classes and not
346// directly on the RegisterClass, all instructions patterns used by the asm
347// parser need to use a RegisterOperand (instead of a RegisterClass) for
348// all their register operands.
349// For this purpose, we define one RegisterOperand for each RegisterClass,
350// using the same name as the class, just in lower case.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000351
Ulrich Weigand640192d2013-05-03 19:49:39 +0000352def PPCRegGPRCAsmOperand : AsmOperandClass {
353 let Name = "RegGPRC"; let PredicateMethod = "isRegNumber";
354}
355def gprc : RegisterOperand<GPRC> {
356 let ParserMatchClass = PPCRegGPRCAsmOperand;
357}
358def PPCRegG8RCAsmOperand : AsmOperandClass {
359 let Name = "RegG8RC"; let PredicateMethod = "isRegNumber";
360}
361def g8rc : RegisterOperand<G8RC> {
362 let ParserMatchClass = PPCRegG8RCAsmOperand;
363}
364def PPCRegGPRCNoR0AsmOperand : AsmOperandClass {
365 let Name = "RegGPRCNoR0"; let PredicateMethod = "isRegNumber";
366}
367def gprc_nor0 : RegisterOperand<GPRC_NOR0> {
368 let ParserMatchClass = PPCRegGPRCNoR0AsmOperand;
369}
370def PPCRegG8RCNoX0AsmOperand : AsmOperandClass {
371 let Name = "RegG8RCNoX0"; let PredicateMethod = "isRegNumber";
372}
373def g8rc_nox0 : RegisterOperand<G8RC_NOX0> {
374 let ParserMatchClass = PPCRegG8RCNoX0AsmOperand;
375}
376def PPCRegF8RCAsmOperand : AsmOperandClass {
377 let Name = "RegF8RC"; let PredicateMethod = "isRegNumber";
378}
379def f8rc : RegisterOperand<F8RC> {
380 let ParserMatchClass = PPCRegF8RCAsmOperand;
381}
382def PPCRegF4RCAsmOperand : AsmOperandClass {
383 let Name = "RegF4RC"; let PredicateMethod = "isRegNumber";
384}
385def f4rc : RegisterOperand<F4RC> {
386 let ParserMatchClass = PPCRegF4RCAsmOperand;
387}
388def PPCRegVRRCAsmOperand : AsmOperandClass {
389 let Name = "RegVRRC"; let PredicateMethod = "isRegNumber";
390}
391def vrrc : RegisterOperand<VRRC> {
392 let ParserMatchClass = PPCRegVRRCAsmOperand;
393}
394def PPCRegCRBITRCAsmOperand : AsmOperandClass {
Ulrich Weigandb86cb7d2013-07-04 14:24:00 +0000395 let Name = "RegCRBITRC"; let PredicateMethod = "isCRBitNumber";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000396}
397def crbitrc : RegisterOperand<CRBITRC> {
398 let ParserMatchClass = PPCRegCRBITRCAsmOperand;
399}
400def PPCRegCRRCAsmOperand : AsmOperandClass {
401 let Name = "RegCRRC"; let PredicateMethod = "isCCRegNumber";
402}
403def crrc : RegisterOperand<CRRC> {
404 let ParserMatchClass = PPCRegCRRCAsmOperand;
405}
406
407def PPCS5ImmAsmOperand : AsmOperandClass {
408 let Name = "S5Imm"; let PredicateMethod = "isS5Imm";
409 let RenderMethod = "addImmOperands";
410}
Chris Lattner2771e2c2006-03-25 06:12:06 +0000411def s5imm : Operand<i32> {
412 let PrintMethod = "printS5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000413 let ParserMatchClass = PPCS5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000414 let DecoderMethod = "decodeSImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000415}
416def PPCU5ImmAsmOperand : AsmOperandClass {
417 let Name = "U5Imm"; let PredicateMethod = "isU5Imm";
418 let RenderMethod = "addImmOperands";
Chris Lattner2771e2c2006-03-25 06:12:06 +0000419}
Chris Lattnerf006d152005-09-14 20:53:05 +0000420def u5imm : Operand<i32> {
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000421 let PrintMethod = "printU5ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000422 let ParserMatchClass = PPCU5ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000423 let DecoderMethod = "decodeUImmOperand<5>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000424}
425def PPCU6ImmAsmOperand : AsmOperandClass {
426 let Name = "U6Imm"; let PredicateMethod = "isU6Imm";
427 let RenderMethod = "addImmOperands";
Nate Begeman3ad3ad42004-08-21 05:56:39 +0000428}
Chris Lattnerf006d152005-09-14 20:53:05 +0000429def u6imm : Operand<i32> {
Nate Begeman143cf942004-08-30 02:28:06 +0000430 let PrintMethod = "printU6ImmOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000431 let ParserMatchClass = PPCU6ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000432 let DecoderMethod = "decodeUImmOperand<6>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000433}
434def PPCS16ImmAsmOperand : AsmOperandClass {
435 let Name = "S16Imm"; let PredicateMethod = "isS16Imm";
436 let RenderMethod = "addImmOperands";
Nate Begeman143cf942004-08-30 02:28:06 +0000437}
Chris Lattnerf006d152005-09-14 20:53:05 +0000438def s16imm : Operand<i32> {
Nate Begeman4bfceb12004-09-04 05:00:00 +0000439 let PrintMethod = "printS16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000440 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000441 let ParserMatchClass = PPCS16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000442 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000443}
444def PPCU16ImmAsmOperand : AsmOperandClass {
445 let Name = "U16Imm"; let PredicateMethod = "isU16Imm";
446 let RenderMethod = "addImmOperands";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000447}
Chris Lattnerf006d152005-09-14 20:53:05 +0000448def u16imm : Operand<i32> {
Chris Lattner8a796852004-08-15 05:20:16 +0000449 let PrintMethod = "printU16ImmOperand";
Ulrich Weigandfd3ad692013-06-26 13:49:15 +0000450 let EncoderMethod = "getImm16Encoding";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000451 let ParserMatchClass = PPCU16ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000452 let DecoderMethod = "decodeUImmOperand<16>";
Chris Lattner8a796852004-08-15 05:20:16 +0000453}
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000454def PPCS17ImmAsmOperand : AsmOperandClass {
455 let Name = "S17Imm"; let PredicateMethod = "isS17Imm";
456 let RenderMethod = "addImmOperands";
457}
458def s17imm : Operand<i32> {
459 // This operand type is used for addis/lis to allow the assembler parser
460 // to accept immediates in the range -65536..65535 for compatibility with
461 // the GNU assembler. The operand is treated as 16-bit otherwise.
462 let PrintMethod = "printS16ImmOperand";
463 let EncoderMethod = "getImm16Encoding";
464 let ParserMatchClass = PPCS17ImmAsmOperand;
Hal Finkel23453472013-12-19 16:13:01 +0000465 let DecoderMethod = "decodeSImmOperand<16>";
Ulrich Weigand5a02a022013-06-26 13:49:53 +0000466}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000467def PPCDirectBrAsmOperand : AsmOperandClass {
468 let Name = "DirectBr"; let PredicateMethod = "isDirectBr";
469 let RenderMethod = "addBranchTargetOperands";
470}
Chris Lattner0e3461e2010-11-15 06:09:35 +0000471def directbrtarget : Operand<OtherVT> {
Nate Begeman61738782004-09-02 08:13:00 +0000472 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000473 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000474 let ParserMatchClass = PPCDirectBrAsmOperand;
475}
476def absdirectbrtarget : Operand<OtherVT> {
477 let PrintMethod = "printAbsBranchOperand";
478 let EncoderMethod = "getAbsDirectBrEncoding";
479 let ParserMatchClass = PPCDirectBrAsmOperand;
480}
481def PPCCondBrAsmOperand : AsmOperandClass {
482 let Name = "CondBr"; let PredicateMethod = "isCondBr";
483 let RenderMethod = "addBranchTargetOperands";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000484}
485def condbrtarget : Operand<OtherVT> {
Chris Lattnercfedba72010-11-16 01:45:05 +0000486 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000487 let EncoderMethod = "getCondBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000488 let ParserMatchClass = PPCCondBrAsmOperand;
489}
490def abscondbrtarget : Operand<OtherVT> {
491 let PrintMethod = "printAbsBranchOperand";
492 let EncoderMethod = "getAbsCondBrEncoding";
493 let ParserMatchClass = PPCCondBrAsmOperand;
Nate Begeman61738782004-09-02 08:13:00 +0000494}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000495def calltarget : Operand<iPTR> {
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000496 let PrintMethod = "printBranchOperand";
Chris Lattner0e3461e2010-11-15 06:09:35 +0000497 let EncoderMethod = "getDirectBrEncoding";
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000498 let ParserMatchClass = PPCDirectBrAsmOperand;
Chris Lattnerbd9efdb2005-11-17 19:16:08 +0000499}
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000500def abscalltarget : Operand<iPTR> {
501 let PrintMethod = "printAbsBranchOperand";
502 let EncoderMethod = "getAbsDirectBrEncoding";
503 let ParserMatchClass = PPCDirectBrAsmOperand;
Nate Begemana171f6b2005-11-16 00:48:01 +0000504}
Ulrich Weigand640192d2013-05-03 19:49:39 +0000505def PPCCRBitMaskOperand : AsmOperandClass {
506 let Name = "CRBitMask"; let PredicateMethod = "isCRBitMask";
Nate Begeman4bfceb12004-09-04 05:00:00 +0000507}
Nate Begeman8465fe82005-07-20 22:42:00 +0000508def crbitm: Operand<i8> {
509 let PrintMethod = "printcrbitm";
Chris Lattnerd6a07cc2010-11-15 05:19:25 +0000510 let EncoderMethod = "get_crbitm_encoding";
Hal Finkel23453472013-12-19 16:13:01 +0000511 let DecoderMethod = "decodeCRBitMOperand";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000512 let ParserMatchClass = PPCCRBitMaskOperand;
Nate Begeman8465fe82005-07-20 22:42:00 +0000513}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000514// Address operands
Hal Finkel638a9fa2013-03-19 18:51:05 +0000515// A version of ptr_rc which excludes R0 (or X0 in 64-bit mode).
Ulrich Weigand640192d2013-05-03 19:49:39 +0000516def PPCRegGxRCNoR0Operand : AsmOperandClass {
517 let Name = "RegGxRCNoR0"; let PredicateMethod = "isRegNumber";
518}
519def ptr_rc_nor0 : Operand<iPTR>, PointerLikeRegClass<1> {
520 let ParserMatchClass = PPCRegGxRCNoR0Operand;
521}
522// A version of ptr_rc usable with the asm parser.
523def PPCRegGxRCOperand : AsmOperandClass {
524 let Name = "RegGxRC"; let PredicateMethod = "isRegNumber";
525}
526def ptr_rc_idx : Operand<iPTR>, PointerLikeRegClass<0> {
527 let ParserMatchClass = PPCRegGxRCOperand;
528}
Hal Finkel638a9fa2013-03-19 18:51:05 +0000529
Ulrich Weigand640192d2013-05-03 19:49:39 +0000530def PPCDispRIOperand : AsmOperandClass {
531 let Name = "DispRI"; let PredicateMethod = "isS16Imm";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000532 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000533}
534def dispRI : Operand<iPTR> {
535 let ParserMatchClass = PPCDispRIOperand;
536}
537def PPCDispRIXOperand : AsmOperandClass {
538 let Name = "DispRIX"; let PredicateMethod = "isS16ImmX4";
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000539 let RenderMethod = "addImmOperands";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000540}
541def dispRIX : Operand<iPTR> {
542 let ParserMatchClass = PPCDispRIXOperand;
543}
Ulrich Weigand4a083882013-03-26 10:55:45 +0000544
Chris Lattnera5190ae2006-06-16 21:01:35 +0000545def memri : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000546 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000547 let MIOperandInfo = (ops dispRI:$imm, ptr_rc_nor0:$reg);
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000548 let EncoderMethod = "getMemRIEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000549 let DecoderMethod = "decodeMemRIOperands";
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000550}
Chris Lattnera5190ae2006-06-16 21:01:35 +0000551def memrr : Operand<iPTR> {
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000552 let PrintMethod = "printMemRegReg";
Ulrich Weigand640192d2013-05-03 19:49:39 +0000553 let MIOperandInfo = (ops ptr_rc_nor0:$ptrreg, ptr_rc_idx:$offreg);
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000554}
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000555def memrix : Operand<iPTR> { // memri where the imm is 4-aligned.
556 let PrintMethod = "printMemRegImm";
Ulrich Weigand4a083882013-03-26 10:55:45 +0000557 let MIOperandInfo = (ops dispRIX:$imm, ptr_rc_nor0:$reg);
Chris Lattner8f4444d2010-11-15 08:02:41 +0000558 let EncoderMethod = "getMemRIXEncoding";
Hal Finkel23453472013-12-19 16:13:01 +0000559 let DecoderMethod = "decodeMemRIXOperands";
Chris Lattner4a66d692006-03-22 05:30:33 +0000560}
Nate Begeman8e6a8af2005-12-19 23:25:09 +0000561
Hal Finkel756810f2013-03-21 21:37:52 +0000562// A single-register address. This is used with the SjLj
563// pseudo-instructions.
564def memr : Operand<iPTR> {
565 let MIOperandInfo = (ops ptr_rc:$ptrreg);
566}
567
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000568// PowerPC Predicate operand.
569def pred : Operand<OtherVT> {
Chris Lattner6be72602006-11-04 05:27:39 +0000570 let PrintMethod = "printPredicateOperand";
Ulrich Weigand136ac222013-04-26 16:53:15 +0000571 let MIOperandInfo = (ops i32imm:$bibo, crrc:$reg);
Chris Lattner6be72602006-11-04 05:27:39 +0000572}
Chris Lattnerc8a68d02006-11-03 23:53:25 +0000573
Chris Lattner268d3582006-01-12 02:05:36 +0000574// Define PowerPC specific addressing mode.
Evan Cheng577ef762006-10-11 21:03:53 +0000575def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
576def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
577def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
Ulrich Weigand9d980cb2013-05-16 17:58:02 +0000578def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmX4", [], []>; // "std"
Chris Lattner8a796852004-08-15 05:20:16 +0000579
Hal Finkel756810f2013-03-21 21:37:52 +0000580// The address in a single register. This is used with the SjLj
581// pseudo-instructions.
582def addr : ComplexPattern<iPTR, 1, "SelectAddr",[], []>;
583
Chris Lattner6f5840c2006-11-16 00:41:37 +0000584/// This is just the offset part of iaddr, used for preinc.
585def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattner13969612006-11-15 02:43:19 +0000586
Evan Cheng3db275d2005-12-14 22:07:12 +0000587//===----------------------------------------------------------------------===//
588// PowerPC Instruction Predicate Definitions.
Evan Chengec271b12007-10-23 06:42:42 +0000589def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
590def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Hal Finkel6fa56972011-10-17 04:03:49 +0000591def IsBookE : Predicate<"PPCSubTarget.isBookE()">;
Chris Lattner44dbdbe2006-11-14 18:44:47 +0000592
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000593//===----------------------------------------------------------------------===//
Hal Finkel654d43b2013-04-12 02:18:09 +0000594// PowerPC Multiclass Definitions.
595
596multiclass XForm_6r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
597 string asmbase, string asmstr, InstrItinClass itin,
598 list<dag> pattern> {
599 let BaseName = asmbase in {
600 def NAME : XForm_6<opcode, xo, OOL, IOL,
601 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
602 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000603 let Defs = [CR0] in
604 def o : XForm_6<opcode, xo, OOL, IOL,
605 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
606 []>, isDOT, RecFormRel;
607 }
608}
609
610multiclass XForm_6rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
611 string asmbase, string asmstr, InstrItinClass itin,
612 list<dag> pattern> {
613 let BaseName = asmbase in {
614 let Defs = [CARRY] in
615 def NAME : XForm_6<opcode, xo, OOL, IOL,
616 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
617 pattern>, RecFormRel;
618 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000619 def o : XForm_6<opcode, xo, OOL, IOL,
620 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
621 []>, isDOT, RecFormRel;
622 }
623}
624
Hal Finkel1b58f332013-04-12 18:17:57 +0000625multiclass XForm_10rc<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
626 string asmbase, string asmstr, InstrItinClass itin,
627 list<dag> pattern> {
628 let BaseName = asmbase in {
629 let Defs = [CARRY] in
630 def NAME : XForm_10<opcode, xo, OOL, IOL,
631 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
632 pattern>, RecFormRel;
633 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000634 def o : XForm_10<opcode, xo, OOL, IOL,
635 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
636 []>, isDOT, RecFormRel;
637 }
638}
639
640multiclass XForm_11r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
641 string asmbase, string asmstr, InstrItinClass itin,
642 list<dag> pattern> {
643 let BaseName = asmbase in {
644 def NAME : XForm_11<opcode, xo, OOL, IOL,
645 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
646 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000647 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000648 def o : XForm_11<opcode, xo, OOL, IOL,
649 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
650 []>, isDOT, RecFormRel;
651 }
652}
653
654multiclass XOForm_1r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
655 string asmbase, string asmstr, InstrItinClass itin,
656 list<dag> pattern> {
657 let BaseName = asmbase in {
658 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
659 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
660 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000661 let Defs = [CR0] in
662 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
663 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
664 []>, isDOT, RecFormRel;
665 }
666}
667
668multiclass XOForm_1rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
669 string asmbase, string asmstr, InstrItinClass itin,
670 list<dag> pattern> {
671 let BaseName = asmbase in {
672 let Defs = [CARRY] in
673 def NAME : XOForm_1<opcode, xo, oe, OOL, IOL,
674 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
675 pattern>, RecFormRel;
676 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000677 def o : XOForm_1<opcode, xo, oe, OOL, IOL,
678 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
679 []>, isDOT, RecFormRel;
680 }
681}
682
683multiclass XOForm_3r<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
684 string asmbase, string asmstr, InstrItinClass itin,
685 list<dag> pattern> {
686 let BaseName = asmbase in {
687 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
688 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
689 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000690 let Defs = [CR0] in
691 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
692 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
693 []>, isDOT, RecFormRel;
694 }
695}
696
697multiclass XOForm_3rc<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL,
698 string asmbase, string asmstr, InstrItinClass itin,
699 list<dag> pattern> {
700 let BaseName = asmbase in {
701 let Defs = [CARRY] in
702 def NAME : XOForm_3<opcode, xo, oe, OOL, IOL,
703 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
704 pattern>, RecFormRel;
705 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000706 def o : XOForm_3<opcode, xo, oe, OOL, IOL,
707 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
708 []>, isDOT, RecFormRel;
709 }
710}
711
712multiclass MForm_2r<bits<6> opcode, dag OOL, dag IOL,
713 string asmbase, string asmstr, InstrItinClass itin,
714 list<dag> pattern> {
715 let BaseName = asmbase in {
716 def NAME : MForm_2<opcode, OOL, IOL,
717 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
718 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000719 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000720 def o : MForm_2<opcode, OOL, IOL,
721 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
722 []>, isDOT, RecFormRel;
723 }
724}
725
726multiclass MDForm_1r<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
727 string asmbase, string asmstr, InstrItinClass itin,
728 list<dag> pattern> {
729 let BaseName = asmbase in {
730 def NAME : MDForm_1<opcode, xo, OOL, IOL,
731 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
732 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000733 let Defs = [CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000734 def o : MDForm_1<opcode, xo, OOL, IOL,
735 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
736 []>, isDOT, RecFormRel;
737 }
738}
739
Ulrich Weigandfa451ba2013-04-26 15:39:12 +0000740multiclass MDSForm_1r<bits<6> opcode, bits<4> xo, dag OOL, dag IOL,
741 string asmbase, string asmstr, InstrItinClass itin,
742 list<dag> pattern> {
743 let BaseName = asmbase in {
744 def NAME : MDSForm_1<opcode, xo, OOL, IOL,
745 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
746 pattern>, RecFormRel;
747 let Defs = [CR0] in
748 def o : MDSForm_1<opcode, xo, OOL, IOL,
749 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
750 []>, isDOT, RecFormRel;
751 }
752}
753
Hal Finkel1b58f332013-04-12 18:17:57 +0000754multiclass XSForm_1rc<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
755 string asmbase, string asmstr, InstrItinClass itin,
756 list<dag> pattern> {
Hal Finkel654d43b2013-04-12 02:18:09 +0000757 let BaseName = asmbase in {
Hal Finkel1b58f332013-04-12 18:17:57 +0000758 let Defs = [CARRY] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000759 def NAME : XSForm_1<opcode, xo, OOL, IOL,
760 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
761 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000762 let Defs = [CARRY, CR0] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000763 def o : XSForm_1<opcode, xo, OOL, IOL,
764 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
765 []>, isDOT, RecFormRel;
766 }
767}
768
769multiclass XForm_26r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
770 string asmbase, string asmstr, InstrItinClass itin,
771 list<dag> pattern> {
772 let BaseName = asmbase in {
773 def NAME : XForm_26<opcode, xo, OOL, IOL,
774 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
775 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000776 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000777 def o : XForm_26<opcode, xo, OOL, IOL,
778 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000779 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000780 }
781}
782
Hal Finkeldbc78e12013-08-19 05:01:02 +0000783multiclass XForm_28r<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
784 string asmbase, string asmstr, InstrItinClass itin,
785 list<dag> pattern> {
786 let BaseName = asmbase in {
787 def NAME : XForm_28<opcode, xo, OOL, IOL,
788 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
789 pattern>, RecFormRel;
790 let Defs = [CR1] in
791 def o : XForm_28<opcode, xo, OOL, IOL,
792 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
793 []>, isDOT, RecFormRel;
794 }
795}
796
Hal Finkel654d43b2013-04-12 02:18:09 +0000797multiclass AForm_1r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
798 string asmbase, string asmstr, InstrItinClass itin,
799 list<dag> pattern> {
800 let BaseName = asmbase in {
801 def NAME : AForm_1<opcode, xo, OOL, IOL,
802 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
803 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000804 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000805 def o : AForm_1<opcode, xo, OOL, IOL,
806 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000807 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000808 }
809}
810
811multiclass AForm_2r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
812 string asmbase, string asmstr, InstrItinClass itin,
813 list<dag> pattern> {
814 let BaseName = asmbase in {
815 def NAME : AForm_2<opcode, xo, OOL, IOL,
816 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
817 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000818 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000819 def o : AForm_2<opcode, xo, OOL, IOL,
820 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000821 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000822 }
823}
824
825multiclass AForm_3r<bits<6> opcode, bits<5> xo, dag OOL, dag IOL,
826 string asmbase, string asmstr, InstrItinClass itin,
827 list<dag> pattern> {
828 let BaseName = asmbase in {
829 def NAME : AForm_3<opcode, xo, OOL, IOL,
830 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
831 pattern>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +0000832 let Defs = [CR1] in
Hal Finkel654d43b2013-04-12 02:18:09 +0000833 def o : AForm_3<opcode, xo, OOL, IOL,
834 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
Hal Finkel1b58f332013-04-12 18:17:57 +0000835 []>, isDOT, RecFormRel;
Hal Finkel654d43b2013-04-12 02:18:09 +0000836 }
837}
838
839//===----------------------------------------------------------------------===//
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000840// PowerPC Instruction Definitions.
841
Misha Brukmane05203f2004-06-21 16:55:25 +0000842// Pseudo-instructions:
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000843
Chris Lattner51348c52006-03-12 09:13:49 +0000844let hasCtrlDep = 1 in {
Evan Cheng3e18e502007-09-11 19:55:27 +0000845let Defs = [R1], Uses = [R1] in {
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000846def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt), "#ADJCALLSTACKDOWN $amt",
Chris Lattner27539552008-10-11 22:08:30 +0000847 [(callseq_start timm:$amt)]>;
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000848def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2), "#ADJCALLSTACKUP $amt1 $amt2",
Chris Lattner27539552008-10-11 22:08:30 +0000849 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng3e18e502007-09-11 19:55:27 +0000850}
Chris Lattner02e2c182006-03-13 21:52:10 +0000851
Ulrich Weigand136ac222013-04-26 16:53:15 +0000852def UPDATE_VRSAVE : Pseudo<(outs gprc:$rD), (ins gprc:$rS),
Chris Lattner02e2c182006-03-13 21:52:10 +0000853 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begeman6e6514c2004-10-07 22:30:03 +0000854}
Jim Laskey48850c12006-11-16 22:43:37 +0000855
Evan Cheng3e18e502007-09-11 19:55:27 +0000856let Defs = [R1], Uses = [R1] in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000857def DYNALLOC : Pseudo<(outs gprc:$result), (ins gprc:$negsize, memri:$fpsi), "#DYNALLOC",
Ulrich Weigandc8868102013-03-25 19:05:30 +0000858 [(set i32:$result,
859 (PPCdynalloc i32:$negsize, iaddr:$fpsi))]>;
Jim Laskey48850c12006-11-16 22:43:37 +0000860
Dan Gohman453d64c2009-10-29 18:10:34 +0000861// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
862// instruction selection into a branch sequence.
863let usesCustomInserter = 1, // Expanded after instruction selection.
Chris Lattner51348c52006-03-12 09:13:49 +0000864 PPC970_Single = 1 in {
Hal Finkel3fa362a2013-03-27 05:57:58 +0000865 // Note that SELECT_CC_I4 and SELECT_CC_I8 use the no-r0 register classes
866 // because either operand might become the first operand in an isel, and
867 // that operand cannot be r0.
Ulrich Weigand136ac222013-04-26 16:53:15 +0000868 def SELECT_CC_I4 : Pseudo<(outs gprc:$dst), (ins crrc:$cond,
869 gprc_nor0:$T, gprc_nor0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000870 i32imm:$BROPC), "#SELECT_CC_I4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000871 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000872 def SELECT_CC_I8 : Pseudo<(outs g8rc:$dst), (ins crrc:$cond,
873 g8rc_nox0:$T, g8rc_nox0:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000874 i32imm:$BROPC), "#SELECT_CC_I8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000875 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000876 def SELECT_CC_F4 : Pseudo<(outs f4rc:$dst), (ins crrc:$cond, f4rc:$T, f4rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000877 i32imm:$BROPC), "#SELECT_CC_F4",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000878 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000879 def SELECT_CC_F8 : Pseudo<(outs f8rc:$dst), (ins crrc:$cond, f8rc:$T, f8rc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000880 i32imm:$BROPC), "#SELECT_CC_F8",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000881 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +0000882 def SELECT_CC_VRRC: Pseudo<(outs vrrc:$dst), (ins crrc:$cond, vrrc:$T, vrrc:$F,
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000883 i32imm:$BROPC), "#SELECT_CC_VRRC",
Chris Lattner67f8cc52006-09-27 02:55:21 +0000884 []>;
Chris Lattner9b577f12005-08-26 21:23:58 +0000885}
886
Bill Wendling632ea652008-03-03 22:19:16 +0000887// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
888// scavenge a register for it.
Hal Finkelabbc2522011-12-07 06:33:57 +0000889let mayStore = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000890def SPILL_CR : Pseudo<(outs), (ins crrc:$cond, memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000891 "#SPILL_CR", []>;
Bill Wendling632ea652008-03-03 22:19:16 +0000892
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000893// RESTORE_CR - Indicate that we're restoring the CR register (previously
894// spilled), so we'll need to scavenge a register for it.
Hal Finkelabbc2522011-12-07 06:33:57 +0000895let mayLoad = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +0000896def RESTORE_CR : Pseudo<(outs crrc:$cond), (ins memri:$F),
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000897 "#RESTORE_CR", []>;
Hal Finkelbde7f8f2011-12-06 20:55:36 +0000898
Evan Chengac1591b2007-07-21 00:34:19 +0000899let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000900 let isReturn = 1, Uses = [LR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +0000901 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (outs), (ins), "blr", IIC_BrB,
Ulrich Weigand63aa8522013-03-26 10:53:27 +0000902 [(retflag)]>;
Hal Finkel500b0042013-04-10 06:42:34 +0000903 let isBranch = 1, isIndirectBranch = 1, Uses = [CTR] in {
Hal Finkel3e5a3602013-11-27 23:26:09 +0000904 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
905 []>;
Hal Finkel500b0042013-04-10 06:42:34 +0000906
Ulrich Weigandd0585d82013-04-17 17:19:05 +0000907 let isCodeGenOnly = 1 in
Hal Finkel500b0042013-04-10 06:42:34 +0000908 def BCCTR : XLForm_2_br<19, 528, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000909 "b${cond:cc}ctr${cond:pm} ${cond:reg}", IIC_BrB,
910 []>;
Hal Finkel500b0042013-04-10 06:42:34 +0000911 }
Chris Lattner0ec8fa02005-09-08 19:50:41 +0000912}
913
Chris Lattner915fd0d2005-02-15 20:26:49 +0000914let Defs = [LR] in
Will Schmidt4a67f2e2012-10-04 18:14:28 +0000915 def MovePCtoLR : Pseudo<(outs), (ins), "#MovePCtoLR", []>,
Chris Lattner51348c52006-03-12 09:13:49 +0000916 PPC970_Unit_BRU;
Misha Brukmane05203f2004-06-21 16:55:25 +0000917
Evan Chengac1591b2007-07-21 00:34:19 +0000918let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattnercf569172006-10-13 19:10:34 +0000919 let isBarrier = 1 in {
Chris Lattner0e3461e2010-11-15 06:09:35 +0000920 def B : IForm<18, 0, 0, (outs), (ins directbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000921 "b $dst", IIC_BrB,
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000922 [(br bb:$dst)]>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000923 def BA : IForm<18, 1, 0, (outs), (ins absdirectbrtarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000924 "ba $dst", IIC_BrB, []>;
Chris Lattnercf569172006-10-13 19:10:34 +0000925 }
Chris Lattner40565d72004-11-22 23:07:01 +0000926
Chris Lattnerbe9377a2006-11-17 22:37:34 +0000927 // BCC represents an arbitrary conditional branch on a predicate.
928 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
Will Schmidt314c6c42012-10-05 15:16:11 +0000929 // a two-value operand where a dag node expects two operands. :(
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000930 let isCodeGenOnly = 1 in {
Will Schmidt314c6c42012-10-05 15:16:11 +0000931 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000932 "b${cond:cc}${cond:pm} ${cond:reg}, $dst"
Ulrich Weigand136ac222013-04-26 16:53:15 +0000933 /*[(PPCcondbranch crrc:$crS, imm:$opc, bb:$dst)]*/>;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000934 def BCCA : BForm<16, 1, 0, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +0000935 "b${cond:cc}a${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000936
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000937 let isReturn = 1, Uses = [LR, RM] in
938 def BCLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000939 "b${cond:cc}lr${cond:pm} ${cond:reg}", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000940 }
Hal Finkel5711eca2013-04-09 22:58:37 +0000941
Ulrich Weigand86247b62013-06-24 16:52:04 +0000942 let isReturn = 1, Defs = [CTR], Uses = [CTR, LR, RM] in {
943 def BDZLR : XLForm_2_ext<19, 16, 18, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000944 "bdzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000945 def BDNZLR : XLForm_2_ext<19, 16, 16, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000946 "bdnzlr", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000947 def BDZLRp : XLForm_2_ext<19, 16, 27, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000948 "bdzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000949 def BDNZLRp: XLForm_2_ext<19, 16, 25, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000950 "bdnzlr+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000951 def BDZLRm : XLForm_2_ext<19, 16, 26, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000952 "bdzlr-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000953 def BDNZLRm: XLForm_2_ext<19, 16, 24, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000954 "bdnzlr-", IIC_BrB, []>;
Hal Finkelb5aa7e52013-04-08 16:24:03 +0000955 }
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000956
957 let Defs = [CTR], Uses = [CTR] in {
Ulrich Weigand01177182012-11-13 19:15:52 +0000958 def BDZ : BForm_1<16, 18, 0, 0, (outs), (ins condbrtarget:$dst),
959 "bdz $dst">;
960 def BDNZ : BForm_1<16, 16, 0, 0, (outs), (ins condbrtarget:$dst),
961 "bdnz $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000962 def BDZA : BForm_1<16, 18, 1, 0, (outs), (ins abscondbrtarget:$dst),
963 "bdza $dst">;
964 def BDNZA : BForm_1<16, 16, 1, 0, (outs), (ins abscondbrtarget:$dst),
965 "bdnza $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +0000966 def BDZp : BForm_1<16, 27, 0, 0, (outs), (ins condbrtarget:$dst),
967 "bdz+ $dst">;
968 def BDNZp: BForm_1<16, 25, 0, 0, (outs), (ins condbrtarget:$dst),
969 "bdnz+ $dst">;
970 def BDZAp : BForm_1<16, 27, 1, 0, (outs), (ins abscondbrtarget:$dst),
971 "bdza+ $dst">;
972 def BDNZAp: BForm_1<16, 25, 1, 0, (outs), (ins abscondbrtarget:$dst),
973 "bdnza+ $dst">;
974 def BDZm : BForm_1<16, 26, 0, 0, (outs), (ins condbrtarget:$dst),
975 "bdz- $dst">;
976 def BDNZm: BForm_1<16, 24, 0, 0, (outs), (ins condbrtarget:$dst),
977 "bdnz- $dst">;
978 def BDZAm : BForm_1<16, 26, 1, 0, (outs), (ins abscondbrtarget:$dst),
979 "bdza- $dst">;
980 def BDNZAm: BForm_1<16, 24, 1, 0, (outs), (ins abscondbrtarget:$dst),
981 "bdnza- $dst">;
Hal Finkel96c2d4d2012-06-08 15:38:21 +0000982 }
Misha Brukman767fa112004-06-28 18:23:35 +0000983}
984
Hal Finkele5680b32013-04-04 22:55:54 +0000985// The unconditional BCL used by the SjLj setjmp code.
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +0000986let isCall = 1, hasCtrlDep = 1, isCodeGenOnly = 1, PPC970_Unit = 7 in {
Hal Finkel756810f2013-03-21 21:37:52 +0000987 let Defs = [LR], Uses = [RM] in {
Hal Finkele5680b32013-04-04 22:55:54 +0000988 def BCLalways : BForm_2<16, 20, 31, 0, 1, (outs), (ins condbrtarget:$dst),
989 "bcl 20, 31, $dst">;
Hal Finkel756810f2013-03-21 21:37:52 +0000990 }
991}
992
Roman Divackyef21be22012-03-06 16:41:49 +0000993let isCall = 1, PPC970_Unit = 7, Defs = [LR] in {
Misha Brukman0648a902004-06-30 22:00:45 +0000994 // Convenient aliases for call instructions
Dale Johannesen98aa9d32008-10-29 18:26:45 +0000995 let Uses = [RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +0000996 def BL : IForm<18, 0, 1, (outs), (ins calltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000997 "bl $func", IIC_BrB, []>; // See Pat patterns below.
Ulrich Weigandb6a30d12013-06-24 11:03:33 +0000998 def BLA : IForm<18, 1, 1, (outs), (ins abscalltarget:$func),
Hal Finkel3e5a3602013-11-27 23:26:09 +0000999 "bla $func", IIC_BrB, [(PPCcall (i32 imm:$func))]>;
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00001000
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001001 let isCodeGenOnly = 1 in {
1002 def BCCL : BForm<16, 0, 1, (outs), (ins pred:$cond, condbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001003 "b${cond:cc}l${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001004 def BCCLA : BForm<16, 1, 1, (outs), (ins pred:$cond, abscondbrtarget:$dst),
Ulrich Weigand86247b62013-06-24 16:52:04 +00001005 "b${cond:cc}la${cond:pm} ${cond:reg}, $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001006 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001007 }
1008 let Uses = [CTR, RM] in {
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001009 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001010 "bctrl", IIC_BrB, [(PPCbctrl)]>,
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00001011 Requires<[In32BitMode]>;
Ulrich Weigandd0585d82013-04-17 17:19:05 +00001012
1013 let isCodeGenOnly = 1 in
Hal Finkel500b0042013-04-10 06:42:34 +00001014 def BCCTRL : XLForm_2_br<19, 528, 1, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001015 "b${cond:cc}ctrl${cond:pm} ${cond:reg}", IIC_BrB,
1016 []>;
Dale Johannesene395d782008-10-23 20:41:28 +00001017 }
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001018 let Uses = [LR, RM] in {
1019 def BLRL : XLForm_2_ext<19, 16, 20, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001020 "blrl", IIC_BrB, []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001021
1022 let isCodeGenOnly = 1 in
1023 def BCLRL : XLForm_2_br<19, 16, 1, (outs), (ins pred:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001024 "b${cond:cc}lrl${cond:pm} ${cond:reg}", IIC_BrB,
1025 []>;
Ulrich Weigand1847bb82013-06-24 11:01:55 +00001026 }
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001027 let Defs = [CTR], Uses = [CTR, RM] in {
1028 def BDZL : BForm_1<16, 18, 0, 1, (outs), (ins condbrtarget:$dst),
1029 "bdzl $dst">;
1030 def BDNZL : BForm_1<16, 16, 0, 1, (outs), (ins condbrtarget:$dst),
1031 "bdnzl $dst">;
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001032 def BDZLA : BForm_1<16, 18, 1, 1, (outs), (ins abscondbrtarget:$dst),
1033 "bdzla $dst">;
1034 def BDNZLA : BForm_1<16, 16, 1, 1, (outs), (ins abscondbrtarget:$dst),
1035 "bdnzla $dst">;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001036 def BDZLp : BForm_1<16, 27, 0, 1, (outs), (ins condbrtarget:$dst),
1037 "bdzl+ $dst">;
1038 def BDNZLp: BForm_1<16, 25, 0, 1, (outs), (ins condbrtarget:$dst),
1039 "bdnzl+ $dst">;
1040 def BDZLAp : BForm_1<16, 27, 1, 1, (outs), (ins abscondbrtarget:$dst),
1041 "bdzla+ $dst">;
1042 def BDNZLAp: BForm_1<16, 25, 1, 1, (outs), (ins abscondbrtarget:$dst),
1043 "bdnzla+ $dst">;
1044 def BDZLm : BForm_1<16, 26, 0, 1, (outs), (ins condbrtarget:$dst),
1045 "bdzl- $dst">;
1046 def BDNZLm: BForm_1<16, 24, 0, 1, (outs), (ins condbrtarget:$dst),
1047 "bdnzl- $dst">;
1048 def BDZLAm : BForm_1<16, 26, 1, 1, (outs), (ins abscondbrtarget:$dst),
1049 "bdzla- $dst">;
1050 def BDNZLAm: BForm_1<16, 24, 1, 1, (outs), (ins abscondbrtarget:$dst),
1051 "bdnzla- $dst">;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001052 }
1053 let Defs = [CTR], Uses = [CTR, LR, RM] in {
1054 def BDZLRL : XLForm_2_ext<19, 16, 18, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001055 "bdzlrl", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001056 def BDNZLRL : XLForm_2_ext<19, 16, 16, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001057 "bdnzlrl", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001058 def BDZLRLp : XLForm_2_ext<19, 16, 27, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001059 "bdzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001060 def BDNZLRLp: XLForm_2_ext<19, 16, 25, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001061 "bdnzlrl+", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001062 def BDZLRLm : XLForm_2_ext<19, 16, 26, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001063 "bdzlrl-", IIC_BrB, []>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00001064 def BDNZLRLm: XLForm_2_ext<19, 16, 24, 0, 1, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001065 "bdnzlrl-", IIC_BrB, []>;
Ulrich Weigand5b9d5912013-06-24 11:02:38 +00001066 }
Chris Lattner43df5b32007-02-25 05:34:32 +00001067}
1068
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001069let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001070def TCRETURNdi :Pseudo< (outs),
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001071 (ins calltarget:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001072 "#TC_RETURNd $dst $offset",
1073 []>;
1074
1075
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001076let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001077def TCRETURNai :Pseudo<(outs), (ins abscalltarget:$func, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001078 "#TC_RETURNa $func $offset",
1079 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
1080
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001081let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1, Uses = [RM] in
Jakob Stoklund Olesened6c0402012-07-13 20:44:29 +00001082def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset),
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001083 "#TC_RETURNr $dst $offset",
1084 []>;
1085
1086
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001087let isCodeGenOnly = 1 in {
1088
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001089let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001090 isIndirectBranch = 1, isCall = 1, isReturn = 1, Uses = [CTR, RM] in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001091def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", IIC_BrB,
1092 []>, Requires<[In32BitMode]>;
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001093
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001094let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001095 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001096def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001097 "b $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001098 []>;
1099
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001100let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001101 isBarrier = 1, isCall = 1, isReturn = 1, Uses = [RM] in
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001102def TAILBA : IForm<18, 0, 0, (outs), (ins abscalltarget:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001103 "ba $dst", IIC_BrB,
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001104 []>;
1105
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00001106}
1107
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001108let hasSideEffects = 1, isBarrier = 1, usesCustomInserter = 1 in {
Hal Finkel40f76d52013-07-17 05:35:44 +00001109 let Defs = [CTR] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001110 def EH_SjLj_SetJmp32 : Pseudo<(outs gprc:$dst), (ins memr:$buf),
Hal Finkel756810f2013-03-21 21:37:52 +00001111 "#EH_SJLJ_SETJMP32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001112 [(set i32:$dst, (PPCeh_sjlj_setjmp addr:$buf))]>,
Hal Finkel756810f2013-03-21 21:37:52 +00001113 Requires<[In32BitMode]>;
1114 let isTerminator = 1 in
1115 def EH_SjLj_LongJmp32 : Pseudo<(outs), (ins memr:$buf),
1116 "#EH_SJLJ_LONGJMP32",
1117 [(PPCeh_sjlj_longjmp addr:$buf)]>,
1118 Requires<[In32BitMode]>;
1119}
1120
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001121let isBranch = 1, isTerminator = 1 in {
Hal Finkel756810f2013-03-21 21:37:52 +00001122 def EH_SjLj_Setup : Pseudo<(outs), (ins directbrtarget:$dst),
1123 "#EH_SjLj_Setup\t$dst", []>;
1124}
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00001125
Bill Schmidta87a7e22013-05-14 19:35:45 +00001126// System call.
1127let PPC970_Unit = 7 in {
1128 def SC : SCForm<17, 1, (outs), (ins i32imm:$lev),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001129 "sc $lev", IIC_BrB, [(PPCsc (i32 imm:$lev))]>;
Bill Schmidta87a7e22013-05-14 19:35:45 +00001130}
1131
Chris Lattnerc8587d42006-06-06 21:29:23 +00001132// DCB* instructions.
Hal Finkel3e5a3602013-11-27 23:26:09 +00001133def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst), "dcba $dst",
1134 IIC_LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001135 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001136def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst), "dcbf $dst",
1137 IIC_LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001138 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001139def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst), "dcbi $dst",
1140 IIC_LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001141 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001142def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst), "dcbst $dst",
1143 IIC_LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001144 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001145def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst), "dcbt $dst",
1146 IIC_LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001147 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001148def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst), "dcbtst $dst",
1149 IIC_LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001150 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001151def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst), "dcbz $dst",
1152 IIC_LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001153 PPC970_DGroup_Single;
Hal Finkel3e5a3602013-11-27 23:26:09 +00001154def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst), "dcbzl $dst",
1155 IIC_LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
Chris Lattnerd43e8a72006-10-24 01:08:42 +00001156 PPC970_DGroup_Single;
Chris Lattnere79a4512006-11-14 19:19:53 +00001157
Hal Finkel322e41a2012-04-01 20:08:17 +00001158def : Pat<(prefetch xoaddr:$dst, (i32 0), imm, (i32 1)),
1159 (DCBT xoaddr:$dst)>;
1160
Evan Cheng32e376f2008-07-12 02:23:19 +00001161// Atomic operations
Dan Gohman453d64c2009-10-29 18:10:34 +00001162let usesCustomInserter = 1 in {
Jakob Stoklund Olesen86e1a652011-04-04 17:07:09 +00001163 let Defs = [CR0] in {
Dale Johannesena32affb2008-08-28 17:53:09 +00001164 def ATOMIC_LOAD_ADD_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001165 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001166 [(set i32:$dst, (atomic_load_add_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001167 def ATOMIC_LOAD_SUB_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001168 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001169 [(set i32:$dst, (atomic_load_sub_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001170 def ATOMIC_LOAD_AND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001171 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001172 [(set i32:$dst, (atomic_load_and_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001173 def ATOMIC_LOAD_OR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001174 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001175 [(set i32:$dst, (atomic_load_or_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001176 def ATOMIC_LOAD_XOR_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001177 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "ATOMIC_LOAD_XOR_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001178 [(set i32:$dst, (atomic_load_xor_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001179 def ATOMIC_LOAD_NAND_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001180 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001181 [(set i32:$dst, (atomic_load_nand_8 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001182 def ATOMIC_LOAD_ADD_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001183 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001184 [(set i32:$dst, (atomic_load_add_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001185 def ATOMIC_LOAD_SUB_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001186 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001187 [(set i32:$dst, (atomic_load_sub_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001188 def ATOMIC_LOAD_AND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001189 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001190 [(set i32:$dst, (atomic_load_and_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001191 def ATOMIC_LOAD_OR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001192 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001193 [(set i32:$dst, (atomic_load_or_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001194 def ATOMIC_LOAD_XOR_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001195 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001196 [(set i32:$dst, (atomic_load_xor_16 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001197 def ATOMIC_LOAD_NAND_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001198 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001199 [(set i32:$dst, (atomic_load_nand_16 xoaddr:$ptr, i32:$incr))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001200 def ATOMIC_LOAD_ADD_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001201 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_ADD_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001202 [(set i32:$dst, (atomic_load_add_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001203 def ATOMIC_LOAD_SUB_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001204 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_SUB_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001205 [(set i32:$dst, (atomic_load_sub_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001206 def ATOMIC_LOAD_AND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001207 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_AND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001208 [(set i32:$dst, (atomic_load_and_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001209 def ATOMIC_LOAD_OR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001210 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_OR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001211 [(set i32:$dst, (atomic_load_or_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001212 def ATOMIC_LOAD_XOR_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001213 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_XOR_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001214 [(set i32:$dst, (atomic_load_xor_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001215 def ATOMIC_LOAD_NAND_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001216 (outs gprc:$dst), (ins memrr:$ptr, gprc:$incr), "#ATOMIC_LOAD_NAND_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001217 [(set i32:$dst, (atomic_load_nand_32 xoaddr:$ptr, i32:$incr))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001218
Dale Johannesena32affb2008-08-28 17:53:09 +00001219 def ATOMIC_CMP_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001220 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001221 [(set i32:$dst, (atomic_cmp_swap_8 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001222 def ATOMIC_CMP_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001223 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I16 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001224 [(set i32:$dst, (atomic_cmp_swap_16 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001225 def ATOMIC_CMP_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001226 (outs gprc:$dst), (ins memrr:$ptr, gprc:$old, gprc:$new), "#ATOMIC_CMP_SWAP_I32 $dst $ptr $old $new",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001227 [(set i32:$dst, (atomic_cmp_swap_32 xoaddr:$ptr, i32:$old, i32:$new))]>;
Dale Johannesend4eb0522008-08-25 22:34:37 +00001228
Dale Johannesena32affb2008-08-28 17:53:09 +00001229 def ATOMIC_SWAP_I8 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001230 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_i8",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001231 [(set i32:$dst, (atomic_swap_8 xoaddr:$ptr, i32:$new))]>;
Dale Johannesena32affb2008-08-28 17:53:09 +00001232 def ATOMIC_SWAP_I16 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001233 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I16",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001234 [(set i32:$dst, (atomic_swap_16 xoaddr:$ptr, i32:$new))]>;
Dale Johannesen765065c2008-08-25 21:09:52 +00001235 def ATOMIC_SWAP_I32 : Pseudo<
Ulrich Weigand136ac222013-04-26 16:53:15 +00001236 (outs gprc:$dst), (ins memrr:$ptr, gprc:$new), "#ATOMIC_SWAP_I32",
Ulrich Weigandc8868102013-03-25 19:05:30 +00001237 [(set i32:$dst, (atomic_swap_32 xoaddr:$ptr, i32:$new))]>;
Dale Johannesendec51702008-08-22 03:49:10 +00001238 }
Evan Cheng51096af2008-04-19 01:30:48 +00001239}
1240
Evan Cheng32e376f2008-07-12 02:23:19 +00001241// Instructions to support atomic operations
Ulrich Weigand136ac222013-04-26 16:53:15 +00001242def LWARX : XForm_1<31, 20, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001243 "lwarx $rD, $src", IIC_LdStLWARX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001244 [(set i32:$rD, (PPClarx xoaddr:$src))]>;
Evan Cheng32e376f2008-07-12 02:23:19 +00001245
1246let Defs = [CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001247def STWCX : XForm_1<31, 150, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001248 "stwcx. $rS, $dst", IIC_LdStSTWCX,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001249 [(PPCstcx i32:$rS, xoaddr:$dst)]>,
Evan Cheng32e376f2008-07-12 02:23:19 +00001250 isDOT;
1251
Dan Gohman30e3db22010-05-14 16:46:02 +00001252let isTerminator = 1, isBarrier = 1, hasCtrlDep = 1 in
Hal Finkel3e5a3602013-11-27 23:26:09 +00001253def TRAP : XForm_24<31, 4, (outs), (ins), "trap", IIC_LdStLoad, [(trap)]>;
Nate Begemanf69d13b2008-08-11 17:36:31 +00001254
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001255def TWI : DForm_base<3, (outs), (ins u5imm:$to, gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001256 "twi $to, $rA, $imm", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001257def TW : XForm_1<31, 4, (outs), (ins u5imm:$to, gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001258 "tw $to, $rA, $rB", IIC_IntTrapW, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001259def TDI : DForm_base<2, (outs), (ins u5imm:$to, g8rc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001260 "tdi $to, $rA, $imm", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001261def TD : XForm_1<31, 68, (outs), (ins u5imm:$to, g8rc:$rA, g8rc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001262 "td $to, $rA, $rB", IIC_IntTrapD, []>;
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00001263
Chris Lattnere79a4512006-11-14 19:19:53 +00001264//===----------------------------------------------------------------------===//
1265// PPC32 Load Instructions.
Nate Begeman143cf942004-08-30 02:28:06 +00001266//
Chris Lattnere79a4512006-11-14 19:19:53 +00001267
Chris Lattner13969612006-11-15 02:43:19 +00001268// Unindexed (r+i) Loads.
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001269let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001270def LBZ : DForm_1<34, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001271 "lbz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001272 [(set i32:$rD, (zextloadi8 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001273def LHA : DForm_1<42, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001274 "lha $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001275 [(set i32:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattner7579cfb2006-03-13 05:15:10 +00001276 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001277def LHZ : DForm_1<40, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001278 "lhz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001279 [(set i32:$rD, (zextloadi16 iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001280def LWZ : DForm_1<32, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001281 "lwz $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001282 [(set i32:$rD, (load iaddr:$src))]>;
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001283
Ulrich Weigand136ac222013-04-26 16:53:15 +00001284def LFS : DForm_1<48, (outs f4rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001285 "lfs $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001286 [(set f32:$rD, (load iaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001287def LFD : DForm_1<50, (outs f8rc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001288 "lfd $rD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001289 [(set f64:$rD, (load iaddr:$src))]>;
Chris Lattnerce645542006-11-10 02:08:47 +00001290
Chris Lattnerce645542006-11-10 02:08:47 +00001291
Chris Lattner13969612006-11-15 02:43:19 +00001292// Unindexed (r+i) Loads with Update (preinc).
Hal Finkel6efd45e2013-04-07 05:46:58 +00001293let mayLoad = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001294def LBZU : DForm_1<35, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001295 "lbzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001296 []>, RegConstraint<"$addr.reg = $ea_result">,
1297 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001298
Ulrich Weigand136ac222013-04-26 16:53:15 +00001299def LHAU : DForm_1<43, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001300 "lhau $rD, $addr", IIC_LdStLHAU,
Chris Lattner57711562006-11-15 23:24:18 +00001301 []>, RegConstraint<"$addr.reg = $ea_result">,
1302 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001303
Ulrich Weigand136ac222013-04-26 16:53:15 +00001304def LHZU : DForm_1<41, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001305 "lhzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001306 []>, RegConstraint<"$addr.reg = $ea_result">,
1307 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001308
Ulrich Weigand136ac222013-04-26 16:53:15 +00001309def LWZU : DForm_1<33, (outs gprc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001310 "lwzu $rD, $addr", IIC_LdStLoadUpd,
Chris Lattner57711562006-11-15 23:24:18 +00001311 []>, RegConstraint<"$addr.reg = $ea_result">,
1312 NoEncode<"$ea_result">;
Chris Lattnerce645542006-11-10 02:08:47 +00001313
Ulrich Weigand136ac222013-04-26 16:53:15 +00001314def LFSU : DForm_1<49, (outs f4rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001315 "lfsu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001316 []>, RegConstraint<"$addr.reg = $ea_result">,
1317 NoEncode<"$ea_result">;
1318
Ulrich Weigand136ac222013-04-26 16:53:15 +00001319def LFDU : DForm_1<51, (outs f8rc:$rD, ptr_rc_nor0:$ea_result), (ins memri:$addr),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001320 "lfdu $rD, $addr", IIC_LdStLFDU,
Chris Lattner57711562006-11-15 23:24:18 +00001321 []>, RegConstraint<"$addr.reg = $ea_result">,
1322 NoEncode<"$ea_result">;
Hal Finkelca542be2012-06-20 15:43:03 +00001323
1324
1325// Indexed (r+r) Loads with Update (preinc).
Ulrich Weigand136ac222013-04-26 16:53:15 +00001326def LBZUX : XForm_1<31, 119, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001327 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001328 "lbzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001329 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001330 NoEncode<"$ea_result">;
1331
Ulrich Weigand136ac222013-04-26 16:53:15 +00001332def LHAUX : XForm_1<31, 375, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001333 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001334 "lhaux $rD, $addr", IIC_LdStLHAUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001335 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001336 NoEncode<"$ea_result">;
1337
Ulrich Weigand136ac222013-04-26 16:53:15 +00001338def LHZUX : XForm_1<31, 311, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001339 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001340 "lhzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001341 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001342 NoEncode<"$ea_result">;
1343
Ulrich Weigand136ac222013-04-26 16:53:15 +00001344def LWZUX : XForm_1<31, 55, (outs gprc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001345 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001346 "lwzux $rD, $addr", IIC_LdStLoadUpdX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001347 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001348 NoEncode<"$ea_result">;
1349
Ulrich Weigand136ac222013-04-26 16:53:15 +00001350def LFSUX : XForm_1<31, 567, (outs f4rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001351 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001352 "lfsux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001353 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001354 NoEncode<"$ea_result">;
1355
Ulrich Weigand136ac222013-04-26 16:53:15 +00001356def LFDUX : XForm_1<31, 631, (outs f8rc:$rD, ptr_rc_nor0:$ea_result),
Hal Finkelca542be2012-06-20 15:43:03 +00001357 (ins memrr:$addr),
Hal Finkel46402a42013-11-30 20:41:13 +00001358 "lfdux $rD, $addr", IIC_LdStLFDUX,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001359 []>, RegConstraint<"$addr.ptrreg = $ea_result">,
Hal Finkelca542be2012-06-20 15:43:03 +00001360 NoEncode<"$ea_result">;
Nate Begeman6e6514c2004-10-07 22:30:03 +00001361}
Dan Gohmanae3ba452008-12-03 02:30:17 +00001362}
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001363
Chris Lattner13969612006-11-15 02:43:19 +00001364// Indexed (r+r) Loads.
Chris Lattnere79a4512006-11-14 19:19:53 +00001365//
Dan Gohman69cc2cb2008-12-03 18:15:48 +00001366let canFoldAsLoad = 1, PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001367def LBZX : XForm_1<31, 87, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001368 "lbzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001369 [(set i32:$rD, (zextloadi8 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001370def LHAX : XForm_1<31, 343, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001371 "lhax $rD, $src", IIC_LdStLHA,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001372 [(set i32:$rD, (sextloadi16 xaddr:$src))]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001373 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001374def LHZX : XForm_1<31, 279, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001375 "lhzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001376 [(set i32:$rD, (zextloadi16 xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001377def LWZX : XForm_1<31, 23, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001378 "lwzx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001379 [(set i32:$rD, (load xaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001380
1381
Ulrich Weigand136ac222013-04-26 16:53:15 +00001382def LHBRX : XForm_1<31, 790, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001383 "lhbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001384 [(set i32:$rD, (PPClbrx xoaddr:$src, i16))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001385def LWBRX : XForm_1<31, 534, (outs gprc:$rD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001386 "lwbrx $rD, $src", IIC_LdStLoad,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001387 [(set i32:$rD, (PPClbrx xoaddr:$src, i32))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001388
Ulrich Weigand136ac222013-04-26 16:53:15 +00001389def LFSX : XForm_25<31, 535, (outs f4rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001390 "lfsx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001391 [(set f32:$frD, (load xaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001392def LFDX : XForm_25<31, 599, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001393 "lfdx $frD, $src", IIC_LdStLFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001394 [(set f64:$frD, (load xaddr:$src))]>;
Hal Finkelbeb296b2013-03-31 10:12:51 +00001395
Ulrich Weigand136ac222013-04-26 16:53:15 +00001396def LFIWAX : XForm_25<31, 855, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001397 "lfiwax $frD, $src", IIC_LdStLFD,
Hal Finkelbeb296b2013-03-31 10:12:51 +00001398 [(set f64:$frD, (PPClfiwax xoaddr:$src))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001399def LFIWZX : XForm_25<31, 887, (outs f8rc:$frD), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001400 "lfiwzx $frD, $src", IIC_LdStLFD,
Hal Finkelf6d45f22013-04-01 17:52:07 +00001401 [(set f64:$frD, (PPClfiwzx xoaddr:$src))]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001402}
1403
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001404// Load Multiple
1405def LMW : DForm_1<46, (outs gprc:$rD), (ins memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001406 "lmw $rD, $src", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001407
Chris Lattnere79a4512006-11-14 19:19:53 +00001408//===----------------------------------------------------------------------===//
1409// PPC32 Store Instructions.
1410//
1411
Chris Lattner13969612006-11-15 02:43:19 +00001412// Unindexed (r+i) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001413let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001414def STB : DForm_1<38, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001415 "stb $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001416 [(truncstorei8 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001417def STH : DForm_1<44, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001418 "sth $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001419 [(truncstorei16 i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001420def STW : DForm_1<36, (outs), (ins gprc:$rS, memri:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001421 "stw $rS, $src", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001422 [(store i32:$rS, iaddr:$src)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001423def STFS : DForm_1<52, (outs), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001424 "stfs $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001425 [(store f32:$rS, iaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001426def STFD : DForm_1<54, (outs), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001427 "stfd $rS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001428 [(store f64:$rS, iaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001429}
1430
Chris Lattner13969612006-11-15 02:43:19 +00001431// Unindexed (r+i) Stores with Update (preinc).
Ulrich Weigandd8501672013-03-19 19:52:04 +00001432let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001433def STBU : DForm_1<39, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001434 "stbu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001435 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001436def STHU : DForm_1<45, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001437 "sthu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001438 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001439def STWU : DForm_1<37, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001440 "stwu $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001441 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001442def STFSU : DForm_1<53, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001443 "stfsu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001444 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001445def STFDU : DForm_1<55, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001446 "stfdu $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001447 RegConstraint<"$dst.reg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattner13969612006-11-15 02:43:19 +00001448}
1449
Ulrich Weigandd8501672013-03-19 19:52:04 +00001450// Patterns to match the pre-inc stores. We can't put the patterns on
1451// the instruction definitions directly as ISel wants the address base
1452// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001453def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1454 (STBU $rS, iaddroff:$ptroff, $ptrreg)>;
1455def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1456 (STHU $rS, iaddroff:$ptroff, $ptrreg)>;
1457def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1458 (STWU $rS, iaddroff:$ptroff, $ptrreg)>;
1459def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1460 (STFSU $rS, iaddroff:$ptroff, $ptrreg)>;
1461def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iaddroff:$ptroff),
1462 (STFDU $rS, iaddroff:$ptroff, $ptrreg)>;
Chris Lattner13969612006-11-15 02:43:19 +00001463
Chris Lattnere79a4512006-11-14 19:19:53 +00001464// Indexed (r+r) Stores.
Chris Lattnere20f3802008-01-06 05:53:26 +00001465let PPC970_Unit = 2 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001466def STBX : XForm_8<31, 215, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001467 "stbx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001468 [(truncstorei8 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001469 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001470def STHX : XForm_8<31, 407, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001471 "sthx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001472 [(truncstorei16 i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001473 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001474def STWX : XForm_8<31, 151, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001475 "stwx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001476 [(store i32:$rS, xaddr:$dst)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001477 PPC970_DGroup_Cracked;
Hal Finkel1cc27e42012-06-19 02:34:32 +00001478
Ulrich Weigand136ac222013-04-26 16:53:15 +00001479def STHBRX: XForm_8<31, 918, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001480 "sthbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001481 [(PPCstbrx i32:$rS, xoaddr:$dst, i16)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001482 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001483def STWBRX: XForm_8<31, 662, (outs), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001484 "stwbrx $rS, $dst", IIC_LdStStore,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001485 [(PPCstbrx i32:$rS, xoaddr:$dst, i32)]>,
Chris Lattnere79a4512006-11-14 19:19:53 +00001486 PPC970_DGroup_Cracked;
1487
Ulrich Weigand136ac222013-04-26 16:53:15 +00001488def STFIWX: XForm_28<31, 983, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001489 "stfiwx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001490 [(PPCstfiwx f64:$frS, xoaddr:$dst)]>;
Chris Lattnera348f552008-01-06 06:44:58 +00001491
Ulrich Weigand136ac222013-04-26 16:53:15 +00001492def STFSX : XForm_28<31, 663, (outs), (ins f4rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001493 "stfsx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001494 [(store f32:$frS, xaddr:$dst)]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001495def STFDX : XForm_28<31, 727, (outs), (ins f8rc:$frS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001496 "stfdx $frS, $dst", IIC_LdStSTFD,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001497 [(store f64:$frS, xaddr:$dst)]>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001498}
1499
Ulrich Weigandd8501672013-03-19 19:52:04 +00001500// Indexed (r+r) Stores with Update (preinc).
1501let PPC970_Unit = 2, mayStore = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001502def STBUX : XForm_8<31, 247, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001503 "stbux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001504 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001505 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001506def STHUX : XForm_8<31, 439, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001507 "sthux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001508 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001509 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001510def STWUX : XForm_8<31, 183, (outs ptr_rc_nor0:$ea_res), (ins gprc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001511 "stwux $rS, $dst", IIC_LdStStoreUpd, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001512 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001513 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001514def STFSUX: XForm_8<31, 695, (outs ptr_rc_nor0:$ea_res), (ins f4rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001515 "stfsux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001516 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001517 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001518def STFDUX: XForm_8<31, 759, (outs ptr_rc_nor0:$ea_res), (ins f8rc:$rS, memrr:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001519 "stfdux $rS, $dst", IIC_LdStSTFDU, []>,
Ulrich Weigand1df06d82013-03-22 14:59:13 +00001520 RegConstraint<"$dst.ptrreg = $ea_res">, NoEncode<"$ea_res">,
Ulrich Weigandd8501672013-03-19 19:52:04 +00001521 PPC970_DGroup_Cracked;
1522}
1523
1524// Patterns to match the pre-inc stores. We can't put the patterns on
1525// the instruction definitions directly as ISel wants the address base
1526// and offset to be separate operands, not a single complex operand.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00001527def : Pat<(pre_truncsti8 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1528 (STBUX $rS, $ptrreg, $ptroff)>;
1529def : Pat<(pre_truncsti16 i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1530 (STHUX $rS, $ptrreg, $ptroff)>;
1531def : Pat<(pre_store i32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1532 (STWUX $rS, $ptrreg, $ptroff)>;
1533def : Pat<(pre_store f32:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1534 (STFSUX $rS, $ptrreg, $ptroff)>;
1535def : Pat<(pre_store f64:$rS, iPTR:$ptrreg, iPTR:$ptroff),
1536 (STFDUX $rS, $ptrreg, $ptroff)>;
Ulrich Weigandd8501672013-03-19 19:52:04 +00001537
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001538// Store Multiple
1539def STMW : DForm_1<47, (outs), (ins gprc:$rS, memri:$dst),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001540 "stmw $rS, $dst", IIC_LdStLMW, []>;
Ulrich Weigand2542b3b2013-07-03 18:29:47 +00001541
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001542def SYNC : XForm_24_sync<31, 598, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001543 "sync $L", IIC_LdStSync, []>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00001544def : Pat<(int_ppc_sync), (SYNC 0)>;
Chris Lattnere79a4512006-11-14 19:19:53 +00001545
1546//===----------------------------------------------------------------------===//
1547// PPC32 Arithmetic Instructions.
1548//
Chris Lattner6a5a4f82006-11-08 02:13:12 +00001549
Chris Lattner51348c52006-03-12 09:13:49 +00001550let PPC970_Unit = 1 in { // FXU Operations.
Ulrich Weigand99485462013-05-23 22:48:06 +00001551def ADDI : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001552 "addi $rD, $rA, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001553 [(set i32:$rD, (add i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001554let BaseName = "addic" in {
1555let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001556def ADDIC : DForm_2<12, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001557 "addic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001558 [(set i32:$rD, (addc i32:$rA, imm32SExt16:$imm))]>,
Hal Finkel654d43b2013-04-12 02:18:09 +00001559 RecFormRel, PPC970_DGroup_Cracked;
Hal Finkel1b58f332013-04-12 18:17:57 +00001560let Defs = [CARRY, CR0] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001561def ADDICo : DForm_2<13, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001562 "addic. $rD, $rA, $imm", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001563 []>, isDOT, RecFormRel;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001564}
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001565def ADDIS : DForm_2<15, (outs gprc:$rD), (ins gprc_nor0:$rA, s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001566 "addis $rD, $rA, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001567 [(set i32:$rD, (add i32:$rA, imm16ShiftedSExt:$imm))]>;
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001568let isCodeGenOnly = 1 in
Ulrich Weigand99485462013-05-23 22:48:06 +00001569def LA : DForm_2<14, (outs gprc:$rD), (ins gprc_nor0:$rA, s16imm:$sym),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001570 "la $rD, $sym($rA)", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001571 [(set i32:$rD, (add i32:$rA,
Chris Lattner4b11fa22005-11-17 17:52:01 +00001572 (PPClo tglobaladdr:$sym, 0)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001573def MULLI : DForm_2< 7, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001574 "mulli $rD, $rA, $imm", IIC_IntMulLI,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001575 [(set i32:$rD, (mul i32:$rA, imm32SExt16:$imm))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00001576let Defs = [CARRY] in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001577def SUBFIC : DForm_2< 8, (outs gprc:$rD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001578 "subfic $rD, $rA, $imm", IIC_IntGeneral,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001579 [(set i32:$rD, (subc imm32SExt16:$imm, i32:$rA))]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001580
Hal Finkel686f2ee2012-08-28 02:10:33 +00001581let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in {
Ulrich Weigand99485462013-05-23 22:48:06 +00001582 def LI : DForm_2_r0<14, (outs gprc:$rD), (ins s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001583 "li $rD, $imm", IIC_IntSimple,
Bill Schmidtf88571e2013-05-22 20:09:24 +00001584 [(set i32:$rD, imm32SExt16:$imm)]>;
Ulrich Weigand5a02a022013-06-26 13:49:53 +00001585 def LIS : DForm_2_r0<15, (outs gprc:$rD), (ins s17imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001586 "lis $rD, $imm", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001587 [(set i32:$rD, imm16ShiftedSExt:$imm)]>;
Bill Wendlingfb706bc2007-12-07 21:42:31 +00001588}
Chris Lattner51348c52006-03-12 09:13:49 +00001589}
Chris Lattnere79a4512006-11-14 19:19:53 +00001590
Chris Lattner51348c52006-03-12 09:13:49 +00001591let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel1b58f332013-04-12 18:17:57 +00001592let Defs = [CR0] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001593def ANDIo : DForm_4<28, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001594 "andi. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001595 [(set i32:$dst, (and i32:$src1, immZExt16:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001596 isDOT;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001597def ANDISo : DForm_4<29, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001598 "andis. $dst, $src1, $src2", IIC_IntGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001599 [(set i32:$dst, (and i32:$src1, imm16ShiftedZExt:$src2))]>,
Nate Begemanbc3ec1d2006-02-12 09:09:52 +00001600 isDOT;
Hal Finkel1b58f332013-04-12 18:17:57 +00001601}
Ulrich Weigand136ac222013-04-26 16:53:15 +00001602def ORI : DForm_4<24, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001603 "ori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001604 [(set i32:$dst, (or i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001605def ORIS : DForm_4<25, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001606 "oris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001607 [(set i32:$dst, (or i32:$src1, imm16ShiftedZExt:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001608def XORI : DForm_4<26, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001609 "xori $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001610 [(set i32:$dst, (xor i32:$src1, immZExt16:$src2))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001611def XORIS : DForm_4<27, (outs gprc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001612 "xoris $dst, $src1, $src2", IIC_IntSimple,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001613 [(set i32:$dst, (xor i32:$src1, imm16ShiftedZExt:$src2))]>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001614
Hal Finkel3e5a3602013-11-27 23:26:09 +00001615def NOP : DForm_4_zero<24, (outs), (ins), "nop", IIC_IntSimple,
Nate Begemanade6f9a2005-12-09 23:54:18 +00001616 []>;
Hal Finkelceb1f122013-12-12 00:19:11 +00001617let isCodeGenOnly = 1 in {
1618// The POWER6 and POWER7 have special group-terminating nops.
1619def NOP_GT_PWR6 : DForm_4_fixedreg_zero<24, 1, (outs), (ins),
1620 "ori 1, 1, 0", IIC_IntSimple, []>;
1621def NOP_GT_PWR7 : DForm_4_fixedreg_zero<24, 2, (outs), (ins),
1622 "ori 2, 2, 0", IIC_IntSimple, []>;
1623}
1624
Hal Finkel95e6ea62013-04-15 02:37:46 +00001625let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001626 def CMPWI : DForm_5_ext<11, (outs crrc:$crD), (ins gprc:$rA, s16imm:$imm),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001627 "cmpwi $crD, $rA, $imm", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001628 def CMPLWI : DForm_6_ext<10, (outs crrc:$dst), (ins gprc:$src1, u16imm:$src2),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001629 "cmplwi $dst, $src1, $src2", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001630}
Chris Lattner51348c52006-03-12 09:13:49 +00001631}
Nate Begeman4bfceb12004-09-04 05:00:00 +00001632
Hal Finkel654d43b2013-04-12 02:18:09 +00001633let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001634defm NAND : XForm_6r<31, 476, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001635 "nand", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001636 [(set i32:$rA, (not (and i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001637defm AND : XForm_6r<31, 28, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001638 "and", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001639 [(set i32:$rA, (and i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001640defm ANDC : XForm_6r<31, 60, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001641 "andc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001642 [(set i32:$rA, (and i32:$rS, (not i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001643defm OR : XForm_6r<31, 444, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001644 "or", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001645 [(set i32:$rA, (or i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001646defm NOR : XForm_6r<31, 124, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001647 "nor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001648 [(set i32:$rA, (not (or i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001649defm ORC : XForm_6r<31, 412, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001650 "orc", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001651 [(set i32:$rA, (or i32:$rS, (not i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001652defm EQV : XForm_6r<31, 284, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001653 "eqv", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001654 [(set i32:$rA, (not (xor i32:$rS, i32:$rB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001655defm XOR : XForm_6r<31, 316, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001656 "xor", "$rA, $rS, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001657 [(set i32:$rA, (xor i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001658defm SLW : XForm_6r<31, 24, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001659 "slw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001660 [(set i32:$rA, (PPCshl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001661defm SRW : XForm_6r<31, 536, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001662 "srw", "$rA, $rS, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001663 [(set i32:$rA, (PPCsrl i32:$rS, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001664defm SRAW : XForm_6rc<31, 792, (outs gprc:$rA), (ins gprc:$rS, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001665 "sraw", "$rA, $rS, $rB", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001666 [(set i32:$rA, (PPCsra i32:$rS, i32:$rB))]>;
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00001667}
Chris Lattnere79a4512006-11-14 19:19:53 +00001668
Chris Lattner51348c52006-03-12 09:13:49 +00001669let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel654d43b2013-04-12 02:18:09 +00001670let neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001671defm SRAWI : XForm_10rc<31, 824, (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001672 "srawi", "$rA, $rS, $SH", IIC_IntShift,
Hal Finkel1b58f332013-04-12 18:17:57 +00001673 [(set i32:$rA, (sra i32:$rS, (i32 imm:$SH)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001674defm CNTLZW : XForm_11r<31, 26, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001675 "cntlzw", "$rA, $rS", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001676 [(set i32:$rA, (ctlz i32:$rS))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001677defm EXTSB : XForm_11r<31, 954, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001678 "extsb", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001679 [(set i32:$rA, (sext_inreg i32:$rS, i8))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001680defm EXTSH : XForm_11r<31, 922, (outs gprc:$rA), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001681 "extsh", "$rA, $rS", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001682 [(set i32:$rA, (sext_inreg i32:$rS, i16))]>;
1683}
Hal Finkel95e6ea62013-04-15 02:37:46 +00001684let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001685 def CMPW : XForm_16_ext<31, 0, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001686 "cmpw $crD, $rA, $rB", IIC_IntCompare>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001687 def CMPLW : XForm_16_ext<31, 32, (outs crrc:$crD), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001688 "cmplw $crD, $rA, $rB", IIC_IntCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001689}
Chris Lattner51348c52006-03-12 09:13:49 +00001690}
1691let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng94b5a802007-07-19 01:14:50 +00001692//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001693// "fcmpo $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001694let isCompare = 1, neverHasSideEffects = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001695 def FCMPUS : XForm_17<63, 0, (outs crrc:$crD), (ins f4rc:$fA, f4rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001696 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001697 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001698 def FCMPUD : XForm_17<63, 0, (outs crrc:$crD), (ins f8rc:$fA, f8rc:$fB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001699 "fcmpu $crD, $fA, $fB", IIC_FPCompare>;
Hal Finkel95e6ea62013-04-15 02:37:46 +00001700}
Chris Lattnere79a4512006-11-14 19:19:53 +00001701
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001702let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00001703 let neverHasSideEffects = 1 in {
David Majnemer6ad26d32013-09-26 04:11:24 +00001704 defm FCTIW : XForm_26r<63, 14, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001705 "fctiw", "$frD, $frB", IIC_FPGeneral,
David Majnemer08249a32013-09-26 05:22:11 +00001706 []>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001707 defm FCTIWZ : XForm_26r<63, 15, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001708 "fctiwz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001709 [(set f64:$frD, (PPCfctiwz f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001710
Ulrich Weigand136ac222013-04-26 16:53:15 +00001711 defm FRSP : XForm_26r<63, 12, (outs f4rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001712 "frsp", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001713 [(set f32:$frD, (fround f64:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001714
Hal Finkelb4b99e52013-12-17 23:05:18 +00001715 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001716 defm FRIND : XForm_26r<63, 392, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001717 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001718 [(set f64:$frD, (frnd f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001719 defm FRINS : XForm_26r<63, 392, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001720 "frin", "$frD, $frB", IIC_FPGeneral,
Hal Finkel2b7b2f32013-08-08 04:31:34 +00001721 [(set f32:$frD, (frnd f32:$frB))]>;
Hal Finkelf8ac57e2013-03-29 19:41:55 +00001722 }
1723
Hal Finkel654d43b2013-04-12 02:18:09 +00001724 let neverHasSideEffects = 1 in {
Hal Finkelb4b99e52013-12-17 23:05:18 +00001725 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001726 defm FRIPD : XForm_26r<63, 456, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001727 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001728 [(set f64:$frD, (fceil f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001729 defm FRIPS : XForm_26r<63, 456, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001730 "frip", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001731 [(set f32:$frD, (fceil f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001732 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001733 defm FRIZD : XForm_26r<63, 424, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001734 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001735 [(set f64:$frD, (ftrunc f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001736 defm FRIZS : XForm_26r<63, 424, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001737 "friz", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001738 [(set f32:$frD, (ftrunc f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001739 let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001740 defm FRIMD : XForm_26r<63, 488, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001741 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001742 [(set f64:$frD, (ffloor f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001743 defm FRIMS : XForm_26r<63, 488, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001744 "frim", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001745 [(set f32:$frD, (ffloor f32:$frB))]>;
Hal Finkelc20a08d2013-03-29 08:57:48 +00001746
Ulrich Weigand136ac222013-04-26 16:53:15 +00001747 defm FSQRT : XForm_26r<63, 22, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001748 "fsqrt", "$frD, $frB", IIC_FPSqrtD,
Hal Finkel654d43b2013-04-12 02:18:09 +00001749 [(set f64:$frD, (fsqrt f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001750 defm FSQRTS : XForm_26r<59, 22, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel46402a42013-11-30 20:41:13 +00001751 "fsqrts", "$frD, $frB", IIC_FPSqrtS,
Hal Finkel654d43b2013-04-12 02:18:09 +00001752 [(set f32:$frD, (fsqrt f32:$frB))]>;
1753 }
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001754 }
Chris Lattner51348c52006-03-12 09:13:49 +00001755}
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001756
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00001757/// Note that FMR is defined as pseudo-ops on the PPC970 because they are
Chris Lattnerf5efddf2006-03-24 07:12:19 +00001758/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner51348c52006-03-12 09:13:49 +00001759/// that they will fill slots (which could cause the load of a LSU reject to
1760/// sneak into a d-group with a store).
Hal Finkel94072b92013-04-07 04:56:16 +00001761let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001762defm FMR : XForm_26r<63, 72, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001763 "fmr", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001764 []>, // (set f32:$frD, f32:$frB)
1765 PPC970_Unit_Pseudo;
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001766
Hal Finkel654d43b2013-04-12 02:18:09 +00001767let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Chris Lattnerd3eee1a2005-10-01 01:35:02 +00001768// These are artificially split into two different forms, for 4/8 byte FP.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001769defm FABSS : XForm_26r<63, 264, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001770 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001771 [(set f32:$frD, (fabs f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001772let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001773defm FABSD : XForm_26r<63, 264, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001774 "fabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001775 [(set f64:$frD, (fabs f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001776defm FNABSS : XForm_26r<63, 136, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001777 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001778 [(set f32:$frD, (fneg (fabs f32:$frB)))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001779let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001780defm FNABSD : XForm_26r<63, 136, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001781 "fnabs", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001782 [(set f64:$frD, (fneg (fabs f64:$frB)))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001783defm FNEGS : XForm_26r<63, 40, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001784 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001785 [(set f32:$frD, (fneg f32:$frB))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001786let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001787defm FNEGD : XForm_26r<63, 40, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001788 "fneg", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001789 [(set f64:$frD, (fneg f64:$frB))]>;
Hal Finkel2e103312013-04-03 04:01:11 +00001790
Hal Finkeldbc78e12013-08-19 05:01:02 +00001791defm FCPSGNS : XForm_28r<63, 8, (outs f4rc:$frD), (ins f4rc:$frA, f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001792 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001793 [(set f32:$frD, (fcopysign f32:$frB, f32:$frA))]>;
Hal Finkelb4b99e52013-12-17 23:05:18 +00001794let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkeldbc78e12013-08-19 05:01:02 +00001795defm FCPSGND : XForm_28r<63, 8, (outs f8rc:$frD), (ins f8rc:$frA, f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001796 "fcpsgn", "$frD, $frA, $frB", IIC_FPGeneral,
Hal Finkeldbc78e12013-08-19 05:01:02 +00001797 [(set f64:$frD, (fcopysign f64:$frB, f64:$frA))]>;
1798
Hal Finkel2e103312013-04-03 04:01:11 +00001799// Reciprocal estimates.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001800defm FRE : XForm_26r<63, 24, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001801 "fre", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001802 [(set f64:$frD, (PPCfre f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001803defm FRES : XForm_26r<59, 24, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001804 "fres", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001805 [(set f32:$frD, (PPCfre f32:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001806defm FRSQRTE : XForm_26r<63, 26, (outs f8rc:$frD), (ins f8rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001807 "frsqrte", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001808 [(set f64:$frD, (PPCfrsqrte f64:$frB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001809defm FRSQRTES : XForm_26r<59, 26, (outs f4rc:$frD), (ins f4rc:$frB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001810 "frsqrtes", "$frD, $frB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00001811 [(set f32:$frD, (PPCfrsqrte f32:$frB))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00001812}
Nate Begeman6cdbd222004-08-29 22:45:13 +00001813
Nate Begeman143cf942004-08-30 02:28:06 +00001814// XL-Form instructions. condition register logical ops.
1815//
Hal Finkel933e8f02013-04-07 05:16:57 +00001816let neverHasSideEffects = 1 in
Ulrich Weigand136ac222013-04-26 16:53:15 +00001817def MCRF : XLForm_3<19, 0, (outs crrc:$BF), (ins crrc:$BFA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001818 "mcrf $BF, $BFA", IIC_BrMCR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001819 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman143cf942004-08-30 02:28:06 +00001820
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001821def CRAND : XLForm_1<19, 257, (outs crbitrc:$CRD),
1822 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001823 "crand $CRD, $CRA, $CRB", IIC_BrCR, []>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001824
1825def CRNAND : XLForm_1<19, 225, (outs crbitrc:$CRD),
1826 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001827 "crnand $CRD, $CRA, $CRB", IIC_BrCR, []>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001828
1829def CROR : XLForm_1<19, 449, (outs crbitrc:$CRD),
1830 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001831 "cror $CRD, $CRA, $CRB", IIC_BrCR, []>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001832
1833def CRXOR : XLForm_1<19, 193, (outs crbitrc:$CRD),
1834 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001835 "crxor $CRD, $CRA, $CRB", IIC_BrCR, []>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001836
1837def CRNOR : XLForm_1<19, 33, (outs crbitrc:$CRD),
1838 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001839 "crnor $CRD, $CRA, $CRB", IIC_BrCR, []>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001840
Ulrich Weigand136ac222013-04-26 16:53:15 +00001841def CREQV : XLForm_1<19, 289, (outs crbitrc:$CRD),
1842 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001843 "creqv $CRD, $CRA, $CRB", IIC_BrCR, []>;
Chris Lattner43df5b32007-02-25 05:34:32 +00001844
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001845def CRANDC : XLForm_1<19, 129, (outs crbitrc:$CRD),
Ulrich Weigand136ac222013-04-26 16:53:15 +00001846 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001847 "crandc $CRD, $CRA, $CRB", IIC_BrCR, []>;
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00001848
1849def CRORC : XLForm_1<19, 417, (outs crbitrc:$CRD),
1850 (ins crbitrc:$CRA, crbitrc:$CRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001851 "crorc $CRD, $CRA, $CRB", IIC_BrCR, []>;
Nicolas Geoffrayb1de7a32008-03-10 14:12:10 +00001852
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001853let isCodeGenOnly = 1 in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001854def CRSET : XLForm_1_ext<19, 289, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001855 "creqv $dst, $dst, $dst", IIC_BrCR,
Chris Lattner43df5b32007-02-25 05:34:32 +00001856 []>;
1857
Ulrich Weigand136ac222013-04-26 16:53:15 +00001858def CRUNSET: XLForm_1_ext<19, 193, (outs crbitrc:$dst), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001859 "crxor $dst, $dst, $dst", IIC_BrCR,
Roman Divacky71038e72011-08-30 17:04:16 +00001860 []>;
1861
Hal Finkel5ab37802012-08-28 02:10:27 +00001862let Defs = [CR1EQ], CRD = 6 in {
1863def CR6SET : XLForm_1_ext<19, 289, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001864 "creqv 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00001865 [(PPCcr6set)]>;
1866
1867def CR6UNSET: XLForm_1_ext<19, 193, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001868 "crxor 6, 6, 6", IIC_BrCR,
Hal Finkel5ab37802012-08-28 02:10:27 +00001869 [(PPCcr6unset)]>;
1870}
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001871}
Hal Finkel5ab37802012-08-28 02:10:27 +00001872
Chris Lattner51348c52006-03-12 09:13:49 +00001873// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman143cf942004-08-30 02:28:06 +00001874//
Ulrich Weigandae9cf582013-07-03 12:32:41 +00001875
1876def MFSPR : XFXForm_1<31, 339, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001877 "mfspr $RT, $SPR", IIC_SprMFSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00001878def MTSPR : XFXForm_1<31, 467, (outs), (ins i32imm:$SPR, gprc:$RT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001879 "mtspr $SPR, $RT", IIC_SprMTSPR>;
Ulrich Weigandae9cf582013-07-03 12:32:41 +00001880
Ulrich Weigande840ee22013-07-08 15:20:38 +00001881def MFTB : XFXForm_1<31, 371, (outs gprc:$RT), (ins i32imm:$SPR),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001882 "mftb $RT, $SPR", IIC_SprMFTB>, Deprecated<DeprecatedMFTB>;
Ulrich Weigande840ee22013-07-08 15:20:38 +00001883
Dale Johannesene395d782008-10-23 20:41:28 +00001884let Uses = [CTR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001885def MFCTR : XFXForm_1_ext<31, 339, 9, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001886 "mfctr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001887 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00001888}
Ulrich Weigandc8868102013-03-25 19:05:30 +00001889let Defs = [CTR], Pattern = [(PPCmtctr i32:$rS)] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001890def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001891 "mtctr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00001892 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnereb755fc2006-05-17 19:00:46 +00001893}
Hal Finkel25c19922013-05-15 21:37:41 +00001894let hasSideEffects = 1, isCodeGenOnly = 1, Defs = [CTR] in {
1895let Pattern = [(int_ppc_mtctr i32:$rS)] in
Hal Finkel0859ef22013-05-20 16:08:37 +00001896def MTCTRloop : XFXForm_7_ext<31, 467, 9, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001897 "mtctr $rS", IIC_SprMTSPR>,
Hal Finkel0859ef22013-05-20 16:08:37 +00001898 PPC970_DGroup_First, PPC970_Unit_FXU;
Hal Finkel25c19922013-05-15 21:37:41 +00001899}
Chris Lattner02e2c182006-03-13 21:52:10 +00001900
Dale Johannesene395d782008-10-23 20:41:28 +00001901let Defs = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001902def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001903 "mtlr $rS", IIC_SprMTSPR>,
Chris Lattner02e2c182006-03-13 21:52:10 +00001904 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00001905}
1906let Uses = [LR] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001907def MFLR : XFXForm_1_ext<31, 339, 8, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001908 "mflr $rT", IIC_SprMFSPR>,
Chris Lattner51348c52006-03-12 09:13:49 +00001909 PPC970_DGroup_First, PPC970_Unit_FXU;
Dale Johannesene395d782008-10-23 20:41:28 +00001910}
Chris Lattner02e2c182006-03-13 21:52:10 +00001911
Hal Finkela1431df2013-03-21 19:03:21 +00001912let isCodeGenOnly = 1 in {
Ulrich Weigandae9cf582013-07-03 12:32:41 +00001913 // Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed
1914 // like a GPR on the PPC970. As such, copies in and out have the same
1915 // performance characteristics as an OR instruction.
1916 def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001917 "mtspr 256, $rS", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00001918 PPC970_DGroup_Single, PPC970_Unit_FXU;
1919 def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001920 "mfspr $rT, 256", IIC_IntGeneral>,
Ulrich Weigandae9cf582013-07-03 12:32:41 +00001921 PPC970_DGroup_First, PPC970_Unit_FXU;
1922
Hal Finkela1431df2013-03-21 19:03:21 +00001923 def MTVRSAVEv : XFXForm_7_ext<31, 467, 256,
Ulrich Weigand136ac222013-04-26 16:53:15 +00001924 (outs VRSAVERC:$reg), (ins gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001925 "mtspr 256, $rS", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00001926 PPC970_DGroup_Single, PPC970_Unit_FXU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001927 def MFVRSAVEv : XFXForm_1_ext<31, 339, 256, (outs gprc:$rT),
Hal Finkela1431df2013-03-21 19:03:21 +00001928 (ins VRSAVERC:$reg),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001929 "mfspr $rT, 256", IIC_IntGeneral>,
Hal Finkela1431df2013-03-21 19:03:21 +00001930 PPC970_DGroup_First, PPC970_Unit_FXU;
1931}
1932
1933// SPILL_VRSAVE - Indicate that we're dumping the VRSAVE register,
1934// so we'll need to scavenge a register for it.
1935let mayStore = 1 in
1936def SPILL_VRSAVE : Pseudo<(outs), (ins VRSAVERC:$vrsave, memri:$F),
1937 "#SPILL_VRSAVE", []>;
1938
1939// RESTORE_VRSAVE - Indicate that we're restoring the VRSAVE register (previously
1940// spilled), so we'll need to scavenge a register for it.
1941let mayLoad = 1 in
1942def RESTORE_VRSAVE : Pseudo<(outs VRSAVERC:$vrsave), (ins memri:$F),
1943 "#RESTORE_VRSAVE", []>;
1944
Hal Finkelb47a69a2013-04-07 14:33:13 +00001945let neverHasSideEffects = 1 in {
Ulrich Weigand49f487e2013-07-03 17:59:07 +00001946def MTOCRF: XFXForm_5a<31, 144, (outs crbitm:$FXM), (ins gprc:$ST),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001947 "mtocrf $FXM, $ST", IIC_BrMCRX>,
Ulrich Weigand49f487e2013-07-03 17:59:07 +00001948 PPC970_DGroup_First, PPC970_Unit_CRU;
1949
1950def MTCRF : XFXForm_5<31, 144, (outs), (ins i32imm:$FXM, gprc:$rS),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001951 "mtcrf $FXM, $rS", IIC_BrMCRX>,
Chris Lattner51348c52006-03-12 09:13:49 +00001952 PPC970_MicroCode, PPC970_Unit_CRU;
Dale Johannesend7d66382010-05-20 17:48:26 +00001953
Hal Finkel7fe6a532013-09-12 05:24:49 +00001954let hasExtraSrcRegAllocReq = 1 in // to enable post-ra anti-dep breaking.
Ulrich Weigand136ac222013-04-26 16:53:15 +00001955def MFOCRF: XFXForm_5a<31, 19, (outs gprc:$rT), (ins crbitm:$FXM),
Hal Finkel46402a42013-11-30 20:41:13 +00001956 "mfocrf $rT, $FXM", IIC_SprMFCRF>,
Chris Lattner51348c52006-03-12 09:13:49 +00001957 PPC970_DGroup_First, PPC970_Unit_CRU;
Hal Finkelb47a69a2013-04-07 14:33:13 +00001958
Ulrich Weigand136ac222013-04-26 16:53:15 +00001959def MFCR : XFXForm_3<31, 19, (outs gprc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001960 "mfcr $rT", IIC_SprMFCR>,
Hal Finkelb47a69a2013-04-07 14:33:13 +00001961 PPC970_MicroCode, PPC970_Unit_CRU;
Ulrich Weigandd5ebc622013-07-03 17:05:42 +00001962} // neverHasSideEffects = 1
Nate Begeman143cf942004-08-30 02:28:06 +00001963
Ulrich Weigand874fc622013-03-26 10:56:22 +00001964// Pseudo instruction to perform FADD in round-to-zero mode.
1965let usesCustomInserter = 1, Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001966 def FADDrtz: Pseudo<(outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB), "",
Ulrich Weigand874fc622013-03-26 10:56:22 +00001967 [(set f64:$FRT, (PPCfaddrtz f64:$FRA, f64:$FRB))]>;
1968}
Dale Johannesen666323e2007-10-10 01:01:31 +00001969
Ulrich Weigand874fc622013-03-26 10:56:22 +00001970// The above pseudo gets expanded to make use of the following instructions
1971// to manipulate FPSCR. Note that FPSCR is not modeled at the DAG level.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001972let Uses = [RM], Defs = [RM] in {
1973 def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001974 "mtfsb0 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001975 PPC970_DGroup_Single, PPC970_Unit_FPU;
1976 def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001977 "mtfsb1 $FM", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001978 PPC970_DGroup_Single, PPC970_Unit_FPU;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001979 def MTFSF : XFLForm<63, 711, (outs), (ins i32imm:$FM, f8rc:$rT),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001980 "mtfsf $FM, $rT", IIC_IntMTFSB0, []>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001981 PPC970_DGroup_Single, PPC970_Unit_FPU;
1982}
1983let Uses = [RM] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00001984 def MFFS : XForm_42<63, 583, (outs f8rc:$rT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001985 "mffs $rT", IIC_IntMFFS,
Ulrich Weigandc8868102013-03-25 19:05:30 +00001986 [(set f64:$rT, (PPCmffs))]>,
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001987 PPC970_DGroup_Single, PPC970_Unit_FPU;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00001988}
1989
Dale Johannesen666323e2007-10-10 01:01:31 +00001990
Hal Finkel654d43b2013-04-12 02:18:09 +00001991let PPC970_Unit = 1, neverHasSideEffects = 1 in { // FXU Operations.
Nate Begeman143cf942004-08-30 02:28:06 +00001992// XO-Form instructions. Arithmetic instructions that can set overflow bit
1993//
Ulrich Weigand136ac222013-04-26 16:53:15 +00001994defm ADD4 : XOForm_1r<31, 266, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001995 "add", "$rT, $rA, $rB", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00001996 [(set i32:$rT, (add i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00001997defm ADDC : XOForm_1rc<31, 10, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00001998 "addc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00001999 [(set i32:$rT, (addc i32:$rA, i32:$rB))]>,
2000 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002001defm DIVW : XOForm_1r<31, 491, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002002 "divw", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002003 [(set i32:$rT, (sdiv i32:$rA, i32:$rB))]>,
2004 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002005defm DIVWU : XOForm_1r<31, 459, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002006 "divwu", "$rT, $rA, $rB", IIC_IntDivW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002007 [(set i32:$rT, (udiv i32:$rA, i32:$rB))]>,
2008 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002009defm MULHW : XOForm_1r<31, 75, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002010 "mulhw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002011 [(set i32:$rT, (mulhs i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002012defm MULHWU : XOForm_1r<31, 11, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002013 "mulhwu", "$rT, $rA, $rB", IIC_IntMulHWU,
Hal Finkel654d43b2013-04-12 02:18:09 +00002014 [(set i32:$rT, (mulhu i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002015defm MULLW : XOForm_1r<31, 235, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002016 "mullw", "$rT, $rA, $rB", IIC_IntMulHW,
Hal Finkel654d43b2013-04-12 02:18:09 +00002017 [(set i32:$rT, (mul i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002018defm SUBF : XOForm_1r<31, 40, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002019 "subf", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002020 [(set i32:$rT, (sub i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002021defm SUBFC : XOForm_1rc<31, 8, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002022 "subfc", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002023 [(set i32:$rT, (subc i32:$rB, i32:$rA))]>,
2024 PPC970_DGroup_Cracked;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002025defm NEG : XOForm_3r<31, 104, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002026 "neg", "$rT, $rA", IIC_IntSimple,
Hal Finkel654d43b2013-04-12 02:18:09 +00002027 [(set i32:$rT, (ineg i32:$rA))]>;
Hal Finkel1b58f332013-04-12 18:17:57 +00002028let Uses = [CARRY] in {
Ulrich Weigand136ac222013-04-26 16:53:15 +00002029defm ADDE : XOForm_1rc<31, 138, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002030 "adde", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002031 [(set i32:$rT, (adde i32:$rA, i32:$rB))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002032defm ADDME : XOForm_3rc<31, 234, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002033 "addme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002034 [(set i32:$rT, (adde i32:$rA, -1))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002035defm ADDZE : XOForm_3rc<31, 202, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002036 "addze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002037 [(set i32:$rT, (adde i32:$rA, 0))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002038defm SUBFE : XOForm_1rc<31, 136, 0, (outs gprc:$rT), (ins gprc:$rA, gprc:$rB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002039 "subfe", "$rT, $rA, $rB", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002040 [(set i32:$rT, (sube i32:$rB, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002041defm SUBFME : XOForm_3rc<31, 232, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002042 "subfme", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002043 [(set i32:$rT, (sube -1, i32:$rA))]>;
Ulrich Weigand136ac222013-04-26 16:53:15 +00002044defm SUBFZE : XOForm_3rc<31, 200, 0, (outs gprc:$rT), (ins gprc:$rA),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002045 "subfze", "$rT, $rA", IIC_IntGeneral,
Hal Finkel1b58f332013-04-12 18:17:57 +00002046 [(set i32:$rT, (sube 0, i32:$rA))]>;
Chris Lattner51348c52006-03-12 09:13:49 +00002047}
Dale Johannesen5e9a5c32009-09-18 20:15:22 +00002048}
Nate Begeman143cf942004-08-30 02:28:06 +00002049
2050// A-Form instructions. Most of the instructions executed in the FPU are of
2051// this type.
2052//
Hal Finkel654d43b2013-04-12 02:18:09 +00002053let PPC970_Unit = 3, neverHasSideEffects = 1 in { // FPU Operations.
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002054let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002055 defm FMADD : AForm_1r<63, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002056 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002057 "fmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002058 [(set f64:$FRT, (fma f64:$FRA, f64:$FRC, f64:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002059 defm FMADDS : AForm_1r<59, 29,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002060 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002061 "fmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002062 [(set f32:$FRT, (fma f32:$FRA, f32:$FRC, f32:$FRB))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002063 defm FMSUB : AForm_1r<63, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002064 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002065 "fmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002066 [(set f64:$FRT,
2067 (fma f64:$FRA, f64:$FRC, (fneg f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002068 defm FMSUBS : AForm_1r<59, 28,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002069 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002070 "fmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002071 [(set f32:$FRT,
2072 (fma f32:$FRA, f32:$FRC, (fneg f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002073 defm FNMADD : AForm_1r<63, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002074 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002075 "fnmadd", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002076 [(set f64:$FRT,
2077 (fneg (fma f64:$FRA, f64:$FRC, f64:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002078 defm FNMADDS : AForm_1r<59, 31,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002079 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002080 "fnmadds", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002081 [(set f32:$FRT,
2082 (fneg (fma f32:$FRA, f32:$FRC, f32:$FRB)))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002083 defm FNMSUB : AForm_1r<63, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002084 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002085 "fnmsub", "$FRT, $FRA, $FRC, $FRB", IIC_FPFused,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002086 [(set f64:$FRT, (fneg (fma f64:$FRA, f64:$FRC,
2087 (fneg f64:$FRB))))]>;
Hal Finkel654d43b2013-04-12 02:18:09 +00002088 defm FNMSUBS : AForm_1r<59, 30,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002089 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002090 "fnmsubs", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Ulrich Weigandc8868102013-03-25 19:05:30 +00002091 [(set f32:$FRT, (fneg (fma f32:$FRA, f32:$FRC,
2092 (fneg f32:$FRB))))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002093}
Chris Lattner3734d202005-10-02 07:07:49 +00002094// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
2095// having 4 of these, force the comparison to always be an 8-byte double (code
2096// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner9e986722005-10-02 06:58:23 +00002097// and 4/8 byte forms for the result and operand type..
Hal Finkelb4b99e52013-12-17 23:05:18 +00002098let Interpretation64Bit = 1, isCodeGenOnly = 1 in
Hal Finkel654d43b2013-04-12 02:18:09 +00002099defm FSELD : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002100 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002101 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002102 [(set f64:$FRT, (PPCfsel f64:$FRA, f64:$FRC, f64:$FRB))]>;
2103defm FSELS : AForm_1r<63, 23,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002104 (outs f4rc:$FRT), (ins f8rc:$FRA, f4rc:$FRC, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002105 "fsel", "$FRT, $FRA, $FRC, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002106 [(set f32:$FRT, (PPCfsel f64:$FRA, f32:$FRC, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002107let Uses = [RM] in {
Hal Finkel654d43b2013-04-12 02:18:09 +00002108 defm FADD : AForm_2r<63, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002109 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002110 "fadd", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002111 [(set f64:$FRT, (fadd f64:$FRA, f64:$FRB))]>;
2112 defm FADDS : AForm_2r<59, 21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002113 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002114 "fadds", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002115 [(set f32:$FRT, (fadd f32:$FRA, f32:$FRB))]>;
2116 defm FDIV : AForm_2r<63, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002117 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002118 "fdiv", "$FRT, $FRA, $FRB", IIC_FPDivD,
Hal Finkel654d43b2013-04-12 02:18:09 +00002119 [(set f64:$FRT, (fdiv f64:$FRA, f64:$FRB))]>;
2120 defm FDIVS : AForm_2r<59, 18,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002121 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002122 "fdivs", "$FRT, $FRA, $FRB", IIC_FPDivS,
Hal Finkel654d43b2013-04-12 02:18:09 +00002123 [(set f32:$FRT, (fdiv f32:$FRA, f32:$FRB))]>;
2124 defm FMUL : AForm_3r<63, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002125 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002126 "fmul", "$FRT, $FRA, $FRC", IIC_FPFused,
Hal Finkel654d43b2013-04-12 02:18:09 +00002127 [(set f64:$FRT, (fmul f64:$FRA, f64:$FRC))]>;
2128 defm FMULS : AForm_3r<59, 25,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002129 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRC),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002130 "fmuls", "$FRT, $FRA, $FRC", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002131 [(set f32:$FRT, (fmul f32:$FRA, f32:$FRC))]>;
2132 defm FSUB : AForm_2r<63, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002133 (outs f8rc:$FRT), (ins f8rc:$FRA, f8rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002134 "fsub", "$FRT, $FRA, $FRB", IIC_FPAddSub,
Hal Finkel654d43b2013-04-12 02:18:09 +00002135 [(set f64:$FRT, (fsub f64:$FRA, f64:$FRB))]>;
2136 defm FSUBS : AForm_2r<59, 20,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002137 (outs f4rc:$FRT), (ins f4rc:$FRA, f4rc:$FRB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002138 "fsubs", "$FRT, $FRA, $FRB", IIC_FPGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002139 [(set f32:$FRT, (fsub f32:$FRA, f32:$FRB))]>;
Dale Johannesen98aa9d32008-10-29 18:26:45 +00002140 }
Chris Lattner51348c52006-03-12 09:13:49 +00002141}
Nate Begeman143cf942004-08-30 02:28:06 +00002142
Hal Finkel7795e472013-04-07 15:06:53 +00002143let neverHasSideEffects = 1 in {
Chris Lattner51348c52006-03-12 09:13:49 +00002144let PPC970_Unit = 1 in { // FXU Operations.
Hal Finkel7795e472013-04-07 15:06:53 +00002145 let isSelect = 1 in
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00002146 def ISEL : AForm_4<31, 15,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002147 (outs gprc:$rT), (ins gprc_nor0:$rA, gprc:$rB, crbitrc:$cond),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002148 "isel $rT, $rA, $rB, $cond", IIC_IntGeneral,
Hal Finkel460e94d2012-06-22 23:10:08 +00002149 []>;
2150}
2151
2152let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemana113d742004-08-31 02:28:08 +00002153// M-Form instructions. rotate and mask instructions.
2154//
Chris Lattner57711562006-11-15 23:24:18 +00002155let isCommutable = 1 in {
Chris Lattnerc37a2f12005-09-09 18:17:41 +00002156// RLWIMI can be commuted if the rotate amount is zero.
Ulrich Weigand136ac222013-04-26 16:53:15 +00002157defm RLWIMI : MForm_2r<20, (outs gprc:$rA),
2158 (ins gprc:$rSi, gprc:$rS, u5imm:$SH, u5imm:$MB,
Hal Finkel3e5a3602013-11-27 23:26:09 +00002159 u5imm:$ME), "rlwimi", "$rA, $rS, $SH, $MB, $ME",
2160 IIC_IntRotate, []>, PPC970_DGroup_Cracked,
2161 RegConstraint<"$rSi = $rA">, NoEncode<"$rSi">;
Nate Begeman29dc5f22004-10-16 20:43:38 +00002162}
Hal Finkel654d43b2013-04-12 02:18:09 +00002163let BaseName = "rlwinm" in {
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002164def RLWINM : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002165 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002166 "rlwinm $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002167 []>, RecFormRel;
Hal Finkel1b58f332013-04-12 18:17:57 +00002168let Defs = [CR0] in
Chris Lattnerbaa9be52005-04-19 05:21:30 +00002169def RLWINMo : MForm_2<21,
Ulrich Weigand136ac222013-04-26 16:53:15 +00002170 (outs gprc:$rA), (ins gprc:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002171 "rlwinm. $rA, $rS, $SH, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002172 []>, isDOT, RecFormRel, PPC970_DGroup_Cracked;
2173}
Ulrich Weigand136ac222013-04-26 16:53:15 +00002174defm RLWNM : MForm_2r<23, (outs gprc:$rA),
2175 (ins gprc:$rS, gprc:$rB, u5imm:$MB, u5imm:$ME),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002176 "rlwnm", "$rA, $rS, $rB, $MB, $ME", IIC_IntGeneral,
Hal Finkel654d43b2013-04-12 02:18:09 +00002177 []>;
Chris Lattner51348c52006-03-12 09:13:49 +00002178}
Hal Finkel7795e472013-04-07 15:06:53 +00002179} // neverHasSideEffects = 1
Chris Lattner382f3562006-03-20 06:15:45 +00002180
Chris Lattner39b4d83f2005-09-09 00:39:56 +00002181//===----------------------------------------------------------------------===//
2182// PowerPC Instruction Patterns
2183//
2184
Chris Lattner4435b142005-09-26 22:20:16 +00002185// Arbitrary immediate support. Implement in terms of LIS/ORI.
2186def : Pat<(i32 imm:$imm),
2187 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002188
2189// Implement the 'not' operation with the NOR instruction.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002190def NOT : Pat<(not i32:$in),
2191 (NOR $in, $in)>;
Chris Lattner8cd7b882005-09-28 17:13:15 +00002192
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002193// ADD an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002194def : Pat<(add i32:$in, imm:$imm),
2195 (ADDIS (ADDI $in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002196// OR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002197def : Pat<(or i32:$in, imm:$imm),
2198 (ORIS (ORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattnerd4e9e8b2005-09-28 23:07:13 +00002199// XOR an arbitrary immediate.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002200def : Pat<(xor i32:$in, imm:$imm),
2201 (XORIS (XORI $in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman5965bd12006-02-17 05:43:56 +00002202// SUBFIC
Bill Schmidtf88571e2013-05-22 20:09:24 +00002203def : Pat<(sub imm32SExt16:$imm, i32:$in),
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002204 (SUBFIC $in, imm:$imm)>;
Chris Lattner5b6f4dc2005-10-19 01:38:02 +00002205
Chris Lattnerb4299832006-06-16 20:22:01 +00002206// SHL/SRL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002207def : Pat<(shl i32:$in, (i32 imm:$imm)),
2208 (RLWINM $in, imm:$imm, 0, (SHL32 imm:$imm))>;
2209def : Pat<(srl i32:$in, (i32 imm:$imm)),
2210 (RLWINM $in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman9f3c26c2005-10-19 18:42:01 +00002211
Nate Begeman1b8121b2006-01-11 21:21:00 +00002212// ROTL
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002213def : Pat<(rotl i32:$in, i32:$sh),
2214 (RLWNM $in, $sh, 0, 31)>;
2215def : Pat<(rotl i32:$in, (i32 imm:$imm)),
2216 (RLWINM $in, imm:$imm, 0, 31)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002217
Nate Begemand31efd12006-09-22 05:01:56 +00002218// RLWNM
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002219def : Pat<(and (rotl i32:$in, i32:$sh), maskimm32:$imm),
2220 (RLWNM $in, $sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
Nate Begemand31efd12006-09-22 05:01:56 +00002221
Chris Lattnereb755fc2006-05-17 19:00:46 +00002222// Calls
Ulrich Weigandf62e83f2013-03-22 15:24:13 +00002223def : Pat<(PPCcall (i32 tglobaladdr:$dst)),
2224 (BL tglobaladdr:$dst)>;
2225def : Pat<(PPCcall (i32 texternalsym:$dst)),
2226 (BL texternalsym:$dst)>;
Chris Lattnereb755fc2006-05-17 19:00:46 +00002227
Arnold Schwaighoferbe0de342008-04-30 09:16:33 +00002228
2229def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
2230 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
2231
2232def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
2233 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
2234
2235def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
2236 (TCRETURNri CTRRC:$dst, imm:$imm)>;
2237
2238
2239
Chris Lattner595088a2005-11-17 07:30:41 +00002240// Hi and Lo for Darwin Global Addresses.
Chris Lattner090eed02005-12-11 07:45:47 +00002241def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
2242def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
2243def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
2244def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman4ca2ea52006-04-22 18:53:45 +00002245def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
2246def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Bob Wilsonf84f7102009-11-04 21:31:18 +00002247def : Pat<(PPChi tblockaddress:$in, 0), (LIS tblockaddress:$in)>;
2248def : Pat<(PPClo tblockaddress:$in, 0), (LI tblockaddress:$in)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002249def : Pat<(PPChi tglobaltlsaddr:$g, i32:$in),
2250 (ADDIS $in, tglobaltlsaddr:$g)>;
2251def : Pat<(PPClo tglobaltlsaddr:$g, i32:$in),
Ulrich Weigand35f9fdf2013-03-26 10:55:20 +00002252 (ADDI $in, tglobaltlsaddr:$g)>;
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002253def : Pat<(add i32:$in, (PPChi tglobaladdr:$g, 0)),
2254 (ADDIS $in, tglobaladdr:$g)>;
2255def : Pat<(add i32:$in, (PPChi tconstpool:$g, 0)),
2256 (ADDIS $in, tconstpool:$g)>;
2257def : Pat<(add i32:$in, (PPChi tjumptable:$g, 0)),
2258 (ADDIS $in, tjumptable:$g)>;
2259def : Pat<(add i32:$in, (PPChi tblockaddress:$g, 0)),
2260 (ADDIS $in, tblockaddress:$g)>;
Chris Lattner595088a2005-11-17 07:30:41 +00002261
Chris Lattnerfea33f72005-12-06 02:10:38 +00002262// Standard shifts. These are represented separately from the real shifts above
2263// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
2264// amounts.
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002265def : Pat<(sra i32:$rS, i32:$rB),
2266 (SRAW $rS, $rB)>;
2267def : Pat<(srl i32:$rS, i32:$rB),
2268 (SRW $rS, $rB)>;
2269def : Pat<(shl i32:$rS, i32:$rB),
2270 (SLW $rS, $rB)>;
Chris Lattnerfea33f72005-12-06 02:10:38 +00002271
Evan Chenge71fe34d2006-10-09 20:57:25 +00002272def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002273 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002274def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002275 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002276def : Pat<(extloadi1 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002277 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002278def : Pat<(extloadi1 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002279 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002280def : Pat<(extloadi8 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002281 (LBZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002282def : Pat<(extloadi8 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002283 (LBZX xaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002284def : Pat<(extloadi16 iaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002285 (LHZ iaddr:$src)>;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002286def : Pat<(extloadi16 xaddr:$src),
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002287 (LHZX xaddr:$src)>;
Jakob Stoklund Olesen44629eb2010-07-16 21:03:52 +00002288def : Pat<(f64 (extloadf32 iaddr:$src)),
2289 (COPY_TO_REGCLASS (LFS iaddr:$src), F8RC)>;
2290def : Pat<(f64 (extloadf32 xaddr:$src)),
2291 (COPY_TO_REGCLASS (LFSX xaddr:$src), F8RC)>;
2292
Ulrich Weigandec6e2cd2013-03-25 19:04:58 +00002293def : Pat<(f64 (fextend f32:$src)),
2294 (COPY_TO_REGCLASS $src, F8RC)>;
Nate Begeman8e6a8af2005-12-19 23:25:09 +00002295
Ulrich Weigand797f1a32013-07-01 16:37:52 +00002296def : Pat<(atomic_fence (imm), (imm)), (SYNC 0)>;
Eli Friedman26a48482011-07-27 22:21:52 +00002297
Hal Finkel2e103312013-04-03 04:01:11 +00002298// Additional FNMSUB patterns: -a*c + b == -(a*c - b)
2299def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
2300 (FNMSUB $A, $C, $B)>;
2301def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
2302 (FNMSUB $A, $C, $B)>;
2303def : Pat<(fma (fneg f32:$A), f32:$C, f32:$B),
2304 (FNMSUBS $A, $C, $B)>;
2305def : Pat<(fma f32:$A, (fneg f32:$C), f32:$B),
2306 (FNMSUBS $A, $C, $B)>;
2307
Hal Finkeldbc78e12013-08-19 05:01:02 +00002308// FCOPYSIGN's operand types need not agree.
2309def : Pat<(fcopysign f64:$frB, f32:$frA),
2310 (FCPSGND (COPY_TO_REGCLASS $frA, F8RC), $frB)>;
2311def : Pat<(fcopysign f32:$frB, f64:$frA),
2312 (FCPSGNS (COPY_TO_REGCLASS $frA, F4RC), $frB)>;
2313
Chris Lattner2a85fa12006-03-25 07:51:43 +00002314include "PPCInstrAltivec.td"
Chris Lattnerb4299832006-06-16 20:22:01 +00002315include "PPCInstr64Bit.td"
Ulrich Weigandd8394902013-05-03 19:50:27 +00002316
Ulrich Weigand300b6872013-05-03 19:51:09 +00002317
2318//===----------------------------------------------------------------------===//
2319// PowerPC Instructions used for assembler/disassembler only
2320//
2321
2322def ISYNC : XLForm_2_ext<19, 150, 0, 0, 0, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002323 "isync", IIC_SprISYNC, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00002324
2325def ICBI : XForm_1a<31, 982, (outs), (ins memrr:$src),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002326 "icbi $src", IIC_LdStICBI, []>;
Ulrich Weigand300b6872013-05-03 19:51:09 +00002327
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00002328def EIEIO : XForm_24_eieio<31, 854, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002329 "eieio", IIC_LdStLoad, []>;
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +00002330
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00002331def WAIT : XForm_24_sync<31, 62, (outs), (ins i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002332 "wait $L", IIC_LdStLoad, []>;
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00002333
Roman Divacky62cb6352013-09-12 17:50:54 +00002334def MTMSR: XForm_mtmsr<31, 146, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002335 "mtmsr $RS, $L", IIC_SprMTMSR>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002336
2337def MFMSR : XForm_rs<31, 83, (outs gprc:$RT), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002338 "mfmsr $RT", IIC_SprMFMSR, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002339
2340def MTMSRD : XForm_mtmsr<31, 178, (outs), (ins gprc:$RS, i32imm:$L),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002341 "mtmsrd $RS, $L", IIC_SprMTMSRD>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002342
2343def SLBIE : XForm_16b<31, 434, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002344 "slbie $RB", IIC_SprSLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002345
2346def SLBMTE : XForm_26<31, 402, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002347 "slbmte $RS, $RB", IIC_SprSLBMTE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002348
2349def SLBMFEE : XForm_26<31, 915, (outs gprc:$RT), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002350 "slbmfee $RT, $RB", IIC_SprSLBMFEE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002351
Hal Finkel3e5a3602013-11-27 23:26:09 +00002352def SLBIA : XForm_0<31, 498, (outs), (ins), "slbia", IIC_SprSLBIA, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002353
2354def TLBSYNC : XForm_0<31, 566, (outs), (ins),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002355 "tlbsync", IIC_SprTLBSYNC, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002356
2357def TLBIEL : XForm_16b<31, 274, (outs), (ins gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002358 "tlbiel $RB", IIC_SprTLBIEL, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002359
2360def TLBIE : XForm_26<31, 306, (outs), (ins gprc:$RS, gprc:$RB),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002361 "tlbie $RB,$RS", IIC_SprTLBIE, []>;
Roman Divacky62cb6352013-09-12 17:50:54 +00002362
Ulrich Weigandd8394902013-05-03 19:50:27 +00002363//===----------------------------------------------------------------------===//
2364// PowerPC Assembler Instruction Aliases
2365//
2366
2367// Pseudo-instructions for alternate assembly syntax (never used by codegen).
2368// These are aliases that require C++ handling to convert to the target
2369// instruction, while InstAliases can be handled directly by tblgen.
2370class PPCAsmPseudo<string asm, dag iops>
2371 : Instruction {
2372 let Namespace = "PPC";
2373 bit PPC64 = 0; // Default value, override with isPPC64
2374
2375 let OutOperandList = (outs);
2376 let InOperandList = iops;
2377 let Pattern = [];
2378 let AsmString = asm;
2379 let isAsmParserOnly = 1;
2380 let isPseudo = 1;
2381}
2382
Ulrich Weigand4c440322013-06-10 17:19:43 +00002383def : InstAlias<"sc", (SC 0)>;
2384
Ulrich Weigand797f1a32013-07-01 16:37:52 +00002385def : InstAlias<"sync", (SYNC 0)>;
Ulrich Weigandf7152a82013-07-01 20:39:50 +00002386def : InstAlias<"msync", (SYNC 0)>;
Ulrich Weigand797f1a32013-07-01 16:37:52 +00002387def : InstAlias<"lwsync", (SYNC 1)>;
2388def : InstAlias<"ptesync", (SYNC 2)>;
2389
Ulrich Weigand7a9fcdf2013-07-01 17:21:23 +00002390def : InstAlias<"wait", (WAIT 0)>;
2391def : InstAlias<"waitrsv", (WAIT 1)>;
2392def : InstAlias<"waitimpl", (WAIT 2)>;
2393
Ulrich Weigand85c6f7f2013-07-01 21:40:54 +00002394def : InstAlias<"crset $bx", (CREQV crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
2395def : InstAlias<"crclr $bx", (CRXOR crbitrc:$bx, crbitrc:$bx, crbitrc:$bx)>;
2396def : InstAlias<"crmove $bx, $by", (CROR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
2397def : InstAlias<"crnot $bx, $by", (CRNOR crbitrc:$bx, crbitrc:$by, crbitrc:$by)>;
2398
Ulrich Weigandae9cf582013-07-03 12:32:41 +00002399def : InstAlias<"mtxer $Rx", (MTSPR 1, gprc:$Rx)>;
2400def : InstAlias<"mfxer $Rx", (MFSPR gprc:$Rx, 1)>;
2401
Ulrich Weigande840ee22013-07-08 15:20:38 +00002402def : InstAlias<"mftb $Rx", (MFTB gprc:$Rx, 268)>;
2403def : InstAlias<"mftbu $Rx", (MFTB gprc:$Rx, 269)>;
2404
Ulrich Weigand6ca71572013-06-24 18:08:03 +00002405def : InstAlias<"xnop", (XORI R0, R0, 0)>;
2406
Ulrich Weigandd8394902013-05-03 19:50:27 +00002407def : InstAlias<"mr $rA, $rB", (OR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
Ulrich Weigand6ca71572013-06-24 18:08:03 +00002408def : InstAlias<"mr. $rA, $rB", (OR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
2409
2410def : InstAlias<"not $rA, $rB", (NOR8 g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
2411def : InstAlias<"not. $rA, $rB", (NOR8o g8rc:$rA, g8rc:$rB, g8rc:$rB)>;
2412
Ulrich Weigand49f487e2013-07-03 17:59:07 +00002413def : InstAlias<"mtcr $rA", (MTCRF8 255, g8rc:$rA)>;
2414
Ulrich Weigand6ca71572013-06-24 18:08:03 +00002415def LAx : PPCAsmPseudo<"la $rA, $addr", (ins gprc:$rA, memri:$addr)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00002416
Ulrich Weigand4069e242013-06-25 13:16:48 +00002417def SUBI : PPCAsmPseudo<"subi $rA, $rB, $imm",
2418 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
2419def SUBIS : PPCAsmPseudo<"subis $rA, $rB, $imm",
2420 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
2421def SUBIC : PPCAsmPseudo<"subic $rA, $rB, $imm",
2422 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
2423def SUBICo : PPCAsmPseudo<"subic. $rA, $rB, $imm",
2424 (ins gprc:$rA, gprc:$rB, s16imm:$imm)>;
2425
2426def : InstAlias<"sub $rA, $rB, $rC", (SUBF8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
2427def : InstAlias<"sub. $rA, $rB, $rC", (SUBF8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
2428def : InstAlias<"subc $rA, $rB, $rC", (SUBFC8 g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
2429def : InstAlias<"subc. $rA, $rB, $rC", (SUBFC8o g8rc:$rA, g8rc:$rC, g8rc:$rB)>;
2430
Roman Divacky62cb6352013-09-12 17:50:54 +00002431def : InstAlias<"mtmsrd $RS", (MTMSRD gprc:$RS, 0)>;
2432def : InstAlias<"mtmsr $RS", (MTMSR gprc:$RS, 0)>;
2433
2434def : InstAlias<"mfsprg $RT, 0", (MFSPR gprc:$RT, 272)>;
2435def : InstAlias<"mfsprg $RT, 1", (MFSPR gprc:$RT, 273)>;
2436def : InstAlias<"mfsprg $RT, 2", (MFSPR gprc:$RT, 274)>;
2437def : InstAlias<"mfsprg $RT, 3", (MFSPR gprc:$RT, 275)>;
2438
2439def : InstAlias<"mfsprg0 $RT", (MFSPR gprc:$RT, 272)>;
2440def : InstAlias<"mfsprg1 $RT", (MFSPR gprc:$RT, 273)>;
2441def : InstAlias<"mfsprg2 $RT", (MFSPR gprc:$RT, 274)>;
2442def : InstAlias<"mfsprg3 $RT", (MFSPR gprc:$RT, 275)>;
2443
2444def : InstAlias<"mtsprg 0, $RT", (MTSPR 272, gprc:$RT)>;
2445def : InstAlias<"mtsprg 1, $RT", (MTSPR 273, gprc:$RT)>;
2446def : InstAlias<"mtsprg 2, $RT", (MTSPR 274, gprc:$RT)>;
2447def : InstAlias<"mtsprg 3, $RT", (MTSPR 275, gprc:$RT)>;
2448
2449def : InstAlias<"mtsprg0 $RT", (MTSPR 272, gprc:$RT)>;
2450def : InstAlias<"mtsprg1 $RT", (MTSPR 273, gprc:$RT)>;
2451def : InstAlias<"mtsprg2 $RT", (MTSPR 274, gprc:$RT)>;
2452def : InstAlias<"mtsprg3 $RT", (MTSPR 275, gprc:$RT)>;
2453
2454def : InstAlias<"mtasr $RS", (MTSPR 280, gprc:$RS)>;
2455
2456def : InstAlias<"mfdec $RT", (MFSPR gprc:$RT, 22)>;
2457def : InstAlias<"mtdec $RT", (MTSPR 22, gprc:$RT)>;
2458
2459def : InstAlias<"mfpvr $RT", (MFSPR gprc:$RT, 287)>;
2460
2461def : InstAlias<"mfsdr1 $RT", (MFSPR gprc:$RT, 25)>;
2462def : InstAlias<"mtsdr1 $RT", (MTSPR 25, gprc:$RT)>;
2463
2464def : InstAlias<"mfsrr0 $RT", (MFSPR gprc:$RT, 26)>;
2465def : InstAlias<"mfsrr1 $RT", (MFSPR gprc:$RT, 27)>;
2466def : InstAlias<"mtsrr0 $RT", (MTSPR 26, gprc:$RT)>;
2467def : InstAlias<"mtsrr1 $RT", (MTSPR 27, gprc:$RT)>;
2468
2469def : InstAlias<"tlbie $RB", (TLBIE R0, gprc:$RB)>;
2470
Ulrich Weigandad873cd2013-06-25 13:17:41 +00002471def EXTLWI : PPCAsmPseudo<"extlwi $rA, $rS, $n, $b",
2472 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
2473def EXTLWIo : PPCAsmPseudo<"extlwi. $rA, $rS, $n, $b",
2474 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
2475def EXTRWI : PPCAsmPseudo<"extrwi $rA, $rS, $n, $b",
2476 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
2477def EXTRWIo : PPCAsmPseudo<"extrwi. $rA, $rS, $n, $b",
2478 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
2479def INSLWI : PPCAsmPseudo<"inslwi $rA, $rS, $n, $b",
2480 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
2481def INSLWIo : PPCAsmPseudo<"inslwi. $rA, $rS, $n, $b",
2482 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
2483def INSRWI : PPCAsmPseudo<"insrwi $rA, $rS, $n, $b",
2484 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
2485def INSRWIo : PPCAsmPseudo<"insrwi. $rA, $rS, $n, $b",
2486 (ins gprc:$rA, gprc:$rS, u5imm:$n, u5imm:$b)>;
2487def ROTRWI : PPCAsmPseudo<"rotrwi $rA, $rS, $n",
2488 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
2489def ROTRWIo : PPCAsmPseudo<"rotrwi. $rA, $rS, $n",
2490 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00002491def SLWI : PPCAsmPseudo<"slwi $rA, $rS, $n",
2492 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00002493def SLWIo : PPCAsmPseudo<"slwi. $rA, $rS, $n",
2494 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00002495def SRWI : PPCAsmPseudo<"srwi $rA, $rS, $n",
2496 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00002497def SRWIo : PPCAsmPseudo<"srwi. $rA, $rS, $n",
2498 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
2499def CLRRWI : PPCAsmPseudo<"clrrwi $rA, $rS, $n",
2500 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
2501def CLRRWIo : PPCAsmPseudo<"clrrwi. $rA, $rS, $n",
2502 (ins gprc:$rA, gprc:$rS, u5imm:$n)>;
2503def CLRLSLWI : PPCAsmPseudo<"clrlslwi $rA, $rS, $b, $n",
2504 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
2505def CLRLSLWIo : PPCAsmPseudo<"clrlslwi. $rA, $rS, $b, $n",
2506 (ins gprc:$rA, gprc:$rS, u5imm:$b, u5imm:$n)>;
2507
2508def : InstAlias<"rotlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
2509def : InstAlias<"rotlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, u5imm:$n, 0, 31)>;
2510def : InstAlias<"rotlw $rA, $rS, $rB", (RLWNM gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
2511def : InstAlias<"rotlw. $rA, $rS, $rB", (RLWNMo gprc:$rA, gprc:$rS, gprc:$rB, 0, 31)>;
2512def : InstAlias<"clrlwi $rA, $rS, $n", (RLWINM gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
2513def : InstAlias<"clrlwi. $rA, $rS, $n", (RLWINMo gprc:$rA, gprc:$rS, 0, u5imm:$n, 31)>;
2514
2515def EXTLDI : PPCAsmPseudo<"extldi $rA, $rS, $n, $b",
2516 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
2517def EXTLDIo : PPCAsmPseudo<"extldi. $rA, $rS, $n, $b",
2518 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
2519def EXTRDI : PPCAsmPseudo<"extrdi $rA, $rS, $n, $b",
2520 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
2521def EXTRDIo : PPCAsmPseudo<"extrdi. $rA, $rS, $n, $b",
2522 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
2523def INSRDI : PPCAsmPseudo<"insrdi $rA, $rS, $n, $b",
2524 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
2525def INSRDIo : PPCAsmPseudo<"insrdi. $rA, $rS, $n, $b",
2526 (ins g8rc:$rA, g8rc:$rS, u6imm:$n, u6imm:$b)>;
2527def ROTRDI : PPCAsmPseudo<"rotrdi $rA, $rS, $n",
2528 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
2529def ROTRDIo : PPCAsmPseudo<"rotrdi. $rA, $rS, $n",
2530 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00002531def SLDI : PPCAsmPseudo<"sldi $rA, $rS, $n",
2532 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00002533def SLDIo : PPCAsmPseudo<"sldi. $rA, $rS, $n",
2534 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00002535def SRDI : PPCAsmPseudo<"srdi $rA, $rS, $n",
2536 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
Ulrich Weigandad873cd2013-06-25 13:17:41 +00002537def SRDIo : PPCAsmPseudo<"srdi. $rA, $rS, $n",
2538 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
2539def CLRRDI : PPCAsmPseudo<"clrrdi $rA, $rS, $n",
2540 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
2541def CLRRDIo : PPCAsmPseudo<"clrrdi. $rA, $rS, $n",
2542 (ins g8rc:$rA, g8rc:$rS, u6imm:$n)>;
2543def CLRLSLDI : PPCAsmPseudo<"clrlsldi $rA, $rS, $b, $n",
2544 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
2545def CLRLSLDIo : PPCAsmPseudo<"clrlsldi. $rA, $rS, $b, $n",
2546 (ins g8rc:$rA, g8rc:$rS, u6imm:$b, u6imm:$n)>;
2547
2548def : InstAlias<"rotldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
2549def : InstAlias<"rotldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, u6imm:$n, 0)>;
2550def : InstAlias<"rotld $rA, $rS, $rB", (RLDCL g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
2551def : InstAlias<"rotld. $rA, $rS, $rB", (RLDCLo g8rc:$rA, g8rc:$rS, gprc:$rB, 0)>;
2552def : InstAlias<"clrldi $rA, $rS, $n", (RLDICL g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
2553def : InstAlias<"clrldi. $rA, $rS, $n", (RLDICLo g8rc:$rA, g8rc:$rS, 0, u6imm:$n)>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00002554
Ulrich Weigand824b7d82013-06-24 11:55:21 +00002555// These generic branch instruction forms are used for the assembler parser only.
2556// Defs and Uses are conservative, since we don't know the BO value.
2557let PPC970_Unit = 7 in {
2558 let Defs = [CTR], Uses = [CTR, RM] in {
2559 def gBC : BForm_3<16, 0, 0, (outs),
2560 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
2561 "bc $bo, $bi, $dst">;
2562 def gBCA : BForm_3<16, 1, 0, (outs),
2563 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
2564 "bca $bo, $bi, $dst">;
2565 }
2566 let Defs = [LR, CTR], Uses = [CTR, RM] in {
2567 def gBCL : BForm_3<16, 0, 1, (outs),
2568 (ins u5imm:$bo, crbitrc:$bi, condbrtarget:$dst),
2569 "bcl $bo, $bi, $dst">;
2570 def gBCLA : BForm_3<16, 1, 1, (outs),
2571 (ins u5imm:$bo, crbitrc:$bi, abscondbrtarget:$dst),
2572 "bcla $bo, $bi, $dst">;
2573 }
2574 let Defs = [CTR], Uses = [CTR, LR, RM] in
2575 def gBCLR : XLForm_2<19, 16, 0, (outs),
2576 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002577 "bclr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00002578 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
2579 def gBCLRL : XLForm_2<19, 16, 1, (outs),
2580 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002581 "bclrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00002582 let Defs = [CTR], Uses = [CTR, LR, RM] in
2583 def gBCCTR : XLForm_2<19, 528, 0, (outs),
2584 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002585 "bcctr $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00002586 let Defs = [LR, CTR], Uses = [CTR, LR, RM] in
2587 def gBCCTRL : XLForm_2<19, 528, 1, (outs),
2588 (ins u5imm:$bo, crbitrc:$bi, i32imm:$bh),
Hal Finkel3e5a3602013-11-27 23:26:09 +00002589 "bcctrl $bo, $bi, $bh", IIC_BrB, []>;
Ulrich Weigand824b7d82013-06-24 11:55:21 +00002590}
2591def : InstAlias<"bclr $bo, $bi", (gBCLR u5imm:$bo, crbitrc:$bi, 0)>;
2592def : InstAlias<"bclrl $bo, $bi", (gBCLRL u5imm:$bo, crbitrc:$bi, 0)>;
2593def : InstAlias<"bcctr $bo, $bi", (gBCCTR u5imm:$bo, crbitrc:$bi, 0)>;
2594def : InstAlias<"bcctrl $bo, $bi", (gBCCTRL u5imm:$bo, crbitrc:$bi, 0)>;
2595
Ulrich Weigand86247b62013-06-24 16:52:04 +00002596multiclass BranchSimpleMnemonic1<string name, string pm, int bo> {
2597 def : InstAlias<"b"#name#pm#" $bi, $dst", (gBC bo, crbitrc:$bi, condbrtarget:$dst)>;
2598 def : InstAlias<"b"#name#"a"#pm#" $bi, $dst", (gBCA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
2599 def : InstAlias<"b"#name#"lr"#pm#" $bi", (gBCLR bo, crbitrc:$bi, 0)>;
2600 def : InstAlias<"b"#name#"l"#pm#" $bi, $dst", (gBCL bo, crbitrc:$bi, condbrtarget:$dst)>;
2601 def : InstAlias<"b"#name#"la"#pm#" $bi, $dst", (gBCLA bo, crbitrc:$bi, abscondbrtarget:$dst)>;
2602 def : InstAlias<"b"#name#"lrl"#pm#" $bi", (gBCLRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00002603}
Ulrich Weigand86247b62013-06-24 16:52:04 +00002604multiclass BranchSimpleMnemonic2<string name, string pm, int bo>
2605 : BranchSimpleMnemonic1<name, pm, bo> {
2606 def : InstAlias<"b"#name#"ctr"#pm#" $bi", (gBCCTR bo, crbitrc:$bi, 0)>;
2607 def : InstAlias<"b"#name#"ctrl"#pm#" $bi", (gBCCTRL bo, crbitrc:$bi, 0)>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00002608}
Ulrich Weigand86247b62013-06-24 16:52:04 +00002609defm : BranchSimpleMnemonic2<"t", "", 12>;
2610defm : BranchSimpleMnemonic2<"f", "", 4>;
2611defm : BranchSimpleMnemonic2<"t", "-", 14>;
2612defm : BranchSimpleMnemonic2<"f", "-", 6>;
2613defm : BranchSimpleMnemonic2<"t", "+", 15>;
2614defm : BranchSimpleMnemonic2<"f", "+", 7>;
2615defm : BranchSimpleMnemonic1<"dnzt", "", 8>;
2616defm : BranchSimpleMnemonic1<"dnzf", "", 0>;
2617defm : BranchSimpleMnemonic1<"dzt", "", 10>;
2618defm : BranchSimpleMnemonic1<"dzf", "", 2>;
Ulrich Weigandfedd5a72013-06-24 12:49:20 +00002619
Ulrich Weigand86247b62013-06-24 16:52:04 +00002620multiclass BranchExtendedMnemonicPM<string name, string pm, int bibo> {
2621 def : InstAlias<"b"#name#pm#" $cc, $dst",
Ulrich Weigand39740622013-06-10 17:18:29 +00002622 (BCC bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002623 def : InstAlias<"b"#name#pm#" $dst",
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00002624 (BCC bibo, CR0, condbrtarget:$dst)>;
2625
Ulrich Weigand86247b62013-06-24 16:52:04 +00002626 def : InstAlias<"b"#name#"a"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00002627 (BCCA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002628 def : InstAlias<"b"#name#"a"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00002629 (BCCA bibo, CR0, abscondbrtarget:$dst)>;
2630
Ulrich Weigand86247b62013-06-24 16:52:04 +00002631 def : InstAlias<"b"#name#"lr"#pm#" $cc",
Ulrich Weigand39740622013-06-10 17:18:29 +00002632 (BCLR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002633 def : InstAlias<"b"#name#"lr"#pm,
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00002634 (BCLR bibo, CR0)>;
2635
Ulrich Weigand86247b62013-06-24 16:52:04 +00002636 def : InstAlias<"b"#name#"ctr"#pm#" $cc",
Ulrich Weigand39740622013-06-10 17:18:29 +00002637 (BCCTR bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002638 def : InstAlias<"b"#name#"ctr"#pm,
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00002639 (BCCTR bibo, CR0)>;
2640
Ulrich Weigand86247b62013-06-24 16:52:04 +00002641 def : InstAlias<"b"#name#"l"#pm#" $cc, $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00002642 (BCCL bibo, crrc:$cc, condbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002643 def : InstAlias<"b"#name#"l"#pm#" $dst",
Ulrich Weigandd20e91e2013-06-24 11:02:19 +00002644 (BCCL bibo, CR0, condbrtarget:$dst)>;
2645
Ulrich Weigand86247b62013-06-24 16:52:04 +00002646 def : InstAlias<"b"#name#"la"#pm#" $cc, $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00002647 (BCCLA bibo, crrc:$cc, abscondbrtarget:$dst)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002648 def : InstAlias<"b"#name#"la"#pm#" $dst",
Ulrich Weigandb6a30d12013-06-24 11:03:33 +00002649 (BCCLA bibo, CR0, abscondbrtarget:$dst)>;
2650
Ulrich Weigand86247b62013-06-24 16:52:04 +00002651 def : InstAlias<"b"#name#"lrl"#pm#" $cc",
Ulrich Weigand1847bb82013-06-24 11:01:55 +00002652 (BCLRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002653 def : InstAlias<"b"#name#"lrl"#pm,
Ulrich Weigand1847bb82013-06-24 11:01:55 +00002654 (BCLRL bibo, CR0)>;
2655
Ulrich Weigand86247b62013-06-24 16:52:04 +00002656 def : InstAlias<"b"#name#"ctrl"#pm#" $cc",
Ulrich Weigand39740622013-06-10 17:18:29 +00002657 (BCCTRL bibo, crrc:$cc)>;
Ulrich Weigand86247b62013-06-24 16:52:04 +00002658 def : InstAlias<"b"#name#"ctrl"#pm,
Ulrich Weigandaa4a2d72013-06-10 17:19:15 +00002659 (BCCTRL bibo, CR0)>;
Ulrich Weigand39740622013-06-10 17:18:29 +00002660}
Ulrich Weigand86247b62013-06-24 16:52:04 +00002661multiclass BranchExtendedMnemonic<string name, int bibo> {
2662 defm : BranchExtendedMnemonicPM<name, "", bibo>;
2663 defm : BranchExtendedMnemonicPM<name, "-", !add(bibo, 2)>;
2664 defm : BranchExtendedMnemonicPM<name, "+", !add(bibo, 3)>;
2665}
Ulrich Weigand39740622013-06-10 17:18:29 +00002666defm : BranchExtendedMnemonic<"lt", 12>;
2667defm : BranchExtendedMnemonic<"gt", 44>;
2668defm : BranchExtendedMnemonic<"eq", 76>;
2669defm : BranchExtendedMnemonic<"un", 108>;
2670defm : BranchExtendedMnemonic<"so", 108>;
2671defm : BranchExtendedMnemonic<"ge", 4>;
2672defm : BranchExtendedMnemonic<"nl", 4>;
2673defm : BranchExtendedMnemonic<"le", 36>;
2674defm : BranchExtendedMnemonic<"ng", 36>;
2675defm : BranchExtendedMnemonic<"ne", 68>;
2676defm : BranchExtendedMnemonic<"nu", 100>;
2677defm : BranchExtendedMnemonic<"ns", 100>;
Ulrich Weigandd8394902013-05-03 19:50:27 +00002678
Ulrich Weigand865a1ef2013-06-20 16:15:12 +00002679def : InstAlias<"cmpwi $rA, $imm", (CMPWI CR0, gprc:$rA, s16imm:$imm)>;
2680def : InstAlias<"cmpw $rA, $rB", (CMPW CR0, gprc:$rA, gprc:$rB)>;
2681def : InstAlias<"cmplwi $rA, $imm", (CMPLWI CR0, gprc:$rA, u16imm:$imm)>;
2682def : InstAlias<"cmplw $rA, $rB", (CMPLW CR0, gprc:$rA, gprc:$rB)>;
2683def : InstAlias<"cmpdi $rA, $imm", (CMPDI CR0, g8rc:$rA, s16imm:$imm)>;
2684def : InstAlias<"cmpd $rA, $rB", (CMPD CR0, g8rc:$rA, g8rc:$rB)>;
2685def : InstAlias<"cmpldi $rA, $imm", (CMPLDI CR0, g8rc:$rA, u16imm:$imm)>;
2686def : InstAlias<"cmpld $rA, $rB", (CMPLD CR0, g8rc:$rA, g8rc:$rB)>;
2687
Ulrich Weigandc0944b52013-07-08 14:49:37 +00002688def : InstAlias<"cmpi $bf, 0, $rA, $imm", (CMPWI crrc:$bf, gprc:$rA, s16imm:$imm)>;
2689def : InstAlias<"cmp $bf, 0, $rA, $rB", (CMPW crrc:$bf, gprc:$rA, gprc:$rB)>;
2690def : InstAlias<"cmpli $bf, 0, $rA, $imm", (CMPLWI crrc:$bf, gprc:$rA, u16imm:$imm)>;
2691def : InstAlias<"cmpl $bf, 0, $rA, $rB", (CMPLW crrc:$bf, gprc:$rA, gprc:$rB)>;
2692def : InstAlias<"cmpi $bf, 1, $rA, $imm", (CMPDI crrc:$bf, g8rc:$rA, s16imm:$imm)>;
2693def : InstAlias<"cmp $bf, 1, $rA, $rB", (CMPD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
2694def : InstAlias<"cmpli $bf, 1, $rA, $imm", (CMPLDI crrc:$bf, g8rc:$rA, u16imm:$imm)>;
2695def : InstAlias<"cmpl $bf, 1, $rA, $rB", (CMPLD crrc:$bf, g8rc:$rA, g8rc:$rB)>;
2696
Ulrich Weigand56b0e7b2013-07-04 14:40:12 +00002697multiclass TrapExtendedMnemonic<string name, int to> {
2698 def : InstAlias<"td"#name#"i $rA, $imm", (TDI to, g8rc:$rA, s16imm:$imm)>;
2699 def : InstAlias<"td"#name#" $rA, $rB", (TD to, g8rc:$rA, g8rc:$rB)>;
2700 def : InstAlias<"tw"#name#"i $rA, $imm", (TWI to, gprc:$rA, s16imm:$imm)>;
2701 def : InstAlias<"tw"#name#" $rA, $rB", (TW to, gprc:$rA, gprc:$rB)>;
2702}
2703defm : TrapExtendedMnemonic<"lt", 16>;
2704defm : TrapExtendedMnemonic<"le", 20>;
2705defm : TrapExtendedMnemonic<"eq", 4>;
2706defm : TrapExtendedMnemonic<"ge", 12>;
2707defm : TrapExtendedMnemonic<"gt", 8>;
2708defm : TrapExtendedMnemonic<"nl", 12>;
2709defm : TrapExtendedMnemonic<"ne", 24>;
2710defm : TrapExtendedMnemonic<"ng", 20>;
2711defm : TrapExtendedMnemonic<"llt", 2>;
2712defm : TrapExtendedMnemonic<"lle", 6>;
2713defm : TrapExtendedMnemonic<"lge", 5>;
2714defm : TrapExtendedMnemonic<"lgt", 1>;
2715defm : TrapExtendedMnemonic<"lnl", 5>;
2716defm : TrapExtendedMnemonic<"lng", 6>;
2717defm : TrapExtendedMnemonic<"u", 31>;
2718