blob: cc001b596785e8f1abcca7a3e667326e45d8eb59 [file] [log] [blame]
Chandler Carruth93dcdc42015-01-31 11:17:59 +00001//===-- ARMTargetTransformInfo.cpp - ARM specific TTI ---------------------===//
Chandler Carruth664e3542013-01-07 01:37:14 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chandler Carruth664e3542013-01-07 01:37:14 +00009
Chandler Carruth93dcdc42015-01-31 11:17:59 +000010#include "ARMTargetTransformInfo.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000011#include "llvm/Support/Debug.h"
Renato Golin5e9d55e2013-01-29 23:31:38 +000012#include "llvm/Target/CostTable.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000013#include "llvm/Target/TargetLowering.h"
Chandler Carruth664e3542013-01-07 01:37:14 +000014using namespace llvm;
15
Chandler Carruth84e68b22014-04-22 02:41:26 +000016#define DEBUG_TYPE "armtti"
17
Chandler Carruth93205eb2015-08-05 18:08:10 +000018int ARMTTIImpl::getIntImmCost(const APInt &Imm, Type *Ty) {
Chandler Carruth664e3542013-01-07 01:37:14 +000019 assert(Ty->isIntegerTy());
20
Tim Northover5c02f9a2016-04-13 23:08:27 +000021 unsigned Bits = Ty->getPrimitiveSizeInBits();
Weiming Zhao5410edd2016-06-28 22:30:45 +000022 if (Bits == 0 || Imm.getActiveBits() >= 64)
Tim Northover5c02f9a2016-04-13 23:08:27 +000023 return 4;
Chandler Carruth664e3542013-01-07 01:37:14 +000024
Tim Northover5c02f9a2016-04-13 23:08:27 +000025 int64_t SImmVal = Imm.getSExtValue();
26 uint64_t ZImmVal = Imm.getZExtValue();
Chandler Carruth664e3542013-01-07 01:37:14 +000027 if (!ST->isThumb()) {
28 if ((SImmVal >= 0 && SImmVal < 65536) ||
29 (ARM_AM::getSOImmVal(ZImmVal) != -1) ||
30 (ARM_AM::getSOImmVal(~ZImmVal) != -1))
31 return 1;
32 return ST->hasV6T2Ops() ? 2 : 3;
Duncan P. N. Exon Smith429d2602014-03-08 15:15:42 +000033 }
34 if (ST->isThumb2()) {
Chandler Carruth664e3542013-01-07 01:37:14 +000035 if ((SImmVal >= 0 && SImmVal < 65536) ||
36 (ARM_AM::getT2SOImmVal(ZImmVal) != -1) ||
37 (ARM_AM::getT2SOImmVal(~ZImmVal) != -1))
38 return 1;
39 return ST->hasV6T2Ops() ? 2 : 3;
Chandler Carruth664e3542013-01-07 01:37:14 +000040 }
Duncan P. N. Exon Smith429d2602014-03-08 15:15:42 +000041 // Thumb1.
42 if (SImmVal >= 0 && SImmVal < 256)
43 return 1;
James Molloy7c7255e2016-09-08 12:58:04 +000044 if ((~SImmVal < 256) || ARM_AM::isThumbImmShiftedVal(ZImmVal))
Duncan P. N. Exon Smith429d2602014-03-08 15:15:42 +000045 return 2;
46 // Load from constantpool.
47 return 3;
Chandler Carruth664e3542013-01-07 01:37:14 +000048}
Renato Golin5e9d55e2013-01-29 23:31:38 +000049
Sjoerd Meijer38c2cd02016-07-14 07:44:20 +000050
51// Constants smaller than 256 fit in the immediate field of
52// Thumb1 instructions so we return a zero cost and 1 otherwise.
53int ARMTTIImpl::getIntImmCodeSizeCost(unsigned Opcode, unsigned Idx,
54 const APInt &Imm, Type *Ty) {
55 if (Imm.isNonNegative() && Imm.getLimitedValue() < 256)
56 return 0;
57
58 return 1;
59}
60
Tim Northover903f81b2016-04-15 18:17:18 +000061int ARMTTIImpl::getIntImmCost(unsigned Opcode, unsigned Idx, const APInt &Imm,
62 Type *Ty) {
63 // Division by a constant can be turned into multiplication, but only if we
64 // know it's constant. So it's not so much that the immediate is cheap (it's
65 // not), but that the alternative is worse.
66 // FIXME: this is probably unneeded with GlobalISel.
67 if ((Opcode == Instruction::SDiv || Opcode == Instruction::UDiv ||
68 Opcode == Instruction::SRem || Opcode == Instruction::URem) &&
69 Idx == 1)
70 return 0;
71
James Molloy753c18f2016-09-08 12:58:12 +000072 if (Opcode == Instruction::And)
73 // Conversion to BIC is free, and means we can use ~Imm instead.
74 return std::min(getIntImmCost(Imm, Ty), getIntImmCost(~Imm, Ty));
75
James Molloy57d9dfa2016-09-09 13:35:36 +000076 if (Opcode == Instruction::Add)
77 // Conversion to SUB is free, and means we can use -Imm instead.
78 return std::min(getIntImmCost(Imm, Ty), getIntImmCost(-Imm, Ty));
79
James Molloy1454e902016-09-09 13:35:28 +000080 if (Opcode == Instruction::ICmp && Imm.isNegative() &&
81 Ty->getIntegerBitWidth() == 32) {
82 int64_t NegImm = -Imm.getSExtValue();
83 if (ST->isThumb2() && NegImm < 1<<12)
84 // icmp X, #-C -> cmn X, #C
85 return 0;
86 if (ST->isThumb() && NegImm < 1<<8)
87 // icmp X, #-C -> adds X, #C
88 return 0;
89 }
90
Tim Northover903f81b2016-04-15 18:17:18 +000091 return getIntImmCost(Imm, Ty);
92}
93
94
Chandler Carruth93205eb2015-08-05 18:08:10 +000095int ARMTTIImpl::getCastInstrCost(unsigned Opcode, Type *Dst, Type *Src) {
Renato Golin5e9d55e2013-01-29 23:31:38 +000096 int ISD = TLI->InstructionOpcodeToISD(Opcode);
97 assert(ISD && "Invalid opcode");
98
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +000099 // Single to/from double precision conversions.
Craig Topper4b275762015-10-28 04:02:12 +0000100 static const CostTblEntry NEONFltDblTbl[] = {
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +0000101 // Vector fptrunc/fpext conversions.
102 { ISD::FP_ROUND, MVT::v2f64, 2 },
103 { ISD::FP_EXTEND, MVT::v2f32, 2 },
104 { ISD::FP_EXTEND, MVT::v4f32, 4 }
105 };
106
107 if (Src->isVectorTy() && ST->hasNEON() && (ISD == ISD::FP_ROUND ||
108 ISD == ISD::FP_EXTEND)) {
Chandler Carruth93205eb2015-08-05 18:08:10 +0000109 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Src);
Craig Topperee0c8592015-10-27 04:14:24 +0000110 if (const auto *Entry = CostTableLookup(NEONFltDblTbl, ISD, LT.second))
111 return LT.first * Entry->Cost;
Arnold Schwaighoferf5284ff2013-03-15 15:10:47 +0000112 }
113
Mehdi Amini44ede332015-07-09 02:09:04 +0000114 EVT SrcTy = TLI->getValueType(DL, Src);
115 EVT DstTy = TLI->getValueType(DL, Dst);
Renato Golin5e9d55e2013-01-29 23:31:38 +0000116
117 if (!SrcTy.isSimple() || !DstTy.isSimple())
Chandler Carruth705b1852015-01-31 03:43:40 +0000118 return BaseT::getCastInstrCost(Opcode, Dst, Src);
Renato Golin5e9d55e2013-01-29 23:31:38 +0000119
120 // Some arithmetic, load and store operations have specific instructions
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000121 // to cast up/down their types automatically at no extra cost.
122 // TODO: Get these tables to know at least what the related operations are.
Craig Topper4b275762015-10-28 04:02:12 +0000123 static const TypeConversionCostTblEntry NEONVectorConversionTbl[] = {
Renato Golin5e9d55e2013-01-29 23:31:38 +0000124 { ISD::SIGN_EXTEND, MVT::v4i32, MVT::v4i16, 0 },
125 { ISD::ZERO_EXTEND, MVT::v4i32, MVT::v4i16, 0 },
126 { ISD::SIGN_EXTEND, MVT::v2i64, MVT::v2i32, 1 },
127 { ISD::ZERO_EXTEND, MVT::v2i64, MVT::v2i32, 1 },
128 { ISD::TRUNCATE, MVT::v4i32, MVT::v4i64, 0 },
129 { ISD::TRUNCATE, MVT::v4i16, MVT::v4i32, 1 },
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000130
Renato Golin227eb6f2013-03-19 08:15:38 +0000131 // The number of vmovl instructions for the extension.
132 { ISD::SIGN_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
133 { ISD::ZERO_EXTEND, MVT::v4i64, MVT::v4i16, 3 },
134 { ISD::SIGN_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
135 { ISD::ZERO_EXTEND, MVT::v8i32, MVT::v8i8, 3 },
136 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i8, 7 },
137 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i8, 7 },
138 { ISD::SIGN_EXTEND, MVT::v8i64, MVT::v8i16, 6 },
139 { ISD::ZERO_EXTEND, MVT::v8i64, MVT::v8i16, 6 },
140 { ISD::SIGN_EXTEND, MVT::v16i32, MVT::v16i8, 6 },
141 { ISD::ZERO_EXTEND, MVT::v16i32, MVT::v16i8, 6 },
142
Jim Grosbach563983c2013-04-21 23:47:41 +0000143 // Operations that we legalize using splitting.
144 { ISD::TRUNCATE, MVT::v16i8, MVT::v16i32, 6 },
145 { ISD::TRUNCATE, MVT::v8i8, MVT::v8i32, 3 },
Arnold Schwaighofer90774f32013-03-12 21:19:22 +0000146
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000147 // Vector float <-> i32 conversions.
148 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
149 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i32, 1 },
Arnold Schwaighoferae0052f2013-03-18 22:47:09 +0000150
151 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i8, 3 },
152 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i8, 3 },
153 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i16, 2 },
154 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i16, 2 },
155 { ISD::SINT_TO_FP, MVT::v2f32, MVT::v2i32, 1 },
156 { ISD::UINT_TO_FP, MVT::v2f32, MVT::v2i32, 1 },
157 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
158 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i1, 3 },
159 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
160 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i8, 3 },
161 { ISD::SINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
162 { ISD::UINT_TO_FP, MVT::v4f32, MVT::v4i16, 2 },
163 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 4 },
164 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 4 },
165 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 2 },
166 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 2 },
167 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i16, 8 },
168 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i16, 8 },
169 { ISD::SINT_TO_FP, MVT::v16f32, MVT::v16i32, 4 },
170 { ISD::UINT_TO_FP, MVT::v16f32, MVT::v16i32, 4 },
171
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000172 { ISD::FP_TO_SINT, MVT::v4i32, MVT::v4f32, 1 },
173 { ISD::FP_TO_UINT, MVT::v4i32, MVT::v4f32, 1 },
Arnold Schwaighofer6c9c3a82013-03-18 22:47:06 +0000174 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 3 },
175 { ISD::FP_TO_UINT, MVT::v4i8, MVT::v4f32, 3 },
176 { ISD::FP_TO_SINT, MVT::v4i16, MVT::v4f32, 2 },
177 { ISD::FP_TO_UINT, MVT::v4i16, MVT::v4f32, 2 },
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000178
179 // Vector double <-> i32 conversions.
180 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
181 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
Arnold Schwaighoferae0052f2013-03-18 22:47:09 +0000182
183 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i8, 4 },
184 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i8, 4 },
185 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i16, 3 },
186 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i16, 3 },
187 { ISD::SINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
188 { ISD::UINT_TO_FP, MVT::v2f64, MVT::v2i32, 2 },
189
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000190 { ISD::FP_TO_SINT, MVT::v2i32, MVT::v2f64, 2 },
Arnold Schwaighofer6c9c3a82013-03-18 22:47:06 +0000191 { ISD::FP_TO_UINT, MVT::v2i32, MVT::v2f64, 2 },
192 { ISD::FP_TO_SINT, MVT::v8i16, MVT::v8f32, 4 },
193 { ISD::FP_TO_UINT, MVT::v8i16, MVT::v8f32, 4 },
194 { ISD::FP_TO_SINT, MVT::v16i16, MVT::v16f32, 8 },
195 { ISD::FP_TO_UINT, MVT::v16i16, MVT::v16f32, 8 }
Renato Golin5e9d55e2013-01-29 23:31:38 +0000196 };
197
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000198 if (SrcTy.isVector() && ST->hasNEON()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000199 if (const auto *Entry = ConvertCostTableLookup(NEONVectorConversionTbl, ISD,
200 DstTy.getSimpleVT(),
201 SrcTy.getSimpleVT()))
202 return Entry->Cost;
Renato Golin5e9d55e2013-01-29 23:31:38 +0000203 }
204
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000205 // Scalar float to integer conversions.
Craig Topper4b275762015-10-28 04:02:12 +0000206 static const TypeConversionCostTblEntry NEONFloatConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000207 { ISD::FP_TO_SINT, MVT::i1, MVT::f32, 2 },
208 { ISD::FP_TO_UINT, MVT::i1, MVT::f32, 2 },
209 { ISD::FP_TO_SINT, MVT::i1, MVT::f64, 2 },
210 { ISD::FP_TO_UINT, MVT::i1, MVT::f64, 2 },
211 { ISD::FP_TO_SINT, MVT::i8, MVT::f32, 2 },
212 { ISD::FP_TO_UINT, MVT::i8, MVT::f32, 2 },
213 { ISD::FP_TO_SINT, MVT::i8, MVT::f64, 2 },
214 { ISD::FP_TO_UINT, MVT::i8, MVT::f64, 2 },
215 { ISD::FP_TO_SINT, MVT::i16, MVT::f32, 2 },
216 { ISD::FP_TO_UINT, MVT::i16, MVT::f32, 2 },
217 { ISD::FP_TO_SINT, MVT::i16, MVT::f64, 2 },
218 { ISD::FP_TO_UINT, MVT::i16, MVT::f64, 2 },
219 { ISD::FP_TO_SINT, MVT::i32, MVT::f32, 2 },
220 { ISD::FP_TO_UINT, MVT::i32, MVT::f32, 2 },
221 { ISD::FP_TO_SINT, MVT::i32, MVT::f64, 2 },
222 { ISD::FP_TO_UINT, MVT::i32, MVT::f64, 2 },
223 { ISD::FP_TO_SINT, MVT::i64, MVT::f32, 10 },
224 { ISD::FP_TO_UINT, MVT::i64, MVT::f32, 10 },
225 { ISD::FP_TO_SINT, MVT::i64, MVT::f64, 10 },
226 { ISD::FP_TO_UINT, MVT::i64, MVT::f64, 10 }
227 };
228 if (SrcTy.isFloatingPoint() && ST->hasNEON()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000229 if (const auto *Entry = ConvertCostTableLookup(NEONFloatConversionTbl, ISD,
230 DstTy.getSimpleVT(),
231 SrcTy.getSimpleVT()))
232 return Entry->Cost;
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000233 }
234
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000235 // Scalar integer to float conversions.
Craig Topper4b275762015-10-28 04:02:12 +0000236 static const TypeConversionCostTblEntry NEONIntegerConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000237 { ISD::SINT_TO_FP, MVT::f32, MVT::i1, 2 },
238 { ISD::UINT_TO_FP, MVT::f32, MVT::i1, 2 },
239 { ISD::SINT_TO_FP, MVT::f64, MVT::i1, 2 },
240 { ISD::UINT_TO_FP, MVT::f64, MVT::i1, 2 },
241 { ISD::SINT_TO_FP, MVT::f32, MVT::i8, 2 },
242 { ISD::UINT_TO_FP, MVT::f32, MVT::i8, 2 },
243 { ISD::SINT_TO_FP, MVT::f64, MVT::i8, 2 },
244 { ISD::UINT_TO_FP, MVT::f64, MVT::i8, 2 },
245 { ISD::SINT_TO_FP, MVT::f32, MVT::i16, 2 },
246 { ISD::UINT_TO_FP, MVT::f32, MVT::i16, 2 },
247 { ISD::SINT_TO_FP, MVT::f64, MVT::i16, 2 },
248 { ISD::UINT_TO_FP, MVT::f64, MVT::i16, 2 },
249 { ISD::SINT_TO_FP, MVT::f32, MVT::i32, 2 },
250 { ISD::UINT_TO_FP, MVT::f32, MVT::i32, 2 },
251 { ISD::SINT_TO_FP, MVT::f64, MVT::i32, 2 },
252 { ISD::UINT_TO_FP, MVT::f64, MVT::i32, 2 },
253 { ISD::SINT_TO_FP, MVT::f32, MVT::i64, 10 },
254 { ISD::UINT_TO_FP, MVT::f32, MVT::i64, 10 },
255 { ISD::SINT_TO_FP, MVT::f64, MVT::i64, 10 },
256 { ISD::UINT_TO_FP, MVT::f64, MVT::i64, 10 }
257 };
258
259 if (SrcTy.isInteger() && ST->hasNEON()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000260 if (const auto *Entry = ConvertCostTableLookup(NEONIntegerConversionTbl,
261 ISD, DstTy.getSimpleVT(),
262 SrcTy.getSimpleVT()))
263 return Entry->Cost;
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000264 }
265
266 // Scalar integer conversion costs.
Craig Topper4b275762015-10-28 04:02:12 +0000267 static const TypeConversionCostTblEntry ARMIntegerConversionTbl[] = {
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000268 // i16 -> i64 requires two dependent operations.
269 { ISD::SIGN_EXTEND, MVT::i64, MVT::i16, 2 },
270
271 // Truncates on i64 are assumed to be free.
272 { ISD::TRUNCATE, MVT::i32, MVT::i64, 0 },
273 { ISD::TRUNCATE, MVT::i16, MVT::i64, 0 },
274 { ISD::TRUNCATE, MVT::i8, MVT::i64, 0 },
275 { ISD::TRUNCATE, MVT::i1, MVT::i64, 0 }
276 };
277
278 if (SrcTy.isInteger()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000279 if (const auto *Entry = ConvertCostTableLookup(ARMIntegerConversionTbl, ISD,
280 DstTy.getSimpleVT(),
281 SrcTy.getSimpleVT()))
282 return Entry->Cost;
Arnold Schwaighofera804bbe2013-02-05 14:05:55 +0000283 }
284
Chandler Carruth705b1852015-01-31 03:43:40 +0000285 return BaseT::getCastInstrCost(Opcode, Dst, Src);
Renato Golin5e9d55e2013-01-29 23:31:38 +0000286}
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000287
Chandler Carruth93205eb2015-08-05 18:08:10 +0000288int ARMTTIImpl::getVectorInstrCost(unsigned Opcode, Type *ValTy,
289 unsigned Index) {
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000290 // Penalize inserting into an D-subregister. We end up with a three times
291 // lower estimated throughput on swift.
Diana Picus4879b052016-07-06 09:22:23 +0000292 if (ST->hasSlowLoadDSubregister() && Opcode == Instruction::InsertElement &&
293 ValTy->isVectorTy() && ValTy->getScalarSizeInBits() <= 32)
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000294 return 3;
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000295
James Molloya9f47b62014-09-12 13:29:40 +0000296 if ((Opcode == Instruction::InsertElement ||
Silviu Barangad5ac2692015-08-17 15:57:05 +0000297 Opcode == Instruction::ExtractElement)) {
298 // Cross-class copies are expensive on many microarchitectures,
299 // so assume they are expensive by default.
300 if (ValTy->getVectorElementType()->isIntegerTy())
301 return 3;
302
303 // Even if it's not a cross class copy, this likely leads to mixing
304 // of NEON and VFP code and should be therefore penalized.
305 if (ValTy->isVectorTy() &&
306 ValTy->getScalarSizeInBits() <= 32)
307 return std::max(BaseT::getVectorInstrCost(Opcode, ValTy, Index), 2U);
308 }
James Molloya9f47b62014-09-12 13:29:40 +0000309
Chandler Carruth705b1852015-01-31 03:43:40 +0000310 return BaseT::getVectorInstrCost(Opcode, ValTy, Index);
Arnold Schwaighofer98f10122013-02-04 02:52:05 +0000311}
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000312
Chandler Carruth93205eb2015-08-05 18:08:10 +0000313int ARMTTIImpl::getCmpSelInstrCost(unsigned Opcode, Type *ValTy, Type *CondTy) {
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000314
315 int ISD = TLI->InstructionOpcodeToISD(Opcode);
316 // On NEON a a vector select gets lowered to vbsl.
317 if (ST->hasNEON() && ValTy->isVectorTy() && ISD == ISD::SELECT) {
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000318 // Lowering of some vector selects is currently far from perfect.
Craig Topper4b275762015-10-28 04:02:12 +0000319 static const TypeConversionCostTblEntry NEONVectorSelectTbl[] = {
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000320 { ISD::SELECT, MVT::v4i1, MVT::v4i64, 4*4 + 1*2 + 1 },
321 { ISD::SELECT, MVT::v8i1, MVT::v8i64, 50 },
322 { ISD::SELECT, MVT::v16i1, MVT::v16i64, 100 }
323 };
324
Mehdi Amini44ede332015-07-09 02:09:04 +0000325 EVT SelCondTy = TLI->getValueType(DL, CondTy);
326 EVT SelValTy = TLI->getValueType(DL, ValTy);
Renato Golin0178a252013-08-02 17:10:04 +0000327 if (SelCondTy.isSimple() && SelValTy.isSimple()) {
Craig Topperee0c8592015-10-27 04:14:24 +0000328 if (const auto *Entry = ConvertCostTableLookup(NEONVectorSelectTbl, ISD,
329 SelCondTy.getSimpleVT(),
330 SelValTy.getSimpleVT()))
331 return Entry->Cost;
Renato Golin0178a252013-08-02 17:10:04 +0000332 }
Arnold Schwaighofer8070b382013-03-14 19:17:02 +0000333
Chandler Carruth93205eb2015-08-05 18:08:10 +0000334 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, ValTy);
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000335 return LT.first;
336 }
337
Chandler Carruth705b1852015-01-31 03:43:40 +0000338 return BaseT::getCmpSelInstrCost(Opcode, ValTy, CondTy);
Arnold Schwaighofer213fced2013-02-07 16:10:15 +0000339}
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000340
Mohammed Agabaria23599ba2017-01-05 14:03:41 +0000341int ARMTTIImpl::getAddressComputationCost(Type *Ty, ScalarEvolution *SE,
342 const SCEV *Ptr) {
Arnold Schwaighoferda2b3112013-07-12 19:16:04 +0000343 // Address computations in vectorized code with non-consecutive addresses will
344 // likely result in more instructions compared to scalar code where the
345 // computation can more often be merged into the index mode. The resulting
346 // extra micro-ops can significantly decrease throughput.
347 unsigned NumVectorInstToHideOverhead = 10;
Mohammed Agabaria23599ba2017-01-05 14:03:41 +0000348 int MaxMergeDistance = 64;
Arnold Schwaighoferda2b3112013-07-12 19:16:04 +0000349
Mohammed Agabaria23599ba2017-01-05 14:03:41 +0000350 if (Ty->isVectorTy() && SE &&
351 !BaseT::isConstantStridedAccessLessThan(SE, Ptr, MaxMergeDistance + 1))
Arnold Schwaighoferda2b3112013-07-12 19:16:04 +0000352 return NumVectorInstToHideOverhead;
353
Arnold Schwaighofer594fa2d2013-02-08 14:50:48 +0000354 // In many cases the address computation is not merged into the instruction
355 // addressing mode.
356 return 1;
357}
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000358
Chandler Carruth93205eb2015-08-05 18:08:10 +0000359int ARMTTIImpl::getFPOpCost(Type *Ty) {
Cameron Esfahani17177d12015-02-05 02:09:33 +0000360 // Use similar logic that's in ARMISelLowering:
361 // Any ARM CPU with VFP2 has floating point, but Thumb1 didn't have access
362 // to VFP.
363
364 if (ST->hasVFP2() && !ST->isThumb1Only()) {
365 if (Ty->isFloatTy()) {
366 return TargetTransformInfo::TCC_Basic;
367 }
368
369 if (Ty->isDoubleTy()) {
370 return ST->isFPOnlySP() ? TargetTransformInfo::TCC_Expensive :
371 TargetTransformInfo::TCC_Basic;
372 }
373 }
374
375 return TargetTransformInfo::TCC_Expensive;
376}
377
Chandler Carruth93205eb2015-08-05 18:08:10 +0000378int ARMTTIImpl::getShuffleCost(TTI::ShuffleKind Kind, Type *Tp, int Index,
379 Type *SubTp) {
Karthik Bhate03a25d2014-06-20 04:32:48 +0000380 // We only handle costs of reverse and alternate shuffles for now.
Chandler Carruth705b1852015-01-31 03:43:40 +0000381 if (Kind != TTI::SK_Reverse && Kind != TTI::SK_Alternate)
382 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000383
Chandler Carruth705b1852015-01-31 03:43:40 +0000384 if (Kind == TTI::SK_Reverse) {
Craig Topper4b275762015-10-28 04:02:12 +0000385 static const CostTblEntry NEONShuffleTbl[] = {
Karthik Bhate03a25d2014-06-20 04:32:48 +0000386 // Reverse shuffle cost one instruction if we are shuffling within a
387 // double word (vrev) or two if we shuffle a quad word (vrev, vext).
388 {ISD::VECTOR_SHUFFLE, MVT::v2i32, 1},
389 {ISD::VECTOR_SHUFFLE, MVT::v2f32, 1},
390 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1},
391 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1},
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000392
Karthik Bhate03a25d2014-06-20 04:32:48 +0000393 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 2},
394 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 2},
395 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 2},
396 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 2}};
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000397
Chandler Carruth93205eb2015-08-05 18:08:10 +0000398 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000399
Craig Topperee0c8592015-10-27 04:14:24 +0000400 if (const auto *Entry = CostTableLookup(NEONShuffleTbl, ISD::VECTOR_SHUFFLE,
401 LT.second))
402 return LT.first * Entry->Cost;
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000403
Craig Topperee0c8592015-10-27 04:14:24 +0000404 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Karthik Bhate03a25d2014-06-20 04:32:48 +0000405 }
Chandler Carruth705b1852015-01-31 03:43:40 +0000406 if (Kind == TTI::SK_Alternate) {
Craig Topper4b275762015-10-28 04:02:12 +0000407 static const CostTblEntry NEONAltShuffleTbl[] = {
Karthik Bhate03a25d2014-06-20 04:32:48 +0000408 // Alt shuffle cost table for ARM. Cost is the number of instructions
409 // required to create the shuffled vector.
410
411 {ISD::VECTOR_SHUFFLE, MVT::v2f32, 1},
412 {ISD::VECTOR_SHUFFLE, MVT::v2i64, 1},
413 {ISD::VECTOR_SHUFFLE, MVT::v2f64, 1},
414 {ISD::VECTOR_SHUFFLE, MVT::v2i32, 1},
415
416 {ISD::VECTOR_SHUFFLE, MVT::v4i32, 2},
417 {ISD::VECTOR_SHUFFLE, MVT::v4f32, 2},
418 {ISD::VECTOR_SHUFFLE, MVT::v4i16, 2},
419
420 {ISD::VECTOR_SHUFFLE, MVT::v8i16, 16},
421
422 {ISD::VECTOR_SHUFFLE, MVT::v16i8, 32}};
423
Chandler Carruth93205eb2015-08-05 18:08:10 +0000424 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Tp);
Craig Topperee0c8592015-10-27 04:14:24 +0000425 if (const auto *Entry = CostTableLookup(NEONAltShuffleTbl,
426 ISD::VECTOR_SHUFFLE, LT.second))
427 return LT.first * Entry->Cost;
428 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Karthik Bhate03a25d2014-06-20 04:32:48 +0000429 }
Chandler Carruth705b1852015-01-31 03:43:40 +0000430 return BaseT::getShuffleCost(Kind, Tp, Index, SubTp);
Arnold Schwaighofer89aef932013-02-12 02:40:39 +0000431}
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000432
Chandler Carruth93205eb2015-08-05 18:08:10 +0000433int ARMTTIImpl::getArithmeticInstrCost(
Chandler Carruth705b1852015-01-31 03:43:40 +0000434 unsigned Opcode, Type *Ty, TTI::OperandValueKind Op1Info,
435 TTI::OperandValueKind Op2Info, TTI::OperandValueProperties Opd1PropInfo,
436 TTI::OperandValueProperties Opd2PropInfo) {
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000437
438 int ISDOpcode = TLI->InstructionOpcodeToISD(Opcode);
Chandler Carruth93205eb2015-08-05 18:08:10 +0000439 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Ty);
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000440
441 const unsigned FunctionCallDivCost = 20;
442 const unsigned ReciprocalDivCost = 10;
Craig Topper4b275762015-10-28 04:02:12 +0000443 static const CostTblEntry CostTbl[] = {
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000444 // Division.
445 // These costs are somewhat random. Choose a cost of 20 to indicate that
446 // vectorizing devision (added function call) is going to be very expensive.
447 // Double registers types.
448 { ISD::SDIV, MVT::v1i64, 1 * FunctionCallDivCost},
449 { ISD::UDIV, MVT::v1i64, 1 * FunctionCallDivCost},
450 { ISD::SREM, MVT::v1i64, 1 * FunctionCallDivCost},
451 { ISD::UREM, MVT::v1i64, 1 * FunctionCallDivCost},
452 { ISD::SDIV, MVT::v2i32, 2 * FunctionCallDivCost},
453 { ISD::UDIV, MVT::v2i32, 2 * FunctionCallDivCost},
454 { ISD::SREM, MVT::v2i32, 2 * FunctionCallDivCost},
455 { ISD::UREM, MVT::v2i32, 2 * FunctionCallDivCost},
456 { ISD::SDIV, MVT::v4i16, ReciprocalDivCost},
457 { ISD::UDIV, MVT::v4i16, ReciprocalDivCost},
458 { ISD::SREM, MVT::v4i16, 4 * FunctionCallDivCost},
459 { ISD::UREM, MVT::v4i16, 4 * FunctionCallDivCost},
460 { ISD::SDIV, MVT::v8i8, ReciprocalDivCost},
461 { ISD::UDIV, MVT::v8i8, ReciprocalDivCost},
462 { ISD::SREM, MVT::v8i8, 8 * FunctionCallDivCost},
463 { ISD::UREM, MVT::v8i8, 8 * FunctionCallDivCost},
464 // Quad register types.
465 { ISD::SDIV, MVT::v2i64, 2 * FunctionCallDivCost},
466 { ISD::UDIV, MVT::v2i64, 2 * FunctionCallDivCost},
467 { ISD::SREM, MVT::v2i64, 2 * FunctionCallDivCost},
468 { ISD::UREM, MVT::v2i64, 2 * FunctionCallDivCost},
469 { ISD::SDIV, MVT::v4i32, 4 * FunctionCallDivCost},
470 { ISD::UDIV, MVT::v4i32, 4 * FunctionCallDivCost},
471 { ISD::SREM, MVT::v4i32, 4 * FunctionCallDivCost},
472 { ISD::UREM, MVT::v4i32, 4 * FunctionCallDivCost},
473 { ISD::SDIV, MVT::v8i16, 8 * FunctionCallDivCost},
474 { ISD::UDIV, MVT::v8i16, 8 * FunctionCallDivCost},
475 { ISD::SREM, MVT::v8i16, 8 * FunctionCallDivCost},
476 { ISD::UREM, MVT::v8i16, 8 * FunctionCallDivCost},
477 { ISD::SDIV, MVT::v16i8, 16 * FunctionCallDivCost},
478 { ISD::UDIV, MVT::v16i8, 16 * FunctionCallDivCost},
479 { ISD::SREM, MVT::v16i8, 16 * FunctionCallDivCost},
480 { ISD::UREM, MVT::v16i8, 16 * FunctionCallDivCost},
481 // Multiplication.
482 };
483
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000484 if (ST->hasNEON())
Craig Topperee0c8592015-10-27 04:14:24 +0000485 if (const auto *Entry = CostTableLookup(CostTbl, ISDOpcode, LT.second))
486 return LT.first * Entry->Cost;
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000487
Chandler Carruth93205eb2015-08-05 18:08:10 +0000488 int Cost = BaseT::getArithmeticInstrCost(Opcode, Ty, Op1Info, Op2Info,
489 Opd1PropInfo, Opd2PropInfo);
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000490
Arnold Schwaighofer77af0f62013-10-29 01:33:53 +0000491 // This is somewhat of a hack. The problem that we are facing is that SROA
492 // creates a sequence of shift, and, or instructions to construct values.
493 // These sequences are recognized by the ISel and have zero-cost. Not so for
494 // the vectorized code. Because we have support for v2i64 but not i64 those
Alp Tokercb402912014-01-24 17:20:08 +0000495 // sequences look particularly beneficial to vectorize.
Arnold Schwaighofer77af0f62013-10-29 01:33:53 +0000496 // To work around this we increase the cost of v2i64 operations to make them
497 // seem less beneficial.
498 if (LT.second == MVT::v2i64 &&
499 Op2Info == TargetTransformInfo::OK_UniformConstantValue)
500 Cost += 4;
501
502 return Cost;
Arnold Schwaighofer9881dcf2013-04-25 21:16:18 +0000503}
504
Chandler Carruth93205eb2015-08-05 18:08:10 +0000505int ARMTTIImpl::getMemoryOpCost(unsigned Opcode, Type *Src, unsigned Alignment,
506 unsigned AddressSpace) {
507 std::pair<int, MVT> LT = TLI->getTypeLegalizationCost(DL, Src);
Arnold Schwaighofer89ae2172013-10-29 01:33:57 +0000508
509 if (Src->isVectorTy() && Alignment != 16 &&
510 Src->getVectorElementType()->isDoubleTy()) {
511 // Unaligned loads/stores are extremely inefficient.
512 // We need 4 uops for vst.1/vld.1 vs 1uop for vldr/vstr.
513 return LT.first * 4;
514 }
515 return LT.first;
516}
Hao Liu2cd34bb2015-06-26 02:45:36 +0000517
Chandler Carruth93205eb2015-08-05 18:08:10 +0000518int ARMTTIImpl::getInterleavedMemoryOpCost(unsigned Opcode, Type *VecTy,
519 unsigned Factor,
520 ArrayRef<unsigned> Indices,
521 unsigned Alignment,
522 unsigned AddressSpace) {
Hao Liu2cd34bb2015-06-26 02:45:36 +0000523 assert(Factor >= 2 && "Invalid interleave factor");
524 assert(isa<VectorType>(VecTy) && "Expect a vector type");
525
526 // vldN/vstN doesn't support vector types of i64/f64 element.
Ahmed Bougacha97564c32015-12-09 01:19:50 +0000527 bool EltIs64Bits = DL.getTypeSizeInBits(VecTy->getScalarType()) == 64;
Hao Liu2cd34bb2015-06-26 02:45:36 +0000528
529 if (Factor <= TLI->getMaxSupportedInterleaveFactor() && !EltIs64Bits) {
530 unsigned NumElts = VecTy->getVectorNumElements();
531 Type *SubVecTy = VectorType::get(VecTy->getScalarType(), NumElts / Factor);
Ahmed Bougacha97564c32015-12-09 01:19:50 +0000532 unsigned SubVecSize = DL.getTypeSizeInBits(SubVecTy);
Hao Liu2cd34bb2015-06-26 02:45:36 +0000533
534 // vldN/vstN only support legal vector types of size 64 or 128 in bits.
535 if (NumElts % Factor == 0 && (SubVecSize == 64 || SubVecSize == 128))
536 return Factor;
537 }
538
539 return BaseT::getInterleavedMemoryOpCost(Opcode, VecTy, Factor, Indices,
540 Alignment, AddressSpace);
541}