blob: 59757769c89a74fa6dbdeccb58a3f8125895e11b [file] [log] [blame]
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +00001//===--- AArch64CallLowering.cpp - Call lowering --------------------------===//
Quentin Colombetba2a0162016-02-16 19:26:02 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Quentin Colombetba2a0162016-02-16 19:26:02 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// \file
10/// This file implements the lowering of LLVM calls to machine code calls for
11/// GlobalISel.
12///
13//===----------------------------------------------------------------------===//
14
15#include "AArch64CallLowering.h"
16#include "AArch64ISelLowering.h"
Tim Northovere9600d82017-02-08 17:57:27 +000017#include "AArch64MachineFunctionInfo.h"
18#include "AArch64Subtarget.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000019#include "llvm/ADT/ArrayRef.h"
20#include "llvm/ADT/SmallVector.h"
Tim Northoverb18ea162016-09-20 15:20:36 +000021#include "llvm/CodeGen/Analysis.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000022#include "llvm/CodeGen/CallingConvLower.h"
Quentin Colombetf38015e2016-12-22 21:56:31 +000023#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
Quentin Colombetf38015e2016-12-22 21:56:31 +000024#include "llvm/CodeGen/GlobalISel/Utils.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000025#include "llvm/CodeGen/LowLevelType.h"
26#include "llvm/CodeGen/MachineBasicBlock.h"
27#include "llvm/CodeGen/MachineFrameInfo.h"
28#include "llvm/CodeGen/MachineFunction.h"
Quentin Colombetba2a0162016-02-16 19:26:02 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000030#include "llvm/CodeGen/MachineMemOperand.h"
31#include "llvm/CodeGen/MachineOperand.h"
Tim Northoverb18ea162016-09-20 15:20:36 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000033#include "llvm/CodeGen/TargetRegisterInfo.h"
34#include "llvm/CodeGen/TargetSubtargetInfo.h"
Craig Topper2fa14362018-03-29 17:21:10 +000035#include "llvm/CodeGen/ValueTypes.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000036#include "llvm/IR/Argument.h"
37#include "llvm/IR/Attributes.h"
38#include "llvm/IR/Function.h"
39#include "llvm/IR/Type.h"
40#include "llvm/IR/Value.h"
David Blaikie13e77db2018-03-23 23:58:25 +000041#include "llvm/Support/MachineValueType.h"
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000042#include <algorithm>
43#include <cassert>
44#include <cstdint>
45#include <iterator>
46
Amara Emerson2b523f82019-04-09 21:22:33 +000047#define DEBUG_TYPE "aarch64-call-lowering"
48
Quentin Colombetba2a0162016-02-16 19:26:02 +000049using namespace llvm;
50
51AArch64CallLowering::AArch64CallLowering(const AArch64TargetLowering &TLI)
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +000052 : CallLowering(&TLI) {}
Quentin Colombetba2a0162016-02-16 19:26:02 +000053
Benjamin Kramer49a49fe2017-08-20 13:03:48 +000054namespace {
Diana Picusf11f0422016-12-05 10:40:33 +000055struct IncomingArgHandler : public CallLowering::ValueHandler {
Tim Northoverd9433542017-01-17 22:30:10 +000056 IncomingArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
57 CCAssignFn *AssignFn)
Tim Northovere9600d82017-02-08 17:57:27 +000058 : ValueHandler(MIRBuilder, MRI, AssignFn), StackUsed(0) {}
Tim Northovera5e38fa2016-09-22 13:49:25 +000059
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +000060 Register getStackAddress(uint64_t Size, int64_t Offset,
Tim Northovera5e38fa2016-09-22 13:49:25 +000061 MachinePointerInfo &MPO) override {
62 auto &MFI = MIRBuilder.getMF().getFrameInfo();
63 int FI = MFI.CreateFixedObject(Size, Offset, true);
64 MPO = MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +000065 Register AddrReg = MRI.createGenericVirtualRegister(LLT::pointer(0, 64));
Tim Northovera5e38fa2016-09-22 13:49:25 +000066 MIRBuilder.buildFrameIndex(AddrReg, FI);
Tim Northovere9600d82017-02-08 17:57:27 +000067 StackUsed = std::max(StackUsed, Size + Offset);
Tim Northovera5e38fa2016-09-22 13:49:25 +000068 return AddrReg;
69 }
70
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +000071 void assignValueToReg(Register ValVReg, Register PhysReg,
Tim Northovera5e38fa2016-09-22 13:49:25 +000072 CCValAssign &VA) override {
73 markPhysRegUsed(PhysReg);
Aditya Nandakumarc3bfc812017-10-09 20:07:43 +000074 switch (VA.getLocInfo()) {
75 default:
76 MIRBuilder.buildCopy(ValVReg, PhysReg);
77 break;
78 case CCValAssign::LocInfo::SExt:
79 case CCValAssign::LocInfo::ZExt:
80 case CCValAssign::LocInfo::AExt: {
81 auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg);
82 MIRBuilder.buildTrunc(ValVReg, Copy);
83 break;
84 }
85 }
Tim Northovera5e38fa2016-09-22 13:49:25 +000086 }
87
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +000088 void assignValueToAddress(Register ValVReg, Register Addr, uint64_t Size,
Tim Northovera5e38fa2016-09-22 13:49:25 +000089 MachinePointerInfo &MPO, CCValAssign &VA) override {
Matt Arsenault2a645982019-01-31 01:38:47 +000090 // FIXME: Get alignment
Tim Northovera5e38fa2016-09-22 13:49:25 +000091 auto MMO = MIRBuilder.getMF().getMachineMemOperand(
92 MPO, MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant, Size,
Matt Arsenault2a645982019-01-31 01:38:47 +000093 1);
Tim Northovera5e38fa2016-09-22 13:49:25 +000094 MIRBuilder.buildLoad(ValVReg, Addr, *MMO);
95 }
96
97 /// How the physical register gets marked varies between formal
98 /// parameters (it's a basic-block live-in), and a call instruction
99 /// (it's an implicit-def of the BL).
100 virtual void markPhysRegUsed(unsigned PhysReg) = 0;
Tim Northovere9600d82017-02-08 17:57:27 +0000101
Amara Emerson2b523f82019-04-09 21:22:33 +0000102 bool isArgumentHandler() const override { return true; }
103
Tim Northovere9600d82017-02-08 17:57:27 +0000104 uint64_t StackUsed;
Tim Northovera5e38fa2016-09-22 13:49:25 +0000105};
106
107struct FormalArgHandler : public IncomingArgHandler {
Tim Northoverd9433542017-01-17 22:30:10 +0000108 FormalArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
109 CCAssignFn *AssignFn)
110 : IncomingArgHandler(MIRBuilder, MRI, AssignFn) {}
Tim Northovera5e38fa2016-09-22 13:49:25 +0000111
112 void markPhysRegUsed(unsigned PhysReg) override {
113 MIRBuilder.getMBB().addLiveIn(PhysReg);
114 }
115};
116
117struct CallReturnHandler : public IncomingArgHandler {
118 CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
Tim Northoverd9433542017-01-17 22:30:10 +0000119 MachineInstrBuilder MIB, CCAssignFn *AssignFn)
120 : IncomingArgHandler(MIRBuilder, MRI, AssignFn), MIB(MIB) {}
Tim Northovera5e38fa2016-09-22 13:49:25 +0000121
122 void markPhysRegUsed(unsigned PhysReg) override {
123 MIB.addDef(PhysReg, RegState::Implicit);
124 }
125
126 MachineInstrBuilder MIB;
127};
128
Diana Picusf11f0422016-12-05 10:40:33 +0000129struct OutgoingArgHandler : public CallLowering::ValueHandler {
Tim Northovera5e38fa2016-09-22 13:49:25 +0000130 OutgoingArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI,
Tim Northoverd9433542017-01-17 22:30:10 +0000131 MachineInstrBuilder MIB, CCAssignFn *AssignFn,
132 CCAssignFn *AssignFnVarArg)
133 : ValueHandler(MIRBuilder, MRI, AssignFn), MIB(MIB),
Tim Northover509091f2017-01-17 22:43:34 +0000134 AssignFnVarArg(AssignFnVarArg), StackSize(0) {}
Tim Northovera5e38fa2016-09-22 13:49:25 +0000135
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000136 Register getStackAddress(uint64_t Size, int64_t Offset,
Tim Northovera5e38fa2016-09-22 13:49:25 +0000137 MachinePointerInfo &MPO) override {
138 LLT p0 = LLT::pointer(0, 64);
139 LLT s64 = LLT::scalar(64);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000140 Register SPReg = MRI.createGenericVirtualRegister(p0);
141 MIRBuilder.buildCopy(SPReg, Register(AArch64::SP));
Tim Northovera5e38fa2016-09-22 13:49:25 +0000142
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000143 Register OffsetReg = MRI.createGenericVirtualRegister(s64);
Tim Northovera5e38fa2016-09-22 13:49:25 +0000144 MIRBuilder.buildConstant(OffsetReg, Offset);
145
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000146 Register AddrReg = MRI.createGenericVirtualRegister(p0);
Tim Northovera5e38fa2016-09-22 13:49:25 +0000147 MIRBuilder.buildGEP(AddrReg, SPReg, OffsetReg);
148
149 MPO = MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset);
150 return AddrReg;
151 }
152
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000153 void assignValueToReg(Register ValVReg, Register PhysReg,
Tim Northovera5e38fa2016-09-22 13:49:25 +0000154 CCValAssign &VA) override {
155 MIB.addUse(PhysReg, RegState::Implicit);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000156 Register ExtReg = extendRegister(ValVReg, VA);
Tim Northovera5e38fa2016-09-22 13:49:25 +0000157 MIRBuilder.buildCopy(PhysReg, ExtReg);
158 }
159
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000160 void assignValueToAddress(Register ValVReg, Register Addr, uint64_t Size,
Tim Northovera5e38fa2016-09-22 13:49:25 +0000161 MachinePointerInfo &MPO, CCValAssign &VA) override {
Amara Emersond912ffa2018-07-03 15:59:26 +0000162 if (VA.getLocInfo() == CCValAssign::LocInfo::AExt) {
Amara Emerson846f2432018-07-02 16:39:09 +0000163 Size = VA.getLocVT().getSizeInBits() / 8;
Amara Emersond912ffa2018-07-03 15:59:26 +0000164 ValVReg = MIRBuilder.buildAnyExt(LLT::scalar(Size * 8), ValVReg)
165 ->getOperand(0)
166 .getReg();
167 }
Tim Northovera5e38fa2016-09-22 13:49:25 +0000168 auto MMO = MIRBuilder.getMF().getMachineMemOperand(
Matt Arsenault2a645982019-01-31 01:38:47 +0000169 MPO, MachineMemOperand::MOStore, Size, 1);
Tim Northovera5e38fa2016-09-22 13:49:25 +0000170 MIRBuilder.buildStore(ValVReg, Addr, *MMO);
171 }
172
Eugene Zelenkoc5eb8e22017-02-01 22:56:06 +0000173 bool assignArg(unsigned ValNo, MVT ValVT, MVT LocVT,
174 CCValAssign::LocInfo LocInfo,
175 const CallLowering::ArgInfo &Info,
176 CCState &State) override {
Tim Northovere80d6d12017-03-02 15:34:18 +0000177 bool Res;
Tim Northoverd9433542017-01-17 22:30:10 +0000178 if (Info.IsFixed)
Tim Northovere80d6d12017-03-02 15:34:18 +0000179 Res = AssignFn(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State);
180 else
181 Res = AssignFnVarArg(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State);
182
183 StackSize = State.getNextStackOffset();
184 return Res;
Tim Northoverd9433542017-01-17 22:30:10 +0000185 }
186
Tim Northovera5e38fa2016-09-22 13:49:25 +0000187 MachineInstrBuilder MIB;
Tim Northoverd9433542017-01-17 22:30:10 +0000188 CCAssignFn *AssignFnVarArg;
Tim Northover509091f2017-01-17 22:43:34 +0000189 uint64_t StackSize;
Tim Northovera5e38fa2016-09-22 13:49:25 +0000190};
Benjamin Kramer49a49fe2017-08-20 13:03:48 +0000191} // namespace
Tim Northovera5e38fa2016-09-22 13:49:25 +0000192
Benjamin Kramer061f4a52017-01-13 14:39:03 +0000193void AArch64CallLowering::splitToValueTypes(
194 const ArgInfo &OrigArg, SmallVectorImpl<ArgInfo> &SplitArgs,
Diana Picus253b53b2019-06-27 09:24:30 +0000195 const DataLayout &DL, MachineRegisterInfo &MRI, CallingConv::ID CallConv) const {
Tim Northoverb18ea162016-09-20 15:20:36 +0000196 const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>();
Tim Northover9a467182016-09-21 12:57:45 +0000197 LLVMContext &Ctx = OrigArg.Ty->getContext();
Tim Northoverb18ea162016-09-20 15:20:36 +0000198
Amara Emerson0d6a26d2018-05-16 10:32:02 +0000199 if (OrigArg.Ty->isVoidTy())
200 return;
201
Tim Northoverb18ea162016-09-20 15:20:36 +0000202 SmallVector<EVT, 4> SplitVTs;
203 SmallVector<uint64_t, 4> Offsets;
Tim Northover9a467182016-09-21 12:57:45 +0000204 ComputeValueVTs(TLI, DL, OrigArg.Ty, SplitVTs, &Offsets, 0);
Tim Northoverb18ea162016-09-20 15:20:36 +0000205
206 if (SplitVTs.size() == 1) {
Tim Northoverd1fd3832016-12-05 21:25:33 +0000207 // No splitting to do, but we want to replace the original type (e.g. [1 x
208 // double] -> double).
Diana Picus69ce1c132019-06-27 08:50:53 +0000209 SplitArgs.emplace_back(OrigArg.Regs[0], SplitVTs[0].getTypeForEVT(Ctx),
Tim Northoverd9433542017-01-17 22:30:10 +0000210 OrigArg.Flags, OrigArg.IsFixed);
Tim Northoverb18ea162016-09-20 15:20:36 +0000211 return;
212 }
213
Diana Picus253b53b2019-06-27 09:24:30 +0000214 // Create one ArgInfo for each virtual register in the original ArgInfo.
215 assert(OrigArg.Regs.size() == SplitVTs.size() && "Regs / types mismatch");
Diana Picusc3dbe232019-06-27 08:54:17 +0000216
Tim Northoveref1fc5a2017-08-21 21:56:11 +0000217 bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters(
218 OrigArg.Ty, CallConv, false);
Diana Picus253b53b2019-06-27 09:24:30 +0000219 for (unsigned i = 0, e = SplitVTs.size(); i < e; ++i) {
220 Type *SplitTy = SplitVTs[i].getTypeForEVT(Ctx);
221 SplitArgs.emplace_back(OrigArg.Regs[i], SplitTy, OrigArg.Flags,
222 OrigArg.IsFixed);
Tim Northoveref1fc5a2017-08-21 21:56:11 +0000223 if (NeedsRegBlock)
224 SplitArgs.back().Flags.setInConsecutiveRegs();
Tim Northoverb18ea162016-09-20 15:20:36 +0000225 }
226
Tim Northoveref1fc5a2017-08-21 21:56:11 +0000227 SplitArgs.back().Flags.setInConsecutiveRegsLast();
Tim Northoverb18ea162016-09-20 15:20:36 +0000228}
229
230bool AArch64CallLowering::lowerReturn(MachineIRBuilder &MIRBuilder,
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000231 const Value *Val,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000232 ArrayRef<Register> VRegs,
233 Register SwiftErrorVReg) const {
Tim Northover05cc4852016-12-07 21:05:38 +0000234 auto MIB = MIRBuilder.buildInstrNoInsert(AArch64::RET_ReallyLR);
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000235 assert(((Val && !VRegs.empty()) || (!Val && VRegs.empty())) &&
236 "Return value without a vreg");
237
Tim Northover05cc4852016-12-07 21:05:38 +0000238 bool Success = true;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000239 if (!VRegs.empty()) {
240 MachineFunction &MF = MIRBuilder.getMF();
241 const Function &F = MF.getFunction();
242
Amara Emerson5a3bb682018-06-01 13:20:32 +0000243 MachineRegisterInfo &MRI = MF.getRegInfo();
Tim Northoverb18ea162016-09-20 15:20:36 +0000244 const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>();
245 CCAssignFn *AssignFn = TLI.CCAssignFnForReturn(F.getCallingConv());
Tim Northoverb18ea162016-09-20 15:20:36 +0000246 auto &DL = F.getParent()->getDataLayout();
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000247 LLVMContext &Ctx = Val->getType()->getContext();
Tim Northoverb18ea162016-09-20 15:20:36 +0000248
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000249 SmallVector<EVT, 4> SplitEVTs;
250 ComputeValueVTs(TLI, DL, Val->getType(), SplitEVTs);
251 assert(VRegs.size() == SplitEVTs.size() &&
252 "For each split Type there should be exactly one VReg.");
Tim Northover9a467182016-09-21 12:57:45 +0000253
254 SmallVector<ArgInfo, 8> SplitArgs;
Amara Emerson2b523f82019-04-09 21:22:33 +0000255 CallingConv::ID CC = F.getCallingConv();
256
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000257 for (unsigned i = 0; i < SplitEVTs.size(); ++i) {
Amara Emerson2b523f82019-04-09 21:22:33 +0000258 if (TLI.getNumRegistersForCallingConv(Ctx, CC, SplitEVTs[i]) > 1) {
259 LLVM_DEBUG(dbgs() << "Can't handle extended arg types which need split");
260 return false;
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000261 }
262
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000263 Register CurVReg = VRegs[i];
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000264 ArgInfo CurArgInfo = ArgInfo{CurVReg, SplitEVTs[i].getTypeForEVT(Ctx)};
265 setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F);
Amara Emerson2b523f82019-04-09 21:22:33 +0000266
267 // i1 is a special case because SDAG i1 true is naturally zero extended
268 // when widened using ANYEXT. We need to do it explicitly here.
269 if (MRI.getType(CurVReg).getSizeInBits() == 1) {
270 CurVReg = MIRBuilder.buildZExt(LLT::scalar(8), CurVReg).getReg(0);
271 } else {
272 // Some types will need extending as specified by the CC.
273 MVT NewVT = TLI.getRegisterTypeForCallingConv(Ctx, CC, SplitEVTs[i]);
274 if (EVT(NewVT) != SplitEVTs[i]) {
275 unsigned ExtendOp = TargetOpcode::G_ANYEXT;
276 if (F.getAttributes().hasAttribute(AttributeList::ReturnIndex,
277 Attribute::SExt))
278 ExtendOp = TargetOpcode::G_SEXT;
279 else if (F.getAttributes().hasAttribute(AttributeList::ReturnIndex,
280 Attribute::ZExt))
281 ExtendOp = TargetOpcode::G_ZEXT;
282
283 LLT NewLLT(NewVT);
284 LLT OldLLT(MVT::getVT(CurArgInfo.Ty));
285 CurArgInfo.Ty = EVT(NewVT).getTypeForEVT(Ctx);
286 // Instead of an extend, we might have a vector type which needs
Amara Emerson3d1128c2019-05-06 19:41:01 +0000287 // padding with more elements, e.g. <2 x half> -> <4 x half>.
288 if (NewVT.isVector()) {
289 if (OldLLT.isVector()) {
290 if (NewLLT.getNumElements() > OldLLT.getNumElements()) {
291 // We don't handle VA types which are not exactly twice the
292 // size, but can easily be done in future.
293 if (NewLLT.getNumElements() != OldLLT.getNumElements() * 2) {
294 LLVM_DEBUG(dbgs() << "Outgoing vector ret has too many elts");
295 return false;
296 }
297 auto Undef = MIRBuilder.buildUndef({OldLLT});
298 CurVReg =
299 MIRBuilder.buildMerge({NewLLT}, {CurVReg, Undef.getReg(0)})
300 .getReg(0);
301 } else {
302 // Just do a vector extend.
303 CurVReg = MIRBuilder.buildInstr(ExtendOp, {NewLLT}, {CurVReg})
304 .getReg(0);
305 }
306 } else if (NewLLT.getNumElements() == 2) {
307 // We need to pad a <1 x S> type to <2 x S>. Since we don't have
308 // <1 x S> vector types in GISel we use a build_vector instead
309 // of a vector merge/concat.
310 auto Undef = MIRBuilder.buildUndef({OldLLT});
311 CurVReg =
312 MIRBuilder
313 .buildBuildVector({NewLLT}, {CurVReg, Undef.getReg(0)})
314 .getReg(0);
315 } else {
316 LLVM_DEBUG(dbgs() << "Could not handle ret ty");
Amara Emerson2b523f82019-04-09 21:22:33 +0000317 return false;
318 }
Amara Emerson2b523f82019-04-09 21:22:33 +0000319 } else {
Amara Emerson3d1128c2019-05-06 19:41:01 +0000320 // A scalar extend.
Amara Emerson2b523f82019-04-09 21:22:33 +0000321 CurVReg =
322 MIRBuilder.buildInstr(ExtendOp, {NewLLT}, {CurVReg}).getReg(0);
323 }
324 }
325 }
Diana Picus69ce1c132019-06-27 08:50:53 +0000326 if (CurVReg != CurArgInfo.Regs[0]) {
327 CurArgInfo.Regs[0] = CurVReg;
Amara Emerson2b523f82019-04-09 21:22:33 +0000328 // Reset the arg flags after modifying CurVReg.
329 setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F);
330 }
Diana Picus253b53b2019-06-27 09:24:30 +0000331 splitToValueTypes(CurArgInfo, SplitArgs, DL, MRI, CC);
Alexander Ivchenko49168f62018-08-02 08:33:31 +0000332 }
Tim Northoverb18ea162016-09-20 15:20:36 +0000333
Tim Northoverd9433542017-01-17 22:30:10 +0000334 OutgoingArgHandler Handler(MIRBuilder, MRI, MIB, AssignFn, AssignFn);
335 Success = handleAssignments(MIRBuilder, SplitArgs, Handler);
Tim Northoverb18ea162016-09-20 15:20:36 +0000336 }
Tim Northover05cc4852016-12-07 21:05:38 +0000337
Tim Northover3b2157a2019-05-24 08:40:13 +0000338 if (SwiftErrorVReg) {
339 MIB.addUse(AArch64::X21, RegState::Implicit);
340 MIRBuilder.buildCopy(AArch64::X21, SwiftErrorVReg);
341 }
342
Tim Northover05cc4852016-12-07 21:05:38 +0000343 MIRBuilder.insertInstr(MIB);
344 return Success;
Tim Northoverb18ea162016-09-20 15:20:36 +0000345}
346
Diana Picusc3dbe232019-06-27 08:54:17 +0000347bool AArch64CallLowering::lowerFormalArguments(
348 MachineIRBuilder &MIRBuilder, const Function &F,
349 ArrayRef<ArrayRef<Register>> VRegs) const {
Tim Northover406024a2016-08-10 21:44:01 +0000350 MachineFunction &MF = MIRBuilder.getMF();
Tim Northoverb18ea162016-09-20 15:20:36 +0000351 MachineBasicBlock &MBB = MIRBuilder.getMBB();
352 MachineRegisterInfo &MRI = MF.getRegInfo();
Tim Northoverb18ea162016-09-20 15:20:36 +0000353 auto &DL = F.getParent()->getDataLayout();
Tim Northover406024a2016-08-10 21:44:01 +0000354
Tim Northover9a467182016-09-21 12:57:45 +0000355 SmallVector<ArgInfo, 8> SplitArgs;
Tim Northoverb18ea162016-09-20 15:20:36 +0000356 unsigned i = 0;
Reid Kleckner45707d42017-03-16 22:59:15 +0000357 for (auto &Arg : F.args()) {
Amara Emersond78d65c2017-11-30 20:06:02 +0000358 if (DL.getTypeStoreSize(Arg.getType()) == 0)
359 continue;
Diana Picusc3dbe232019-06-27 08:54:17 +0000360
Tim Northover9a467182016-09-21 12:57:45 +0000361 ArgInfo OrigArg{VRegs[i], Arg.getType()};
Reid Klecknera0b45f42017-05-03 18:17:31 +0000362 setArgFlags(OrigArg, i + AttributeList::FirstArgIndex, DL, F);
Tim Northoverc2c545b2017-03-06 23:50:28 +0000363
Diana Picus253b53b2019-06-27 09:24:30 +0000364 splitToValueTypes(OrigArg, SplitArgs, DL, MRI, F.getCallingConv());
Tim Northoverb18ea162016-09-20 15:20:36 +0000365 ++i;
366 }
367
368 if (!MBB.empty())
369 MIRBuilder.setInstr(*MBB.begin());
Tim Northover406024a2016-08-10 21:44:01 +0000370
371 const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>();
372 CCAssignFn *AssignFn =
373 TLI.CCAssignFnForCall(F.getCallingConv(), /*IsVarArg=*/false);
374
Tim Northoverd9433542017-01-17 22:30:10 +0000375 FormalArgHandler Handler(MIRBuilder, MRI, AssignFn);
376 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
Tim Northover9a467182016-09-21 12:57:45 +0000377 return false;
Tim Northoverb18ea162016-09-20 15:20:36 +0000378
Tim Northovere9600d82017-02-08 17:57:27 +0000379 if (F.isVarArg()) {
380 if (!MF.getSubtarget<AArch64Subtarget>().isTargetDarwin()) {
381 // FIXME: we need to reimplement saveVarArgsRegisters from
382 // AArch64ISelLowering.
383 return false;
384 }
385
386 // We currently pass all varargs at 8-byte alignment.
387 uint64_t StackOffset = alignTo(Handler.StackUsed, 8);
388
389 auto &MFI = MIRBuilder.getMF().getFrameInfo();
390 AArch64FunctionInfo *FuncInfo = MF.getInfo<AArch64FunctionInfo>();
391 FuncInfo->setVarArgsStackIndex(MFI.CreateFixedObject(4, StackOffset, true));
392 }
393
Tri Vo6c47c622018-09-22 22:17:50 +0000394 auto &Subtarget = MF.getSubtarget<AArch64Subtarget>();
395 if (Subtarget.hasCustomCallingConv())
396 Subtarget.getRegisterInfo()->UpdateCustomCalleeSavedRegs(MF);
397
Tim Northoverb18ea162016-09-20 15:20:36 +0000398 // Move back to the end of the basic block.
399 MIRBuilder.setMBB(MBB);
400
Tim Northover9a467182016-09-21 12:57:45 +0000401 return true;
Tim Northover406024a2016-08-10 21:44:01 +0000402}
403
404bool AArch64CallLowering::lowerCall(MachineIRBuilder &MIRBuilder,
Diana Picusd79253a2017-03-20 14:40:18 +0000405 CallingConv::ID CallConv,
Tim Northover9a467182016-09-21 12:57:45 +0000406 const MachineOperand &Callee,
407 const ArgInfo &OrigRet,
Tim Northover3b2157a2019-05-24 08:40:13 +0000408 ArrayRef<ArgInfo> OrigArgs,
Matt Arsenaulte3a676e2019-06-24 15:50:29 +0000409 Register SwiftErrorVReg) const {
Tim Northover406024a2016-08-10 21:44:01 +0000410 MachineFunction &MF = MIRBuilder.getMF();
Matthias Braunf1caa282017-12-15 22:22:58 +0000411 const Function &F = MF.getFunction();
Tim Northoverb18ea162016-09-20 15:20:36 +0000412 MachineRegisterInfo &MRI = MF.getRegInfo();
413 auto &DL = F.getParent()->getDataLayout();
414
Tim Northover9a467182016-09-21 12:57:45 +0000415 SmallVector<ArgInfo, 8> SplitArgs;
416 for (auto &OrigArg : OrigArgs) {
Diana Picus253b53b2019-06-27 09:24:30 +0000417 splitToValueTypes(OrigArg, SplitArgs, DL, MRI, CallConv);
Amara Emerson7a05d1c2019-03-08 22:17:00 +0000418 // AAPCS requires that we zero-extend i1 to 8 bits by the caller.
419 if (OrigArg.Ty->isIntegerTy(1))
420 SplitArgs.back().Flags.setZExt();
Tim Northoverb18ea162016-09-20 15:20:36 +0000421 }
Tim Northover406024a2016-08-10 21:44:01 +0000422
Tim Northover406024a2016-08-10 21:44:01 +0000423 // Find out which ABI gets to decide where things go.
424 const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>();
Tim Northoverd9433542017-01-17 22:30:10 +0000425 CCAssignFn *AssignFnFixed =
Diana Picusd79253a2017-03-20 14:40:18 +0000426 TLI.CCAssignFnForCall(CallConv, /*IsVarArg=*/false);
Tim Northoverd9433542017-01-17 22:30:10 +0000427 CCAssignFn *AssignFnVarArg =
Diana Picusd79253a2017-03-20 14:40:18 +0000428 TLI.CCAssignFnForCall(CallConv, /*IsVarArg=*/true);
Tim Northover406024a2016-08-10 21:44:01 +0000429
Tim Northover509091f2017-01-17 22:43:34 +0000430 auto CallSeqStart = MIRBuilder.buildInstr(AArch64::ADJCALLSTACKDOWN);
431
Tim Northovera5e38fa2016-09-22 13:49:25 +0000432 // Create a temporarily-floating call instruction so we can add the implicit
433 // uses of arg registers.
434 auto MIB = MIRBuilder.buildInstrNoInsert(Callee.isReg() ? AArch64::BLR
435 : AArch64::BL);
Diana Picus116bbab2017-01-13 09:58:52 +0000436 MIB.add(Callee);
Tim Northover406024a2016-08-10 21:44:01 +0000437
438 // Tell the call which registers are clobbered.
Nick Desaulniers287a3be2018-09-07 20:58:57 +0000439 auto TRI = MF.getSubtarget<AArch64Subtarget>().getRegisterInfo();
Tri Vo6c47c622018-09-22 22:17:50 +0000440 const uint32_t *Mask = TRI->getCallPreservedMask(MF, F.getCallingConv());
441 if (MF.getSubtarget<AArch64Subtarget>().hasCustomCallingConv())
442 TRI->UpdateCustomCallPreservedMask(MF, &Mask);
443 MIB.addRegMask(Mask);
Tim Northover406024a2016-08-10 21:44:01 +0000444
Nick Desaulniers287a3be2018-09-07 20:58:57 +0000445 if (TRI->isAnyArgRegReserved(MF))
446 TRI->emitReservedArgRegCallError(MF);
447
Tim Northovera5e38fa2016-09-22 13:49:25 +0000448 // Do the actual argument marshalling.
449 SmallVector<unsigned, 8> PhysRegs;
Tim Northoverd9433542017-01-17 22:30:10 +0000450 OutgoingArgHandler Handler(MIRBuilder, MRI, MIB, AssignFnFixed,
451 AssignFnVarArg);
452 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
Tim Northovera5e38fa2016-09-22 13:49:25 +0000453 return false;
454
455 // Now we can add the actual call instruction to the correct basic block.
456 MIRBuilder.insertInstr(MIB);
Tim Northover406024a2016-08-10 21:44:01 +0000457
Quentin Colombetf38015e2016-12-22 21:56:31 +0000458 // If Callee is a reg, since it is used by a target specific
459 // instruction, it must have a register class matching the
460 // constraint of that instruction.
461 if (Callee.isReg())
462 MIB->getOperand(0).setReg(constrainOperandRegClass(
463 MF, *TRI, MRI, *MF.getSubtarget().getInstrInfo(),
Aditya Nandakumar59999052018-02-26 22:56:21 +0000464 *MF.getSubtarget().getRegBankInfo(), *MIB, MIB->getDesc(), Callee, 0));
Quentin Colombetf38015e2016-12-22 21:56:31 +0000465
Tim Northover406024a2016-08-10 21:44:01 +0000466 // Finally we can copy the returned value back into its virtual-register. In
467 // symmetry with the arugments, the physical register must be an
468 // implicit-define of the call instruction.
469 CCAssignFn *RetAssignFn = TLI.CCAssignFnForReturn(F.getCallingConv());
Diana Picus81389962019-06-27 09:15:53 +0000470 if (!OrigRet.Ty->isVoidTy()) {
Tim Northover9a467182016-09-21 12:57:45 +0000471 SplitArgs.clear();
Tim Northoverb18ea162016-09-20 15:20:36 +0000472
Diana Picus253b53b2019-06-27 09:24:30 +0000473 splitToValueTypes(OrigRet, SplitArgs, DL, MRI, F.getCallingConv());
Tim Northoverb18ea162016-09-20 15:20:36 +0000474
Tim Northoverd9433542017-01-17 22:30:10 +0000475 CallReturnHandler Handler(MIRBuilder, MRI, MIB, RetAssignFn);
476 if (!handleAssignments(MIRBuilder, SplitArgs, Handler))
Tim Northover9a467182016-09-21 12:57:45 +0000477 return false;
Tim Northoverb18ea162016-09-20 15:20:36 +0000478 }
479
Tim Northover3b2157a2019-05-24 08:40:13 +0000480 if (SwiftErrorVReg) {
481 MIB.addDef(AArch64::X21, RegState::Implicit);
Matt Arsenaultfaeaedf2019-06-24 16:16:12 +0000482 MIRBuilder.buildCopy(SwiftErrorVReg, Register(AArch64::X21));
Tim Northover3b2157a2019-05-24 08:40:13 +0000483 }
484
Serge Pavlovd526b132017-05-09 13:35:13 +0000485 CallSeqStart.addImm(Handler.StackSize).addImm(0);
Tim Northover509091f2017-01-17 22:43:34 +0000486 MIRBuilder.buildInstr(AArch64::ADJCALLSTACKUP)
487 .addImm(Handler.StackSize)
488 .addImm(0);
489
Tim Northover406024a2016-08-10 21:44:01 +0000490 return true;
491}