| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 1 | //===--- AArch64CallLowering.cpp - Call lowering --------------------------===// |
| Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 2 | // |
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
| Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | /// |
| 9 | /// \file |
| 10 | /// This file implements the lowering of LLVM calls to machine code calls for |
| 11 | /// GlobalISel. |
| 12 | /// |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
| 15 | #include "AArch64CallLowering.h" |
| 16 | #include "AArch64ISelLowering.h" |
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 17 | #include "AArch64MachineFunctionInfo.h" |
| 18 | #include "AArch64Subtarget.h" |
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 19 | #include "llvm/ADT/ArrayRef.h" |
| 20 | #include "llvm/ADT/SmallVector.h" |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/Analysis.h" |
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/CallingConvLower.h" |
| Quentin Colombet | f38015e | 2016-12-22 21:56:31 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" |
| Quentin Colombet | f38015e | 2016-12-22 21:56:31 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/GlobalISel/Utils.h" |
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/LowLevelType.h" |
| 26 | #include "llvm/CodeGen/MachineBasicBlock.h" |
| 27 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 28 | #include "llvm/CodeGen/MachineFunction.h" |
| Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/MachineMemOperand.h" |
| 31 | #include "llvm/CodeGen/MachineOperand.h" |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
| David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/TargetRegisterInfo.h" |
| 34 | #include "llvm/CodeGen/TargetSubtargetInfo.h" |
| Craig Topper | 2fa1436 | 2018-03-29 17:21:10 +0000 | [diff] [blame] | 35 | #include "llvm/CodeGen/ValueTypes.h" |
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 36 | #include "llvm/IR/Argument.h" |
| 37 | #include "llvm/IR/Attributes.h" |
| 38 | #include "llvm/IR/Function.h" |
| 39 | #include "llvm/IR/Type.h" |
| 40 | #include "llvm/IR/Value.h" |
| David Blaikie | 13e77db | 2018-03-23 23:58:25 +0000 | [diff] [blame] | 41 | #include "llvm/Support/MachineValueType.h" |
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 42 | #include <algorithm> |
| 43 | #include <cassert> |
| 44 | #include <cstdint> |
| 45 | #include <iterator> |
| 46 | |
| Amara Emerson | 2b523f8 | 2019-04-09 21:22:33 +0000 | [diff] [blame] | 47 | #define DEBUG_TYPE "aarch64-call-lowering" |
| 48 | |
| Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 49 | using namespace llvm; |
| 50 | |
| 51 | AArch64CallLowering::AArch64CallLowering(const AArch64TargetLowering &TLI) |
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 52 | : CallLowering(&TLI) {} |
| Quentin Colombet | ba2a016 | 2016-02-16 19:26:02 +0000 | [diff] [blame] | 53 | |
| Benjamin Kramer | 49a49fe | 2017-08-20 13:03:48 +0000 | [diff] [blame] | 54 | namespace { |
| Diana Picus | f11f042 | 2016-12-05 10:40:33 +0000 | [diff] [blame] | 55 | struct IncomingArgHandler : public CallLowering::ValueHandler { |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 56 | IncomingArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| 57 | CCAssignFn *AssignFn) |
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 58 | : ValueHandler(MIRBuilder, MRI, AssignFn), StackUsed(0) {} |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 59 | |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 60 | Register getStackAddress(uint64_t Size, int64_t Offset, |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 61 | MachinePointerInfo &MPO) override { |
| 62 | auto &MFI = MIRBuilder.getMF().getFrameInfo(); |
| 63 | int FI = MFI.CreateFixedObject(Size, Offset, true); |
| 64 | MPO = MachinePointerInfo::getFixedStack(MIRBuilder.getMF(), FI); |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 65 | Register AddrReg = MRI.createGenericVirtualRegister(LLT::pointer(0, 64)); |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 66 | MIRBuilder.buildFrameIndex(AddrReg, FI); |
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 67 | StackUsed = std::max(StackUsed, Size + Offset); |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 68 | return AddrReg; |
| 69 | } |
| 70 | |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 71 | void assignValueToReg(Register ValVReg, Register PhysReg, |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 72 | CCValAssign &VA) override { |
| 73 | markPhysRegUsed(PhysReg); |
| Aditya Nandakumar | c3bfc81 | 2017-10-09 20:07:43 +0000 | [diff] [blame] | 74 | switch (VA.getLocInfo()) { |
| 75 | default: |
| 76 | MIRBuilder.buildCopy(ValVReg, PhysReg); |
| 77 | break; |
| 78 | case CCValAssign::LocInfo::SExt: |
| 79 | case CCValAssign::LocInfo::ZExt: |
| 80 | case CCValAssign::LocInfo::AExt: { |
| 81 | auto Copy = MIRBuilder.buildCopy(LLT{VA.getLocVT()}, PhysReg); |
| 82 | MIRBuilder.buildTrunc(ValVReg, Copy); |
| 83 | break; |
| 84 | } |
| 85 | } |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 86 | } |
| 87 | |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 88 | void assignValueToAddress(Register ValVReg, Register Addr, uint64_t Size, |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 89 | MachinePointerInfo &MPO, CCValAssign &VA) override { |
| Matt Arsenault | 2a64598 | 2019-01-31 01:38:47 +0000 | [diff] [blame] | 90 | // FIXME: Get alignment |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 91 | auto MMO = MIRBuilder.getMF().getMachineMemOperand( |
| 92 | MPO, MachineMemOperand::MOLoad | MachineMemOperand::MOInvariant, Size, |
| Matt Arsenault | 2a64598 | 2019-01-31 01:38:47 +0000 | [diff] [blame] | 93 | 1); |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 94 | MIRBuilder.buildLoad(ValVReg, Addr, *MMO); |
| 95 | } |
| 96 | |
| 97 | /// How the physical register gets marked varies between formal |
| 98 | /// parameters (it's a basic-block live-in), and a call instruction |
| 99 | /// (it's an implicit-def of the BL). |
| 100 | virtual void markPhysRegUsed(unsigned PhysReg) = 0; |
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 101 | |
| Amara Emerson | 2b523f8 | 2019-04-09 21:22:33 +0000 | [diff] [blame] | 102 | bool isArgumentHandler() const override { return true; } |
| 103 | |
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 104 | uint64_t StackUsed; |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 105 | }; |
| 106 | |
| 107 | struct FormalArgHandler : public IncomingArgHandler { |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 108 | FormalArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| 109 | CCAssignFn *AssignFn) |
| 110 | : IncomingArgHandler(MIRBuilder, MRI, AssignFn) {} |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 111 | |
| 112 | void markPhysRegUsed(unsigned PhysReg) override { |
| 113 | MIRBuilder.getMBB().addLiveIn(PhysReg); |
| 114 | } |
| 115 | }; |
| 116 | |
| 117 | struct CallReturnHandler : public IncomingArgHandler { |
| 118 | CallReturnHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 119 | MachineInstrBuilder MIB, CCAssignFn *AssignFn) |
| 120 | : IncomingArgHandler(MIRBuilder, MRI, AssignFn), MIB(MIB) {} |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 121 | |
| 122 | void markPhysRegUsed(unsigned PhysReg) override { |
| 123 | MIB.addDef(PhysReg, RegState::Implicit); |
| 124 | } |
| 125 | |
| 126 | MachineInstrBuilder MIB; |
| 127 | }; |
| 128 | |
| Diana Picus | f11f042 | 2016-12-05 10:40:33 +0000 | [diff] [blame] | 129 | struct OutgoingArgHandler : public CallLowering::ValueHandler { |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 130 | OutgoingArgHandler(MachineIRBuilder &MIRBuilder, MachineRegisterInfo &MRI, |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 131 | MachineInstrBuilder MIB, CCAssignFn *AssignFn, |
| 132 | CCAssignFn *AssignFnVarArg) |
| 133 | : ValueHandler(MIRBuilder, MRI, AssignFn), MIB(MIB), |
| Tim Northover | 509091f | 2017-01-17 22:43:34 +0000 | [diff] [blame] | 134 | AssignFnVarArg(AssignFnVarArg), StackSize(0) {} |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 135 | |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 136 | Register getStackAddress(uint64_t Size, int64_t Offset, |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 137 | MachinePointerInfo &MPO) override { |
| 138 | LLT p0 = LLT::pointer(0, 64); |
| 139 | LLT s64 = LLT::scalar(64); |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 140 | Register SPReg = MRI.createGenericVirtualRegister(p0); |
| 141 | MIRBuilder.buildCopy(SPReg, Register(AArch64::SP)); |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 142 | |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 143 | Register OffsetReg = MRI.createGenericVirtualRegister(s64); |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 144 | MIRBuilder.buildConstant(OffsetReg, Offset); |
| 145 | |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 146 | Register AddrReg = MRI.createGenericVirtualRegister(p0); |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 147 | MIRBuilder.buildGEP(AddrReg, SPReg, OffsetReg); |
| 148 | |
| 149 | MPO = MachinePointerInfo::getStack(MIRBuilder.getMF(), Offset); |
| 150 | return AddrReg; |
| 151 | } |
| 152 | |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 153 | void assignValueToReg(Register ValVReg, Register PhysReg, |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 154 | CCValAssign &VA) override { |
| 155 | MIB.addUse(PhysReg, RegState::Implicit); |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 156 | Register ExtReg = extendRegister(ValVReg, VA); |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 157 | MIRBuilder.buildCopy(PhysReg, ExtReg); |
| 158 | } |
| 159 | |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 160 | void assignValueToAddress(Register ValVReg, Register Addr, uint64_t Size, |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 161 | MachinePointerInfo &MPO, CCValAssign &VA) override { |
| Amara Emerson | d912ffa | 2018-07-03 15:59:26 +0000 | [diff] [blame] | 162 | if (VA.getLocInfo() == CCValAssign::LocInfo::AExt) { |
| Amara Emerson | 846f243 | 2018-07-02 16:39:09 +0000 | [diff] [blame] | 163 | Size = VA.getLocVT().getSizeInBits() / 8; |
| Amara Emerson | d912ffa | 2018-07-03 15:59:26 +0000 | [diff] [blame] | 164 | ValVReg = MIRBuilder.buildAnyExt(LLT::scalar(Size * 8), ValVReg) |
| 165 | ->getOperand(0) |
| 166 | .getReg(); |
| 167 | } |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 168 | auto MMO = MIRBuilder.getMF().getMachineMemOperand( |
| Matt Arsenault | 2a64598 | 2019-01-31 01:38:47 +0000 | [diff] [blame] | 169 | MPO, MachineMemOperand::MOStore, Size, 1); |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 170 | MIRBuilder.buildStore(ValVReg, Addr, *MMO); |
| 171 | } |
| 172 | |
| Eugene Zelenko | c5eb8e2 | 2017-02-01 22:56:06 +0000 | [diff] [blame] | 173 | bool assignArg(unsigned ValNo, MVT ValVT, MVT LocVT, |
| 174 | CCValAssign::LocInfo LocInfo, |
| 175 | const CallLowering::ArgInfo &Info, |
| 176 | CCState &State) override { |
| Tim Northover | e80d6d1 | 2017-03-02 15:34:18 +0000 | [diff] [blame] | 177 | bool Res; |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 178 | if (Info.IsFixed) |
| Tim Northover | e80d6d1 | 2017-03-02 15:34:18 +0000 | [diff] [blame] | 179 | Res = AssignFn(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State); |
| 180 | else |
| 181 | Res = AssignFnVarArg(ValNo, ValVT, LocVT, LocInfo, Info.Flags, State); |
| 182 | |
| 183 | StackSize = State.getNextStackOffset(); |
| 184 | return Res; |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 185 | } |
| 186 | |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 187 | MachineInstrBuilder MIB; |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 188 | CCAssignFn *AssignFnVarArg; |
| Tim Northover | 509091f | 2017-01-17 22:43:34 +0000 | [diff] [blame] | 189 | uint64_t StackSize; |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 190 | }; |
| Benjamin Kramer | 49a49fe | 2017-08-20 13:03:48 +0000 | [diff] [blame] | 191 | } // namespace |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 192 | |
| Benjamin Kramer | 061f4a5 | 2017-01-13 14:39:03 +0000 | [diff] [blame] | 193 | void AArch64CallLowering::splitToValueTypes( |
| 194 | const ArgInfo &OrigArg, SmallVectorImpl<ArgInfo> &SplitArgs, |
| Diana Picus | 253b53b | 2019-06-27 09:24:30 +0000 | [diff] [blame^] | 195 | const DataLayout &DL, MachineRegisterInfo &MRI, CallingConv::ID CallConv) const { |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 196 | const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>(); |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 197 | LLVMContext &Ctx = OrigArg.Ty->getContext(); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 198 | |
| Amara Emerson | 0d6a26d | 2018-05-16 10:32:02 +0000 | [diff] [blame] | 199 | if (OrigArg.Ty->isVoidTy()) |
| 200 | return; |
| 201 | |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 202 | SmallVector<EVT, 4> SplitVTs; |
| 203 | SmallVector<uint64_t, 4> Offsets; |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 204 | ComputeValueVTs(TLI, DL, OrigArg.Ty, SplitVTs, &Offsets, 0); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 205 | |
| 206 | if (SplitVTs.size() == 1) { |
| Tim Northover | d1fd383 | 2016-12-05 21:25:33 +0000 | [diff] [blame] | 207 | // No splitting to do, but we want to replace the original type (e.g. [1 x |
| 208 | // double] -> double). |
| Diana Picus | 69ce1c13 | 2019-06-27 08:50:53 +0000 | [diff] [blame] | 209 | SplitArgs.emplace_back(OrigArg.Regs[0], SplitVTs[0].getTypeForEVT(Ctx), |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 210 | OrigArg.Flags, OrigArg.IsFixed); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 211 | return; |
| 212 | } |
| 213 | |
| Diana Picus | 253b53b | 2019-06-27 09:24:30 +0000 | [diff] [blame^] | 214 | // Create one ArgInfo for each virtual register in the original ArgInfo. |
| 215 | assert(OrigArg.Regs.size() == SplitVTs.size() && "Regs / types mismatch"); |
| Diana Picus | c3dbe23 | 2019-06-27 08:54:17 +0000 | [diff] [blame] | 216 | |
| Tim Northover | ef1fc5a | 2017-08-21 21:56:11 +0000 | [diff] [blame] | 217 | bool NeedsRegBlock = TLI.functionArgumentNeedsConsecutiveRegisters( |
| 218 | OrigArg.Ty, CallConv, false); |
| Diana Picus | 253b53b | 2019-06-27 09:24:30 +0000 | [diff] [blame^] | 219 | for (unsigned i = 0, e = SplitVTs.size(); i < e; ++i) { |
| 220 | Type *SplitTy = SplitVTs[i].getTypeForEVT(Ctx); |
| 221 | SplitArgs.emplace_back(OrigArg.Regs[i], SplitTy, OrigArg.Flags, |
| 222 | OrigArg.IsFixed); |
| Tim Northover | ef1fc5a | 2017-08-21 21:56:11 +0000 | [diff] [blame] | 223 | if (NeedsRegBlock) |
| 224 | SplitArgs.back().Flags.setInConsecutiveRegs(); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 225 | } |
| 226 | |
| Tim Northover | ef1fc5a | 2017-08-21 21:56:11 +0000 | [diff] [blame] | 227 | SplitArgs.back().Flags.setInConsecutiveRegsLast(); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 228 | } |
| 229 | |
| 230 | bool AArch64CallLowering::lowerReturn(MachineIRBuilder &MIRBuilder, |
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 231 | const Value *Val, |
| Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 232 | ArrayRef<Register> VRegs, |
| 233 | Register SwiftErrorVReg) const { |
| Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 234 | auto MIB = MIRBuilder.buildInstrNoInsert(AArch64::RET_ReallyLR); |
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 235 | assert(((Val && !VRegs.empty()) || (!Val && VRegs.empty())) && |
| 236 | "Return value without a vreg"); |
| 237 | |
| Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 238 | bool Success = true; |
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 239 | if (!VRegs.empty()) { |
| 240 | MachineFunction &MF = MIRBuilder.getMF(); |
| 241 | const Function &F = MF.getFunction(); |
| 242 | |
| Amara Emerson | 5a3bb68 | 2018-06-01 13:20:32 +0000 | [diff] [blame] | 243 | MachineRegisterInfo &MRI = MF.getRegInfo(); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 244 | const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>(); |
| 245 | CCAssignFn *AssignFn = TLI.CCAssignFnForReturn(F.getCallingConv()); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 246 | auto &DL = F.getParent()->getDataLayout(); |
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 247 | LLVMContext &Ctx = Val->getType()->getContext(); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 248 | |
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 249 | SmallVector<EVT, 4> SplitEVTs; |
| 250 | ComputeValueVTs(TLI, DL, Val->getType(), SplitEVTs); |
| 251 | assert(VRegs.size() == SplitEVTs.size() && |
| 252 | "For each split Type there should be exactly one VReg."); |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 253 | |
| 254 | SmallVector<ArgInfo, 8> SplitArgs; |
| Amara Emerson | 2b523f8 | 2019-04-09 21:22:33 +0000 | [diff] [blame] | 255 | CallingConv::ID CC = F.getCallingConv(); |
| 256 | |
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 257 | for (unsigned i = 0; i < SplitEVTs.size(); ++i) { |
| Amara Emerson | 2b523f8 | 2019-04-09 21:22:33 +0000 | [diff] [blame] | 258 | if (TLI.getNumRegistersForCallingConv(Ctx, CC, SplitEVTs[i]) > 1) { |
| 259 | LLVM_DEBUG(dbgs() << "Can't handle extended arg types which need split"); |
| 260 | return false; |
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 261 | } |
| 262 | |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 263 | Register CurVReg = VRegs[i]; |
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 264 | ArgInfo CurArgInfo = ArgInfo{CurVReg, SplitEVTs[i].getTypeForEVT(Ctx)}; |
| 265 | setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F); |
| Amara Emerson | 2b523f8 | 2019-04-09 21:22:33 +0000 | [diff] [blame] | 266 | |
| 267 | // i1 is a special case because SDAG i1 true is naturally zero extended |
| 268 | // when widened using ANYEXT. We need to do it explicitly here. |
| 269 | if (MRI.getType(CurVReg).getSizeInBits() == 1) { |
| 270 | CurVReg = MIRBuilder.buildZExt(LLT::scalar(8), CurVReg).getReg(0); |
| 271 | } else { |
| 272 | // Some types will need extending as specified by the CC. |
| 273 | MVT NewVT = TLI.getRegisterTypeForCallingConv(Ctx, CC, SplitEVTs[i]); |
| 274 | if (EVT(NewVT) != SplitEVTs[i]) { |
| 275 | unsigned ExtendOp = TargetOpcode::G_ANYEXT; |
| 276 | if (F.getAttributes().hasAttribute(AttributeList::ReturnIndex, |
| 277 | Attribute::SExt)) |
| 278 | ExtendOp = TargetOpcode::G_SEXT; |
| 279 | else if (F.getAttributes().hasAttribute(AttributeList::ReturnIndex, |
| 280 | Attribute::ZExt)) |
| 281 | ExtendOp = TargetOpcode::G_ZEXT; |
| 282 | |
| 283 | LLT NewLLT(NewVT); |
| 284 | LLT OldLLT(MVT::getVT(CurArgInfo.Ty)); |
| 285 | CurArgInfo.Ty = EVT(NewVT).getTypeForEVT(Ctx); |
| 286 | // Instead of an extend, we might have a vector type which needs |
| Amara Emerson | 3d1128c | 2019-05-06 19:41:01 +0000 | [diff] [blame] | 287 | // padding with more elements, e.g. <2 x half> -> <4 x half>. |
| 288 | if (NewVT.isVector()) { |
| 289 | if (OldLLT.isVector()) { |
| 290 | if (NewLLT.getNumElements() > OldLLT.getNumElements()) { |
| 291 | // We don't handle VA types which are not exactly twice the |
| 292 | // size, but can easily be done in future. |
| 293 | if (NewLLT.getNumElements() != OldLLT.getNumElements() * 2) { |
| 294 | LLVM_DEBUG(dbgs() << "Outgoing vector ret has too many elts"); |
| 295 | return false; |
| 296 | } |
| 297 | auto Undef = MIRBuilder.buildUndef({OldLLT}); |
| 298 | CurVReg = |
| 299 | MIRBuilder.buildMerge({NewLLT}, {CurVReg, Undef.getReg(0)}) |
| 300 | .getReg(0); |
| 301 | } else { |
| 302 | // Just do a vector extend. |
| 303 | CurVReg = MIRBuilder.buildInstr(ExtendOp, {NewLLT}, {CurVReg}) |
| 304 | .getReg(0); |
| 305 | } |
| 306 | } else if (NewLLT.getNumElements() == 2) { |
| 307 | // We need to pad a <1 x S> type to <2 x S>. Since we don't have |
| 308 | // <1 x S> vector types in GISel we use a build_vector instead |
| 309 | // of a vector merge/concat. |
| 310 | auto Undef = MIRBuilder.buildUndef({OldLLT}); |
| 311 | CurVReg = |
| 312 | MIRBuilder |
| 313 | .buildBuildVector({NewLLT}, {CurVReg, Undef.getReg(0)}) |
| 314 | .getReg(0); |
| 315 | } else { |
| 316 | LLVM_DEBUG(dbgs() << "Could not handle ret ty"); |
| Amara Emerson | 2b523f8 | 2019-04-09 21:22:33 +0000 | [diff] [blame] | 317 | return false; |
| 318 | } |
| Amara Emerson | 2b523f8 | 2019-04-09 21:22:33 +0000 | [diff] [blame] | 319 | } else { |
| Amara Emerson | 3d1128c | 2019-05-06 19:41:01 +0000 | [diff] [blame] | 320 | // A scalar extend. |
| Amara Emerson | 2b523f8 | 2019-04-09 21:22:33 +0000 | [diff] [blame] | 321 | CurVReg = |
| 322 | MIRBuilder.buildInstr(ExtendOp, {NewLLT}, {CurVReg}).getReg(0); |
| 323 | } |
| 324 | } |
| 325 | } |
| Diana Picus | 69ce1c13 | 2019-06-27 08:50:53 +0000 | [diff] [blame] | 326 | if (CurVReg != CurArgInfo.Regs[0]) { |
| 327 | CurArgInfo.Regs[0] = CurVReg; |
| Amara Emerson | 2b523f8 | 2019-04-09 21:22:33 +0000 | [diff] [blame] | 328 | // Reset the arg flags after modifying CurVReg. |
| 329 | setArgFlags(CurArgInfo, AttributeList::ReturnIndex, DL, F); |
| 330 | } |
| Diana Picus | 253b53b | 2019-06-27 09:24:30 +0000 | [diff] [blame^] | 331 | splitToValueTypes(CurArgInfo, SplitArgs, DL, MRI, CC); |
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 332 | } |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 333 | |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 334 | OutgoingArgHandler Handler(MIRBuilder, MRI, MIB, AssignFn, AssignFn); |
| 335 | Success = handleAssignments(MIRBuilder, SplitArgs, Handler); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 336 | } |
| Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 337 | |
| Tim Northover | 3b2157a | 2019-05-24 08:40:13 +0000 | [diff] [blame] | 338 | if (SwiftErrorVReg) { |
| 339 | MIB.addUse(AArch64::X21, RegState::Implicit); |
| 340 | MIRBuilder.buildCopy(AArch64::X21, SwiftErrorVReg); |
| 341 | } |
| 342 | |
| Tim Northover | 05cc485 | 2016-12-07 21:05:38 +0000 | [diff] [blame] | 343 | MIRBuilder.insertInstr(MIB); |
| 344 | return Success; |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 345 | } |
| 346 | |
| Diana Picus | c3dbe23 | 2019-06-27 08:54:17 +0000 | [diff] [blame] | 347 | bool AArch64CallLowering::lowerFormalArguments( |
| 348 | MachineIRBuilder &MIRBuilder, const Function &F, |
| 349 | ArrayRef<ArrayRef<Register>> VRegs) const { |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 350 | MachineFunction &MF = MIRBuilder.getMF(); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 351 | MachineBasicBlock &MBB = MIRBuilder.getMBB(); |
| 352 | MachineRegisterInfo &MRI = MF.getRegInfo(); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 353 | auto &DL = F.getParent()->getDataLayout(); |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 354 | |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 355 | SmallVector<ArgInfo, 8> SplitArgs; |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 356 | unsigned i = 0; |
| Reid Kleckner | 45707d4 | 2017-03-16 22:59:15 +0000 | [diff] [blame] | 357 | for (auto &Arg : F.args()) { |
| Amara Emerson | d78d65c | 2017-11-30 20:06:02 +0000 | [diff] [blame] | 358 | if (DL.getTypeStoreSize(Arg.getType()) == 0) |
| 359 | continue; |
| Diana Picus | c3dbe23 | 2019-06-27 08:54:17 +0000 | [diff] [blame] | 360 | |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 361 | ArgInfo OrigArg{VRegs[i], Arg.getType()}; |
| Reid Kleckner | a0b45f4 | 2017-05-03 18:17:31 +0000 | [diff] [blame] | 362 | setArgFlags(OrigArg, i + AttributeList::FirstArgIndex, DL, F); |
| Tim Northover | c2c545b | 2017-03-06 23:50:28 +0000 | [diff] [blame] | 363 | |
| Diana Picus | 253b53b | 2019-06-27 09:24:30 +0000 | [diff] [blame^] | 364 | splitToValueTypes(OrigArg, SplitArgs, DL, MRI, F.getCallingConv()); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 365 | ++i; |
| 366 | } |
| 367 | |
| 368 | if (!MBB.empty()) |
| 369 | MIRBuilder.setInstr(*MBB.begin()); |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 370 | |
| 371 | const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>(); |
| 372 | CCAssignFn *AssignFn = |
| 373 | TLI.CCAssignFnForCall(F.getCallingConv(), /*IsVarArg=*/false); |
| 374 | |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 375 | FormalArgHandler Handler(MIRBuilder, MRI, AssignFn); |
| 376 | if (!handleAssignments(MIRBuilder, SplitArgs, Handler)) |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 377 | return false; |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 378 | |
| Tim Northover | e9600d8 | 2017-02-08 17:57:27 +0000 | [diff] [blame] | 379 | if (F.isVarArg()) { |
| 380 | if (!MF.getSubtarget<AArch64Subtarget>().isTargetDarwin()) { |
| 381 | // FIXME: we need to reimplement saveVarArgsRegisters from |
| 382 | // AArch64ISelLowering. |
| 383 | return false; |
| 384 | } |
| 385 | |
| 386 | // We currently pass all varargs at 8-byte alignment. |
| 387 | uint64_t StackOffset = alignTo(Handler.StackUsed, 8); |
| 388 | |
| 389 | auto &MFI = MIRBuilder.getMF().getFrameInfo(); |
| 390 | AArch64FunctionInfo *FuncInfo = MF.getInfo<AArch64FunctionInfo>(); |
| 391 | FuncInfo->setVarArgsStackIndex(MFI.CreateFixedObject(4, StackOffset, true)); |
| 392 | } |
| 393 | |
| Tri Vo | 6c47c62 | 2018-09-22 22:17:50 +0000 | [diff] [blame] | 394 | auto &Subtarget = MF.getSubtarget<AArch64Subtarget>(); |
| 395 | if (Subtarget.hasCustomCallingConv()) |
| 396 | Subtarget.getRegisterInfo()->UpdateCustomCalleeSavedRegs(MF); |
| 397 | |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 398 | // Move back to the end of the basic block. |
| 399 | MIRBuilder.setMBB(MBB); |
| 400 | |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 401 | return true; |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 402 | } |
| 403 | |
| 404 | bool AArch64CallLowering::lowerCall(MachineIRBuilder &MIRBuilder, |
| Diana Picus | d79253a | 2017-03-20 14:40:18 +0000 | [diff] [blame] | 405 | CallingConv::ID CallConv, |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 406 | const MachineOperand &Callee, |
| 407 | const ArgInfo &OrigRet, |
| Tim Northover | 3b2157a | 2019-05-24 08:40:13 +0000 | [diff] [blame] | 408 | ArrayRef<ArgInfo> OrigArgs, |
| Matt Arsenault | e3a676e | 2019-06-24 15:50:29 +0000 | [diff] [blame] | 409 | Register SwiftErrorVReg) const { |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 410 | MachineFunction &MF = MIRBuilder.getMF(); |
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 411 | const Function &F = MF.getFunction(); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 412 | MachineRegisterInfo &MRI = MF.getRegInfo(); |
| 413 | auto &DL = F.getParent()->getDataLayout(); |
| 414 | |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 415 | SmallVector<ArgInfo, 8> SplitArgs; |
| 416 | for (auto &OrigArg : OrigArgs) { |
| Diana Picus | 253b53b | 2019-06-27 09:24:30 +0000 | [diff] [blame^] | 417 | splitToValueTypes(OrigArg, SplitArgs, DL, MRI, CallConv); |
| Amara Emerson | 7a05d1c | 2019-03-08 22:17:00 +0000 | [diff] [blame] | 418 | // AAPCS requires that we zero-extend i1 to 8 bits by the caller. |
| 419 | if (OrigArg.Ty->isIntegerTy(1)) |
| 420 | SplitArgs.back().Flags.setZExt(); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 421 | } |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 422 | |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 423 | // Find out which ABI gets to decide where things go. |
| 424 | const AArch64TargetLowering &TLI = *getTLI<AArch64TargetLowering>(); |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 425 | CCAssignFn *AssignFnFixed = |
| Diana Picus | d79253a | 2017-03-20 14:40:18 +0000 | [diff] [blame] | 426 | TLI.CCAssignFnForCall(CallConv, /*IsVarArg=*/false); |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 427 | CCAssignFn *AssignFnVarArg = |
| Diana Picus | d79253a | 2017-03-20 14:40:18 +0000 | [diff] [blame] | 428 | TLI.CCAssignFnForCall(CallConv, /*IsVarArg=*/true); |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 429 | |
| Tim Northover | 509091f | 2017-01-17 22:43:34 +0000 | [diff] [blame] | 430 | auto CallSeqStart = MIRBuilder.buildInstr(AArch64::ADJCALLSTACKDOWN); |
| 431 | |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 432 | // Create a temporarily-floating call instruction so we can add the implicit |
| 433 | // uses of arg registers. |
| 434 | auto MIB = MIRBuilder.buildInstrNoInsert(Callee.isReg() ? AArch64::BLR |
| 435 | : AArch64::BL); |
| Diana Picus | 116bbab | 2017-01-13 09:58:52 +0000 | [diff] [blame] | 436 | MIB.add(Callee); |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 437 | |
| 438 | // Tell the call which registers are clobbered. |
| Nick Desaulniers | 287a3be | 2018-09-07 20:58:57 +0000 | [diff] [blame] | 439 | auto TRI = MF.getSubtarget<AArch64Subtarget>().getRegisterInfo(); |
| Tri Vo | 6c47c62 | 2018-09-22 22:17:50 +0000 | [diff] [blame] | 440 | const uint32_t *Mask = TRI->getCallPreservedMask(MF, F.getCallingConv()); |
| 441 | if (MF.getSubtarget<AArch64Subtarget>().hasCustomCallingConv()) |
| 442 | TRI->UpdateCustomCallPreservedMask(MF, &Mask); |
| 443 | MIB.addRegMask(Mask); |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 444 | |
| Nick Desaulniers | 287a3be | 2018-09-07 20:58:57 +0000 | [diff] [blame] | 445 | if (TRI->isAnyArgRegReserved(MF)) |
| 446 | TRI->emitReservedArgRegCallError(MF); |
| 447 | |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 448 | // Do the actual argument marshalling. |
| 449 | SmallVector<unsigned, 8> PhysRegs; |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 450 | OutgoingArgHandler Handler(MIRBuilder, MRI, MIB, AssignFnFixed, |
| 451 | AssignFnVarArg); |
| 452 | if (!handleAssignments(MIRBuilder, SplitArgs, Handler)) |
| Tim Northover | a5e38fa | 2016-09-22 13:49:25 +0000 | [diff] [blame] | 453 | return false; |
| 454 | |
| 455 | // Now we can add the actual call instruction to the correct basic block. |
| 456 | MIRBuilder.insertInstr(MIB); |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 457 | |
| Quentin Colombet | f38015e | 2016-12-22 21:56:31 +0000 | [diff] [blame] | 458 | // If Callee is a reg, since it is used by a target specific |
| 459 | // instruction, it must have a register class matching the |
| 460 | // constraint of that instruction. |
| 461 | if (Callee.isReg()) |
| 462 | MIB->getOperand(0).setReg(constrainOperandRegClass( |
| 463 | MF, *TRI, MRI, *MF.getSubtarget().getInstrInfo(), |
| Aditya Nandakumar | 5999905 | 2018-02-26 22:56:21 +0000 | [diff] [blame] | 464 | *MF.getSubtarget().getRegBankInfo(), *MIB, MIB->getDesc(), Callee, 0)); |
| Quentin Colombet | f38015e | 2016-12-22 21:56:31 +0000 | [diff] [blame] | 465 | |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 466 | // Finally we can copy the returned value back into its virtual-register. In |
| 467 | // symmetry with the arugments, the physical register must be an |
| 468 | // implicit-define of the call instruction. |
| 469 | CCAssignFn *RetAssignFn = TLI.CCAssignFnForReturn(F.getCallingConv()); |
| Diana Picus | 8138996 | 2019-06-27 09:15:53 +0000 | [diff] [blame] | 470 | if (!OrigRet.Ty->isVoidTy()) { |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 471 | SplitArgs.clear(); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 472 | |
| Diana Picus | 253b53b | 2019-06-27 09:24:30 +0000 | [diff] [blame^] | 473 | splitToValueTypes(OrigRet, SplitArgs, DL, MRI, F.getCallingConv()); |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 474 | |
| Tim Northover | d943354 | 2017-01-17 22:30:10 +0000 | [diff] [blame] | 475 | CallReturnHandler Handler(MIRBuilder, MRI, MIB, RetAssignFn); |
| 476 | if (!handleAssignments(MIRBuilder, SplitArgs, Handler)) |
| Tim Northover | 9a46718 | 2016-09-21 12:57:45 +0000 | [diff] [blame] | 477 | return false; |
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 478 | } |
| 479 | |
| Tim Northover | 3b2157a | 2019-05-24 08:40:13 +0000 | [diff] [blame] | 480 | if (SwiftErrorVReg) { |
| 481 | MIB.addDef(AArch64::X21, RegState::Implicit); |
| Matt Arsenault | faeaedf | 2019-06-24 16:16:12 +0000 | [diff] [blame] | 482 | MIRBuilder.buildCopy(SwiftErrorVReg, Register(AArch64::X21)); |
| Tim Northover | 3b2157a | 2019-05-24 08:40:13 +0000 | [diff] [blame] | 483 | } |
| 484 | |
| Serge Pavlov | d526b13 | 2017-05-09 13:35:13 +0000 | [diff] [blame] | 485 | CallSeqStart.addImm(Handler.StackSize).addImm(0); |
| Tim Northover | 509091f | 2017-01-17 22:43:34 +0000 | [diff] [blame] | 486 | MIRBuilder.buildInstr(AArch64::ADJCALLSTACKUP) |
| 487 | .addImm(Handler.StackSize) |
| 488 | .addImm(0); |
| 489 | |
| Tim Northover | 406024a | 2016-08-10 21:44:01 +0000 | [diff] [blame] | 490 | return true; |
| 491 | } |