blob: 1ef3df3aedee86cd8e041210ce73a2f220cedf92 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDGPUAsmPrinter.cpp - AMDGPU Assebly printer --------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11///
12/// The AMDGPUAsmPrinter is used to print both assembly string and also binary
13/// code. When passed an MCAsmStreamer it prints assembly and when passed
14/// an MCObjectStreamer it outputs binary code.
15//
16//===----------------------------------------------------------------------===//
17//
18
19
20#include "AMDGPUAsmPrinter.h"
21#include "AMDGPU.h"
Tom Stellard043de4c2013-05-06 17:50:51 +000022#include "R600Defines.h"
Vincent Lejeune117f0752013-04-23 17:34:12 +000023#include "R600MachineFunctionInfo.h"
Vincent Lejeune98a73802013-04-17 15:17:25 +000024#include "R600RegisterInfo.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000025#include "SIDefines.h"
26#include "SIMachineFunctionInfo.h"
27#include "SIRegisterInfo.h"
Tom Stellard3a7beafb32013-04-15 17:51:30 +000028#include "llvm/MC/MCContext.h"
29#include "llvm/MC/MCSectionELF.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000030#include "llvm/MC/MCStreamer.h"
Tom Stellard3a7beafb32013-04-15 17:51:30 +000031#include "llvm/Support/ELF.h"
Tom Stellardc026e8b2013-06-28 15:47:08 +000032#include "llvm/Support/MathExtras.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000033#include "llvm/Support/TargetRegistry.h"
Chandler Carruthbe810232013-01-02 10:22:59 +000034#include "llvm/Target/TargetLoweringObjectFile.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000035
36using namespace llvm;
37
38
39static AsmPrinter *createAMDGPUAsmPrinterPass(TargetMachine &tm,
40 MCStreamer &Streamer) {
41 return new AMDGPUAsmPrinter(tm, Streamer);
42}
43
44extern "C" void LLVMInitializeR600AsmPrinter() {
45 TargetRegistry::RegisterAsmPrinter(TheAMDGPUTarget, createAMDGPUAsmPrinterPass);
46}
47
Tom Stellarded699252013-10-12 05:02:51 +000048AMDGPUAsmPrinter::AMDGPUAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
Matt Arsenault89cc49f2013-12-05 05:15:35 +000049 : AsmPrinter(TM, Streamer) {
Rafael Espindola277f9062014-01-31 22:14:06 +000050 DisasmEnabled = TM.getSubtarget<AMDGPUSubtarget>().dumpCode();
Tom Stellarded699252013-10-12 05:02:51 +000051}
52
Tom Stellard75aadc22012-12-11 21:25:42 +000053/// We need to override this function so we can avoid
54/// the call to EmitFunctionHeader(), which the MCPureStreamer can't handle.
55bool AMDGPUAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Tom Stellard75aadc22012-12-11 21:25:42 +000056 SetupMachineFunction(MF);
Matt Arsenault89cc49f2013-12-05 05:15:35 +000057
Rafael Espindola19656ba2014-01-31 21:54:49 +000058 OutStreamer.emitRawComment(Twine('@') + MF.getName() + Twine(':'));
Vincent Lejeune98a73802013-04-17 15:17:25 +000059
Tom Stellarded699252013-10-12 05:02:51 +000060 MCContext &Context = getObjFileLowering().getContext();
61 const MCSectionELF *ConfigSection = Context.getELFSection(".AMDGPU.config",
Tom Stellard34e40682013-04-24 23:56:14 +000062 ELF::SHT_PROGBITS, 0,
Vincent Lejeune98a73802013-04-17 15:17:25 +000063 SectionKind::getReadOnly());
64 OutStreamer.SwitchSection(ConfigSection);
Matt Arsenault89cc49f2013-12-05 05:15:35 +000065
Tom Stellarded699252013-10-12 05:02:51 +000066 const AMDGPUSubtarget &STM = TM.getSubtarget<AMDGPUSubtarget>();
Matt Arsenault89cc49f2013-12-05 05:15:35 +000067 SIProgramInfo KernelInfo;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +000068 if (STM.getGeneration() > AMDGPUSubtarget::NORTHERN_ISLANDS) {
Matt Arsenault89cc49f2013-12-05 05:15:35 +000069 findNumUsedRegistersSI(MF, KernelInfo.NumSGPR, KernelInfo.NumVGPR);
70 EmitProgramInfoSI(MF, KernelInfo);
Vincent Lejeune98a73802013-04-17 15:17:25 +000071 } else {
72 EmitProgramInfoR600(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +000073 }
Tom Stellarded699252013-10-12 05:02:51 +000074
75 DisasmLines.clear();
76 HexLines.clear();
77 DisasmLineMaxLen = 0;
78
Tom Stellard3a7beafb32013-04-15 17:51:30 +000079 OutStreamer.SwitchSection(getObjFileLowering().getTextSection());
Tom Stellard75aadc22012-12-11 21:25:42 +000080 EmitFunctionBody();
Tom Stellarded699252013-10-12 05:02:51 +000081
Rafael Espindola887541f2014-01-31 22:08:19 +000082 if (isVerbose()) {
Matt Arsenault89cc49f2013-12-05 05:15:35 +000083 const MCSectionELF *CommentSection
84 = Context.getELFSection(".AMDGPU.csdata",
85 ELF::SHT_PROGBITS, 0,
86 SectionKind::getReadOnly());
87 OutStreamer.SwitchSection(CommentSection);
88
Tom Stellard08b6af92014-01-22 21:55:35 +000089 if (STM.getGeneration() > AMDGPUSubtarget::NORTHERN_ISLANDS) {
Rafael Espindola98f5b542014-01-27 00:19:41 +000090 OutStreamer.emitRawComment(" Kernel info:", false);
91 OutStreamer.emitRawComment(" NumSgprs: " + Twine(KernelInfo.NumSGPR),
Rafael Espindolabcf890b2014-01-27 00:16:00 +000092 false);
Rafael Espindola98f5b542014-01-27 00:19:41 +000093 OutStreamer.emitRawComment(" NumVgprs: " + Twine(KernelInfo.NumVGPR),
Rafael Espindolabcf890b2014-01-27 00:16:00 +000094 false);
Tom Stellard08b6af92014-01-22 21:55:35 +000095 } else {
96 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
Rafael Espindola887541f2014-01-31 22:08:19 +000097 OutStreamer.emitRawComment(
Tom Stellard08b6af92014-01-22 21:55:35 +000098 Twine("SQ_PGM_RESOURCES:STACK_SIZE = " + Twine(MFI->StackSize)));
99 }
Matt Arsenault89cc49f2013-12-05 05:15:35 +0000100 }
101
Tom Stellarded699252013-10-12 05:02:51 +0000102 if (STM.dumpCode()) {
103#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
104 MF.dump();
105#endif
106
107 if (DisasmEnabled) {
108 OutStreamer.SwitchSection(Context.getELFSection(".AMDGPU.disasm",
109 ELF::SHT_NOTE, 0,
110 SectionKind::getReadOnly()));
111
112 for (size_t i = 0; i < DisasmLines.size(); ++i) {
113 std::string Comment(DisasmLineMaxLen - DisasmLines[i].size(), ' ');
114 Comment += " ; " + HexLines[i] + "\n";
115
116 OutStreamer.EmitBytes(StringRef(DisasmLines[i]));
117 OutStreamer.EmitBytes(StringRef(Comment));
118 }
119 }
120 }
121
Tom Stellard75aadc22012-12-11 21:25:42 +0000122 return false;
123}
124
Vincent Lejeune98a73802013-04-17 15:17:25 +0000125void AMDGPUAsmPrinter::EmitProgramInfoR600(MachineFunction &MF) {
126 unsigned MaxGPR = 0;
Vincent Lejeune4a0beb52013-04-30 00:13:13 +0000127 bool killPixel = false;
Vincent Lejeune98a73802013-04-17 15:17:25 +0000128 const R600RegisterInfo * RI =
129 static_cast<const R600RegisterInfo*>(TM.getRegisterInfo());
Vincent Lejeune117f0752013-04-23 17:34:12 +0000130 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
Tom Stellard043de4c2013-05-06 17:50:51 +0000131 const AMDGPUSubtarget &STM = TM.getSubtarget<AMDGPUSubtarget>();
Vincent Lejeune98a73802013-04-17 15:17:25 +0000132
133 for (MachineFunction::iterator BB = MF.begin(), BB_E = MF.end();
134 BB != BB_E; ++BB) {
135 MachineBasicBlock &MBB = *BB;
136 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
137 I != E; ++I) {
138 MachineInstr &MI = *I;
Vincent Lejeune4a0beb52013-04-30 00:13:13 +0000139 if (MI.getOpcode() == AMDGPU::KILLGT)
140 killPixel = true;
Vincent Lejeune98a73802013-04-17 15:17:25 +0000141 unsigned numOperands = MI.getNumOperands();
142 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
143 MachineOperand & MO = MI.getOperand(op_idx);
144 if (!MO.isReg())
145 continue;
146 unsigned HWReg = RI->getEncodingValue(MO.getReg()) & 0xff;
147
148 // Register with value > 127 aren't GPR
149 if (HWReg > 127)
150 continue;
151 MaxGPR = std::max(MaxGPR, HWReg);
152 }
153 }
154 }
Tom Stellard043de4c2013-05-06 17:50:51 +0000155
156 unsigned RsrcReg;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000157 if (STM.getGeneration() >= AMDGPUSubtarget::EVERGREEN) {
Tom Stellard043de4c2013-05-06 17:50:51 +0000158 // Evergreen / Northern Islands
159 switch (MFI->ShaderType) {
160 default: // Fall through
161 case ShaderType::COMPUTE: RsrcReg = R_0288D4_SQ_PGM_RESOURCES_LS; break;
162 case ShaderType::GEOMETRY: RsrcReg = R_028878_SQ_PGM_RESOURCES_GS; break;
163 case ShaderType::PIXEL: RsrcReg = R_028844_SQ_PGM_RESOURCES_PS; break;
164 case ShaderType::VERTEX: RsrcReg = R_028860_SQ_PGM_RESOURCES_VS; break;
165 }
166 } else {
167 // R600 / R700
168 switch (MFI->ShaderType) {
169 default: // Fall through
170 case ShaderType::GEOMETRY: // Fall through
171 case ShaderType::COMPUTE: // Fall through
172 case ShaderType::VERTEX: RsrcReg = R_028868_SQ_PGM_RESOURCES_VS; break;
173 case ShaderType::PIXEL: RsrcReg = R_028850_SQ_PGM_RESOURCES_PS; break;
174 }
175 }
176
177 OutStreamer.EmitIntValue(RsrcReg, 4);
178 OutStreamer.EmitIntValue(S_NUM_GPRS(MaxGPR + 1) |
179 S_STACK_SIZE(MFI->StackSize), 4);
180 OutStreamer.EmitIntValue(R_02880C_DB_SHADER_CONTROL, 4);
181 OutStreamer.EmitIntValue(S_02880C_KILL_ENABLE(killPixel), 4);
Tom Stellardc026e8b2013-06-28 15:47:08 +0000182
183 if (MFI->ShaderType == ShaderType::COMPUTE) {
184 OutStreamer.EmitIntValue(R_0288E8_SQ_LDS_ALLOC, 4);
185 OutStreamer.EmitIntValue(RoundUpToAlignment(MFI->LDSSize, 4) >> 2, 4);
186 }
Vincent Lejeune98a73802013-04-17 15:17:25 +0000187}
188
Matt Arsenault89cc49f2013-12-05 05:15:35 +0000189void AMDGPUAsmPrinter::findNumUsedRegistersSI(MachineFunction &MF,
190 unsigned &NumSGPR,
191 unsigned &NumVGPR) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000192 unsigned MaxSGPR = 0;
193 unsigned MaxVGPR = 0;
194 bool VCCUsed = false;
195 const SIRegisterInfo * RI =
196 static_cast<const SIRegisterInfo*>(TM.getRegisterInfo());
197
198 for (MachineFunction::iterator BB = MF.begin(), BB_E = MF.end();
199 BB != BB_E; ++BB) {
200 MachineBasicBlock &MBB = *BB;
201 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
202 I != E; ++I) {
203 MachineInstr &MI = *I;
204
205 unsigned numOperands = MI.getNumOperands();
206 for (unsigned op_idx = 0; op_idx < numOperands; op_idx++) {
Matt Arsenault671a0052013-11-14 10:08:50 +0000207 MachineOperand &MO = MI.getOperand(op_idx);
Tom Stellard75aadc22012-12-11 21:25:42 +0000208 unsigned width = 0;
209 bool isSGPR = false;
Matt Arsenaulta64ee172014-01-08 21:47:14 +0000210
Tom Stellard75aadc22012-12-11 21:25:42 +0000211 if (!MO.isReg()) {
212 continue;
213 }
Matt Arsenaulta64ee172014-01-08 21:47:14 +0000214 unsigned reg = MO.getReg();
Tom Stellard75aadc22012-12-11 21:25:42 +0000215 if (reg == AMDGPU::VCC) {
216 VCCUsed = true;
217 continue;
218 }
Matt Arsenault65864e32013-10-22 21:11:31 +0000219
Tom Stellard75aadc22012-12-11 21:25:42 +0000220 switch (reg) {
221 default: break;
Matt Arsenault65864e32013-10-22 21:11:31 +0000222 case AMDGPU::SCC:
Tom Stellard75aadc22012-12-11 21:25:42 +0000223 case AMDGPU::EXEC:
Tom Stellard75aadc22012-12-11 21:25:42 +0000224 case AMDGPU::M0:
225 continue;
226 }
227
228 if (AMDGPU::SReg_32RegClass.contains(reg)) {
229 isSGPR = true;
230 width = 1;
231 } else if (AMDGPU::VReg_32RegClass.contains(reg)) {
232 isSGPR = false;
233 width = 1;
234 } else if (AMDGPU::SReg_64RegClass.contains(reg)) {
235 isSGPR = true;
236 width = 2;
237 } else if (AMDGPU::VReg_64RegClass.contains(reg)) {
238 isSGPR = false;
239 width = 2;
Christian Konig8b1ed282013-04-10 08:39:16 +0000240 } else if (AMDGPU::VReg_96RegClass.contains(reg)) {
241 isSGPR = false;
242 width = 3;
Tom Stellard75aadc22012-12-11 21:25:42 +0000243 } else if (AMDGPU::SReg_128RegClass.contains(reg)) {
244 isSGPR = true;
245 width = 4;
246 } else if (AMDGPU::VReg_128RegClass.contains(reg)) {
247 isSGPR = false;
248 width = 4;
249 } else if (AMDGPU::SReg_256RegClass.contains(reg)) {
250 isSGPR = true;
251 width = 8;
Tom Stellard538ceeb2013-02-07 17:02:09 +0000252 } else if (AMDGPU::VReg_256RegClass.contains(reg)) {
253 isSGPR = false;
254 width = 8;
Tom Stellarda66cafa2013-10-23 00:44:12 +0000255 } else if (AMDGPU::SReg_512RegClass.contains(reg)) {
256 isSGPR = true;
257 width = 16;
Tom Stellard538ceeb2013-02-07 17:02:09 +0000258 } else if (AMDGPU::VReg_512RegClass.contains(reg)) {
259 isSGPR = false;
260 width = 16;
Tom Stellard75aadc22012-12-11 21:25:42 +0000261 } else {
Matt Arsenaulteaa3a7e2013-12-10 21:37:42 +0000262 llvm_unreachable("Unknown register class");
Tom Stellard75aadc22012-12-11 21:25:42 +0000263 }
Matt Arsenaulta64ee172014-01-08 21:47:14 +0000264 unsigned hwReg = RI->getEncodingValue(reg) & 0xff;
265 unsigned maxUsed = hwReg + width - 1;
Tom Stellard75aadc22012-12-11 21:25:42 +0000266 if (isSGPR) {
267 MaxSGPR = maxUsed > MaxSGPR ? maxUsed : MaxSGPR;
268 } else {
269 MaxVGPR = maxUsed > MaxVGPR ? maxUsed : MaxVGPR;
270 }
271 }
272 }
273 }
Matt Arsenault89cc49f2013-12-05 05:15:35 +0000274
275 if (VCCUsed)
Tom Stellard75aadc22012-12-11 21:25:42 +0000276 MaxSGPR += 2;
Matt Arsenault89cc49f2013-12-05 05:15:35 +0000277
278 NumSGPR = MaxSGPR;
279 NumVGPR = MaxVGPR;
280}
281
282void AMDGPUAsmPrinter::getSIProgramInfo(SIProgramInfo &Out,
283 MachineFunction &MF) const {
284 findNumUsedRegistersSI(MF, Out.NumSGPR, Out.NumVGPR);
285}
286
287void AMDGPUAsmPrinter::EmitProgramInfoSI(MachineFunction &MF,
288 const SIProgramInfo &KernelInfo) {
289 const AMDGPUSubtarget &STM = TM.getSubtarget<AMDGPUSubtarget>();
290
291 SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000292 unsigned RsrcReg;
293 switch (MFI->ShaderType) {
294 default: // Fall through
295 case ShaderType::COMPUTE: RsrcReg = R_00B848_COMPUTE_PGM_RSRC1; break;
296 case ShaderType::GEOMETRY: RsrcReg = R_00B228_SPI_SHADER_PGM_RSRC1_GS; break;
297 case ShaderType::PIXEL: RsrcReg = R_00B028_SPI_SHADER_PGM_RSRC1_PS; break;
298 case ShaderType::VERTEX: RsrcReg = R_00B128_SPI_SHADER_PGM_RSRC1_VS; break;
299 }
300
301 OutStreamer.EmitIntValue(RsrcReg, 4);
Matt Arsenault89cc49f2013-12-05 05:15:35 +0000302 OutStreamer.EmitIntValue(S_00B028_VGPRS(KernelInfo.NumVGPR / 4) |
303 S_00B028_SGPRS(KernelInfo.NumSGPR / 8), 4);
Michel Danzer49812b52013-07-10 16:37:07 +0000304
Tom Stellard6e1ee472013-10-29 16:37:28 +0000305 unsigned LDSAlignShift;
306 if (STM.getGeneration() < AMDGPUSubtarget::SEA_ISLANDS) {
307 // LDS is allocated in 64 dword blocks
308 LDSAlignShift = 8;
309 } else {
310 // LDS is allocated in 128 dword blocks
311 LDSAlignShift = 9;
312 }
313 unsigned LDSBlocks =
314 RoundUpToAlignment(MFI->LDSSize, 1 << LDSAlignShift) >> LDSAlignShift;
315
Michel Danzer49812b52013-07-10 16:37:07 +0000316 if (MFI->ShaderType == ShaderType::COMPUTE) {
317 OutStreamer.EmitIntValue(R_00B84C_COMPUTE_PGM_RSRC2, 4);
Tom Stellard6e1ee472013-10-29 16:37:28 +0000318 OutStreamer.EmitIntValue(S_00B84C_LDS_SIZE(LDSBlocks), 4);
Michel Danzer49812b52013-07-10 16:37:07 +0000319 }
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000320 if (MFI->ShaderType == ShaderType::PIXEL) {
Michel Danzer49812b52013-07-10 16:37:07 +0000321 OutStreamer.EmitIntValue(R_00B02C_SPI_SHADER_PGM_RSRC2_PS, 4);
Tom Stellard6e1ee472013-10-29 16:37:28 +0000322 OutStreamer.EmitIntValue(S_00B02C_EXTRA_LDS_SIZE(LDSBlocks), 4);
Tom Stellardcb97e3a2013-04-15 17:51:35 +0000323 OutStreamer.EmitIntValue(R_0286CC_SPI_PS_INPUT_ENA, 4);
324 OutStreamer.EmitIntValue(MFI->PSInputAddr, 4);
325 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000326}