blob: f551606d63a73bbc551fb73aec13fb2ea21683df [file] [log] [blame]
Tom Stellard49f8bfd2015-01-06 18:00:21 +00001; RUN: llc < %s -march=amdgcn -mcpu=SI -verify-machineinstrs | FileCheck %s
Marek Olsak75170772015-01-27 17:27:15 +00002; RUN: llc < %s -march=amdgcn -mcpu=tonga -verify-machineinstrs | FileCheck %s
Tom Stellardeef2ad92013-08-05 22:45:56 +00003
4; Tests for indirect addressing on SI, which is implemented using dynamic
5; indexing of vectors.
6
Tom Stellard8d19f9b2015-03-20 03:12:42 +00007; CHECK-LABEL: {{^}}extract_w_offset:
Tom Stellard326d6ec2014-11-05 14:50:53 +00008; CHECK: s_mov_b32 m0
9; CHECK-NEXT: v_movrels_b32_e32
Tom Stellardeef2ad92013-08-05 22:45:56 +000010define void @extract_w_offset(float addrspace(1)* %out, i32 %in) {
11entry:
12 %0 = add i32 %in, 1
13 %1 = extractelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, i32 %0
14 store float %1, float addrspace(1)* %out
15 ret void
16}
17
Tom Stellard8d19f9b2015-03-20 03:12:42 +000018; CHECK-LABEL: {{^}}extract_wo_offset:
Tom Stellard326d6ec2014-11-05 14:50:53 +000019; CHECK: s_mov_b32 m0
20; CHECK-NEXT: v_movrels_b32_e32
Tom Stellardeef2ad92013-08-05 22:45:56 +000021define void @extract_wo_offset(float addrspace(1)* %out, i32 %in) {
22entry:
23 %0 = extractelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, i32 %in
24 store float %0, float addrspace(1)* %out
25 ret void
26}
27
Tom Stellard8b0182a2015-04-23 20:32:01 +000028; CHECK-LABEL: {{^}}extract_neg_offset_sgpr:
29; The offset depends on the register that holds the first element of the vector.
30; CHECK: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
31; CHECK: v_movrels_b32_e32 v{{[0-9]}}, v0
32define void @extract_neg_offset_sgpr(i32 addrspace(1)* %out, i32 %offset) {
33entry:
34 %index = add i32 %offset, -512
35 %value = extractelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 %index
36 store i32 %value, i32 addrspace(1)* %out
37 ret void
38}
39
40; CHECK-LABEL: {{^}}extract_neg_offset_vgpr:
41; The offset depends on the register that holds the first element of the vector.
42; CHECK: v_readfirstlane_b32
43; CHECK: s_add_i32 m0, m0, 0xfffffe{{[0-9a-z]+}}
44; CHECK-NEXT: v_movrels_b32_e32 v{{[0-9]}}, v0
45; CHECK: s_cbranch_execnz
46define void @extract_neg_offset_vgpr(i32 addrspace(1)* %out) {
47entry:
48 %id = call i32 @llvm.r600.read.tidig.x() #1
49 %index = add i32 %id, -512
50 %value = extractelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 %index
51 store i32 %value, i32 addrspace(1)* %out
52 ret void
53}
54
Tom Stellard8d19f9b2015-03-20 03:12:42 +000055; CHECK-LABEL: {{^}}insert_w_offset:
Tom Stellard326d6ec2014-11-05 14:50:53 +000056; CHECK: s_mov_b32 m0
57; CHECK-NEXT: v_movreld_b32_e32
Tom Stellardeef2ad92013-08-05 22:45:56 +000058define void @insert_w_offset(float addrspace(1)* %out, i32 %in) {
59entry:
60 %0 = add i32 %in, 1
61 %1 = insertelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, float 5.0, i32 %0
62 %2 = extractelement <4 x float> %1, i32 2
63 store float %2, float addrspace(1)* %out
64 ret void
65}
66
Tom Stellard8d19f9b2015-03-20 03:12:42 +000067; CHECK-LABEL: {{^}}insert_wo_offset:
Tom Stellard326d6ec2014-11-05 14:50:53 +000068; CHECK: s_mov_b32 m0
69; CHECK-NEXT: v_movreld_b32_e32
Tom Stellardeef2ad92013-08-05 22:45:56 +000070define void @insert_wo_offset(float addrspace(1)* %out, i32 %in) {
71entry:
72 %0 = insertelement <4 x float> <float 1.0, float 2.0, float 3.0, float 4.0>, float 5.0, i32 %in
73 %1 = extractelement <4 x float> %0, i32 2
74 store float %1, float addrspace(1)* %out
75 ret void
76}
Tom Stellard8b0182a2015-04-23 20:32:01 +000077
78; CHECK-LABEL: {{^}}insert_neg_offset_sgpr:
79; The offset depends on the register that holds the first element of the vector.
80; CHECK: s_add_i32 m0, s{{[0-9]+}}, 0xfffffe{{[0-9a-z]+}}
81; CHECK: v_movreld_b32_e32 v0, v{{[0-9]}}
82define void @insert_neg_offset_sgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out, i32 %offset) {
83entry:
84 %index = add i32 %offset, -512
85 %value = insertelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 5, i32 %index
86 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
87 ret void
88}
89
90; CHECK-LABEL: {{^}}insert_neg_offset_vgpr:
91; The offset depends on the register that holds the first element of the vector.
92; CHECK: v_readfirstlane_b32
93; CHECK: s_add_i32 m0, m0, 0xfffffe{{[0-9a-z]+}}
94; CHECK-NEXT: v_movreld_b32_e32 v0, v{{[0-9]}}
95; CHECK: s_cbranch_execnz
96define void @insert_neg_offset_vgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out) {
97entry:
98 %id = call i32 @llvm.r600.read.tidig.x() #1
99 %index = add i32 %id, -512
100 %value = insertelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 5, i32 %index
101 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
102 ret void
103}
104
105; CHECK-LABEL: {{^}}insert_neg_inline_offset_vgpr:
106; The offset depends on the register that holds the first element of the vector.
107; CHECK: v_readfirstlane_b32
108; CHECK: s_add_i32 m0, m0, -{{[0-9]+}}
109; CHECK-NEXT: v_movreld_b32_e32 v0, v{{[0-9]}}
110; CHECK: s_cbranch_execnz
111define void @insert_neg_inline_offset_vgpr(i32 addrspace(1)* %in, <4 x i32> addrspace(1)* %out) {
112entry:
113 %id = call i32 @llvm.r600.read.tidig.x() #1
114 %index = add i32 %id, -16
115 %value = insertelement <4 x i32> <i32 0, i32 1, i32 2, i32 3>, i32 5, i32 %index
116 store <4 x i32> %value, <4 x i32> addrspace(1)* %out
117 ret void
118}
119
120declare i32 @llvm.r600.read.tidig.x() #1
121attributes #1 = { nounwind readnone }