blob: dfbf80690d2b69c4fc63e1186c96d545c010e957 [file] [log] [blame]
Misha Brukmancd4f51b2004-08-02 16:54:54 +00001//===- PowerPCInstrFormats.td - PowerPC Instruction Formats --*- tablegen -*-=//
Jia Liub22310f2012-02-18 12:03:15 +00002//
Misha Brukmancd4f51b2004-08-02 16:54:54 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jia Liub22310f2012-02-18 12:03:15 +00007//
Misha Brukmancd4f51b2004-08-02 16:54:54 +00008//===----------------------------------------------------------------------===//
Misha Brukmancd4f51b2004-08-02 16:54:54 +00009
Misha Brukman6b21bde2004-08-02 21:56:35 +000010//===----------------------------------------------------------------------===//
11//
12// PowerPC instruction formats
Misha Brukmancd4f51b2004-08-02 16:54:54 +000013
Evan Cheng94b5a802007-07-19 01:14:50 +000014class I<bits<6> opcode, dag OOL, dag IOL, string asmstr, InstrItinClass itin>
Jim Laskey74ab9962005-10-19 19:51:16 +000015 : Instruction {
Misha Brukman6b21bde2004-08-02 21:56:35 +000016 field bits<32> Inst;
Hal Finkel23453472013-12-19 16:13:01 +000017 field bits<32> SoftFail = 0;
18 let Size = 4;
Misha Brukmancd4f51b2004-08-02 16:54:54 +000019
Chris Lattner5b78da42005-04-19 05:05:22 +000020 bit PPC64 = 0; // Default value, override with isPPC64
Misha Brukmancd4f51b2004-08-02 16:54:54 +000021
Misha Brukmandad438b2004-08-10 22:47:03 +000022 let Namespace = "PPC";
Misha Brukman5295e1d2004-08-09 17:24:04 +000023 let Inst{0-5} = opcode;
Evan Cheng94b5a802007-07-19 01:14:50 +000024 let OutOperandList = OOL;
25 let InOperandList = IOL;
Nate Begeman4bfceb12004-09-04 05:00:00 +000026 let AsmString = asmstr;
Jim Laskey74ab9962005-10-19 19:51:16 +000027 let Itinerary = itin;
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +000028
Chris Lattner51348c52006-03-12 09:13:49 +000029 bits<1> PPC970_First = 0;
30 bits<1> PPC970_Single = 0;
Chris Lattner7579cfb2006-03-13 05:15:10 +000031 bits<1> PPC970_Cracked = 0;
Chris Lattner51348c52006-03-12 09:13:49 +000032 bits<3> PPC970_Unit = 0;
Jakob Stoklund Olesenb93331f2010-04-05 03:10:20 +000033
34 /// These fields correspond to the fields in PPCInstrInfo.h. Any changes to
35 /// these must be reflected there! See comments there for what these are.
36 let TSFlags{0} = PPC970_First;
37 let TSFlags{1} = PPC970_Single;
38 let TSFlags{2} = PPC970_Cracked;
39 let TSFlags{5-3} = PPC970_Unit;
Hal Finkel654d43b2013-04-12 02:18:09 +000040
41 // Fields used for relation models.
42 string BaseName = "";
Hal Finkel22771962013-04-12 18:17:38 +000043
44 // For cases where multiple instruction definitions really represent the
45 // same underlying instruction but with one definition for 64-bit arguments
46 // and one for 32-bit arguments, this bit breaks the degeneracy between
47 // the two forms and allows TableGen to generate mapping tables.
Hal Finkel654d43b2013-04-12 02:18:09 +000048 bit Interpretation64Bit = 0;
Misha Brukmancd4f51b2004-08-02 16:54:54 +000049}
50
Chris Lattner7579cfb2006-03-13 05:15:10 +000051class PPC970_DGroup_First { bits<1> PPC970_First = 1; }
52class PPC970_DGroup_Single { bits<1> PPC970_Single = 1; }
53class PPC970_DGroup_Cracked { bits<1> PPC970_Cracked = 1; }
Chris Lattner51348c52006-03-12 09:13:49 +000054class PPC970_MicroCode;
55
56class PPC970_Unit_Pseudo { bits<3> PPC970_Unit = 0; }
57class PPC970_Unit_FXU { bits<3> PPC970_Unit = 1; }
58class PPC970_Unit_LSU { bits<3> PPC970_Unit = 2; }
59class PPC970_Unit_FPU { bits<3> PPC970_Unit = 3; }
60class PPC970_Unit_CRU { bits<3> PPC970_Unit = 4; }
61class PPC970_Unit_VALU { bits<3> PPC970_Unit = 5; }
62class PPC970_Unit_VPERM { bits<3> PPC970_Unit = 6; }
63class PPC970_Unit_BRU { bits<3> PPC970_Unit = 7; }
64
Hal Finkel51861b42012-03-31 14:45:15 +000065// Two joined instructions; used to emit two adjacent instructions as one.
66// The itinerary from the first instruction is used for scheduling and
67// classification.
68class I2<bits<6> opcode1, bits<6> opcode2, dag OOL, dag IOL, string asmstr,
69 InstrItinClass itin>
70 : Instruction {
71 field bits<64> Inst;
Hal Finkel23453472013-12-19 16:13:01 +000072 field bits<64> SoftFail = 0;
73 let Size = 8;
Hal Finkel51861b42012-03-31 14:45:15 +000074
75 bit PPC64 = 0; // Default value, override with isPPC64
76
77 let Namespace = "PPC";
78 let Inst{0-5} = opcode1;
79 let Inst{32-37} = opcode2;
80 let OutOperandList = OOL;
81 let InOperandList = IOL;
82 let AsmString = asmstr;
83 let Itinerary = itin;
84
85 bits<1> PPC970_First = 0;
86 bits<1> PPC970_Single = 0;
87 bits<1> PPC970_Cracked = 0;
88 bits<3> PPC970_Unit = 0;
89
90 /// These fields correspond to the fields in PPCInstrInfo.h. Any changes to
91 /// these must be reflected there! See comments there for what these are.
92 let TSFlags{0} = PPC970_First;
93 let TSFlags{1} = PPC970_Single;
94 let TSFlags{2} = PPC970_Cracked;
95 let TSFlags{5-3} = PPC970_Unit;
Hal Finkel654d43b2013-04-12 02:18:09 +000096
97 // Fields used for relation models.
98 string BaseName = "";
99 bit Interpretation64Bit = 0;
Hal Finkel51861b42012-03-31 14:45:15 +0000100}
Chris Lattner51348c52006-03-12 09:13:49 +0000101
Misha Brukman5295e1d2004-08-09 17:24:04 +0000102// 1.7.1 I-Form
Evan Cheng94b5a802007-07-19 01:14:50 +0000103class IForm<bits<6> opcode, bit aa, bit lk, dag OOL, dag IOL, string asmstr,
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000104 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000105 : I<opcode, OOL, IOL, asmstr, itin> {
Chris Lattnerd9d18af2005-12-04 18:42:54 +0000106 let Pattern = pattern;
Misha Brukman189f3dc2004-10-14 05:55:37 +0000107 bits<24> LI;
Misha Brukman6b21bde2004-08-02 21:56:35 +0000108
Misha Brukman5295e1d2004-08-09 17:24:04 +0000109 let Inst{6-29} = LI;
110 let Inst{30} = aa;
111 let Inst{31} = lk;
Misha Brukman6b21bde2004-08-02 21:56:35 +0000112}
113
Misha Brukman5295e1d2004-08-09 17:24:04 +0000114// 1.7.2 B-Form
Evan Cheng94b5a802007-07-19 01:14:50 +0000115class BForm<bits<6> opcode, bit aa, bit lk, dag OOL, dag IOL, string asmstr>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000116 : I<opcode, OOL, IOL, asmstr, IIC_BrB> {
Chris Lattner33fc1d42006-11-17 23:53:28 +0000117 bits<7> BIBO; // 2 bits of BI and 5 bits of BO.
118 bits<3> CR;
119 bits<14> BD;
120
121 bits<5> BI;
122 let BI{0-1} = BIBO{5-6};
123 let BI{2-4} = CR{0-2};
124
125 let Inst{6-10} = BIBO{4-0};
126 let Inst{11-15} = BI;
127 let Inst{16-29} = BD;
128 let Inst{30} = aa;
129 let Inst{31} = lk;
130}
131
Ulrich Weigand01177182012-11-13 19:15:52 +0000132class BForm_1<bits<6> opcode, bits<5> bo, bit aa, bit lk, dag OOL, dag IOL,
133 string asmstr>
134 : BForm<opcode, aa, lk, OOL, IOL, asmstr> {
135 let BIBO{4-0} = bo;
136 let BIBO{6-5} = 0;
137 let CR = 0;
138}
Chris Lattner33fc1d42006-11-17 23:53:28 +0000139
Hal Finkel756810f2013-03-21 21:37:52 +0000140class BForm_2<bits<6> opcode, bits<5> bo, bits<5> bi, bit aa, bit lk,
141 dag OOL, dag IOL, string asmstr>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000142 : I<opcode, OOL, IOL, asmstr, IIC_BrB> {
Hal Finkel756810f2013-03-21 21:37:52 +0000143 bits<14> BD;
144
145 let Inst{6-10} = bo;
146 let Inst{11-15} = bi;
147 let Inst{16-29} = BD;
148 let Inst{30} = aa;
149 let Inst{31} = lk;
150}
151
Ulrich Weigand824b7d82013-06-24 11:55:21 +0000152class BForm_3<bits<6> opcode, bit aa, bit lk,
153 dag OOL, dag IOL, string asmstr>
Hal Finkel3e5a3602013-11-27 23:26:09 +0000154 : I<opcode, OOL, IOL, asmstr, IIC_BrB> {
Ulrich Weigand824b7d82013-06-24 11:55:21 +0000155 bits<5> BO;
156 bits<5> BI;
157 bits<14> BD;
158
159 let Inst{6-10} = BO;
160 let Inst{11-15} = BI;
161 let Inst{16-29} = BD;
162 let Inst{30} = aa;
163 let Inst{31} = lk;
164}
165
Hal Finkel940ab932014-02-28 00:27:01 +0000166class BForm_4<bits<6> opcode, bits<5> bo, bit aa, bit lk,
167 dag OOL, dag IOL, string asmstr>
168 : I<opcode, OOL, IOL, asmstr, IIC_BrB> {
169 bits<5> BI;
170 bits<14> BD;
171
172 let Inst{6-10} = bo;
173 let Inst{11-15} = BI;
174 let Inst{16-29} = BD;
175 let Inst{30} = aa;
176 let Inst{31} = lk;
177}
178
Bill Schmidta87a7e22013-05-14 19:35:45 +0000179// 1.7.3 SC-Form
180class SCForm<bits<6> opcode, bits<1> xo,
181 dag OOL, dag IOL, string asmstr, InstrItinClass itin,
182 list<dag> pattern>
183 : I<opcode, OOL, IOL, asmstr, itin> {
184 bits<7> LEV;
185
186 let Pattern = pattern;
187
188 let Inst{20-26} = LEV;
189 let Inst{30} = xo;
190}
191
Misha Brukman5295e1d2004-08-09 17:24:04 +0000192// 1.7.4 D-Form
Evan Cheng94b5a802007-07-19 01:14:50 +0000193class DForm_base<bits<6> opcode, dag OOL, dag IOL, string asmstr,
194 InstrItinClass itin, list<dag> pattern>
195 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +0000196 bits<5> A;
197 bits<5> B;
198 bits<16> C;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000199
200 let Pattern = pattern;
Misha Brukman6b21bde2004-08-02 21:56:35 +0000201
Misha Brukman6b21bde2004-08-02 21:56:35 +0000202 let Inst{6-10} = A;
203 let Inst{11-15} = B;
204 let Inst{16-31} = C;
205}
206
Evan Cheng94b5a802007-07-19 01:14:50 +0000207class DForm_1<bits<6> opcode, dag OOL, dag IOL, string asmstr,
208 InstrItinClass itin, list<dag> pattern>
209 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman15b0fb52004-10-23 06:08:38 +0000210 bits<5> A;
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000211 bits<21> Addr;
212
213 let Pattern = pattern;
214
215 let Inst{6-10} = A;
216 let Inst{11-15} = Addr{20-16}; // Base Reg
217 let Inst{16-31} = Addr{15-0}; // Displacement
218}
219
220class DForm_1a<bits<6> opcode, dag OOL, dag IOL, string asmstr,
221 InstrItinClass itin, list<dag> pattern>
222 : I<opcode, OOL, IOL, asmstr, itin> {
223 bits<5> A;
Misha Brukman15b0fb52004-10-23 06:08:38 +0000224 bits<16> C;
225 bits<5> B;
Nate Begemanade6f9a2005-12-09 23:54:18 +0000226
227 let Pattern = pattern;
Misha Brukman15b0fb52004-10-23 06:08:38 +0000228
Misha Brukman15b0fb52004-10-23 06:08:38 +0000229 let Inst{6-10} = A;
230 let Inst{11-15} = B;
231 let Inst{16-31} = C;
Misha Brukman6b21bde2004-08-02 21:56:35 +0000232}
233
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000234
Evan Cheng94b5a802007-07-19 01:14:50 +0000235class DForm_2<bits<6> opcode, dag OOL, dag IOL, string asmstr,
236 InstrItinClass itin, list<dag> pattern>
Hal Finkel654d43b2013-04-12 02:18:09 +0000237 : DForm_base<opcode, OOL, IOL, asmstr, itin, pattern> {
238
239 // Even though ADDICo does not really have an RC bit, provide
240 // the declaration of one here so that isDOT has something to set.
241 bit RC = 0;
242}
Misha Brukman6b21bde2004-08-02 21:56:35 +0000243
Evan Cheng94b5a802007-07-19 01:14:50 +0000244class DForm_2_r0<bits<6> opcode, dag OOL, dag IOL, string asmstr,
245 InstrItinClass itin, list<dag> pattern>
246 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +0000247 bits<5> A;
248 bits<16> B;
Nate Begeman4bfceb12004-09-04 05:00:00 +0000249
Chris Lattner2d8032b2005-09-08 17:33:10 +0000250 let Pattern = pattern;
251
Nate Begeman4bfceb12004-09-04 05:00:00 +0000252 let Inst{6-10} = A;
253 let Inst{11-15} = 0;
254 let Inst{16-31} = B;
Misha Brukman6b21bde2004-08-02 21:56:35 +0000255}
256
Evan Cheng94b5a802007-07-19 01:14:50 +0000257class DForm_4<bits<6> opcode, dag OOL, dag IOL, string asmstr,
258 InstrItinClass itin, list<dag> pattern>
259 : I<opcode, OOL, IOL, asmstr, itin> {
Chris Lattner022e2712004-11-24 02:15:41 +0000260 bits<5> B;
261 bits<5> A;
262 bits<16> C;
263
Chris Lattner76cb0062005-09-08 17:40:49 +0000264 let Pattern = pattern;
265
Chris Lattner022e2712004-11-24 02:15:41 +0000266 let Inst{6-10} = A;
267 let Inst{11-15} = B;
268 let Inst{16-31} = C;
269}
Nate Begeman4bfceb12004-09-04 05:00:00 +0000270
Evan Cheng94b5a802007-07-19 01:14:50 +0000271class DForm_4_zero<bits<6> opcode, dag OOL, dag IOL, string asmstr,
272 InstrItinClass itin, list<dag> pattern>
273 : DForm_1<opcode, OOL, IOL, asmstr, itin, pattern> {
Misha Brukman5295e1d2004-08-09 17:24:04 +0000274 let A = 0;
Chris Lattnerefacb9e2010-11-15 08:22:03 +0000275 let Addr = 0;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000276}
277
Hal Finkelceb1f122013-12-12 00:19:11 +0000278class DForm_4_fixedreg_zero<bits<6> opcode, bits<5> R, dag OOL, dag IOL,
279 string asmstr, InstrItinClass itin,
280 list<dag> pattern>
281 : DForm_4<opcode, OOL, IOL, asmstr, itin, pattern> {
282 let A = R;
283 let B = R;
284 let C = 0;
285}
286
Hal Finkel51861b42012-03-31 14:45:15 +0000287class IForm_and_DForm_1<bits<6> opcode1, bit aa, bit lk, bits<6> opcode2,
288 dag OOL, dag IOL, string asmstr,
289 InstrItinClass itin, list<dag> pattern>
290 : I2<opcode1, opcode2, OOL, IOL, asmstr, itin> {
291 bits<5> A;
292 bits<21> Addr;
293
294 let Pattern = pattern;
295 bits<24> LI;
296
297 let Inst{6-29} = LI;
298 let Inst{30} = aa;
299 let Inst{31} = lk;
300
301 let Inst{38-42} = A;
302 let Inst{43-47} = Addr{20-16}; // Base Reg
303 let Inst{48-63} = Addr{15-0}; // Displacement
304}
305
306// This is used to emit BL8+NOP.
307class IForm_and_DForm_4_zero<bits<6> opcode1, bit aa, bit lk, bits<6> opcode2,
308 dag OOL, dag IOL, string asmstr,
309 InstrItinClass itin, list<dag> pattern>
310 : IForm_and_DForm_1<opcode1, aa, lk, opcode2,
311 OOL, IOL, asmstr, itin, pattern> {
312 let A = 0;
313 let Addr = 0;
314}
315
Evan Cheng94b5a802007-07-19 01:14:50 +0000316class DForm_5<bits<6> opcode, dag OOL, dag IOL, string asmstr,
317 InstrItinClass itin>
318 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +0000319 bits<3> BF;
320 bits<1> L;
321 bits<5> RA;
322 bits<16> I;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000323
Misha Brukman5295e1d2004-08-09 17:24:04 +0000324 let Inst{6-8} = BF;
325 let Inst{9} = 0;
326 let Inst{10} = L;
327 let Inst{11-15} = RA;
328 let Inst{16-31} = I;
329}
330
Evan Cheng94b5a802007-07-19 01:14:50 +0000331class DForm_5_ext<bits<6> opcode, dag OOL, dag IOL, string asmstr,
332 InstrItinClass itin>
333 : DForm_5<opcode, OOL, IOL, asmstr, itin> {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000334 let L = PPC64;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000335}
336
Evan Cheng94b5a802007-07-19 01:14:50 +0000337class DForm_6<bits<6> opcode, dag OOL, dag IOL, string asmstr,
338 InstrItinClass itin>
339 : DForm_5<opcode, OOL, IOL, asmstr, itin>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000340
Evan Cheng94b5a802007-07-19 01:14:50 +0000341class DForm_6_ext<bits<6> opcode, dag OOL, dag IOL, string asmstr,
342 InstrItinClass itin>
343 : DForm_6<opcode, OOL, IOL, asmstr, itin> {
Chris Lattnerb2367e32005-04-19 04:59:28 +0000344 let L = PPC64;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000345}
346
Misha Brukman5295e1d2004-08-09 17:24:04 +0000347
Misha Brukman28beda92004-08-11 15:54:36 +0000348// 1.7.5 DS-Form
Evan Cheng94b5a802007-07-19 01:14:50 +0000349class DSForm_1<bits<6> opcode, bits<2> xo, dag OOL, dag IOL, string asmstr,
Nate Begemanade6f9a2005-12-09 23:54:18 +0000350 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000351 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +0000352 bits<5> RST;
Chris Lattner8f4444d2010-11-15 08:02:41 +0000353 bits<19> DS_RA;
Misha Brukman28beda92004-08-11 15:54:36 +0000354
Nate Begemanade6f9a2005-12-09 23:54:18 +0000355 let Pattern = pattern;
356
Misha Brukman28beda92004-08-11 15:54:36 +0000357 let Inst{6-10} = RST;
Chris Lattner8f4444d2010-11-15 08:02:41 +0000358 let Inst{11-15} = DS_RA{18-14}; // Register #
359 let Inst{16-29} = DS_RA{13-0}; // Displacement.
Misha Brukman28beda92004-08-11 15:54:36 +0000360 let Inst{30-31} = xo;
361}
362
Kit Bartonba532dc2016-03-08 03:49:13 +0000363// DQ-Form: [PO T RA DQ TX XO] or [PO S RA DQ SX XO]
364class DQ_RD6_RS5_DQ12<bits<6> opcode, bits<3> xo, dag OOL, dag IOL,
365 string asmstr, InstrItinClass itin, list<dag> pattern>
366 : I<opcode, OOL, IOL, asmstr, itin> {
367 bits<6> XT;
368 bits<17> DS_RA;
369
370 let Pattern = pattern;
371
372 let Inst{6-10} = XT{4-0};
373 let Inst{11-15} = DS_RA{16-12}; // Register #
374 let Inst{16-27} = DS_RA{11-0}; // Displacement.
375 let Inst{28} = XT{5};
376 let Inst{29-31} = xo;
377}
Chris Lattner8f4444d2010-11-15 08:02:41 +0000378
Misha Brukman5295e1d2004-08-09 17:24:04 +0000379// 1.7.6 X-Form
Evan Cheng94b5a802007-07-19 01:14:50 +0000380class XForm_base_r3xo<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Nate Begemanade6f9a2005-12-09 23:54:18 +0000381 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000382 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +0000383 bits<5> RST;
384 bits<5> A;
385 bits<5> B;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000386
Nate Begemanade6f9a2005-12-09 23:54:18 +0000387 let Pattern = pattern;
388
Chris Lattnerf9172e12005-04-19 05:15:18 +0000389 bit RC = 0; // set by isDOT
390
Misha Brukman28beda92004-08-11 15:54:36 +0000391 let Inst{6-10} = RST;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000392 let Inst{11-15} = A;
393 let Inst{16-20} = B;
394 let Inst{21-30} = xo;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000395 let Inst{31} = RC;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000396}
397
Joerg Sonnenbergerc5fe19d2014-07-30 22:51:15 +0000398class XForm_tlb<bits<10> xo, dag OOL, dag IOL, string asmstr,
399 InstrItinClass itin> : XForm_base_r3xo<31, xo, OOL, IOL, asmstr, itin, []> {
400 let RST = 0;
401}
402
Hal Finkel59016762014-11-25 00:30:11 +0000403class XForm_attn<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
404 InstrItinClass itin>
405 : I<opcode, OOL, IOL, asmstr, itin> {
406 let Inst{21-30} = xo;
407}
408
Chris Lattner130888ad2004-11-24 03:52:02 +0000409// This is the same as XForm_base_r3xo, but the first two operands are swapped
410// when code is emitted.
411class XForm_base_r3xo_swapped
Evan Cheng94b5a802007-07-19 01:14:50 +0000412 <bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +0000413 InstrItinClass itin>
Evan Cheng94b5a802007-07-19 01:14:50 +0000414 : I<opcode, OOL, IOL, asmstr, itin> {
Chris Lattner130888ad2004-11-24 03:52:02 +0000415 bits<5> A;
416 bits<5> RST;
417 bits<5> B;
418
Chris Lattnerf9172e12005-04-19 05:15:18 +0000419 bit RC = 0; // set by isDOT
420
Chris Lattner130888ad2004-11-24 03:52:02 +0000421 let Inst{6-10} = RST;
422 let Inst{11-15} = A;
423 let Inst{16-20} = B;
424 let Inst{21-30} = xo;
Chris Lattnerf9172e12005-04-19 05:15:18 +0000425 let Inst{31} = RC;
Chris Lattner130888ad2004-11-24 03:52:02 +0000426}
427
Nate Begeman765cb5f2004-08-13 02:19:26 +0000428
Evan Cheng94b5a802007-07-19 01:14:50 +0000429class XForm_1<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Nate Begemanade6f9a2005-12-09 23:54:18 +0000430 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000431 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000432
Ulrich Weigand300b6872013-05-03 19:51:09 +0000433class XForm_1a<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
434 InstrItinClass itin, list<dag> pattern>
435 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
436 let RST = 0;
437}
438
Roman Divacky62cb6352013-09-12 17:50:54 +0000439class XForm_rs<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
440 InstrItinClass itin, list<dag> pattern>
441 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
442 let A = 0;
443 let B = 0;
444}
445
Joerg Sonnenberger6c3e3852014-08-04 21:28:22 +0000446class XForm_tlbws<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
447 InstrItinClass itin, list<dag> pattern>
448 : I<opcode, OOL, IOL, asmstr, itin> {
449 bits<5> RST;
450 bits<5> A;
451 bits<1> WS;
452
453 let Pattern = pattern;
454
455 let Inst{6-10} = RST;
456 let Inst{11-15} = A;
457 let Inst{20} = WS;
458 let Inst{21-30} = xo;
459 let Inst{31} = 0;
460}
461
Evan Cheng94b5a802007-07-19 01:14:50 +0000462class XForm_6<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +0000463 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000464 : XForm_base_r3xo_swapped<opcode, xo, OOL, IOL, asmstr, itin> {
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000465 let Pattern = pattern;
466}
Misha Brukman5295e1d2004-08-09 17:24:04 +0000467
Evan Cheng94b5a802007-07-19 01:14:50 +0000468class XForm_8<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Nate Begemanade6f9a2005-12-09 23:54:18 +0000469 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000470 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern>;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000471
Evan Cheng94b5a802007-07-19 01:14:50 +0000472class XForm_10<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +0000473 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000474 : XForm_base_r3xo_swapped<opcode, xo, OOL, IOL, asmstr, itin> {
Jim Laskey74ab9962005-10-19 19:51:16 +0000475 let Pattern = pattern;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000476}
477
Evan Cheng94b5a802007-07-19 01:14:50 +0000478class XForm_11<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +0000479 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000480 : XForm_base_r3xo_swapped<opcode, xo, OOL, IOL, asmstr, itin> {
Misha Brukman5295e1d2004-08-09 17:24:04 +0000481 let B = 0;
Chris Lattnerdcbb5612005-09-02 22:35:53 +0000482 let Pattern = pattern;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000483}
484
Evan Cheng94b5a802007-07-19 01:14:50 +0000485class XForm_16<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +0000486 InstrItinClass itin>
Evan Cheng94b5a802007-07-19 01:14:50 +0000487 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +0000488 bits<3> BF;
489 bits<1> L;
490 bits<5> RA;
491 bits<5> RB;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000492
Misha Brukman5295e1d2004-08-09 17:24:04 +0000493 let Inst{6-8} = BF;
494 let Inst{9} = 0;
495 let Inst{10} = L;
496 let Inst{11-15} = RA;
497 let Inst{16-20} = RB;
498 let Inst{21-30} = xo;
499 let Inst{31} = 0;
500}
501
Hal Finkel584a70c2014-08-23 23:21:04 +0000502class XForm_icbt<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
503 InstrItinClass itin>
504 : I<opcode, OOL, IOL, asmstr, itin> {
505 bits<4> CT;
506 bits<5> RA;
507 bits<5> RB;
508
509 let Inst{6} = 0;
510 let Inst{7-10} = CT;
511 let Inst{11-15} = RA;
512 let Inst{16-20} = RB;
513 let Inst{21-30} = xo;
514 let Inst{31} = 0;
515}
516
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000517class XForm_sr<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
518 InstrItinClass itin>
519 : I<opcode, OOL, IOL, asmstr, itin> {
520 bits<5> RS;
521 bits<4> SR;
522
523 let Inst{6-10} = RS;
524 let Inst{12-15} = SR;
525 let Inst{21-30} = xo;
526}
527
Joerg Sonnenberger99ef10f2014-07-29 23:16:31 +0000528class XForm_mbar<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
529 InstrItinClass itin>
530 : I<opcode, OOL, IOL, asmstr, itin> {
531 bits<5> MO;
532
533 let Inst{6-10} = MO;
534 let Inst{21-30} = xo;
535}
536
Joerg Sonnenberger9e9623c2014-07-29 22:21:57 +0000537class XForm_srin<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
538 InstrItinClass itin>
539 : I<opcode, OOL, IOL, asmstr, itin> {
540 bits<5> RS;
541 bits<5> RB;
542
543 let Inst{6-10} = RS;
544 let Inst{16-20} = RB;
545 let Inst{21-30} = xo;
546}
547
Roman Divacky62cb6352013-09-12 17:50:54 +0000548class XForm_mtmsr<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
549 InstrItinClass itin>
550 : I<opcode, OOL, IOL, asmstr, itin> {
551 bits<5> RS;
552 bits<1> L;
553
554 let Inst{6-10} = RS;
555 let Inst{15} = L;
556 let Inst{21-30} = xo;
557}
558
Evan Cheng94b5a802007-07-19 01:14:50 +0000559class XForm_16_ext<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +0000560 InstrItinClass itin>
Evan Cheng94b5a802007-07-19 01:14:50 +0000561 : XForm_16<opcode, xo, OOL, IOL, asmstr, itin> {
Chris Lattner15709c22005-04-19 04:51:30 +0000562 let L = PPC64;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000563}
564
Evan Cheng94b5a802007-07-19 01:14:50 +0000565class XForm_17<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +0000566 InstrItinClass itin>
Evan Cheng94b5a802007-07-19 01:14:50 +0000567 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +0000568 bits<3> BF;
569 bits<5> FRA;
570 bits<5> FRB;
Misha Brukman5295e1d2004-08-09 17:24:04 +0000571
Misha Brukman5295e1d2004-08-09 17:24:04 +0000572 let Inst{6-8} = BF;
573 let Inst{9-10} = 0;
574 let Inst{11-15} = FRA;
575 let Inst{16-20} = FRB;
576 let Inst{21-30} = xo;
577 let Inst{31} = 0;
578}
579
Hal Finkelc93a9a22015-02-25 01:06:45 +0000580// Used for QPX
581class XForm_18<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
582 InstrItinClass itin, list<dag> pattern>
583 : I<opcode, OOL, IOL, asmstr, itin> {
584 bits<5> FRT;
585 bits<5> FRA;
586 bits<5> FRB;
587
588 let Pattern = pattern;
589
590 let Inst{6-10} = FRT;
591 let Inst{11-15} = FRA;
592 let Inst{16-20} = FRB;
593 let Inst{21-30} = xo;
594 let Inst{31} = 0;
595}
596
597class XForm_19<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
598 InstrItinClass itin, list<dag> pattern>
599 : XForm_18<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
600 let FRA = 0;
601}
602
603class XForm_20<bits<6> opcode, bits<6> xo, dag OOL, dag IOL, string asmstr,
604 InstrItinClass itin, list<dag> pattern>
605 : I<opcode, OOL, IOL, asmstr, itin> {
606 bits<5> FRT;
607 bits<5> FRA;
608 bits<5> FRB;
609 bits<4> tttt;
610
611 let Pattern = pattern;
612
613 let Inst{6-10} = FRT;
614 let Inst{11-15} = FRA;
615 let Inst{16-20} = FRB;
616 let Inst{21-24} = tttt;
617 let Inst{25-30} = xo;
618 let Inst{31} = 0;
619}
620
Nate Begemanf69d13b2008-08-11 17:36:31 +0000621class XForm_24<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
622 InstrItinClass itin, list<dag> pattern>
623 : I<opcode, OOL, IOL, asmstr, itin> {
624 let Pattern = pattern;
625 let Inst{6-10} = 31;
626 let Inst{11-15} = 0;
627 let Inst{16-20} = 0;
628 let Inst{21-30} = xo;
629 let Inst{31} = 0;
630}
631
Dale Johannesened86f682008-08-22 17:20:54 +0000632class XForm_24_sync<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
633 string asmstr, InstrItinClass itin, list<dag> pattern>
634 : I<opcode, OOL, IOL, asmstr, itin> {
Ulrich Weigand797f1a32013-07-01 16:37:52 +0000635 bits<2> L;
636
Dale Johannesened86f682008-08-22 17:20:54 +0000637 let Pattern = pattern;
Ulrich Weigand797f1a32013-07-01 16:37:52 +0000638 let Inst{6-8} = 0;
639 let Inst{9-10} = L;
Dale Johannesened86f682008-08-22 17:20:54 +0000640 let Inst{11-15} = 0;
641 let Inst{16-20} = 0;
642 let Inst{21-30} = xo;
643 let Inst{31} = 0;
644}
645
Ulrich Weigand98fcc7b2013-07-01 17:06:26 +0000646class XForm_24_eieio<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
647 string asmstr, InstrItinClass itin, list<dag> pattern>
648 : XForm_24_sync<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
649 let L = 0;
650}
651
Evan Cheng94b5a802007-07-19 01:14:50 +0000652class XForm_25<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Nate Begemanade6f9a2005-12-09 23:54:18 +0000653 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000654 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
Misha Brukman5295e1d2004-08-09 17:24:04 +0000655}
656
Evan Cheng94b5a802007-07-19 01:14:50 +0000657class XForm_26<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +0000658 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000659 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
Misha Brukman5295e1d2004-08-09 17:24:04 +0000660 let A = 0;
661}
662
Evan Cheng94b5a802007-07-19 01:14:50 +0000663class XForm_28<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Nate Begemanade6f9a2005-12-09 23:54:18 +0000664 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +0000665 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
Misha Brukman5295e1d2004-08-09 17:24:04 +0000666}
667
Dale Johannesen666323e2007-10-10 01:01:31 +0000668// This is used for MFFS, MTFSB0, MTFSB1. 42 is arbitrary; this series of
669// numbers presumably relates to some document, but I haven't found it.
670class XForm_42<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
671 InstrItinClass itin, list<dag> pattern>
672 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
673 let Pattern = pattern;
674
675 bit RC = 0; // set by isDOT
676
677 let Inst{6-10} = RST;
678 let Inst{11-20} = 0;
679 let Inst{21-30} = xo;
680 let Inst{31} = RC;
681}
682class XForm_43<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
683 InstrItinClass itin, list<dag> pattern>
684 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
685 let Pattern = pattern;
686 bits<5> FM;
687
688 bit RC = 0; // set by isDOT
689
690 let Inst{6-10} = FM;
691 let Inst{11-20} = 0;
692 let Inst{21-30} = xo;
693 let Inst{31} = RC;
694}
695
Roman Divacky62cb6352013-09-12 17:50:54 +0000696class XForm_0<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
697 InstrItinClass itin, list<dag> pattern>
698 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
699 let RST = 0;
700 let A = 0;
701 let B = 0;
702}
703
704class XForm_16b<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
705 InstrItinClass itin, list<dag> pattern>
706 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
707 let RST = 0;
708 let A = 0;
709}
710
Kit Barton535e69d2015-03-25 19:36:23 +0000711class XForm_htm0<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
712 string asmstr, InstrItinClass itin, list<dag> pattern>
713 : I<opcode, OOL, IOL, asmstr, itin> {
714 bit R;
715
716 bit RC = 1;
717
718 let Inst{6-9} = 0;
719 let Inst{10} = R;
720 let Inst{11-20} = 0;
721 let Inst{21-30} = xo;
722 let Inst{31} = RC;
723}
724
725class XForm_htm1<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
726 string asmstr, InstrItinClass itin, list<dag> pattern>
727 : I<opcode, OOL, IOL, asmstr, itin> {
728 bit A;
729
730 bit RC = 1;
731
732 let Inst{6} = A;
733 let Inst{7-20} = 0;
734 let Inst{21-30} = xo;
735 let Inst{31} = RC;
736}
737
738class XForm_htm2<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
739 InstrItinClass itin, list<dag> pattern>
740 : I<opcode, OOL, IOL, asmstr, itin> {
741 bit L;
742
743 bit RC = 0; // set by isDOT
744
745 let Inst{7-9} = 0;
746 let Inst{10} = L;
747 let Inst{11-20} = 0;
748 let Inst{21-30} = xo;
749 let Inst{31} = RC;
750}
751
752class XForm_htm3<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
753 InstrItinClass itin, list<dag> pattern>
754 : I<opcode, OOL, IOL, asmstr, itin> {
755 bits<3> BF;
756
757 bit RC = 0;
758
759 let Inst{6-8} = BF;
760 let Inst{9-20} = 0;
761 let Inst{21-30} = xo;
762 let Inst{31} = RC;
763}
764
Chuang-Yu Cheng024a6232016-04-06 01:47:02 +0000765// [PO RT RA RB XO /]
Nemanja Ivanovic87bcae32016-04-13 18:51:18 +0000766class X_BF3_L1_RS5_RS5<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
767 string asmstr, InstrItinClass itin, list<dag> pattern>
768 : I<opcode, OOL, IOL, asmstr, itin> {
769 bits<3> BF;
770 bits<1> L;
771 bits<5> RA;
772 bits<5> RB;
773
774 let Pattern = pattern;
775
776 let Inst{6-8} = BF;
777 let Inst{9} = 0;
778 let Inst{10} = L;
779 let Inst{11-15} = RA;
780 let Inst{16-20} = RB;
781 let Inst{21-30} = xo;
782 let Inst{31} = 0;
783}
784
785// Same as XForm_17 but with GPR's and new naming convention
786class X_BF3_RS5_RS5<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
787 string asmstr, InstrItinClass itin, list<dag> pattern>
788 : I<opcode, OOL, IOL, asmstr, itin> {
789 bits<3> BF;
790 bits<5> RA;
791 bits<5> RB;
792
793 let Pattern = pattern;
794
795 let Inst{6-8} = BF;
796 let Inst{9-10} = 0;
797 let Inst{11-15} = RA;
798 let Inst{16-20} = RB;
799 let Inst{21-30} = xo;
800 let Inst{31} = 0;
801}
802
Kit Barton93612ec2016-02-26 21:11:55 +0000803// e.g. [PO VRT XO VRB XO /] or [PO VRT XO VRB XO RO]
804class X_RD5_XO5_RS5<bits<6> opcode, bits<5> xo2, bits<10> xo, dag OOL, dag IOL,
805 string asmstr, InstrItinClass itin, list<dag> pattern>
806 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
807 let A = xo2;
808}
809
Chuang-Yu Cheng80722712016-03-28 08:34:28 +0000810class X_BF3_DCMX7_RS5<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
811 string asmstr, InstrItinClass itin, list<dag> pattern>
812 : I<opcode, OOL, IOL, asmstr, itin> {
813 bits<3> BF;
814 bits<7> DCMX;
815 bits<5> VB;
816
817 let Pattern = pattern;
818
819 let Inst{6-8} = BF;
820 let Inst{9-15} = DCMX;
821 let Inst{16-20} = VB;
822 let Inst{21-30} = xo;
823 let Inst{31} = 0;
824}
825
826class X_RD6_IMM8<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
827 string asmstr, InstrItinClass itin, list<dag> pattern>
828 : I<opcode, OOL, IOL, asmstr, itin> {
829 bits<6> XT;
830 bits<8> IMM8;
831
832 let Pattern = pattern;
833
834 let Inst{6-10} = XT{4-0};
835 let Inst{11-12} = 0;
836 let Inst{13-20} = IMM8;
837 let Inst{21-30} = xo;
838 let Inst{31} = XT{5};
839}
840
Nemanja Ivanovica621a7f2016-03-31 15:26:37 +0000841// XForm_base_r3xo for instructions such as P9 atomics where we don't want
842// to specify an SDAG pattern for matching.
843class X_RD5_RS5_IM5<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
844 string asmstr, InstrItinClass itin>
845 : XForm_base_r3xo<opcode, xo, OOL, IOL, asmstr, itin, []> {
846}
847
848class X_BF3<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
849 InstrItinClass itin>
850 : XForm_17<opcode, xo, OOL, IOL, asmstr, itin> {
851 let FRA = 0;
852 let FRB = 0;
853}
854
Chuang-Yu Chengeaf4b3d2016-04-06 01:46:45 +0000855// [PO /// L RA RB XO /]
856class X_L1_RS5_RS5<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
857 string asmstr, InstrItinClass itin, list<dag> pattern>
858 : XForm_16<opcode, xo, OOL, IOL, asmstr, itin> {
859 let BF = 0;
860 let Pattern = pattern;
861
862 bit RC = 0;
863 let Inst{31} = RC;
864}
865
Hal Finkel27774d92014-03-13 07:58:58 +0000866// XX*-Form (VSX)
867class XX1Form<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
868 InstrItinClass itin, list<dag> pattern>
869 : I<opcode, OOL, IOL, asmstr, itin> {
870 bits<6> XT;
871 bits<5> A;
872 bits<5> B;
873
874 let Pattern = pattern;
875
876 let Inst{6-10} = XT{4-0};
877 let Inst{11-15} = A;
878 let Inst{16-20} = B;
879 let Inst{21-30} = xo;
880 let Inst{31} = XT{5};
881}
882
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000883class XX1_RS6_RD5_XO<bits<6> opcode, bits<10> xo, dag OOL, dag IOL,
884 string asmstr, InstrItinClass itin, list<dag> pattern>
885 : XX1Form<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
886 let B = 0;
887}
888
Hal Finkel27774d92014-03-13 07:58:58 +0000889class XX2Form<bits<6> opcode, bits<9> xo, dag OOL, dag IOL, string asmstr,
890 InstrItinClass itin, list<dag> pattern>
891 : I<opcode, OOL, IOL, asmstr, itin> {
892 bits<6> XT;
893 bits<6> XB;
894
895 let Pattern = pattern;
896
897 let Inst{6-10} = XT{4-0};
898 let Inst{11-15} = 0;
899 let Inst{16-20} = XB{4-0};
900 let Inst{21-29} = xo;
901 let Inst{30} = XB{5};
902 let Inst{31} = XT{5};
903}
904
905class XX2Form_1<bits<6> opcode, bits<9> xo, dag OOL, dag IOL, string asmstr,
906 InstrItinClass itin, list<dag> pattern>
907 : I<opcode, OOL, IOL, asmstr, itin> {
908 bits<3> CR;
909 bits<6> XB;
910
911 let Pattern = pattern;
912
913 let Inst{6-8} = CR;
914 let Inst{9-15} = 0;
915 let Inst{16-20} = XB{4-0};
916 let Inst{21-29} = xo;
917 let Inst{30} = XB{5};
918 let Inst{31} = 0;
919}
920
921class XX2Form_2<bits<6> opcode, bits<9> xo, dag OOL, dag IOL, string asmstr,
922 InstrItinClass itin, list<dag> pattern>
923 : I<opcode, OOL, IOL, asmstr, itin> {
924 bits<6> XT;
925 bits<6> XB;
926 bits<2> D;
927
928 let Pattern = pattern;
929
930 let Inst{6-10} = XT{4-0};
931 let Inst{11-13} = 0;
932 let Inst{14-15} = D;
933 let Inst{16-20} = XB{4-0};
934 let Inst{21-29} = xo;
935 let Inst{30} = XB{5};
936 let Inst{31} = XT{5};
937}
938
Chuang-Yu Cheng80722712016-03-28 08:34:28 +0000939class XX2_RD6_UIM5_RS6<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
940 string asmstr, InstrItinClass itin, list<dag> pattern>
941 : I<opcode, OOL, IOL, asmstr, itin> {
942 bits<6> XT;
943 bits<6> XB;
944 bits<5> UIM5;
945
946 let Pattern = pattern;
947
948 let Inst{6-10} = XT{4-0};
949 let Inst{11-15} = UIM5;
950 let Inst{16-20} = XB{4-0};
951 let Inst{21-29} = xo;
952 let Inst{30} = XB{5};
953 let Inst{31} = XT{5};
954}
955
956// [PO T XO B XO BX /]
957class XX2_RD5_XO5_RS6<bits<6> opcode, bits<5> xo2, bits<9> xo, dag OOL, dag IOL,
958 string asmstr, InstrItinClass itin, list<dag> pattern>
959 : I<opcode, OOL, IOL, asmstr, itin> {
960 bits<5> RT;
961 bits<6> XB;
962
963 let Pattern = pattern;
964
965 let Inst{6-10} = RT;
966 let Inst{11-15} = xo2;
967 let Inst{16-20} = XB{4-0};
968 let Inst{21-29} = xo;
969 let Inst{30} = XB{5};
970 let Inst{31} = 0;
971}
972
973// [PO T XO B XO BX TX]
Kit Barton93612ec2016-02-26 21:11:55 +0000974class XX2_RD6_XO5_RS6<bits<6> opcode, bits<5> xo2, bits<9> xo, dag OOL, dag IOL,
975 string asmstr, InstrItinClass itin, list<dag> pattern>
976 : I<opcode, OOL, IOL, asmstr, itin> {
977 bits<6> XT;
978 bits<6> XB;
979
980 let Pattern = pattern;
981
982 let Inst{6-10} = XT{4-0};
983 let Inst{11-15} = xo2;
984 let Inst{16-20} = XB{4-0};
985 let Inst{21-29} = xo;
986 let Inst{30} = XB{5};
987 let Inst{31} = XT{5};
988}
989
Chuang-Yu Cheng80722712016-03-28 08:34:28 +0000990class XX2_BF3_DCMX7_RS6<bits<6> opcode, bits<9> xo, dag OOL, dag IOL,
991 string asmstr, InstrItinClass itin, list<dag> pattern>
992 : I<opcode, OOL, IOL, asmstr, itin> {
993 bits<3> BF;
994 bits<7> DCMX;
995 bits<6> XB;
996
997 let Pattern = pattern;
998
999 let Inst{6-8} = BF;
1000 let Inst{9-15} = DCMX;
1001 let Inst{16-20} = XB{4-0};
1002 let Inst{21-29} = xo;
1003 let Inst{30} = XB{5};
1004 let Inst{31} = 0;
1005}
1006
1007class XX2_RD6_DCMX7_RS6<bits<6> opcode, bits<4> xo1, bits<3> xo2,
1008 dag OOL, dag IOL, string asmstr, InstrItinClass itin,
1009 list<dag> pattern>
1010 : I<opcode, OOL, IOL, asmstr, itin> {
1011 bits<6> XT;
1012 bits<7> DCMX;
1013 bits<6> XB;
1014
1015 let Pattern = pattern;
1016
1017 let Inst{6-10} = XT{4-0};
1018 let Inst{11-15} = DCMX{4-0};
1019 let Inst{16-20} = XB{4-0};
1020 let Inst{21-24} = xo1;
1021 let Inst{25} = DCMX{5};
1022 let Inst{26-28} = xo2;
1023 let Inst{29} = DCMX{6};
1024 let Inst{30} = XB{5};
1025 let Inst{31} = XT{5};
1026}
1027
Hal Finkel27774d92014-03-13 07:58:58 +00001028class XX3Form<bits<6> opcode, bits<8> xo, dag OOL, dag IOL, string asmstr,
1029 InstrItinClass itin, list<dag> pattern>
1030 : I<opcode, OOL, IOL, asmstr, itin> {
1031 bits<6> XT;
1032 bits<6> XA;
1033 bits<6> XB;
1034
1035 let Pattern = pattern;
1036
1037 let Inst{6-10} = XT{4-0};
1038 let Inst{11-15} = XA{4-0};
1039 let Inst{16-20} = XB{4-0};
1040 let Inst{21-28} = xo;
1041 let Inst{29} = XA{5};
1042 let Inst{30} = XB{5};
1043 let Inst{31} = XT{5};
1044}
1045
1046class XX3Form_1<bits<6> opcode, bits<8> xo, dag OOL, dag IOL, string asmstr,
1047 InstrItinClass itin, list<dag> pattern>
1048 : I<opcode, OOL, IOL, asmstr, itin> {
1049 bits<3> CR;
1050 bits<6> XA;
1051 bits<6> XB;
1052
1053 let Pattern = pattern;
1054
1055 let Inst{6-8} = CR;
1056 let Inst{9-10} = 0;
1057 let Inst{11-15} = XA{4-0};
1058 let Inst{16-20} = XB{4-0};
1059 let Inst{21-28} = xo;
1060 let Inst{29} = XA{5};
1061 let Inst{30} = XB{5};
1062 let Inst{31} = 0;
1063}
1064
1065class XX3Form_2<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr,
1066 InstrItinClass itin, list<dag> pattern>
1067 : I<opcode, OOL, IOL, asmstr, itin> {
1068 bits<6> XT;
1069 bits<6> XA;
1070 bits<6> XB;
1071 bits<2> D;
1072
1073 let Pattern = pattern;
1074
1075 let Inst{6-10} = XT{4-0};
1076 let Inst{11-15} = XA{4-0};
1077 let Inst{16-20} = XB{4-0};
1078 let Inst{21} = 0;
1079 let Inst{22-23} = D;
1080 let Inst{24-28} = xo;
1081 let Inst{29} = XA{5};
1082 let Inst{30} = XB{5};
1083 let Inst{31} = XT{5};
1084}
1085
1086class XX3Form_Rc<bits<6> opcode, bits<7> xo, dag OOL, dag IOL, string asmstr,
1087 InstrItinClass itin, list<dag> pattern>
1088 : I<opcode, OOL, IOL, asmstr, itin> {
1089 bits<6> XT;
1090 bits<6> XA;
1091 bits<6> XB;
1092
1093 let Pattern = pattern;
1094
1095 bit RC = 0; // set by isDOT
1096
1097 let Inst{6-10} = XT{4-0};
1098 let Inst{11-15} = XA{4-0};
1099 let Inst{16-20} = XB{4-0};
1100 let Inst{21} = RC;
1101 let Inst{22-28} = xo;
1102 let Inst{29} = XA{5};
1103 let Inst{30} = XB{5};
1104 let Inst{31} = XT{5};
1105}
1106
1107class XX4Form<bits<6> opcode, bits<2> xo, dag OOL, dag IOL, string asmstr,
1108 InstrItinClass itin, list<dag> pattern>
1109 : I<opcode, OOL, IOL, asmstr, itin> {
1110 bits<6> XT;
1111 bits<6> XA;
1112 bits<6> XB;
1113 bits<6> XC;
1114
1115 let Pattern = pattern;
1116
1117 let Inst{6-10} = XT{4-0};
1118 let Inst{11-15} = XA{4-0};
1119 let Inst{16-20} = XB{4-0};
1120 let Inst{21-25} = XC{4-0};
1121 let Inst{26-27} = xo;
1122 let Inst{28} = XC{5};
1123 let Inst{29} = XA{5};
1124 let Inst{30} = XB{5};
1125 let Inst{31} = XT{5};
1126}
1127
Chris Lattnerc8587d42006-06-06 21:29:23 +00001128// DCB_Form - Form X instruction, used for dcb* instructions.
Evan Cheng94b5a802007-07-19 01:14:50 +00001129class DCB_Form<bits<10> xo, bits<5> immfield, dag OOL, dag IOL, string asmstr,
Chris Lattnerc8587d42006-06-06 21:29:23 +00001130 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001131 : I<31, OOL, IOL, asmstr, itin> {
Chris Lattnerc8587d42006-06-06 21:29:23 +00001132 bits<5> A;
1133 bits<5> B;
1134
1135 let Pattern = pattern;
1136
1137 let Inst{6-10} = immfield;
1138 let Inst{11-15} = A;
1139 let Inst{16-20} = B;
1140 let Inst{21-30} = xo;
1141 let Inst{31} = 0;
1142}
1143
Hal Finkelfefcfff2015-04-23 22:47:57 +00001144class DCB_Form_hint<bits<10> xo, dag OOL, dag IOL, string asmstr,
1145 InstrItinClass itin, list<dag> pattern>
1146 : I<31, OOL, IOL, asmstr, itin> {
1147 bits<5> TH;
1148 bits<5> A;
1149 bits<5> B;
1150
1151 let Pattern = pattern;
1152
1153 let Inst{6-10} = TH;
1154 let Inst{11-15} = A;
1155 let Inst{16-20} = B;
1156 let Inst{21-30} = xo;
1157 let Inst{31} = 0;
1158}
Chris Lattnerc8587d42006-06-06 21:29:23 +00001159
Chris Lattnerc94d9322006-04-05 22:27:14 +00001160// DSS_Form - Form X instruction, used for altivec dss* instructions.
Joerg Sonnenberger99ab5902014-08-02 15:09:41 +00001161class DSS_Form<bits<1> T, bits<10> xo, dag OOL, dag IOL, string asmstr,
Chris Lattnerc94d9322006-04-05 22:27:14 +00001162 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001163 : I<31, OOL, IOL, asmstr, itin> {
Chris Lattnerc94d9322006-04-05 22:27:14 +00001164 bits<2> STRM;
1165 bits<5> A;
1166 bits<5> B;
1167
1168 let Pattern = pattern;
1169
1170 let Inst{6} = T;
1171 let Inst{7-8} = 0;
1172 let Inst{9-10} = STRM;
1173 let Inst{11-15} = A;
1174 let Inst{16-20} = B;
1175 let Inst{21-30} = xo;
1176 let Inst{31} = 0;
1177}
1178
Misha Brukman5295e1d2004-08-09 17:24:04 +00001179// 1.7.7 XL-Form
Evan Cheng94b5a802007-07-19 01:14:50 +00001180class XLForm_1<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Chris Lattnerb9bd34f2007-02-25 05:07:49 +00001181 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001182 : I<opcode, OOL, IOL, asmstr, itin> {
Chris Lattnerb9bd34f2007-02-25 05:07:49 +00001183 bits<5> CRD;
1184 bits<5> CRA;
1185 bits<5> CRB;
Nate Begeman65a82c52005-04-14 03:20:38 +00001186
Chris Lattnerb9bd34f2007-02-25 05:07:49 +00001187 let Pattern = pattern;
1188
1189 let Inst{6-10} = CRD;
1190 let Inst{11-15} = CRA;
1191 let Inst{16-20} = CRB;
1192 let Inst{21-30} = xo;
1193 let Inst{31} = 0;
1194}
1195
Hal Finkel28842b92016-09-02 23:42:01 +00001196class XLForm_1_np<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
1197 InstrItinClass itin, list<dag> pattern>
1198 : XLForm_1<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
1199 let CRD = 0;
1200 let CRA = 0;
1201 let CRB = 0;
1202}
1203
1204class XLForm_1_gen<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
1205 InstrItinClass itin, list<dag> pattern>
1206 : XLForm_1<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
1207 bits<5> RT;
1208 bits<5> RB;
1209
1210 let CRD = RT;
1211 let CRA = 0;
1212 let CRB = RB;
1213}
1214
Evan Cheng94b5a802007-07-19 01:14:50 +00001215class XLForm_1_ext<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Chris Lattnerb9bd34f2007-02-25 05:07:49 +00001216 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001217 : I<opcode, OOL, IOL, asmstr, itin> {
Chris Lattnerb9bd34f2007-02-25 05:07:49 +00001218 bits<5> CRD;
1219
1220 let Pattern = pattern;
1221
1222 let Inst{6-10} = CRD;
1223 let Inst{11-15} = CRD;
1224 let Inst{16-20} = CRD;
Nate Begeman65a82c52005-04-14 03:20:38 +00001225 let Inst{21-30} = xo;
1226 let Inst{31} = 0;
Misha Brukman5295e1d2004-08-09 17:24:04 +00001227}
1228
Evan Cheng94b5a802007-07-19 01:14:50 +00001229class XLForm_2<bits<6> opcode, bits<10> xo, bit lk, dag OOL, dag IOL, string asmstr,
Nate Begemanb11b8e42005-12-20 00:26:01 +00001230 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001231 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +00001232 bits<5> BO;
1233 bits<5> BI;
1234 bits<2> BH;
Misha Brukman5295e1d2004-08-09 17:24:04 +00001235
Nate Begemanb11b8e42005-12-20 00:26:01 +00001236 let Pattern = pattern;
1237
Misha Brukman5295e1d2004-08-09 17:24:04 +00001238 let Inst{6-10} = BO;
1239 let Inst{11-15} = BI;
1240 let Inst{16-18} = 0;
1241 let Inst{19-20} = BH;
1242 let Inst{21-30} = xo;
1243 let Inst{31} = lk;
1244}
1245
Chris Lattner29597892006-11-04 05:42:48 +00001246class XLForm_2_br<bits<6> opcode, bits<10> xo, bit lk,
Evan Cheng94b5a802007-07-19 01:14:50 +00001247 dag OOL, dag IOL, string asmstr, InstrItinClass itin, list<dag> pattern>
1248 : XLForm_2<opcode, xo, lk, OOL, IOL, asmstr, itin, pattern> {
Chris Lattner29597892006-11-04 05:42:48 +00001249 bits<7> BIBO; // 2 bits of BI and 5 bits of BO.
1250 bits<3> CR;
1251
Hal Finkelb5aa7e52013-04-08 16:24:03 +00001252 let BO = BIBO{4-0};
1253 let BI{0-1} = BIBO{5-6};
1254 let BI{2-4} = CR{0-2};
Chris Lattner29597892006-11-04 05:42:48 +00001255 let BH = 0;
1256}
1257
Hal Finkel940ab932014-02-28 00:27:01 +00001258class XLForm_2_br2<bits<6> opcode, bits<10> xo, bits<5> bo, bit lk,
1259 dag OOL, dag IOL, string asmstr, InstrItinClass itin, list<dag> pattern>
1260 : XLForm_2<opcode, xo, lk, OOL, IOL, asmstr, itin, pattern> {
1261 let BO = bo;
1262 let BH = 0;
1263}
Chris Lattner29597892006-11-04 05:42:48 +00001264
Jim Laskey74ab9962005-10-19 19:51:16 +00001265class XLForm_2_ext<bits<6> opcode, bits<10> xo, bits<5> bo, bits<5> bi, bit lk,
Evan Cheng94b5a802007-07-19 01:14:50 +00001266 dag OOL, dag IOL, string asmstr, InstrItinClass itin, list<dag> pattern>
1267 : XLForm_2<opcode, xo, lk, OOL, IOL, asmstr, itin, pattern> {
Misha Brukman5295e1d2004-08-09 17:24:04 +00001268 let BO = bo;
1269 let BI = bi;
1270 let BH = 0;
1271}
1272
Evan Cheng94b5a802007-07-19 01:14:50 +00001273class XLForm_3<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001274 InstrItinClass itin>
Evan Cheng94b5a802007-07-19 01:14:50 +00001275 : I<opcode, OOL, IOL, asmstr, itin> {
Nate Begemanf67f3bf2005-04-12 07:04:16 +00001276 bits<3> BF;
1277 bits<3> BFA;
1278
1279 let Inst{6-8} = BF;
1280 let Inst{9-10} = 0;
1281 let Inst{11-13} = BFA;
1282 let Inst{14-15} = 0;
1283 let Inst{16-20} = 0;
1284 let Inst{21-30} = xo;
1285 let Inst{31} = 0;
1286}
1287
Hal Finkel64202162015-01-15 01:00:53 +00001288class XLForm_4<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
1289 InstrItinClass itin>
1290 : I<opcode, OOL, IOL, asmstr, itin> {
1291 bits<3> BF;
1292 bit W;
1293 bits<4> U;
1294
1295 bit RC = 0;
1296
1297 let Inst{6-8} = BF;
1298 let Inst{9-10} = 0;
1299 let Inst{11-14} = 0;
1300 let Inst{15} = W;
1301 let Inst{16-19} = U;
1302 let Inst{20} = 0;
1303 let Inst{21-30} = xo;
1304 let Inst{31} = RC;
1305}
1306
Bill Schmidte26236e2015-05-22 16:44:10 +00001307class XLForm_S<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
1308 InstrItinClass itin, list<dag> pattern>
1309 : I<opcode, OOL, IOL, asmstr, itin> {
1310 bits<1> S;
1311
1312 let Pattern = pattern;
1313
1314 let Inst{6-19} = 0;
1315 let Inst{20} = S;
1316 let Inst{21-30} = xo;
1317 let Inst{31} = 0;
1318}
1319
Hal Finkelfc096c92014-12-23 22:29:40 +00001320class XLForm_2_and_DSForm_1<bits<6> opcode1, bits<10> xo1, bit lk,
1321 bits<6> opcode2, bits<2> xo2,
1322 dag OOL, dag IOL, string asmstr,
1323 InstrItinClass itin, list<dag> pattern>
1324 : I2<opcode1, opcode2, OOL, IOL, asmstr, itin> {
1325 bits<5> BO;
1326 bits<5> BI;
1327 bits<2> BH;
1328
1329 bits<5> RST;
1330 bits<19> DS_RA;
1331
1332 let Pattern = pattern;
1333
1334 let Inst{6-10} = BO;
1335 let Inst{11-15} = BI;
1336 let Inst{16-18} = 0;
1337 let Inst{19-20} = BH;
1338 let Inst{21-30} = xo1;
1339 let Inst{31} = lk;
1340
1341 let Inst{38-42} = RST;
1342 let Inst{43-47} = DS_RA{18-14}; // Register #
1343 let Inst{48-61} = DS_RA{13-0}; // Displacement.
1344 let Inst{62-63} = xo2;
1345}
1346
1347class XLForm_2_ext_and_DSForm_1<bits<6> opcode1, bits<10> xo1,
1348 bits<5> bo, bits<5> bi, bit lk,
1349 bits<6> opcode2, bits<2> xo2,
1350 dag OOL, dag IOL, string asmstr,
1351 InstrItinClass itin, list<dag> pattern>
1352 : XLForm_2_and_DSForm_1<opcode1, xo1, lk, opcode2, xo2,
1353 OOL, IOL, asmstr, itin, pattern> {
1354 let BO = bo;
1355 let BI = bi;
1356 let BH = 0;
1357}
1358
Misha Brukman5295e1d2004-08-09 17:24:04 +00001359// 1.7.8 XFX-Form
Evan Cheng94b5a802007-07-19 01:14:50 +00001360class XFXForm_1<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001361 InstrItinClass itin>
Evan Cheng94b5a802007-07-19 01:14:50 +00001362 : I<opcode, OOL, IOL, asmstr, itin> {
Nate Begemanf67f3bf2005-04-12 07:04:16 +00001363 bits<5> RT;
Misha Brukman189f3dc2004-10-14 05:55:37 +00001364 bits<10> SPR;
Misha Brukman5295e1d2004-08-09 17:24:04 +00001365
Nate Begemanf67f3bf2005-04-12 07:04:16 +00001366 let Inst{6-10} = RT;
Nate Begeman048b2632005-11-29 22:42:50 +00001367 let Inst{11} = SPR{4};
1368 let Inst{12} = SPR{3};
1369 let Inst{13} = SPR{2};
1370 let Inst{14} = SPR{1};
1371 let Inst{15} = SPR{0};
1372 let Inst{16} = SPR{9};
1373 let Inst{17} = SPR{8};
1374 let Inst{18} = SPR{7};
1375 let Inst{19} = SPR{6};
1376 let Inst{20} = SPR{5};
Misha Brukman5295e1d2004-08-09 17:24:04 +00001377 let Inst{21-30} = xo;
1378 let Inst{31} = 0;
1379}
1380
Chris Lattnerd790d222005-04-19 04:40:07 +00001381class XFXForm_1_ext<bits<6> opcode, bits<10> xo, bits<10> spr,
Evan Cheng94b5a802007-07-19 01:14:50 +00001382 dag OOL, dag IOL, string asmstr, InstrItinClass itin>
1383 : XFXForm_1<opcode, xo, OOL, IOL, asmstr, itin> {
Misha Brukman5295e1d2004-08-09 17:24:04 +00001384 let SPR = spr;
1385}
1386
Evan Cheng94b5a802007-07-19 01:14:50 +00001387class XFXForm_3<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001388 InstrItinClass itin>
Evan Cheng94b5a802007-07-19 01:14:50 +00001389 : I<opcode, OOL, IOL, asmstr, itin> {
Nate Begemanf67f3bf2005-04-12 07:04:16 +00001390 bits<5> RT;
1391
1392 let Inst{6-10} = RT;
1393 let Inst{11-20} = 0;
1394 let Inst{21-30} = xo;
1395 let Inst{31} = 0;
1396}
1397
Bill Schmidte26236e2015-05-22 16:44:10 +00001398class XFXForm_3p<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
1399 InstrItinClass itin, list<dag> pattern>
1400 : I<opcode, OOL, IOL, asmstr, itin> {
1401 bits<5> RT;
1402 bits<10> Entry;
1403 let Pattern = pattern;
1404
1405 let Inst{6-10} = RT;
1406 let Inst{11-20} = Entry;
1407 let Inst{21-30} = xo;
1408 let Inst{31} = 0;
1409}
1410
Evan Cheng94b5a802007-07-19 01:14:50 +00001411class XFXForm_5<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001412 InstrItinClass itin>
Evan Cheng94b5a802007-07-19 01:14:50 +00001413 : I<opcode, OOL, IOL, asmstr, itin> {
Nate Begemanf67f3bf2005-04-12 07:04:16 +00001414 bits<8> FXM;
Ulrich Weiganda82389b2012-11-13 19:19:46 +00001415 bits<5> rS;
Nate Begemanf67f3bf2005-04-12 07:04:16 +00001416
Ulrich Weiganda82389b2012-11-13 19:19:46 +00001417 let Inst{6-10} = rS;
Nate Begeman9a838672005-08-08 20:04:52 +00001418 let Inst{11} = 0;
Nate Begemanf67f3bf2005-04-12 07:04:16 +00001419 let Inst{12-19} = FXM;
1420 let Inst{20} = 0;
1421 let Inst{21-30} = xo;
1422 let Inst{31} = 0;
1423}
1424
Evan Cheng94b5a802007-07-19 01:14:50 +00001425class XFXForm_5a<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001426 InstrItinClass itin>
Evan Cheng94b5a802007-07-19 01:14:50 +00001427 : I<opcode, OOL, IOL, asmstr, itin> {
Nate Begeman9a838672005-08-08 20:04:52 +00001428 bits<5> ST;
1429 bits<8> FXM;
1430
1431 let Inst{6-10} = ST;
1432 let Inst{11} = 1;
1433 let Inst{12-19} = FXM;
1434 let Inst{20} = 0;
1435 let Inst{21-30} = xo;
1436 let Inst{31} = 0;
1437}
1438
Evan Cheng94b5a802007-07-19 01:14:50 +00001439class XFXForm_7<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001440 InstrItinClass itin>
Evan Cheng94b5a802007-07-19 01:14:50 +00001441 : XFXForm_1<opcode, xo, OOL, IOL, asmstr, itin>;
Misha Brukman5295e1d2004-08-09 17:24:04 +00001442
Nate Begeman143cf942004-08-30 02:28:06 +00001443class XFXForm_7_ext<bits<6> opcode, bits<10> xo, bits<10> spr,
Evan Cheng94b5a802007-07-19 01:14:50 +00001444 dag OOL, dag IOL, string asmstr, InstrItinClass itin>
1445 : XFXForm_7<opcode, xo, OOL, IOL, asmstr, itin> {
Misha Brukman5295e1d2004-08-09 17:24:04 +00001446 let SPR = spr;
1447}
1448
Dale Johannesen666323e2007-10-10 01:01:31 +00001449// XFL-Form - MTFSF
1450// This is probably 1.7.9, but I don't have the reference that uses this
1451// numbering scheme...
1452class XFLForm<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
Ulrich Weigand874fc622013-03-26 10:56:22 +00001453 InstrItinClass itin, list<dag>pattern>
Dale Johannesen666323e2007-10-10 01:01:31 +00001454 : I<opcode, OOL, IOL, asmstr, itin> {
1455 bits<8> FM;
Ulrich Weiganda82389b2012-11-13 19:19:46 +00001456 bits<5> rT;
Dale Johannesen666323e2007-10-10 01:01:31 +00001457
1458 bit RC = 0; // set by isDOT
1459 let Pattern = pattern;
Dale Johannesen666323e2007-10-10 01:01:31 +00001460
1461 let Inst{6} = 0;
1462 let Inst{7-14} = FM;
1463 let Inst{15} = 0;
Ulrich Weiganda82389b2012-11-13 19:19:46 +00001464 let Inst{16-20} = rT;
Dale Johannesen666323e2007-10-10 01:01:31 +00001465 let Inst{21-30} = xo;
1466 let Inst{31} = RC;
1467}
1468
Hal Finkel64202162015-01-15 01:00:53 +00001469class XFLForm_1<bits<6> opcode, bits<10> xo, dag OOL, dag IOL, string asmstr,
1470 InstrItinClass itin, list<dag>pattern>
1471 : I<opcode, OOL, IOL, asmstr, itin> {
1472 bit L;
1473 bits<8> FLM;
1474 bit W;
1475 bits<5> FRB;
1476
1477 bit RC = 0; // set by isDOT
1478 let Pattern = pattern;
1479
1480 let Inst{6} = L;
1481 let Inst{7-14} = FLM;
1482 let Inst{15} = W;
1483 let Inst{16-20} = FRB;
1484 let Inst{21-30} = xo;
1485 let Inst{31} = RC;
1486}
1487
Chris Lattneraeadac82006-12-06 20:02:54 +00001488// 1.7.10 XS-Form - SRADI.
Evan Cheng94b5a802007-07-19 01:14:50 +00001489class XSForm_1<bits<6> opcode, bits<9> xo, dag OOL, dag IOL, string asmstr,
Chris Lattnera2af3f42006-06-27 20:07:26 +00001490 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001491 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +00001492 bits<5> A;
Chris Lattner9472eb82006-12-06 21:35:10 +00001493 bits<5> RS;
Misha Brukman189f3dc2004-10-14 05:55:37 +00001494 bits<6> SH;
Nate Begeman765cb5f2004-08-13 02:19:26 +00001495
Chris Lattnerf9172e12005-04-19 05:15:18 +00001496 bit RC = 0; // set by isDOT
Chris Lattnera2af3f42006-06-27 20:07:26 +00001497 let Pattern = pattern;
Chris Lattnerf9172e12005-04-19 05:15:18 +00001498
Nate Begeman765cb5f2004-08-13 02:19:26 +00001499 let Inst{6-10} = RS;
1500 let Inst{11-15} = A;
Chris Lattneraeadac82006-12-06 20:02:54 +00001501 let Inst{16-20} = SH{4,3,2,1,0};
Nate Begeman765cb5f2004-08-13 02:19:26 +00001502 let Inst{21-29} = xo;
Chris Lattneraeadac82006-12-06 20:02:54 +00001503 let Inst{30} = SH{5};
Chris Lattnerf9172e12005-04-19 05:15:18 +00001504 let Inst{31} = RC;
Nate Begeman765cb5f2004-08-13 02:19:26 +00001505}
1506
Misha Brukman5295e1d2004-08-09 17:24:04 +00001507// 1.7.11 XO-Form
Evan Cheng94b5a802007-07-19 01:14:50 +00001508class XOForm_1<bits<6> opcode, bits<9> xo, bit oe, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001509 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001510 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +00001511 bits<5> RT;
1512 bits<5> RA;
1513 bits<5> RB;
Misha Brukman5295e1d2004-08-09 17:24:04 +00001514
Chris Lattner3a1002d2005-09-02 21:18:00 +00001515 let Pattern = pattern;
1516
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001517 bit RC = 0; // set by isDOT
1518
Misha Brukman5295e1d2004-08-09 17:24:04 +00001519 let Inst{6-10} = RT;
1520 let Inst{11-15} = RA;
1521 let Inst{16-20} = RB;
1522 let Inst{21} = oe;
1523 let Inst{22-30} = xo;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001524 let Inst{31} = RC;
Misha Brukman5295e1d2004-08-09 17:24:04 +00001525}
1526
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001527class XOForm_3<bits<6> opcode, bits<9> xo, bit oe,
Evan Cheng94b5a802007-07-19 01:14:50 +00001528 dag OOL, dag IOL, string asmstr, InstrItinClass itin, list<dag> pattern>
1529 : XOForm_1<opcode, xo, oe, OOL, IOL, asmstr, itin, pattern> {
Misha Brukman5295e1d2004-08-09 17:24:04 +00001530 let RB = 0;
1531}
1532
1533// 1.7.12 A-Form
Evan Cheng94b5a802007-07-19 01:14:50 +00001534class AForm_1<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001535 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001536 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +00001537 bits<5> FRT;
1538 bits<5> FRA;
Misha Brukman189f3dc2004-10-14 05:55:37 +00001539 bits<5> FRC;
Chris Lattnerda76c162004-11-25 04:11:07 +00001540 bits<5> FRB;
Misha Brukman5295e1d2004-08-09 17:24:04 +00001541
Chris Lattner027a2672005-09-29 23:34:24 +00001542 let Pattern = pattern;
1543
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001544 bit RC = 0; // set by isDOT
1545
Misha Brukman5295e1d2004-08-09 17:24:04 +00001546 let Inst{6-10} = FRT;
1547 let Inst{11-15} = FRA;
1548 let Inst{16-20} = FRB;
1549 let Inst{21-25} = FRC;
1550 let Inst{26-30} = xo;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001551 let Inst{31} = RC;
Misha Brukman5295e1d2004-08-09 17:24:04 +00001552}
1553
Evan Cheng94b5a802007-07-19 01:14:50 +00001554class AForm_2<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001555 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001556 : AForm_1<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
Misha Brukman5295e1d2004-08-09 17:24:04 +00001557 let FRC = 0;
1558}
1559
Evan Cheng94b5a802007-07-19 01:14:50 +00001560class AForm_3<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001561 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001562 : AForm_1<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
Misha Brukman5295e1d2004-08-09 17:24:04 +00001563 let FRB = 0;
1564}
1565
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00001566class AForm_4<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr,
1567 InstrItinClass itin, list<dag> pattern>
1568 : I<opcode, OOL, IOL, asmstr, itin> {
1569 bits<5> RT;
1570 bits<5> RA;
1571 bits<5> RB;
Ulrich Weigand4749b1e2013-03-26 10:54:54 +00001572 bits<5> COND;
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00001573
1574 let Pattern = pattern;
1575
1576 let Inst{6-10} = RT;
1577 let Inst{11-15} = RA;
1578 let Inst{16-20} = RB;
Ulrich Weigand4749b1e2013-03-26 10:54:54 +00001579 let Inst{21-25} = COND;
Ulrich Weigand84ee76a2012-11-13 19:14:19 +00001580 let Inst{26-30} = xo;
1581 let Inst{31} = 0;
1582}
1583
Hal Finkelc93a9a22015-02-25 01:06:45 +00001584// Used for QPX
1585class AForm_4a<bits<6> opcode, bits<5> xo, dag OOL, dag IOL, string asmstr,
1586 InstrItinClass itin, list<dag> pattern>
1587 : AForm_1<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
1588 let FRA = 0;
1589 let FRC = 0;
1590}
1591
Misha Brukman5295e1d2004-08-09 17:24:04 +00001592// 1.7.13 M-Form
Evan Cheng94b5a802007-07-19 01:14:50 +00001593class MForm_1<bits<6> opcode, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001594 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001595 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +00001596 bits<5> RA;
Chris Lattner5f4b0e12004-11-23 19:23:32 +00001597 bits<5> RS;
Misha Brukman189f3dc2004-10-14 05:55:37 +00001598 bits<5> RB;
1599 bits<5> MB;
1600 bits<5> ME;
Misha Brukman5295e1d2004-08-09 17:24:04 +00001601
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001602 let Pattern = pattern;
1603
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001604 bit RC = 0; // set by isDOT
1605
Misha Brukman5295e1d2004-08-09 17:24:04 +00001606 let Inst{6-10} = RS;
1607 let Inst{11-15} = RA;
1608 let Inst{16-20} = RB;
1609 let Inst{21-25} = MB;
1610 let Inst{26-30} = ME;
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001611 let Inst{31} = RC;
Misha Brukman5295e1d2004-08-09 17:24:04 +00001612}
1613
Evan Cheng94b5a802007-07-19 01:14:50 +00001614class MForm_2<bits<6> opcode, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001615 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001616 : MForm_1<opcode, OOL, IOL, asmstr, itin, pattern> {
Misha Brukman5295e1d2004-08-09 17:24:04 +00001617}
1618
Nate Begeman765cb5f2004-08-13 02:19:26 +00001619// 1.7.14 MD-Form
Evan Cheng94b5a802007-07-19 01:14:50 +00001620class MDForm_1<bits<6> opcode, bits<3> xo, dag OOL, dag IOL, string asmstr,
Jim Laskey74ab9962005-10-19 19:51:16 +00001621 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001622 : I<opcode, OOL, IOL, asmstr, itin> {
Misha Brukman189f3dc2004-10-14 05:55:37 +00001623 bits<5> RA;
Chris Lattner077b86a2006-07-13 21:52:41 +00001624 bits<5> RS;
Misha Brukman189f3dc2004-10-14 05:55:37 +00001625 bits<6> SH;
1626 bits<6> MBE;
Nate Begeman765cb5f2004-08-13 02:19:26 +00001627
Nate Begeman9f3c26c2005-10-19 18:42:01 +00001628 let Pattern = pattern;
1629
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001630 bit RC = 0; // set by isDOT
1631
Nate Begeman765cb5f2004-08-13 02:19:26 +00001632 let Inst{6-10} = RS;
1633 let Inst{11-15} = RA;
Chris Lattneraeadac82006-12-06 20:02:54 +00001634 let Inst{16-20} = SH{4,3,2,1,0};
1635 let Inst{21-26} = MBE{4,3,2,1,0,5};
Nate Begeman765cb5f2004-08-13 02:19:26 +00001636 let Inst{27-29} = xo;
Chris Lattnerdd57ac42006-07-12 22:08:13 +00001637 let Inst{30} = SH{5};
Chris Lattnerbaa9be52005-04-19 05:21:30 +00001638 let Inst{31} = RC;
Nate Begeman765cb5f2004-08-13 02:19:26 +00001639}
1640
Ulrich Weigandfa451ba2013-04-26 15:39:12 +00001641class MDSForm_1<bits<6> opcode, bits<4> xo, dag OOL, dag IOL, string asmstr,
1642 InstrItinClass itin, list<dag> pattern>
1643 : I<opcode, OOL, IOL, asmstr, itin> {
1644 bits<5> RA;
1645 bits<5> RS;
1646 bits<5> RB;
1647 bits<6> MBE;
1648
1649 let Pattern = pattern;
1650
1651 bit RC = 0; // set by isDOT
1652
1653 let Inst{6-10} = RS;
1654 let Inst{11-15} = RA;
1655 let Inst{16-20} = RB;
1656 let Inst{21-26} = MBE{4,3,2,1,0,5};
1657 let Inst{27-30} = xo;
1658 let Inst{31} = RC;
1659}
Chris Lattnerc94d9322006-04-05 22:27:14 +00001660
1661
Nate Begeman8492fd32005-11-23 05:29:52 +00001662// E-1 VA-Form
Chris Lattner1738c292006-03-27 03:34:17 +00001663
1664// VAForm_1 - DACB ordering.
Evan Cheng94b5a802007-07-19 01:14:50 +00001665class VAForm_1<bits<6> xo, dag OOL, dag IOL, string asmstr,
Nate Begeman8492fd32005-11-23 05:29:52 +00001666 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001667 : I<4, OOL, IOL, asmstr, itin> {
Nate Begeman8492fd32005-11-23 05:29:52 +00001668 bits<5> VD;
1669 bits<5> VA;
Nate Begeman8492fd32005-11-23 05:29:52 +00001670 bits<5> VC;
Chris Lattner4e737172006-03-22 01:44:36 +00001671 bits<5> VB;
Nate Begeman11fd6b22005-11-26 22:39:34 +00001672
1673 let Pattern = pattern;
Nate Begeman8492fd32005-11-23 05:29:52 +00001674
1675 let Inst{6-10} = VD;
1676 let Inst{11-15} = VA;
1677 let Inst{16-20} = VB;
1678 let Inst{21-25} = VC;
1679 let Inst{26-31} = xo;
1680}
1681
Chris Lattner1738c292006-03-27 03:34:17 +00001682// VAForm_1a - DABC ordering.
Evan Cheng94b5a802007-07-19 01:14:50 +00001683class VAForm_1a<bits<6> xo, dag OOL, dag IOL, string asmstr,
Chris Lattner1738c292006-03-27 03:34:17 +00001684 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001685 : I<4, OOL, IOL, asmstr, itin> {
Chris Lattner1738c292006-03-27 03:34:17 +00001686 bits<5> VD;
1687 bits<5> VA;
1688 bits<5> VB;
1689 bits<5> VC;
1690
1691 let Pattern = pattern;
1692
1693 let Inst{6-10} = VD;
1694 let Inst{11-15} = VA;
1695 let Inst{16-20} = VB;
1696 let Inst{21-25} = VC;
1697 let Inst{26-31} = xo;
1698}
1699
Evan Cheng94b5a802007-07-19 01:14:50 +00001700class VAForm_2<bits<6> xo, dag OOL, dag IOL, string asmstr,
Chris Lattner53e07de2006-03-26 00:41:48 +00001701 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001702 : I<4, OOL, IOL, asmstr, itin> {
Chris Lattner53e07de2006-03-26 00:41:48 +00001703 bits<5> VD;
1704 bits<5> VA;
1705 bits<5> VB;
1706 bits<4> SH;
1707
1708 let Pattern = pattern;
1709
1710 let Inst{6-10} = VD;
1711 let Inst{11-15} = VA;
1712 let Inst{16-20} = VB;
1713 let Inst{21} = 0;
1714 let Inst{22-25} = SH;
1715 let Inst{26-31} = xo;
1716}
1717
Nate Begeman8492fd32005-11-23 05:29:52 +00001718// E-2 VX-Form
Evan Cheng94b5a802007-07-19 01:14:50 +00001719class VXForm_1<bits<11> xo, dag OOL, dag IOL, string asmstr,
Nate Begeman8492fd32005-11-23 05:29:52 +00001720 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001721 : I<4, OOL, IOL, asmstr, itin> {
Nate Begeman8492fd32005-11-23 05:29:52 +00001722 bits<5> VD;
1723 bits<5> VA;
1724 bits<5> VB;
1725
Nate Begeman11fd6b22005-11-26 22:39:34 +00001726 let Pattern = pattern;
1727
Nate Begeman8492fd32005-11-23 05:29:52 +00001728 let Inst{6-10} = VD;
1729 let Inst{11-15} = VA;
1730 let Inst{16-20} = VB;
1731 let Inst{21-31} = xo;
1732}
1733
Evan Cheng94b5a802007-07-19 01:14:50 +00001734class VXForm_setzero<bits<11> xo, dag OOL, dag IOL, string asmstr,
Nate Begeman40f081d2005-12-14 00:34:09 +00001735 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001736 : VXForm_1<xo, OOL, IOL, asmstr, itin, pattern> {
Nate Begeman40f081d2005-12-14 00:34:09 +00001737 let VA = VD;
1738 let VB = VD;
1739}
1740
1741
Evan Cheng94b5a802007-07-19 01:14:50 +00001742class VXForm_2<bits<11> xo, dag OOL, dag IOL, string asmstr,
Nate Begemanc1381182005-11-29 08:04:45 +00001743 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001744 : I<4, OOL, IOL, asmstr, itin> {
Nate Begemanc1381182005-11-29 08:04:45 +00001745 bits<5> VD;
1746 bits<5> VB;
1747
1748 let Pattern = pattern;
1749
1750 let Inst{6-10} = VD;
1751 let Inst{11-15} = 0;
1752 let Inst{16-20} = VB;
1753 let Inst{21-31} = xo;
1754}
1755
Evan Cheng94b5a802007-07-19 01:14:50 +00001756class VXForm_3<bits<11> xo, dag OOL, dag IOL, string asmstr,
Chris Lattnerdf59d532006-03-27 03:28:57 +00001757 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001758 : I<4, OOL, IOL, asmstr, itin> {
Chris Lattnerdf59d532006-03-27 03:28:57 +00001759 bits<5> VD;
1760 bits<5> IMM;
1761
1762 let Pattern = pattern;
1763
1764 let Inst{6-10} = VD;
1765 let Inst{11-15} = IMM;
1766 let Inst{16-20} = 0;
1767 let Inst{21-31} = xo;
1768}
1769
Chris Lattner5a528e52006-04-05 00:03:57 +00001770/// VXForm_4 - VX instructions with "VD,0,0" register fields, like mfvscr.
Evan Cheng94b5a802007-07-19 01:14:50 +00001771class VXForm_4<bits<11> xo, dag OOL, dag IOL, string asmstr,
Chris Lattner5a528e52006-04-05 00:03:57 +00001772 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001773 : I<4, OOL, IOL, asmstr, itin> {
Chris Lattner5a528e52006-04-05 00:03:57 +00001774 bits<5> VD;
1775
1776 let Pattern = pattern;
1777
1778 let Inst{6-10} = VD;
1779 let Inst{11-15} = 0;
1780 let Inst{16-20} = 0;
1781 let Inst{21-31} = xo;
1782}
1783
1784/// VXForm_5 - VX instructions with "0,0,VB" register fields, like mtvscr.
Evan Cheng94b5a802007-07-19 01:14:50 +00001785class VXForm_5<bits<11> xo, dag OOL, dag IOL, string asmstr,
Chris Lattner5a528e52006-04-05 00:03:57 +00001786 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001787 : I<4, OOL, IOL, asmstr, itin> {
Chris Lattner5a528e52006-04-05 00:03:57 +00001788 bits<5> VB;
1789
1790 let Pattern = pattern;
1791
1792 let Inst{6-10} = 0;
1793 let Inst{11-15} = 0;
1794 let Inst{16-20} = VB;
1795 let Inst{21-31} = xo;
1796}
Chris Lattnerdf59d532006-03-27 03:28:57 +00001797
Chuang-Yu Cheng065969e2016-03-26 05:46:11 +00001798// e.g. [PO VRT EO VRB XO]
1799class VXForm_RD5_XO5_RS5<bits<11> xo, bits<5> eo, dag OOL, dag IOL,
1800 string asmstr, InstrItinClass itin, list<dag> pattern>
1801 : I<4, OOL, IOL, asmstr, itin> {
1802 bits<5> RD;
1803 bits<5> VB;
1804
1805 let Pattern = pattern;
1806
1807 let Inst{6-10} = RD;
1808 let Inst{11-15} = eo;
1809 let Inst{16-20} = VB;
1810 let Inst{21-31} = xo;
1811}
1812
Nemanja Ivanovice8effe12015-03-04 20:44:33 +00001813/// VXForm_CR - VX crypto instructions with "VRT, VRA, ST, SIX"
1814class VXForm_CR<bits<11> xo, dag OOL, dag IOL, string asmstr,
1815 InstrItinClass itin, list<dag> pattern>
1816 : I<4, OOL, IOL, asmstr, itin> {
1817 bits<5> VD;
1818 bits<5> VA;
1819 bits<1> ST;
1820 bits<4> SIX;
1821
1822 let Pattern = pattern;
1823
1824 let Inst{6-10} = VD;
1825 let Inst{11-15} = VA;
1826 let Inst{16} = ST;
1827 let Inst{17-20} = SIX;
1828 let Inst{21-31} = xo;
1829}
1830
1831/// VXForm_BX - VX crypto instructions with "VRT, VRA, 0 - like vsbox"
1832class VXForm_BX<bits<11> xo, dag OOL, dag IOL, string asmstr,
1833 InstrItinClass itin, list<dag> pattern>
1834 : I<4, OOL, IOL, asmstr, itin> {
1835 bits<5> VD;
1836 bits<5> VA;
1837
1838 let Pattern = pattern;
1839
1840 let Inst{6-10} = VD;
1841 let Inst{11-15} = VA;
1842 let Inst{16-20} = 0;
1843 let Inst{21-31} = xo;
1844}
1845
Nate Begeman8492fd32005-11-23 05:29:52 +00001846// E-4 VXR-Form
Evan Cheng94b5a802007-07-19 01:14:50 +00001847class VXRForm_1<bits<10> xo, dag OOL, dag IOL, string asmstr,
Nate Begeman8492fd32005-11-23 05:29:52 +00001848 InstrItinClass itin, list<dag> pattern>
Evan Cheng94b5a802007-07-19 01:14:50 +00001849 : I<4, OOL, IOL, asmstr, itin> {
Nate Begeman8492fd32005-11-23 05:29:52 +00001850 bits<5> VD;
1851 bits<5> VA;
1852 bits<5> VB;
Chris Lattner793cbcb2006-03-26 04:57:17 +00001853 bit RC = 0;
Nate Begeman8492fd32005-11-23 05:29:52 +00001854
Nate Begeman11fd6b22005-11-26 22:39:34 +00001855 let Pattern = pattern;
1856
Nate Begeman8492fd32005-11-23 05:29:52 +00001857 let Inst{6-10} = VD;
1858 let Inst{11-15} = VA;
1859 let Inst{16-20} = VB;
Chris Lattner793cbcb2006-03-26 04:57:17 +00001860 let Inst{21} = RC;
Nate Begeman8492fd32005-11-23 05:29:52 +00001861 let Inst{22-31} = xo;
1862}
1863
Chuang-Yu Chengd5eb7742016-03-28 09:04:23 +00001864// VX-Form: [PO VRT EO VRB 1 PS XO]
1865class VX_RD5_EO5_RS5_PS1_XO9<bits<5> eo, bits<9> xo,
1866 dag OOL, dag IOL, string asmstr,
1867 InstrItinClass itin, list<dag> pattern>
1868 : I<4, OOL, IOL, asmstr, itin> {
1869 bits<5> VD;
1870 bits<5> VB;
1871 bit PS;
1872
1873 let Pattern = pattern;
1874
1875 let Inst{6-10} = VD;
1876 let Inst{11-15} = eo;
1877 let Inst{16-20} = VB;
1878 let Inst{21} = 1;
1879 let Inst{22} = PS;
1880 let Inst{23-31} = xo;
1881}
1882
1883// VX-Form: [PO VRT VRA VRB 1 PS XO] or [PO VRT VRA VRB 1 / XO]
1884class VX_RD5_RSp5_PS1_XO9<bits<9> xo, dag OOL, dag IOL, string asmstr,
1885 InstrItinClass itin, list<dag> pattern>
1886 : I<4, OOL, IOL, asmstr, itin> {
1887 bits<5> VD;
1888 bits<5> VA;
1889 bits<5> VB;
1890 bit PS;
1891
1892 let Pattern = pattern;
1893
1894 let Inst{6-10} = VD;
1895 let Inst{11-15} = VA;
1896 let Inst{16-20} = VB;
1897 let Inst{21} = 1;
1898 let Inst{22} = PS;
1899 let Inst{23-31} = xo;
1900}
1901
Hal Finkelc93a9a22015-02-25 01:06:45 +00001902// Z23-Form (used by QPX)
1903class Z23Form_1<bits<6> opcode, bits<8> xo, dag OOL, dag IOL, string asmstr,
1904 InstrItinClass itin, list<dag> pattern>
1905 : I<opcode, OOL, IOL, asmstr, itin> {
1906 bits<5> FRT;
1907 bits<5> FRA;
1908 bits<5> FRB;
1909 bits<2> idx;
1910
1911 let Pattern = pattern;
1912
1913 bit RC = 0; // set by isDOT
1914
1915 let Inst{6-10} = FRT;
1916 let Inst{11-15} = FRA;
1917 let Inst{16-20} = FRB;
1918 let Inst{21-22} = idx;
1919 let Inst{23-30} = xo;
1920 let Inst{31} = RC;
1921}
1922
1923class Z23Form_2<bits<6> opcode, bits<8> xo, dag OOL, dag IOL, string asmstr,
1924 InstrItinClass itin, list<dag> pattern>
1925 : Z23Form_1<opcode, xo, OOL, IOL, asmstr, itin, pattern> {
1926 let FRB = 0;
1927}
1928
1929class Z23Form_3<bits<6> opcode, bits<8> xo, dag OOL, dag IOL, string asmstr,
1930 InstrItinClass itin, list<dag> pattern>
1931 : I<opcode, OOL, IOL, asmstr, itin> {
1932 bits<5> FRT;
1933 bits<12> idx;
1934
1935 let Pattern = pattern;
1936
1937 bit RC = 0; // set by isDOT
1938
1939 let Inst{6-10} = FRT;
1940 let Inst{11-22} = idx;
1941 let Inst{23-30} = xo;
1942 let Inst{31} = RC;
1943}
1944
Misha Brukman6b21bde2004-08-02 21:56:35 +00001945//===----------------------------------------------------------------------===//
Evan Cheng94b5a802007-07-19 01:14:50 +00001946class Pseudo<dag OOL, dag IOL, string asmstr, list<dag> pattern>
1947 : I<0, OOL, IOL, asmstr, NoItinerary> {
Ulrich Weigandbbfb0c52013-03-26 10:57:16 +00001948 let isCodeGenOnly = 1;
Nate Begeman61738782004-09-02 08:13:00 +00001949 let PPC64 = 0;
Chris Lattnerb439dad2005-10-25 20:58:43 +00001950 let Pattern = pattern;
Nate Begeman61738782004-09-02 08:13:00 +00001951 let Inst{31-0} = 0;
Misha Brukmancd4f51b2004-08-02 16:54:54 +00001952}