blob: 33e70856c95792dca5becab4c1b8a7de68c9fd6e [file] [log] [blame]
Tim Northoverfe5f89b2016-08-29 19:07:08 +00001//===-- lib/CodeGen/GlobalISel/CallLowering.cpp - Call lowering -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9///
10/// \file
11/// This file implements some simple delegations needed for call lowering.
12///
13//===----------------------------------------------------------------------===//
14
Tim Northoverfe5f89b2016-08-29 19:07:08 +000015#include "llvm/CodeGen/GlobalISel/CallLowering.h"
Diana Picusf11f0422016-12-05 10:40:33 +000016#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
Tim Northoverfe5f89b2016-08-29 19:07:08 +000017#include "llvm/CodeGen/MachineOperand.h"
Diana Picus2d9adbf2016-12-13 10:46:12 +000018#include "llvm/CodeGen/MachineRegisterInfo.h"
Tim Northover9a467182016-09-21 12:57:45 +000019#include "llvm/IR/DataLayout.h"
Diana Picusf11f0422016-12-05 10:40:33 +000020#include "llvm/IR/Instructions.h"
Tim Northover9a467182016-09-21 12:57:45 +000021#include "llvm/IR/Module.h"
22#include "llvm/Target/TargetLowering.h"
Tim Northoverfe5f89b2016-08-29 19:07:08 +000023
24using namespace llvm;
25
26bool CallLowering::lowerCall(
27 MachineIRBuilder &MIRBuilder, const CallInst &CI, unsigned ResReg,
28 ArrayRef<unsigned> ArgRegs, std::function<unsigned()> GetCalleeReg) const {
Tim Northover9a467182016-09-21 12:57:45 +000029 auto &DL = CI.getParent()->getParent()->getParent()->getDataLayout();
30
Tim Northoverfe5f89b2016-08-29 19:07:08 +000031 // First step is to marshall all the function's parameters into the correct
32 // physregs and memory locations. Gather the sequence of argument types that
33 // we'll pass to the assigner function.
Tim Northover9a467182016-09-21 12:57:45 +000034 SmallVector<ArgInfo, 8> OrigArgs;
35 unsigned i = 0;
Tim Northoverd9433542017-01-17 22:30:10 +000036 unsigned NumFixedArgs = CI.getFunctionType()->getNumParams();
Tim Northover9a467182016-09-21 12:57:45 +000037 for (auto &Arg : CI.arg_operands()) {
Tim Northoverd9433542017-01-17 22:30:10 +000038 ArgInfo OrigArg{ArgRegs[i], Arg->getType(), ISD::ArgFlagsTy{},
39 i < NumFixedArgs};
Tim Northover9a467182016-09-21 12:57:45 +000040 setArgFlags(OrigArg, i + 1, DL, CI);
41 OrigArgs.push_back(OrigArg);
42 ++i;
43 }
Tim Northoverfe5f89b2016-08-29 19:07:08 +000044
45 MachineOperand Callee = MachineOperand::CreateImm(0);
46 if (Function *F = CI.getCalledFunction())
47 Callee = MachineOperand::CreateGA(F, 0);
48 else
49 Callee = MachineOperand::CreateReg(GetCalleeReg(), false);
50
Tim Northover9a467182016-09-21 12:57:45 +000051 ArgInfo OrigRet{ResReg, CI.getType(), ISD::ArgFlagsTy{}};
52 if (!OrigRet.Ty->isVoidTy())
53 setArgFlags(OrigRet, AttributeSet::ReturnIndex, DL, CI);
54
55 return lowerCall(MIRBuilder, Callee, OrigRet, OrigArgs);
Tim Northoverfe5f89b2016-08-29 19:07:08 +000056}
Tim Northover9a467182016-09-21 12:57:45 +000057
58template <typename FuncInfoTy>
59void CallLowering::setArgFlags(CallLowering::ArgInfo &Arg, unsigned OpIdx,
60 const DataLayout &DL,
61 const FuncInfoTy &FuncInfo) const {
62 const AttributeSet &Attrs = FuncInfo.getAttributes();
63 if (Attrs.hasAttribute(OpIdx, Attribute::ZExt))
64 Arg.Flags.setZExt();
65 if (Attrs.hasAttribute(OpIdx, Attribute::SExt))
66 Arg.Flags.setSExt();
67 if (Attrs.hasAttribute(OpIdx, Attribute::InReg))
68 Arg.Flags.setInReg();
69 if (Attrs.hasAttribute(OpIdx, Attribute::StructRet))
70 Arg.Flags.setSRet();
71 if (Attrs.hasAttribute(OpIdx, Attribute::SwiftSelf))
72 Arg.Flags.setSwiftSelf();
73 if (Attrs.hasAttribute(OpIdx, Attribute::SwiftError))
74 Arg.Flags.setSwiftError();
75 if (Attrs.hasAttribute(OpIdx, Attribute::ByVal))
76 Arg.Flags.setByVal();
77 if (Attrs.hasAttribute(OpIdx, Attribute::InAlloca))
78 Arg.Flags.setInAlloca();
79
80 if (Arg.Flags.isByVal() || Arg.Flags.isInAlloca()) {
81 Type *ElementTy = cast<PointerType>(Arg.Ty)->getElementType();
82 Arg.Flags.setByValSize(DL.getTypeAllocSize(ElementTy));
83 // For ByVal, alignment should be passed from FE. BE will guess if
84 // this info is not there but there are cases it cannot get right.
85 unsigned FrameAlign;
86 if (FuncInfo.getParamAlignment(OpIdx))
87 FrameAlign = FuncInfo.getParamAlignment(OpIdx);
88 else
89 FrameAlign = getTLI()->getByValTypeAlignment(ElementTy, DL);
90 Arg.Flags.setByValAlign(FrameAlign);
91 }
92 if (Attrs.hasAttribute(OpIdx, Attribute::Nest))
93 Arg.Flags.setNest();
94 Arg.Flags.setOrigAlign(DL.getABITypeAlignment(Arg.Ty));
95}
96
97template void
98CallLowering::setArgFlags<Function>(CallLowering::ArgInfo &Arg, unsigned OpIdx,
99 const DataLayout &DL,
100 const Function &FuncInfo) const;
101
102template void
103CallLowering::setArgFlags<CallInst>(CallLowering::ArgInfo &Arg, unsigned OpIdx,
104 const DataLayout &DL,
105 const CallInst &FuncInfo) const;
Diana Picusf11f0422016-12-05 10:40:33 +0000106
107bool CallLowering::handleAssignments(MachineIRBuilder &MIRBuilder,
Diana Picusf11f0422016-12-05 10:40:33 +0000108 ArrayRef<ArgInfo> Args,
109 ValueHandler &Handler) const {
110 MachineFunction &MF = MIRBuilder.getMF();
111 const Function &F = *MF.getFunction();
Tim Northoverc0bd1972016-12-05 22:20:32 +0000112 const DataLayout &DL = F.getParent()->getDataLayout();
Diana Picusf11f0422016-12-05 10:40:33 +0000113
114 SmallVector<CCValAssign, 16> ArgLocs;
115 CCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, F.getContext());
116
117 unsigned NumArgs = Args.size();
118 for (unsigned i = 0; i != NumArgs; ++i) {
119 MVT CurVT = MVT::getVT(Args[i].Ty);
Tim Northoverd9433542017-01-17 22:30:10 +0000120 if (Handler.assignArg(i, CurVT, CurVT, CCValAssign::Full, Args[i], CCInfo))
Diana Picusf11f0422016-12-05 10:40:33 +0000121 return false;
122 }
123
124 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
125 CCValAssign &VA = ArgLocs[i];
126
127 if (VA.isRegLoc())
128 Handler.assignValueToReg(Args[i].Reg, VA.getLocReg(), VA);
129 else if (VA.isMemLoc()) {
Tim Northoverc0bd1972016-12-05 22:20:32 +0000130 unsigned Size = VA.getValVT() == MVT::iPTR
131 ? DL.getPointerSize()
Tim Northover14ceb452016-12-06 21:02:19 +0000132 : alignTo(VA.getValVT().getSizeInBits(), 8) / 8;
Diana Picusf11f0422016-12-05 10:40:33 +0000133 unsigned Offset = VA.getLocMemOffset();
134 MachinePointerInfo MPO;
135 unsigned StackAddr = Handler.getStackAddress(Size, Offset, MPO);
136 Handler.assignValueToAddress(Args[i].Reg, StackAddr, Size, MPO, VA);
137 } else {
138 // FIXME: Support byvals and other weirdness
139 return false;
140 }
141 }
142 return true;
143}
Diana Picus2d9adbf2016-12-13 10:46:12 +0000144
145unsigned CallLowering::ValueHandler::extendRegister(unsigned ValReg,
146 CCValAssign &VA) {
147 LLT LocTy{VA.getLocVT()};
148 switch (VA.getLocInfo()) {
149 default: break;
150 case CCValAssign::Full:
151 case CCValAssign::BCvt:
152 // FIXME: bitconverting between vector types may or may not be a
153 // nop in big-endian situations.
154 return ValReg;
155 case CCValAssign::AExt:
156 assert(!VA.getLocVT().isVector() && "unexpected vector extend");
157 // Otherwise, it's a nop.
158 return ValReg;
159 case CCValAssign::SExt: {
160 unsigned NewReg = MRI.createGenericVirtualRegister(LocTy);
161 MIRBuilder.buildSExt(NewReg, ValReg);
162 return NewReg;
163 }
164 case CCValAssign::ZExt: {
165 unsigned NewReg = MRI.createGenericVirtualRegister(LocTy);
166 MIRBuilder.buildZExt(NewReg, ValReg);
167 return NewReg;
168 }
169 }
170 llvm_unreachable("unable to extend register");
171}