blob: c20336387b2db2ac990b4ddc4020b07b9fd697c6 [file] [log] [blame]
Eugene Zelenko60433b62017-10-05 00:33:50 +00001//===- X86InstructionSelector.cpp -----------------------------------------===//
Igor Bregerf7359d82017-02-22 12:25:09 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the targeting of the InstructionSelector class for
11/// X86.
12/// \todo This should be generated by TableGen.
13//===----------------------------------------------------------------------===//
14
Eugene Zelenko60433b62017-10-05 00:33:50 +000015#include "MCTargetDesc/X86BaseInfo.h"
Igor Bregera8ba5722017-03-23 15:25:57 +000016#include "X86InstrBuilder.h"
Igor Bregerf7359d82017-02-22 12:25:09 +000017#include "X86InstrInfo.h"
18#include "X86RegisterBankInfo.h"
19#include "X86RegisterInfo.h"
20#include "X86Subtarget.h"
21#include "X86TargetMachine.h"
Igor Breger3b97ea32017-04-12 12:54:54 +000022#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
Eugene Zelenko60433b62017-10-05 00:33:50 +000023#include "llvm/CodeGen/GlobalISel/InstructionSelectorImpl.h"
24#include "llvm/CodeGen/GlobalISel/RegisterBank.h"
Igor Breger28f290f2017-05-17 12:48:08 +000025#include "llvm/CodeGen/GlobalISel/Utils.h"
Igor Bregerf7359d82017-02-22 12:25:09 +000026#include "llvm/CodeGen/MachineBasicBlock.h"
Igor Breger21200ed2017-09-17 08:08:13 +000027#include "llvm/CodeGen/MachineConstantPool.h"
Igor Bregerf7359d82017-02-22 12:25:09 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstr.h"
30#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko60433b62017-10-05 00:33:50 +000031#include "llvm/CodeGen/MachineMemOperand.h"
Daniel Sanders0b5293f2017-04-06 09:49:34 +000032#include "llvm/CodeGen/MachineOperand.h"
Igor Bregerf7359d82017-02-22 12:25:09 +000033#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000034#include "llvm/CodeGen/TargetOpcodes.h"
35#include "llvm/CodeGen/TargetRegisterInfo.h"
Eugene Zelenko60433b62017-10-05 00:33:50 +000036#include "llvm/IR/DataLayout.h"
37#include "llvm/IR/InstrTypes.h"
38#include "llvm/Support/AtomicOrdering.h"
39#include "llvm/Support/CodeGen.h"
Igor Bregerf7359d82017-02-22 12:25:09 +000040#include "llvm/Support/Debug.h"
Eugene Zelenko60433b62017-10-05 00:33:50 +000041#include "llvm/Support/ErrorHandling.h"
42#include "llvm/Support/LowLevelTypeImpl.h"
43#include "llvm/Support/MathExtras.h"
Igor Bregerf7359d82017-02-22 12:25:09 +000044#include "llvm/Support/raw_ostream.h"
Eugene Zelenko60433b62017-10-05 00:33:50 +000045#include <cassert>
46#include <cstdint>
47#include <tuple>
Daniel Sanders6ab0daa2017-07-04 14:35:06 +000048
David Blaikie62651302017-10-26 23:39:54 +000049#define DEBUG_TYPE "X86-isel"
50
Igor Bregerf7359d82017-02-22 12:25:09 +000051using namespace llvm;
52
Daniel Sanders0b5293f2017-04-06 09:49:34 +000053namespace {
54
Daniel Sanderse7b0d662017-04-21 15:59:56 +000055#define GET_GLOBALISEL_PREDICATE_BITSET
56#include "X86GenGlobalISel.inc"
57#undef GET_GLOBALISEL_PREDICATE_BITSET
58
Daniel Sanders0b5293f2017-04-06 09:49:34 +000059class X86InstructionSelector : public InstructionSelector {
60public:
Daniel Sanderse7b0d662017-04-21 15:59:56 +000061 X86InstructionSelector(const X86TargetMachine &TM, const X86Subtarget &STI,
Daniel Sanders0b5293f2017-04-06 09:49:34 +000062 const X86RegisterBankInfo &RBI);
63
Daniel Sandersf76f3152017-11-16 00:46:35 +000064 bool select(MachineInstr &I, CodeGenCoverage &CoverageInfo) const override;
David Blaikie62651302017-10-26 23:39:54 +000065 static const char *getName() { return DEBUG_TYPE; }
Daniel Sanders0b5293f2017-04-06 09:49:34 +000066
67private:
68 /// tblgen-erated 'select' implementation, used as the initial selector for
69 /// the patterns that don't require complex C++.
Daniel Sandersf76f3152017-11-16 00:46:35 +000070 bool selectImpl(MachineInstr &I, CodeGenCoverage &CoverageInfo) const;
Daniel Sanders0b5293f2017-04-06 09:49:34 +000071
Hiroshi Inouebb703e82017-07-02 03:24:54 +000072 // TODO: remove after supported by Tablegen-erated instruction selection.
Igor Breger21200ed2017-09-17 08:08:13 +000073 unsigned getLoadStoreOp(const LLT &Ty, const RegisterBank &RB, unsigned Opc,
Daniel Sanders0b5293f2017-04-06 09:49:34 +000074 uint64_t Alignment) const;
75
Daniel Sanders0b5293f2017-04-06 09:49:34 +000076 bool selectLoadStoreOp(MachineInstr &I, MachineRegisterInfo &MRI,
77 MachineFunction &MF) const;
Igor Breger810c6252017-05-08 09:40:43 +000078 bool selectFrameIndexOrGep(MachineInstr &I, MachineRegisterInfo &MRI,
79 MachineFunction &MF) const;
Igor Breger717bd362017-07-02 08:58:29 +000080 bool selectGlobalValue(MachineInstr &I, MachineRegisterInfo &MRI,
81 MachineFunction &MF) const;
Igor Breger3b97ea32017-04-12 12:54:54 +000082 bool selectConstant(MachineInstr &I, MachineRegisterInfo &MRI,
83 MachineFunction &MF) const;
Alexander Ivchenko46e07e32018-02-28 09:18:47 +000084 bool selectTruncOrPtrToInt(MachineInstr &I, MachineRegisterInfo &MRI,
85 MachineFunction &MF) const;
Igor Bregerfda31e62017-05-10 06:52:58 +000086 bool selectZext(MachineInstr &I, MachineRegisterInfo &MRI,
87 MachineFunction &MF) const;
Igor Breger1f143642017-09-11 09:41:13 +000088 bool selectAnyext(MachineInstr &I, MachineRegisterInfo &MRI,
89 MachineFunction &MF) const;
Igor Bregerc7b59772017-05-11 07:17:40 +000090 bool selectCmp(MachineInstr &I, MachineRegisterInfo &MRI,
91 MachineFunction &MF) const;
Alexander Ivchenkoa26a3642018-08-31 09:38:27 +000092 bool selectFCmp(MachineInstr &I, MachineRegisterInfo &MRI,
93 MachineFunction &MF) const;
Igor Breger28f290f2017-05-17 12:48:08 +000094 bool selectUadde(MachineInstr &I, MachineRegisterInfo &MRI,
95 MachineFunction &MF) const;
Igor Breger1dcd5e82017-06-20 09:15:10 +000096 bool selectCopy(MachineInstr &I, MachineRegisterInfo &MRI) const;
Igor Bregerb186a692017-07-02 08:15:49 +000097 bool selectUnmergeValues(MachineInstr &I, MachineRegisterInfo &MRI,
Daniel Sandersf76f3152017-11-16 00:46:35 +000098 MachineFunction &MF,
99 CodeGenCoverage &CoverageInfo) const;
Igor Breger0cddd342017-06-29 12:08:28 +0000100 bool selectMergeValues(MachineInstr &I, MachineRegisterInfo &MRI,
Daniel Sandersf76f3152017-11-16 00:46:35 +0000101 MachineFunction &MF,
102 CodeGenCoverage &CoverageInfo) const;
Igor Breger1c29be72017-06-22 09:43:35 +0000103 bool selectInsert(MachineInstr &I, MachineRegisterInfo &MRI,
104 MachineFunction &MF) const;
Igor Bregerf5035d62017-06-25 11:42:17 +0000105 bool selectExtract(MachineInstr &I, MachineRegisterInfo &MRI,
106 MachineFunction &MF) const;
Igor Breger685889c2017-08-21 10:51:54 +0000107 bool selectCondBranch(MachineInstr &I, MachineRegisterInfo &MRI,
108 MachineFunction &MF) const;
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000109 bool selectTurnIntoCOPY(MachineInstr &I, MachineRegisterInfo &MRI,
110 const unsigned DstReg,
111 const TargetRegisterClass *DstRC,
112 const unsigned SrcReg,
113 const TargetRegisterClass *SrcRC) const;
Igor Breger21200ed2017-09-17 08:08:13 +0000114 bool materializeFP(MachineInstr &I, MachineRegisterInfo &MRI,
115 MachineFunction &MF) const;
Igor Breger2661ae42017-09-04 09:06:45 +0000116 bool selectImplicitDefOrPHI(MachineInstr &I, MachineRegisterInfo &MRI) const;
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000117 bool selectShift(MachineInstr &I, MachineRegisterInfo &MRI,
118 MachineFunction &MF) const;
Alexander Ivchenko1aedf202018-10-08 13:40:34 +0000119 bool selectDivRem(MachineInstr &I, MachineRegisterInfo &MRI,
120 MachineFunction &MF) const;
Alexander Ivchenko58a5d6f2018-08-31 11:05:13 +0000121 bool selectIntrinsicWSideEffects(MachineInstr &I, MachineRegisterInfo &MRI,
122 MachineFunction &MF) const;
Igor Breger1c29be72017-06-22 09:43:35 +0000123
124 // emit insert subreg instruction and insert it before MachineInstr &I
125 bool emitInsertSubreg(unsigned DstReg, unsigned SrcReg, MachineInstr &I,
126 MachineRegisterInfo &MRI, MachineFunction &MF) const;
Igor Bregerf5035d62017-06-25 11:42:17 +0000127 // emit extract subreg instruction and insert it before MachineInstr &I
128 bool emitExtractSubreg(unsigned DstReg, unsigned SrcReg, MachineInstr &I,
129 MachineRegisterInfo &MRI, MachineFunction &MF) const;
Igor Breger1dcd5e82017-06-20 09:15:10 +0000130
131 const TargetRegisterClass *getRegClass(LLT Ty, const RegisterBank &RB) const;
132 const TargetRegisterClass *getRegClass(LLT Ty, unsigned Reg,
133 MachineRegisterInfo &MRI) const;
Igor Breger28f290f2017-05-17 12:48:08 +0000134
Daniel Sanderse7b0d662017-04-21 15:59:56 +0000135 const X86TargetMachine &TM;
Daniel Sanders0b5293f2017-04-06 09:49:34 +0000136 const X86Subtarget &STI;
137 const X86InstrInfo &TII;
138 const X86RegisterInfo &TRI;
139 const X86RegisterBankInfo &RBI;
Daniel Sanderse7b0d662017-04-21 15:59:56 +0000140
Daniel Sanderse9fdba32017-04-29 17:30:09 +0000141#define GET_GLOBALISEL_PREDICATES_DECL
142#include "X86GenGlobalISel.inc"
143#undef GET_GLOBALISEL_PREDICATES_DECL
Daniel Sanders0b5293f2017-04-06 09:49:34 +0000144
145#define GET_GLOBALISEL_TEMPORARIES_DECL
146#include "X86GenGlobalISel.inc"
147#undef GET_GLOBALISEL_TEMPORARIES_DECL
148};
149
150} // end anonymous namespace
151
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000152#define GET_GLOBALISEL_IMPL
Igor Bregerf7359d82017-02-22 12:25:09 +0000153#include "X86GenGlobalISel.inc"
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000154#undef GET_GLOBALISEL_IMPL
Igor Bregerf7359d82017-02-22 12:25:09 +0000155
Daniel Sanderse7b0d662017-04-21 15:59:56 +0000156X86InstructionSelector::X86InstructionSelector(const X86TargetMachine &TM,
157 const X86Subtarget &STI,
Igor Bregerf7359d82017-02-22 12:25:09 +0000158 const X86RegisterBankInfo &RBI)
Daniel Sanderse7b0d662017-04-21 15:59:56 +0000159 : InstructionSelector(), TM(TM), STI(STI), TII(*STI.getInstrInfo()),
Daniel Sanderse9fdba32017-04-29 17:30:09 +0000160 TRI(*STI.getRegisterInfo()), RBI(RBI),
161#define GET_GLOBALISEL_PREDICATES_INIT
162#include "X86GenGlobalISel.inc"
163#undef GET_GLOBALISEL_PREDICATES_INIT
Daniel Sanders8a4bae92017-03-14 21:32:08 +0000164#define GET_GLOBALISEL_TEMPORARIES_INIT
165#include "X86GenGlobalISel.inc"
166#undef GET_GLOBALISEL_TEMPORARIES_INIT
167{
168}
Igor Bregerf7359d82017-02-22 12:25:09 +0000169
170// FIXME: This should be target-independent, inferred from the types declared
171// for each class in the bank.
Igor Breger1dcd5e82017-06-20 09:15:10 +0000172const TargetRegisterClass *
173X86InstructionSelector::getRegClass(LLT Ty, const RegisterBank &RB) const {
Igor Bregerf7359d82017-02-22 12:25:09 +0000174 if (RB.getID() == X86::GPRRegBankID) {
Igor Breger4fdf1e42017-04-19 11:34:59 +0000175 if (Ty.getSizeInBits() <= 8)
176 return &X86::GR8RegClass;
177 if (Ty.getSizeInBits() == 16)
178 return &X86::GR16RegClass;
Igor Breger321cf3c2017-03-03 08:06:46 +0000179 if (Ty.getSizeInBits() == 32)
Igor Bregerf7359d82017-02-22 12:25:09 +0000180 return &X86::GR32RegClass;
181 if (Ty.getSizeInBits() == 64)
182 return &X86::GR64RegClass;
183 }
Igor Breger321cf3c2017-03-03 08:06:46 +0000184 if (RB.getID() == X86::VECRRegBankID) {
185 if (Ty.getSizeInBits() == 32)
Igor Breger1dcd5e82017-06-20 09:15:10 +0000186 return STI.hasAVX512() ? &X86::FR32XRegClass : &X86::FR32RegClass;
Igor Breger321cf3c2017-03-03 08:06:46 +0000187 if (Ty.getSizeInBits() == 64)
Igor Breger1dcd5e82017-06-20 09:15:10 +0000188 return STI.hasAVX512() ? &X86::FR64XRegClass : &X86::FR64RegClass;
Igor Breger321cf3c2017-03-03 08:06:46 +0000189 if (Ty.getSizeInBits() == 128)
Igor Breger1dcd5e82017-06-20 09:15:10 +0000190 return STI.hasAVX512() ? &X86::VR128XRegClass : &X86::VR128RegClass;
Igor Breger321cf3c2017-03-03 08:06:46 +0000191 if (Ty.getSizeInBits() == 256)
Igor Breger1dcd5e82017-06-20 09:15:10 +0000192 return STI.hasAVX512() ? &X86::VR256XRegClass : &X86::VR256RegClass;
Igor Breger321cf3c2017-03-03 08:06:46 +0000193 if (Ty.getSizeInBits() == 512)
194 return &X86::VR512RegClass;
195 }
Igor Bregerf7359d82017-02-22 12:25:09 +0000196
197 llvm_unreachable("Unknown RegBank!");
198}
199
Igor Breger1dcd5e82017-06-20 09:15:10 +0000200const TargetRegisterClass *
201X86InstructionSelector::getRegClass(LLT Ty, unsigned Reg,
202 MachineRegisterInfo &MRI) const {
203 const RegisterBank &RegBank = *RBI.getRegBank(Reg, MRI, TRI);
204 return getRegClass(Ty, RegBank);
205}
206
Benjamin Kramer49a49fe2017-08-20 13:03:48 +0000207static unsigned getSubRegIndex(const TargetRegisterClass *RC) {
Igor Bregerb3a860a2017-08-20 07:14:40 +0000208 unsigned SubIdx = X86::NoSubRegister;
209 if (RC == &X86::GR32RegClass) {
210 SubIdx = X86::sub_32bit;
211 } else if (RC == &X86::GR16RegClass) {
212 SubIdx = X86::sub_16bit;
213 } else if (RC == &X86::GR8RegClass) {
214 SubIdx = X86::sub_8bit;
215 }
216
217 return SubIdx;
218}
219
Benjamin Kramer49a49fe2017-08-20 13:03:48 +0000220static const TargetRegisterClass *getRegClassFromGRPhysReg(unsigned Reg) {
Igor Bregerb3a860a2017-08-20 07:14:40 +0000221 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
222 if (X86::GR64RegClass.contains(Reg))
223 return &X86::GR64RegClass;
224 if (X86::GR32RegClass.contains(Reg))
225 return &X86::GR32RegClass;
226 if (X86::GR16RegClass.contains(Reg))
227 return &X86::GR16RegClass;
228 if (X86::GR8RegClass.contains(Reg))
229 return &X86::GR8RegClass;
230
231 llvm_unreachable("Unknown RegClass for PhysReg!");
232}
233
Igor Bregerf7359d82017-02-22 12:25:09 +0000234// Set X86 Opcode and constrain DestReg.
Igor Breger1dcd5e82017-06-20 09:15:10 +0000235bool X86InstructionSelector::selectCopy(MachineInstr &I,
236 MachineRegisterInfo &MRI) const {
Igor Bregerf7359d82017-02-22 12:25:09 +0000237 unsigned DstReg = I.getOperand(0).getReg();
Igor Bregerb3a860a2017-08-20 07:14:40 +0000238 const unsigned DstSize = RBI.getSizeInBits(DstReg, MRI, TRI);
239 const RegisterBank &DstRegBank = *RBI.getRegBank(DstReg, MRI, TRI);
Igor Bregerf7359d82017-02-22 12:25:09 +0000240
Igor Bregerf7359d82017-02-22 12:25:09 +0000241 unsigned SrcReg = I.getOperand(1).getReg();
242 const unsigned SrcSize = RBI.getSizeInBits(SrcReg, MRI, TRI);
Igor Bregerb3a860a2017-08-20 07:14:40 +0000243 const RegisterBank &SrcRegBank = *RBI.getRegBank(SrcReg, MRI, TRI);
244
245 if (TargetRegisterInfo::isPhysicalRegister(DstReg)) {
246 assert(I.isCopy() && "Generic operators do not allow physical registers");
247
248 if (DstSize > SrcSize && SrcRegBank.getID() == X86::GPRRegBankID &&
249 DstRegBank.getID() == X86::GPRRegBankID) {
250
251 const TargetRegisterClass *SrcRC =
252 getRegClass(MRI.getType(SrcReg), SrcRegBank);
253 const TargetRegisterClass *DstRC = getRegClassFromGRPhysReg(DstReg);
254
255 if (SrcRC != DstRC) {
256 // This case can be generated by ABI lowering, performe anyext
257 unsigned ExtSrc = MRI.createVirtualRegister(DstRC);
258 BuildMI(*I.getParent(), I, I.getDebugLoc(),
259 TII.get(TargetOpcode::SUBREG_TO_REG))
260 .addDef(ExtSrc)
261 .addImm(0)
262 .addReg(SrcReg)
263 .addImm(getSubRegIndex(SrcRC));
264
265 I.getOperand(1).setReg(ExtSrc);
266 }
267 }
268
269 return true;
270 }
Igor Breger360d0f22017-04-27 08:02:03 +0000271
Igor Bregerf7359d82017-02-22 12:25:09 +0000272 assert((!TargetRegisterInfo::isPhysicalRegister(SrcReg) || I.isCopy()) &&
273 "No phys reg on generic operators");
274 assert((DstSize == SrcSize ||
275 // Copies are a mean to setup initial types, the number of
276 // bits may not exactly match.
277 (TargetRegisterInfo::isPhysicalRegister(SrcReg) &&
278 DstSize <= RBI.getSizeInBits(SrcReg, MRI, TRI))) &&
279 "Copy with different width?!");
280
Igor Bregerb3a860a2017-08-20 07:14:40 +0000281 const TargetRegisterClass *DstRC =
282 getRegClass(MRI.getType(DstReg), DstRegBank);
Igor Bregerf7359d82017-02-22 12:25:09 +0000283
Igor Bregerb3a860a2017-08-20 07:14:40 +0000284 if (SrcRegBank.getID() == X86::GPRRegBankID &&
285 DstRegBank.getID() == X86::GPRRegBankID && SrcSize > DstSize &&
286 TargetRegisterInfo::isPhysicalRegister(SrcReg)) {
287 // Change the physical register to performe truncate.
Igor Breger360d0f22017-04-27 08:02:03 +0000288
Igor Bregerb3a860a2017-08-20 07:14:40 +0000289 const TargetRegisterClass *SrcRC = getRegClassFromGRPhysReg(SrcReg);
Igor Breger360d0f22017-04-27 08:02:03 +0000290
Igor Bregerb3a860a2017-08-20 07:14:40 +0000291 if (DstRC != SrcRC) {
292 I.getOperand(1).setSubReg(getSubRegIndex(DstRC));
Igor Breger360d0f22017-04-27 08:02:03 +0000293 I.getOperand(1).substPhysReg(SrcReg, TRI);
294 }
Igor Bregerf7359d82017-02-22 12:25:09 +0000295 }
296
297 // No need to constrain SrcReg. It will get constrained when
298 // we hit another of its use or its defs.
299 // Copies do not have constraints.
Igor Breger8a924be2017-03-23 12:13:29 +0000300 const TargetRegisterClass *OldRC = MRI.getRegClassOrNull(DstReg);
Igor Bregerb3a860a2017-08-20 07:14:40 +0000301 if (!OldRC || !DstRC->hasSubClassEq(OldRC)) {
302 if (!RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000303 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
304 << " operand\n");
Igor Breger8a924be2017-03-23 12:13:29 +0000305 return false;
306 }
Igor Bregerf7359d82017-02-22 12:25:09 +0000307 }
308 I.setDesc(TII.get(X86::COPY));
309 return true;
310}
311
Daniel Sandersf76f3152017-11-16 00:46:35 +0000312bool X86InstructionSelector::select(MachineInstr &I,
313 CodeGenCoverage &CoverageInfo) const {
Igor Bregerf7359d82017-02-22 12:25:09 +0000314 assert(I.getParent() && "Instruction should be in a basic block!");
315 assert(I.getParent()->getParent() && "Instruction should be in a function!");
316
317 MachineBasicBlock &MBB = *I.getParent();
318 MachineFunction &MF = *MBB.getParent();
319 MachineRegisterInfo &MRI = MF.getRegInfo();
320
321 unsigned Opcode = I.getOpcode();
322 if (!isPreISelGenericOpcode(Opcode)) {
323 // Certain non-generic instructions also need some special handling.
324
Igor Breger03c22082017-08-21 09:17:28 +0000325 if (Opcode == TargetOpcode::LOAD_STACK_GUARD)
326 return false;
Igor Breger03c22082017-08-21 09:17:28 +0000327
Igor Bregerf7359d82017-02-22 12:25:09 +0000328 if (I.isCopy())
Igor Breger1dcd5e82017-06-20 09:15:10 +0000329 return selectCopy(I, MRI);
Igor Bregerf7359d82017-02-22 12:25:09 +0000330
Igor Bregerf7359d82017-02-22 12:25:09 +0000331 return true;
332 }
333
Benjamin Kramer5a7e0f82017-02-22 12:59:47 +0000334 assert(I.getNumOperands() == I.getNumExplicitOperands() &&
335 "Generic instruction has unexpected implicit operands\n");
Igor Bregerf7359d82017-02-22 12:25:09 +0000336
Daniel Sandersf76f3152017-11-16 00:46:35 +0000337 if (selectImpl(I, CoverageInfo))
Igor Bregerfda31e62017-05-10 06:52:58 +0000338 return true;
Igor Breger2452ef02017-05-01 07:06:08 +0000339
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000340 LLVM_DEBUG(dbgs() << " C++ instruction selection: "; I.print(dbgs()));
Igor Breger2452ef02017-05-01 07:06:08 +0000341
342 // TODO: This should be implemented by tblgen.
Igor Breger06335bb2017-09-17 14:02:19 +0000343 switch (I.getOpcode()) {
344 default:
345 return false;
346 case TargetOpcode::G_STORE:
347 case TargetOpcode::G_LOAD:
348 return selectLoadStoreOp(I, MRI, MF);
349 case TargetOpcode::G_GEP:
350 case TargetOpcode::G_FRAME_INDEX:
351 return selectFrameIndexOrGep(I, MRI, MF);
352 case TargetOpcode::G_GLOBAL_VALUE:
353 return selectGlobalValue(I, MRI, MF);
354 case TargetOpcode::G_CONSTANT:
355 return selectConstant(I, MRI, MF);
356 case TargetOpcode::G_FCONSTANT:
357 return materializeFP(I, MRI, MF);
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000358 case TargetOpcode::G_PTRTOINT:
Igor Breger06335bb2017-09-17 14:02:19 +0000359 case TargetOpcode::G_TRUNC:
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000360 return selectTruncOrPtrToInt(I, MRI, MF);
Alexander Ivchenkoc01f7502018-02-28 12:11:53 +0000361 case TargetOpcode::G_INTTOPTR:
362 return selectCopy(I, MRI);
Igor Breger06335bb2017-09-17 14:02:19 +0000363 case TargetOpcode::G_ZEXT:
364 return selectZext(I, MRI, MF);
365 case TargetOpcode::G_ANYEXT:
366 return selectAnyext(I, MRI, MF);
367 case TargetOpcode::G_ICMP:
368 return selectCmp(I, MRI, MF);
Alexander Ivchenkoa26a3642018-08-31 09:38:27 +0000369 case TargetOpcode::G_FCMP:
370 return selectFCmp(I, MRI, MF);
Igor Breger06335bb2017-09-17 14:02:19 +0000371 case TargetOpcode::G_UADDE:
372 return selectUadde(I, MRI, MF);
373 case TargetOpcode::G_UNMERGE_VALUES:
Daniel Sandersf76f3152017-11-16 00:46:35 +0000374 return selectUnmergeValues(I, MRI, MF, CoverageInfo);
Igor Breger06335bb2017-09-17 14:02:19 +0000375 case TargetOpcode::G_MERGE_VALUES:
Amara Emerson5ec14602018-12-10 18:44:58 +0000376 case TargetOpcode::G_CONCAT_VECTORS:
Daniel Sandersf76f3152017-11-16 00:46:35 +0000377 return selectMergeValues(I, MRI, MF, CoverageInfo);
Igor Breger06335bb2017-09-17 14:02:19 +0000378 case TargetOpcode::G_EXTRACT:
379 return selectExtract(I, MRI, MF);
380 case TargetOpcode::G_INSERT:
381 return selectInsert(I, MRI, MF);
382 case TargetOpcode::G_BRCOND:
383 return selectCondBranch(I, MRI, MF);
384 case TargetOpcode::G_IMPLICIT_DEF:
385 case TargetOpcode::G_PHI:
386 return selectImplicitDefOrPHI(I, MRI);
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +0000387 case TargetOpcode::G_SHL:
388 case TargetOpcode::G_ASHR:
389 case TargetOpcode::G_LSHR:
390 return selectShift(I, MRI, MF);
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +0000391 case TargetOpcode::G_SDIV:
Alexander Ivchenko1aedf202018-10-08 13:40:34 +0000392 case TargetOpcode::G_UDIV:
393 case TargetOpcode::G_SREM:
394 case TargetOpcode::G_UREM:
395 return selectDivRem(I, MRI, MF);
Alexander Ivchenko58a5d6f2018-08-31 11:05:13 +0000396 case TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS:
397 return selectIntrinsicWSideEffects(I, MRI, MF);
Igor Breger06335bb2017-09-17 14:02:19 +0000398 }
Igor Breger321cf3c2017-03-03 08:06:46 +0000399
Igor Breger2452ef02017-05-01 07:06:08 +0000400 return false;
Igor Bregerf7359d82017-02-22 12:25:09 +0000401}
Igor Breger321cf3c2017-03-03 08:06:46 +0000402
Igor Breger21200ed2017-09-17 08:08:13 +0000403unsigned X86InstructionSelector::getLoadStoreOp(const LLT &Ty,
404 const RegisterBank &RB,
Igor Bregera8ba5722017-03-23 15:25:57 +0000405 unsigned Opc,
406 uint64_t Alignment) const {
407 bool Isload = (Opc == TargetOpcode::G_LOAD);
408 bool HasAVX = STI.hasAVX();
409 bool HasAVX512 = STI.hasAVX512();
410 bool HasVLX = STI.hasVLX();
411
412 if (Ty == LLT::scalar(8)) {
413 if (X86::GPRRegBankID == RB.getID())
414 return Isload ? X86::MOV8rm : X86::MOV8mr;
415 } else if (Ty == LLT::scalar(16)) {
416 if (X86::GPRRegBankID == RB.getID())
417 return Isload ? X86::MOV16rm : X86::MOV16mr;
Igor Bregera9edb882017-05-01 06:08:32 +0000418 } else if (Ty == LLT::scalar(32) || Ty == LLT::pointer(0, 32)) {
Igor Bregera8ba5722017-03-23 15:25:57 +0000419 if (X86::GPRRegBankID == RB.getID())
420 return Isload ? X86::MOV32rm : X86::MOV32mr;
421 if (X86::VECRRegBankID == RB.getID())
422 return Isload ? (HasAVX512 ? X86::VMOVSSZrm
423 : HasAVX ? X86::VMOVSSrm : X86::MOVSSrm)
424 : (HasAVX512 ? X86::VMOVSSZmr
425 : HasAVX ? X86::VMOVSSmr : X86::MOVSSmr);
Igor Bregera9edb882017-05-01 06:08:32 +0000426 } else if (Ty == LLT::scalar(64) || Ty == LLT::pointer(0, 64)) {
Igor Bregera8ba5722017-03-23 15:25:57 +0000427 if (X86::GPRRegBankID == RB.getID())
428 return Isload ? X86::MOV64rm : X86::MOV64mr;
429 if (X86::VECRRegBankID == RB.getID())
430 return Isload ? (HasAVX512 ? X86::VMOVSDZrm
431 : HasAVX ? X86::VMOVSDrm : X86::MOVSDrm)
432 : (HasAVX512 ? X86::VMOVSDZmr
433 : HasAVX ? X86::VMOVSDmr : X86::MOVSDmr);
434 } else if (Ty.isVector() && Ty.getSizeInBits() == 128) {
435 if (Alignment >= 16)
436 return Isload ? (HasVLX ? X86::VMOVAPSZ128rm
437 : HasAVX512
438 ? X86::VMOVAPSZ128rm_NOVLX
439 : HasAVX ? X86::VMOVAPSrm : X86::MOVAPSrm)
440 : (HasVLX ? X86::VMOVAPSZ128mr
441 : HasAVX512
442 ? X86::VMOVAPSZ128mr_NOVLX
443 : HasAVX ? X86::VMOVAPSmr : X86::MOVAPSmr);
444 else
445 return Isload ? (HasVLX ? X86::VMOVUPSZ128rm
446 : HasAVX512
447 ? X86::VMOVUPSZ128rm_NOVLX
448 : HasAVX ? X86::VMOVUPSrm : X86::MOVUPSrm)
449 : (HasVLX ? X86::VMOVUPSZ128mr
450 : HasAVX512
451 ? X86::VMOVUPSZ128mr_NOVLX
452 : HasAVX ? X86::VMOVUPSmr : X86::MOVUPSmr);
Igor Breger617be6e2017-05-23 08:23:51 +0000453 } else if (Ty.isVector() && Ty.getSizeInBits() == 256) {
454 if (Alignment >= 32)
455 return Isload ? (HasVLX ? X86::VMOVAPSZ256rm
456 : HasAVX512 ? X86::VMOVAPSZ256rm_NOVLX
457 : X86::VMOVAPSYrm)
458 : (HasVLX ? X86::VMOVAPSZ256mr
459 : HasAVX512 ? X86::VMOVAPSZ256mr_NOVLX
460 : X86::VMOVAPSYmr);
461 else
462 return Isload ? (HasVLX ? X86::VMOVUPSZ256rm
463 : HasAVX512 ? X86::VMOVUPSZ256rm_NOVLX
464 : X86::VMOVUPSYrm)
465 : (HasVLX ? X86::VMOVUPSZ256mr
466 : HasAVX512 ? X86::VMOVUPSZ256mr_NOVLX
467 : X86::VMOVUPSYmr);
468 } else if (Ty.isVector() && Ty.getSizeInBits() == 512) {
469 if (Alignment >= 64)
470 return Isload ? X86::VMOVAPSZrm : X86::VMOVAPSZmr;
471 else
472 return Isload ? X86::VMOVUPSZrm : X86::VMOVUPSZmr;
Igor Bregera8ba5722017-03-23 15:25:57 +0000473 }
474 return Opc;
475}
476
Igor Bregerbd2deda2017-06-19 13:12:57 +0000477// Fill in an address from the given instruction.
Benjamin Kramer49a49fe2017-08-20 13:03:48 +0000478static void X86SelectAddress(const MachineInstr &I,
479 const MachineRegisterInfo &MRI,
480 X86AddressMode &AM) {
Igor Bregerbd2deda2017-06-19 13:12:57 +0000481 assert(I.getOperand(0).isReg() && "unsupported opperand.");
482 assert(MRI.getType(I.getOperand(0).getReg()).isPointer() &&
483 "unsupported type.");
484
485 if (I.getOpcode() == TargetOpcode::G_GEP) {
486 if (auto COff = getConstantVRegVal(I.getOperand(2).getReg(), MRI)) {
487 int64_t Imm = *COff;
488 if (isInt<32>(Imm)) { // Check for displacement overflow.
489 AM.Disp = static_cast<int32_t>(Imm);
490 AM.Base.Reg = I.getOperand(1).getReg();
491 return;
492 }
493 }
494 } else if (I.getOpcode() == TargetOpcode::G_FRAME_INDEX) {
495 AM.Base.FrameIndex = I.getOperand(1).getIndex();
496 AM.BaseType = X86AddressMode::FrameIndexBase;
497 return;
498 }
499
500 // Default behavior.
501 AM.Base.Reg = I.getOperand(0).getReg();
Igor Bregerbd2deda2017-06-19 13:12:57 +0000502}
503
Igor Bregera8ba5722017-03-23 15:25:57 +0000504bool X86InstructionSelector::selectLoadStoreOp(MachineInstr &I,
505 MachineRegisterInfo &MRI,
506 MachineFunction &MF) const {
Igor Bregera8ba5722017-03-23 15:25:57 +0000507 unsigned Opc = I.getOpcode();
508
Igor Breger06335bb2017-09-17 14:02:19 +0000509 assert((Opc == TargetOpcode::G_STORE || Opc == TargetOpcode::G_LOAD) &&
510 "unexpected instruction");
Igor Bregera8ba5722017-03-23 15:25:57 +0000511
512 const unsigned DefReg = I.getOperand(0).getReg();
513 LLT Ty = MRI.getType(DefReg);
514 const RegisterBank &RB = *RBI.getRegBank(DefReg, MRI, TRI);
515
516 auto &MemOp = **I.memoperands_begin();
Daniel Sanders3c1c4c02017-12-05 05:52:07 +0000517 if (MemOp.getOrdering() != AtomicOrdering::NotAtomic) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000518 LLVM_DEBUG(dbgs() << "Atomic load/store not supported yet\n");
Daniel Sanders3c1c4c02017-12-05 05:52:07 +0000519 return false;
520 }
521
Igor Bregera8ba5722017-03-23 15:25:57 +0000522 unsigned NewOpc = getLoadStoreOp(Ty, RB, Opc, MemOp.getAlignment());
523 if (NewOpc == Opc)
524 return false;
525
Igor Bregerbd2deda2017-06-19 13:12:57 +0000526 X86AddressMode AM;
527 X86SelectAddress(*MRI.getVRegDef(I.getOperand(1).getReg()), MRI, AM);
528
Igor Bregera8ba5722017-03-23 15:25:57 +0000529 I.setDesc(TII.get(NewOpc));
530 MachineInstrBuilder MIB(MF, I);
Igor Bregerbd2deda2017-06-19 13:12:57 +0000531 if (Opc == TargetOpcode::G_LOAD) {
532 I.RemoveOperand(1);
533 addFullAddress(MIB, AM);
534 } else {
Igor Bregera8ba5722017-03-23 15:25:57 +0000535 // G_STORE (VAL, Addr), X86Store instruction (Addr, VAL)
Igor Bregerbd2deda2017-06-19 13:12:57 +0000536 I.RemoveOperand(1);
Igor Bregera8ba5722017-03-23 15:25:57 +0000537 I.RemoveOperand(0);
Igor Bregerbd2deda2017-06-19 13:12:57 +0000538 addFullAddress(MIB, AM).addUse(DefReg);
Igor Bregera8ba5722017-03-23 15:25:57 +0000539 }
540 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
541}
542
Igor Breger717bd362017-07-02 08:58:29 +0000543static unsigned getLeaOP(LLT Ty, const X86Subtarget &STI) {
544 if (Ty == LLT::pointer(0, 64))
545 return X86::LEA64r;
546 else if (Ty == LLT::pointer(0, 32))
547 return STI.isTarget64BitILP32() ? X86::LEA64_32r : X86::LEA32r;
548 else
549 llvm_unreachable("Can't get LEA opcode. Unsupported type.");
550}
551
Igor Breger810c6252017-05-08 09:40:43 +0000552bool X86InstructionSelector::selectFrameIndexOrGep(MachineInstr &I,
553 MachineRegisterInfo &MRI,
554 MachineFunction &MF) const {
555 unsigned Opc = I.getOpcode();
556
Igor Breger06335bb2017-09-17 14:02:19 +0000557 assert((Opc == TargetOpcode::G_FRAME_INDEX || Opc == TargetOpcode::G_GEP) &&
558 "unexpected instruction");
Igor Breger531a2032017-03-26 08:11:12 +0000559
560 const unsigned DefReg = I.getOperand(0).getReg();
561 LLT Ty = MRI.getType(DefReg);
562
Igor Breger810c6252017-05-08 09:40:43 +0000563 // Use LEA to calculate frame index and GEP
Igor Breger717bd362017-07-02 08:58:29 +0000564 unsigned NewOpc = getLeaOP(Ty, STI);
Igor Breger531a2032017-03-26 08:11:12 +0000565 I.setDesc(TII.get(NewOpc));
566 MachineInstrBuilder MIB(MF, I);
Igor Breger810c6252017-05-08 09:40:43 +0000567
568 if (Opc == TargetOpcode::G_FRAME_INDEX) {
569 addOffset(MIB, 0);
570 } else {
571 MachineOperand &InxOp = I.getOperand(2);
572 I.addOperand(InxOp); // set IndexReg
573 InxOp.ChangeToImmediate(1); // set Scale
574 MIB.addImm(0).addReg(0);
575 }
Igor Breger531a2032017-03-26 08:11:12 +0000576
577 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
578}
Daniel Sanders0b5293f2017-04-06 09:49:34 +0000579
Igor Breger717bd362017-07-02 08:58:29 +0000580bool X86InstructionSelector::selectGlobalValue(MachineInstr &I,
581 MachineRegisterInfo &MRI,
582 MachineFunction &MF) const {
Igor Breger06335bb2017-09-17 14:02:19 +0000583 assert((I.getOpcode() == TargetOpcode::G_GLOBAL_VALUE) &&
584 "unexpected instruction");
Igor Breger717bd362017-07-02 08:58:29 +0000585
586 auto GV = I.getOperand(1).getGlobal();
587 if (GV->isThreadLocal()) {
588 return false; // TODO: we don't support TLS yet.
589 }
590
591 // Can't handle alternate code models yet.
592 if (TM.getCodeModel() != CodeModel::Small)
Eugene Zelenko60433b62017-10-05 00:33:50 +0000593 return false;
Igor Breger717bd362017-07-02 08:58:29 +0000594
595 X86AddressMode AM;
596 AM.GV = GV;
597 AM.GVOpFlags = STI.classifyGlobalReference(GV);
598
599 // TODO: The ABI requires an extra load. not supported yet.
600 if (isGlobalStubReference(AM.GVOpFlags))
601 return false;
602
603 // TODO: This reference is relative to the pic base. not supported yet.
604 if (isGlobalRelativeToPICBase(AM.GVOpFlags))
605 return false;
606
607 if (STI.isPICStyleRIPRel()) {
608 // Use rip-relative addressing.
609 assert(AM.Base.Reg == 0 && AM.IndexReg == 0);
610 AM.Base.Reg = X86::RIP;
611 }
612
613 const unsigned DefReg = I.getOperand(0).getReg();
614 LLT Ty = MRI.getType(DefReg);
615 unsigned NewOpc = getLeaOP(Ty, STI);
616
617 I.setDesc(TII.get(NewOpc));
618 MachineInstrBuilder MIB(MF, I);
619
620 I.RemoveOperand(1);
621 addFullAddress(MIB, AM);
622
623 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
624}
625
Igor Breger3b97ea32017-04-12 12:54:54 +0000626bool X86InstructionSelector::selectConstant(MachineInstr &I,
627 MachineRegisterInfo &MRI,
628 MachineFunction &MF) const {
Igor Breger06335bb2017-09-17 14:02:19 +0000629 assert((I.getOpcode() == TargetOpcode::G_CONSTANT) &&
630 "unexpected instruction");
Igor Breger3b97ea32017-04-12 12:54:54 +0000631
632 const unsigned DefReg = I.getOperand(0).getReg();
633 LLT Ty = MRI.getType(DefReg);
634
Igor Breger5c787ab2017-07-03 11:06:54 +0000635 if (RBI.getRegBank(DefReg, MRI, TRI)->getID() != X86::GPRRegBankID)
636 return false;
Igor Breger3b97ea32017-04-12 12:54:54 +0000637
638 uint64_t Val = 0;
639 if (I.getOperand(1).isCImm()) {
640 Val = I.getOperand(1).getCImm()->getZExtValue();
641 I.getOperand(1).ChangeToImmediate(Val);
642 } else if (I.getOperand(1).isImm()) {
643 Val = I.getOperand(1).getImm();
644 } else
645 llvm_unreachable("Unsupported operand type.");
646
647 unsigned NewOpc;
648 switch (Ty.getSizeInBits()) {
649 case 8:
650 NewOpc = X86::MOV8ri;
651 break;
652 case 16:
653 NewOpc = X86::MOV16ri;
654 break;
655 case 32:
656 NewOpc = X86::MOV32ri;
657 break;
Eugene Zelenko60433b62017-10-05 00:33:50 +0000658 case 64:
Igor Breger3b97ea32017-04-12 12:54:54 +0000659 // TODO: in case isUInt<32>(Val), X86::MOV32ri can be used
660 if (isInt<32>(Val))
661 NewOpc = X86::MOV64ri32;
662 else
663 NewOpc = X86::MOV64ri;
664 break;
Igor Breger3b97ea32017-04-12 12:54:54 +0000665 default:
666 llvm_unreachable("Can't select G_CONSTANT, unsupported type.");
667 }
668
669 I.setDesc(TII.get(NewOpc));
670 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
671}
672
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000673// Helper function for selectTruncOrPtrToInt and selectAnyext.
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000674// Returns true if DstRC lives on a floating register class and
675// SrcRC lives on a 128-bit vector class.
676static bool canTurnIntoCOPY(const TargetRegisterClass *DstRC,
677 const TargetRegisterClass *SrcRC) {
678 return (DstRC == &X86::FR32RegClass || DstRC == &X86::FR32XRegClass ||
679 DstRC == &X86::FR64RegClass || DstRC == &X86::FR64XRegClass) &&
680 (SrcRC == &X86::VR128RegClass || SrcRC == &X86::VR128XRegClass);
681}
682
683bool X86InstructionSelector::selectTurnIntoCOPY(
684 MachineInstr &I, MachineRegisterInfo &MRI, const unsigned DstReg,
685 const TargetRegisterClass *DstRC, const unsigned SrcReg,
686 const TargetRegisterClass *SrcRC) const {
687
688 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) ||
689 !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000690 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
691 << " operand\n");
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000692 return false;
693 }
694 I.setDesc(TII.get(X86::COPY));
695 return true;
696}
697
Alexander Ivchenko46e07e32018-02-28 09:18:47 +0000698bool X86InstructionSelector::selectTruncOrPtrToInt(MachineInstr &I,
699 MachineRegisterInfo &MRI,
700 MachineFunction &MF) const {
701 assert((I.getOpcode() == TargetOpcode::G_TRUNC ||
702 I.getOpcode() == TargetOpcode::G_PTRTOINT) &&
703 "unexpected instruction");
Igor Breger4fdf1e42017-04-19 11:34:59 +0000704
705 const unsigned DstReg = I.getOperand(0).getReg();
706 const unsigned SrcReg = I.getOperand(1).getReg();
707
708 const LLT DstTy = MRI.getType(DstReg);
709 const LLT SrcTy = MRI.getType(SrcReg);
710
711 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
712 const RegisterBank &SrcRB = *RBI.getRegBank(SrcReg, MRI, TRI);
713
714 if (DstRB.getID() != SrcRB.getID()) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000715 LLVM_DEBUG(dbgs() << TII.getName(I.getOpcode())
716 << " input/output on different banks\n");
Igor Breger4fdf1e42017-04-19 11:34:59 +0000717 return false;
718 }
719
Igor Breger1dcd5e82017-06-20 09:15:10 +0000720 const TargetRegisterClass *DstRC = getRegClass(DstTy, DstRB);
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000721 const TargetRegisterClass *SrcRC = getRegClass(SrcTy, SrcRB);
722
723 if (!DstRC || !SrcRC)
Igor Breger4fdf1e42017-04-19 11:34:59 +0000724 return false;
725
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000726 // If that's truncation of the value that lives on the vector class and goes
727 // into the floating class, just replace it with copy, as we are able to
728 // select it as a regular move.
729 if (canTurnIntoCOPY(DstRC, SrcRC))
730 return selectTurnIntoCOPY(I, MRI, DstReg, DstRC, SrcReg, SrcRC);
731
732 if (DstRB.getID() != X86::GPRRegBankID)
Igor Breger4fdf1e42017-04-19 11:34:59 +0000733 return false;
734
Igor Breger014fc562017-05-21 11:13:56 +0000735 unsigned SubIdx;
736 if (DstRC == SrcRC) {
737 // Nothing to be done
738 SubIdx = X86::NoSubRegister;
739 } else if (DstRC == &X86::GR32RegClass) {
740 SubIdx = X86::sub_32bit;
741 } else if (DstRC == &X86::GR16RegClass) {
742 SubIdx = X86::sub_16bit;
743 } else if (DstRC == &X86::GR8RegClass) {
744 SubIdx = X86::sub_8bit;
745 } else {
746 return false;
747 }
748
749 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubIdx);
750
Igor Breger4fdf1e42017-04-19 11:34:59 +0000751 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) ||
752 !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000753 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
754 << "\n");
Igor Breger4fdf1e42017-04-19 11:34:59 +0000755 return false;
756 }
757
Igor Breger014fc562017-05-21 11:13:56 +0000758 I.getOperand(1).setSubReg(SubIdx);
Igor Breger4fdf1e42017-04-19 11:34:59 +0000759
760 I.setDesc(TII.get(X86::COPY));
761 return true;
762}
763
Igor Bregerfda31e62017-05-10 06:52:58 +0000764bool X86InstructionSelector::selectZext(MachineInstr &I,
765 MachineRegisterInfo &MRI,
766 MachineFunction &MF) const {
Igor Breger06335bb2017-09-17 14:02:19 +0000767 assert((I.getOpcode() == TargetOpcode::G_ZEXT) && "unexpected instruction");
Igor Bregerfda31e62017-05-10 06:52:58 +0000768
769 const unsigned DstReg = I.getOperand(0).getReg();
770 const unsigned SrcReg = I.getOperand(1).getReg();
771
772 const LLT DstTy = MRI.getType(DstReg);
773 const LLT SrcTy = MRI.getType(SrcReg);
774
Alexander Ivchenko327de802018-03-14 09:11:23 +0000775 assert(!(SrcTy == LLT::scalar(8) && DstTy == LLT::scalar(32)) &&
776 "8=>32 Zext is handled by tablegen");
777 assert(!(SrcTy == LLT::scalar(16) && DstTy == LLT::scalar(32)) &&
778 "16=>32 Zext is handled by tablegen");
779
780 const static struct ZextEntry {
781 LLT SrcTy;
782 LLT DstTy;
783 unsigned MovOp;
784 bool NeedSubregToReg;
785 } OpTable[] = {
786 {LLT::scalar(8), LLT::scalar(16), X86::MOVZX16rr8, false}, // i8 => i16
787 {LLT::scalar(8), LLT::scalar(64), X86::MOVZX32rr8, true}, // i8 => i64
788 {LLT::scalar(16), LLT::scalar(64), X86::MOVZX32rr16, true}, // i16 => i64
789 {LLT::scalar(32), LLT::scalar(64), 0, true} // i32 => i64
790 };
791
792 auto ZextEntryIt =
793 std::find_if(std::begin(OpTable), std::end(OpTable),
794 [SrcTy, DstTy](const ZextEntry &El) {
795 return El.DstTy == DstTy && El.SrcTy == SrcTy;
796 });
797
798 // Here we try to select Zext into a MOVZ and/or SUBREG_TO_REG instruction.
799 if (ZextEntryIt != std::end(OpTable)) {
800 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
801 const RegisterBank &SrcRB = *RBI.getRegBank(SrcReg, MRI, TRI);
802 const TargetRegisterClass *DstRC = getRegClass(DstTy, DstRB);
803 const TargetRegisterClass *SrcRC = getRegClass(SrcTy, SrcRB);
804
805 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) ||
806 !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000807 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
808 << " operand\n");
Alexander Ivchenko327de802018-03-14 09:11:23 +0000809 return false;
810 }
811
812 unsigned TransitRegTo = DstReg;
813 unsigned TransitRegFrom = SrcReg;
814 if (ZextEntryIt->MovOp) {
815 // If we select Zext into MOVZ + SUBREG_TO_REG, we need to have
816 // a transit register in between: create it here.
817 if (ZextEntryIt->NeedSubregToReg) {
818 TransitRegFrom = MRI.createVirtualRegister(
819 getRegClass(LLT::scalar(32), DstReg, MRI));
820 TransitRegTo = TransitRegFrom;
821 }
822
823 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(ZextEntryIt->MovOp))
824 .addDef(TransitRegTo)
825 .addReg(SrcReg);
826 }
827 if (ZextEntryIt->NeedSubregToReg) {
828 BuildMI(*I.getParent(), I, I.getDebugLoc(),
829 TII.get(TargetOpcode::SUBREG_TO_REG))
830 .addDef(DstReg)
831 .addImm(0)
832 .addReg(TransitRegFrom)
833 .addImm(X86::sub_32bit);
834 }
835 I.eraseFromParent();
836 return true;
837 }
838
Igor Bregerd48c5e42017-07-10 09:07:34 +0000839 if (SrcTy != LLT::scalar(1))
840 return false;
Igor Bregerfda31e62017-05-10 06:52:58 +0000841
Igor Bregerd48c5e42017-07-10 09:07:34 +0000842 unsigned AndOpc;
843 if (DstTy == LLT::scalar(8))
Igor Breger324d3792017-07-11 08:04:51 +0000844 AndOpc = X86::AND8ri;
Igor Bregerd48c5e42017-07-10 09:07:34 +0000845 else if (DstTy == LLT::scalar(16))
846 AndOpc = X86::AND16ri8;
847 else if (DstTy == LLT::scalar(32))
848 AndOpc = X86::AND32ri8;
849 else if (DstTy == LLT::scalar(64))
850 AndOpc = X86::AND64ri8;
851 else
852 return false;
Igor Bregerfda31e62017-05-10 06:52:58 +0000853
Igor Bregerd48c5e42017-07-10 09:07:34 +0000854 unsigned DefReg = SrcReg;
855 if (DstTy != LLT::scalar(8)) {
856 DefReg = MRI.createVirtualRegister(getRegClass(DstTy, DstReg, MRI));
Igor Bregerfda31e62017-05-10 06:52:58 +0000857 BuildMI(*I.getParent(), I, I.getDebugLoc(),
858 TII.get(TargetOpcode::SUBREG_TO_REG), DefReg)
859 .addImm(0)
860 .addReg(SrcReg)
861 .addImm(X86::sub_8bit);
Igor Bregerfda31e62017-05-10 06:52:58 +0000862 }
863
Igor Bregerd48c5e42017-07-10 09:07:34 +0000864 MachineInstr &AndInst =
865 *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(AndOpc), DstReg)
866 .addReg(DefReg)
867 .addImm(1);
868
869 constrainSelectedInstRegOperands(AndInst, TII, TRI, RBI);
870
871 I.eraseFromParent();
872 return true;
Igor Bregerfda31e62017-05-10 06:52:58 +0000873}
874
Igor Breger1f143642017-09-11 09:41:13 +0000875bool X86InstructionSelector::selectAnyext(MachineInstr &I,
876 MachineRegisterInfo &MRI,
877 MachineFunction &MF) const {
Igor Breger06335bb2017-09-17 14:02:19 +0000878 assert((I.getOpcode() == TargetOpcode::G_ANYEXT) && "unexpected instruction");
Igor Breger1f143642017-09-11 09:41:13 +0000879
880 const unsigned DstReg = I.getOperand(0).getReg();
881 const unsigned SrcReg = I.getOperand(1).getReg();
882
883 const LLT DstTy = MRI.getType(DstReg);
884 const LLT SrcTy = MRI.getType(SrcReg);
885
886 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
887 const RegisterBank &SrcRB = *RBI.getRegBank(SrcReg, MRI, TRI);
888
Igor Breger21200ed2017-09-17 08:08:13 +0000889 assert(DstRB.getID() == SrcRB.getID() &&
890 "G_ANYEXT input/output on different banks\n");
Igor Breger1f143642017-09-11 09:41:13 +0000891
Igor Breger21200ed2017-09-17 08:08:13 +0000892 assert(DstTy.getSizeInBits() > SrcTy.getSizeInBits() &&
893 "G_ANYEXT incorrect operand size");
Igor Breger1f143642017-09-11 09:41:13 +0000894
Igor Breger1f143642017-09-11 09:41:13 +0000895 const TargetRegisterClass *DstRC = getRegClass(DstTy, DstRB);
896 const TargetRegisterClass *SrcRC = getRegClass(SrcTy, SrcRB);
897
Alexander Ivchenkoda9e81c2018-02-08 22:41:47 +0000898 // If that's ANY_EXT of the value that lives on the floating class and goes
899 // into the vector class, just replace it with copy, as we are able to select
900 // it as a regular move.
901 if (canTurnIntoCOPY(SrcRC, DstRC))
902 return selectTurnIntoCOPY(I, MRI, SrcReg, SrcRC, DstReg, DstRC);
903
904 if (DstRB.getID() != X86::GPRRegBankID)
905 return false;
906
Igor Breger1f143642017-09-11 09:41:13 +0000907 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) ||
908 !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000909 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
910 << " operand\n");
Igor Breger1f143642017-09-11 09:41:13 +0000911 return false;
912 }
913
914 if (SrcRC == DstRC) {
915 I.setDesc(TII.get(X86::COPY));
916 return true;
917 }
918
919 BuildMI(*I.getParent(), I, I.getDebugLoc(),
920 TII.get(TargetOpcode::SUBREG_TO_REG))
921 .addDef(DstReg)
922 .addImm(0)
923 .addReg(SrcReg)
924 .addImm(getSubRegIndex(SrcRC));
925
926 I.eraseFromParent();
927 return true;
928}
929
Igor Bregerc7b59772017-05-11 07:17:40 +0000930bool X86InstructionSelector::selectCmp(MachineInstr &I,
931 MachineRegisterInfo &MRI,
932 MachineFunction &MF) const {
Igor Breger06335bb2017-09-17 14:02:19 +0000933 assert((I.getOpcode() == TargetOpcode::G_ICMP) && "unexpected instruction");
Igor Bregerc7b59772017-05-11 07:17:40 +0000934
935 X86::CondCode CC;
936 bool SwapArgs;
937 std::tie(CC, SwapArgs) = X86::getX86ConditionCode(
938 (CmpInst::Predicate)I.getOperand(1).getPredicate());
939 unsigned OpSet = X86::getSETFromCond(CC);
940
941 unsigned LHS = I.getOperand(2).getReg();
942 unsigned RHS = I.getOperand(3).getReg();
943
944 if (SwapArgs)
945 std::swap(LHS, RHS);
946
947 unsigned OpCmp;
948 LLT Ty = MRI.getType(LHS);
949
950 switch (Ty.getSizeInBits()) {
951 default:
952 return false;
953 case 8:
954 OpCmp = X86::CMP8rr;
955 break;
956 case 16:
957 OpCmp = X86::CMP16rr;
958 break;
959 case 32:
960 OpCmp = X86::CMP32rr;
961 break;
962 case 64:
963 OpCmp = X86::CMP64rr;
964 break;
965 }
966
967 MachineInstr &CmpInst =
968 *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(OpCmp))
969 .addReg(LHS)
970 .addReg(RHS);
971
972 MachineInstr &SetInst = *BuildMI(*I.getParent(), I, I.getDebugLoc(),
973 TII.get(OpSet), I.getOperand(0).getReg());
974
975 constrainSelectedInstRegOperands(CmpInst, TII, TRI, RBI);
976 constrainSelectedInstRegOperands(SetInst, TII, TRI, RBI);
977
978 I.eraseFromParent();
979 return true;
980}
981
Alexander Ivchenkoa26a3642018-08-31 09:38:27 +0000982bool X86InstructionSelector::selectFCmp(MachineInstr &I,
983 MachineRegisterInfo &MRI,
984 MachineFunction &MF) const {
985 assert((I.getOpcode() == TargetOpcode::G_FCMP) && "unexpected instruction");
986
987 unsigned LhsReg = I.getOperand(2).getReg();
988 unsigned RhsReg = I.getOperand(3).getReg();
989 CmpInst::Predicate Predicate =
990 (CmpInst::Predicate)I.getOperand(1).getPredicate();
991
992 // FCMP_OEQ and FCMP_UNE cannot be checked with a single instruction.
993 static const uint16_t SETFOpcTable[2][3] = {
994 {X86::SETEr, X86::SETNPr, X86::AND8rr},
995 {X86::SETNEr, X86::SETPr, X86::OR8rr}};
996 const uint16_t *SETFOpc = nullptr;
997 switch (Predicate) {
998 default:
999 break;
1000 case CmpInst::FCMP_OEQ:
1001 SETFOpc = &SETFOpcTable[0][0];
1002 break;
1003 case CmpInst::FCMP_UNE:
1004 SETFOpc = &SETFOpcTable[1][0];
1005 break;
1006 }
1007
1008 // Compute the opcode for the CMP instruction.
1009 unsigned OpCmp;
1010 LLT Ty = MRI.getType(LhsReg);
1011 switch (Ty.getSizeInBits()) {
1012 default:
1013 return false;
1014 case 32:
1015 OpCmp = X86::UCOMISSrr;
1016 break;
1017 case 64:
1018 OpCmp = X86::UCOMISDrr;
1019 break;
1020 }
1021
1022 unsigned ResultReg = I.getOperand(0).getReg();
1023 RBI.constrainGenericRegister(
1024 ResultReg,
1025 *getRegClass(LLT::scalar(8), *RBI.getRegBank(ResultReg, MRI, TRI)), MRI);
1026 if (SETFOpc) {
1027 MachineInstr &CmpInst =
1028 *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(OpCmp))
1029 .addReg(LhsReg)
1030 .addReg(RhsReg);
1031
1032 unsigned FlagReg1 = MRI.createVirtualRegister(&X86::GR8RegClass);
1033 unsigned FlagReg2 = MRI.createVirtualRegister(&X86::GR8RegClass);
1034 MachineInstr &Set1 = *BuildMI(*I.getParent(), I, I.getDebugLoc(),
1035 TII.get(SETFOpc[0]), FlagReg1);
1036 MachineInstr &Set2 = *BuildMI(*I.getParent(), I, I.getDebugLoc(),
1037 TII.get(SETFOpc[1]), FlagReg2);
1038 MachineInstr &Set3 = *BuildMI(*I.getParent(), I, I.getDebugLoc(),
1039 TII.get(SETFOpc[2]), ResultReg)
1040 .addReg(FlagReg1)
1041 .addReg(FlagReg2);
1042 constrainSelectedInstRegOperands(CmpInst, TII, TRI, RBI);
1043 constrainSelectedInstRegOperands(Set1, TII, TRI, RBI);
1044 constrainSelectedInstRegOperands(Set2, TII, TRI, RBI);
1045 constrainSelectedInstRegOperands(Set3, TII, TRI, RBI);
1046
1047 I.eraseFromParent();
1048 return true;
1049 }
1050
1051 X86::CondCode CC;
1052 bool SwapArgs;
1053 std::tie(CC, SwapArgs) = X86::getX86ConditionCode(Predicate);
1054 assert(CC <= X86::LAST_VALID_COND && "Unexpected condition code.");
1055 unsigned Opc = X86::getSETFromCond(CC);
1056
1057 if (SwapArgs)
1058 std::swap(LhsReg, RhsReg);
1059
1060 // Emit a compare of LHS/RHS.
1061 MachineInstr &CmpInst =
1062 *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(OpCmp))
1063 .addReg(LhsReg)
1064 .addReg(RhsReg);
1065
1066 MachineInstr &Set =
1067 *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(Opc), ResultReg);
1068 constrainSelectedInstRegOperands(CmpInst, TII, TRI, RBI);
1069 constrainSelectedInstRegOperands(Set, TII, TRI, RBI);
1070 I.eraseFromParent();
1071 return true;
1072}
1073
Igor Breger28f290f2017-05-17 12:48:08 +00001074bool X86InstructionSelector::selectUadde(MachineInstr &I,
1075 MachineRegisterInfo &MRI,
1076 MachineFunction &MF) const {
Igor Breger06335bb2017-09-17 14:02:19 +00001077 assert((I.getOpcode() == TargetOpcode::G_UADDE) && "unexpected instruction");
Igor Breger28f290f2017-05-17 12:48:08 +00001078
1079 const unsigned DstReg = I.getOperand(0).getReg();
1080 const unsigned CarryOutReg = I.getOperand(1).getReg();
1081 const unsigned Op0Reg = I.getOperand(2).getReg();
1082 const unsigned Op1Reg = I.getOperand(3).getReg();
1083 unsigned CarryInReg = I.getOperand(4).getReg();
1084
1085 const LLT DstTy = MRI.getType(DstReg);
1086
1087 if (DstTy != LLT::scalar(32))
1088 return false;
1089
1090 // find CarryIn def instruction.
1091 MachineInstr *Def = MRI.getVRegDef(CarryInReg);
1092 while (Def->getOpcode() == TargetOpcode::G_TRUNC) {
1093 CarryInReg = Def->getOperand(1).getReg();
1094 Def = MRI.getVRegDef(CarryInReg);
1095 }
1096
1097 unsigned Opcode;
1098 if (Def->getOpcode() == TargetOpcode::G_UADDE) {
1099 // carry set by prev ADD.
1100
1101 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(X86::COPY), X86::EFLAGS)
1102 .addReg(CarryInReg);
1103
1104 if (!RBI.constrainGenericRegister(CarryInReg, X86::GR32RegClass, MRI))
1105 return false;
1106
1107 Opcode = X86::ADC32rr;
1108 } else if (auto val = getConstantVRegVal(CarryInReg, MRI)) {
1109 // carry is constant, support only 0.
1110 if (*val != 0)
1111 return false;
1112
1113 Opcode = X86::ADD32rr;
1114 } else
1115 return false;
1116
1117 MachineInstr &AddInst =
1118 *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(Opcode), DstReg)
1119 .addReg(Op0Reg)
1120 .addReg(Op1Reg);
1121
1122 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(X86::COPY), CarryOutReg)
1123 .addReg(X86::EFLAGS);
1124
1125 if (!constrainSelectedInstRegOperands(AddInst, TII, TRI, RBI) ||
1126 !RBI.constrainGenericRegister(CarryOutReg, X86::GR32RegClass, MRI))
1127 return false;
1128
1129 I.eraseFromParent();
1130 return true;
1131}
1132
Igor Bregerf5035d62017-06-25 11:42:17 +00001133bool X86InstructionSelector::selectExtract(MachineInstr &I,
1134 MachineRegisterInfo &MRI,
1135 MachineFunction &MF) const {
Igor Breger06335bb2017-09-17 14:02:19 +00001136 assert((I.getOpcode() == TargetOpcode::G_EXTRACT) &&
1137 "unexpected instruction");
Igor Bregerf5035d62017-06-25 11:42:17 +00001138
1139 const unsigned DstReg = I.getOperand(0).getReg();
1140 const unsigned SrcReg = I.getOperand(1).getReg();
1141 int64_t Index = I.getOperand(2).getImm();
1142
1143 const LLT DstTy = MRI.getType(DstReg);
1144 const LLT SrcTy = MRI.getType(SrcReg);
1145
1146 // Meanwile handle vector type only.
1147 if (!DstTy.isVector())
1148 return false;
1149
1150 if (Index % DstTy.getSizeInBits() != 0)
1151 return false; // Not extract subvector.
1152
1153 if (Index == 0) {
1154 // Replace by extract subreg copy.
1155 if (!emitExtractSubreg(DstReg, SrcReg, I, MRI, MF))
1156 return false;
1157
1158 I.eraseFromParent();
1159 return true;
1160 }
1161
1162 bool HasAVX = STI.hasAVX();
1163 bool HasAVX512 = STI.hasAVX512();
1164 bool HasVLX = STI.hasVLX();
1165
1166 if (SrcTy.getSizeInBits() == 256 && DstTy.getSizeInBits() == 128) {
1167 if (HasVLX)
1168 I.setDesc(TII.get(X86::VEXTRACTF32x4Z256rr));
1169 else if (HasAVX)
1170 I.setDesc(TII.get(X86::VEXTRACTF128rr));
1171 else
1172 return false;
1173 } else if (SrcTy.getSizeInBits() == 512 && HasAVX512) {
1174 if (DstTy.getSizeInBits() == 128)
1175 I.setDesc(TII.get(X86::VEXTRACTF32x4Zrr));
1176 else if (DstTy.getSizeInBits() == 256)
1177 I.setDesc(TII.get(X86::VEXTRACTF64x4Zrr));
1178 else
1179 return false;
1180 } else
1181 return false;
1182
1183 // Convert to X86 VEXTRACT immediate.
1184 Index = Index / DstTy.getSizeInBits();
1185 I.getOperand(2).setImm(Index);
1186
1187 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1188}
1189
1190bool X86InstructionSelector::emitExtractSubreg(unsigned DstReg, unsigned SrcReg,
1191 MachineInstr &I,
1192 MachineRegisterInfo &MRI,
1193 MachineFunction &MF) const {
Igor Bregerf5035d62017-06-25 11:42:17 +00001194 const LLT DstTy = MRI.getType(DstReg);
1195 const LLT SrcTy = MRI.getType(SrcReg);
1196 unsigned SubIdx = X86::NoSubRegister;
1197
1198 if (!DstTy.isVector() || !SrcTy.isVector())
1199 return false;
1200
1201 assert(SrcTy.getSizeInBits() > DstTy.getSizeInBits() &&
1202 "Incorrect Src/Dst register size");
1203
1204 if (DstTy.getSizeInBits() == 128)
1205 SubIdx = X86::sub_xmm;
1206 else if (DstTy.getSizeInBits() == 256)
1207 SubIdx = X86::sub_ymm;
1208 else
1209 return false;
1210
1211 const TargetRegisterClass *DstRC = getRegClass(DstTy, DstReg, MRI);
1212 const TargetRegisterClass *SrcRC = getRegClass(SrcTy, SrcReg, MRI);
1213
1214 SrcRC = TRI.getSubClassWithSubReg(SrcRC, SubIdx);
1215
1216 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) ||
1217 !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001218 LLVM_DEBUG(dbgs() << "Failed to constrain G_TRUNC\n");
Igor Bregerf5035d62017-06-25 11:42:17 +00001219 return false;
1220 }
1221
1222 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(X86::COPY), DstReg)
1223 .addReg(SrcReg, 0, SubIdx);
1224
1225 return true;
1226}
1227
Igor Breger1c29be72017-06-22 09:43:35 +00001228bool X86InstructionSelector::emitInsertSubreg(unsigned DstReg, unsigned SrcReg,
1229 MachineInstr &I,
1230 MachineRegisterInfo &MRI,
1231 MachineFunction &MF) const {
Igor Breger1c29be72017-06-22 09:43:35 +00001232 const LLT DstTy = MRI.getType(DstReg);
1233 const LLT SrcTy = MRI.getType(SrcReg);
1234 unsigned SubIdx = X86::NoSubRegister;
1235
1236 // TODO: support scalar types
1237 if (!DstTy.isVector() || !SrcTy.isVector())
1238 return false;
1239
1240 assert(SrcTy.getSizeInBits() < DstTy.getSizeInBits() &&
1241 "Incorrect Src/Dst register size");
1242
1243 if (SrcTy.getSizeInBits() == 128)
1244 SubIdx = X86::sub_xmm;
1245 else if (SrcTy.getSizeInBits() == 256)
1246 SubIdx = X86::sub_ymm;
1247 else
1248 return false;
1249
1250 const TargetRegisterClass *SrcRC = getRegClass(SrcTy, SrcReg, MRI);
1251 const TargetRegisterClass *DstRC = getRegClass(DstTy, DstReg, MRI);
1252
1253 if (!RBI.constrainGenericRegister(SrcReg, *SrcRC, MRI) ||
1254 !RBI.constrainGenericRegister(DstReg, *DstRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001255 LLVM_DEBUG(dbgs() << "Failed to constrain INSERT_SUBREG\n");
Igor Breger1c29be72017-06-22 09:43:35 +00001256 return false;
1257 }
1258
1259 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(X86::COPY))
1260 .addReg(DstReg, RegState::DefineNoRead, SubIdx)
1261 .addReg(SrcReg);
1262
1263 return true;
1264}
1265
1266bool X86InstructionSelector::selectInsert(MachineInstr &I,
1267 MachineRegisterInfo &MRI,
1268 MachineFunction &MF) const {
Igor Breger06335bb2017-09-17 14:02:19 +00001269 assert((I.getOpcode() == TargetOpcode::G_INSERT) && "unexpected instruction");
Igor Breger1c29be72017-06-22 09:43:35 +00001270
1271 const unsigned DstReg = I.getOperand(0).getReg();
1272 const unsigned SrcReg = I.getOperand(1).getReg();
1273 const unsigned InsertReg = I.getOperand(2).getReg();
1274 int64_t Index = I.getOperand(3).getImm();
1275
1276 const LLT DstTy = MRI.getType(DstReg);
1277 const LLT InsertRegTy = MRI.getType(InsertReg);
1278
1279 // Meanwile handle vector type only.
1280 if (!DstTy.isVector())
1281 return false;
1282
1283 if (Index % InsertRegTy.getSizeInBits() != 0)
1284 return false; // Not insert subvector.
1285
1286 if (Index == 0 && MRI.getVRegDef(SrcReg)->isImplicitDef()) {
1287 // Replace by subreg copy.
1288 if (!emitInsertSubreg(DstReg, InsertReg, I, MRI, MF))
1289 return false;
1290
1291 I.eraseFromParent();
1292 return true;
1293 }
1294
1295 bool HasAVX = STI.hasAVX();
1296 bool HasAVX512 = STI.hasAVX512();
1297 bool HasVLX = STI.hasVLX();
1298
1299 if (DstTy.getSizeInBits() == 256 && InsertRegTy.getSizeInBits() == 128) {
1300 if (HasVLX)
1301 I.setDesc(TII.get(X86::VINSERTF32x4Z256rr));
1302 else if (HasAVX)
1303 I.setDesc(TII.get(X86::VINSERTF128rr));
1304 else
1305 return false;
1306 } else if (DstTy.getSizeInBits() == 512 && HasAVX512) {
1307 if (InsertRegTy.getSizeInBits() == 128)
1308 I.setDesc(TII.get(X86::VINSERTF32x4Zrr));
1309 else if (InsertRegTy.getSizeInBits() == 256)
1310 I.setDesc(TII.get(X86::VINSERTF64x4Zrr));
1311 else
1312 return false;
1313 } else
1314 return false;
1315
1316 // Convert to X86 VINSERT immediate.
1317 Index = Index / InsertRegTy.getSizeInBits();
1318
1319 I.getOperand(3).setImm(Index);
1320
1321 return constrainSelectedInstRegOperands(I, TII, TRI, RBI);
1322}
1323
Daniel Sandersf76f3152017-11-16 00:46:35 +00001324bool X86InstructionSelector::selectUnmergeValues(
1325 MachineInstr &I, MachineRegisterInfo &MRI, MachineFunction &MF,
1326 CodeGenCoverage &CoverageInfo) const {
Igor Breger06335bb2017-09-17 14:02:19 +00001327 assert((I.getOpcode() == TargetOpcode::G_UNMERGE_VALUES) &&
1328 "unexpected instruction");
Igor Bregerb186a692017-07-02 08:15:49 +00001329
1330 // Split to extracts.
1331 unsigned NumDefs = I.getNumOperands() - 1;
1332 unsigned SrcReg = I.getOperand(NumDefs).getReg();
1333 unsigned DefSize = MRI.getType(I.getOperand(0).getReg()).getSizeInBits();
1334
1335 for (unsigned Idx = 0; Idx < NumDefs; ++Idx) {
Igor Bregerb186a692017-07-02 08:15:49 +00001336 MachineInstr &ExtrInst =
1337 *BuildMI(*I.getParent(), I, I.getDebugLoc(),
1338 TII.get(TargetOpcode::G_EXTRACT), I.getOperand(Idx).getReg())
1339 .addReg(SrcReg)
1340 .addImm(Idx * DefSize);
1341
Daniel Sandersf76f3152017-11-16 00:46:35 +00001342 if (!select(ExtrInst, CoverageInfo))
Igor Bregerb186a692017-07-02 08:15:49 +00001343 return false;
1344 }
1345
1346 I.eraseFromParent();
1347 return true;
1348}
1349
Daniel Sandersf76f3152017-11-16 00:46:35 +00001350bool X86InstructionSelector::selectMergeValues(
1351 MachineInstr &I, MachineRegisterInfo &MRI, MachineFunction &MF,
1352 CodeGenCoverage &CoverageInfo) const {
Amara Emerson5ec14602018-12-10 18:44:58 +00001353 assert((I.getOpcode() == TargetOpcode::G_MERGE_VALUES ||
1354 I.getOpcode() == TargetOpcode::G_CONCAT_VECTORS) &&
Igor Breger06335bb2017-09-17 14:02:19 +00001355 "unexpected instruction");
Igor Breger0cddd342017-06-29 12:08:28 +00001356
1357 // Split to inserts.
1358 unsigned DstReg = I.getOperand(0).getReg();
1359 unsigned SrcReg0 = I.getOperand(1).getReg();
1360
1361 const LLT DstTy = MRI.getType(DstReg);
1362 const LLT SrcTy = MRI.getType(SrcReg0);
1363 unsigned SrcSize = SrcTy.getSizeInBits();
1364
1365 const RegisterBank &RegBank = *RBI.getRegBank(DstReg, MRI, TRI);
1366
1367 // For the first src use insertSubReg.
1368 unsigned DefReg = MRI.createGenericVirtualRegister(DstTy);
1369 MRI.setRegBank(DefReg, RegBank);
1370 if (!emitInsertSubreg(DefReg, I.getOperand(1).getReg(), I, MRI, MF))
1371 return false;
1372
1373 for (unsigned Idx = 2; Idx < I.getNumOperands(); ++Idx) {
Igor Breger0cddd342017-06-29 12:08:28 +00001374 unsigned Tmp = MRI.createGenericVirtualRegister(DstTy);
1375 MRI.setRegBank(Tmp, RegBank);
1376
1377 MachineInstr &InsertInst = *BuildMI(*I.getParent(), I, I.getDebugLoc(),
1378 TII.get(TargetOpcode::G_INSERT), Tmp)
1379 .addReg(DefReg)
1380 .addReg(I.getOperand(Idx).getReg())
1381 .addImm((Idx - 1) * SrcSize);
1382
1383 DefReg = Tmp;
1384
Daniel Sandersf76f3152017-11-16 00:46:35 +00001385 if (!select(InsertInst, CoverageInfo))
Igor Breger0cddd342017-06-29 12:08:28 +00001386 return false;
1387 }
1388
1389 MachineInstr &CopyInst = *BuildMI(*I.getParent(), I, I.getDebugLoc(),
1390 TII.get(TargetOpcode::COPY), DstReg)
1391 .addReg(DefReg);
1392
Daniel Sandersf76f3152017-11-16 00:46:35 +00001393 if (!select(CopyInst, CoverageInfo))
Igor Breger0cddd342017-06-29 12:08:28 +00001394 return false;
1395
1396 I.eraseFromParent();
1397 return true;
1398}
Igor Breger685889c2017-08-21 10:51:54 +00001399
1400bool X86InstructionSelector::selectCondBranch(MachineInstr &I,
1401 MachineRegisterInfo &MRI,
1402 MachineFunction &MF) const {
Igor Breger06335bb2017-09-17 14:02:19 +00001403 assert((I.getOpcode() == TargetOpcode::G_BRCOND) && "unexpected instruction");
Igor Breger685889c2017-08-21 10:51:54 +00001404
1405 const unsigned CondReg = I.getOperand(0).getReg();
1406 MachineBasicBlock *DestMBB = I.getOperand(1).getMBB();
1407
1408 MachineInstr &TestInst =
1409 *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(X86::TEST8ri))
1410 .addReg(CondReg)
1411 .addImm(1);
1412 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(X86::JNE_1))
1413 .addMBB(DestMBB);
1414
1415 constrainSelectedInstRegOperands(TestInst, TII, TRI, RBI);
1416
1417 I.eraseFromParent();
1418 return true;
1419}
1420
Igor Breger21200ed2017-09-17 08:08:13 +00001421bool X86InstructionSelector::materializeFP(MachineInstr &I,
1422 MachineRegisterInfo &MRI,
1423 MachineFunction &MF) const {
Igor Breger06335bb2017-09-17 14:02:19 +00001424 assert((I.getOpcode() == TargetOpcode::G_FCONSTANT) &&
1425 "unexpected instruction");
Igor Breger21200ed2017-09-17 08:08:13 +00001426
1427 // Can't handle alternate code models yet.
1428 CodeModel::Model CM = TM.getCodeModel();
1429 if (CM != CodeModel::Small && CM != CodeModel::Large)
1430 return false;
1431
1432 const unsigned DstReg = I.getOperand(0).getReg();
1433 const LLT DstTy = MRI.getType(DstReg);
1434 const RegisterBank &RegBank = *RBI.getRegBank(DstReg, MRI, TRI);
1435 unsigned Align = DstTy.getSizeInBits();
1436 const DebugLoc &DbgLoc = I.getDebugLoc();
1437
1438 unsigned Opc = getLoadStoreOp(DstTy, RegBank, TargetOpcode::G_LOAD, Align);
1439
1440 // Create the load from the constant pool.
1441 const ConstantFP *CFP = I.getOperand(1).getFPImm();
1442 unsigned CPI = MF.getConstantPool()->getConstantPoolIndex(CFP, Align);
1443 MachineInstr *LoadInst = nullptr;
1444 unsigned char OpFlag = STI.classifyLocalReference(nullptr);
1445
1446 if (CM == CodeModel::Large && STI.is64Bit()) {
1447 // Under X86-64 non-small code model, GV (and friends) are 64-bits, so
1448 // they cannot be folded into immediate fields.
1449
1450 unsigned AddrReg = MRI.createVirtualRegister(&X86::GR64RegClass);
1451 BuildMI(*I.getParent(), I, DbgLoc, TII.get(X86::MOV64ri), AddrReg)
1452 .addConstantPoolIndex(CPI, 0, OpFlag);
1453
1454 MachineMemOperand *MMO = MF.getMachineMemOperand(
1455 MachinePointerInfo::getConstantPool(MF), MachineMemOperand::MOLoad,
1456 MF.getDataLayout().getPointerSize(), Align);
1457
1458 LoadInst =
1459 addDirectMem(BuildMI(*I.getParent(), I, DbgLoc, TII.get(Opc), DstReg),
1460 AddrReg)
1461 .addMemOperand(MMO);
1462
Igor Breger06335bb2017-09-17 14:02:19 +00001463 } else if (CM == CodeModel::Small || !STI.is64Bit()) {
Igor Breger21200ed2017-09-17 08:08:13 +00001464 // Handle the case when globals fit in our immediate field.
1465 // This is true for X86-32 always and X86-64 when in -mcmodel=small mode.
1466
1467 // x86-32 PIC requires a PIC base register for constant pools.
1468 unsigned PICBase = 0;
1469 if (OpFlag == X86II::MO_PIC_BASE_OFFSET || OpFlag == X86II::MO_GOTOFF) {
1470 // PICBase can be allocated by TII.getGlobalBaseReg(&MF).
1471 // In DAGISEL the code that initialize it generated by the CGBR pass.
1472 return false; // TODO support the mode.
Igor Breger06335bb2017-09-17 14:02:19 +00001473 } else if (STI.is64Bit() && TM.getCodeModel() == CodeModel::Small)
Igor Breger21200ed2017-09-17 08:08:13 +00001474 PICBase = X86::RIP;
1475
1476 LoadInst = addConstantPoolReference(
1477 BuildMI(*I.getParent(), I, DbgLoc, TII.get(Opc), DstReg), CPI, PICBase,
1478 OpFlag);
1479 } else
1480 return false;
1481
1482 constrainSelectedInstRegOperands(*LoadInst, TII, TRI, RBI);
1483 I.eraseFromParent();
1484 return true;
1485}
1486
Igor Breger2661ae42017-09-04 09:06:45 +00001487bool X86InstructionSelector::selectImplicitDefOrPHI(
1488 MachineInstr &I, MachineRegisterInfo &MRI) const {
Igor Breger06335bb2017-09-17 14:02:19 +00001489 assert((I.getOpcode() == TargetOpcode::G_IMPLICIT_DEF ||
1490 I.getOpcode() == TargetOpcode::G_PHI) &&
1491 "unexpected instruction");
Igor Breger47be5fb2017-08-24 07:06:27 +00001492
1493 unsigned DstReg = I.getOperand(0).getReg();
1494
1495 if (!MRI.getRegClassOrNull(DstReg)) {
1496 const LLT DstTy = MRI.getType(DstReg);
1497 const TargetRegisterClass *RC = getRegClass(DstTy, DstReg, MRI);
1498
1499 if (!RBI.constrainGenericRegister(DstReg, *RC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001500 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
1501 << " operand\n");
Igor Breger47be5fb2017-08-24 07:06:27 +00001502 return false;
1503 }
1504 }
1505
Igor Breger2661ae42017-09-04 09:06:45 +00001506 if (I.getOpcode() == TargetOpcode::G_IMPLICIT_DEF)
1507 I.setDesc(TII.get(X86::IMPLICIT_DEF));
1508 else
1509 I.setDesc(TII.get(X86::PHI));
1510
Igor Breger47be5fb2017-08-24 07:06:27 +00001511 return true;
1512}
1513
Alexander Ivchenko0bd4d8c2018-03-14 11:23:57 +00001514// Currently GlobalIsel TableGen generates patterns for shift imm and shift 1,
1515// but with shiftCount i8. In G_LSHR/G_ASHR/G_SHL like LLVM-IR both arguments
1516// has the same type, so for now only shift i8 can use auto generated
1517// TableGen patterns.
1518bool X86InstructionSelector::selectShift(MachineInstr &I,
1519 MachineRegisterInfo &MRI,
1520 MachineFunction &MF) const {
1521
1522 assert((I.getOpcode() == TargetOpcode::G_SHL ||
1523 I.getOpcode() == TargetOpcode::G_ASHR ||
1524 I.getOpcode() == TargetOpcode::G_LSHR) &&
1525 "unexpected instruction");
1526
1527 unsigned DstReg = I.getOperand(0).getReg();
1528 const LLT DstTy = MRI.getType(DstReg);
1529 const RegisterBank &DstRB = *RBI.getRegBank(DstReg, MRI, TRI);
1530
1531 const static struct ShiftEntry {
1532 unsigned SizeInBits;
1533 unsigned CReg;
1534 unsigned OpLSHR;
1535 unsigned OpASHR;
1536 unsigned OpSHL;
1537 } OpTable[] = {
1538 {8, X86::CL, X86::SHR8rCL, X86::SAR8rCL, X86::SHL8rCL}, // i8
1539 {16, X86::CX, X86::SHR16rCL, X86::SAR16rCL, X86::SHL16rCL}, // i16
1540 {32, X86::ECX, X86::SHR32rCL, X86::SAR32rCL, X86::SHL32rCL}, // i32
1541 {64, X86::RCX, X86::SHR64rCL, X86::SAR64rCL, X86::SHL64rCL} // i64
1542 };
1543
1544 if (DstRB.getID() != X86::GPRRegBankID)
1545 return false;
1546
1547 auto ShiftEntryIt = std::find_if(
1548 std::begin(OpTable), std::end(OpTable), [DstTy](const ShiftEntry &El) {
1549 return El.SizeInBits == DstTy.getSizeInBits();
1550 });
1551 if (ShiftEntryIt == std::end(OpTable))
1552 return false;
1553
1554 unsigned CReg = ShiftEntryIt->CReg;
1555 unsigned Opcode = 0;
1556 switch (I.getOpcode()) {
1557 case TargetOpcode::G_SHL:
1558 Opcode = ShiftEntryIt->OpSHL;
1559 break;
1560 case TargetOpcode::G_ASHR:
1561 Opcode = ShiftEntryIt->OpASHR;
1562 break;
1563 case TargetOpcode::G_LSHR:
1564 Opcode = ShiftEntryIt->OpLSHR;
1565 break;
1566 default:
1567 return false;
1568 }
1569
1570 unsigned Op0Reg = I.getOperand(1).getReg();
1571 unsigned Op1Reg = I.getOperand(2).getReg();
1572
1573 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(TargetOpcode::COPY),
1574 ShiftEntryIt->CReg)
1575 .addReg(Op1Reg);
1576
1577 // The shift instruction uses X86::CL. If we defined a super-register
1578 // of X86::CL, emit a subreg KILL to precisely describe what we're doing here.
1579 if (CReg != X86::CL)
1580 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(TargetOpcode::KILL),
1581 X86::CL)
1582 .addReg(CReg, RegState::Kill);
1583
1584 MachineInstr &ShiftInst =
1585 *BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(Opcode), DstReg)
1586 .addReg(Op0Reg);
1587
1588 constrainSelectedInstRegOperands(ShiftInst, TII, TRI, RBI);
1589 I.eraseFromParent();
1590 return true;
1591}
1592
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001593bool X86InstructionSelector::selectDivRem(MachineInstr &I,
1594 MachineRegisterInfo &MRI,
1595 MachineFunction &MF) const {
1596 // The implementation of this function is taken from X86FastISel.
1597 assert((I.getOpcode() == TargetOpcode::G_SDIV ||
1598 I.getOpcode() == TargetOpcode::G_SREM ||
1599 I.getOpcode() == TargetOpcode::G_UDIV ||
1600 I.getOpcode() == TargetOpcode::G_UREM) &&
1601 "unexpected instruction");
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001602
1603 const unsigned DstReg = I.getOperand(0).getReg();
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001604 const unsigned Op1Reg = I.getOperand(1).getReg();
1605 const unsigned Op2Reg = I.getOperand(2).getReg();
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001606
1607 const LLT RegTy = MRI.getType(DstReg);
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001608 assert(RegTy == MRI.getType(Op1Reg) && RegTy == MRI.getType(Op2Reg) &&
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001609 "Arguments and return value types must match");
1610
1611 const RegisterBank &RegRB = *RBI.getRegBank(DstReg, MRI, TRI);
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001612 if (RegRB.getID() != X86::GPRRegBankID)
1613 return false;
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001614
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001615 const static unsigned NumTypes = 4; // i8, i16, i32, i64
1616 const static unsigned NumOps = 4; // SDiv, SRem, UDiv, URem
1617 const static bool S = true; // IsSigned
1618 const static bool U = false; // !IsSigned
1619 const static unsigned Copy = TargetOpcode::COPY;
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001620 // For the X86 IDIV instruction, in most cases the dividend
1621 // (numerator) must be in a specific register pair highreg:lowreg,
1622 // producing the quotient in lowreg and the remainder in highreg.
1623 // For most data types, to set up the instruction, the dividend is
1624 // copied into lowreg, and lowreg is sign-extended into highreg. The
1625 // exception is i8, where the dividend is defined as a single register rather
1626 // than a register pair, and we therefore directly sign-extend the dividend
1627 // into lowreg, instead of copying, and ignore the highreg.
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001628 const static struct DivRemEntry {
1629 // The following portion depends only on the data type.
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001630 unsigned SizeInBits;
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001631 unsigned LowInReg; // low part of the register pair
1632 unsigned HighInReg; // high part of the register pair
1633 // The following portion depends on both the data type and the operation.
1634 struct DivRemResult {
1635 unsigned OpDivRem; // The specific DIV/IDIV opcode to use.
1636 unsigned OpSignExtend; // Opcode for sign-extending lowreg into
1637 // highreg, or copying a zero into highreg.
1638 unsigned OpCopy; // Opcode for copying dividend into lowreg, or
1639 // zero/sign-extending into lowreg for i8.
1640 unsigned DivRemResultReg; // Register containing the desired result.
1641 bool IsOpSigned; // Whether to use signed or unsigned form.
1642 } ResultTable[NumOps];
1643 } OpTable[NumTypes] = {
1644 {8,
1645 X86::AX,
1646 0,
1647 {
1648 {X86::IDIV8r, 0, X86::MOVSX16rr8, X86::AL, S}, // SDiv
1649 {X86::IDIV8r, 0, X86::MOVSX16rr8, X86::AH, S}, // SRem
1650 {X86::DIV8r, 0, X86::MOVZX16rr8, X86::AL, U}, // UDiv
1651 {X86::DIV8r, 0, X86::MOVZX16rr8, X86::AH, U}, // URem
1652 }}, // i8
1653 {16,
1654 X86::AX,
1655 X86::DX,
1656 {
1657 {X86::IDIV16r, X86::CWD, Copy, X86::AX, S}, // SDiv
1658 {X86::IDIV16r, X86::CWD, Copy, X86::DX, S}, // SRem
1659 {X86::DIV16r, X86::MOV32r0, Copy, X86::AX, U}, // UDiv
1660 {X86::DIV16r, X86::MOV32r0, Copy, X86::DX, U}, // URem
1661 }}, // i16
1662 {32,
1663 X86::EAX,
1664 X86::EDX,
1665 {
1666 {X86::IDIV32r, X86::CDQ, Copy, X86::EAX, S}, // SDiv
1667 {X86::IDIV32r, X86::CDQ, Copy, X86::EDX, S}, // SRem
1668 {X86::DIV32r, X86::MOV32r0, Copy, X86::EAX, U}, // UDiv
1669 {X86::DIV32r, X86::MOV32r0, Copy, X86::EDX, U}, // URem
1670 }}, // i32
1671 {64,
1672 X86::RAX,
1673 X86::RDX,
1674 {
1675 {X86::IDIV64r, X86::CQO, Copy, X86::RAX, S}, // SDiv
1676 {X86::IDIV64r, X86::CQO, Copy, X86::RDX, S}, // SRem
1677 {X86::DIV64r, X86::MOV32r0, Copy, X86::RAX, U}, // UDiv
1678 {X86::DIV64r, X86::MOV32r0, Copy, X86::RDX, U}, // URem
1679 }}, // i64
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001680 };
1681
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001682 auto OpEntryIt = std::find_if(std::begin(OpTable), std::end(OpTable),
1683 [RegTy](const DivRemEntry &El) {
1684 return El.SizeInBits == RegTy.getSizeInBits();
1685 });
1686 if (OpEntryIt == std::end(OpTable))
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001687 return false;
1688
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001689 unsigned OpIndex;
1690 switch (I.getOpcode()) {
1691 default:
1692 llvm_unreachable("Unexpected div/rem opcode");
1693 case TargetOpcode::G_SDIV:
1694 OpIndex = 0;
1695 break;
1696 case TargetOpcode::G_SREM:
1697 OpIndex = 1;
1698 break;
1699 case TargetOpcode::G_UDIV:
1700 OpIndex = 2;
1701 break;
1702 case TargetOpcode::G_UREM:
1703 OpIndex = 3;
1704 break;
1705 }
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001706
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001707 const DivRemEntry &TypeEntry = *OpEntryIt;
1708 const DivRemEntry::DivRemResult &OpEntry = TypeEntry.ResultTable[OpIndex];
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001709
1710 const TargetRegisterClass *RegRC = getRegClass(RegTy, RegRB);
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001711 if (!RBI.constrainGenericRegister(Op1Reg, *RegRC, MRI) ||
1712 !RBI.constrainGenericRegister(Op2Reg, *RegRC, MRI) ||
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001713 !RBI.constrainGenericRegister(DstReg, *RegRC, MRI)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +00001714 LLVM_DEBUG(dbgs() << "Failed to constrain " << TII.getName(I.getOpcode())
1715 << " operand\n");
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001716 return false;
1717 }
1718
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001719 // Move op1 into low-order input register.
1720 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(OpEntry.OpCopy),
1721 TypeEntry.LowInReg)
1722 .addReg(Op1Reg);
1723 // Zero-extend or sign-extend into high-order input register.
1724 if (OpEntry.OpSignExtend) {
1725 if (OpEntry.IsOpSigned)
1726 BuildMI(*I.getParent(), I, I.getDebugLoc(),
1727 TII.get(OpEntry.OpSignExtend));
1728 else {
1729 unsigned Zero32 = MRI.createVirtualRegister(&X86::GR32RegClass);
1730 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(X86::MOV32r0),
1731 Zero32);
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001732
Alexander Ivchenko1aedf202018-10-08 13:40:34 +00001733 // Copy the zero into the appropriate sub/super/identical physical
1734 // register. Unfortunately the operations needed are not uniform enough
1735 // to fit neatly into the table above.
1736 if (RegTy.getSizeInBits() == 16) {
1737 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(Copy),
1738 TypeEntry.HighInReg)
1739 .addReg(Zero32, 0, X86::sub_16bit);
1740 } else if (RegTy.getSizeInBits() == 32) {
1741 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(Copy),
1742 TypeEntry.HighInReg)
1743 .addReg(Zero32);
1744 } else if (RegTy.getSizeInBits() == 64) {
1745 BuildMI(*I.getParent(), I, I.getDebugLoc(),
1746 TII.get(TargetOpcode::SUBREG_TO_REG), TypeEntry.HighInReg)
1747 .addImm(0)
1748 .addReg(Zero32)
1749 .addImm(X86::sub_32bit);
1750 }
1751 }
1752 }
1753 // Generate the DIV/IDIV instruction.
1754 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(OpEntry.OpDivRem))
1755 .addReg(Op2Reg);
1756 // For i8 remainder, we can't reference ah directly, as we'll end
1757 // up with bogus copies like %r9b = COPY %ah. Reference ax
1758 // instead to prevent ah references in a rex instruction.
1759 //
1760 // The current assumption of the fast register allocator is that isel
1761 // won't generate explicit references to the GR8_NOREX registers. If
1762 // the allocator and/or the backend get enhanced to be more robust in
1763 // that regard, this can be, and should be, removed.
1764 if ((I.getOpcode() == Instruction::SRem ||
1765 I.getOpcode() == Instruction::URem) &&
1766 OpEntry.DivRemResultReg == X86::AH && STI.is64Bit()) {
1767 unsigned SourceSuperReg = MRI.createVirtualRegister(&X86::GR16RegClass);
1768 unsigned ResultSuperReg = MRI.createVirtualRegister(&X86::GR16RegClass);
1769 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(Copy), SourceSuperReg)
1770 .addReg(X86::AX);
1771
1772 // Shift AX right by 8 bits instead of using AH.
1773 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(X86::SHR16ri),
1774 ResultSuperReg)
1775 .addReg(SourceSuperReg)
1776 .addImm(8);
1777
1778 // Now reference the 8-bit subreg of the result.
1779 BuildMI(*I.getParent(), I, I.getDebugLoc(),
1780 TII.get(TargetOpcode::SUBREG_TO_REG))
1781 .addDef(DstReg)
1782 .addImm(0)
1783 .addReg(ResultSuperReg)
1784 .addImm(X86::sub_8bit);
1785 } else {
1786 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(TargetOpcode::COPY),
1787 DstReg)
1788 .addReg(OpEntry.DivRemResultReg);
1789 }
Alexander Ivchenko86ef9ab2018-03-14 15:41:11 +00001790 I.eraseFromParent();
1791 return true;
1792}
1793
Alexander Ivchenko58a5d6f2018-08-31 11:05:13 +00001794bool X86InstructionSelector::selectIntrinsicWSideEffects(
1795 MachineInstr &I, MachineRegisterInfo &MRI, MachineFunction &MF) const {
1796
1797 assert(I.getOpcode() == TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS &&
1798 "unexpected instruction");
1799
1800 if (I.getOperand(0).getIntrinsicID() != Intrinsic::trap)
1801 return false;
1802
1803 BuildMI(*I.getParent(), I, I.getDebugLoc(), TII.get(X86::TRAP));
1804
1805 I.eraseFromParent();
1806 return true;
1807}
1808
Daniel Sanders0b5293f2017-04-06 09:49:34 +00001809InstructionSelector *
Daniel Sanderse7b0d662017-04-21 15:59:56 +00001810llvm::createX86InstructionSelector(const X86TargetMachine &TM,
1811 X86Subtarget &Subtarget,
Daniel Sanders0b5293f2017-04-06 09:49:34 +00001812 X86RegisterBankInfo &RBI) {
Daniel Sanderse7b0d662017-04-21 15:59:56 +00001813 return new X86InstructionSelector(TM, Subtarget, RBI);
Daniel Sanders0b5293f2017-04-06 09:49:34 +00001814}