blob: 01c8fcbc64ce41fa249eda570e4c90f4511ae167 [file] [log] [blame]
Chad Rosier4f0dad12016-07-11 18:45:49 +00001//===-- RegUsageInfoCollector.cpp - Register Usage Information Collector --===//
Mehdi Aminibbacddf2016-06-10 16:19:46 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Mehdi Aminibbacddf2016-06-10 16:19:46 +00006//
7//===----------------------------------------------------------------------===//
8///
9/// This pass is required to take advantage of the interprocedural register
10/// allocation infrastructure.
11///
12/// This pass is simple MachineFunction pass which collects register usage
13/// details by iterating through each physical registers and checking
14/// MRI::isPhysRegUsed() then creates a RegMask based on this details.
15/// The pass then stores this RegMask in PhysicalRegisterUsageInfo.cpp
16///
17//===----------------------------------------------------------------------===//
18
Mehdi Amini4beea662016-07-13 23:39:34 +000019#include "llvm/ADT/Statistic.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000020#include "llvm/CodeGen/MachineBasicBlock.h"
21#include "llvm/CodeGen/MachineFunctionPass.h"
22#include "llvm/CodeGen/MachineInstr.h"
23#include "llvm/CodeGen/MachineOperand.h"
24#include "llvm/CodeGen/MachineRegisterInfo.h"
25#include "llvm/CodeGen/Passes.h"
26#include "llvm/CodeGen/RegisterUsageInfo.h"
27#include "llvm/Support/Debug.h"
28#include "llvm/Support/raw_ostream.h"
David Blaikie1be62f02017-11-03 22:32:11 +000029#include "llvm/CodeGen/TargetFrameLowering.h"
Mehdi Aminibbacddf2016-06-10 16:19:46 +000030
31using namespace llvm;
32
33#define DEBUG_TYPE "ip-regalloc"
34
Mehdi Amini4beea662016-07-13 23:39:34 +000035STATISTIC(NumCSROpt,
36 "Number of functions optimized for callee saved registers");
37
Mehdi Aminibbacddf2016-06-10 16:19:46 +000038namespace {
Matthias Braun5c1e23b2018-07-26 00:27:51 +000039
Mehdi Aminibbacddf2016-06-10 16:19:46 +000040class RegUsageInfoCollector : public MachineFunctionPass {
41public:
42 RegUsageInfoCollector() : MachineFunctionPass(ID) {
43 PassRegistry &Registry = *PassRegistry::getPassRegistry();
44 initializeRegUsageInfoCollectorPass(Registry);
45 }
46
Mehdi Amini117296c2016-10-01 02:56:57 +000047 StringRef getPassName() const override {
Mehdi Aminibbacddf2016-06-10 16:19:46 +000048 return "Register Usage Information Collector Pass";
49 }
50
Matthias Braun5c1e23b2018-07-26 00:27:51 +000051 void getAnalysisUsage(AnalysisUsage &AU) const override {
52 AU.addRequired<PhysicalRegisterUsageInfo>();
53 AU.setPreservesAll();
54 MachineFunctionPass::getAnalysisUsage(AU);
55 }
Mehdi Aminibbacddf2016-06-10 16:19:46 +000056
57 bool runOnMachineFunction(MachineFunction &MF) override;
58
Jonas Paulsson7d484fa2018-05-25 08:42:02 +000059 // Call determineCalleeSaves and then also set the bits for subregs and
60 // fully saved superregs.
61 static void computeCalleeSavedRegs(BitVector &SavedRegs, MachineFunction &MF);
62
Mehdi Aminibbacddf2016-06-10 16:19:46 +000063 static char ID;
Mehdi Aminibbacddf2016-06-10 16:19:46 +000064};
Matthias Braun5c1e23b2018-07-26 00:27:51 +000065
Mehdi Aminibbacddf2016-06-10 16:19:46 +000066} // end of anonymous namespace
67
68char RegUsageInfoCollector::ID = 0;
69
70INITIALIZE_PASS_BEGIN(RegUsageInfoCollector, "RegUsageInfoCollector",
71 "Register Usage Information Collector", false, false)
72INITIALIZE_PASS_DEPENDENCY(PhysicalRegisterUsageInfo)
73INITIALIZE_PASS_END(RegUsageInfoCollector, "RegUsageInfoCollector",
74 "Register Usage Information Collector", false, false)
75
76FunctionPass *llvm::createRegUsageInfoCollector() {
77 return new RegUsageInfoCollector();
78}
79
Mehdi Aminibbacddf2016-06-10 16:19:46 +000080bool RegUsageInfoCollector::runOnMachineFunction(MachineFunction &MF) {
81 MachineRegisterInfo *MRI = &MF.getRegInfo();
Benjamin Kramerbc2f4fb2016-06-12 13:32:23 +000082 const TargetRegisterInfo *TRI = MF.getSubtarget().getRegisterInfo();
Matthias Braun7a75a912018-11-05 23:49:14 +000083 const LLVMTargetMachine &TM = MF.getTarget();
Mehdi Aminibbacddf2016-06-10 16:19:46 +000084
Nicola Zaghend34e60c2018-05-14 12:53:11 +000085 LLVM_DEBUG(dbgs() << " -------------------- " << getPassName()
86 << " -------------------- \n");
87 LLVM_DEBUG(dbgs() << "Function Name : " << MF.getName() << "\n");
Mehdi Aminibbacddf2016-06-10 16:19:46 +000088
89 std::vector<uint32_t> RegMask;
90
91 // Compute the size of the bit vector to represent all the registers.
92 // The bit vector is broken into 32-bit chunks, thus takes the ceil of
93 // the number of registers divided by 32 for the size.
Matthias Braun57dd5b32018-07-26 00:27:47 +000094 unsigned RegMaskSize = MachineOperand::getRegMaskSize(TRI->getNumRegs());
Matthias Braun5c1e23b2018-07-26 00:27:51 +000095 RegMask.resize(RegMaskSize, ~((uint32_t)0));
Mehdi Aminibbacddf2016-06-10 16:19:46 +000096
Matthias Braunf1caa282017-12-15 22:22:58 +000097 const Function &F = MF.getFunction();
Mehdi Amini4beea662016-07-13 23:39:34 +000098
Matthias Braun5c1e23b2018-07-26 00:27:51 +000099 PhysicalRegisterUsageInfo &PRUI = getAnalysis<PhysicalRegisterUsageInfo>();
100 PRUI.setTargetMachine(TM);
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000101
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000102 LLVM_DEBUG(dbgs() << "Clobbered Registers: ");
Chad Rosier4f0dad12016-07-11 18:45:49 +0000103
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000104 BitVector SavedRegs;
105 computeCalleeSavedRegs(SavedRegs, MF);
106
Marcello Maggioni598d89a2017-03-13 21:42:53 +0000107 const BitVector &UsedPhysRegsMask = MRI->getUsedPhysRegsMask();
108 auto SetRegAsDefined = [&RegMask] (unsigned Reg) {
109 RegMask[Reg / 32] &= ~(1u << Reg % 32);
110 };
111 // Scan all the physical registers. When a register is defined in the current
112 // function set it and all the aliasing registers as defined in the regmask.
113 for (unsigned PReg = 1, PRegE = TRI->getNumRegs(); PReg < PRegE; ++PReg) {
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000114 // Don't count registers that are saved and restored.
115 if (SavedRegs.test(PReg))
116 continue;
Marcello Maggioni598d89a2017-03-13 21:42:53 +0000117 // If a register is defined by an instruction mark it as defined together
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000118 // with all it's unsaved aliases.
Marcello Maggioni598d89a2017-03-13 21:42:53 +0000119 if (!MRI->def_empty(PReg)) {
120 for (MCRegAliasIterator AI(PReg, TRI, true); AI.isValid(); ++AI)
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000121 if (!SavedRegs.test(*AI))
122 SetRegAsDefined(*AI);
Jonas Paulsson72fe7602018-05-04 07:50:05 +0000123 continue;
Marcello Maggioni598d89a2017-03-13 21:42:53 +0000124 }
Jonas Paulsson72fe7602018-05-04 07:50:05 +0000125 // If a register is in the UsedPhysRegsMask set then mark it as defined.
126 // All clobbered aliases will also be in the set, so we can skip setting
127 // as defined all the aliases here.
128 if (UsedPhysRegsMask.test(PReg))
129 SetRegAsDefined(PReg);
Marcello Maggioni598d89a2017-03-13 21:42:53 +0000130 }
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000131
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000132 if (TargetFrameLowering::isSafeForNoCSROpt(F)) {
Mehdi Amini4beea662016-07-13 23:39:34 +0000133 ++NumCSROpt;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000134 LLVM_DEBUG(dbgs() << MF.getName()
135 << " function optimized for not having CSR.\n");
Mehdi Amini4beea662016-07-13 23:39:34 +0000136 }
Chad Rosier20e4d9e2016-06-15 21:14:02 +0000137
138 for (unsigned PReg = 1, PRegE = TRI->getNumRegs(); PReg < PRegE; ++PReg)
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000139 if (MachineOperand::clobbersPhysReg(&(RegMask[0]), PReg))
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000140 LLVM_DEBUG(dbgs() << printReg(PReg, TRI) << " ");
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000141
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000142 LLVM_DEBUG(dbgs() << " \n----------------------------------------\n");
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000143
Matthias Braun5c1e23b2018-07-26 00:27:51 +0000144 PRUI.storeUpdateRegUsageInfo(F, RegMask);
Mehdi Aminibbacddf2016-06-10 16:19:46 +0000145
146 return false;
147}
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000148
149void RegUsageInfoCollector::
150computeCalleeSavedRegs(BitVector &SavedRegs, MachineFunction &MF) {
Matthias Braun5c1e23b2018-07-26 00:27:51 +0000151 const TargetFrameLowering &TFI = *MF.getSubtarget().getFrameLowering();
152 const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000153
154 // Target will return the set of registers that it saves/restores as needed.
155 SavedRegs.clear();
Matthias Braun5c1e23b2018-07-26 00:27:51 +0000156 TFI.determineCalleeSaves(MF, SavedRegs);
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000157
158 // Insert subregs.
Matthias Braun5c1e23b2018-07-26 00:27:51 +0000159 const MCPhysReg *CSRegs = TRI.getCalleeSavedRegs(&MF);
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000160 for (unsigned i = 0; CSRegs[i]; ++i) {
161 unsigned Reg = CSRegs[i];
162 if (SavedRegs.test(Reg))
Matthias Braun5c1e23b2018-07-26 00:27:51 +0000163 for (MCSubRegIterator SR(Reg, &TRI, false); SR.isValid(); ++SR)
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000164 SavedRegs.set(*SR);
165 }
166
167 // Insert any register fully saved via subregisters.
Matthias Braunb7b58602018-08-29 23:12:42 +0000168 for (const TargetRegisterClass *RC : TRI.regclasses()) {
169 if (!RC->CoveredBySubRegs)
170 continue;
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000171
Matthias Braunb7b58602018-08-29 23:12:42 +0000172 for (unsigned PReg = 1, PRegE = TRI.getNumRegs(); PReg < PRegE; ++PReg) {
173 if (SavedRegs.test(PReg))
174 continue;
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000175
Matthias Braunb7b58602018-08-29 23:12:42 +0000176 // Check if PReg is fully covered by its subregs.
177 if (!RC->contains(PReg))
178 continue;
179
180 // Add PReg to SavedRegs if all subregs are saved.
181 bool AllSubRegsSaved = true;
182 for (MCSubRegIterator SR(PReg, &TRI, false); SR.isValid(); ++SR)
183 if (!SavedRegs.test(*SR)) {
184 AllSubRegsSaved = false;
185 break;
186 }
187 if (AllSubRegsSaved)
188 SavedRegs.set(PReg);
189 }
Jonas Paulsson7d484fa2018-05-25 08:42:02 +0000190 }
191}