blob: 8098b81d1ea27d9c821da7e919a749e60441af66 [file] [log] [blame]
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +00001//===- R600ControlFlowFinalizer.cpp - Finalize Control Flow Inst ----------===//
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +00006//
7//===----------------------------------------------------------------------===//
8//
9/// \file
10/// This pass compute turns all control flow pseudo instructions into native one
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000011/// computing their address on the fly; it also sets STACK_SIZE info.
12//
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000013//===----------------------------------------------------------------------===//
14
15#include "AMDGPU.h"
Tom Stellard2e59a452014-06-13 01:32:00 +000016#include "AMDGPUSubtarget.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000017#include "R600Defines.h"
18#include "R600InstrInfo.h"
19#include "R600MachineFunctionInfo.h"
20#include "R600RegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000021#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000022#include "llvm/ADT/STLExtras.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000023#include "llvm/ADT/SmallVector.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000024#include "llvm/ADT/StringRef.h"
25#include "llvm/CodeGen/MachineBasicBlock.h"
26#include "llvm/CodeGen/MachineFunction.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000027#include "llvm/CodeGen/MachineFunctionPass.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000028#include "llvm/CodeGen/MachineInstr.h"
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000029#include "llvm/CodeGen/MachineInstrBuilder.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000030#include "llvm/CodeGen/MachineOperand.h"
31#include "llvm/IR/CallingConv.h"
32#include "llvm/IR/DebugLoc.h"
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +000033#include "llvm/IR/Function.h"
34#include "llvm/Pass.h"
35#include "llvm/Support/Compiler.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000036#include "llvm/Support/Debug.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000037#include "llvm/Support/MathExtras.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000038#include "llvm/Support/raw_ostream.h"
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000039#include <algorithm>
40#include <cassert>
41#include <cstdint>
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000042#include <set>
43#include <utility>
44#include <vector>
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000045
Benjamin Kramerd78bb462013-05-23 17:10:37 +000046using namespace llvm;
47
Chandler Carruth84e68b22014-04-22 02:41:26 +000048#define DEBUG_TYPE "r600cf"
49
Benjamin Kramerd78bb462013-05-23 17:10:37 +000050namespace {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +000051
Tom Stellarda40f9712014-01-22 21:55:43 +000052struct CFStack {
Tom Stellarda40f9712014-01-22 21:55:43 +000053 enum StackItem {
54 ENTRY = 0,
55 SUB_ENTRY = 1,
56 FIRST_NON_WQM_PUSH = 2,
57 FIRST_NON_WQM_PUSH_W_FULL_ENTRY = 3
58 };
59
Matt Arsenault43e92fe2016-06-24 06:30:11 +000060 const R600Subtarget *ST;
Tom Stellarda40f9712014-01-22 21:55:43 +000061 std::vector<StackItem> BranchStack;
62 std::vector<StackItem> LoopStack;
63 unsigned MaxStackSize;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000064 unsigned CurrentEntries = 0;
65 unsigned CurrentSubEntries = 0;
Tom Stellarda40f9712014-01-22 21:55:43 +000066
Matt Arsenault43e92fe2016-06-24 06:30:11 +000067 CFStack(const R600Subtarget *st, CallingConv::ID cc) : ST(st),
Tom Stellarda40f9712014-01-22 21:55:43 +000068 // We need to reserve a stack entry for CALL_FS in vertex shaders.
Eugene Zelenko734bb7b2017-01-20 17:52:16 +000069 MaxStackSize(cc == CallingConv::AMDGPU_VS ? 1 : 0) {}
Tom Stellarda40f9712014-01-22 21:55:43 +000070
71 unsigned getLoopDepth();
72 bool branchStackContains(CFStack::StackItem);
73 bool requiresWorkAroundForInst(unsigned Opcode);
74 unsigned getSubEntrySize(CFStack::StackItem Item);
75 void updateMaxStackSize();
76 void pushBranch(unsigned Opcode, bool isWQM = false);
77 void pushLoop();
78 void popBranch();
79 void popLoop();
80};
81
82unsigned CFStack::getLoopDepth() {
83 return LoopStack.size();
84}
85
86bool CFStack::branchStackContains(CFStack::StackItem Item) {
87 for (std::vector<CFStack::StackItem>::const_iterator I = BranchStack.begin(),
88 E = BranchStack.end(); I != E; ++I) {
89 if (*I == Item)
90 return true;
91 }
92 return false;
93}
94
Tom Stellard348273d2014-01-23 16:18:02 +000095bool CFStack::requiresWorkAroundForInst(unsigned Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +000096 if (Opcode == R600::CF_ALU_PUSH_BEFORE && ST->hasCaymanISA() &&
Tom Stellard348273d2014-01-23 16:18:02 +000097 getLoopDepth() > 1)
98 return true;
99
Eric Christopher7792e322015-01-30 23:24:40 +0000100 if (!ST->hasCFAluBug())
Tom Stellard348273d2014-01-23 16:18:02 +0000101 return false;
102
103 switch(Opcode) {
104 default: return false;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000105 case R600::CF_ALU_PUSH_BEFORE:
106 case R600::CF_ALU_ELSE_AFTER:
107 case R600::CF_ALU_BREAK:
108 case R600::CF_ALU_CONTINUE:
Tom Stellard348273d2014-01-23 16:18:02 +0000109 if (CurrentSubEntries == 0)
110 return false;
Eric Christopher7792e322015-01-30 23:24:40 +0000111 if (ST->getWavefrontSize() == 64) {
Tom Stellard348273d2014-01-23 16:18:02 +0000112 // We are being conservative here. We only require this work-around if
113 // CurrentSubEntries > 3 &&
114 // (CurrentSubEntries % 4 == 3 || CurrentSubEntries % 4 == 0)
115 //
116 // We have to be conservative, because we don't know for certain that
117 // our stack allocation algorithm for Evergreen/NI is correct. Applying this
118 // work-around when CurrentSubEntries > 3 allows us to over-allocate stack
119 // resources without any problems.
120 return CurrentSubEntries > 3;
121 } else {
Eric Christopher7792e322015-01-30 23:24:40 +0000122 assert(ST->getWavefrontSize() == 32);
Tom Stellard348273d2014-01-23 16:18:02 +0000123 // We are being conservative here. We only require the work-around if
124 // CurrentSubEntries > 7 &&
125 // (CurrentSubEntries % 8 == 7 || CurrentSubEntries % 8 == 0)
126 // See the comment on the wavefront size == 64 case for why we are
127 // being conservative.
128 return CurrentSubEntries > 7;
129 }
130 }
131}
132
Tom Stellarda40f9712014-01-22 21:55:43 +0000133unsigned CFStack::getSubEntrySize(CFStack::StackItem Item) {
134 switch(Item) {
135 default:
136 return 0;
137 case CFStack::FIRST_NON_WQM_PUSH:
Eric Christopher7792e322015-01-30 23:24:40 +0000138 assert(!ST->hasCaymanISA());
Tom Stellard5bfbae52018-07-11 20:59:01 +0000139 if (ST->getGeneration() <= AMDGPUSubtarget::R700) {
Tom Stellarda40f9712014-01-22 21:55:43 +0000140 // +1 For the push operation.
141 // +2 Extra space required.
142 return 3;
143 } else {
144 // Some documentation says that this is not necessary on Evergreen,
145 // but experimentation has show that we need to allocate 1 extra
146 // sub-entry for the first non-WQM push.
147 // +1 For the push operation.
148 // +1 Extra space required.
149 return 2;
150 }
151 case CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY:
Tom Stellard5bfbae52018-07-11 20:59:01 +0000152 assert(ST->getGeneration() >= AMDGPUSubtarget::EVERGREEN);
Tom Stellarda40f9712014-01-22 21:55:43 +0000153 // +1 For the push operation.
154 // +1 Extra space required.
155 return 2;
156 case CFStack::SUB_ENTRY:
157 return 1;
158 }
159}
160
161void CFStack::updateMaxStackSize() {
Rui Ueyamada00f2f2016-01-14 21:06:47 +0000162 unsigned CurrentStackSize =
163 CurrentEntries + (alignTo(CurrentSubEntries, 4) / 4);
Tom Stellarda40f9712014-01-22 21:55:43 +0000164 MaxStackSize = std::max(CurrentStackSize, MaxStackSize);
165}
166
167void CFStack::pushBranch(unsigned Opcode, bool isWQM) {
168 CFStack::StackItem Item = CFStack::ENTRY;
169 switch(Opcode) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000170 case R600::CF_PUSH_EG:
171 case R600::CF_ALU_PUSH_BEFORE:
Tom Stellarda40f9712014-01-22 21:55:43 +0000172 if (!isWQM) {
Eric Christopher7792e322015-01-30 23:24:40 +0000173 if (!ST->hasCaymanISA() &&
174 !branchStackContains(CFStack::FIRST_NON_WQM_PUSH))
Tom Stellarda40f9712014-01-22 21:55:43 +0000175 Item = CFStack::FIRST_NON_WQM_PUSH; // May not be required on Evergreen/NI
176 // See comment in
177 // CFStack::getSubEntrySize()
178 else if (CurrentEntries > 0 &&
Tom Stellard5bfbae52018-07-11 20:59:01 +0000179 ST->getGeneration() > AMDGPUSubtarget::EVERGREEN &&
Eric Christopher7792e322015-01-30 23:24:40 +0000180 !ST->hasCaymanISA() &&
Tom Stellarda40f9712014-01-22 21:55:43 +0000181 !branchStackContains(CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY))
182 Item = CFStack::FIRST_NON_WQM_PUSH_W_FULL_ENTRY;
183 else
184 Item = CFStack::SUB_ENTRY;
185 } else
186 Item = CFStack::ENTRY;
187 break;
188 }
189 BranchStack.push_back(Item);
190 if (Item == CFStack::ENTRY)
191 CurrentEntries++;
192 else
193 CurrentSubEntries += getSubEntrySize(Item);
194 updateMaxStackSize();
195}
196
197void CFStack::pushLoop() {
198 LoopStack.push_back(CFStack::ENTRY);
199 CurrentEntries++;
200 updateMaxStackSize();
201}
202
203void CFStack::popBranch() {
204 CFStack::StackItem Top = BranchStack.back();
205 if (Top == CFStack::ENTRY)
206 CurrentEntries--;
207 else
208 CurrentSubEntries-= getSubEntrySize(Top);
209 BranchStack.pop_back();
210}
211
212void CFStack::popLoop() {
213 CurrentEntries--;
214 LoopStack.pop_back();
215}
216
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000217class R600ControlFlowFinalizer : public MachineFunctionPass {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000218private:
Eugene Zelenkoc8fbf6f2017-08-10 00:46:15 +0000219 using ClauseFile = std::pair<MachineInstr *, std::vector<MachineInstr *>>;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000220
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000221 enum ControlFlowInstruction {
222 CF_TC,
Vincent Lejeunec2991642013-04-30 00:13:39 +0000223 CF_VC,
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000224 CF_CALL_FS,
225 CF_WHILE_LOOP,
226 CF_END_LOOP,
227 CF_LOOP_BREAK,
228 CF_LOOP_CONTINUE,
229 CF_JUMP,
230 CF_ELSE,
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000231 CF_POP,
232 CF_END
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000233 };
NAKAMURA Takumi3b0853b2013-04-11 04:16:22 +0000234
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000235 const R600InstrInfo *TII = nullptr;
236 const R600RegisterInfo *TRI = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000237 unsigned MaxFetchInst;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000238 const R600Subtarget *ST = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000239
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000240 bool IsTrivialInst(MachineInstr &MI) const {
241 switch (MI.getOpcode()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000242 case R600::KILL:
243 case R600::RETURN:
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000244 return true;
245 default:
246 return false;
247 }
248 }
249
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000250 const MCInstrDesc &getHWInstrDesc(ControlFlowInstruction CFI) const {
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000251 unsigned Opcode = 0;
Tom Stellard5bfbae52018-07-11 20:59:01 +0000252 bool isEg = (ST->getGeneration() >= AMDGPUSubtarget::EVERGREEN);
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000253 switch (CFI) {
254 case CF_TC:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000255 Opcode = isEg ? R600::CF_TC_EG : R600::CF_TC_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000256 break;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000257 case CF_VC:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000258 Opcode = isEg ? R600::CF_VC_EG : R600::CF_VC_R600;
Vincent Lejeunec2991642013-04-30 00:13:39 +0000259 break;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000260 case CF_CALL_FS:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000261 Opcode = isEg ? R600::CF_CALL_FS_EG : R600::CF_CALL_FS_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000262 break;
263 case CF_WHILE_LOOP:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000264 Opcode = isEg ? R600::WHILE_LOOP_EG : R600::WHILE_LOOP_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000265 break;
266 case CF_END_LOOP:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000267 Opcode = isEg ? R600::END_LOOP_EG : R600::END_LOOP_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000268 break;
269 case CF_LOOP_BREAK:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000270 Opcode = isEg ? R600::LOOP_BREAK_EG : R600::LOOP_BREAK_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000271 break;
272 case CF_LOOP_CONTINUE:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000273 Opcode = isEg ? R600::CF_CONTINUE_EG : R600::CF_CONTINUE_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000274 break;
275 case CF_JUMP:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000276 Opcode = isEg ? R600::CF_JUMP_EG : R600::CF_JUMP_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000277 break;
278 case CF_ELSE:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000279 Opcode = isEg ? R600::CF_ELSE_EG : R600::CF_ELSE_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000280 break;
281 case CF_POP:
Tom Stellardc5a154d2018-06-28 23:47:12 +0000282 Opcode = isEg ? R600::POP_EG : R600::POP_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000283 break;
284 case CF_END:
Eric Christopher7792e322015-01-30 23:24:40 +0000285 if (ST->hasCaymanISA()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000286 Opcode = R600::CF_END_CM;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000287 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000288 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000289 Opcode = isEg ? R600::CF_END_EG : R600::CF_END_R600;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000290 break;
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000291 }
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000292 assert (Opcode && "No opcode selected");
293 return TII->get(Opcode);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000294 }
295
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000296 bool isCompatibleWithClause(const MachineInstr &MI,
297 std::set<unsigned> &DstRegs) const {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000298 unsigned DstMI, SrcMI;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000299 for (MachineInstr::const_mop_iterator I = MI.operands_begin(),
300 E = MI.operands_end();
301 I != E; ++I) {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000302 const MachineOperand &MO = *I;
303 if (!MO.isReg())
304 continue;
Tom Stellard1b086cb2013-05-23 18:26:42 +0000305 if (MO.isDef()) {
306 unsigned Reg = MO.getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000307 if (R600::R600_Reg128RegClass.contains(Reg))
Tom Stellard1b086cb2013-05-23 18:26:42 +0000308 DstMI = Reg;
309 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000310 DstMI = TRI->getMatchingSuperReg(Reg,
Tom Stellardb03c98d2018-05-03 22:38:06 +0000311 AMDGPURegisterInfo::getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000312 &R600::R600_Reg128RegClass);
Tom Stellard1b086cb2013-05-23 18:26:42 +0000313 }
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000314 if (MO.isUse()) {
315 unsigned Reg = MO.getReg();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000316 if (R600::R600_Reg128RegClass.contains(Reg))
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000317 SrcMI = Reg;
318 else
Bill Wendling37e9adb2013-06-07 20:28:55 +0000319 SrcMI = TRI->getMatchingSuperReg(Reg,
Tom Stellardb03c98d2018-05-03 22:38:06 +0000320 AMDGPURegisterInfo::getSubRegFromChannel(TRI->getHWRegChan(Reg)),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000321 &R600::R600_Reg128RegClass);
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000322 }
323 }
Vincent Lejeune4d143322013-06-07 23:30:26 +0000324 if ((DstRegs.find(SrcMI) == DstRegs.end())) {
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000325 DstRegs.insert(DstMI);
326 return true;
327 } else
328 return false;
329 }
330
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000331 ClauseFile
332 MakeFetchClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
333 const {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000334 MachineBasicBlock::iterator ClauseHead = I;
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000335 std::vector<MachineInstr *> ClauseContent;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000336 unsigned AluInstCount = 0;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000337 bool IsTex = TII->usesTextureCache(*ClauseHead);
Vincent Lejeune4d143322013-06-07 23:30:26 +0000338 std::set<unsigned> DstRegs;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000339 for (MachineBasicBlock::iterator E = MBB.end(); I != E; ++I) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000340 if (IsTrivialInst(*I))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000341 continue;
Vincent Lejeunef9f4e1e2013-05-17 16:49:55 +0000342 if (AluInstCount >= MaxFetchInst)
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000343 break;
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000344 if ((IsTex && !TII->usesTextureCache(*I)) ||
345 (!IsTex && !TII->usesVertexCache(*I)))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000346 break;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000347 if (!isCompatibleWithClause(*I, DstRegs))
Vincent Lejeune7c395f72013-04-30 00:14:00 +0000348 break;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000349 AluInstCount ++;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000350 ClauseContent.push_back(&*I);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000351 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000352 MachineInstr *MIb = BuildMI(MBB, ClauseHead, MBB.findDebugLoc(ClauseHead),
Vincent Lejeunec2991642013-04-30 00:13:39 +0000353 getHWInstrDesc(IsTex?CF_TC:CF_VC))
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000354 .addImm(0) // ADDR
355 .addImm(AluInstCount - 1); // COUNT
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000356 return ClauseFile(MIb, std::move(ClauseContent));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000357 }
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000358
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000359 void getLiteral(MachineInstr &MI, std::vector<MachineOperand *> &Lits) const {
Craig Topper0afd0ab2013-07-15 06:39:13 +0000360 static const unsigned LiteralRegs[] = {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000361 R600::ALU_LITERAL_X,
362 R600::ALU_LITERAL_Y,
363 R600::ALU_LITERAL_Z,
364 R600::ALU_LITERAL_W
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000365 };
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000366 const SmallVector<std::pair<MachineOperand *, int64_t>, 3> Srcs =
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000367 TII->getSrcs(MI);
Jan Vesely4368c1c2016-05-13 20:39:22 +0000368 for (const auto &Src:Srcs) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000369 if (Src.first->getReg() != R600::ALU_LITERAL_X)
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000370 continue;
Jan Vesely4368c1c2016-05-13 20:39:22 +0000371 int64_t Imm = Src.second;
David Majnemer562e8292016-08-12 00:18:03 +0000372 std::vector<MachineOperand *>::iterator It =
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000373 llvm::find_if(Lits, [&](MachineOperand *val) {
David Majnemer562e8292016-08-12 00:18:03 +0000374 return val->isImm() && (val->getImm() == Imm);
375 });
Jan Vesely4368c1c2016-05-13 20:39:22 +0000376
377 // Get corresponding Operand
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000378 MachineOperand &Operand = MI.getOperand(
Tom Stellardc5a154d2018-06-28 23:47:12 +0000379 TII->getOperandIdx(MI.getOpcode(), R600::OpName::literal));
Jan Vesely4368c1c2016-05-13 20:39:22 +0000380
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000381 if (It != Lits.end()) {
Jan Vesely4368c1c2016-05-13 20:39:22 +0000382 // Reuse existing literal reg
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000383 unsigned Index = It - Lits.begin();
Jan Vesely4368c1c2016-05-13 20:39:22 +0000384 Src.first->setReg(LiteralRegs[Index]);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000385 } else {
Jan Vesely4368c1c2016-05-13 20:39:22 +0000386 // Allocate new literal reg
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000387 assert(Lits.size() < 4 && "Too many literals in Instruction Group");
Jan Vesely4368c1c2016-05-13 20:39:22 +0000388 Src.first->setReg(LiteralRegs[Lits.size()]);
389 Lits.push_back(&Operand);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000390 }
391 }
392 }
393
394 MachineBasicBlock::iterator insertLiterals(
395 MachineBasicBlock::iterator InsertPos,
396 const std::vector<unsigned> &Literals) const {
397 MachineBasicBlock *MBB = InsertPos->getParent();
398 for (unsigned i = 0, e = Literals.size(); i < e; i+=2) {
399 unsigned LiteralPair0 = Literals[i];
400 unsigned LiteralPair1 = (i + 1 < e)?Literals[i + 1]:0;
401 InsertPos = BuildMI(MBB, InsertPos->getDebugLoc(),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000402 TII->get(R600::LITERALS))
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000403 .addImm(LiteralPair0)
404 .addImm(LiteralPair1);
405 }
406 return InsertPos;
407 }
408
409 ClauseFile
410 MakeALUClause(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I)
411 const {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000412 MachineInstr &ClauseHead = *I;
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000413 std::vector<MachineInstr *> ClauseContent;
414 I++;
415 for (MachineBasicBlock::instr_iterator E = MBB.instr_end(); I != E;) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000416 if (IsTrivialInst(*I)) {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000417 ++I;
418 continue;
419 }
420 if (!I->isBundle() && !TII->isALUInstr(I->getOpcode()))
421 break;
Jan Vesely4368c1c2016-05-13 20:39:22 +0000422 std::vector<MachineOperand *>Literals;
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000423 if (I->isBundle()) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000424 MachineInstr &DeleteMI = *I;
Duncan P. N. Exon Smithd84f6002016-02-22 21:30:15 +0000425 MachineBasicBlock::instr_iterator BI = I.getInstrIterator();
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000426 while (++BI != E && BI->isBundledWithPred()) {
427 BI->unbundleFromPred();
Jan Vesely4368c1c2016-05-13 20:39:22 +0000428 for (MachineOperand &MO : BI->operands()) {
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000429 if (MO.isReg() && MO.isInternalRead())
430 MO.setIsInternalRead(false);
431 }
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000432 getLiteral(*BI, Literals);
Duncan P. N. Exon Smitha73371a2015-10-13 20:07:10 +0000433 ClauseContent.push_back(&*BI);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000434 }
435 I = BI;
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000436 DeleteMI.eraseFromParent();
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000437 } else {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000438 getLiteral(*I, Literals);
439 ClauseContent.push_back(&*I);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000440 I++;
441 }
Jan Vesely4368c1c2016-05-13 20:39:22 +0000442 for (unsigned i = 0, e = Literals.size(); i < e; i += 2) {
443 MachineInstrBuilder MILit = BuildMI(MBB, I, I->getDebugLoc(),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000444 TII->get(R600::LITERALS));
Jan Vesely4368c1c2016-05-13 20:39:22 +0000445 if (Literals[i]->isImm()) {
446 MILit.addImm(Literals[i]->getImm());
447 } else {
Jan Veselyf97de002016-05-13 20:39:29 +0000448 MILit.addGlobalAddress(Literals[i]->getGlobal(),
449 Literals[i]->getOffset());
Jan Vesely4368c1c2016-05-13 20:39:22 +0000450 }
451 if (i + 1 < e) {
452 if (Literals[i + 1]->isImm()) {
453 MILit.addImm(Literals[i + 1]->getImm());
454 } else {
Jan Veselyf97de002016-05-13 20:39:29 +0000455 MILit.addGlobalAddress(Literals[i + 1]->getGlobal(),
456 Literals[i + 1]->getOffset());
Jan Vesely4368c1c2016-05-13 20:39:22 +0000457 }
458 } else
459 MILit.addImm(0);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000460 ClauseContent.push_back(MILit);
461 }
462 }
Vincent Lejeunece499742013-07-09 15:03:33 +0000463 assert(ClauseContent.size() < 128 && "ALU clause is too big");
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000464 ClauseHead.getOperand(7).setImm(ClauseContent.size() - 1);
465 return ClauseFile(&ClauseHead, std::move(ClauseContent));
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000466 }
467
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000468 void EmitFetchClause(MachineBasicBlock::iterator InsertPos,
469 const DebugLoc &DL, ClauseFile &Clause,
470 unsigned &CfCount) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000471 CounterPropagateAddr(*Clause.first, CfCount);
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000472 MachineBasicBlock *BB = Clause.first->getParent();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000473 BuildMI(BB, DL, TII->get(R600::FETCH_CLAUSE)).addImm(CfCount);
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000474 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
475 BB->splice(InsertPos, BB, Clause.second[i]);
476 }
477 CfCount += 2 * Clause.second.size();
478 }
479
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000480 void EmitALUClause(MachineBasicBlock::iterator InsertPos, const DebugLoc &DL,
481 ClauseFile &Clause, unsigned &CfCount) {
Vincent Lejeunece499742013-07-09 15:03:33 +0000482 Clause.first->getOperand(0).setImm(0);
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000483 CounterPropagateAddr(*Clause.first, CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000484 MachineBasicBlock *BB = Clause.first->getParent();
Tom Stellardc5a154d2018-06-28 23:47:12 +0000485 BuildMI(BB, DL, TII->get(R600::ALU_CLAUSE)).addImm(CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000486 for (unsigned i = 0, e = Clause.second.size(); i < e; ++i) {
487 BB->splice(InsertPos, BB, Clause.second[i]);
488 }
489 CfCount += Clause.second.size();
490 }
491
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000492 void CounterPropagateAddr(MachineInstr &MI, unsigned Addr) const {
493 MI.getOperand(0).setImm(Addr + MI.getOperand(0).getImm());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000494 }
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000495 void CounterPropagateAddr(const std::set<MachineInstr *> &MIs,
496 unsigned Addr) const {
497 for (MachineInstr *MI : MIs) {
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000498 CounterPropagateAddr(*MI, Addr);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000499 }
500 }
501
502public:
Tom Stellarda2f57be2017-08-02 22:19:45 +0000503 static char ID;
504
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000505 R600ControlFlowFinalizer() : MachineFunctionPass(ID) {}
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000506
Craig Topper5656db42014-04-29 07:57:24 +0000507 bool runOnMachineFunction(MachineFunction &MF) override {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000508 ST = &MF.getSubtarget<R600Subtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000509 MaxFetchInst = ST->getTexVTXClauseSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000510 TII = ST->getInstrInfo();
511 TRI = ST->getRegisterInfo();
512
Tom Stellarda40f9712014-01-22 21:55:43 +0000513 R600MachineFunctionInfo *MFI = MF.getInfo<R600MachineFunctionInfo>();
Bill Wendling37e9adb2013-06-07 20:28:55 +0000514
Matthias Braunf1caa282017-12-15 22:22:58 +0000515 CFStack CFStack(ST, MF.getFunction().getCallingConv());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000516 for (MachineFunction::iterator MB = MF.begin(), ME = MF.end(); MB != ME;
517 ++MB) {
518 MachineBasicBlock &MBB = *MB;
519 unsigned CfCount = 0;
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000520 std::vector<std::pair<unsigned, std::set<MachineInstr *>>> LoopStack;
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000521 std::vector<MachineInstr * > IfThenElseStack;
Matthias Braunf1caa282017-12-15 22:22:58 +0000522 if (MF.getFunction().getCallingConv() == CallingConv::AMDGPU_VS) {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000523 BuildMI(MBB, MBB.begin(), MBB.findDebugLoc(MBB.begin()),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000524 getHWInstrDesc(CF_CALL_FS));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000525 CfCount++;
526 }
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000527 std::vector<ClauseFile> FetchClauses, AluClauses;
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000528 std::vector<MachineInstr *> LastAlu(1);
529 std::vector<MachineInstr *> ToPopAfter;
Matt Arsenault37fefd62016-06-10 02:18:02 +0000530
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000531 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
532 I != E;) {
Duncan P. N. Exon Smith9cfc75c2016-06-30 00:01:54 +0000533 if (TII->usesTextureCache(*I) || TII->usesVertexCache(*I)) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000534 LLVM_DEBUG(dbgs() << CfCount << ":"; I->dump(););
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000535 FetchClauses.push_back(MakeFetchClause(MBB, I));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000536 CfCount++;
Craig Topper062a2ba2014-04-25 05:30:21 +0000537 LastAlu.back() = nullptr;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000538 continue;
539 }
540
541 MachineBasicBlock::iterator MI = I;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000542 if (MI->getOpcode() != R600::ENDIF)
Craig Topper062a2ba2014-04-25 05:30:21 +0000543 LastAlu.back() = nullptr;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000544 if (MI->getOpcode() == R600::CF_ALU)
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000545 LastAlu.back() = &*MI;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000546 I++;
Tom Stellard348273d2014-01-23 16:18:02 +0000547 bool RequiresWorkAround =
548 CFStack.requiresWorkAroundForInst(MI->getOpcode());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000549 switch (MI->getOpcode()) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000550 case R600::CF_ALU_PUSH_BEFORE:
Tom Stellard348273d2014-01-23 16:18:02 +0000551 if (RequiresWorkAround) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000552 LLVM_DEBUG(dbgs()
553 << "Applying bug work-around for ALU_PUSH_BEFORE\n");
Tom Stellardc5a154d2018-06-28 23:47:12 +0000554 BuildMI(MBB, MI, MBB.findDebugLoc(MI), TII->get(R600::CF_PUSH_EG))
Vincent Lejeune4b8d9e32013-12-02 17:29:37 +0000555 .addImm(CfCount + 1)
556 .addImm(1);
Tom Stellardc5a154d2018-06-28 23:47:12 +0000557 MI->setDesc(TII->get(R600::CF_ALU));
Vincent Lejeune4b8d9e32013-12-02 17:29:37 +0000558 CfCount++;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000559 CFStack.pushBranch(R600::CF_PUSH_EG);
Tom Stellarda40f9712014-01-22 21:55:43 +0000560 } else
Tom Stellardc5a154d2018-06-28 23:47:12 +0000561 CFStack.pushBranch(R600::CF_ALU_PUSH_BEFORE);
Simon Pilgrim0f5b3502017-07-07 10:18:57 +0000562 LLVM_FALLTHROUGH;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000563 case R600::CF_ALU:
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000564 I = MI;
565 AluClauses.push_back(MakeALUClause(MBB, I));
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000566 LLVM_DEBUG(dbgs() << CfCount << ":"; MI->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000567 CfCount++;
568 break;
Tom Stellardc5a154d2018-06-28 23:47:12 +0000569 case R600::WHILELOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000570 CFStack.pushLoop();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000571 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000572 getHWInstrDesc(CF_WHILE_LOOP))
Vincent Lejeune04d9aa42013-04-10 13:29:20 +0000573 .addImm(1);
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000574 std::pair<unsigned, std::set<MachineInstr *>> Pair(CfCount,
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000575 std::set<MachineInstr *>());
576 Pair.second.insert(MIb);
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000577 LoopStack.push_back(std::move(Pair));
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000578 MI->eraseFromParent();
579 CfCount++;
580 break;
581 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000582 case R600::ENDLOOP: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000583 CFStack.popLoop();
Eugene Zelenko734bb7b2017-01-20 17:52:16 +0000584 std::pair<unsigned, std::set<MachineInstr *>> Pair =
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +0000585 std::move(LoopStack.back());
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000586 LoopStack.pop_back();
587 CounterPropagateAddr(Pair.second, CfCount);
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000588 BuildMI(MBB, MI, MBB.findDebugLoc(MI), getHWInstrDesc(CF_END_LOOP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000589 .addImm(Pair.first + 1);
590 MI->eraseFromParent();
591 CfCount++;
592 break;
593 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000594 case R600::IF_PREDICATE_SET: {
Craig Topper062a2ba2014-04-25 05:30:21 +0000595 LastAlu.push_back(nullptr);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000596 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000597 getHWInstrDesc(CF_JUMP))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000598 .addImm(0)
599 .addImm(0);
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000600 IfThenElseStack.push_back(MIb);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000601 LLVM_DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000602 MI->eraseFromParent();
603 CfCount++;
604 break;
605 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000606 case R600::ELSE: {
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000607 MachineInstr * JumpInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000608 IfThenElseStack.pop_back();
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000609 CounterPropagateAddr(*JumpInst, CfCount);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000610 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000611 getHWInstrDesc(CF_ELSE))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000612 .addImm(0)
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000613 .addImm(0);
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000614 LLVM_DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000615 IfThenElseStack.push_back(MIb);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000616 MI->eraseFromParent();
617 CfCount++;
618 break;
619 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000620 case R600::ENDIF: {
Tom Stellarda40f9712014-01-22 21:55:43 +0000621 CFStack.popBranch();
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000622 if (LastAlu.back()) {
623 ToPopAfter.push_back(LastAlu.back());
624 } else {
625 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
626 getHWInstrDesc(CF_POP))
627 .addImm(CfCount + 1)
628 .addImm(1);
629 (void)MIb;
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000630 LLVM_DEBUG(dbgs() << CfCount << ":"; MIb->dump(););
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000631 CfCount++;
632 }
Matt Arsenault37fefd62016-06-10 02:18:02 +0000633
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000634 MachineInstr *IfOrElseInst = IfThenElseStack.back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000635 IfThenElseStack.pop_back();
Duncan P. N. Exon Smith4d295112016-07-08 19:16:05 +0000636 CounterPropagateAddr(*IfOrElseInst, CfCount);
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000637 IfOrElseInst->getOperand(1).setImm(1);
638 LastAlu.pop_back();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000639 MI->eraseFromParent();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000640 break;
641 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000642 case R600::BREAK: {
Vincent Lejeune0c5ed2b2013-07-31 19:31:14 +0000643 CfCount ++;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000644 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000645 getHWInstrDesc(CF_LOOP_BREAK))
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000646 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000647 LoopStack.back().second.insert(MIb);
648 MI->eraseFromParent();
649 break;
650 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000651 case R600::CONTINUE: {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000652 MachineInstr *MIb = BuildMI(MBB, MI, MBB.findDebugLoc(MI),
Vincent Lejeune5f11dd32013-04-08 13:05:49 +0000653 getHWInstrDesc(CF_LOOP_CONTINUE))
Vincent Lejeuneb6d6c0d2013-04-03 16:24:09 +0000654 .addImm(0);
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000655 LoopStack.back().second.insert(MIb);
656 MI->eraseFromParent();
657 CfCount++;
658 break;
659 }
Tom Stellardc5a154d2018-06-28 23:47:12 +0000660 case R600::RETURN: {
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000661 DebugLoc DL = MBB.findDebugLoc(MI);
662 BuildMI(MBB, MI, DL, getHWInstrDesc(CF_END));
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000663 CfCount++;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000664 if (CfCount % 2) {
Tom Stellardc5a154d2018-06-28 23:47:12 +0000665 BuildMI(MBB, I, DL, TII->get(R600::PAD));
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000666 CfCount++;
667 }
Justin Bognerf2a0d342016-03-25 18:33:16 +0000668 MI->eraseFromParent();
Vincent Lejeune3f1d1362013-04-30 00:13:53 +0000669 for (unsigned i = 0, e = FetchClauses.size(); i < e; i++)
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000670 EmitFetchClause(I, DL, FetchClauses[i], CfCount);
Vincent Lejeune3abdbf12013-04-30 00:14:38 +0000671 for (unsigned i = 0, e = AluClauses.size(); i < e; i++)
Duncan P. N. Exon Smithdb53d992016-08-17 00:06:43 +0000672 EmitALUClause(I, DL, AluClauses[i], CfCount);
Justin Bognerf2a0d342016-03-25 18:33:16 +0000673 break;
Vincent Lejeuneb6bfe852013-04-23 17:34:00 +0000674 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000675 default:
Tom Stellard676c16d2013-08-16 01:11:51 +0000676 if (TII->isExport(MI->getOpcode())) {
Nicola Zaghend34e60c2018-05-14 12:53:11 +0000677 LLVM_DEBUG(dbgs() << CfCount << ":"; MI->dump(););
Tom Stellard676c16d2013-08-16 01:11:51 +0000678 CfCount++;
679 }
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000680 break;
681 }
682 }
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000683 for (unsigned i = 0, e = ToPopAfter.size(); i < e; ++i) {
684 MachineInstr *Alu = ToPopAfter[i];
685 BuildMI(MBB, Alu, MBB.findDebugLoc((MachineBasicBlock::iterator)Alu),
Tom Stellardc5a154d2018-06-28 23:47:12 +0000686 TII->get(R600::CF_ALU_POP_AFTER))
Vincent Lejeune8b8a7b52013-07-19 21:45:15 +0000687 .addImm(Alu->getOperand(0).getImm())
688 .addImm(Alu->getOperand(1).getImm())
689 .addImm(Alu->getOperand(2).getImm())
690 .addImm(Alu->getOperand(3).getImm())
691 .addImm(Alu->getOperand(4).getImm())
692 .addImm(Alu->getOperand(5).getImm())
693 .addImm(Alu->getOperand(6).getImm())
694 .addImm(Alu->getOperand(7).getImm())
695 .addImm(Alu->getOperand(8).getImm());
696 Alu->eraseFromParent();
697 }
Matt Arsenaultf9245b72016-07-22 17:01:25 +0000698 MFI->CFStackSize = CFStack.MaxStackSize;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000699 }
700
701 return false;
702 }
703
Mehdi Amini117296c2016-10-01 02:56:57 +0000704 StringRef getPassName() const override {
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000705 return "R600 Control Flow Finalizer Pass";
706 }
707};
708
Tom Stellarda2f57be2017-08-02 22:19:45 +0000709} // end anonymous namespace
710
711INITIALIZE_PASS_BEGIN(R600ControlFlowFinalizer, DEBUG_TYPE,
712 "R600 Control Flow Finalizer", false, false)
713INITIALIZE_PASS_END(R600ControlFlowFinalizer, DEBUG_TYPE,
714 "R600 Control Flow Finalizer", false, false)
715
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000716char R600ControlFlowFinalizer::ID = 0;
717
Tom Stellarda2f57be2017-08-02 22:19:45 +0000718char &llvm::R600ControlFlowFinalizerID = R600ControlFlowFinalizer::ID;
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000719
Francis Visoiu Mistrih8b617642017-05-18 17:21:13 +0000720FunctionPass *llvm::createR600ControlFlowFinalizer() {
721 return new R600ControlFlowFinalizer();
Vincent Lejeunebfaa63a62013-04-01 21:48:05 +0000722}