Jia Liu | b22310f | 2012-02-18 12:03:15 +0000 | [diff] [blame] | 1 | //===-- SparcInstrInfo.cpp - Sparc Instruction Information ----------------===// |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 2 | // |
Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame^] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| 4 | // See https://llvm.org/LICENSE.txt for license information. |
| 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 6 | // |
| 7 | //===----------------------------------------------------------------------===// |
| 8 | // |
| 9 | // This file contains the Sparc implementation of the TargetInstrInfo class. |
| 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | #include "SparcInstrInfo.h" |
| 14 | #include "Sparc.h" |
Evan Cheng | c5e6d2f | 2011-07-11 03:57:24 +0000 | [diff] [blame] | 15 | #include "SparcMachineFunctionInfo.h" |
| 16 | #include "SparcSubtarget.h" |
Chandler Carruth | ed0881b | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/STLExtras.h" |
| 18 | #include "llvm/ADT/SmallVector.h" |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFrameInfo.h" |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineMemOperand.h" |
Chris Lattner | 840c700 | 2009-09-15 17:46:24 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Torok Edwin | 56d0659 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 23 | #include "llvm/Support/ErrorHandling.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 24 | #include "llvm/Support/TargetRegistry.h" |
Evan Cheng | 1e210d0 | 2011-06-28 20:07:07 +0000 | [diff] [blame] | 25 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 26 | using namespace llvm; |
| 27 | |
Chandler Carruth | d174b72 | 2014-04-22 02:03:14 +0000 | [diff] [blame] | 28 | #define GET_INSTRINFO_CTOR_DTOR |
| 29 | #include "SparcGenInstrInfo.inc" |
Juergen Ributzka | d12ccbd | 2013-11-19 00:57:56 +0000 | [diff] [blame] | 30 | |
| 31 | // Pin the vtable to this file. |
| 32 | void SparcInstrInfo::anchor() {} |
| 33 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 34 | SparcInstrInfo::SparcInstrInfo(SparcSubtarget &ST) |
Eric Christopher | 8bb838a | 2015-03-12 05:55:26 +0000 | [diff] [blame] | 35 | : SparcGenInstrInfo(SP::ADJCALLSTACKDOWN, SP::ADJCALLSTACKUP), RI(), |
| 36 | Subtarget(ST) {} |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 37 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 38 | /// isLoadFromStackSlot - If the specified machine instruction is a direct |
| 39 | /// load from a stack slot, return the virtual or physical register number of |
| 40 | /// the destination along with the FrameIndex of the loaded stack slot. If |
| 41 | /// not, return 0. This predicate must return 0 if the instruction has |
| 42 | /// any side effects other than loading from the stack slot. |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 43 | unsigned SparcInstrInfo::isLoadFromStackSlot(const MachineInstr &MI, |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 44 | int &FrameIndex) const { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 45 | if (MI.getOpcode() == SP::LDri || MI.getOpcode() == SP::LDXri || |
| 46 | MI.getOpcode() == SP::LDFri || MI.getOpcode() == SP::LDDFri || |
| 47 | MI.getOpcode() == SP::LDQFri) { |
| 48 | if (MI.getOperand(1).isFI() && MI.getOperand(2).isImm() && |
| 49 | MI.getOperand(2).getImm() == 0) { |
| 50 | FrameIndex = MI.getOperand(1).getIndex(); |
| 51 | return MI.getOperand(0).getReg(); |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 52 | } |
| 53 | } |
| 54 | return 0; |
| 55 | } |
| 56 | |
| 57 | /// isStoreToStackSlot - If the specified machine instruction is a direct |
| 58 | /// store to a stack slot, return the virtual or physical register number of |
| 59 | /// the source reg along with the FrameIndex of the loaded stack slot. If |
| 60 | /// not, return 0. This predicate must return 0 if the instruction has |
| 61 | /// any side effects other than storing to the stack slot. |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 62 | unsigned SparcInstrInfo::isStoreToStackSlot(const MachineInstr &MI, |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 63 | int &FrameIndex) const { |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 64 | if (MI.getOpcode() == SP::STri || MI.getOpcode() == SP::STXri || |
| 65 | MI.getOpcode() == SP::STFri || MI.getOpcode() == SP::STDFri || |
| 66 | MI.getOpcode() == SP::STQFri) { |
| 67 | if (MI.getOperand(0).isFI() && MI.getOperand(1).isImm() && |
| 68 | MI.getOperand(1).getImm() == 0) { |
| 69 | FrameIndex = MI.getOperand(0).getIndex(); |
| 70 | return MI.getOperand(2).getReg(); |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 71 | } |
| 72 | } |
| 73 | return 0; |
| 74 | } |
Chris Lattner | b7267bd | 2006-10-24 16:39:19 +0000 | [diff] [blame] | 75 | |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 76 | static bool IsIntegerCC(unsigned CC) |
| 77 | { |
| 78 | return (CC <= SPCC::ICC_VC); |
| 79 | } |
| 80 | |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 81 | static SPCC::CondCodes GetOppositeBranchCondition(SPCC::CondCodes CC) |
| 82 | { |
| 83 | switch(CC) { |
Venkatraman Govindaraju | 2286874 | 2014-03-01 20:08:48 +0000 | [diff] [blame] | 84 | case SPCC::ICC_A: return SPCC::ICC_N; |
| 85 | case SPCC::ICC_N: return SPCC::ICC_A; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 86 | case SPCC::ICC_NE: return SPCC::ICC_E; |
| 87 | case SPCC::ICC_E: return SPCC::ICC_NE; |
| 88 | case SPCC::ICC_G: return SPCC::ICC_LE; |
| 89 | case SPCC::ICC_LE: return SPCC::ICC_G; |
| 90 | case SPCC::ICC_GE: return SPCC::ICC_L; |
| 91 | case SPCC::ICC_L: return SPCC::ICC_GE; |
| 92 | case SPCC::ICC_GU: return SPCC::ICC_LEU; |
| 93 | case SPCC::ICC_LEU: return SPCC::ICC_GU; |
| 94 | case SPCC::ICC_CC: return SPCC::ICC_CS; |
| 95 | case SPCC::ICC_CS: return SPCC::ICC_CC; |
| 96 | case SPCC::ICC_POS: return SPCC::ICC_NEG; |
| 97 | case SPCC::ICC_NEG: return SPCC::ICC_POS; |
| 98 | case SPCC::ICC_VC: return SPCC::ICC_VS; |
| 99 | case SPCC::ICC_VS: return SPCC::ICC_VC; |
| 100 | |
Venkatraman Govindaraju | 2286874 | 2014-03-01 20:08:48 +0000 | [diff] [blame] | 101 | case SPCC::FCC_A: return SPCC::FCC_N; |
| 102 | case SPCC::FCC_N: return SPCC::FCC_A; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 103 | case SPCC::FCC_U: return SPCC::FCC_O; |
| 104 | case SPCC::FCC_O: return SPCC::FCC_U; |
Venkatraman Govindaraju | 84f1523 | 2013-10-04 23:54:30 +0000 | [diff] [blame] | 105 | case SPCC::FCC_G: return SPCC::FCC_ULE; |
| 106 | case SPCC::FCC_LE: return SPCC::FCC_UG; |
| 107 | case SPCC::FCC_UG: return SPCC::FCC_LE; |
| 108 | case SPCC::FCC_ULE: return SPCC::FCC_G; |
| 109 | case SPCC::FCC_L: return SPCC::FCC_UGE; |
| 110 | case SPCC::FCC_GE: return SPCC::FCC_UL; |
| 111 | case SPCC::FCC_UL: return SPCC::FCC_GE; |
| 112 | case SPCC::FCC_UGE: return SPCC::FCC_L; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 113 | case SPCC::FCC_LG: return SPCC::FCC_UE; |
| 114 | case SPCC::FCC_UE: return SPCC::FCC_LG; |
| 115 | case SPCC::FCC_NE: return SPCC::FCC_E; |
| 116 | case SPCC::FCC_E: return SPCC::FCC_NE; |
Fangrui Song | f78650a | 2018-07-30 19:41:25 +0000 | [diff] [blame] | 117 | |
Chris Dewhurst | 52adb57 | 2016-03-09 18:20:21 +0000 | [diff] [blame] | 118 | case SPCC::CPCC_A: return SPCC::CPCC_N; |
| 119 | case SPCC::CPCC_N: return SPCC::CPCC_A; |
Justin Bogner | cd1d5aa | 2016-08-17 20:30:52 +0000 | [diff] [blame] | 120 | case SPCC::CPCC_3: LLVM_FALLTHROUGH; |
| 121 | case SPCC::CPCC_2: LLVM_FALLTHROUGH; |
| 122 | case SPCC::CPCC_23: LLVM_FALLTHROUGH; |
| 123 | case SPCC::CPCC_1: LLVM_FALLTHROUGH; |
| 124 | case SPCC::CPCC_13: LLVM_FALLTHROUGH; |
| 125 | case SPCC::CPCC_12: LLVM_FALLTHROUGH; |
| 126 | case SPCC::CPCC_123: LLVM_FALLTHROUGH; |
| 127 | case SPCC::CPCC_0: LLVM_FALLTHROUGH; |
| 128 | case SPCC::CPCC_03: LLVM_FALLTHROUGH; |
| 129 | case SPCC::CPCC_02: LLVM_FALLTHROUGH; |
| 130 | case SPCC::CPCC_023: LLVM_FALLTHROUGH; |
| 131 | case SPCC::CPCC_01: LLVM_FALLTHROUGH; |
| 132 | case SPCC::CPCC_013: LLVM_FALLTHROUGH; |
Chris Dewhurst | 52adb57 | 2016-03-09 18:20:21 +0000 | [diff] [blame] | 133 | case SPCC::CPCC_012: |
| 134 | // "Opposite" code is not meaningful, as we don't know |
| 135 | // what the CoProc condition means here. The cond-code will |
| 136 | // only be used in inline assembler, so this code should |
| 137 | // not be reached in a normal compilation pass. |
| 138 | llvm_unreachable("Meaningless inversion of co-processor cond code"); |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 139 | } |
Benjamin Kramer | 233149c | 2012-01-10 20:47:20 +0000 | [diff] [blame] | 140 | llvm_unreachable("Invalid cond code"); |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 141 | } |
| 142 | |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 143 | static bool isUncondBranchOpcode(int Opc) { return Opc == SP::BA; } |
| 144 | |
| 145 | static bool isCondBranchOpcode(int Opc) { |
| 146 | return Opc == SP::FBCOND || Opc == SP::BCOND; |
| 147 | } |
| 148 | |
| 149 | static bool isIndirectBranchOpcode(int Opc) { |
| 150 | return Opc == SP::BINDrr || Opc == SP::BINDri; |
| 151 | } |
| 152 | |
| 153 | static void parseCondBranch(MachineInstr *LastInst, MachineBasicBlock *&Target, |
| 154 | SmallVectorImpl<MachineOperand> &Cond) { |
| 155 | Cond.push_back(MachineOperand::CreateImm(LastInst->getOperand(1).getImm())); |
| 156 | Target = LastInst->getOperand(0).getMBB(); |
| 157 | } |
| 158 | |
Jacques Pienaar | 71c30a1 | 2016-07-15 14:41:04 +0000 | [diff] [blame] | 159 | bool SparcInstrInfo::analyzeBranch(MachineBasicBlock &MBB, |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 160 | MachineBasicBlock *&TBB, |
| 161 | MachineBasicBlock *&FBB, |
| 162 | SmallVectorImpl<MachineOperand> &Cond, |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 163 | bool AllowModify) const { |
| 164 | MachineBasicBlock::iterator I = MBB.getLastNonDebugInstr(); |
| 165 | if (I == MBB.end()) |
| 166 | return false; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 167 | |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 168 | if (!isUnpredicatedTerminator(*I)) |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 169 | return false; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 170 | |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 171 | // Get the last instruction in the block. |
Duncan P. N. Exon Smith | 811f2b3 | 2016-07-08 19:41:40 +0000 | [diff] [blame] | 172 | MachineInstr *LastInst = &*I; |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 173 | unsigned LastOpc = LastInst->getOpcode(); |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 174 | |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 175 | // If there is only one terminator instruction, process it. |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 176 | if (I == MBB.begin() || !isUnpredicatedTerminator(*--I)) { |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 177 | if (isUncondBranchOpcode(LastOpc)) { |
| 178 | TBB = LastInst->getOperand(0).getMBB(); |
| 179 | return false; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 180 | } |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 181 | if (isCondBranchOpcode(LastOpc)) { |
| 182 | // Block ends with fall-through condbranch. |
| 183 | parseCondBranch(LastInst, TBB, Cond); |
| 184 | return false; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 185 | } |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 186 | return true; // Can't handle indirect branch. |
| 187 | } |
| 188 | |
| 189 | // Get the instruction before it if it is a terminator. |
Duncan P. N. Exon Smith | 811f2b3 | 2016-07-08 19:41:40 +0000 | [diff] [blame] | 190 | MachineInstr *SecondLastInst = &*I; |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 191 | unsigned SecondLastOpc = SecondLastInst->getOpcode(); |
| 192 | |
| 193 | // If AllowModify is true and the block ends with two or more unconditional |
| 194 | // branches, delete all but the first unconditional branch. |
| 195 | if (AllowModify && isUncondBranchOpcode(LastOpc)) { |
| 196 | while (isUncondBranchOpcode(SecondLastOpc)) { |
| 197 | LastInst->eraseFromParent(); |
| 198 | LastInst = SecondLastInst; |
| 199 | LastOpc = LastInst->getOpcode(); |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 200 | if (I == MBB.begin() || !isUnpredicatedTerminator(*--I)) { |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 201 | // Return now the only terminator is an unconditional branch. |
| 202 | TBB = LastInst->getOperand(0).getMBB(); |
| 203 | return false; |
| 204 | } else { |
Duncan P. N. Exon Smith | 811f2b3 | 2016-07-08 19:41:40 +0000 | [diff] [blame] | 205 | SecondLastInst = &*I; |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 206 | SecondLastOpc = SecondLastInst->getOpcode(); |
| 207 | } |
| 208 | } |
| 209 | } |
| 210 | |
| 211 | // If there are three terminators, we don't know what sort of block this is. |
Duncan P. N. Exon Smith | 6307eb5 | 2016-02-23 02:46:52 +0000 | [diff] [blame] | 212 | if (SecondLastInst && I != MBB.begin() && isUnpredicatedTerminator(*--I)) |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 213 | return true; |
| 214 | |
| 215 | // If the block ends with a B and a Bcc, handle it. |
| 216 | if (isCondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) { |
| 217 | parseCondBranch(SecondLastInst, TBB, Cond); |
| 218 | FBB = LastInst->getOperand(0).getMBB(); |
| 219 | return false; |
| 220 | } |
| 221 | |
| 222 | // If the block ends with two unconditional branches, handle it. The second |
| 223 | // one is not executed. |
| 224 | if (isUncondBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) { |
| 225 | TBB = SecondLastInst->getOperand(0).getMBB(); |
| 226 | return false; |
| 227 | } |
| 228 | |
| 229 | // ...likewise if it ends with an indirect branch followed by an unconditional |
| 230 | // branch. |
| 231 | if (isIndirectBranchOpcode(SecondLastOpc) && isUncondBranchOpcode(LastOpc)) { |
| 232 | I = LastInst; |
| 233 | if (AllowModify) |
| 234 | I->eraseFromParent(); |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 235 | return true; |
| 236 | } |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 237 | |
| 238 | // Otherwise, can't handle this. |
| 239 | return true; |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 240 | } |
| 241 | |
Matt Arsenault | e8e0f5c | 2016-09-14 17:24:15 +0000 | [diff] [blame] | 242 | unsigned SparcInstrInfo::insertBranch(MachineBasicBlock &MBB, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 243 | MachineBasicBlock *TBB, |
| 244 | MachineBasicBlock *FBB, |
| 245 | ArrayRef<MachineOperand> Cond, |
Matt Arsenault | a2b036e | 2016-09-14 17:23:48 +0000 | [diff] [blame] | 246 | const DebugLoc &DL, |
| 247 | int *BytesAdded) const { |
Matt Arsenault | e8e0f5c | 2016-09-14 17:24:15 +0000 | [diff] [blame] | 248 | assert(TBB && "insertBranch must not be told to insert a fallthrough"); |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 249 | assert((Cond.size() == 1 || Cond.size() == 0) && |
| 250 | "Sparc branch conditions should have one component!"); |
Matt Arsenault | a2b036e | 2016-09-14 17:23:48 +0000 | [diff] [blame] | 251 | assert(!BytesAdded && "code size not handled"); |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 252 | |
| 253 | if (Cond.empty()) { |
| 254 | assert(!FBB && "Unconditional branch with multiple successors!"); |
| 255 | BuildMI(&MBB, DL, get(SP::BA)).addMBB(TBB); |
| 256 | return 1; |
| 257 | } |
| 258 | |
Venkatraman Govindaraju | a54533ed | 2013-06-04 18:33:25 +0000 | [diff] [blame] | 259 | // Conditional branch |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 260 | unsigned CC = Cond[0].getImm(); |
| 261 | |
| 262 | if (IsIntegerCC(CC)) |
| 263 | BuildMI(&MBB, DL, get(SP::BCOND)).addMBB(TBB).addImm(CC); |
| 264 | else |
| 265 | BuildMI(&MBB, DL, get(SP::FBCOND)).addMBB(TBB).addImm(CC); |
| 266 | if (!FBB) |
| 267 | return 1; |
| 268 | |
| 269 | BuildMI(&MBB, DL, get(SP::BA)).addMBB(FBB); |
| 270 | return 2; |
| 271 | } |
| 272 | |
Matt Arsenault | 1b9fc8e | 2016-09-14 20:43:16 +0000 | [diff] [blame] | 273 | unsigned SparcInstrInfo::removeBranch(MachineBasicBlock &MBB, |
Matt Arsenault | a2b036e | 2016-09-14 17:23:48 +0000 | [diff] [blame] | 274 | int *BytesRemoved) const { |
| 275 | assert(!BytesRemoved && "code size not handled"); |
| 276 | |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 277 | MachineBasicBlock::iterator I = MBB.end(); |
| 278 | unsigned Count = 0; |
| 279 | while (I != MBB.begin()) { |
| 280 | --I; |
| 281 | |
Shiva Chen | 801bf7e | 2018-05-09 02:42:00 +0000 | [diff] [blame] | 282 | if (I->isDebugInstr()) |
Venkatraman Govindaraju | 1b0e2cb | 2011-01-16 03:15:11 +0000 | [diff] [blame] | 283 | continue; |
| 284 | |
| 285 | if (I->getOpcode() != SP::BA |
| 286 | && I->getOpcode() != SP::BCOND |
| 287 | && I->getOpcode() != SP::FBCOND) |
| 288 | break; // Not a branch |
| 289 | |
| 290 | I->eraseFromParent(); |
| 291 | I = MBB.end(); |
| 292 | ++Count; |
| 293 | } |
| 294 | return Count; |
Rafael Espindola | ed32883 | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 295 | } |
Owen Anderson | 7a73ae9 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 296 | |
Matt Arsenault | 1b9fc8e | 2016-09-14 20:43:16 +0000 | [diff] [blame] | 297 | bool SparcInstrInfo::reverseBranchCondition( |
James Y Knight | 7699494 | 2016-01-13 04:44:14 +0000 | [diff] [blame] | 298 | SmallVectorImpl<MachineOperand> &Cond) const { |
| 299 | assert(Cond.size() == 1); |
| 300 | SPCC::CondCodes CC = static_cast<SPCC::CondCodes>(Cond[0].getImm()); |
| 301 | Cond[0].setImm(GetOppositeBranchCondition(CC)); |
| 302 | return false; |
| 303 | } |
| 304 | |
Jakob Stoklund Olesen | 976b7b6 | 2010-07-11 07:56:09 +0000 | [diff] [blame] | 305 | void SparcInstrInfo::copyPhysReg(MachineBasicBlock &MBB, |
Benjamin Kramer | bdc4956 | 2016-06-12 15:39:02 +0000 | [diff] [blame] | 306 | MachineBasicBlock::iterator I, |
| 307 | const DebugLoc &DL, unsigned DestReg, |
| 308 | unsigned SrcReg, bool KillSrc) const { |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 309 | unsigned numSubRegs = 0; |
| 310 | unsigned movOpc = 0; |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 311 | const unsigned *subRegIdx = nullptr; |
James Y Knight | 3994be8 | 2015-08-10 19:11:39 +0000 | [diff] [blame] | 312 | bool ExtraG0 = false; |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 313 | |
James Y Knight | 3994be8 | 2015-08-10 19:11:39 +0000 | [diff] [blame] | 314 | const unsigned DW_SubRegsIdx[] = { SP::sub_even, SP::sub_odd }; |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 315 | const unsigned DFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd }; |
| 316 | const unsigned QFP_DFP_SubRegsIdx[] = { SP::sub_even64, SP::sub_odd64 }; |
| 317 | const unsigned QFP_FP_SubRegsIdx[] = { SP::sub_even, SP::sub_odd, |
| 318 | SP::sub_odd64_then_sub_even, |
| 319 | SP::sub_odd64_then_sub_odd }; |
| 320 | |
Jakob Stoklund Olesen | 976b7b6 | 2010-07-11 07:56:09 +0000 | [diff] [blame] | 321 | if (SP::IntRegsRegClass.contains(DestReg, SrcReg)) |
| 322 | BuildMI(MBB, I, DL, get(SP::ORrr), DestReg).addReg(SP::G0) |
| 323 | .addReg(SrcReg, getKillRegState(KillSrc)); |
James Y Knight | 3994be8 | 2015-08-10 19:11:39 +0000 | [diff] [blame] | 324 | else if (SP::IntPairRegClass.contains(DestReg, SrcReg)) { |
| 325 | subRegIdx = DW_SubRegsIdx; |
| 326 | numSubRegs = 2; |
| 327 | movOpc = SP::ORrr; |
| 328 | ExtraG0 = true; |
| 329 | } else if (SP::FPRegsRegClass.contains(DestReg, SrcReg)) |
Jakob Stoklund Olesen | 976b7b6 | 2010-07-11 07:56:09 +0000 | [diff] [blame] | 330 | BuildMI(MBB, I, DL, get(SP::FMOVS), DestReg) |
| 331 | .addReg(SrcReg, getKillRegState(KillSrc)); |
Venkatraman Govindaraju | 7dae9ce | 2013-06-08 15:32:59 +0000 | [diff] [blame] | 332 | else if (SP::DFPRegsRegClass.contains(DestReg, SrcReg)) { |
| 333 | if (Subtarget.isV9()) { |
| 334 | BuildMI(MBB, I, DL, get(SP::FMOVD), DestReg) |
| 335 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 336 | } else { |
| 337 | // Use two FMOVS instructions. |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 338 | subRegIdx = DFP_FP_SubRegsIdx; |
| 339 | numSubRegs = 2; |
| 340 | movOpc = SP::FMOVS; |
| 341 | } |
| 342 | } else if (SP::QFPRegsRegClass.contains(DestReg, SrcReg)) { |
| 343 | if (Subtarget.isV9()) { |
| 344 | if (Subtarget.hasHardQuad()) { |
| 345 | BuildMI(MBB, I, DL, get(SP::FMOVQ), DestReg) |
| 346 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 347 | } else { |
| 348 | // Use two FMOVD instructions. |
| 349 | subRegIdx = QFP_DFP_SubRegsIdx; |
| 350 | numSubRegs = 2; |
| 351 | movOpc = SP::FMOVD; |
Venkatraman Govindaraju | 7dae9ce | 2013-06-08 15:32:59 +0000 | [diff] [blame] | 352 | } |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 353 | } else { |
| 354 | // Use four FMOVS instructions. |
| 355 | subRegIdx = QFP_FP_SubRegsIdx; |
| 356 | numSubRegs = 4; |
| 357 | movOpc = SP::FMOVS; |
Venkatraman Govindaraju | 7dae9ce | 2013-06-08 15:32:59 +0000 | [diff] [blame] | 358 | } |
James Y Knight | f238d17 | 2015-07-08 16:25:12 +0000 | [diff] [blame] | 359 | } else if (SP::ASRRegsRegClass.contains(DestReg) && |
| 360 | SP::IntRegsRegClass.contains(SrcReg)) { |
| 361 | BuildMI(MBB, I, DL, get(SP::WRASRrr), DestReg) |
| 362 | .addReg(SP::G0) |
| 363 | .addReg(SrcReg, getKillRegState(KillSrc)); |
| 364 | } else if (SP::IntRegsRegClass.contains(DestReg) && |
| 365 | SP::ASRRegsRegClass.contains(SrcReg)) { |
| 366 | BuildMI(MBB, I, DL, get(SP::RDASR), DestReg) |
| 367 | .addReg(SrcReg, getKillRegState(KillSrc)); |
Venkatraman Govindaraju | 7dae9ce | 2013-06-08 15:32:59 +0000 | [diff] [blame] | 368 | } else |
Jakob Stoklund Olesen | 976b7b6 | 2010-07-11 07:56:09 +0000 | [diff] [blame] | 369 | llvm_unreachable("Impossible reg-to-reg copy"); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 370 | |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 371 | if (numSubRegs == 0 || subRegIdx == nullptr || movOpc == 0) |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 372 | return; |
| 373 | |
| 374 | const TargetRegisterInfo *TRI = &getRegisterInfo(); |
Craig Topper | 062a2ba | 2014-04-25 05:30:21 +0000 | [diff] [blame] | 375 | MachineInstr *MovMI = nullptr; |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 376 | |
| 377 | for (unsigned i = 0; i != numSubRegs; ++i) { |
| 378 | unsigned Dst = TRI->getSubReg(DestReg, subRegIdx[i]); |
| 379 | unsigned Src = TRI->getSubReg(SrcReg, subRegIdx[i]); |
| 380 | assert(Dst && Src && "Bad sub-register"); |
| 381 | |
James Y Knight | 3994be8 | 2015-08-10 19:11:39 +0000 | [diff] [blame] | 382 | MachineInstrBuilder MIB = BuildMI(MBB, I, DL, get(movOpc), Dst); |
| 383 | if (ExtraG0) |
| 384 | MIB.addReg(SP::G0); |
| 385 | MIB.addReg(Src); |
| 386 | MovMI = MIB.getInstr(); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 387 | } |
| 388 | // Add implicit super-register defs and kills to the last MovMI. |
| 389 | MovMI->addRegisterDefined(DestReg, TRI); |
| 390 | if (KillSrc) |
| 391 | MovMI->addRegisterKilled(SrcReg, TRI); |
Owen Anderson | 7a73ae9 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 392 | } |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 393 | |
| 394 | void SparcInstrInfo:: |
| 395 | storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 396 | unsigned SrcReg, bool isKill, int FI, |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 397 | const TargetRegisterClass *RC, |
| 398 | const TargetRegisterInfo *TRI) const { |
Chris Lattner | 6f306d7 | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 399 | DebugLoc DL; |
Bill Wendling | f6d609a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 400 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 401 | |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 402 | MachineFunction *MF = MBB.getParent(); |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 403 | const MachineFrameInfo &MFI = MF->getFrameInfo(); |
Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 404 | MachineMemOperand *MMO = MF->getMachineMemOperand( |
| 405 | MachinePointerInfo::getFixedStack(*MF, FI), MachineMemOperand::MOStore, |
| 406 | MFI.getObjectSize(FI), MFI.getObjectAlignment(FI)); |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 407 | |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 408 | // On the order of operands here: think "[FrameIdx + 0] = SrcReg". |
James Y Knight | 3994be8 | 2015-08-10 19:11:39 +0000 | [diff] [blame] | 409 | if (RC == &SP::I64RegsRegClass) |
Jakob Stoklund Olesen | c7bc5fb | 2013-05-20 00:53:25 +0000 | [diff] [blame] | 410 | BuildMI(MBB, I, DL, get(SP::STXri)).addFrameIndex(FI).addImm(0) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 411 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
Jakob Stoklund Olesen | c7bc5fb | 2013-05-20 00:53:25 +0000 | [diff] [blame] | 412 | else if (RC == &SP::IntRegsRegClass) |
Bill Wendling | f6d609a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 413 | BuildMI(MBB, I, DL, get(SP::STri)).addFrameIndex(FI).addImm(0) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 414 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
James Y Knight | 3994be8 | 2015-08-10 19:11:39 +0000 | [diff] [blame] | 415 | else if (RC == &SP::IntPairRegClass) |
| 416 | BuildMI(MBB, I, DL, get(SP::STDri)).addFrameIndex(FI).addImm(0) |
| 417 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 418 | else if (RC == &SP::FPRegsRegClass) |
Bill Wendling | f6d609a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 419 | BuildMI(MBB, I, DL, get(SP::STFri)).addFrameIndex(FI).addImm(0) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 420 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 421 | else if (SP::DFPRegsRegClass.hasSubClassEq(RC)) |
Bill Wendling | f6d609a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 422 | BuildMI(MBB, I, DL, get(SP::STDFri)).addFrameIndex(FI).addImm(0) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 423 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 424 | else if (SP::QFPRegsRegClass.hasSubClassEq(RC)) |
| 425 | // Use STQFri irrespective of its legality. If STQ is not legal, it will be |
| 426 | // lowered into two STDs in eliminateFrameIndex. |
| 427 | BuildMI(MBB, I, DL, get(SP::STQFri)).addFrameIndex(FI).addImm(0) |
| 428 | .addReg(SrcReg, getKillRegState(isKill)).addMemOperand(MMO); |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 429 | else |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 430 | llvm_unreachable("Can't store this register to stack slot"); |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 431 | } |
| 432 | |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 433 | void SparcInstrInfo:: |
| 434 | loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, |
| 435 | unsigned DestReg, int FI, |
Evan Cheng | efb126a | 2010-05-06 19:06:44 +0000 | [diff] [blame] | 436 | const TargetRegisterClass *RC, |
| 437 | const TargetRegisterInfo *TRI) const { |
Chris Lattner | 6f306d7 | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 438 | DebugLoc DL; |
Bill Wendling | f6d609a | 2009-02-12 00:02:55 +0000 | [diff] [blame] | 439 | if (I != MBB.end()) DL = I->getDebugLoc(); |
| 440 | |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 441 | MachineFunction *MF = MBB.getParent(); |
Matthias Braun | 941a705 | 2016-07-28 18:40:00 +0000 | [diff] [blame] | 442 | const MachineFrameInfo &MFI = MF->getFrameInfo(); |
Alex Lorenz | e40c8a2 | 2015-08-11 23:09:45 +0000 | [diff] [blame] | 443 | MachineMemOperand *MMO = MF->getMachineMemOperand( |
| 444 | MachinePointerInfo::getFixedStack(*MF, FI), MachineMemOperand::MOLoad, |
| 445 | MFI.getObjectSize(FI), MFI.getObjectAlignment(FI)); |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 446 | |
Jakob Stoklund Olesen | c7bc5fb | 2013-05-20 00:53:25 +0000 | [diff] [blame] | 447 | if (RC == &SP::I64RegsRegClass) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 448 | BuildMI(MBB, I, DL, get(SP::LDXri), DestReg).addFrameIndex(FI).addImm(0) |
| 449 | .addMemOperand(MMO); |
Jakob Stoklund Olesen | c7bc5fb | 2013-05-20 00:53:25 +0000 | [diff] [blame] | 450 | else if (RC == &SP::IntRegsRegClass) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 451 | BuildMI(MBB, I, DL, get(SP::LDri), DestReg).addFrameIndex(FI).addImm(0) |
| 452 | .addMemOperand(MMO); |
James Y Knight | 3994be8 | 2015-08-10 19:11:39 +0000 | [diff] [blame] | 453 | else if (RC == &SP::IntPairRegClass) |
| 454 | BuildMI(MBB, I, DL, get(SP::LDDri), DestReg).addFrameIndex(FI).addImm(0) |
| 455 | .addMemOperand(MMO); |
Craig Topper | abadc66 | 2012-04-20 06:31:50 +0000 | [diff] [blame] | 456 | else if (RC == &SP::FPRegsRegClass) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 457 | BuildMI(MBB, I, DL, get(SP::LDFri), DestReg).addFrameIndex(FI).addImm(0) |
| 458 | .addMemOperand(MMO); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 459 | else if (SP::DFPRegsRegClass.hasSubClassEq(RC)) |
Venkatraman Govindaraju | 6f0b450 | 2013-06-26 12:40:16 +0000 | [diff] [blame] | 460 | BuildMI(MBB, I, DL, get(SP::LDDFri), DestReg).addFrameIndex(FI).addImm(0) |
| 461 | .addMemOperand(MMO); |
Venkatraman Govindaraju | 01cb19f | 2013-09-02 18:32:45 +0000 | [diff] [blame] | 462 | else if (SP::QFPRegsRegClass.hasSubClassEq(RC)) |
| 463 | // Use LDQFri irrespective of its legality. If LDQ is not legal, it will be |
| 464 | // lowered into two LDDs in eliminateFrameIndex. |
| 465 | BuildMI(MBB, I, DL, get(SP::LDQFri), DestReg).addFrameIndex(FI).addImm(0) |
| 466 | .addMemOperand(MMO); |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 467 | else |
Torok Edwin | fbcc663 | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 468 | llvm_unreachable("Can't load this register from stack slot"); |
Owen Anderson | eee1460 | 2008-01-01 21:11:32 +0000 | [diff] [blame] | 469 | } |
| 470 | |
Chris Lattner | 840c700 | 2009-09-15 17:46:24 +0000 | [diff] [blame] | 471 | unsigned SparcInstrInfo::getGlobalBaseReg(MachineFunction *MF) const |
| 472 | { |
| 473 | SparcMachineFunctionInfo *SparcFI = MF->getInfo<SparcMachineFunctionInfo>(); |
| 474 | unsigned GlobalBaseReg = SparcFI->getGlobalBaseReg(); |
| 475 | if (GlobalBaseReg != 0) |
| 476 | return GlobalBaseReg; |
| 477 | |
| 478 | // Insert the set of GlobalBaseReg into the first MBB of the function |
| 479 | MachineBasicBlock &FirstMBB = MF->front(); |
| 480 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
| 481 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
| 482 | |
Venkatraman Govindaraju | 50f32d9 | 2014-01-29 03:35:08 +0000 | [diff] [blame] | 483 | const TargetRegisterClass *PtrRC = |
| 484 | Subtarget.is64Bit() ? &SP::I64RegsRegClass : &SP::IntRegsRegClass; |
| 485 | GlobalBaseReg = RegInfo.createVirtualRegister(PtrRC); |
Chris Lattner | 840c700 | 2009-09-15 17:46:24 +0000 | [diff] [blame] | 486 | |
Chris Lattner | 6f306d7 | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 487 | DebugLoc dl; |
Chris Lattner | 840c700 | 2009-09-15 17:46:24 +0000 | [diff] [blame] | 488 | |
| 489 | BuildMI(FirstMBB, MBBI, dl, get(SP::GETPCX), GlobalBaseReg); |
| 490 | SparcFI->setGlobalBaseReg(GlobalBaseReg); |
| 491 | return GlobalBaseReg; |
| 492 | } |
Marcin Koscielnicki | 33571e2 | 2016-04-26 10:37:14 +0000 | [diff] [blame] | 493 | |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 494 | bool SparcInstrInfo::expandPostRAPseudo(MachineInstr &MI) const { |
| 495 | switch (MI.getOpcode()) { |
Marcin Koscielnicki | 33571e2 | 2016-04-26 10:37:14 +0000 | [diff] [blame] | 496 | case TargetOpcode::LOAD_STACK_GUARD: { |
Marcin Koscielnicki | 834381f | 2016-04-26 10:43:47 +0000 | [diff] [blame] | 497 | assert(Subtarget.isTargetLinux() && |
Marcin Koscielnicki | 33571e2 | 2016-04-26 10:37:14 +0000 | [diff] [blame] | 498 | "Only Linux target is expected to contain LOAD_STACK_GUARD"); |
| 499 | // offsetof(tcbhead_t, stack_guard) from sysdeps/sparc/nptl/tls.h in glibc. |
| 500 | const int64_t Offset = Subtarget.is64Bit() ? 0x28 : 0x14; |
Duncan P. N. Exon Smith | 9cfc75c | 2016-06-30 00:01:54 +0000 | [diff] [blame] | 501 | MI.setDesc(get(Subtarget.is64Bit() ? SP::LDXri : SP::LDri)); |
| 502 | MachineInstrBuilder(*MI.getParent()->getParent(), MI) |
| 503 | .addReg(SP::G7) |
| 504 | .addImm(Offset); |
Marcin Koscielnicki | 33571e2 | 2016-04-26 10:37:14 +0000 | [diff] [blame] | 505 | return true; |
| 506 | } |
| 507 | } |
| 508 | return false; |
| 509 | } |