blob: c3165c2e9be59a025032cdb71ca2c27f53d44751 [file] [log] [blame]
Dan Gohman10e730a2015-06-29 23:51:55 +00001// WebAssemblyInstrSIMD.td - WebAssembly SIMD codegen support -*- tablegen -*-//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
JF Bastien5ca0bac2015-07-10 18:23:10 +00009///
10/// \file
Adrian Prantl5f8f34e42018-05-01 15:54:18 +000011/// WebAssembly SIMD operand code-gen constructs.
JF Bastien5ca0bac2015-07-10 18:23:10 +000012///
Dan Gohman10e730a2015-06-29 23:51:55 +000013//===----------------------------------------------------------------------===//
14
Heejin Ahnd9a6de32018-10-09 22:23:39 +000015// Instructions requiring HasSIMD128 and the simd128 prefix byte
16multiclass SIMD_I<dag oops_r, dag iops_r, dag oops_s, dag iops_s,
17 list<dag> pattern_r, string asmstr_r = "",
18 string asmstr_s = "", bits<32> simdop = -1> {
19 defm "" : I<oops_r, iops_r, oops_s, iops_s, pattern_r, asmstr_r, asmstr_s,
20 !or(0xfd00, !and(0xff, simdop))>,
21 Requires<[HasSIMD128]>;
22}
23
Thomas Lively0ff82ac2018-10-13 07:09:10 +000024defm "" : ARGUMENT<V128, v16i8>;
25defm "" : ARGUMENT<V128, v8i16>;
26defm "" : ARGUMENT<V128, v4i32>;
27defm "" : ARGUMENT<V128, v2i64>;
28defm "" : ARGUMENT<V128, v4f32>;
29defm "" : ARGUMENT<V128, v2f64>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +000030
31// Constrained immediate argument types
Thomas Lively22442922018-08-21 21:03:18 +000032foreach SIZE = [8, 16] in
Thomas Livelyffde98d2018-10-13 16:58:03 +000033def ImmI#SIZE : ImmLeaf<i32,
34 "return ((uint64_t)Imm & ((1UL << "#SIZE#") - 1)) == (uint64_t)Imm;"
35>;
Heejin Ahna0fd9c32018-08-14 18:53:27 +000036foreach SIZE = [2, 4, 8, 16, 32] in
37def LaneIdx#SIZE : ImmLeaf<i32, "return 0 <= Imm && Imm < "#SIZE#";">;
Derek Schuff51ed1312018-08-07 21:24:01 +000038
Heejin Ahnd9a6de32018-10-09 22:23:39 +000039//===----------------------------------------------------------------------===//
40// Constructing SIMD values
41//===----------------------------------------------------------------------===//
Thomas Lively9075cd62018-10-03 00:19:39 +000042
Heejin Ahnd9a6de32018-10-09 22:23:39 +000043// Constant: v128.const
Thomas Lively22442922018-08-21 21:03:18 +000044multiclass ConstVec<ValueType vec_t, dag ops, dag pat, string args> {
Thomas Lively65825cd2018-09-13 02:50:57 +000045 let isMoveImm = 1, isReMaterializable = 1 in
Thomas Lively22442922018-08-21 21:03:18 +000046 defm CONST_V128_#vec_t : SIMD_I<(outs V128:$dst), ops, (outs), ops,
47 [(set V128:$dst, (vec_t pat))],
48 "v128.const\t$dst, "#args,
Thomas Lively299d2142018-11-09 01:45:56 +000049 "v128.const\t"#args, 2>;
Thomas Lively22442922018-08-21 21:03:18 +000050}
Thomas Lively123c3bb2018-08-23 00:43:47 +000051
Thomas Lively22442922018-08-21 21:03:18 +000052defm "" : ConstVec<v16i8,
53 (ins vec_i8imm_op:$i0, vec_i8imm_op:$i1,
54 vec_i8imm_op:$i2, vec_i8imm_op:$i3,
55 vec_i8imm_op:$i4, vec_i8imm_op:$i5,
56 vec_i8imm_op:$i6, vec_i8imm_op:$i7,
57 vec_i8imm_op:$i8, vec_i8imm_op:$i9,
58 vec_i8imm_op:$iA, vec_i8imm_op:$iB,
59 vec_i8imm_op:$iC, vec_i8imm_op:$iD,
60 vec_i8imm_op:$iE, vec_i8imm_op:$iF),
61 (build_vector ImmI8:$i0, ImmI8:$i1, ImmI8:$i2, ImmI8:$i3,
62 ImmI8:$i4, ImmI8:$i5, ImmI8:$i6, ImmI8:$i7,
63 ImmI8:$i8, ImmI8:$i9, ImmI8:$iA, ImmI8:$iB,
64 ImmI8:$iC, ImmI8:$iD, ImmI8:$iE, ImmI8:$iF),
65 !strconcat("$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7, ",
66 "$i8, $i9, $iA, $iB, $iC, $iD, $iE, $iF")>;
67defm "" : ConstVec<v8i16,
68 (ins vec_i16imm_op:$i0, vec_i16imm_op:$i1,
69 vec_i16imm_op:$i2, vec_i16imm_op:$i3,
70 vec_i16imm_op:$i4, vec_i16imm_op:$i5,
71 vec_i16imm_op:$i6, vec_i16imm_op:$i7),
72 (build_vector
73 ImmI16:$i0, ImmI16:$i1, ImmI16:$i2, ImmI16:$i3,
74 ImmI16:$i4, ImmI16:$i5, ImmI16:$i6, ImmI16:$i7),
75 "$i0, $i1, $i2, $i3, $i4, $i5, $i6, $i7">;
76defm "" : ConstVec<v4i32,
77 (ins vec_i32imm_op:$i0, vec_i32imm_op:$i1,
78 vec_i32imm_op:$i2, vec_i32imm_op:$i3),
79 (build_vector (i32 imm:$i0), (i32 imm:$i1),
80 (i32 imm:$i2), (i32 imm:$i3)),
81 "$i0, $i1, $i2, $i3">;
82defm "" : ConstVec<v2i64,
Heejin Ahnd9a6de32018-10-09 22:23:39 +000083 (ins vec_i64imm_op:$i0, vec_i64imm_op:$i1),
84 (build_vector (i64 imm:$i0), (i64 imm:$i1)),
85 "$i0, $i1">;
Thomas Lively22442922018-08-21 21:03:18 +000086defm "" : ConstVec<v4f32,
87 (ins f32imm_op:$i0, f32imm_op:$i1,
88 f32imm_op:$i2, f32imm_op:$i3),
89 (build_vector (f32 fpimm:$i0), (f32 fpimm:$i1),
90 (f32 fpimm:$i2), (f32 fpimm:$i3)),
91 "$i0, $i1, $i2, $i3">;
92defm "" : ConstVec<v2f64,
93 (ins f64imm_op:$i0, f64imm_op:$i1),
94 (build_vector (f64 fpimm:$i0), (f64 fpimm:$i1)),
95 "$i0, $i1">;
Thomas Livelyc1742572018-08-23 00:48:37 +000096
Heejin Ahnd9a6de32018-10-09 22:23:39 +000097// Create vector with identical lanes: splat
98def splat2 : PatFrag<(ops node:$x), (build_vector node:$x, node:$x)>;
99def splat4 : PatFrag<(ops node:$x), (build_vector
100 node:$x, node:$x, node:$x, node:$x)>;
101def splat8 : PatFrag<(ops node:$x), (build_vector
102 node:$x, node:$x, node:$x, node:$x,
103 node:$x, node:$x, node:$x, node:$x)>;
104def splat16 : PatFrag<(ops node:$x), (build_vector
105 node:$x, node:$x, node:$x, node:$x,
106 node:$x, node:$x, node:$x, node:$x,
107 node:$x, node:$x, node:$x, node:$x,
108 node:$x, node:$x, node:$x, node:$x)>;
109
110multiclass Splat<ValueType vec_t, string vec, WebAssemblyRegClass reg_t,
111 PatFrag splat_pat, bits<32> simdop> {
112 // Prefer splats over v128.const for const splats (65 is lowest that works)
113 let AddedComplexity = 65 in
114 defm SPLAT_#vec_t : SIMD_I<(outs V128:$dst), (ins reg_t:$x), (outs), (ins),
115 [(set (vec_t V128:$dst), (splat_pat reg_t:$x))],
116 vec#".splat\t$dst, $x", vec#".splat", simdop>;
117}
118
Thomas Lively299d2142018-11-09 01:45:56 +0000119defm "" : Splat<v16i8, "i8x16", I32, splat16, 4>;
120defm "" : Splat<v8i16, "i16x8", I32, splat8, 8>;
121defm "" : Splat<v4i32, "i32x4", I32, splat4, 12>;
122defm "" : Splat<v2i64, "i64x2", I64, splat2, 15>;
123defm "" : Splat<v4f32, "f32x4", F32, splat4, 18>;
124defm "" : Splat<v2f64, "f64x2", F64, splat2, 21>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000125
126//===----------------------------------------------------------------------===//
127// Accessing lanes
128//===----------------------------------------------------------------------===//
129
130// Extract lane as a scalar: extract_lane / extract_lane_s / extract_lane_u
131multiclass ExtractLane<ValueType vec_t, string vec, ImmLeaf imm_t,
132 WebAssemblyRegClass reg_t, bits<32> simdop,
133 string suffix = "", SDNode extract = vector_extract> {
134 defm EXTRACT_LANE_#vec_t#suffix :
135 SIMD_I<(outs reg_t:$dst), (ins V128:$vec, vec_i8imm_op:$idx),
136 (outs), (ins vec_i8imm_op:$idx),
137 [(set reg_t:$dst, (extract (vec_t V128:$vec), (i32 imm_t:$idx)))],
138 vec#".extract_lane"#suffix#"\t$dst, $vec, $idx",
139 vec#".extract_lane"#suffix#"\t$idx", simdop>;
140}
141
142multiclass ExtractPat<ValueType lane_t, int mask> {
143 def _s : PatFrag<(ops node:$vec, node:$idx),
144 (i32 (sext_inreg
145 (i32 (vector_extract
146 node:$vec,
147 node:$idx
148 )),
149 lane_t
150 ))>;
151 def _u : PatFrag<(ops node:$vec, node:$idx),
152 (i32 (and
153 (i32 (vector_extract
154 node:$vec,
155 node:$idx
156 )),
157 (i32 mask)
158 ))>;
159}
160
161defm extract_i8x16 : ExtractPat<i8, 0xff>;
162defm extract_i16x8 : ExtractPat<i16, 0xffff>;
163
164multiclass ExtractLaneExtended<string sign, bits<32> baseInst> {
165 defm "" : ExtractLane<v16i8, "i8x16", LaneIdx16, I32, baseInst, sign,
166 !cast<PatFrag>("extract_i8x16"#sign)>;
Thomas Lively299d2142018-11-09 01:45:56 +0000167 defm "" : ExtractLane<v8i16, "i16x8", LaneIdx8, I32, !add(baseInst, 4), sign,
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000168 !cast<PatFrag>("extract_i16x8"#sign)>;
Thomas Livelyd183d8c2018-08-30 21:36:48 +0000169}
170
Thomas Lively299d2142018-11-09 01:45:56 +0000171defm "" : ExtractLaneExtended<"_s", 5>;
172defm "" : ExtractLaneExtended<"_u", 6>;
Thomas Lively5222cb62018-08-15 18:15:18 +0000173defm "" : ExtractLane<v4i32, "i32x4", LaneIdx4, I32, 13>;
Thomas Lively299d2142018-11-09 01:45:56 +0000174defm "" : ExtractLane<v2i64, "i64x2", LaneIdx2, I64, 16>;
175defm "" : ExtractLane<v4f32, "f32x4", LaneIdx4, F32, 19>;
176defm "" : ExtractLane<v2f64, "f64x2", LaneIdx2, F64, 22>;
Thomas Livelyc1742572018-08-23 00:48:37 +0000177
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000178// Follow convention of making implicit expansions unsigned
179def : Pat<(i32 (vector_extract (v16i8 V128:$vec), (i32 LaneIdx16:$idx))),
180 (EXTRACT_LANE_v16i8_u V128:$vec, (i32 LaneIdx16:$idx))>;
181def : Pat<(i32 (vector_extract (v8i16 V128:$vec), (i32 LaneIdx8:$idx))),
182 (EXTRACT_LANE_v8i16_u V128:$vec, (i32 LaneIdx8:$idx))>;
183
Thomas Lively11a332d02018-10-19 19:08:06 +0000184// Lower undef lane indices to zero
185def : Pat<(and (i32 (vector_extract (v16i8 V128:$vec), undef)), (i32 0xff)),
186 (EXTRACT_LANE_v16i8_u V128:$vec, 0)>;
187def : Pat<(and (i32 (vector_extract (v8i16 V128:$vec), undef)), (i32 0xffff)),
188 (EXTRACT_LANE_v8i16_u V128:$vec, 0)>;
189def : Pat<(i32 (vector_extract (v16i8 V128:$vec), undef)),
190 (EXTRACT_LANE_v16i8_u V128:$vec, 0)>;
191def : Pat<(i32 (vector_extract (v8i16 V128:$vec), undef)),
192 (EXTRACT_LANE_v8i16_u V128:$vec, 0)>;
193def : Pat<(sext_inreg (i32 (vector_extract (v16i8 V128:$vec), undef)), i8),
194 (EXTRACT_LANE_v16i8_s V128:$vec, 0)>;
195def : Pat<(sext_inreg (i32 (vector_extract (v8i16 V128:$vec), undef)), i16),
196 (EXTRACT_LANE_v8i16_s V128:$vec, 0)>;
197def : Pat<(vector_extract (v4i32 V128:$vec), undef),
198 (EXTRACT_LANE_v4i32 V128:$vec, 0)>;
199def : Pat<(vector_extract (v2i64 V128:$vec), undef),
200 (EXTRACT_LANE_v2i64 V128:$vec, 0)>;
201def : Pat<(vector_extract (v4f32 V128:$vec), undef),
202 (EXTRACT_LANE_v4f32 V128:$vec, 0)>;
203def : Pat<(vector_extract (v2f64 V128:$vec), undef),
204 (EXTRACT_LANE_v2f64 V128:$vec, 0)>;
205
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000206// Replace lane value: replace_lane
207multiclass ReplaceLane<ValueType vec_t, string vec, ImmLeaf imm_t,
208 WebAssemblyRegClass reg_t, ValueType lane_t,
209 bits<32> simdop> {
210 defm REPLACE_LANE_#vec_t :
211 SIMD_I<(outs V128:$dst), (ins V128:$vec, vec_i8imm_op:$idx, reg_t:$x),
212 (outs), (ins vec_i8imm_op:$idx),
213 [(set V128:$dst, (vector_insert
214 (vec_t V128:$vec), (lane_t reg_t:$x), (i32 imm_t:$idx)))],
215 vec#".replace_lane\t$dst, $vec, $idx, $x",
216 vec#".replace_lane\t$idx", simdop>;
217}
218
Thomas Lively299d2142018-11-09 01:45:56 +0000219defm "" : ReplaceLane<v16i8, "i8x16", LaneIdx16, I32, i32, 7>;
220defm "" : ReplaceLane<v8i16, "i16x8", LaneIdx8, I32, i32, 11>;
221defm "" : ReplaceLane<v4i32, "i32x4", LaneIdx4, I32, i32, 14>;
222defm "" : ReplaceLane<v2i64, "i64x2", LaneIdx2, I64, i64, 17>;
223defm "" : ReplaceLane<v4f32, "f32x4", LaneIdx4, F32, f32, 20>;
224defm "" : ReplaceLane<v2f64, "f64x2", LaneIdx2, F64, f64, 23>;
Thomas Livelyc1742572018-08-23 00:48:37 +0000225
Thomas Lively11a332d02018-10-19 19:08:06 +0000226// Lower undef lane indices to zero
227def : Pat<(vector_insert (v16i8 V128:$vec), I32:$x, undef),
228 (REPLACE_LANE_v16i8 V128:$vec, 0, I32:$x)>;
229def : Pat<(vector_insert (v8i16 V128:$vec), I32:$x, undef),
230 (REPLACE_LANE_v8i16 V128:$vec, 0, I32:$x)>;
231def : Pat<(vector_insert (v4i32 V128:$vec), I32:$x, undef),
232 (REPLACE_LANE_v4i32 V128:$vec, 0, I32:$x)>;
233def : Pat<(vector_insert (v2i64 V128:$vec), I64:$x, undef),
234 (REPLACE_LANE_v2i64 V128:$vec, 0, I64:$x)>;
235def : Pat<(vector_insert (v4f32 V128:$vec), F32:$x, undef),
236 (REPLACE_LANE_v4f32 V128:$vec, 0, F32:$x)>;
237def : Pat<(vector_insert (v2f64 V128:$vec), F64:$x, undef),
238 (REPLACE_LANE_v2f64 V128:$vec, 0, F64:$x)>;
239
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000240// Arbitrary other BUILD_VECTOR patterns
Thomas Lively2ee686d2018-08-22 23:06:27 +0000241def : Pat<(v16i8 (build_vector
242 (i32 I32:$x0), (i32 I32:$x1), (i32 I32:$x2), (i32 I32:$x3),
243 (i32 I32:$x4), (i32 I32:$x5), (i32 I32:$x6), (i32 I32:$x7),
244 (i32 I32:$x8), (i32 I32:$x9), (i32 I32:$x10), (i32 I32:$x11),
245 (i32 I32:$x12), (i32 I32:$x13), (i32 I32:$x14), (i32 I32:$x15)
246 )),
247 (v16i8 (REPLACE_LANE_v16i8
248 (v16i8 (REPLACE_LANE_v16i8
249 (v16i8 (REPLACE_LANE_v16i8
250 (v16i8 (REPLACE_LANE_v16i8
251 (v16i8 (REPLACE_LANE_v16i8
252 (v16i8 (REPLACE_LANE_v16i8
253 (v16i8 (REPLACE_LANE_v16i8
254 (v16i8 (REPLACE_LANE_v16i8
255 (v16i8 (REPLACE_LANE_v16i8
256 (v16i8 (REPLACE_LANE_v16i8
257 (v16i8 (REPLACE_LANE_v16i8
258 (v16i8 (REPLACE_LANE_v16i8
259 (v16i8 (REPLACE_LANE_v16i8
260 (v16i8 (REPLACE_LANE_v16i8
261 (v16i8 (REPLACE_LANE_v16i8
262 (v16i8 (SPLAT_v16i8 (i32 I32:$x0))),
263 1, I32:$x1
264 )),
265 2, I32:$x2
266 )),
267 3, I32:$x3
268 )),
269 4, I32:$x4
270 )),
271 5, I32:$x5
272 )),
273 6, I32:$x6
274 )),
275 7, I32:$x7
276 )),
277 8, I32:$x8
278 )),
279 9, I32:$x9
280 )),
281 10, I32:$x10
282 )),
283 11, I32:$x11
284 )),
285 12, I32:$x12
286 )),
287 13, I32:$x13
288 )),
289 14, I32:$x14
290 )),
291 15, I32:$x15
292 ))>;
293def : Pat<(v8i16 (build_vector
294 (i32 I32:$x0), (i32 I32:$x1), (i32 I32:$x2), (i32 I32:$x3),
295 (i32 I32:$x4), (i32 I32:$x5), (i32 I32:$x6), (i32 I32:$x7)
296 )),
297 (v8i16 (REPLACE_LANE_v8i16
298 (v8i16 (REPLACE_LANE_v8i16
299 (v8i16 (REPLACE_LANE_v8i16
300 (v8i16 (REPLACE_LANE_v8i16
301 (v8i16 (REPLACE_LANE_v8i16
302 (v8i16 (REPLACE_LANE_v8i16
303 (v8i16 (REPLACE_LANE_v8i16
304 (v8i16 (SPLAT_v8i16 (i32 I32:$x0))),
305 1, I32:$x1
306 )),
307 2, I32:$x2
308 )),
309 3, I32:$x3
310 )),
311 4, I32:$x4
312 )),
313 5, I32:$x5
314 )),
315 6, I32:$x6
316 )),
317 7, I32:$x7
318 ))>;
319def : Pat<(v4i32 (build_vector
320 (i32 I32:$x0), (i32 I32:$x1), (i32 I32:$x2), (i32 I32:$x3)
321 )),
322 (v4i32 (REPLACE_LANE_v4i32
323 (v4i32 (REPLACE_LANE_v4i32
324 (v4i32 (REPLACE_LANE_v4i32
325 (v4i32 (SPLAT_v4i32 (i32 I32:$x0))),
326 1, I32:$x1
327 )),
328 2, I32:$x2
329 )),
330 3, I32:$x3
331 ))>;
332def : Pat<(v2i64 (build_vector (i64 I64:$x0), (i64 I64:$x1))),
333 (v2i64 (REPLACE_LANE_v2i64
334 (v2i64 (SPLAT_v2i64 (i64 I64:$x0))), 1, I64:$x1))>;
335def : Pat<(v4f32 (build_vector
336 (f32 F32:$x0), (f32 F32:$x1), (f32 F32:$x2), (f32 F32:$x3)
337 )),
338 (v4f32 (REPLACE_LANE_v4f32
339 (v4f32 (REPLACE_LANE_v4f32
340 (v4f32 (REPLACE_LANE_v4f32
341 (v4f32 (SPLAT_v4f32 (f32 F32:$x0))),
342 1, F32:$x1
343 )),
344 2, F32:$x2
345 )),
346 3, F32:$x3
347 ))>;
348def : Pat<(v2f64 (build_vector (f64 F64:$x0), (f64 F64:$x1))),
349 (v2f64 (REPLACE_LANE_v2f64
350 (v2f64 (SPLAT_v2f64 (f64 F64:$x0))), 1, F64:$x1))>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000351
352// Shuffle lanes: shuffle
Thomas Livelyed951342018-10-24 23:27:40 +0000353defm SHUFFLE :
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000354 SIMD_I<(outs V128:$dst),
355 (ins V128:$x, V128:$y,
356 vec_i8imm_op:$m0, vec_i8imm_op:$m1,
357 vec_i8imm_op:$m2, vec_i8imm_op:$m3,
358 vec_i8imm_op:$m4, vec_i8imm_op:$m5,
359 vec_i8imm_op:$m6, vec_i8imm_op:$m7,
360 vec_i8imm_op:$m8, vec_i8imm_op:$m9,
361 vec_i8imm_op:$mA, vec_i8imm_op:$mB,
362 vec_i8imm_op:$mC, vec_i8imm_op:$mD,
363 vec_i8imm_op:$mE, vec_i8imm_op:$mF),
364 (outs),
365 (ins
366 vec_i8imm_op:$m0, vec_i8imm_op:$m1,
367 vec_i8imm_op:$m2, vec_i8imm_op:$m3,
368 vec_i8imm_op:$m4, vec_i8imm_op:$m5,
369 vec_i8imm_op:$m6, vec_i8imm_op:$m7,
370 vec_i8imm_op:$m8, vec_i8imm_op:$m9,
371 vec_i8imm_op:$mA, vec_i8imm_op:$mB,
372 vec_i8imm_op:$mC, vec_i8imm_op:$mD,
373 vec_i8imm_op:$mE, vec_i8imm_op:$mF),
374 [],
375 "v8x16.shuffle\t$dst, $x, $y, "#
376 "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "#
377 "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF",
378 "v8x16.shuffle\t"#
379 "$m0, $m1, $m2, $m3, $m4, $m5, $m6, $m7, "#
380 "$m8, $m9, $mA, $mB, $mC, $mD, $mE, $mF",
Thomas Lively299d2142018-11-09 01:45:56 +0000381 3>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000382
383// Shuffles after custom lowering
384def wasm_shuffle_t : SDTypeProfile<1, 18, []>;
385def wasm_shuffle : SDNode<"WebAssemblyISD::SHUFFLE", wasm_shuffle_t>;
386foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
Thomas Livelyed951342018-10-24 23:27:40 +0000387def : Pat<(vec_t (wasm_shuffle (vec_t V128:$x), (vec_t V128:$y),
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000388 (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1),
389 (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3),
390 (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5),
391 (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7),
392 (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9),
393 (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB),
394 (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD),
395 (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF))),
Thomas Livelyed951342018-10-24 23:27:40 +0000396 (vec_t (SHUFFLE (vec_t V128:$x), (vec_t V128:$y),
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000397 (i32 LaneIdx32:$m0), (i32 LaneIdx32:$m1),
398 (i32 LaneIdx32:$m2), (i32 LaneIdx32:$m3),
399 (i32 LaneIdx32:$m4), (i32 LaneIdx32:$m5),
400 (i32 LaneIdx32:$m6), (i32 LaneIdx32:$m7),
401 (i32 LaneIdx32:$m8), (i32 LaneIdx32:$m9),
402 (i32 LaneIdx32:$mA), (i32 LaneIdx32:$mB),
403 (i32 LaneIdx32:$mC), (i32 LaneIdx32:$mD),
404 (i32 LaneIdx32:$mE), (i32 LaneIdx32:$mF)))>;
405}
406
407//===----------------------------------------------------------------------===//
408// Integer arithmetic
409//===----------------------------------------------------------------------===//
410
411multiclass SIMDBinary<ValueType vec_t, string vec, SDNode node, string name,
412 bits<32> simdop> {
413 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs),
414 (outs), (ins),
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000415 [(set (vec_t V128:$dst),
416 (node (vec_t V128:$lhs), (vec_t V128:$rhs))
417 )],
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000418 vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name,
419 simdop>;
420}
421
Thomas Lively299d2142018-11-09 01:45:56 +0000422multiclass SIMDBinaryIntSmall<SDNode node, string name, bits<32> baseInst> {
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000423 defm "" : SIMDBinary<v16i8, "i8x16", node, name, baseInst>;
Thomas Lively299d2142018-11-09 01:45:56 +0000424 defm "" : SIMDBinary<v8i16, "i16x8", node, name, !add(baseInst, 17)>;
425}
426
427multiclass SIMDBinaryIntNoI64x2<SDNode node, string name, bits<32> baseInst> {
428 defm "" : SIMDBinaryIntSmall<node, name, baseInst>;
429 defm "" : SIMDBinary<v4i32, "i32x4", node, name, !add(baseInst, 34)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000430}
431
432multiclass SIMDBinaryInt<SDNode node, string name, bits<32> baseInst> {
433 defm "" : SIMDBinaryIntNoI64x2<node, name, baseInst>;
Thomas Lively299d2142018-11-09 01:45:56 +0000434 defm "" : SIMDBinary<v2i64, "i64x2", node, name, !add(baseInst, 51)>;
435}
436
437multiclass SIMDUnary<ValueType vec_t, string vec, SDNode node, string name,
438 bits<32> simdop> {
439 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
440 [(set (vec_t V128:$dst),
441 (vec_t (node (vec_t V128:$vec)))
442 )],
443 vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>;
444}
445
446multiclass SIMDUnaryInt<SDNode node, string name, bits<32> baseInst> {
447 defm "" : SIMDUnary<v16i8, "i8x16", node, name, baseInst>;
448 defm "" : SIMDUnary<v8i16, "i16x8", node, name, !add(baseInst, 17)>;
449 defm "" : SIMDUnary<v4i32, "i32x4", node, name, !add(baseInst, 34)>;
450 defm "" : SIMDUnary<v2i64, "i64x2", node, name, !add(baseInst, 51)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000451}
452
Thomas Lively108e98e2018-10-10 01:09:09 +0000453// Integer vector negation
454def ivneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
455
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000456// Integer addition: add
457let isCommutable = 1 in
Thomas Lively299d2142018-11-09 01:45:56 +0000458defm ADD : SIMDBinaryInt<add, "add", 87>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000459
460// Integer subtraction: sub
Thomas Lively299d2142018-11-09 01:45:56 +0000461defm SUB : SIMDBinaryInt<sub, "sub", 90>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000462
463// Integer multiplication: mul
Thomas Lively299d2142018-11-09 01:45:56 +0000464defm MUL : SIMDBinaryIntNoI64x2<mul, "mul", 93>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000465
466// Integer negation: neg
Thomas Lively299d2142018-11-09 01:45:56 +0000467defm NEG : SIMDUnaryInt<ivneg, "neg", 81>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000468
469//===----------------------------------------------------------------------===//
470// Saturating integer arithmetic
471//===----------------------------------------------------------------------===//
472
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000473// Saturating integer addition: add_saturate_s / add_saturate_u
474let isCommutable = 1 in {
Thomas Lively299d2142018-11-09 01:45:56 +0000475defm ADD_SAT_S : SIMDBinaryIntSmall<saddsat, "add_saturate_s", 88>;
476defm ADD_SAT_U : SIMDBinaryIntSmall<uaddsat, "add_saturate_u", 89>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000477} // isCommutable = 1
478
479// Saturating integer subtraction: sub_saturate_s / sub_saturate_u
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000480defm SUB_SAT_S :
Thomas Lively299d2142018-11-09 01:45:56 +0000481 SIMDBinaryIntSmall<int_wasm_sub_saturate_signed, "sub_saturate_s", 91>;
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000482defm SUB_SAT_U :
Thomas Lively299d2142018-11-09 01:45:56 +0000483 SIMDBinaryIntSmall<int_wasm_sub_saturate_unsigned, "sub_saturate_u", 92>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000484
485//===----------------------------------------------------------------------===//
486// Bit shifts
487//===----------------------------------------------------------------------===//
488
489multiclass SIMDShift<ValueType vec_t, string vec, SDNode node, dag shift_vec,
490 string name, bits<32> simdop> {
491 defm _#vec_t : SIMD_I<(outs V128:$dst), (ins V128:$vec, I32:$x),
492 (outs), (ins),
493 [(set (vec_t V128:$dst),
494 (node V128:$vec, (vec_t shift_vec)))],
495 vec#"."#name#"\t$dst, $vec, $x", vec#"."#name, simdop>;
496}
497
Thomas Lively299d2142018-11-09 01:45:56 +0000498multiclass SIMDShiftInt<SDNode node, string name, bits<32> baseInst> {
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000499 defm "" : SIMDShift<v16i8, "i8x16", node, (splat16 I32:$x), name, baseInst>;
500 defm "" : SIMDShift<v8i16, "i16x8", node, (splat8 I32:$x), name,
Thomas Lively299d2142018-11-09 01:45:56 +0000501 !add(baseInst, 17)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000502 defm "" : SIMDShift<v4i32, "i32x4", node, (splat4 I32:$x), name,
Thomas Lively299d2142018-11-09 01:45:56 +0000503 !add(baseInst, 34)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000504 defm "" : SIMDShift<v2i64, "i64x2", node, (splat2 (i64 (zext I32:$x))),
Thomas Lively299d2142018-11-09 01:45:56 +0000505 name, !add(baseInst, 51)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000506}
507
508// Left shift by scalar: shl
Thomas Lively299d2142018-11-09 01:45:56 +0000509defm SHL : SIMDShiftInt<shl, "shl", 84>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000510
511// Right shift by scalar: shr_s / shr_u
Thomas Lively299d2142018-11-09 01:45:56 +0000512defm SHR_S : SIMDShiftInt<sra, "shr_s", 85>;
513defm SHR_U : SIMDShiftInt<srl, "shr_u", 86>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000514
515// Truncate i64 shift operands to i32s
516foreach shifts = [[shl, SHL_v2i64], [sra, SHR_S_v2i64], [srl, SHR_U_v2i64]] in
517def : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), (v2i64 (splat2 I64:$x)))),
518 (v2i64 (shifts[1] (v2i64 V128:$vec), (I32_WRAP_I64 I64:$x)))>;
519
Thomas Lively55735d52018-10-20 01:31:18 +0000520// 2xi64 shifts with constant shift amounts are custom lowered to avoid wrapping
521def wasm_shift_t : SDTypeProfile<1, 2,
522 [SDTCisVec<0>, SDTCisSameAs<0, 1>, SDTCisVT<2, i32>]
523>;
524def wasm_shl : SDNode<"WebAssemblyISD::VEC_SHL", wasm_shift_t>;
525def wasm_shr_s : SDNode<"WebAssemblyISD::VEC_SHR_S", wasm_shift_t>;
526def wasm_shr_u : SDNode<"WebAssemblyISD::VEC_SHR_U", wasm_shift_t>;
527foreach shifts = [[wasm_shl, SHL_v2i64],
528 [wasm_shr_s, SHR_S_v2i64],
529 [wasm_shr_u, SHR_U_v2i64]] in
530def : Pat<(v2i64 (shifts[0] (v2i64 V128:$vec), I32:$x)),
531 (v2i64 (shifts[1] (v2i64 V128:$vec), I32:$x))>;
532
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000533//===----------------------------------------------------------------------===//
534// Bitwise operations
535//===----------------------------------------------------------------------===//
536
537multiclass SIMDBitwise<SDNode node, string name, bits<32> simdop> {
538 defm "" : SIMDBinary<v16i8, "v128", node, name, simdop>;
539 defm "" : SIMDBinary<v8i16, "v128", node, name, simdop>;
540 defm "" : SIMDBinary<v4i32, "v128", node, name, simdop>;
541 defm "" : SIMDBinary<v2i64, "v128", node, name, simdop>;
542}
543
544// Bitwise logic: v128.and / v128.or / v128.xor
545let isCommutable = 1 in {
Thomas Lively299d2142018-11-09 01:45:56 +0000546defm AND : SIMDBitwise<and, "and", 76>;
547defm OR : SIMDBitwise<or, "or", 77>;
548defm XOR : SIMDBitwise<xor, "xor", 78>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000549} // isCommutable = 1
550
551// Bitwise logic: v128.not
Thomas Lively299d2142018-11-09 01:45:56 +0000552foreach vec_t = [v16i8, v8i16, v4i32, v2i64] in
553 defm NOT : SIMDUnary<vec_t, "v128", vnot, "not", 79>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000554
555// Bitwise select: v128.bitselect
Thomas Lively299d2142018-11-09 01:45:56 +0000556foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000557 defm BITSELECT_#vec_t :
558 SIMD_I<(outs V128:$dst), (ins V128:$v1, V128:$v2, V128:$c), (outs), (ins),
559 [(set (vec_t V128:$dst),
Thomas Lively7fa7e6a2018-10-11 00:49:24 +0000560 (vec_t (int_wasm_bitselect
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000561 (vec_t V128:$c), (vec_t V128:$v1), (vec_t V128:$v2)
562 ))
563 )],
Thomas Lively299d2142018-11-09 01:45:56 +0000564 "v128.bitselect\t$dst, $v1, $v2, $c", "v128.bitselect", 80>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000565
566// Bitselect is equivalent to (c & v1) | (~c & v2)
567foreach vec_t = [v16i8, v8i16, v4i32, v2i64] in
568 def : Pat<(vec_t (or (and (vec_t V128:$c), (vec_t V128:$v1)),
569 (and (vnot V128:$c), (vec_t V128:$v2)))),
570 (!cast<Instruction>("BITSELECT_"#vec_t)
571 V128:$v1, V128:$v2, V128:$c)>;
572
573//===----------------------------------------------------------------------===//
574// Boolean horizontal reductions
575//===----------------------------------------------------------------------===//
576
577multiclass SIMDReduceVec<ValueType vec_t, string vec, string name, SDNode op,
578 bits<32> simdop> {
579 defm _#vec_t : SIMD_I<(outs I32:$dst), (ins V128:$vec), (outs), (ins),
580 [(set I32:$dst, (i32 (op (vec_t V128:$vec))))],
581 vec#"."#name#"\t$dst, $vec", vec#"."#name, simdop>;
582}
583
584multiclass SIMDReduce<string name, SDNode op, bits<32> baseInst> {
585 defm "" : SIMDReduceVec<v16i8, "i8x16", name, op, baseInst>;
Thomas Lively299d2142018-11-09 01:45:56 +0000586 defm "" : SIMDReduceVec<v8i16, "i16x8", name, op, !add(baseInst, 17)>;
587 defm "" : SIMDReduceVec<v4i32, "i32x4", name, op, !add(baseInst, 34)>;
588 defm "" : SIMDReduceVec<v2i64, "i64x2", name, op, !add(baseInst, 51)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000589}
590
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000591// Any lane true: any_true
Thomas Lively299d2142018-11-09 01:45:56 +0000592defm ANYTRUE : SIMDReduce<"any_true", int_wasm_anytrue, 82>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000593
594// All lanes true: all_true
Thomas Lively299d2142018-11-09 01:45:56 +0000595defm ALLTRUE : SIMDReduce<"all_true", int_wasm_alltrue, 83>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000596
597//===----------------------------------------------------------------------===//
598// Comparisons
599//===----------------------------------------------------------------------===//
600
601multiclass SIMDCondition<ValueType vec_t, ValueType out_t, string vec,
602 string name, CondCode cond, bits<32> simdop> {
603 defm _#vec_t :
604 SIMD_I<(outs V128:$dst), (ins V128:$lhs, V128:$rhs), (outs), (ins),
605 [(set (out_t V128:$dst),
Thomas Lively5ea17d42018-10-20 01:35:23 +0000606 (setcc (vec_t V128:$lhs), (vec_t V128:$rhs), cond)
607 )],
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000608 vec#"."#name#"\t$dst, $lhs, $rhs", vec#"."#name, simdop>;
609}
610
Thomas Lively299d2142018-11-09 01:45:56 +0000611multiclass SIMDConditionInt<string name, CondCode cond, bits<32> baseInst> {
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000612 defm "" : SIMDCondition<v16i8, v16i8, "i8x16", name, cond, baseInst>;
613 defm "" : SIMDCondition<v8i16, v8i16, "i16x8", name, cond,
Thomas Lively299d2142018-11-09 01:45:56 +0000614 !add(baseInst, 10)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000615 defm "" : SIMDCondition<v4i32, v4i32, "i32x4", name, cond,
Thomas Lively299d2142018-11-09 01:45:56 +0000616 !add(baseInst, 20)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000617}
618
619multiclass SIMDConditionFP<string name, CondCode cond, bits<32> baseInst> {
620 defm "" : SIMDCondition<v4f32, v4i32, "f32x4", name, cond, baseInst>;
621 defm "" : SIMDCondition<v2f64, v2i64, "f64x2", name, cond,
Thomas Lively299d2142018-11-09 01:45:56 +0000622 !add(baseInst, 6)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000623}
624
625// Equality: eq
626let isCommutable = 1 in {
Thomas Lively299d2142018-11-09 01:45:56 +0000627defm EQ : SIMDConditionInt<"eq", SETEQ, 24>;
628defm EQ : SIMDConditionFP<"eq", SETOEQ, 64>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000629} // isCommutable = 1
630
631// Non-equality: ne
632let isCommutable = 1 in {
Thomas Lively299d2142018-11-09 01:45:56 +0000633defm NE : SIMDConditionInt<"ne", SETNE, 25>;
634defm NE : SIMDConditionFP<"ne", SETUNE, 65>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000635} // isCommutable = 1
636
637// Less than: lt_s / lt_u / lt
Thomas Lively299d2142018-11-09 01:45:56 +0000638defm LT_S : SIMDConditionInt<"lt_s", SETLT, 26>;
639defm LT_U : SIMDConditionInt<"lt_u", SETULT, 27>;
640defm LT : SIMDConditionFP<"lt", SETOLT, 66>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000641
642// Less than or equal: le_s / le_u / le
Thomas Lively299d2142018-11-09 01:45:56 +0000643defm LE_S : SIMDConditionInt<"le_s", SETLE, 30>;
644defm LE_U : SIMDConditionInt<"le_u", SETULE, 31>;
645defm LE : SIMDConditionFP<"le", SETOLE, 68>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000646
647// Greater than: gt_s / gt_u / gt
Thomas Lively299d2142018-11-09 01:45:56 +0000648defm GT_S : SIMDConditionInt<"gt_s", SETGT, 28>;
649defm GT_U : SIMDConditionInt<"gt_u", SETUGT, 29>;
650defm GT : SIMDConditionFP<"gt", SETOGT, 67>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000651
652// Greater than or equal: ge_s / ge_u / ge
Thomas Lively299d2142018-11-09 01:45:56 +0000653defm GE_S : SIMDConditionInt<"ge_s", SETGE, 32>;
654defm GE_U : SIMDConditionInt<"ge_u", SETUGE, 33>;
655defm GE : SIMDConditionFP<"ge", SETOGE, 69>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000656
657// Lower float comparisons that don't care about NaN to standard WebAssembly
658// float comparisons. These instructions are generated in the target-independent
659// expansion of unordered comparisons and ordered ne.
660def : Pat<(v4i32 (seteq (v4f32 V128:$lhs), (v4f32 V128:$rhs))),
661 (v4i32 (EQ_v4f32 (v4f32 V128:$lhs), (v4f32 V128:$rhs)))>;
662def : Pat<(v4i32 (setne (v4f32 V128:$lhs), (v4f32 V128:$rhs))),
663 (v4i32 (NE_v4f32 (v4f32 V128:$lhs), (v4f32 V128:$rhs)))>;
664def : Pat<(v2i64 (seteq (v2f64 V128:$lhs), (v2f64 V128:$rhs))),
665 (v2i64 (EQ_v2f64 (v2f64 V128:$lhs), (v2f64 V128:$rhs)))>;
666def : Pat<(v2i64 (setne (v2f64 V128:$lhs), (v2f64 V128:$rhs))),
667 (v2i64 (NE_v2f64 (v2f64 V128:$lhs), (v2f64 V128:$rhs)))>;
668
669//===----------------------------------------------------------------------===//
670// Load and store
671//===----------------------------------------------------------------------===//
672
673// Load: v128.load
674multiclass SIMDLoad<ValueType vec_t> {
675 let mayLoad = 1 in
676 defm LOAD_#vec_t :
677 SIMD_I<(outs V128:$dst), (ins P2Align:$align, offset32_op:$off, I32:$addr),
678 (outs), (ins P2Align:$align, offset32_op:$off), [],
679 "v128.load\t$dst, ${off}(${addr})$align",
Thomas Lively299d2142018-11-09 01:45:56 +0000680 "v128.load\t$off$align", 0>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000681}
682
683foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
684defm "" : SIMDLoad<vec_t>;
685
686// Def load and store patterns from WebAssemblyInstrMemory.td for vector types
687def : LoadPatNoOffset<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
688def : LoadPatImmOff<vec_t, load, regPlusImm, !cast<NI>("LOAD_"#vec_t)>;
689def : LoadPatImmOff<vec_t, load, or_is_add, !cast<NI>("LOAD_"#vec_t)>;
690def : LoadPatGlobalAddr<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
691def : LoadPatExternalSym<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
692def : LoadPatOffsetOnly<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
693def : LoadPatGlobalAddrOffOnly<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
694def : LoadPatExternSymOffOnly<vec_t, load, !cast<NI>("LOAD_"#vec_t)>;
695}
696
697// Store: v128.store
698multiclass SIMDStore<ValueType vec_t> {
699 let mayStore = 1 in
700 defm STORE_#vec_t :
701 SIMD_I<(outs), (ins P2Align:$align, offset32_op:$off, I32:$addr, V128:$vec),
702 (outs), (ins P2Align:$align, offset32_op:$off), [],
703 "v128.store\t${off}(${addr})$align, $vec",
Thomas Lively299d2142018-11-09 01:45:56 +0000704 "v128.store\t$off$align", 1>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000705}
706
707foreach vec_t = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in {
708defm "" : SIMDStore<vec_t>;
709
710// Def load and store patterns from WebAssemblyInstrMemory.td for vector types
711def : StorePatNoOffset<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
712def : StorePatImmOff<vec_t, store, regPlusImm, !cast<NI>("STORE_"#vec_t)>;
713def : StorePatImmOff<vec_t, store, or_is_add, !cast<NI>("STORE_"#vec_t)>;
714def : StorePatGlobalAddr<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
715def : StorePatExternalSym<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
716def : StorePatOffsetOnly<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
717def : StorePatGlobalAddrOffOnly<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
718def : StorePatExternSymOffOnly<vec_t, store, !cast<NI>("STORE_"#vec_t)>;
719}
720
721//===----------------------------------------------------------------------===//
722// Floating-point sign bit operations
723//===----------------------------------------------------------------------===//
724
Thomas Lively299d2142018-11-09 01:45:56 +0000725multiclass SIMDUnaryFP<SDNode node, string name, bits<32> baseInst> {
726 defm "" : SIMDUnary<v4f32, "f32x4", node, name, baseInst>;
727 defm "" : SIMDUnary<v2f64, "f64x2", node, name, !add(baseInst, 11)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000728}
729
Thomas Lively299d2142018-11-09 01:45:56 +0000730// Negation: neg
731defm NEG : SIMDUnaryFP<fneg, "neg", 150>;
732
733// Absolute value: abs
734defm ABS : SIMDUnaryFP<fabs, "abs", 149>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000735
736//===----------------------------------------------------------------------===//
737// Floating-point min and max
738//===----------------------------------------------------------------------===//
739
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000740multiclass SIMDBinaryFP<SDNode node, string name, bits<32> baseInst> {
741 defm "" : SIMDBinary<v4f32, "f32x4", node, name, baseInst>;
Thomas Lively299d2142018-11-09 01:45:56 +0000742 defm "" : SIMDBinary<v2f64, "f64x2", node, name, !add(baseInst, 11)>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000743}
744
Thomas Lively3afc3462018-10-13 07:26:10 +0000745// NaN-propagating minimum: min
Thomas Lively299d2142018-11-09 01:45:56 +0000746defm MIN : SIMDBinaryFP<fminimum, "min", 158>;
Thomas Lively3afc3462018-10-13 07:26:10 +0000747
748// NaN-propagating maximum: max
Thomas Lively299d2142018-11-09 01:45:56 +0000749defm MAX : SIMDBinaryFP<fmaximum, "max", 159>;
Thomas Lively3afc3462018-10-13 07:26:10 +0000750
751//===----------------------------------------------------------------------===//
752// Floating-point arithmetic
753//===----------------------------------------------------------------------===//
754
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000755// Addition: add
756let isCommutable = 1 in
Thomas Lively299d2142018-11-09 01:45:56 +0000757defm ADD : SIMDBinaryFP<fadd, "add", 154>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000758
759// Subtraction: sub
Thomas Lively299d2142018-11-09 01:45:56 +0000760defm SUB : SIMDBinaryFP<fsub, "sub", 155>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000761
762// Division: div
Thomas Lively299d2142018-11-09 01:45:56 +0000763defm DIV : SIMDBinaryFP<fdiv, "div", 157>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000764
765// Multiplication: mul
766let isCommutable = 1 in
Thomas Lively299d2142018-11-09 01:45:56 +0000767defm MUL : SIMDBinaryFP<fmul, "mul", 156>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000768
769// Square root: sqrt
Thomas Lively299d2142018-11-09 01:45:56 +0000770defm SQRT : SIMDUnaryFP<fsqrt, "sqrt", 151>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000771
772//===----------------------------------------------------------------------===//
773// Conversions
774//===----------------------------------------------------------------------===//
775
776multiclass SIMDConvert<ValueType vec_t, ValueType arg_t, SDNode op,
777 string name, bits<32> simdop> {
778 defm op#_#vec_t#_#arg_t :
779 SIMD_I<(outs V128:$dst), (ins V128:$vec), (outs), (ins),
780 [(set (vec_t V128:$dst), (vec_t (op (arg_t V128:$vec))))],
781 name#"\t$dst, $vec", name, simdop>;
782}
783
Heejin Ahn5d900952018-10-10 01:04:02 +0000784// Integer to floating point: convert_s / convert_u
Thomas Lively299d2142018-11-09 01:45:56 +0000785defm "" : SIMDConvert<v4f32, v4i32, sint_to_fp, "f32x4.convert_s/i32x4", 175>;
786defm "" : SIMDConvert<v4f32, v4i32, uint_to_fp, "f32x4.convert_u/i32x4", 176>;
787defm "" : SIMDConvert<v2f64, v2i64, sint_to_fp, "f64x2.convert_s/i64x2", 177>;
788defm "" : SIMDConvert<v2f64, v2i64, uint_to_fp, "f64x2.convert_u/i64x2", 178>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000789
Heejin Ahn5d900952018-10-10 01:04:02 +0000790// Floating point to integer with saturation: trunc_sat_s / trunc_sat_u
Thomas Lively299d2142018-11-09 01:45:56 +0000791defm "" : SIMDConvert<v4i32, v4f32, fp_to_sint, "i32x4.trunc_sat_s/f32x4", 171>;
792defm "" : SIMDConvert<v4i32, v4f32, fp_to_uint, "i32x4.trunc_sat_u/f32x4", 172>;
793defm "" : SIMDConvert<v2i64, v2f64, fp_to_sint, "i64x2.trunc_sat_s/f64x2", 173>;
794defm "" : SIMDConvert<v2i64, v2f64, fp_to_uint, "i64x2.trunc_sat_u/f64x2", 174>;
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000795
Thomas Lively2ebacb12018-10-11 00:01:25 +0000796// Lower llvm.wasm.trunc.saturate.* to saturating instructions
797def : Pat<(v4i32 (int_wasm_trunc_saturate_signed (v4f32 V128:$src))),
798 (fp_to_sint_v4i32_v4f32 (v4f32 V128:$src))>;
799def : Pat<(v4i32 (int_wasm_trunc_saturate_unsigned (v4f32 V128:$src))),
800 (fp_to_uint_v4i32_v4f32 (v4f32 V128:$src))>;
801def : Pat<(v2i64 (int_wasm_trunc_saturate_signed (v2f64 V128:$src))),
802 (fp_to_sint_v2i64_v2f64 (v2f64 V128:$src))>;
803def : Pat<(v2i64 (int_wasm_trunc_saturate_unsigned (v2f64 V128:$src))),
804 (fp_to_uint_v2i64_v2f64 (v2f64 V128:$src))>;
805
Heejin Ahnd9a6de32018-10-09 22:23:39 +0000806// Bitcasts are nops
807// Matching bitcast t1 to t1 causes strange errors, so avoid repeating types
808foreach t1 = [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64] in
809foreach t2 = !foldl(
810 []<ValueType>, [v16i8, v8i16, v4i32, v2i64, v4f32, v2f64],
811 acc, cur, !if(!eq(!cast<string>(t1), !cast<string>(cur)),
812 acc, !listconcat(acc, [cur])
813 )
814) in
815def : Pat<(t1 (bitconvert (t2 V128:$v))), (t1 V128:$v)>;