blob: c52c5544fc7e26e787c5fd4e271e58b2aec255b7 [file] [log] [blame]
Tim Northover3b0846e2014-05-24 12:50:23 +00001//===-- AArch64TargetMachine.cpp - Define TargetMachine for AArch64 -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "AArch64.h"
14#include "AArch64TargetMachine.h"
Aditya Nandakumara2719322014-11-13 09:26:31 +000015#include "AArch64TargetObjectFile.h"
Chandler Carruth93dcdc42015-01-31 11:17:59 +000016#include "AArch64TargetTransformInfo.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000017#include "llvm/CodeGen/Passes.h"
Arnaud A. de Grandmaisonc75dbbb2014-09-10 14:06:10 +000018#include "llvm/CodeGen/RegAllocRegistry.h"
Eric Christopher3faf2f12014-10-06 06:45:36 +000019#include "llvm/IR/Function.h"
Chandler Carruth30d69c22015-02-13 10:01:29 +000020#include "llvm/IR/LegacyPassManager.h"
Tim Northover3b0846e2014-05-24 12:50:23 +000021#include "llvm/Support/CommandLine.h"
22#include "llvm/Support/TargetRegistry.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/Transforms/Scalar.h"
25using namespace llvm;
26
27static cl::opt<bool>
28EnableCCMP("aarch64-ccmp", cl::desc("Enable the CCMP formation pass"),
29 cl::init(true), cl::Hidden);
30
Gerolf Hoflehner97c383b2014-08-07 21:40:58 +000031static cl::opt<bool> EnableMCR("aarch64-mcr",
32 cl::desc("Enable the machine combiner pass"),
33 cl::init(true), cl::Hidden);
34
Tim Northover3b0846e2014-05-24 12:50:23 +000035static cl::opt<bool>
36EnableStPairSuppress("aarch64-stp-suppress", cl::desc("Suppress STP for AArch64"),
37 cl::init(true), cl::Hidden);
38
39static cl::opt<bool>
40EnableAdvSIMDScalar("aarch64-simd-scalar", cl::desc("Enable use of AdvSIMD scalar"
41 " integer instructions"), cl::init(false), cl::Hidden);
42
43static cl::opt<bool>
44EnablePromoteConstant("aarch64-promote-const", cl::desc("Enable the promote "
45 "constant pass"), cl::init(true), cl::Hidden);
46
47static cl::opt<bool>
48EnableCollectLOH("aarch64-collect-loh", cl::desc("Enable the pass that emits the"
49 " linker optimization hints (LOH)"), cl::init(true),
50 cl::Hidden);
51
52static cl::opt<bool>
53EnableDeadRegisterElimination("aarch64-dead-def-elimination", cl::Hidden,
54 cl::desc("Enable the pass that removes dead"
55 " definitons and replaces stores to"
56 " them with stores to the zero"
57 " register"),
58 cl::init(true));
59
60static cl::opt<bool>
61EnableLoadStoreOpt("aarch64-load-store-opt", cl::desc("Enable the load/store pair"
62 " optimization pass"), cl::init(true), cl::Hidden);
63
Tim Northoverb4ddc082014-05-30 10:09:59 +000064static cl::opt<bool>
65EnableAtomicTidy("aarch64-atomic-cfg-tidy", cl::Hidden,
66 cl::desc("Run SimplifyCFG after expanding atomic operations"
67 " to make use of cmpxchg flow-based information"),
68 cl::init(true));
69
James Molloy99917942014-08-06 13:31:32 +000070static cl::opt<bool>
71EnableEarlyIfConversion("aarch64-enable-early-ifcvt", cl::Hidden,
72 cl::desc("Run early if-conversion"),
73 cl::init(true));
74
Jiangning Liu1a486da2014-09-05 02:55:24 +000075static cl::opt<bool>
76EnableCondOpt("aarch64-condopt",
77 cl::desc("Enable the condition optimizer pass"),
78 cl::init(true), cl::Hidden);
79
Arnaud A. de Grandmaisonc75dbbb2014-09-10 14:06:10 +000080static cl::opt<bool>
Bradley Smithf2a801d2014-10-13 10:12:35 +000081EnableA53Fix835769("aarch64-fix-cortex-a53-835769", cl::Hidden,
82 cl::desc("Work around Cortex-A53 erratum 835769"),
83 cl::init(false));
84
Hao Liufd46bea2014-11-19 06:39:53 +000085static cl::opt<bool>
86EnableGEPOpt("aarch64-gep-opt", cl::Hidden,
87 cl::desc("Enable optimizations on complex GEPs"),
James Molloycd2334e2015-04-22 09:11:38 +000088 cl::init(false));
Hao Liufd46bea2014-11-19 06:39:53 +000089
Ahmed Bougachab96444e2015-04-11 00:06:36 +000090// FIXME: Unify control over GlobalMerge.
91static cl::opt<cl::boolOrDefault>
92EnableGlobalMerge("aarch64-global-merge", cl::Hidden,
93 cl::desc("Enable the global merge pass"));
94
Tim Northover3b0846e2014-05-24 12:50:23 +000095extern "C" void LLVMInitializeAArch64Target() {
96 // Register the target.
97 RegisterTargetMachine<AArch64leTargetMachine> X(TheAArch64leTarget);
98 RegisterTargetMachine<AArch64beTargetMachine> Y(TheAArch64beTarget);
Tim Northover35910d72014-07-23 12:58:11 +000099 RegisterTargetMachine<AArch64leTargetMachine> Z(TheARM64Target);
Tim Northover3b0846e2014-05-24 12:50:23 +0000100}
101
Aditya Nandakumara2719322014-11-13 09:26:31 +0000102//===----------------------------------------------------------------------===//
103// AArch64 Lowering public interface.
104//===----------------------------------------------------------------------===//
105static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
106 if (TT.isOSBinFormatMachO())
107 return make_unique<AArch64_MachoTargetObjectFile>();
108
109 return make_unique<AArch64_ELFTargetObjectFile>();
110}
111
Mehdi Amini93e1ea12015-03-12 00:07:24 +0000112// Helper function to build a DataLayout string
Daniel Sandersed64d622015-06-11 15:34:59 +0000113static std::string computeDataLayout(const Triple &TT, bool LittleEndian) {
114 if (TT.isOSBinFormatMachO())
Mehdi Amini93e1ea12015-03-12 00:07:24 +0000115 return "e-m:o-i64:64-i128:128-n32:64-S128";
116 if (LittleEndian)
117 return "e-m:e-i64:64-i128:128-n32:64-S128";
118 return "E-m:e-i64:64-i128:128-n32:64-S128";
119}
120
Tim Northover3b0846e2014-05-24 12:50:23 +0000121/// TargetMachine ctor - Create an AArch64 architecture model.
122///
Daniel Sanders3e5de882015-06-11 19:41:26 +0000123AArch64TargetMachine::AArch64TargetMachine(const Target &T, const Triple &TT,
Tim Northover3b0846e2014-05-24 12:50:23 +0000124 StringRef CPU, StringRef FS,
125 const TargetOptions &Options,
126 Reloc::Model RM, CodeModel::Model CM,
127 CodeGenOpt::Level OL,
128 bool LittleEndian)
Mehdi Amini93e1ea12015-03-12 00:07:24 +0000129 // This nested ternary is horrible, but DL needs to be properly
Eric Christopher63ea0402015-03-12 18:23:01 +0000130 // initialized before TLInfo is constructed.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000131 : LLVMTargetMachine(T, computeDataLayout(TT, LittleEndian), TT, CPU, FS,
132 Options, RM, CM, OL),
133 TLOF(createTLOF(getTargetTriple())),
Mehdi Amini93e1ea12015-03-12 00:07:24 +0000134 isLittle(LittleEndian) {
Tim Northover3b0846e2014-05-24 12:50:23 +0000135 initAsmInfo();
136}
137
Reid Kleckner357600e2014-11-20 23:37:18 +0000138AArch64TargetMachine::~AArch64TargetMachine() {}
139
Eric Christopher3faf2f12014-10-06 06:45:36 +0000140const AArch64Subtarget *
141AArch64TargetMachine::getSubtargetImpl(const Function &F) const {
Duncan P. N. Exon Smith003bb7d2015-02-14 02:09:06 +0000142 Attribute CPUAttr = F.getFnAttribute("target-cpu");
143 Attribute FSAttr = F.getFnAttribute("target-features");
Eric Christopher3faf2f12014-10-06 06:45:36 +0000144
145 std::string CPU = !CPUAttr.hasAttribute(Attribute::None)
146 ? CPUAttr.getValueAsString().str()
147 : TargetCPU;
148 std::string FS = !FSAttr.hasAttribute(Attribute::None)
149 ? FSAttr.getValueAsString().str()
150 : TargetFS;
151
152 auto &I = SubtargetMap[CPU + FS];
153 if (!I) {
154 // This needs to be done before we create a new subtarget since any
155 // creation will depend on the TM and the code generation flags on the
156 // function that reside in TargetOptions.
157 resetTargetOptions(F);
Daniel Sandersc81f4502015-06-16 15:44:21 +0000158 I = llvm::make_unique<AArch64Subtarget>(TargetTriple, CPU, FS, *this,
159 isLittle);
Eric Christopher3faf2f12014-10-06 06:45:36 +0000160 }
161 return I.get();
162}
163
Tim Northover3b0846e2014-05-24 12:50:23 +0000164void AArch64leTargetMachine::anchor() { }
165
Daniel Sanders3e5de882015-06-11 19:41:26 +0000166AArch64leTargetMachine::AArch64leTargetMachine(
167 const Target &T, const Triple &TT, StringRef CPU, StringRef FS,
168 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
169 CodeGenOpt::Level OL)
170 : AArch64TargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {}
Tim Northover3b0846e2014-05-24 12:50:23 +0000171
172void AArch64beTargetMachine::anchor() { }
173
Daniel Sanders3e5de882015-06-11 19:41:26 +0000174AArch64beTargetMachine::AArch64beTargetMachine(
175 const Target &T, const Triple &TT, StringRef CPU, StringRef FS,
176 const TargetOptions &Options, Reloc::Model RM, CodeModel::Model CM,
177 CodeGenOpt::Level OL)
178 : AArch64TargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {}
Tim Northover3b0846e2014-05-24 12:50:23 +0000179
180namespace {
181/// AArch64 Code Generator Pass Configuration Options.
182class AArch64PassConfig : public TargetPassConfig {
183public:
184 AArch64PassConfig(AArch64TargetMachine *TM, PassManagerBase &PM)
Chad Rosier486e0872014-09-12 17:40:39 +0000185 : TargetPassConfig(TM, PM) {
Chad Rosier347ed4e2014-09-12 22:17:28 +0000186 if (TM->getOptLevel() != CodeGenOpt::None)
187 substitutePass(&PostRASchedulerID, &PostMachineSchedulerID);
Chad Rosier486e0872014-09-12 17:40:39 +0000188 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000189
190 AArch64TargetMachine &getAArch64TargetMachine() const {
191 return getTM<AArch64TargetMachine>();
192 }
193
Tim Northoverb4ddc082014-05-30 10:09:59 +0000194 void addIRPasses() override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000195 bool addPreISel() override;
196 bool addInstSelector() override;
197 bool addILPOpts() override;
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000198 void addPreRegAlloc() override;
199 void addPostRegAlloc() override;
200 void addPreSched2() override;
201 void addPreEmitPass() override;
Tim Northover3b0846e2014-05-24 12:50:23 +0000202};
203} // namespace
204
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000205TargetIRAnalysis AArch64TargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000206 return TargetIRAnalysis([this](const Function &F) {
Chandler Carruth8b04c0d2015-02-01 13:20:00 +0000207 return TargetTransformInfo(AArch64TTIImpl(this, F));
208 });
Tim Northover3b0846e2014-05-24 12:50:23 +0000209}
210
211TargetPassConfig *AArch64TargetMachine::createPassConfig(PassManagerBase &PM) {
212 return new AArch64PassConfig(this, PM);
213}
214
Tim Northoverb4ddc082014-05-30 10:09:59 +0000215void AArch64PassConfig::addIRPasses() {
216 // Always expand atomic operations, we don't deal with atomicrmw or cmpxchg
217 // ourselves.
Robin Morisset59c23cd2014-08-21 21:50:01 +0000218 addPass(createAtomicExpandPass(TM));
Tim Northoverb4ddc082014-05-30 10:09:59 +0000219
220 // Cmpxchg instructions are often used with a subsequent comparison to
221 // determine whether it succeeded. We can exploit existing control-flow in
222 // ldrex/strex loops to simplify this, but it needs tidying up.
223 if (TM->getOptLevel() != CodeGenOpt::None && EnableAtomicTidy)
224 addPass(createCFGSimplificationPass());
225
226 TargetPassConfig::addIRPasses();
Hao Liufd46bea2014-11-19 06:39:53 +0000227
Hao Liu7ec8ee32015-06-26 02:32:07 +0000228 // Match interleaved memory accesses to ldN/stN intrinsics.
229 if (TM->getOptLevel() != CodeGenOpt::None)
230 addPass(createInterleavedAccessPass(TM));
231
Hao Liufd46bea2014-11-19 06:39:53 +0000232 if (TM->getOptLevel() == CodeGenOpt::Aggressive && EnableGEPOpt) {
233 // Call SeparateConstOffsetFromGEP pass to extract constants within indices
234 // and lower a GEP with multiple indices to either arithmetic operations or
235 // multiple GEPs with single index.
236 addPass(createSeparateConstOffsetFromGEPPass(TM, true));
237 // Call EarlyCSE pass to find and remove subexpressions in the lowered
238 // result.
239 addPass(createEarlyCSEPass());
240 // Do loop invariant code motion in case part of the lowered result is
241 // invariant.
242 addPass(createLICMPass());
243 }
Tim Northoverb4ddc082014-05-30 10:09:59 +0000244}
245
Tim Northover3b0846e2014-05-24 12:50:23 +0000246// Pass Pipeline Configuration
247bool AArch64PassConfig::addPreISel() {
248 // Run promote constant before global merge, so that the promoted constants
249 // get a chance to be merged
250 if (TM->getOptLevel() != CodeGenOpt::None && EnablePromoteConstant)
251 addPass(createAArch64PromoteConstantPass());
Eric Christophered47b222015-02-23 19:28:45 +0000252 // FIXME: On AArch64, this depends on the type.
253 // Basically, the addressable offsets are up to 4095 * Ty.getSizeInBytes().
254 // and the offset has to be a multiple of the related size in bytes.
Ahmed Bougacha82076412015-06-04 20:39:23 +0000255 if ((TM->getOptLevel() != CodeGenOpt::None &&
Ahmed Bougachab96444e2015-04-11 00:06:36 +0000256 EnableGlobalMerge == cl::BOU_UNSET) ||
Ahmed Bougacha82076412015-06-04 20:39:23 +0000257 EnableGlobalMerge == cl::BOU_TRUE) {
258 bool OnlyOptimizeForSize = (TM->getOptLevel() < CodeGenOpt::Aggressive) &&
259 (EnableGlobalMerge == cl::BOU_UNSET);
260 addPass(createGlobalMergePass(TM, 4095, OnlyOptimizeForSize));
261 }
262
Duncan P. N. Exon Smithde588702014-07-02 18:17:40 +0000263 if (TM->getOptLevel() != CodeGenOpt::None)
264 addPass(createAArch64AddressTypePromotionPass());
Tim Northover3b0846e2014-05-24 12:50:23 +0000265
Tim Northover3b0846e2014-05-24 12:50:23 +0000266 return false;
267}
268
269bool AArch64PassConfig::addInstSelector() {
270 addPass(createAArch64ISelDag(getAArch64TargetMachine(), getOptLevel()));
271
272 // For ELF, cleanup any local-dynamic TLS accesses (i.e. combine as many
273 // references to _TLS_MODULE_BASE_ as possible.
Daniel Sandersc81f4502015-06-16 15:44:21 +0000274 if (TM->getTargetTriple().isOSBinFormatELF() &&
Tim Northover3b0846e2014-05-24 12:50:23 +0000275 getOptLevel() != CodeGenOpt::None)
276 addPass(createAArch64CleanupLocalDynamicTLSPass());
277
278 return false;
279}
280
281bool AArch64PassConfig::addILPOpts() {
Jiangning Liu1a486da2014-09-05 02:55:24 +0000282 if (EnableCondOpt)
283 addPass(createAArch64ConditionOptimizerPass());
Tim Northover3b0846e2014-05-24 12:50:23 +0000284 if (EnableCCMP)
285 addPass(createAArch64ConditionalCompares());
Gerolf Hoflehner97c383b2014-08-07 21:40:58 +0000286 if (EnableMCR)
287 addPass(&MachineCombinerID);
James Molloy99917942014-08-06 13:31:32 +0000288 if (EnableEarlyIfConversion)
289 addPass(&EarlyIfConverterID);
Tim Northover3b0846e2014-05-24 12:50:23 +0000290 if (EnableStPairSuppress)
291 addPass(createAArch64StorePairSuppressPass());
292 return true;
293}
294
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000295void AArch64PassConfig::addPreRegAlloc() {
Tim Northover3b0846e2014-05-24 12:50:23 +0000296 // Use AdvSIMD scalar instructions whenever profitable.
Quentin Colombet0c740d42014-08-21 18:10:07 +0000297 if (TM->getOptLevel() != CodeGenOpt::None && EnableAdvSIMDScalar) {
Matthias Braunb2f23882014-12-11 23:18:03 +0000298 addPass(createAArch64AdvSIMDScalar());
Quentin Colombet0c740d42014-08-21 18:10:07 +0000299 // The AdvSIMD pass may produce copies that can be rewritten to
300 // be register coaleascer friendly.
301 addPass(&PeepholeOptimizerID);
302 }
Tim Northover3b0846e2014-05-24 12:50:23 +0000303}
304
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000305void AArch64PassConfig::addPostRegAlloc() {
Tim Northover3b0846e2014-05-24 12:50:23 +0000306 // Change dead register definitions to refer to the zero register.
307 if (TM->getOptLevel() != CodeGenOpt::None && EnableDeadRegisterElimination)
Matthias Braunb2f23882014-12-11 23:18:03 +0000308 addPass(createAArch64DeadRegisterDefinitions());
Eric Christopher6f1e5682015-03-03 23:22:40 +0000309 if (TM->getOptLevel() != CodeGenOpt::None && usingDefaultRegAlloc())
James Molloy3feea9c2014-08-08 12:33:21 +0000310 // Improve performance for some FP/SIMD code for A57.
311 addPass(createAArch64A57FPLoadBalancing());
Tim Northover3b0846e2014-05-24 12:50:23 +0000312}
313
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000314void AArch64PassConfig::addPreSched2() {
Tim Northover3b0846e2014-05-24 12:50:23 +0000315 // Expand some pseudo instructions to allow proper scheduling.
Matthias Braunb2f23882014-12-11 23:18:03 +0000316 addPass(createAArch64ExpandPseudoPass());
Tim Northover3b0846e2014-05-24 12:50:23 +0000317 // Use load/store pair instructions when possible.
318 if (TM->getOptLevel() != CodeGenOpt::None && EnableLoadStoreOpt)
319 addPass(createAArch64LoadStoreOptimizationPass());
Tim Northover3b0846e2014-05-24 12:50:23 +0000320}
321
Matthias Braun7e37a5f2014-12-11 21:26:47 +0000322void AArch64PassConfig::addPreEmitPass() {
Bradley Smithf2a801d2014-10-13 10:12:35 +0000323 if (EnableA53Fix835769)
Matthias Braunb2f23882014-12-11 23:18:03 +0000324 addPass(createAArch64A53Fix835769());
Tim Northover3b0846e2014-05-24 12:50:23 +0000325 // Relax conditional branch instructions if they're otherwise out of
326 // range of their destination.
Matthias Braunb2f23882014-12-11 23:18:03 +0000327 addPass(createAArch64BranchRelaxation());
Tim Northover3b0846e2014-05-24 12:50:23 +0000328 if (TM->getOptLevel() != CodeGenOpt::None && EnableCollectLOH &&
Daniel Sandersc81f4502015-06-16 15:44:21 +0000329 TM->getTargetTriple().isOSBinFormatMachO())
Tim Northover3b0846e2014-05-24 12:50:23 +0000330 addPass(createAArch64CollectLOHPass());
Tim Northover3b0846e2014-05-24 12:50:23 +0000331}