blob: df168c7c8ec48a9fe760f82e1fdc2482d7e4e623 [file] [log] [blame]
Bill Wendling18581a42010-12-21 01:54:40 +00001//===-- ARMConstantIslandPass.cpp - ARM constant islands ------------------===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that splits the constant pool up into 'islands'
11// which are scattered through-out the function. This is required due to the
12// limited pc-relative displacements that ARM has.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng10043e22007-01-19 07:51:42 +000016#include "ARM.h"
Evan Cheng22c7cf52007-01-25 03:12:46 +000017#include "ARMMachineFunctionInfo.h"
Evan Chenga20cde32011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "Thumb2InstrInfo.h"
20#include "llvm/ADT/STLExtras.h"
21#include "llvm/ADT/SmallSet.h"
22#include "llvm/ADT/SmallVector.h"
23#include "llvm/ADT/Statistic.h"
Evan Cheng10043e22007-01-19 07:51:42 +000024#include "llvm/CodeGen/MachineConstantPool.h"
25#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengc6d70ae2009-07-29 02:18:14 +000026#include "llvm/CodeGen/MachineJumpTableInfo.h"
Jakob Stoklund Olesend8af9a52012-03-29 23:14:26 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000028#include "llvm/IR/DataLayout.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/Support/CommandLine.h"
Evan Cheng10043e22007-01-19 07:51:42 +000030#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000031#include "llvm/Support/ErrorHandling.h"
Jakob Stoklund Olesenb3734522011-12-10 02:55:06 +000032#include "llvm/Support/Format.h"
Chris Lattnera6f074f2009-08-23 03:41:05 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetMachine.h"
Bob Wilson2f9be502009-10-15 20:49:47 +000035#include <algorithm>
Evan Cheng10043e22007-01-19 07:51:42 +000036using namespace llvm;
37
Chandler Carruth84e68b22014-04-22 02:41:26 +000038#define DEBUG_TYPE "arm-cp-islands"
39
Evan Chengdb73d682009-08-14 00:32:16 +000040STATISTIC(NumCPEs, "Number of constpool entries");
41STATISTIC(NumSplit, "Number of uncond branches inserted");
42STATISTIC(NumCBrFixed, "Number of cond branches fixed");
43STATISTIC(NumUBrFixed, "Number of uncond branches fixed");
44STATISTIC(NumTBs, "Number of table branches generated");
45STATISTIC(NumT2CPShrunk, "Number of Thumb2 constantpool instructions shrunk");
Evan Chenge41903b2009-08-14 18:31:44 +000046STATISTIC(NumT2BrShrunk, "Number of Thumb2 immediate branches shrunk");
Evan Cheng6f29ad92009-10-31 23:46:45 +000047STATISTIC(NumCBZ, "Number of CBZ / CBNZ formed");
Jim Grosbach8d92ec42009-11-11 02:47:19 +000048STATISTIC(NumJTMoved, "Number of jump table destination blocks moved");
Jim Grosbach5d577142009-11-12 17:25:07 +000049STATISTIC(NumJTInserted, "Number of jump table intermediate blocks inserted");
Jim Grosbach8d92ec42009-11-11 02:47:19 +000050
51
52static cl::opt<bool>
Jim Grosbachcdde77c2009-11-17 21:24:11 +000053AdjustJumpTableBlocks("arm-adjust-jump-tables", cl::Hidden, cl::init(true),
Jim Grosbach8d92ec42009-11-11 02:47:19 +000054 cl::desc("Adjust basic block layout to better use TB[BH]"));
Evan Cheng10043e22007-01-19 07:51:42 +000055
Jakob Stoklund Olesen146ac7b2011-12-10 02:55:10 +000056/// UnknownPadding - Return the worst case padding that could result from
57/// unknown offset bits. This does not include alignment padding caused by
58/// known offset bits.
59///
60/// @param LogAlign log2(alignment)
61/// @param KnownBits Number of known low offset bits.
62static inline unsigned UnknownPadding(unsigned LogAlign, unsigned KnownBits) {
63 if (KnownBits < LogAlign)
64 return (1u << LogAlign) - (1u << KnownBits);
65 return 0;
66}
67
Evan Cheng10043e22007-01-19 07:51:42 +000068namespace {
Dale Johannesene18b13b2007-02-23 05:02:36 +000069 /// ARMConstantIslands - Due to limited PC-relative displacements, ARM
Evan Cheng10043e22007-01-19 07:51:42 +000070 /// requires constant pool entries to be scattered among the instructions
71 /// inside a function. To do this, it completely ignores the normal LLVM
Dale Johannesene18b13b2007-02-23 05:02:36 +000072 /// constant pool; instead, it places constants wherever it feels like with
Evan Cheng10043e22007-01-19 07:51:42 +000073 /// special instructions.
74 ///
75 /// The terminology used in this pass includes:
76 /// Islands - Clumps of constants placed in the function.
77 /// Water - Potential places where an island could be formed.
78 /// CPE - A constant pool entry that has been placed somewhere, which
79 /// tracks a list of users.
Nick Lewycky02d5f772009-10-25 06:33:48 +000080 class ARMConstantIslands : public MachineFunctionPass {
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +000081 /// BasicBlockInfo - Information about the offset and size of a single
82 /// basic block.
83 struct BasicBlockInfo {
84 /// Offset - Distance from the beginning of the function to the beginning
85 /// of this basic block.
86 ///
Jakob Stoklund Olesen5f0d1b42012-04-27 22:58:38 +000087 /// Offsets are computed assuming worst case padding before an aligned
88 /// block. This means that subtracting basic block offsets always gives a
89 /// conservative estimate of the real distance which may be smaller.
90 ///
91 /// Because worst case padding is used, the computed offset of an aligned
92 /// block may not actually be aligned.
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +000093 unsigned Offset;
Bob Wilson2f4e56f2009-05-12 17:09:30 +000094
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +000095 /// Size - Size of the basic block in bytes. If the block contains
96 /// inline assembly, this is a worst case estimate.
97 ///
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +000098 /// The size does not include any alignment padding whether from the
99 /// beginning of the block, or from an aligned jump table at the end.
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +0000100 unsigned Size;
101
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000102 /// KnownBits - The number of low bits in Offset that are known to be
103 /// exact. The remaining bits of Offset are an upper bound.
104 uint8_t KnownBits;
105
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000106 /// Unalign - When non-zero, the block contains instructions (inline asm)
107 /// of unknown size. The real size may be smaller than Size bytes by a
108 /// multiple of 1 << Unalign.
109 uint8_t Unalign;
110
111 /// PostAlign - When non-zero, the block terminator contains a .align
112 /// directive, so the end of the block is aligned to 1 << PostAlign
113 /// bytes.
114 uint8_t PostAlign;
115
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000116 BasicBlockInfo() : Offset(0), Size(0), KnownBits(0), Unalign(0),
117 PostAlign(0) {}
Jakob Stoklund Olesenaf748e12011-12-07 01:22:52 +0000118
Jakob Stoklund Olesen146ac7b2011-12-10 02:55:10 +0000119 /// Compute the number of known offset bits internally to this block.
120 /// This number should be used to predict worst case padding when
121 /// splitting the block.
122 unsigned internalKnownBits() const {
Jakob Stoklund Olesen8503ba92012-04-30 20:19:00 +0000123 unsigned Bits = Unalign ? Unalign : KnownBits;
124 // If the block size isn't a multiple of the known bits, assume the
125 // worst case padding.
126 if (Size & ((1u << Bits) - 1))
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000127 Bits = countTrailingZeros(Size);
Jakob Stoklund Olesen8503ba92012-04-30 20:19:00 +0000128 return Bits;
Jakob Stoklund Olesen146ac7b2011-12-10 02:55:10 +0000129 }
130
Jakob Stoklund Olesen91a7bcb2011-12-12 19:25:54 +0000131 /// Compute the offset immediately following this block. If LogAlign is
132 /// specified, return the offset the successor block will get if it has
133 /// this alignment.
134 unsigned postOffset(unsigned LogAlign = 0) const {
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000135 unsigned PO = Offset + Size;
Jakob Stoklund Olesen91a7bcb2011-12-12 19:25:54 +0000136 unsigned LA = std::max(unsigned(PostAlign), LogAlign);
137 if (!LA)
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000138 return PO;
139 // Add alignment padding from the terminator.
Jakob Stoklund Olesen5f0d1b42012-04-27 22:58:38 +0000140 return PO + UnknownPadding(LA, internalKnownBits());
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000141 }
142
143 /// Compute the number of known low bits of postOffset. If this block
144 /// contains inline asm, the number of known bits drops to the
145 /// instruction alignment. An aligned terminator may increase the number
146 /// of know bits.
Jakob Stoklund Olesen91a7bcb2011-12-12 19:25:54 +0000147 /// If LogAlign is given, also consider the alignment of the next block.
148 unsigned postKnownBits(unsigned LogAlign = 0) const {
149 return std::max(std::max(unsigned(PostAlign), LogAlign),
150 internalKnownBits());
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000151 }
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +0000152 };
153
154 std::vector<BasicBlockInfo> BBInfo;
Dale Johannesen01ee5752007-02-25 00:47:03 +0000155
Evan Cheng10043e22007-01-19 07:51:42 +0000156 /// WaterList - A sorted list of basic blocks where islands could be placed
157 /// (i.e. blocks that don't fall through to the following block, due
158 /// to a return, unreachable, or unconditional branch).
Evan Cheng540f5e02007-02-09 23:59:14 +0000159 std::vector<MachineBasicBlock*> WaterList;
Evan Cheng8b7700f2007-02-09 20:54:44 +0000160
Bob Wilson2f9be502009-10-15 20:49:47 +0000161 /// NewWaterList - The subset of WaterList that was created since the
162 /// previous iteration by inserting unconditional branches.
163 SmallSet<MachineBasicBlock*, 4> NewWaterList;
164
Bob Wilsonc7a3cf42009-10-12 18:52:13 +0000165 typedef std::vector<MachineBasicBlock*>::iterator water_iterator;
166
Evan Cheng10043e22007-01-19 07:51:42 +0000167 /// CPUser - One user of a constant pool, keeping the machine instruction
168 /// pointer, the constant pool being referenced, and the max displacement
Bob Wilson68ead6c2009-10-15 05:52:29 +0000169 /// allowed from the instruction to the CP. The HighWaterMark records the
170 /// highest basic block where a new CPEntry can be placed. To ensure this
171 /// pass terminates, the CP entries are initially placed at the end of the
172 /// function and then move monotonically to lower addresses. The
173 /// exception to this rule is when the current CP entry for a particular
174 /// CPUser is out of range, but there is another CP entry for the same
175 /// constant value in range. We want to use the existing in-range CP
176 /// entry, but if it later moves out of range, the search for new water
177 /// should resume where it left off. The HighWaterMark is used to record
178 /// that point.
Evan Cheng10043e22007-01-19 07:51:42 +0000179 struct CPUser {
180 MachineInstr *MI;
181 MachineInstr *CPEMI;
Bob Wilson68ead6c2009-10-15 05:52:29 +0000182 MachineBasicBlock *HighWaterMark;
Evan Cheng10043e22007-01-19 07:51:42 +0000183 unsigned MaxDisp;
Evan Cheng87aaa192009-07-21 23:56:01 +0000184 bool NegOk;
Evan Chengd2919a12009-07-23 18:27:47 +0000185 bool IsSoImm;
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +0000186 bool KnownAlignment;
Evan Chengd2919a12009-07-23 18:27:47 +0000187 CPUser(MachineInstr *mi, MachineInstr *cpemi, unsigned maxdisp,
188 bool neg, bool soimm)
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +0000189 : MI(mi), CPEMI(cpemi), MaxDisp(maxdisp), NegOk(neg), IsSoImm(soimm),
190 KnownAlignment(false) {
Bob Wilson68ead6c2009-10-15 05:52:29 +0000191 HighWaterMark = CPEMI->getParent();
192 }
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +0000193 /// getMaxDisp - Returns the maximum displacement supported by MI.
194 /// Correct for unknown alignment.
Jakob Stoklund Olesend9155032012-03-31 00:06:44 +0000195 /// Conservatively subtract 2 bytes to handle weird alignment effects.
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +0000196 unsigned getMaxDisp() const {
Jakob Stoklund Olesend9155032012-03-31 00:06:44 +0000197 return (KnownAlignment ? MaxDisp : MaxDisp - 2) - 2;
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +0000198 }
Evan Cheng10043e22007-01-19 07:51:42 +0000199 };
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000200
Evan Cheng10043e22007-01-19 07:51:42 +0000201 /// CPUsers - Keep track of all of the machine instructions that use various
202 /// constant pools and their max displacement.
Evan Cheng540f5e02007-02-09 23:59:14 +0000203 std::vector<CPUser> CPUsers;
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000204
Evan Cheng8b7700f2007-02-09 20:54:44 +0000205 /// CPEntry - One per constant pool entry, keeping the machine instruction
206 /// pointer, the constpool index, and the number of CPUser's which
207 /// reference this entry.
208 struct CPEntry {
209 MachineInstr *CPEMI;
210 unsigned CPI;
211 unsigned RefCount;
212 CPEntry(MachineInstr *cpemi, unsigned cpi, unsigned rc = 0)
213 : CPEMI(cpemi), CPI(cpi), RefCount(rc) {}
214 };
215
216 /// CPEntries - Keep track of all of the constant pool entry machine
Tim Northovera603c402015-05-31 19:22:07 +0000217 /// instructions. For each original constpool index (i.e. those that existed
218 /// upon entry to this pass), it keeps a vector of entries. Original
219 /// elements are cloned as we go along; the clones are put in the vector of
220 /// the original element, but have distinct CPIs.
221 ///
222 /// The first half of CPEntries contains generic constants, the second half
223 /// contains jump tables. Use getCombinedIndex on a generic CPEMI to look up
224 /// which vector it will be in here.
Evan Cheng8b7700f2007-02-09 20:54:44 +0000225 std::vector<std::vector<CPEntry> > CPEntries;
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000226
Tim Northovera603c402015-05-31 19:22:07 +0000227 /// Maps a JT index to the offset in CPEntries containing copies of that
228 /// table. The equivalent map for a CONSTPOOL_ENTRY is the identity.
229 DenseMap<int, int> JumpTableEntryIndices;
230
231 /// Maps a JT index to the LEA that actually uses the index to calculate its
232 /// base address.
233 DenseMap<int, int> JumpTableUserIndices;
234
Evan Cheng22c7cf52007-01-25 03:12:46 +0000235 /// ImmBranch - One per immediate branch, keeping the machine instruction
236 /// pointer, conditional or unconditional, the max displacement,
237 /// and (if isCond is true) the corresponding unconditional branch
238 /// opcode.
239 struct ImmBranch {
240 MachineInstr *MI;
Evan Cheng010ae382007-01-25 23:18:59 +0000241 unsigned MaxDisp : 31;
242 bool isCond : 1;
Matthias Braunfa3872e2015-05-18 20:27:55 +0000243 unsigned UncondBr;
244 ImmBranch(MachineInstr *mi, unsigned maxdisp, bool cond, unsigned ubr)
Evan Cheng010ae382007-01-25 23:18:59 +0000245 : MI(mi), MaxDisp(maxdisp), isCond(cond), UncondBr(ubr) {}
Evan Cheng22c7cf52007-01-25 03:12:46 +0000246 };
247
Evan Chengc95f95b2007-05-16 05:14:06 +0000248 /// ImmBranches - Keep track of all the immediate branch instructions.
Evan Cheng22c7cf52007-01-25 03:12:46 +0000249 ///
Evan Cheng540f5e02007-02-09 23:59:14 +0000250 std::vector<ImmBranch> ImmBranches;
Evan Cheng22c7cf52007-01-25 03:12:46 +0000251
Evan Cheng7fa69642007-01-30 01:18:38 +0000252 /// PushPopMIs - Keep track of all the Thumb push / pop instructions.
253 ///
Evan Cheng8b7700f2007-02-09 20:54:44 +0000254 SmallVector<MachineInstr*, 4> PushPopMIs;
Evan Cheng7fa69642007-01-30 01:18:38 +0000255
Evan Chengc6d70ae2009-07-29 02:18:14 +0000256 /// T2JumpTables - Keep track of all the Thumb2 jumptable instructions.
257 SmallVector<MachineInstr*, 4> T2JumpTables;
258
Evan Cheng7fa69642007-01-30 01:18:38 +0000259 /// HasFarJump - True if any far jump instruction has been emitted during
260 /// the branch fix up pass.
261 bool HasFarJump;
262
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000263 MachineFunction *MF;
264 MachineConstantPool *MCP;
Craig Topper07720d82012-03-25 23:49:58 +0000265 const ARMBaseInstrInfo *TII;
Evan Chenge64f48b2009-08-01 06:13:52 +0000266 const ARMSubtarget *STI;
Dale Johannesen4a00cf32007-04-29 19:19:30 +0000267 ARMFunctionInfo *AFI;
Dale Johannesen962fa8e2007-02-28 23:20:38 +0000268 bool isThumb;
Evan Chengd2919a12009-07-23 18:27:47 +0000269 bool isThumb1;
David Goodwin27303cd2009-06-30 18:04:13 +0000270 bool isThumb2;
Evan Cheng10043e22007-01-19 07:51:42 +0000271 public:
Devang Patel8c78a0b2007-05-03 01:11:54 +0000272 static char ID;
Owen Andersona7aed182010-08-06 18:33:48 +0000273 ARMConstantIslands() : MachineFunctionPass(ID) {}
Devang Patel09f162c2007-05-01 21:15:47 +0000274
Craig Topper6bc27bf2014-03-10 02:09:33 +0000275 bool runOnMachineFunction(MachineFunction &MF) override;
Evan Cheng10043e22007-01-19 07:51:42 +0000276
Craig Topper6bc27bf2014-03-10 02:09:33 +0000277 const char *getPassName() const override {
Evan Cheng22c7cf52007-01-25 03:12:46 +0000278 return "ARM constant island placement and branch shortening pass";
Evan Cheng10043e22007-01-19 07:51:42 +0000279 }
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000280
Evan Cheng10043e22007-01-19 07:51:42 +0000281 private:
Tim Northovera603c402015-05-31 19:22:07 +0000282 void doInitialConstPlacement(std::vector<MachineInstr *> &CPEMIs);
283 void doInitialJumpTablePlacement(std::vector<MachineInstr *> &CPEMIs);
Tim Northoverab85dcc2014-11-13 17:58:51 +0000284 bool BBHasFallthrough(MachineBasicBlock *MBB);
Evan Cheng8b7700f2007-02-09 20:54:44 +0000285 CPEntry *findConstPoolEntry(unsigned CPI, const MachineInstr *CPEMI);
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +0000286 unsigned getCPELogAlign(const MachineInstr *CPEMI);
Jim Grosbach190e7b62012-03-23 23:07:03 +0000287 void scanFunctionJumpTables();
288 void initializeFunctionInfo(const std::vector<MachineInstr*> &CPEMIs);
289 MachineBasicBlock *splitBlockBeforeInstr(MachineInstr *MI);
290 void updateForInsertedWaterBlock(MachineBasicBlock *NewBB);
291 void adjustBBOffsetsAfter(MachineBasicBlock *BB);
292 bool decrementCPEReferenceCount(unsigned CPI, MachineInstr* CPEMI);
Tim Northovera603c402015-05-31 19:22:07 +0000293 unsigned getCombinedIndex(const MachineInstr *CPEMI);
Jim Grosbach190e7b62012-03-23 23:07:03 +0000294 int findInRangeCPEntry(CPUser& U, unsigned UserOffset);
295 bool findAvailableWater(CPUser&U, unsigned UserOffset,
296 water_iterator &WaterIter);
297 void createNewWater(unsigned CPUserIndex, unsigned UserOffset,
Bob Wilson3250e772009-10-12 21:39:43 +0000298 MachineBasicBlock *&NewMBB);
Jim Grosbach190e7b62012-03-23 23:07:03 +0000299 bool handleConstantPoolUser(unsigned CPUserIndex);
300 void removeDeadCPEMI(MachineInstr *CPEMI);
301 bool removeUnusedCPEntries();
302 bool isCPEntryInRange(MachineInstr *MI, unsigned UserOffset,
303 MachineInstr *CPEMI, unsigned Disp, bool NegOk,
304 bool DoDump = false);
305 bool isWaterInRange(unsigned UserOffset, MachineBasicBlock *Water,
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +0000306 CPUser &U, unsigned &Growth);
Jim Grosbach190e7b62012-03-23 23:07:03 +0000307 bool isBBInRange(MachineInstr *MI, MachineBasicBlock *BB, unsigned Disp);
308 bool fixupImmediateBr(ImmBranch &Br);
309 bool fixupConditionalBr(ImmBranch &Br);
310 bool fixupUnconditionalBr(ImmBranch &Br);
311 bool undoLRSpillRestore();
Jakob Stoklund Olesen20f1dd52012-01-10 22:32:14 +0000312 bool mayOptimizeThumb2Instruction(const MachineInstr *MI) const;
Jim Grosbach190e7b62012-03-23 23:07:03 +0000313 bool optimizeThumb2Instructions();
314 bool optimizeThumb2Branches();
315 bool reorderThumb2JumpTables();
Tim Northovera603c402015-05-31 19:22:07 +0000316 bool preserveBaseRegister(MachineInstr *JumpMI, MachineInstr *LEAMI,
317 unsigned &DeadSize, bool &CanDeleteLEA,
318 bool &BaseRegKill);
Jim Grosbach190e7b62012-03-23 23:07:03 +0000319 bool optimizeThumb2JumpTables();
320 MachineBasicBlock *adjustJTTargetBlockForward(MachineBasicBlock *BB,
Jim Grosbach8d92ec42009-11-11 02:47:19 +0000321 MachineBasicBlock *JTBB);
Evan Cheng10043e22007-01-19 07:51:42 +0000322
Jim Grosbach190e7b62012-03-23 23:07:03 +0000323 void computeBlockSize(MachineBasicBlock *MBB);
324 unsigned getOffsetOf(MachineInstr *MI) const;
325 unsigned getUserOffset(CPUser&) const;
Dale Johannesen4a00cf32007-04-29 19:19:30 +0000326 void dumpBBs();
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000327 void verify();
Jakob Stoklund Olesenf8572362011-12-09 19:44:39 +0000328
Jim Grosbach190e7b62012-03-23 23:07:03 +0000329 bool isOffsetInRange(unsigned UserOffset, unsigned TrialOffset,
Jakob Stoklund Olesenf8572362011-12-09 19:44:39 +0000330 unsigned Disp, bool NegativeOK, bool IsSoImm = false);
Jim Grosbach190e7b62012-03-23 23:07:03 +0000331 bool isOffsetInRange(unsigned UserOffset, unsigned TrialOffset,
Jakob Stoklund Olesenf8572362011-12-09 19:44:39 +0000332 const CPUser &U) {
Jim Grosbach190e7b62012-03-23 23:07:03 +0000333 return isOffsetInRange(UserOffset, TrialOffset,
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +0000334 U.getMaxDisp(), U.NegOk, U.IsSoImm);
Jakob Stoklund Olesenf8572362011-12-09 19:44:39 +0000335 }
Evan Cheng10043e22007-01-19 07:51:42 +0000336 };
Devang Patel8c78a0b2007-05-03 01:11:54 +0000337 char ARMConstantIslands::ID = 0;
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000338}
Evan Cheng10043e22007-01-19 07:51:42 +0000339
Dale Johannesen4a00cf32007-04-29 19:19:30 +0000340/// verify - check BBOffsets, BBSizes, alignment of islands
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000341void ARMConstantIslands::verify() {
Evan Chengd2919a12009-07-23 18:27:47 +0000342#ifndef NDEBUG
Craig Toppere30b8ca2016-01-03 19:43:40 +0000343 assert(std::is_sorted(MF->begin(), MF->end(),
344 [this](const MachineBasicBlock &LHS,
345 const MachineBasicBlock &RHS) {
346 return BBInfo[LHS.getNumber()].postOffset() <
347 BBInfo[RHS.getNumber()].postOffset();
348 }));
Jakob Stoklund Olesen24bb3d52012-03-31 00:06:42 +0000349 DEBUG(dbgs() << "Verifying " << CPUsers.size() << " CP users.\n");
Jim Grosbachb73918c2009-11-19 23:10:28 +0000350 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i) {
351 CPUser &U = CPUsers[i];
Jim Grosbach190e7b62012-03-23 23:07:03 +0000352 unsigned UserOffset = getUserOffset(U);
Jakob Stoklund Olesend9155032012-03-31 00:06:44 +0000353 // Verify offset using the real max displacement without the safety
354 // adjustment.
355 if (isCPEntryInRange(U.MI, UserOffset, U.CPEMI, U.getMaxDisp()+2, U.NegOk,
Jakob Stoklund Olesen24bb3d52012-03-31 00:06:42 +0000356 /* DoDump = */ true)) {
357 DEBUG(dbgs() << "OK\n");
358 continue;
359 }
360 DEBUG(dbgs() << "Out of range.\n");
361 dumpBBs();
362 DEBUG(MF->dump());
363 llvm_unreachable("Constant pool entry out of range!");
Jim Grosbachb73918c2009-11-19 23:10:28 +0000364 }
Jim Grosbach6c3b7112009-11-20 19:37:38 +0000365#endif
Dale Johannesen4a00cf32007-04-29 19:19:30 +0000366}
367
368/// print block size and offset information - debugging
369void ARMConstantIslands::dumpBBs() {
Jakob Stoklund Olesenb3734522011-12-10 02:55:06 +0000370 DEBUG({
371 for (unsigned J = 0, E = BBInfo.size(); J !=E; ++J) {
372 const BasicBlockInfo &BBI = BBInfo[J];
373 dbgs() << format("%08x BB#%u\t", BBI.Offset, J)
374 << " kb=" << unsigned(BBI.KnownBits)
375 << " ua=" << unsigned(BBI.Unalign)
376 << " pa=" << unsigned(BBI.PostAlign)
377 << format(" size=%#x\n", BBInfo[J].Size);
378 }
379 });
Dale Johannesen4a00cf32007-04-29 19:19:30 +0000380}
381
Evan Cheng22c7cf52007-01-25 03:12:46 +0000382/// createARMConstantIslandPass - returns an instance of the constpool
383/// island pass.
Evan Cheng10043e22007-01-19 07:51:42 +0000384FunctionPass *llvm::createARMConstantIslandPass() {
385 return new ARMConstantIslands();
386}
387
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000388bool ARMConstantIslands::runOnMachineFunction(MachineFunction &mf) {
389 MF = &mf;
390 MCP = mf.getConstantPool();
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000391
Jakob Stoklund Olesenb3734522011-12-10 02:55:06 +0000392 DEBUG(dbgs() << "***** ARMConstantIslands: "
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000393 << MCP->getConstants().size() << " CP entries, aligned to "
394 << MCP->getConstantPoolAlignment() << " bytes *****\n");
Jakob Stoklund Olesenb3734522011-12-10 02:55:06 +0000395
Eric Christopher1b21f002015-01-29 00:19:33 +0000396 STI = &static_cast<const ARMSubtarget &>(MF->getSubtarget());
397 TII = STI->getInstrInfo();
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000398 AFI = MF->getInfo<ARMFunctionInfo>();
Evan Chenge64f48b2009-08-01 06:13:52 +0000399
Dale Johannesen962fa8e2007-02-28 23:20:38 +0000400 isThumb = AFI->isThumbFunction();
Evan Chengd2919a12009-07-23 18:27:47 +0000401 isThumb1 = AFI->isThumb1OnlyFunction();
David Goodwin27303cd2009-06-30 18:04:13 +0000402 isThumb2 = AFI->isThumb2Function();
Evan Cheng7fa69642007-01-30 01:18:38 +0000403
404 HasFarJump = false;
405
Jakob Stoklund Olesend8af9a52012-03-29 23:14:26 +0000406 // This pass invalidates liveness information when it splits basic blocks.
407 MF->getRegInfo().invalidateLiveness();
408
Evan Cheng10043e22007-01-19 07:51:42 +0000409 // Renumber all of the machine basic blocks in the function, guaranteeing that
410 // the numbers agree with the position of the block in the function.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000411 MF->RenumberBlocks();
Evan Cheng10043e22007-01-19 07:51:42 +0000412
Jim Grosbach5d577142009-11-12 17:25:07 +0000413 // Try to reorder and otherwise adjust the block layout to make good use
414 // of the TB[BH] instructions.
415 bool MadeChange = false;
416 if (isThumb2 && AdjustJumpTableBlocks) {
Jim Grosbach190e7b62012-03-23 23:07:03 +0000417 scanFunctionJumpTables();
418 MadeChange |= reorderThumb2JumpTables();
Jim Grosbach5d577142009-11-12 17:25:07 +0000419 // Data is out of date, so clear it. It'll be re-computed later.
Jim Grosbach5d577142009-11-12 17:25:07 +0000420 T2JumpTables.clear();
421 // Blocks may have shifted around. Keep the numbering up to date.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000422 MF->RenumberBlocks();
Jim Grosbach5d577142009-11-12 17:25:07 +0000423 }
424
Evan Cheng10043e22007-01-19 07:51:42 +0000425 // Perform the initial placement of the constant pool entries. To start with,
426 // we put them all at the end of the function.
Evan Cheng540f5e02007-02-09 23:59:14 +0000427 std::vector<MachineInstr*> CPEMIs;
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +0000428 if (!MCP->isEmpty())
Tim Northovera603c402015-05-31 19:22:07 +0000429 doInitialConstPlacement(CPEMIs);
430
431 if (MF->getJumpTableInfo())
432 doInitialJumpTablePlacement(CPEMIs);
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000433
Evan Cheng10043e22007-01-19 07:51:42 +0000434 /// The next UID to take is the first unused one.
Evan Chengdfce83c2011-01-17 08:03:18 +0000435 AFI->initPICLabelUId(CPEMIs.size());
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000436
Evan Cheng10043e22007-01-19 07:51:42 +0000437 // Do the initial scan of the function, building up information about the
438 // sizes of each block, the location of all the water, and finding all of the
439 // constant pool users.
Jim Grosbach190e7b62012-03-23 23:07:03 +0000440 initializeFunctionInfo(CPEMIs);
Evan Cheng10043e22007-01-19 07:51:42 +0000441 CPEMIs.clear();
Dale Johannesenc17dd572010-07-23 22:50:23 +0000442 DEBUG(dumpBBs());
443
Peter Collingbourned27d3a12015-05-01 18:05:59 +0000444 // Functions with jump tables need an alignment of 4 because they use the ADR
445 // instruction, which aligns the PC to 4 bytes before adding an offset.
446 if (!T2JumpTables.empty())
447 MF->ensureAlignment(2);
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000448
Evan Cheng3c68d4e2007-04-03 23:39:48 +0000449 /// Remove dead constant pool entries.
Jim Grosbach190e7b62012-03-23 23:07:03 +0000450 MadeChange |= removeUnusedCPEntries();
Evan Cheng3c68d4e2007-04-03 23:39:48 +0000451
Evan Cheng7fa69642007-01-30 01:18:38 +0000452 // Iteratively place constant pool entries and fix up branches until there
453 // is no change.
Evan Cheng82ff0222009-08-07 07:35:21 +0000454 unsigned NoCPIters = 0, NoBRIters = 0;
Evan Cheng7fa69642007-01-30 01:18:38 +0000455 while (true) {
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +0000456 DEBUG(dbgs() << "Beginning CP iteration #" << NoCPIters << '\n');
Evan Cheng82ff0222009-08-07 07:35:21 +0000457 bool CPChange = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000458 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i)
Jim Grosbach190e7b62012-03-23 23:07:03 +0000459 CPChange |= handleConstantPoolUser(i);
Evan Cheng82ff0222009-08-07 07:35:21 +0000460 if (CPChange && ++NoCPIters > 30)
Jakob Stoklund Olesen1a80e3a2012-01-09 22:16:24 +0000461 report_fatal_error("Constant Island pass failed to converge!");
Evan Cheng94579db2007-07-10 22:00:16 +0000462 DEBUG(dumpBBs());
Jim Grosbache4ba2aa2010-07-07 21:06:51 +0000463
Bob Wilson2f9be502009-10-15 20:49:47 +0000464 // Clear NewWaterList now. If we split a block for branches, it should
465 // appear as "new water" for the next iteration of constant pool placement.
466 NewWaterList.clear();
Evan Cheng82ff0222009-08-07 07:35:21 +0000467
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +0000468 DEBUG(dbgs() << "Beginning BR iteration #" << NoBRIters << '\n');
Evan Cheng82ff0222009-08-07 07:35:21 +0000469 bool BRChange = false;
Evan Cheng22c7cf52007-01-25 03:12:46 +0000470 for (unsigned i = 0, e = ImmBranches.size(); i != e; ++i)
Jim Grosbach190e7b62012-03-23 23:07:03 +0000471 BRChange |= fixupImmediateBr(ImmBranches[i]);
Evan Cheng82ff0222009-08-07 07:35:21 +0000472 if (BRChange && ++NoBRIters > 30)
Jakob Stoklund Olesen1a80e3a2012-01-09 22:16:24 +0000473 report_fatal_error("Branch Fix Up pass failed to converge!");
Evan Cheng94579db2007-07-10 22:00:16 +0000474 DEBUG(dumpBBs());
Evan Cheng82ff0222009-08-07 07:35:21 +0000475
476 if (!CPChange && !BRChange)
Evan Cheng7fa69642007-01-30 01:18:38 +0000477 break;
478 MadeChange = true;
479 }
Evan Cheng3c68d4e2007-04-03 23:39:48 +0000480
Bradley Smitha1189102016-01-15 10:26:17 +0000481 // Shrink 32-bit Thumb2 load and store instructions.
Evan Chengce8fb682010-08-09 18:35:19 +0000482 if (isThumb2 && !STI->prefers32BitThumb())
Jim Grosbach190e7b62012-03-23 23:07:03 +0000483 MadeChange |= optimizeThumb2Instructions();
Evan Chenge64f48b2009-08-01 06:13:52 +0000484
Bradley Smitha1189102016-01-15 10:26:17 +0000485 // Shrink 32-bit branch instructions.
486 if (isThumb && STI->hasV8MBaselineOps())
487 MadeChange |= optimizeThumb2Branches();
488
489 // Optimize jump tables using TBB / TBH.
490 if (isThumb2)
491 MadeChange |= optimizeThumb2JumpTables();
492
Dale Johannesen4a00cf32007-04-29 19:19:30 +0000493 // After a while, this might be made debug-only, but it is not expensive.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000494 verify();
Dale Johannesen4a00cf32007-04-29 19:19:30 +0000495
Jim Grosbache4ba2aa2010-07-07 21:06:51 +0000496 // If LR has been forced spilled and no far jump (i.e. BL) has been issued,
497 // undo the spill / restore of LR if possible.
Evan Chengc6d70ae2009-07-29 02:18:14 +0000498 if (isThumb && !HasFarJump && AFI->isLRSpilledForFarJump())
Jim Grosbach190e7b62012-03-23 23:07:03 +0000499 MadeChange |= undoLRSpillRestore();
Evan Cheng7fa69642007-01-30 01:18:38 +0000500
Anton Korobeynikov221f4fa2011-01-30 22:07:39 +0000501 // Save the mapping between original and cloned constpool entries.
502 for (unsigned i = 0, e = CPEntries.size(); i != e; ++i) {
503 for (unsigned j = 0, je = CPEntries[i].size(); j != je; ++j) {
504 const CPEntry & CPE = CPEntries[i][j];
Tim Northovera603c402015-05-31 19:22:07 +0000505 if (CPE.CPEMI && CPE.CPEMI->getOperand(1).isCPI())
506 AFI->recordCPEClone(i, CPE.CPI);
Anton Korobeynikov221f4fa2011-01-30 22:07:39 +0000507 }
508 }
509
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +0000510 DEBUG(dbgs() << '\n'; dumpBBs());
Evan Cheng3fabe072010-07-22 02:09:47 +0000511
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +0000512 BBInfo.clear();
Evan Cheng10043e22007-01-19 07:51:42 +0000513 WaterList.clear();
514 CPUsers.clear();
Evan Cheng8b7700f2007-02-09 20:54:44 +0000515 CPEntries.clear();
Tim Northovera603c402015-05-31 19:22:07 +0000516 JumpTableEntryIndices.clear();
517 JumpTableUserIndices.clear();
Evan Cheng22c7cf52007-01-25 03:12:46 +0000518 ImmBranches.clear();
Evan Cheng8b7700f2007-02-09 20:54:44 +0000519 PushPopMIs.clear();
Evan Chengc6d70ae2009-07-29 02:18:14 +0000520 T2JumpTables.clear();
Evan Cheng7fa69642007-01-30 01:18:38 +0000521
522 return MadeChange;
Evan Cheng10043e22007-01-19 07:51:42 +0000523}
524
Tim Northovera603c402015-05-31 19:22:07 +0000525/// \brief Perform the initial placement of the regular constant pool entries.
526/// To start with, we put them all at the end of the function.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000527void
Tim Northovera603c402015-05-31 19:22:07 +0000528ARMConstantIslands::doInitialConstPlacement(std::vector<MachineInstr*> &CPEMIs) {
Evan Cheng10043e22007-01-19 07:51:42 +0000529 // Create the basic block to hold the CPE's.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000530 MachineBasicBlock *BB = MF->CreateMachineBasicBlock();
531 MF->push_back(BB);
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000532
Jakob Stoklund Olesenb5f52aa2011-12-12 16:49:37 +0000533 // MachineConstantPool measures alignment in bytes. We measure in log2(bytes).
Jakob Stoklund Olesene5585e82011-12-14 18:49:13 +0000534 unsigned MaxAlign = Log2_32(MCP->getConstantPoolAlignment());
Jakob Stoklund Olesenb5f52aa2011-12-12 16:49:37 +0000535
536 // Mark the basic block as required by the const-pool.
Peter Collingbourne12139182015-04-23 20:31:22 +0000537 BB->setAlignment(MaxAlign);
Jakob Stoklund Olesenb5f52aa2011-12-12 16:49:37 +0000538
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +0000539 // The function needs to be as aligned as the basic blocks. The linker may
540 // move functions around based on their alignment.
Chad Rosier73b02822012-07-06 23:13:38 +0000541 MF->ensureAlignment(BB->getAlignment());
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +0000542
Jakob Stoklund Olesenb5f52aa2011-12-12 16:49:37 +0000543 // Order the entries in BB by descending alignment. That ensures correct
544 // alignment of all entries as long as BB is sufficiently aligned. Keep
545 // track of the insertion point for each alignment. We are going to bucket
546 // sort the entries as they are created.
547 SmallVector<MachineBasicBlock::iterator, 8> InsPoint(MaxAlign + 1, BB->end());
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +0000548
Evan Cheng10043e22007-01-19 07:51:42 +0000549 // Add all of the constants from the constant pool to the end block, use an
550 // identity mapping of CPI's to CPE's.
Jakob Stoklund Olesene5585e82011-12-14 18:49:13 +0000551 const std::vector<MachineConstantPoolEntry> &CPs = MCP->getConstants();
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000552
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000553 const DataLayout &TD = MF->getDataLayout();
Evan Cheng10043e22007-01-19 07:51:42 +0000554 for (unsigned i = 0, e = CPs.size(); i != e; ++i) {
Duncan Sandsaf9eaa82009-05-09 07:06:46 +0000555 unsigned Size = TD.getTypeAllocSize(CPs[i].getType());
Jakob Stoklund Olesenb5f52aa2011-12-12 16:49:37 +0000556 assert(Size >= 4 && "Too small constant pool entry");
557 unsigned Align = CPs[i].getAlignment();
558 assert(isPowerOf2_32(Align) && "Invalid alignment");
559 // Verify that all constant pool entries are a multiple of their alignment.
560 // If not, we would have to pad them out so that instructions stay aligned.
561 assert((Size % Align) == 0 && "CP Entry not multiple of 4 bytes!");
562
563 // Insert CONSTPOOL_ENTRY before entries with a smaller alignment.
564 unsigned LogAlign = Log2_32(Align);
565 MachineBasicBlock::iterator InsAt = InsPoint[LogAlign];
Evan Cheng10043e22007-01-19 07:51:42 +0000566 MachineInstr *CPEMI =
Jakob Stoklund Olesenb5f52aa2011-12-12 16:49:37 +0000567 BuildMI(*BB, InsAt, DebugLoc(), TII->get(ARM::CONSTPOOL_ENTRY))
Chris Lattner6f306d72010-04-02 20:16:16 +0000568 .addImm(i).addConstantPoolIndex(i).addImm(Size);
Evan Cheng10043e22007-01-19 07:51:42 +0000569 CPEMIs.push_back(CPEMI);
Evan Cheng8b7700f2007-02-09 20:54:44 +0000570
Jakob Stoklund Olesenb5f52aa2011-12-12 16:49:37 +0000571 // Ensure that future entries with higher alignment get inserted before
572 // CPEMI. This is bucket sort with iterators.
Jakob Stoklund Olesen97901872011-12-16 23:00:05 +0000573 for (unsigned a = LogAlign + 1; a <= MaxAlign; ++a)
Jakob Stoklund Olesenb5f52aa2011-12-12 16:49:37 +0000574 if (InsPoint[a] == InsAt)
575 InsPoint[a] = CPEMI;
576
Evan Cheng8b7700f2007-02-09 20:54:44 +0000577 // Add a new CPEntry, but no corresponding CPUser yet.
Benjamin Kramere12a6ba2014-10-03 18:33:16 +0000578 CPEntries.emplace_back(1, CPEntry(CPEMI, i));
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000579 ++NumCPEs;
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +0000580 DEBUG(dbgs() << "Moved CPI#" << i << " to end of function, size = "
581 << Size << ", align = " << Align <<'\n');
Evan Cheng10043e22007-01-19 07:51:42 +0000582 }
Jakob Stoklund Olesenb5f52aa2011-12-12 16:49:37 +0000583 DEBUG(BB->dump());
Evan Cheng10043e22007-01-19 07:51:42 +0000584}
585
Tim Northovera603c402015-05-31 19:22:07 +0000586/// \brief Do initial placement of the jump tables. Because Thumb2's TBB and TBH
587/// instructions can be made more efficient if the jump table immediately
588/// follows the instruction, it's best to place them immediately next to their
589/// jumps to begin with. In almost all cases they'll never be moved from that
590/// position.
591void ARMConstantIslands::doInitialJumpTablePlacement(
592 std::vector<MachineInstr *> &CPEMIs) {
593 unsigned i = CPEntries.size();
594 auto MJTI = MF->getJumpTableInfo();
595 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
596
597 MachineBasicBlock *LastCorrectlyNumberedBB = nullptr;
598 for (MachineBasicBlock &MBB : *MF) {
599 auto MI = MBB.getLastNonDebugInstr();
Petr Pavlua7703792015-11-16 16:41:13 +0000600 if (MI == MBB.end())
601 continue;
Tim Northovera603c402015-05-31 19:22:07 +0000602
603 unsigned JTOpcode;
604 switch (MI->getOpcode()) {
605 default:
606 continue;
607 case ARM::BR_JTadd:
608 case ARM::BR_JTr:
609 case ARM::tBR_JTr:
610 case ARM::BR_JTm:
611 JTOpcode = ARM::JUMPTABLE_ADDRS;
612 break;
613 case ARM::t2BR_JT:
614 JTOpcode = ARM::JUMPTABLE_INSTS;
615 break;
616 case ARM::t2TBB_JT:
617 JTOpcode = ARM::JUMPTABLE_TBB;
618 break;
619 case ARM::t2TBH_JT:
620 JTOpcode = ARM::JUMPTABLE_TBH;
621 break;
622 }
623
624 unsigned NumOps = MI->getDesc().getNumOperands();
625 MachineOperand JTOp =
626 MI->getOperand(NumOps - (MI->isPredicable() ? 2 : 1));
627 unsigned JTI = JTOp.getIndex();
628 unsigned Size = JT[JTI].MBBs.size() * sizeof(uint32_t);
629 MachineBasicBlock *JumpTableBB = MF->CreateMachineBasicBlock();
630 MF->insert(std::next(MachineFunction::iterator(MBB)), JumpTableBB);
631 MachineInstr *CPEMI = BuildMI(*JumpTableBB, JumpTableBB->begin(),
632 DebugLoc(), TII->get(JTOpcode))
633 .addImm(i++)
634 .addJumpTableIndex(JTI)
635 .addImm(Size);
636 CPEMIs.push_back(CPEMI);
637 CPEntries.emplace_back(1, CPEntry(CPEMI, JTI));
638 JumpTableEntryIndices.insert(std::make_pair(JTI, CPEntries.size() - 1));
639 if (!LastCorrectlyNumberedBB)
640 LastCorrectlyNumberedBB = &MBB;
641 }
642
643 // If we did anything then we need to renumber the subsequent blocks.
644 if (LastCorrectlyNumberedBB)
645 MF->RenumberBlocks(LastCorrectlyNumberedBB);
646}
647
Dale Johannesene18b13b2007-02-23 05:02:36 +0000648/// BBHasFallthrough - Return true if the specified basic block can fallthrough
Evan Cheng10043e22007-01-19 07:51:42 +0000649/// into the block immediately after it.
Tim Northoverab85dcc2014-11-13 17:58:51 +0000650bool ARMConstantIslands::BBHasFallthrough(MachineBasicBlock *MBB) {
Evan Cheng10043e22007-01-19 07:51:42 +0000651 // Get the next machine basic block in the function.
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +0000652 MachineFunction::iterator MBBI = MBB->getIterator();
Jim Grosbach84511e12010-06-02 21:53:11 +0000653 // Can't fall off end of function.
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000654 if (std::next(MBBI) == MBB->getParent()->end())
Evan Cheng10043e22007-01-19 07:51:42 +0000655 return false;
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000656
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +0000657 MachineBasicBlock *NextBB = &*std::next(MBBI);
Tim Northoverab85dcc2014-11-13 17:58:51 +0000658 if (std::find(MBB->succ_begin(), MBB->succ_end(), NextBB) == MBB->succ_end())
659 return false;
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000660
Tim Northoverab85dcc2014-11-13 17:58:51 +0000661 // Try to analyze the end of the block. A potential fallthrough may already
662 // have an unconditional branch for whatever reason.
663 MachineBasicBlock *TBB, *FBB;
664 SmallVector<MachineOperand, 4> Cond;
665 bool TooDifficult = TII->AnalyzeBranch(*MBB, TBB, FBB, Cond);
666 return TooDifficult || FBB == nullptr;
Evan Cheng10043e22007-01-19 07:51:42 +0000667}
668
Evan Cheng8b7700f2007-02-09 20:54:44 +0000669/// findConstPoolEntry - Given the constpool index and CONSTPOOL_ENTRY MI,
670/// look up the corresponding CPEntry.
671ARMConstantIslands::CPEntry
672*ARMConstantIslands::findConstPoolEntry(unsigned CPI,
673 const MachineInstr *CPEMI) {
674 std::vector<CPEntry> &CPEs = CPEntries[CPI];
675 // Number of entries per constpool index should be small, just do a
676 // linear search.
677 for (unsigned i = 0, e = CPEs.size(); i != e; ++i) {
678 if (CPEs[i].CPEMI == CPEMI)
679 return &CPEs[i];
680 }
Craig Topper062a2ba2014-04-25 05:30:21 +0000681 return nullptr;
Evan Cheng8b7700f2007-02-09 20:54:44 +0000682}
683
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +0000684/// getCPELogAlign - Returns the required alignment of the constant pool entry
Jakob Stoklund Olesen0863de42011-12-12 19:25:51 +0000685/// represented by CPEMI. Alignment is measured in log2(bytes) units.
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +0000686unsigned ARMConstantIslands::getCPELogAlign(const MachineInstr *CPEMI) {
Tim Northovera603c402015-05-31 19:22:07 +0000687 switch (CPEMI->getOpcode()) {
688 case ARM::CONSTPOOL_ENTRY:
689 break;
690 case ARM::JUMPTABLE_TBB:
691 return 0;
692 case ARM::JUMPTABLE_TBH:
693 case ARM::JUMPTABLE_INSTS:
694 return 1;
695 case ARM::JUMPTABLE_ADDRS:
696 return 2;
697 default:
698 llvm_unreachable("unknown constpool entry kind");
699 }
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +0000700
Tim Northovera603c402015-05-31 19:22:07 +0000701 unsigned CPI = getCombinedIndex(CPEMI);
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +0000702 assert(CPI < MCP->getConstants().size() && "Invalid constant pool index.");
703 unsigned Align = MCP->getConstants()[CPI].getAlignment();
704 assert(isPowerOf2_32(Align) && "Invalid CPE alignment");
705 return Log2_32(Align);
706}
707
Jim Grosbach190e7b62012-03-23 23:07:03 +0000708/// scanFunctionJumpTables - Do a scan of the function, building up
Jim Grosbach5d577142009-11-12 17:25:07 +0000709/// information about the sizes of each block and the locations of all
710/// the jump tables.
Jim Grosbach190e7b62012-03-23 23:07:03 +0000711void ARMConstantIslands::scanFunctionJumpTables() {
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000712 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Jim Grosbach5d577142009-11-12 17:25:07 +0000713 MBBI != E; ++MBBI) {
714 MachineBasicBlock &MBB = *MBBI;
715
Jim Grosbach5d577142009-11-12 17:25:07 +0000716 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
Jim Grosbach9785e592009-11-16 18:58:52 +0000717 I != E; ++I)
Evan Cheng7f8e5632011-12-07 07:15:52 +0000718 if (I->isBranch() && I->getOpcode() == ARM::t2BR_JT)
Jim Grosbach9785e592009-11-16 18:58:52 +0000719 T2JumpTables.push_back(I);
Jim Grosbach5d577142009-11-12 17:25:07 +0000720 }
721}
722
Jim Grosbach190e7b62012-03-23 23:07:03 +0000723/// initializeFunctionInfo - Do the initial scan of the function, building up
Evan Cheng10043e22007-01-19 07:51:42 +0000724/// information about the sizes of each block, the location of all the water,
725/// and finding all of the constant pool users.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000726void ARMConstantIslands::
Jim Grosbach190e7b62012-03-23 23:07:03 +0000727initializeFunctionInfo(const std::vector<MachineInstr*> &CPEMIs) {
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000728 BBInfo.clear();
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000729 BBInfo.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000730
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000731 // First thing, compute the size of all basic blocks, and see if the function
732 // has any inline assembly in it. If so, we have to be conservative about
733 // alignment assumptions, as we don't know for sure the size of any
734 // instructions in the inline assembly.
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +0000735 for (MachineBasicBlock &MBB : *MF)
736 computeBlockSize(&MBB);
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000737
738 // The known bits of the entry block offset are determined by the function
739 // alignment.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000740 BBInfo.front().KnownBits = MF->getAlignment();
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000741
742 // Compute block offsets and known bits.
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +0000743 adjustBBOffsetsAfter(&MF->front());
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000744
Bill Wendling18581a42010-12-21 01:54:40 +0000745 // Now go back through the instructions and build up our data structures.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000746 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Evan Cheng10043e22007-01-19 07:51:42 +0000747 MBBI != E; ++MBBI) {
748 MachineBasicBlock &MBB = *MBBI;
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000749
Evan Cheng10043e22007-01-19 07:51:42 +0000750 // If this block doesn't fall through into the next MBB, then this is
751 // 'water' that a constant pool island could be placed.
752 if (!BBHasFallthrough(&MBB))
753 WaterList.push_back(&MBB);
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000754
Evan Cheng10043e22007-01-19 07:51:42 +0000755 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
756 I != E; ++I) {
Jim Grosbach97c8a6a2010-06-21 17:49:23 +0000757 if (I->isDebugValue())
758 continue;
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000759
Matthias Braunfa3872e2015-05-18 20:27:55 +0000760 unsigned Opc = I->getOpcode();
Evan Cheng7f8e5632011-12-07 07:15:52 +0000761 if (I->isBranch()) {
Evan Cheng22c7cf52007-01-25 03:12:46 +0000762 bool isCond = false;
763 unsigned Bits = 0;
764 unsigned Scale = 1;
765 int UOpc = Opc;
766 switch (Opc) {
Evan Chengc6d70ae2009-07-29 02:18:14 +0000767 default:
768 continue; // Ignore other JT branches
Evan Chengc6d70ae2009-07-29 02:18:14 +0000769 case ARM::t2BR_JT:
770 T2JumpTables.push_back(I);
771 continue; // Does not get an entry in ImmBranches
Evan Cheng22c7cf52007-01-25 03:12:46 +0000772 case ARM::Bcc:
773 isCond = true;
774 UOpc = ARM::B;
775 // Fallthrough
776 case ARM::B:
777 Bits = 24;
778 Scale = 4;
779 break;
780 case ARM::tBcc:
781 isCond = true;
782 UOpc = ARM::tB;
783 Bits = 8;
784 Scale = 2;
785 break;
786 case ARM::tB:
787 Bits = 11;
788 Scale = 2;
789 break;
David Goodwin27303cd2009-06-30 18:04:13 +0000790 case ARM::t2Bcc:
791 isCond = true;
792 UOpc = ARM::t2B;
793 Bits = 20;
794 Scale = 2;
795 break;
796 case ARM::t2B:
797 Bits = 24;
798 Scale = 2;
799 break;
Evan Cheng22c7cf52007-01-25 03:12:46 +0000800 }
Evan Chengf9a4c692007-02-01 10:16:15 +0000801
802 // Record this immediate branch.
Evan Cheng36d559d2007-02-03 02:08:34 +0000803 unsigned MaxOffs = ((1 << (Bits-1))-1) * Scale;
Evan Chengf9a4c692007-02-01 10:16:15 +0000804 ImmBranches.push_back(ImmBranch(I, MaxOffs, isCond, UOpc));
Evan Cheng22c7cf52007-01-25 03:12:46 +0000805 }
806
Evan Cheng7fa69642007-01-30 01:18:38 +0000807 if (Opc == ARM::tPUSH || Opc == ARM::tPOP_RET)
808 PushPopMIs.push_back(I);
809
Tim Northovera603c402015-05-31 19:22:07 +0000810 if (Opc == ARM::CONSTPOOL_ENTRY || Opc == ARM::JUMPTABLE_ADDRS ||
811 Opc == ARM::JUMPTABLE_INSTS || Opc == ARM::JUMPTABLE_TBB ||
812 Opc == ARM::JUMPTABLE_TBH)
Evan Chengd2919a12009-07-23 18:27:47 +0000813 continue;
814
Evan Cheng10043e22007-01-19 07:51:42 +0000815 // Scan the instructions for constant pool operands.
816 for (unsigned op = 0, e = I->getNumOperands(); op != e; ++op)
Tim Northovera603c402015-05-31 19:22:07 +0000817 if (I->getOperand(op).isCPI() || I->getOperand(op).isJTI()) {
Evan Cheng10043e22007-01-19 07:51:42 +0000818 // We found one. The addressing mode tells us the max displacement
819 // from the PC that this instruction permits.
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000820
Evan Cheng10043e22007-01-19 07:51:42 +0000821 // Basic size info comes from the TSFlags field.
Evan Chengf9a4c692007-02-01 10:16:15 +0000822 unsigned Bits = 0;
823 unsigned Scale = 1;
Evan Cheng87aaa192009-07-21 23:56:01 +0000824 bool NegOk = false;
Evan Chengd2919a12009-07-23 18:27:47 +0000825 bool IsSoImm = false;
826
827 switch (Opc) {
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000828 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000829 llvm_unreachable("Unknown addressing mode for CP reference!");
Evan Chengd2919a12009-07-23 18:27:47 +0000830
831 // Taking the address of a CP entry.
832 case ARM::LEApcrel:
Tim Northovera603c402015-05-31 19:22:07 +0000833 case ARM::LEApcrelJT:
Evan Chengd2919a12009-07-23 18:27:47 +0000834 // This takes a SoImm, which is 8 bit immediate rotated. We'll
835 // pretend the maximum offset is 255 * 4. Since each instruction
Jim Grosbach36a5bf82009-11-19 18:23:19 +0000836 // 4 byte wide, this is always correct. We'll check for other
Evan Chengd2919a12009-07-23 18:27:47 +0000837 // displacements that fits in a SoImm as well.
Evan Chengf9a4c692007-02-01 10:16:15 +0000838 Bits = 8;
Evan Chengd2919a12009-07-23 18:27:47 +0000839 Scale = 4;
840 NegOk = true;
841 IsSoImm = true;
842 break;
Owen Anderson9a4d4282010-12-13 22:51:08 +0000843 case ARM::t2LEApcrel:
Tim Northovera603c402015-05-31 19:22:07 +0000844 case ARM::t2LEApcrelJT:
Evan Chengd2919a12009-07-23 18:27:47 +0000845 Bits = 12;
Evan Cheng87aaa192009-07-21 23:56:01 +0000846 NegOk = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000847 break;
Evan Chengd2919a12009-07-23 18:27:47 +0000848 case ARM::tLEApcrel:
Tim Northovera603c402015-05-31 19:22:07 +0000849 case ARM::tLEApcrelJT:
Evan Chengd2919a12009-07-23 18:27:47 +0000850 Bits = 8;
851 Scale = 4;
852 break;
853
David Majnemer452f1f92013-06-04 17:46:15 +0000854 case ARM::LDRBi12:
Jim Grosbach1e4d9a12010-10-26 22:37:02 +0000855 case ARM::LDRi12:
Evan Chengd2919a12009-07-23 18:27:47 +0000856 case ARM::LDRcp:
Owen Anderson4ebf4712011-02-08 22:39:40 +0000857 case ARM::t2LDRpci:
Evan Chengfd522992007-02-01 20:44:52 +0000858 Bits = 12; // +-offset_12
Evan Cheng87aaa192009-07-21 23:56:01 +0000859 NegOk = true;
Evan Cheng10043e22007-01-19 07:51:42 +0000860 break;
Evan Chengd2919a12009-07-23 18:27:47 +0000861
862 case ARM::tLDRpci:
Evan Chengf9a4c692007-02-01 10:16:15 +0000863 Bits = 8;
864 Scale = 4; // +(offset_8*4)
Evan Cheng1526ba52007-01-24 08:53:17 +0000865 break;
Evan Chengd2919a12009-07-23 18:27:47 +0000866
Jim Grosbachd7cf55c2009-11-09 00:11:35 +0000867 case ARM::VLDRD:
868 case ARM::VLDRS:
Evan Chengd2919a12009-07-23 18:27:47 +0000869 Bits = 8;
870 Scale = 4; // +-(offset_8*4)
871 NegOk = true;
Evan Chengb23b50d2009-06-29 07:51:04 +0000872 break;
Evan Cheng10043e22007-01-19 07:51:42 +0000873 }
Evan Chengf9a4c692007-02-01 10:16:15 +0000874
Evan Cheng10043e22007-01-19 07:51:42 +0000875 // Remember that this is a user of a CP entry.
Chris Lattnera5bb3702007-12-30 23:10:15 +0000876 unsigned CPI = I->getOperand(op).getIndex();
Tim Northovera603c402015-05-31 19:22:07 +0000877 if (I->getOperand(op).isJTI()) {
878 JumpTableUserIndices.insert(std::make_pair(CPI, CPUsers.size()));
879 CPI = JumpTableEntryIndices[CPI];
880 }
881
Evan Cheng8b7700f2007-02-09 20:54:44 +0000882 MachineInstr *CPEMI = CPEMIs[CPI];
Evan Chenge41903b2009-08-14 18:31:44 +0000883 unsigned MaxOffs = ((1 << Bits)-1) * Scale;
Evan Chengd2919a12009-07-23 18:27:47 +0000884 CPUsers.push_back(CPUser(I, CPEMI, MaxOffs, NegOk, IsSoImm));
Evan Cheng8b7700f2007-02-09 20:54:44 +0000885
886 // Increment corresponding CPEntry reference count.
887 CPEntry *CPE = findConstPoolEntry(CPI, CPEMI);
888 assert(CPE && "Cannot find a corresponding CPEntry!");
889 CPE->RefCount++;
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000890
Evan Cheng10043e22007-01-19 07:51:42 +0000891 // Instructions can only use one CP entry, don't bother scanning the
892 // rest of the operands.
893 break;
894 }
895 }
Evan Cheng10043e22007-01-19 07:51:42 +0000896 }
897}
898
Jim Grosbach190e7b62012-03-23 23:07:03 +0000899/// computeBlockSize - Compute the size and some alignment information for MBB.
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000900/// This function updates BBInfo directly.
Jim Grosbach190e7b62012-03-23 23:07:03 +0000901void ARMConstantIslands::computeBlockSize(MachineBasicBlock *MBB) {
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000902 BasicBlockInfo &BBI = BBInfo[MBB->getNumber()];
903 BBI.Size = 0;
904 BBI.Unalign = 0;
905 BBI.PostAlign = 0;
906
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000907 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E;
908 ++I) {
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000909 BBI.Size += TII->GetInstSizeInBytes(I);
910 // For inline asm, GetInstSizeInBytes returns a conservative estimate.
911 // The actual size may be smaller, but still a multiple of the instr size.
Jakob Stoklund Olesen14e024d2011-12-08 01:22:39 +0000912 if (I->isInlineAsm())
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000913 BBI.Unalign = isThumb ? 1 : 2;
Jakob Stoklund Olesen20f1dd52012-01-10 22:32:14 +0000914 // Also consider instructions that may be shrunk later.
915 else if (isThumb && mayOptimizeThumb2Instruction(I))
916 BBI.Unalign = 1;
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000917 }
918
919 // tBR_JTr contains a .align 2 directive.
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000920 if (!MBB->empty() && MBB->back().getOpcode() == ARM::tBR_JTr) {
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000921 BBI.PostAlign = 2;
Chad Rosier73b02822012-07-06 23:13:38 +0000922 MBB->getParent()->ensureAlignment(2);
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +0000923 }
Jakob Stoklund Olesen97c85712011-12-07 04:17:35 +0000924}
925
Jim Grosbach190e7b62012-03-23 23:07:03 +0000926/// getOffsetOf - Return the current offset of the specified machine instruction
Evan Cheng10043e22007-01-19 07:51:42 +0000927/// from the start of the function. This offset changes as stuff is moved
928/// around inside the function.
Jim Grosbach190e7b62012-03-23 23:07:03 +0000929unsigned ARMConstantIslands::getOffsetOf(MachineInstr *MI) const {
Evan Cheng10043e22007-01-19 07:51:42 +0000930 MachineBasicBlock *MBB = MI->getParent();
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000931
Evan Cheng10043e22007-01-19 07:51:42 +0000932 // The offset is composed of two things: the sum of the sizes of all MBB's
933 // before this instruction's block, and the offset from the start of the block
934 // it is in.
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +0000935 unsigned Offset = BBInfo[MBB->getNumber()].Offset;
Evan Cheng10043e22007-01-19 07:51:42 +0000936
937 // Sum instructions before MI in MBB.
Jim Grosbach44091c22012-01-31 20:56:55 +0000938 for (MachineBasicBlock::iterator I = MBB->begin(); &*I != MI; ++I) {
Evan Cheng10043e22007-01-19 07:51:42 +0000939 assert(I != MBB->end() && "Didn't find MI in its own basic block?");
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +0000940 Offset += TII->GetInstSizeInBytes(I);
Evan Cheng10043e22007-01-19 07:51:42 +0000941 }
Jim Grosbach44091c22012-01-31 20:56:55 +0000942 return Offset;
Evan Cheng10043e22007-01-19 07:51:42 +0000943}
944
945/// CompareMBBNumbers - Little predicate function to sort the WaterList by MBB
946/// ID.
947static bool CompareMBBNumbers(const MachineBasicBlock *LHS,
948 const MachineBasicBlock *RHS) {
949 return LHS->getNumber() < RHS->getNumber();
950}
951
Jim Grosbach190e7b62012-03-23 23:07:03 +0000952/// updateForInsertedWaterBlock - When a block is newly inserted into the
Evan Cheng10043e22007-01-19 07:51:42 +0000953/// machine function, it upsets all of the block numbers. Renumber the blocks
954/// and update the arrays that parallel this numbering.
Jim Grosbach190e7b62012-03-23 23:07:03 +0000955void ARMConstantIslands::updateForInsertedWaterBlock(MachineBasicBlock *NewBB) {
Duncan Sands75b5d272011-02-15 09:23:02 +0000956 // Renumber the MBB's to keep them consecutive.
Evan Cheng10043e22007-01-19 07:51:42 +0000957 NewBB->getParent()->RenumberBlocks(NewBB);
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000958
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +0000959 // Insert an entry into BBInfo to align it properly with the (newly
Evan Cheng10043e22007-01-19 07:51:42 +0000960 // renumbered) block numbers.
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +0000961 BBInfo.insert(BBInfo.begin() + NewBB->getNumber(), BasicBlockInfo());
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000962
963 // Next, update WaterList. Specifically, we need to add NewMBB as having
Evan Cheng10043e22007-01-19 07:51:42 +0000964 // available water after it.
Bob Wilsonc7a3cf42009-10-12 18:52:13 +0000965 water_iterator IP =
Evan Cheng10043e22007-01-19 07:51:42 +0000966 std::lower_bound(WaterList.begin(), WaterList.end(), NewBB,
967 CompareMBBNumbers);
968 WaterList.insert(IP, NewBB);
969}
970
971
972/// Split the basic block containing MI into two blocks, which are joined by
Bob Wilson2f9be502009-10-15 20:49:47 +0000973/// an unconditional branch. Update data structures and renumber blocks to
Evan Cheng345877e2007-01-31 02:22:22 +0000974/// account for this change and returns the newly created block.
Jim Grosbach190e7b62012-03-23 23:07:03 +0000975MachineBasicBlock *ARMConstantIslands::splitBlockBeforeInstr(MachineInstr *MI) {
Evan Cheng10043e22007-01-19 07:51:42 +0000976 MachineBasicBlock *OrigBB = MI->getParent();
977
978 // Create a new MBB for the code after the OrigBB.
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000979 MachineBasicBlock *NewBB =
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000980 MF->CreateMachineBasicBlock(OrigBB->getBasicBlock());
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +0000981 MachineFunction::iterator MBBI = ++OrigBB->getIterator();
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +0000982 MF->insert(MBBI, NewBB);
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000983
Evan Cheng10043e22007-01-19 07:51:42 +0000984 // Splice the instructions starting with MI over to NewBB.
985 NewBB->splice(NewBB->end(), OrigBB, MI, OrigBB->end());
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000986
Evan Cheng10043e22007-01-19 07:51:42 +0000987 // Add an unconditional branch from OrigBB to NewBB.
Evan Cheng7169bd82007-01-31 18:29:27 +0000988 // Note the new unconditional branch is not being recorded.
Dale Johannesen7647da62009-02-13 02:25:56 +0000989 // There doesn't seem to be meaningful DebugInfo available; this doesn't
990 // correspond to anything in the source.
Evan Cheng7c943432009-07-07 01:16:41 +0000991 unsigned Opc = isThumb ? (isThumb2 ? ARM::t2B : ARM::tB) : ARM::B;
Owen Anderson29cfe6c2011-09-09 21:48:23 +0000992 if (!isThumb)
993 BuildMI(OrigBB, DebugLoc(), TII->get(Opc)).addMBB(NewBB);
994 else
995 BuildMI(OrigBB, DebugLoc(), TII->get(Opc)).addMBB(NewBB)
996 .addImm(ARMCC::AL).addReg(0);
Dan Gohmand2d1ae12010-06-22 15:08:57 +0000997 ++NumSplit;
Bob Wilson2f4e56f2009-05-12 17:09:30 +0000998
Evan Cheng10043e22007-01-19 07:51:42 +0000999 // Update the CFG. All succs of OrigBB are now succs of NewBB.
Jakob Stoklund Olesen26081572011-12-06 00:51:12 +00001000 NewBB->transferSuccessors(OrigBB);
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001001
Evan Cheng10043e22007-01-19 07:51:42 +00001002 // OrigBB branches to NewBB.
1003 OrigBB->addSuccessor(NewBB);
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001004
Evan Cheng10043e22007-01-19 07:51:42 +00001005 // Update internal data structures to account for the newly inserted MBB.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001006 // This is almost the same as updateForInsertedWaterBlock, except that
Dale Johannesene18b13b2007-02-23 05:02:36 +00001007 // the Water goes after OrigBB, not NewBB.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +00001008 MF->RenumberBlocks(NewBB);
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001009
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001010 // Insert an entry into BBInfo to align it properly with the (newly
Dale Johannesene18b13b2007-02-23 05:02:36 +00001011 // renumbered) block numbers.
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001012 BBInfo.insert(BBInfo.begin() + NewBB->getNumber(), BasicBlockInfo());
Dale Johannesen01ee5752007-02-25 00:47:03 +00001013
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001014 // Next, update WaterList. Specifically, we need to add OrigMBB as having
Dale Johannesene18b13b2007-02-23 05:02:36 +00001015 // available water after it (but not if it's already there, which happens
1016 // when splitting before a conditional branch that is followed by an
1017 // unconditional branch - in that case we want to insert NewBB).
Bob Wilsonc7a3cf42009-10-12 18:52:13 +00001018 water_iterator IP =
Dale Johannesene18b13b2007-02-23 05:02:36 +00001019 std::lower_bound(WaterList.begin(), WaterList.end(), OrigBB,
1020 CompareMBBNumbers);
1021 MachineBasicBlock* WaterBB = *IP;
1022 if (WaterBB == OrigBB)
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001023 WaterList.insert(std::next(IP), NewBB);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001024 else
1025 WaterList.insert(IP, OrigBB);
Bob Wilson2f9be502009-10-15 20:49:47 +00001026 NewWaterList.insert(OrigBB);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001027
Dale Johannesenc17dd572010-07-23 22:50:23 +00001028 // Figure out how large the OrigBB is. As the first half of the original
1029 // block, it cannot contain a tablejump. The size includes
1030 // the new jump we added. (It should be possible to do this without
1031 // recounting everything, but it's very confusing, and this is rarely
1032 // executed.)
Jim Grosbach190e7b62012-03-23 23:07:03 +00001033 computeBlockSize(OrigBB);
Dale Johannesen01ee5752007-02-25 00:47:03 +00001034
Dale Johannesenc17dd572010-07-23 22:50:23 +00001035 // Figure out how large the NewMBB is. As the second half of the original
1036 // block, it may contain a tablejump.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001037 computeBlockSize(NewBB);
Dale Johannesenc17dd572010-07-23 22:50:23 +00001038
Dale Johannesen01ee5752007-02-25 00:47:03 +00001039 // All BBOffsets following these blocks must be modified.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001040 adjustBBOffsetsAfter(OrigBB);
Evan Cheng345877e2007-01-31 02:22:22 +00001041
1042 return NewBB;
Evan Cheng10043e22007-01-19 07:51:42 +00001043}
1044
Jim Grosbach190e7b62012-03-23 23:07:03 +00001045/// getUserOffset - Compute the offset of U.MI as seen by the hardware
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +00001046/// displacement computation. Update U.KnownAlignment to match its current
1047/// basic block location.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001048unsigned ARMConstantIslands::getUserOffset(CPUser &U) const {
1049 unsigned UserOffset = getOffsetOf(U.MI);
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +00001050 const BasicBlockInfo &BBI = BBInfo[U.MI->getParent()->getNumber()];
1051 unsigned KnownBits = BBI.internalKnownBits();
1052
1053 // The value read from PC is offset from the actual instruction address.
1054 UserOffset += (isThumb ? 4 : 8);
1055
1056 // Because of inline assembly, we may not know the alignment (mod 4) of U.MI.
1057 // Make sure U.getMaxDisp() returns a constrained range.
1058 U.KnownAlignment = (KnownBits >= 2);
1059
1060 // On Thumb, offsets==2 mod 4 are rounded down by the hardware for
1061 // purposes of the displacement computation; compensate for that here.
1062 // For unknown alignments, getMaxDisp() constrains the range instead.
1063 if (isThumb && U.KnownAlignment)
1064 UserOffset &= ~3u;
1065
1066 return UserOffset;
1067}
1068
Jim Grosbach190e7b62012-03-23 23:07:03 +00001069/// isOffsetInRange - Checks whether UserOffset (the location of a constant pool
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001070/// reference) is within MaxDisp of TrialOffset (a proposed location of a
Dale Johannesen4a00cf32007-04-29 19:19:30 +00001071/// constant pool entry).
Jim Grosbach190e7b62012-03-23 23:07:03 +00001072/// UserOffset is computed by getUserOffset above to include PC adjustments. If
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +00001073/// the mod 4 alignment of UserOffset is not known, the uncertainty must be
1074/// subtracted from MaxDisp instead. CPUser::getMaxDisp() does that.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001075bool ARMConstantIslands::isOffsetInRange(unsigned UserOffset,
Evan Chengd2919a12009-07-23 18:27:47 +00001076 unsigned TrialOffset, unsigned MaxDisp,
1077 bool NegativeOK, bool IsSoImm) {
Dale Johannesen01ee5752007-02-25 00:47:03 +00001078 if (UserOffset <= TrialOffset) {
1079 // User before the Trial.
Evan Chengd2919a12009-07-23 18:27:47 +00001080 if (TrialOffset - UserOffset <= MaxDisp)
1081 return true;
Evan Chengc26c76e2009-07-24 19:31:03 +00001082 // FIXME: Make use full range of soimm values.
Dale Johannesen01ee5752007-02-25 00:47:03 +00001083 } else if (NegativeOK) {
Evan Chengd2919a12009-07-23 18:27:47 +00001084 if (UserOffset - TrialOffset <= MaxDisp)
1085 return true;
Evan Chengc26c76e2009-07-24 19:31:03 +00001086 // FIXME: Make use full range of soimm values.
Dale Johannesen01ee5752007-02-25 00:47:03 +00001087 }
1088 return false;
1089}
1090
Jim Grosbach190e7b62012-03-23 23:07:03 +00001091/// isWaterInRange - Returns true if a CPE placed after the specified
Dale Johannesene18b13b2007-02-23 05:02:36 +00001092/// Water (a basic block) will be in range for the specific MI.
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +00001093///
1094/// Compute how much the function will grow by inserting a CPE after Water.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001095bool ARMConstantIslands::isWaterInRange(unsigned UserOffset,
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +00001096 MachineBasicBlock* Water, CPUser &U,
1097 unsigned &Growth) {
1098 unsigned CPELogAlign = getCPELogAlign(U.CPEMI);
1099 unsigned CPEOffset = BBInfo[Water->getNumber()].postOffset(CPELogAlign);
1100 unsigned NextBlockOffset, NextBlockAlignment;
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00001101 MachineFunction::const_iterator NextBlock = Water->getIterator();
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +00001102 if (++NextBlock == MF->end()) {
1103 NextBlockOffset = BBInfo[Water->getNumber()].postOffset();
1104 NextBlockAlignment = 0;
1105 } else {
1106 NextBlockOffset = BBInfo[NextBlock->getNumber()].Offset;
1107 NextBlockAlignment = NextBlock->getAlignment();
1108 }
1109 unsigned Size = U.CPEMI->getOperand(2).getImm();
1110 unsigned CPEEnd = CPEOffset + Size;
Dale Johannesene18b13b2007-02-23 05:02:36 +00001111
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +00001112 // The CPE may be able to hide in the alignment padding before the next
1113 // block. It may also cause more padding to be required if it is more aligned
1114 // that the next block.
1115 if (CPEEnd > NextBlockOffset) {
1116 Growth = CPEEnd - NextBlockOffset;
1117 // Compute the padding that would go at the end of the CPE to align the next
1118 // block.
1119 Growth += OffsetToAlignment(CPEEnd, 1u << NextBlockAlignment);
1120
1121 // If the CPE is to be inserted before the instruction, that will raise
Jim Grosbach190e7b62012-03-23 23:07:03 +00001122 // the offset of the instruction. Also account for unknown alignment padding
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +00001123 // in blocks between CPE and the user.
1124 if (CPEOffset < UserOffset)
1125 UserOffset += Growth + UnknownPadding(MF->getAlignment(), CPELogAlign);
1126 } else
1127 // CPE fits in existing padding.
1128 Growth = 0;
Dale Johannesend13786d2007-04-02 20:31:06 +00001129
Jim Grosbach190e7b62012-03-23 23:07:03 +00001130 return isOffsetInRange(UserOffset, CPEOffset, U);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001131}
1132
Jim Grosbach190e7b62012-03-23 23:07:03 +00001133/// isCPEntryInRange - Returns true if the distance between specific MI and
Evan Cheng1f3fc4b2007-01-31 19:57:44 +00001134/// specific ConstPool entry instruction can fit in MI's displacement field.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001135bool ARMConstantIslands::isCPEntryInRange(MachineInstr *MI, unsigned UserOffset,
Evan Cheng87aaa192009-07-21 23:56:01 +00001136 MachineInstr *CPEMI, unsigned MaxDisp,
1137 bool NegOk, bool DoDump) {
Jim Grosbach190e7b62012-03-23 23:07:03 +00001138 unsigned CPEOffset = getOffsetOf(CPEMI);
Evan Cheng234e0312007-02-01 01:09:47 +00001139
Dale Johannesene18b13b2007-02-23 05:02:36 +00001140 if (DoDump) {
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001141 DEBUG({
1142 unsigned Block = MI->getParent()->getNumber();
1143 const BasicBlockInfo &BBI = BBInfo[Block];
1144 dbgs() << "User of CPE#" << CPEMI->getOperand(0).getImm()
1145 << " max delta=" << MaxDisp
Jakob Stoklund Olesenb3734522011-12-10 02:55:06 +00001146 << format(" insn address=%#x", UserOffset)
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001147 << " in BB#" << Block << ": "
Jakob Stoklund Olesenb3734522011-12-10 02:55:06 +00001148 << format("%#x-%x\t", BBI.Offset, BBI.postOffset()) << *MI
1149 << format("CPE address=%#x offset=%+d: ", CPEOffset,
1150 int(CPEOffset-UserOffset));
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001151 });
Dale Johannesene18b13b2007-02-23 05:02:36 +00001152 }
Evan Cheng1f3fc4b2007-01-31 19:57:44 +00001153
Jim Grosbach190e7b62012-03-23 23:07:03 +00001154 return isOffsetInRange(UserOffset, CPEOffset, MaxDisp, NegOk);
Evan Cheng1f3fc4b2007-01-31 19:57:44 +00001155}
1156
Evan Chenge4510972009-01-28 00:53:34 +00001157#ifndef NDEBUG
Evan Cheng8b7700f2007-02-09 20:54:44 +00001158/// BBIsJumpedOver - Return true of the specified basic block's only predecessor
1159/// unconditionally branches to its only successor.
1160static bool BBIsJumpedOver(MachineBasicBlock *MBB) {
1161 if (MBB->pred_size() != 1 || MBB->succ_size() != 1)
1162 return false;
1163
1164 MachineBasicBlock *Succ = *MBB->succ_begin();
1165 MachineBasicBlock *Pred = *MBB->pred_begin();
1166 MachineInstr *PredMI = &Pred->back();
David Goodwin27303cd2009-06-30 18:04:13 +00001167 if (PredMI->getOpcode() == ARM::B || PredMI->getOpcode() == ARM::tB
1168 || PredMI->getOpcode() == ARM::t2B)
Evan Cheng8b7700f2007-02-09 20:54:44 +00001169 return PredMI->getOperand(0).getMBB() == Succ;
1170 return false;
1171}
Evan Chenge4510972009-01-28 00:53:34 +00001172#endif // NDEBUG
Evan Cheng8b7700f2007-02-09 20:54:44 +00001173
Jim Grosbach190e7b62012-03-23 23:07:03 +00001174void ARMConstantIslands::adjustBBOffsetsAfter(MachineBasicBlock *BB) {
Jakob Stoklund Olesen69051112012-01-06 21:40:15 +00001175 unsigned BBNum = BB->getNumber();
1176 for(unsigned i = BBNum + 1, e = MF->getNumBlockIDs(); i < e; ++i) {
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +00001177 // Get the offset and known bits at the end of the layout predecessor.
Jakob Stoklund Olesen91a7bcb2011-12-12 19:25:54 +00001178 // Include the alignment of the current block.
1179 unsigned LogAlign = MF->getBlockNumbered(i)->getAlignment();
1180 unsigned Offset = BBInfo[i - 1].postOffset(LogAlign);
1181 unsigned KnownBits = BBInfo[i - 1].postKnownBits(LogAlign);
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +00001182
Jakob Stoklund Olesen69051112012-01-06 21:40:15 +00001183 // This is where block i begins. Stop if the offset is already correct,
1184 // and we have updated 2 blocks. This is the maximum number of blocks
1185 // changed before calling this function.
1186 if (i > BBNum + 2 &&
1187 BBInfo[i].Offset == Offset &&
1188 BBInfo[i].KnownBits == KnownBits)
1189 break;
1190
Jakob Stoklund Olesen2a823332011-12-08 00:55:02 +00001191 BBInfo[i].Offset = Offset;
1192 BBInfo[i].KnownBits = KnownBits;
Dale Johannesen4a00cf32007-04-29 19:19:30 +00001193 }
Dale Johannesen01ee5752007-02-25 00:47:03 +00001194}
1195
Jim Grosbach190e7b62012-03-23 23:07:03 +00001196/// decrementCPEReferenceCount - find the constant pool entry with index CPI
Dale Johannesene18b13b2007-02-23 05:02:36 +00001197/// and instruction CPEMI, and decrement its refcount. If the refcount
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001198/// becomes 0 remove the entry and instruction. Returns true if we removed
Dale Johannesene18b13b2007-02-23 05:02:36 +00001199/// the entry, false if we didn't.
Evan Cheng10043e22007-01-19 07:51:42 +00001200
Jim Grosbach190e7b62012-03-23 23:07:03 +00001201bool ARMConstantIslands::decrementCPEReferenceCount(unsigned CPI,
1202 MachineInstr *CPEMI) {
Evan Cheng8b7700f2007-02-09 20:54:44 +00001203 // Find the old entry. Eliminate it if it is no longer used.
Evan Cheng3c68d4e2007-04-03 23:39:48 +00001204 CPEntry *CPE = findConstPoolEntry(CPI, CPEMI);
1205 assert(CPE && "Unexpected!");
1206 if (--CPE->RefCount == 0) {
Jim Grosbach190e7b62012-03-23 23:07:03 +00001207 removeDeadCPEMI(CPEMI);
Craig Topper062a2ba2014-04-25 05:30:21 +00001208 CPE->CPEMI = nullptr;
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001209 --NumCPEs;
Dale Johannesene18b13b2007-02-23 05:02:36 +00001210 return true;
1211 }
1212 return false;
1213}
1214
Tim Northovera603c402015-05-31 19:22:07 +00001215unsigned ARMConstantIslands::getCombinedIndex(const MachineInstr *CPEMI) {
1216 if (CPEMI->getOperand(1).isCPI())
1217 return CPEMI->getOperand(1).getIndex();
1218
1219 return JumpTableEntryIndices[CPEMI->getOperand(1).getIndex()];
1220}
1221
Dale Johannesene18b13b2007-02-23 05:02:36 +00001222/// LookForCPEntryInRange - see if the currently referenced CPE is in range;
1223/// if not, see if an in-range clone of the CPE is in range, and if so,
1224/// change the data structures so the user references the clone. Returns:
1225/// 0 = no existing entry found
1226/// 1 = entry found, and there were no code insertions or deletions
1227/// 2 = entry found, and there were code insertions or deletions
Jim Grosbach190e7b62012-03-23 23:07:03 +00001228int ARMConstantIslands::findInRangeCPEntry(CPUser& U, unsigned UserOffset)
Dale Johannesene18b13b2007-02-23 05:02:36 +00001229{
1230 MachineInstr *UserMI = U.MI;
1231 MachineInstr *CPEMI = U.CPEMI;
1232
1233 // Check to see if the CPE is already in-range.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001234 if (isCPEntryInRange(UserMI, UserOffset, CPEMI, U.getMaxDisp(), U.NegOk,
1235 true)) {
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001236 DEBUG(dbgs() << "In range\n");
Dale Johannesene18b13b2007-02-23 05:02:36 +00001237 return 1;
Evan Cheng8b7700f2007-02-09 20:54:44 +00001238 }
1239
Dale Johannesene18b13b2007-02-23 05:02:36 +00001240 // No. Look for previously created clones of the CPE that are in range.
Tim Northovera603c402015-05-31 19:22:07 +00001241 unsigned CPI = getCombinedIndex(CPEMI);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001242 std::vector<CPEntry> &CPEs = CPEntries[CPI];
1243 for (unsigned i = 0, e = CPEs.size(); i != e; ++i) {
1244 // We already tried this one
1245 if (CPEs[i].CPEMI == CPEMI)
1246 continue;
1247 // Removing CPEs can leave empty entries, skip
Craig Topper062a2ba2014-04-25 05:30:21 +00001248 if (CPEs[i].CPEMI == nullptr)
Dale Johannesene18b13b2007-02-23 05:02:36 +00001249 continue;
Jim Grosbach190e7b62012-03-23 23:07:03 +00001250 if (isCPEntryInRange(UserMI, UserOffset, CPEs[i].CPEMI, U.getMaxDisp(),
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +00001251 U.NegOk)) {
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001252 DEBUG(dbgs() << "Replacing CPE#" << CPI << " with CPE#"
Chris Lattneraf29ea62009-08-23 06:49:22 +00001253 << CPEs[i].CPI << "\n");
Dale Johannesene18b13b2007-02-23 05:02:36 +00001254 // Point the CPUser node to the replacement
1255 U.CPEMI = CPEs[i].CPEMI;
1256 // Change the CPI in the instruction operand to refer to the clone.
1257 for (unsigned j = 0, e = UserMI->getNumOperands(); j != e; ++j)
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001258 if (UserMI->getOperand(j).isCPI()) {
Chris Lattnera5bb3702007-12-30 23:10:15 +00001259 UserMI->getOperand(j).setIndex(CPEs[i].CPI);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001260 break;
1261 }
1262 // Adjust the refcount of the clone...
1263 CPEs[i].RefCount++;
1264 // ...and the original. If we didn't remove the old entry, none of the
1265 // addresses changed, so we don't need another pass.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001266 return decrementCPEReferenceCount(CPI, CPEMI) ? 2 : 1;
Dale Johannesene18b13b2007-02-23 05:02:36 +00001267 }
1268 }
1269 return 0;
1270}
1271
Dale Johannesen440995b2007-02-28 18:41:23 +00001272/// getUnconditionalBrDisp - Returns the maximum displacement that can fit in
1273/// the specific unconditional branch instruction.
1274static inline unsigned getUnconditionalBrDisp(int Opc) {
David Goodwin27303cd2009-06-30 18:04:13 +00001275 switch (Opc) {
1276 case ARM::tB:
1277 return ((1<<10)-1)*2;
1278 case ARM::t2B:
1279 return ((1<<23)-1)*2;
1280 default:
1281 break;
1282 }
Jim Grosbachf24f9d92009-08-11 15:33:49 +00001283
David Goodwin27303cd2009-06-30 18:04:13 +00001284 return ((1<<23)-1)*4;
Dale Johannesen440995b2007-02-28 18:41:23 +00001285}
1286
Jim Grosbach190e7b62012-03-23 23:07:03 +00001287/// findAvailableWater - Look for an existing entry in the WaterList in which
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001288/// we can place the CPE referenced from U so it's within range of U's MI.
Bob Wilson2f9be502009-10-15 20:49:47 +00001289/// Returns true if found, false if not. If it returns true, WaterIter
Bob Wilsoncc121aa2009-10-12 21:23:15 +00001290/// is set to the WaterList entry. For Thumb, prefer water that will not
1291/// introduce padding to water that will. To ensure that this pass
1292/// terminates, the CPE location for a particular CPUser is only allowed to
1293/// move to a lower address, so search backward from the end of the list and
1294/// prefer the first water that is in range.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001295bool ARMConstantIslands::findAvailableWater(CPUser &U, unsigned UserOffset,
Bob Wilson2f9be502009-10-15 20:49:47 +00001296 water_iterator &WaterIter) {
Bob Wilson3a7326e2009-10-12 19:04:03 +00001297 if (WaterList.empty())
1298 return false;
1299
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +00001300 unsigned BestGrowth = ~0u;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001301 for (water_iterator IP = std::prev(WaterList.end()), B = WaterList.begin();;
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +00001302 --IP) {
Bob Wilson3a7326e2009-10-12 19:04:03 +00001303 MachineBasicBlock* WaterBB = *IP;
Bob Wilson2f9be502009-10-15 20:49:47 +00001304 // Check if water is in range and is either at a lower address than the
1305 // current "high water mark" or a new water block that was created since
1306 // the previous iteration by inserting an unconditional branch. In the
1307 // latter case, we want to allow resetting the high water mark back to
1308 // this new water since we haven't seen it before. Inserting branches
1309 // should be relatively uncommon and when it does happen, we want to be
1310 // sure to take advantage of it for all the CPEs near that block, so that
1311 // we don't insert more branches than necessary.
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +00001312 unsigned Growth;
Jim Grosbach190e7b62012-03-23 23:07:03 +00001313 if (isWaterInRange(UserOffset, WaterBB, U, Growth) &&
Bob Wilson2f9be502009-10-15 20:49:47 +00001314 (WaterBB->getNumber() < U.HighWaterMark->getNumber() ||
Tim Northover631cc9c2014-11-13 17:58:53 +00001315 NewWaterList.count(WaterBB) || WaterBB == U.MI->getParent()) &&
1316 Growth < BestGrowth) {
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +00001317 // This is the least amount of required padding seen so far.
1318 BestGrowth = Growth;
1319 WaterIter = IP;
1320 DEBUG(dbgs() << "Found water after BB#" << WaterBB->getNumber()
1321 << " Growth=" << Growth << '\n');
1322
1323 // Keep looking unless it is perfect.
1324 if (BestGrowth == 0)
Bob Wilson3a7326e2009-10-12 19:04:03 +00001325 return true;
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001326 }
Bob Wilson3a7326e2009-10-12 19:04:03 +00001327 if (IP == B)
1328 break;
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001329 }
Jakob Stoklund Olesenbfa576f2011-12-13 00:44:30 +00001330 return BestGrowth != ~0u;
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001331}
1332
Jim Grosbach190e7b62012-03-23 23:07:03 +00001333/// createNewWater - No existing WaterList entry will work for
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001334/// CPUsers[CPUserIndex], so create a place to put the CPE. The end of the
1335/// block is used if in range, and the conditional branch munged so control
1336/// flow is correct. Otherwise the block is split to create a hole with an
Bob Wilson3250e772009-10-12 21:39:43 +00001337/// unconditional branch around it. In either case NewMBB is set to a
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001338/// block following which the new island can be inserted (the WaterList
1339/// is not adjusted).
Jim Grosbach190e7b62012-03-23 23:07:03 +00001340void ARMConstantIslands::createNewWater(unsigned CPUserIndex,
Bob Wilson3250e772009-10-12 21:39:43 +00001341 unsigned UserOffset,
1342 MachineBasicBlock *&NewMBB) {
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001343 CPUser &U = CPUsers[CPUserIndex];
1344 MachineInstr *UserMI = U.MI;
1345 MachineInstr *CPEMI = U.CPEMI;
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001346 unsigned CPELogAlign = getCPELogAlign(CPEMI);
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001347 MachineBasicBlock *UserMBB = UserMI->getParent();
Jakob Stoklund Olesen146ac7b2011-12-10 02:55:10 +00001348 const BasicBlockInfo &UserBBI = BBInfo[UserMBB->getNumber()];
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001349
Bob Wilsonb4f2a852009-10-15 05:10:36 +00001350 // If the block does not end in an unconditional branch already, and if the
1351 // end of the block is within range, make new water there. (The addition
1352 // below is for the unconditional branch we will be adding: 4 bytes on ARM +
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +00001353 // Thumb2, 2 on Thumb1.
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001354 if (BBHasFallthrough(UserMBB)) {
1355 // Size of branch to insert.
1356 unsigned Delta = isThumb1 ? 2 : 4;
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001357 // Compute the offset where the CPE will begin.
Jakob Stoklund Olesen5f0d1b42012-04-27 22:58:38 +00001358 unsigned CPEOffset = UserBBI.postOffset(CPELogAlign) + Delta;
Dale Johannesen4a00cf32007-04-29 19:19:30 +00001359
Jim Grosbach190e7b62012-03-23 23:07:03 +00001360 if (isOffsetInRange(UserOffset, CPEOffset, U)) {
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001361 DEBUG(dbgs() << "Split at end of BB#" << UserMBB->getNumber()
1362 << format(", expected CPE offset %#x\n", CPEOffset));
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00001363 NewMBB = &*++UserMBB->getIterator();
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001364 // Add an unconditional branch from UserMBB to fallthrough block. Record
1365 // it for branch lengthening; this new branch will not get out of range,
1366 // but if the preceding conditional branch is out of range, the targets
1367 // will be exchanged, and the altered branch may be out of range, so the
1368 // machinery has to know about it.
1369 int UncondBr = isThumb ? ((isThumb2) ? ARM::t2B : ARM::tB) : ARM::B;
1370 if (!isThumb)
1371 BuildMI(UserMBB, DebugLoc(), TII->get(UncondBr)).addMBB(NewMBB);
1372 else
1373 BuildMI(UserMBB, DebugLoc(), TII->get(UncondBr)).addMBB(NewMBB)
1374 .addImm(ARMCC::AL).addReg(0);
1375 unsigned MaxDisp = getUnconditionalBrDisp(UncondBr);
1376 ImmBranches.push_back(ImmBranch(&UserMBB->back(),
1377 MaxDisp, false, UncondBr));
Akira Hatanaka442b40c2015-01-08 20:44:50 +00001378 computeBlockSize(UserMBB);
Jim Grosbach190e7b62012-03-23 23:07:03 +00001379 adjustBBOffsetsAfter(UserMBB);
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001380 return;
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001381 }
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001382 }
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001383
1384 // What a big block. Find a place within the block to split it. This is a
1385 // little tricky on Thumb1 since instructions are 2 bytes and constant pool
1386 // entries are 4 bytes: if instruction I references island CPE, and
1387 // instruction I+1 references CPE', it will not work well to put CPE as far
1388 // forward as possible, since then CPE' cannot immediately follow it (that
1389 // location is 2 bytes farther away from I+1 than CPE was from I) and we'd
1390 // need to create a new island. So, we make a first guess, then walk through
1391 // the instructions between the one currently being looked at and the
1392 // possible insertion point, and make sure any other instructions that
1393 // reference CPEs will be able to use the same island area; if not, we back
1394 // up the insertion point.
1395
1396 // Try to split the block so it's fully aligned. Compute the latest split
Jakob Stoklund Olesen5f0d1b42012-04-27 22:58:38 +00001397 // point where we can add a 4-byte branch instruction, and then align to
1398 // LogAlign which is the largest possible alignment in the function.
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001399 unsigned LogAlign = MF->getAlignment();
1400 assert(LogAlign >= CPELogAlign && "Over-aligned constant pool entry");
1401 unsigned KnownBits = UserBBI.internalKnownBits();
1402 unsigned UPad = UnknownPadding(LogAlign, KnownBits);
Jakob Stoklund Olesen5f0d1b42012-04-27 22:58:38 +00001403 unsigned BaseInsertOffset = UserOffset + U.getMaxDisp() - UPad;
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001404 DEBUG(dbgs() << format("Split in middle of big block before %#x",
1405 BaseInsertOffset));
1406
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001407 // The 4 in the following is for the unconditional branch we'll be inserting
1408 // (allows for long branch on Thumb1). Alignment of the island is handled
Jim Grosbach190e7b62012-03-23 23:07:03 +00001409 // inside isOffsetInRange.
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001410 BaseInsertOffset -= 4;
1411
1412 DEBUG(dbgs() << format(", adjusted to %#x", BaseInsertOffset)
1413 << " la=" << LogAlign
1414 << " kb=" << KnownBits
1415 << " up=" << UPad << '\n');
1416
1417 // This could point off the end of the block if we've already got constant
1418 // pool entries following this block; only the last one is in the water list.
1419 // Back past any possible branches (allow for a conditional and a maximally
1420 // long unconditional).
Jakob Stoklund Olesenae7521d2012-04-28 06:21:38 +00001421 if (BaseInsertOffset + 8 >= UserBBI.postOffset()) {
Akira Hatanaka0d0c7812014-10-17 01:31:47 +00001422 // Ensure BaseInsertOffset is larger than the offset of the instruction
1423 // following UserMI so that the loop which searches for the split point
1424 // iterates at least once.
1425 BaseInsertOffset =
1426 std::max(UserBBI.postOffset() - UPad - 8,
1427 UserOffset + TII->GetInstSizeInBytes(UserMI) + 1);
Jakob Stoklund Olesenae7521d2012-04-28 06:21:38 +00001428 DEBUG(dbgs() << format("Move inside block: %#x\n", BaseInsertOffset));
1429 }
Jakob Stoklund Olesen5f0d1b42012-04-27 22:58:38 +00001430 unsigned EndInsertOffset = BaseInsertOffset + 4 + UPad +
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001431 CPEMI->getOperand(2).getImm();
1432 MachineBasicBlock::iterator MI = UserMI;
1433 ++MI;
1434 unsigned CPUIndex = CPUserIndex+1;
1435 unsigned NumCPUsers = CPUsers.size();
Craig Topper062a2ba2014-04-25 05:30:21 +00001436 MachineInstr *LastIT = nullptr;
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001437 for (unsigned Offset = UserOffset+TII->GetInstSizeInBytes(UserMI);
1438 Offset < BaseInsertOffset;
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001439 Offset += TII->GetInstSizeInBytes(MI), MI = std::next(MI)) {
Jakob Stoklund Olesenae7521d2012-04-28 06:21:38 +00001440 assert(MI != UserMBB->end() && "Fell off end of block");
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001441 if (CPUIndex < NumCPUsers && CPUsers[CPUIndex].MI == MI) {
1442 CPUser &U = CPUsers[CPUIndex];
Jim Grosbach190e7b62012-03-23 23:07:03 +00001443 if (!isOffsetInRange(Offset, EndInsertOffset, U)) {
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001444 // Shift intertion point by one unit of alignment so it is within reach.
1445 BaseInsertOffset -= 1u << LogAlign;
1446 EndInsertOffset -= 1u << LogAlign;
1447 }
1448 // This is overly conservative, as we don't account for CPEMIs being
1449 // reused within the block, but it doesn't matter much. Also assume CPEs
1450 // are added in order with alignment padding. We may eventually be able
1451 // to pack the aligned CPEs better.
Jakob Stoklund Olesen5f0d1b42012-04-27 22:58:38 +00001452 EndInsertOffset += U.CPEMI->getOperand(2).getImm();
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001453 CPUIndex++;
1454 }
1455
1456 // Remember the last IT instruction.
1457 if (MI->getOpcode() == ARM::t2IT)
1458 LastIT = MI;
1459 }
1460
1461 --MI;
1462
1463 // Avoid splitting an IT block.
1464 if (LastIT) {
1465 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001466 ARMCC::CondCodes CC = getITInstrPredicate(MI, PredReg);
Jakob Stoklund Olesen9efd7eb2011-12-14 23:48:54 +00001467 if (CC != ARMCC::AL)
1468 MI = LastIT;
1469 }
Tim Northover631cc9c2014-11-13 17:58:53 +00001470
1471 // We really must not split an IT block.
1472 DEBUG(unsigned PredReg;
1473 assert(!isThumb || getITInstrPredicate(MI, PredReg) == ARMCC::AL));
1474
Jim Grosbach190e7b62012-03-23 23:07:03 +00001475 NewMBB = splitBlockBeforeInstr(MI);
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001476}
1477
Jim Grosbach190e7b62012-03-23 23:07:03 +00001478/// handleConstantPoolUser - Analyze the specified user, checking to see if it
Bob Wilsonce8cfb42009-05-12 17:35:29 +00001479/// is out-of-range. If so, pick up the constant pool value and move it some
Dale Johannesene18b13b2007-02-23 05:02:36 +00001480/// place in-range. Return true if we changed any addresses (thus must run
1481/// another pass of branch lengthening), false otherwise.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001482bool ARMConstantIslands::handleConstantPoolUser(unsigned CPUserIndex) {
Dale Johannesen440995b2007-02-28 18:41:23 +00001483 CPUser &U = CPUsers[CPUserIndex];
Dale Johannesene18b13b2007-02-23 05:02:36 +00001484 MachineInstr *UserMI = U.MI;
1485 MachineInstr *CPEMI = U.CPEMI;
Tim Northovera603c402015-05-31 19:22:07 +00001486 unsigned CPI = getCombinedIndex(CPEMI);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001487 unsigned Size = CPEMI->getOperand(2).getImm();
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +00001488 // Compute this only once, it's expensive.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001489 unsigned UserOffset = getUserOffset(U);
Evan Chengd9990f02007-04-27 08:14:15 +00001490
Dale Johannesene18b13b2007-02-23 05:02:36 +00001491 // See if the current entry is within range, or there is a clone of it
1492 // in range.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001493 int result = findInRangeCPEntry(U, UserOffset);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001494 if (result==1) return false;
1495 else if (result==2) return true;
1496
1497 // No existing clone of this CPE is within range.
1498 // We will be generating a new clone. Get a UID for it.
Evan Chengdfce83c2011-01-17 08:03:18 +00001499 unsigned ID = AFI->createPICLabelUId();
Dale Johannesene18b13b2007-02-23 05:02:36 +00001500
Bob Wilsoncc121aa2009-10-12 21:23:15 +00001501 // Look for water where we can place this CPE.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +00001502 MachineBasicBlock *NewIsland = MF->CreateMachineBasicBlock();
Bob Wilson2f9be502009-10-15 20:49:47 +00001503 MachineBasicBlock *NewMBB;
1504 water_iterator IP;
Jim Grosbach190e7b62012-03-23 23:07:03 +00001505 if (findAvailableWater(U, UserOffset, IP)) {
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001506 DEBUG(dbgs() << "Found water in range\n");
Bob Wilson2f9be502009-10-15 20:49:47 +00001507 MachineBasicBlock *WaterBB = *IP;
1508
1509 // If the original WaterList entry was "new water" on this iteration,
1510 // propagate that to the new island. This is just keeping NewWaterList
1511 // updated to match the WaterList, which will be updated below.
Benjamin Kramerf29db272012-08-22 15:37:57 +00001512 if (NewWaterList.erase(WaterBB))
Bob Wilson2f9be502009-10-15 20:49:47 +00001513 NewWaterList.insert(NewIsland);
Benjamin Kramerf29db272012-08-22 15:37:57 +00001514
Bob Wilson2f9be502009-10-15 20:49:47 +00001515 // The new CPE goes before the following block (NewMBB).
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00001516 NewMBB = &*++WaterBB->getIterator();
Bob Wilson2f9be502009-10-15 20:49:47 +00001517 } else {
Dale Johannesene18b13b2007-02-23 05:02:36 +00001518 // No water found.
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001519 DEBUG(dbgs() << "No water found\n");
Jim Grosbach190e7b62012-03-23 23:07:03 +00001520 createNewWater(CPUserIndex, UserOffset, NewMBB);
Bob Wilson2f9be502009-10-15 20:49:47 +00001521
Jim Grosbach190e7b62012-03-23 23:07:03 +00001522 // splitBlockBeforeInstr adds to WaterList, which is important when it is
Bob Wilson2f9be502009-10-15 20:49:47 +00001523 // called while handling branches so that the water will be seen on the
1524 // next iteration for constant pools, but in this context, we don't want
1525 // it. Check for this so it will be removed from the WaterList.
1526 // Also remove any entry from NewWaterList.
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00001527 MachineBasicBlock *WaterBB = &*--NewMBB->getIterator();
Bob Wilson2f9be502009-10-15 20:49:47 +00001528 IP = std::find(WaterList.begin(), WaterList.end(), WaterBB);
1529 if (IP != WaterList.end())
1530 NewWaterList.erase(WaterBB);
1531
1532 // We are adding new water. Update NewWaterList.
1533 NewWaterList.insert(NewIsland);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001534 }
1535
Bob Wilson2f9be502009-10-15 20:49:47 +00001536 // Remove the original WaterList entry; we want subsequent insertions in
1537 // this vicinity to go after the one we're about to insert. This
1538 // considerably reduces the number of times we have to move the same CPE
1539 // more than once and is also important to ensure the algorithm terminates.
1540 if (IP != WaterList.end())
1541 WaterList.erase(IP);
1542
Dale Johannesene18b13b2007-02-23 05:02:36 +00001543 // Okay, we know we can put an island before NewMBB now, do it!
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00001544 MF->insert(NewMBB->getIterator(), NewIsland);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001545
1546 // Update internal data structures to account for the newly inserted MBB.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001547 updateForInsertedWaterBlock(NewIsland);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001548
Dale Johannesene18b13b2007-02-23 05:02:36 +00001549 // Now that we have an island to add the CPE to, clone the original CPE and
1550 // add it to the island.
Bob Wilson68ead6c2009-10-15 05:52:29 +00001551 U.HighWaterMark = NewIsland;
Tim Northovera603c402015-05-31 19:22:07 +00001552 U.CPEMI = BuildMI(NewIsland, DebugLoc(), CPEMI->getDesc())
1553 .addImm(ID).addOperand(CPEMI->getOperand(1)).addImm(Size);
Dale Johannesene18b13b2007-02-23 05:02:36 +00001554 CPEntries[CPI].push_back(CPEntry(U.CPEMI, ID, 1));
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001555 ++NumCPEs;
Evan Cheng8b7700f2007-02-09 20:54:44 +00001556
Tim Northovera603c402015-05-31 19:22:07 +00001557 // Decrement the old entry, and remove it if refcount becomes 0.
1558 decrementCPEReferenceCount(CPI, CPEMI);
1559
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +00001560 // Mark the basic block as aligned as required by the const-pool entry.
1561 NewIsland->setAlignment(getCPELogAlign(U.CPEMI));
Jakob Stoklund Olesen2e05db22011-12-06 01:43:02 +00001562
Evan Cheng10043e22007-01-19 07:51:42 +00001563 // Increase the size of the island block to account for the new entry.
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001564 BBInfo[NewIsland->getNumber()].Size += Size;
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00001565 adjustBBOffsetsAfter(&*--NewIsland->getIterator());
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001566
Evan Cheng10043e22007-01-19 07:51:42 +00001567 // Finally, change the CPI in the instruction operand to be ID.
1568 for (unsigned i = 0, e = UserMI->getNumOperands(); i != e; ++i)
Dan Gohman0d1e9a82008-10-03 15:45:36 +00001569 if (UserMI->getOperand(i).isCPI()) {
Chris Lattnera5bb3702007-12-30 23:10:15 +00001570 UserMI->getOperand(i).setIndex(ID);
Evan Cheng10043e22007-01-19 07:51:42 +00001571 break;
1572 }
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001573
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001574 DEBUG(dbgs() << " Moved CPE to #" << ID << " CPI=" << CPI
Jakob Stoklund Olesenb3734522011-12-10 02:55:06 +00001575 << format(" offset=%#x\n", BBInfo[NewIsland->getNumber()].Offset));
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001576
Evan Cheng10043e22007-01-19 07:51:42 +00001577 return true;
1578}
1579
Jim Grosbach190e7b62012-03-23 23:07:03 +00001580/// removeDeadCPEMI - Remove a dead constant pool entry instruction. Update
Evan Cheng3c68d4e2007-04-03 23:39:48 +00001581/// sizes and offsets of impacted basic blocks.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001582void ARMConstantIslands::removeDeadCPEMI(MachineInstr *CPEMI) {
Evan Cheng3c68d4e2007-04-03 23:39:48 +00001583 MachineBasicBlock *CPEBB = CPEMI->getParent();
Dale Johannesen4a00cf32007-04-29 19:19:30 +00001584 unsigned Size = CPEMI->getOperand(2).getImm();
1585 CPEMI->eraseFromParent();
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001586 BBInfo[CPEBB->getNumber()].Size -= Size;
Dale Johannesen4a00cf32007-04-29 19:19:30 +00001587 // All succeeding offsets have the current size value added in, fix this.
Evan Cheng3c68d4e2007-04-03 23:39:48 +00001588 if (CPEBB->empty()) {
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +00001589 BBInfo[CPEBB->getNumber()].Size = 0;
Jakob Stoklund Olesen2fa74482011-12-06 21:55:35 +00001590
Evan Chengab28b9a2013-02-21 18:37:54 +00001591 // This block no longer needs to be aligned.
Jakob Stoklund Olesen2fa74482011-12-06 21:55:35 +00001592 CPEBB->setAlignment(0);
Jakob Stoklund Olesen17c27a82011-12-12 18:45:45 +00001593 } else
1594 // Entries are sorted by descending alignment, so realign from the front.
1595 CPEBB->setAlignment(getCPELogAlign(CPEBB->begin()));
1596
Jim Grosbach190e7b62012-03-23 23:07:03 +00001597 adjustBBOffsetsAfter(CPEBB);
Dale Johannesen4a00cf32007-04-29 19:19:30 +00001598 // An island has only one predecessor BB and one successor BB. Check if
1599 // this BB's predecessor jumps directly to this BB's successor. This
1600 // shouldn't happen currently.
1601 assert(!BBIsJumpedOver(CPEBB) && "How did this happen?");
1602 // FIXME: remove the empty blocks after all the work is done?
Evan Cheng3c68d4e2007-04-03 23:39:48 +00001603}
1604
Jim Grosbach190e7b62012-03-23 23:07:03 +00001605/// removeUnusedCPEntries - Remove constant pool entries whose refcounts
Evan Cheng3c68d4e2007-04-03 23:39:48 +00001606/// are zero.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001607bool ARMConstantIslands::removeUnusedCPEntries() {
Evan Cheng3c68d4e2007-04-03 23:39:48 +00001608 unsigned MadeChange = false;
1609 for (unsigned i = 0, e = CPEntries.size(); i != e; ++i) {
1610 std::vector<CPEntry> &CPEs = CPEntries[i];
1611 for (unsigned j = 0, ee = CPEs.size(); j != ee; ++j) {
1612 if (CPEs[j].RefCount == 0 && CPEs[j].CPEMI) {
Jim Grosbach190e7b62012-03-23 23:07:03 +00001613 removeDeadCPEMI(CPEs[j].CPEMI);
Craig Topper062a2ba2014-04-25 05:30:21 +00001614 CPEs[j].CPEMI = nullptr;
Evan Cheng3c68d4e2007-04-03 23:39:48 +00001615 MadeChange = true;
1616 }
1617 }
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001618 }
Evan Cheng3c68d4e2007-04-03 23:39:48 +00001619 return MadeChange;
1620}
1621
Jim Grosbach190e7b62012-03-23 23:07:03 +00001622/// isBBInRange - Returns true if the distance between specific MI and
Evan Cheng3c9dc6b2007-01-26 20:38:26 +00001623/// specific BB can fit in MI's displacement field.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001624bool ARMConstantIslands::isBBInRange(MachineInstr *MI,MachineBasicBlock *DestBB,
Evan Cheng1f3fc4b2007-01-31 19:57:44 +00001625 unsigned MaxDisp) {
Dale Johannesen962fa8e2007-02-28 23:20:38 +00001626 unsigned PCAdj = isThumb ? 4 : 8;
Jim Grosbach190e7b62012-03-23 23:07:03 +00001627 unsigned BrOffset = getOffsetOf(MI) + PCAdj;
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001628 unsigned DestOffset = BBInfo[DestBB->getNumber()].Offset;
Evan Cheng3c9dc6b2007-01-26 20:38:26 +00001629
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001630 DEBUG(dbgs() << "Branch of destination BB#" << DestBB->getNumber()
Chris Lattnera6f074f2009-08-23 03:41:05 +00001631 << " from BB#" << MI->getParent()->getNumber()
1632 << " max delta=" << MaxDisp
Jim Grosbach190e7b62012-03-23 23:07:03 +00001633 << " from " << getOffsetOf(MI) << " to " << DestOffset
Chris Lattnera6f074f2009-08-23 03:41:05 +00001634 << " offset " << int(DestOffset-BrOffset) << "\t" << *MI);
Evan Cheng1f3fc4b2007-01-31 19:57:44 +00001635
Dale Johannesen4a00cf32007-04-29 19:19:30 +00001636 if (BrOffset <= DestOffset) {
1637 // Branch before the Dest.
1638 if (DestOffset-BrOffset <= MaxDisp)
1639 return true;
1640 } else {
1641 if (BrOffset-DestOffset <= MaxDisp)
1642 return true;
1643 }
1644 return false;
Evan Cheng3c9dc6b2007-01-26 20:38:26 +00001645}
1646
Jim Grosbach190e7b62012-03-23 23:07:03 +00001647/// fixupImmediateBr - Fix up an immediate branch whose destination is too far
Evan Cheng7fa69642007-01-30 01:18:38 +00001648/// away to fit in its displacement field.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001649bool ARMConstantIslands::fixupImmediateBr(ImmBranch &Br) {
Evan Cheng22c7cf52007-01-25 03:12:46 +00001650 MachineInstr *MI = Br.MI;
Chris Lattnera5bb3702007-12-30 23:10:15 +00001651 MachineBasicBlock *DestBB = MI->getOperand(0).getMBB();
Evan Cheng22c7cf52007-01-25 03:12:46 +00001652
Evan Cheng1f3fc4b2007-01-31 19:57:44 +00001653 // Check to see if the DestBB is already in-range.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001654 if (isBBInRange(MI, DestBB, Br.MaxDisp))
Evan Cheng3c9dc6b2007-01-26 20:38:26 +00001655 return false;
Evan Cheng22c7cf52007-01-25 03:12:46 +00001656
Evan Cheng7fa69642007-01-30 01:18:38 +00001657 if (!Br.isCond)
Jim Grosbach190e7b62012-03-23 23:07:03 +00001658 return fixupUnconditionalBr(Br);
1659 return fixupConditionalBr(Br);
Evan Cheng7fa69642007-01-30 01:18:38 +00001660}
Evan Cheng22c7cf52007-01-25 03:12:46 +00001661
Jim Grosbach190e7b62012-03-23 23:07:03 +00001662/// fixupUnconditionalBr - Fix up an unconditional branch whose destination is
Dale Johannesene18b13b2007-02-23 05:02:36 +00001663/// too far away to fit in its displacement field. If the LR register has been
Evan Cheng7fa69642007-01-30 01:18:38 +00001664/// spilled in the epilogue, then we can use BL to implement a far jump.
Bob Wilsonce8cfb42009-05-12 17:35:29 +00001665/// Otherwise, add an intermediate branch instruction to a branch.
Evan Cheng7fa69642007-01-30 01:18:38 +00001666bool
Jim Grosbach190e7b62012-03-23 23:07:03 +00001667ARMConstantIslands::fixupUnconditionalBr(ImmBranch &Br) {
Evan Cheng7fa69642007-01-30 01:18:38 +00001668 MachineInstr *MI = Br.MI;
1669 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng317bd7a2009-08-07 05:45:07 +00001670 if (!isThumb1)
Jim Grosbach190e7b62012-03-23 23:07:03 +00001671 llvm_unreachable("fixupUnconditionalBr is Thumb1 only!");
Evan Cheng7fa69642007-01-30 01:18:38 +00001672
1673 // Use BL to implement far jump.
1674 Br.MaxDisp = (1 << 21) * 2;
Chris Lattner59687512008-01-11 18:10:50 +00001675 MI->setDesc(TII->get(ARM::tBfar));
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001676 BBInfo[MBB->getNumber()].Size += 2;
Jim Grosbach190e7b62012-03-23 23:07:03 +00001677 adjustBBOffsetsAfter(MBB);
Evan Cheng7fa69642007-01-30 01:18:38 +00001678 HasFarJump = true;
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001679 ++NumUBrFixed;
Evan Cheng36d559d2007-02-03 02:08:34 +00001680
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001681 DEBUG(dbgs() << " Changed B to long jump " << *MI);
Evan Cheng36d559d2007-02-03 02:08:34 +00001682
Evan Cheng7fa69642007-01-30 01:18:38 +00001683 return true;
1684}
1685
Jim Grosbach190e7b62012-03-23 23:07:03 +00001686/// fixupConditionalBr - Fix up a conditional branch whose destination is too
Evan Cheng7fa69642007-01-30 01:18:38 +00001687/// far away to fit in its displacement field. It is converted to an inverse
1688/// conditional branch + an unconditional branch to the destination.
1689bool
Jim Grosbach190e7b62012-03-23 23:07:03 +00001690ARMConstantIslands::fixupConditionalBr(ImmBranch &Br) {
Evan Cheng7fa69642007-01-30 01:18:38 +00001691 MachineInstr *MI = Br.MI;
Chris Lattnera5bb3702007-12-30 23:10:15 +00001692 MachineBasicBlock *DestBB = MI->getOperand(0).getMBB();
Evan Cheng7fa69642007-01-30 01:18:38 +00001693
Bob Wilsonce8cfb42009-05-12 17:35:29 +00001694 // Add an unconditional branch to the destination and invert the branch
Evan Cheng7fa69642007-01-30 01:18:38 +00001695 // condition to jump over it:
Evan Cheng22c7cf52007-01-25 03:12:46 +00001696 // blt L1
1697 // =>
1698 // bge L2
1699 // b L1
1700 // L2:
Chris Lattner5c463782007-12-30 20:49:49 +00001701 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(1).getImm();
Evan Cheng22c7cf52007-01-25 03:12:46 +00001702 CC = ARMCC::getOppositeCondition(CC);
Evan Cheng94f04c62007-07-05 07:18:20 +00001703 unsigned CCReg = MI->getOperand(2).getReg();
Evan Cheng22c7cf52007-01-25 03:12:46 +00001704
1705 // If the branch is at the end of its MBB and that has a fall-through block,
1706 // direct the updated conditional branch to the fall-through block. Otherwise,
1707 // split the MBB before the next instruction.
1708 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng36d559d2007-02-03 02:08:34 +00001709 MachineInstr *BMI = &MBB->back();
1710 bool NeedSplit = (BMI != MI) || !BBHasFallthrough(MBB);
Evan Cheng3c9dc6b2007-01-26 20:38:26 +00001711
Dan Gohmand2d1ae12010-06-22 15:08:57 +00001712 ++NumCBrFixed;
Evan Cheng36d559d2007-02-03 02:08:34 +00001713 if (BMI != MI) {
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001714 if (std::next(MachineBasicBlock::iterator(MI)) == std::prev(MBB->end()) &&
Evan Cheng36d559d2007-02-03 02:08:34 +00001715 BMI->getOpcode() == Br.UncondBr) {
Bob Wilsonce8cfb42009-05-12 17:35:29 +00001716 // Last MI in the BB is an unconditional branch. Can we simply invert the
Evan Cheng3c9dc6b2007-01-26 20:38:26 +00001717 // condition and swap destinations:
1718 // beq L1
1719 // b L2
1720 // =>
1721 // bne L2
1722 // b L1
Chris Lattnera5bb3702007-12-30 23:10:15 +00001723 MachineBasicBlock *NewDest = BMI->getOperand(0).getMBB();
Jim Grosbach190e7b62012-03-23 23:07:03 +00001724 if (isBBInRange(MI, NewDest, Br.MaxDisp)) {
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001725 DEBUG(dbgs() << " Invert Bcc condition and swap its destination with "
Chris Lattnera6f074f2009-08-23 03:41:05 +00001726 << *BMI);
Chris Lattnera5bb3702007-12-30 23:10:15 +00001727 BMI->getOperand(0).setMBB(DestBB);
1728 MI->getOperand(0).setMBB(NewDest);
Evan Cheng3c9dc6b2007-01-26 20:38:26 +00001729 MI->getOperand(1).setImm(CC);
1730 return true;
1731 }
1732 }
1733 }
1734
1735 if (NeedSplit) {
Jim Grosbach190e7b62012-03-23 23:07:03 +00001736 splitBlockBeforeInstr(MI);
Bob Wilsonce8cfb42009-05-12 17:35:29 +00001737 // No need for the branch to the next block. We're adding an unconditional
Evan Cheng1e270b62007-01-26 02:02:39 +00001738 // branch to the destination.
Nicolas Geoffrayae84bbd2008-04-16 20:10:13 +00001739 int delta = TII->GetInstSizeInBytes(&MBB->back());
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001740 BBInfo[MBB->getNumber()].Size -= delta;
Evan Cheng1e270b62007-01-26 02:02:39 +00001741 MBB->back().eraseFromParent();
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001742 // BBInfo[SplitBB].Offset is wrong temporarily, fixed below
Evan Cheng1e270b62007-01-26 02:02:39 +00001743 }
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00001744 MachineBasicBlock *NextBB = &*++MBB->getIterator();
Bob Wilson2f4e56f2009-05-12 17:09:30 +00001745
Jakob Stoklund Olesen5f5fa122011-12-09 18:20:35 +00001746 DEBUG(dbgs() << " Insert B to BB#" << DestBB->getNumber()
Chris Lattneraf29ea62009-08-23 06:49:22 +00001747 << " also invert condition and change dest. to BB#"
1748 << NextBB->getNumber() << "\n");
Evan Cheng22c7cf52007-01-25 03:12:46 +00001749
Dale Johannesenfdfb7572007-04-23 20:09:04 +00001750 // Insert a new conditional branch and a new unconditional branch.
Evan Cheng22c7cf52007-01-25 03:12:46 +00001751 // Also update the ImmBranch as well as adding a new entry for the new branch.
Chris Lattner6f306d72010-04-02 20:16:16 +00001752 BuildMI(MBB, DebugLoc(), TII->get(MI->getOpcode()))
Dale Johannesen7647da62009-02-13 02:25:56 +00001753 .addMBB(NextBB).addImm(CC).addReg(CCReg);
Evan Cheng22c7cf52007-01-25 03:12:46 +00001754 Br.MI = &MBB->back();
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001755 BBInfo[MBB->getNumber()].Size += TII->GetInstSizeInBytes(&MBB->back());
Owen Anderson93cd3182011-09-09 23:05:14 +00001756 if (isThumb)
1757 BuildMI(MBB, DebugLoc(), TII->get(Br.UncondBr)).addMBB(DestBB)
1758 .addImm(ARMCC::AL).addReg(0);
1759 else
1760 BuildMI(MBB, DebugLoc(), TII->get(Br.UncondBr)).addMBB(DestBB);
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001761 BBInfo[MBB->getNumber()].Size += TII->GetInstSizeInBytes(&MBB->back());
Evan Cheng7169bd82007-01-31 18:29:27 +00001762 unsigned MaxDisp = getUnconditionalBrDisp(Br.UncondBr);
Evan Cheng1d138982007-01-25 23:31:04 +00001763 ImmBranches.push_back(ImmBranch(&MBB->back(), MaxDisp, false, Br.UncondBr));
Dale Johannesenfdfb7572007-04-23 20:09:04 +00001764
1765 // Remove the old conditional branch. It may or may not still be in MBB.
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001766 BBInfo[MI->getParent()->getNumber()].Size -= TII->GetInstSizeInBytes(MI);
Evan Cheng22c7cf52007-01-25 03:12:46 +00001767 MI->eraseFromParent();
Jim Grosbach190e7b62012-03-23 23:07:03 +00001768 adjustBBOffsetsAfter(MBB);
Evan Cheng22c7cf52007-01-25 03:12:46 +00001769 return true;
1770}
Evan Cheng7fa69642007-01-30 01:18:38 +00001771
Jim Grosbach190e7b62012-03-23 23:07:03 +00001772/// undoLRSpillRestore - Remove Thumb push / pop instructions that only spills
Evan Chengcc9ca352009-08-11 21:11:32 +00001773/// LR / restores LR to pc. FIXME: This is done here because it's only possible
1774/// to do this if tBfar is not used.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001775bool ARMConstantIslands::undoLRSpillRestore() {
Evan Cheng7fa69642007-01-30 01:18:38 +00001776 bool MadeChange = false;
1777 for (unsigned i = 0, e = PushPopMIs.size(); i != e; ++i) {
1778 MachineInstr *MI = PushPopMIs[i];
Bob Wilson947f04b2010-03-13 01:08:20 +00001779 // First two operands are predicates.
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001780 if (MI->getOpcode() == ARM::tPOP_RET &&
Bob Wilson947f04b2010-03-13 01:08:20 +00001781 MI->getOperand(2).getReg() == ARM::PC &&
1782 MI->getNumExplicitOperands() == 3) {
Jim Grosbach74719372011-07-08 21:50:04 +00001783 // Create the new insn and copy the predicate from the old.
1784 BuildMI(MI->getParent(), MI->getDebugLoc(), TII->get(ARM::tBX_RET))
1785 .addOperand(MI->getOperand(0))
1786 .addOperand(MI->getOperand(1));
Evan Cheng0f7cbe82007-05-15 01:29:07 +00001787 MI->eraseFromParent();
1788 MadeChange = true;
Evan Cheng7fa69642007-01-30 01:18:38 +00001789 }
1790 }
1791 return MadeChange;
1792}
Evan Chengc6d70ae2009-07-29 02:18:14 +00001793
Jim Grosbach190e7b62012-03-23 23:07:03 +00001794// mayOptimizeThumb2Instruction - Returns true if optimizeThumb2Instructions
Jakob Stoklund Olesen20f1dd52012-01-10 22:32:14 +00001795// below may shrink MI.
1796bool
1797ARMConstantIslands::mayOptimizeThumb2Instruction(const MachineInstr *MI) const {
1798 switch(MI->getOpcode()) {
Jim Grosbach190e7b62012-03-23 23:07:03 +00001799 // optimizeThumb2Instructions.
Jakob Stoklund Olesen20f1dd52012-01-10 22:32:14 +00001800 case ARM::t2LEApcrel:
1801 case ARM::t2LDRpci:
Jim Grosbach190e7b62012-03-23 23:07:03 +00001802 // optimizeThumb2Branches.
Jakob Stoklund Olesen20f1dd52012-01-10 22:32:14 +00001803 case ARM::t2B:
1804 case ARM::t2Bcc:
1805 case ARM::tBcc:
Jim Grosbach190e7b62012-03-23 23:07:03 +00001806 // optimizeThumb2JumpTables.
Jakob Stoklund Olesen20f1dd52012-01-10 22:32:14 +00001807 case ARM::t2BR_JT:
1808 return true;
1809 }
1810 return false;
1811}
1812
Jim Grosbach190e7b62012-03-23 23:07:03 +00001813bool ARMConstantIslands::optimizeThumb2Instructions() {
Evan Chengdb73d682009-08-14 00:32:16 +00001814 bool MadeChange = false;
1815
1816 // Shrink ADR and LDR from constantpool.
1817 for (unsigned i = 0, e = CPUsers.size(); i != e; ++i) {
1818 CPUser &U = CPUsers[i];
1819 unsigned Opcode = U.MI->getOpcode();
1820 unsigned NewOpc = 0;
1821 unsigned Scale = 1;
1822 unsigned Bits = 0;
1823 switch (Opcode) {
1824 default: break;
Owen Anderson9a4d4282010-12-13 22:51:08 +00001825 case ARM::t2LEApcrel:
Evan Chengdb73d682009-08-14 00:32:16 +00001826 if (isARMLowRegister(U.MI->getOperand(0).getReg())) {
1827 NewOpc = ARM::tLEApcrel;
1828 Bits = 8;
1829 Scale = 4;
1830 }
1831 break;
1832 case ARM::t2LDRpci:
1833 if (isARMLowRegister(U.MI->getOperand(0).getReg())) {
1834 NewOpc = ARM::tLDRpci;
1835 Bits = 8;
1836 Scale = 4;
1837 }
1838 break;
1839 }
1840
1841 if (!NewOpc)
1842 continue;
1843
Jim Grosbach190e7b62012-03-23 23:07:03 +00001844 unsigned UserOffset = getUserOffset(U);
Evan Chengdb73d682009-08-14 00:32:16 +00001845 unsigned MaxOffs = ((1 << Bits) - 1) * Scale;
Jakob Stoklund Olesenf09a3162012-01-10 01:34:59 +00001846
1847 // Be conservative with inline asm.
1848 if (!U.KnownAlignment)
1849 MaxOffs -= 2;
1850
Evan Chengdb73d682009-08-14 00:32:16 +00001851 // FIXME: Check if offset is multiple of scale if scale is not 4.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001852 if (isCPEntryInRange(U.MI, UserOffset, U.CPEMI, MaxOffs, false, true)) {
Jakob Stoklund Olesen24bb3d52012-03-31 00:06:42 +00001853 DEBUG(dbgs() << "Shrink: " << *U.MI);
Evan Chengdb73d682009-08-14 00:32:16 +00001854 U.MI->setDesc(TII->get(NewOpc));
1855 MachineBasicBlock *MBB = U.MI->getParent();
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001856 BBInfo[MBB->getNumber()].Size -= 2;
Jim Grosbach190e7b62012-03-23 23:07:03 +00001857 adjustBBOffsetsAfter(MBB);
Evan Chengdb73d682009-08-14 00:32:16 +00001858 ++NumT2CPShrunk;
1859 MadeChange = true;
1860 }
1861 }
1862
Evan Chengdb73d682009-08-14 00:32:16 +00001863 return MadeChange;
1864}
1865
Jim Grosbach190e7b62012-03-23 23:07:03 +00001866bool ARMConstantIslands::optimizeThumb2Branches() {
Evan Chenge41903b2009-08-14 18:31:44 +00001867 bool MadeChange = false;
1868
Peter Collingbourne167668f2015-04-23 20:31:35 +00001869 // The order in which branches appear in ImmBranches is approximately their
1870 // order within the function body. By visiting later branches first, we reduce
1871 // the distance between earlier forward branches and their targets, making it
1872 // more likely that the cbn?z optimization, which can only apply to forward
1873 // branches, will succeed.
1874 for (unsigned i = ImmBranches.size(); i != 0; --i) {
1875 ImmBranch &Br = ImmBranches[i-1];
Evan Chenge41903b2009-08-14 18:31:44 +00001876 unsigned Opcode = Br.MI->getOpcode();
1877 unsigned NewOpc = 0;
1878 unsigned Scale = 1;
1879 unsigned Bits = 0;
1880 switch (Opcode) {
1881 default: break;
1882 case ARM::t2B:
1883 NewOpc = ARM::tB;
1884 Bits = 11;
1885 Scale = 2;
1886 break;
Evan Cheng6f29ad92009-10-31 23:46:45 +00001887 case ARM::t2Bcc: {
Evan Chenge41903b2009-08-14 18:31:44 +00001888 NewOpc = ARM::tBcc;
1889 Bits = 8;
Evan Cheng6f29ad92009-10-31 23:46:45 +00001890 Scale = 2;
Evan Chenge41903b2009-08-14 18:31:44 +00001891 break;
1892 }
Evan Cheng6f29ad92009-10-31 23:46:45 +00001893 }
1894 if (NewOpc) {
1895 unsigned MaxOffs = ((1 << (Bits-1))-1) * Scale;
1896 MachineBasicBlock *DestBB = Br.MI->getOperand(0).getMBB();
Jim Grosbach190e7b62012-03-23 23:07:03 +00001897 if (isBBInRange(Br.MI, DestBB, MaxOffs)) {
Jakob Stoklund Olesen24bb3d52012-03-31 00:06:42 +00001898 DEBUG(dbgs() << "Shrink branch: " << *Br.MI);
Evan Cheng6f29ad92009-10-31 23:46:45 +00001899 Br.MI->setDesc(TII->get(NewOpc));
1900 MachineBasicBlock *MBB = Br.MI->getParent();
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001901 BBInfo[MBB->getNumber()].Size -= 2;
Jim Grosbach190e7b62012-03-23 23:07:03 +00001902 adjustBBOffsetsAfter(MBB);
Evan Cheng6f29ad92009-10-31 23:46:45 +00001903 ++NumT2BrShrunk;
1904 MadeChange = true;
1905 }
1906 }
1907
1908 Opcode = Br.MI->getOpcode();
1909 if (Opcode != ARM::tBcc)
Evan Chenge41903b2009-08-14 18:31:44 +00001910 continue;
1911
Evan Cheng6bb95252012-01-14 01:53:46 +00001912 // If the conditional branch doesn't kill CPSR, then CPSR can be liveout
1913 // so this transformation is not safe.
1914 if (!Br.MI->killsRegister(ARM::CPSR))
1915 continue;
1916
Evan Cheng6f29ad92009-10-31 23:46:45 +00001917 NewOpc = 0;
1918 unsigned PredReg = 0;
Craig Topperf6e7e122012-03-27 07:21:54 +00001919 ARMCC::CondCodes Pred = getInstrPredicate(Br.MI, PredReg);
Evan Cheng6f29ad92009-10-31 23:46:45 +00001920 if (Pred == ARMCC::EQ)
1921 NewOpc = ARM::tCBZ;
1922 else if (Pred == ARMCC::NE)
1923 NewOpc = ARM::tCBNZ;
1924 if (!NewOpc)
1925 continue;
Evan Chenge41903b2009-08-14 18:31:44 +00001926 MachineBasicBlock *DestBB = Br.MI->getOperand(0).getMBB();
Evan Cheng6f29ad92009-10-31 23:46:45 +00001927 // Check if the distance is within 126. Subtract starting offset by 2
1928 // because the cmp will be eliminated.
Jim Grosbach190e7b62012-03-23 23:07:03 +00001929 unsigned BrOffset = getOffsetOf(Br.MI) + 4 - 2;
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001930 unsigned DestOffset = BBInfo[DestBB->getNumber()].Offset;
Evan Cheng6f29ad92009-10-31 23:46:45 +00001931 if (BrOffset < DestOffset && (DestOffset - BrOffset) <= 126) {
Evan Cheng88530e62011-04-01 22:09:28 +00001932 MachineBasicBlock::iterator CmpMI = Br.MI;
1933 if (CmpMI != Br.MI->getParent()->begin()) {
1934 --CmpMI;
1935 if (CmpMI->getOpcode() == ARM::tCMPi8) {
1936 unsigned Reg = CmpMI->getOperand(0).getReg();
Craig Topperf6e7e122012-03-27 07:21:54 +00001937 Pred = getInstrPredicate(CmpMI, PredReg);
Evan Cheng88530e62011-04-01 22:09:28 +00001938 if (Pred == ARMCC::AL &&
1939 CmpMI->getOperand(1).getImm() == 0 &&
1940 isARMLowRegister(Reg)) {
1941 MachineBasicBlock *MBB = Br.MI->getParent();
Jakob Stoklund Olesen24bb3d52012-03-31 00:06:42 +00001942 DEBUG(dbgs() << "Fold: " << *CmpMI << " and: " << *Br.MI);
Evan Cheng88530e62011-04-01 22:09:28 +00001943 MachineInstr *NewBR =
1944 BuildMI(*MBB, CmpMI, Br.MI->getDebugLoc(), TII->get(NewOpc))
1945 .addReg(Reg).addMBB(DestBB,Br.MI->getOperand(0).getTargetFlags());
1946 CmpMI->eraseFromParent();
1947 Br.MI->eraseFromParent();
1948 Br.MI = NewBR;
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00001949 BBInfo[MBB->getNumber()].Size -= 2;
Jim Grosbach190e7b62012-03-23 23:07:03 +00001950 adjustBBOffsetsAfter(MBB);
Evan Cheng88530e62011-04-01 22:09:28 +00001951 ++NumCBZ;
1952 MadeChange = true;
1953 }
Evan Cheng6f29ad92009-10-31 23:46:45 +00001954 }
1955 }
Evan Chenge41903b2009-08-14 18:31:44 +00001956 }
1957 }
1958
1959 return MadeChange;
Evan Chengdb73d682009-08-14 00:32:16 +00001960}
1961
Tim Northovera603c402015-05-31 19:22:07 +00001962static bool isSimpleIndexCalc(MachineInstr &I, unsigned EntryReg,
1963 unsigned BaseReg) {
1964 if (I.getOpcode() != ARM::t2ADDrs)
1965 return false;
Tim Northover688f7bb2015-05-13 20:28:32 +00001966
Tim Northovera603c402015-05-31 19:22:07 +00001967 if (I.getOperand(0).getReg() != EntryReg)
1968 return false;
Tim Northover688f7bb2015-05-13 20:28:32 +00001969
Tim Northovera603c402015-05-31 19:22:07 +00001970 if (I.getOperand(1).getReg() != BaseReg)
1971 return false;
Tim Northover688f7bb2015-05-13 20:28:32 +00001972
Tim Northovera603c402015-05-31 19:22:07 +00001973 // FIXME: what about CC and IdxReg?
1974 return true;
1975}
Tim Northover688f7bb2015-05-13 20:28:32 +00001976
Tim Northovera603c402015-05-31 19:22:07 +00001977/// \brief While trying to form a TBB/TBH instruction, we may (if the table
1978/// doesn't immediately follow the BR_JT) need access to the start of the
1979/// jump-table. We know one instruction that produces such a register; this
1980/// function works out whether that definition can be preserved to the BR_JT,
1981/// possibly by removing an intervening addition (which is usually needed to
1982/// calculate the actual entry to jump to).
1983bool ARMConstantIslands::preserveBaseRegister(MachineInstr *JumpMI,
1984 MachineInstr *LEAMI,
1985 unsigned &DeadSize,
1986 bool &CanDeleteLEA,
1987 bool &BaseRegKill) {
1988 if (JumpMI->getParent() != LEAMI->getParent())
1989 return false;
Tim Northover688f7bb2015-05-13 20:28:32 +00001990
Tim Northovera603c402015-05-31 19:22:07 +00001991 // Now we hope that we have at least these instructions in the basic block:
1992 // BaseReg = t2LEA ...
1993 // [...]
1994 // EntryReg = t2ADDrs BaseReg, ...
1995 // [...]
1996 // t2BR_JT EntryReg
1997 //
1998 // We have to be very conservative about what we recognise here though. The
1999 // main perturbing factors to watch out for are:
2000 // + Spills at any point in the chain: not direct problems but we would
2001 // expect a blocking Def of the spilled register so in practice what we
2002 // can do is limited.
2003 // + EntryReg == BaseReg: this is the one situation we should allow a Def
2004 // of BaseReg, but only if the t2ADDrs can be removed.
2005 // + Some instruction other than t2ADDrs computing the entry. Not seen in
2006 // the wild, but we should be careful.
2007 unsigned EntryReg = JumpMI->getOperand(0).getReg();
2008 unsigned BaseReg = LEAMI->getOperand(0).getReg();
2009
2010 CanDeleteLEA = true;
2011 BaseRegKill = false;
2012 MachineInstr *RemovableAdd = nullptr;
2013 MachineBasicBlock::iterator I(LEAMI);
2014 for (++I; &*I != JumpMI; ++I) {
2015 if (isSimpleIndexCalc(*I, EntryReg, BaseReg)) {
2016 RemovableAdd = &*I;
2017 break;
2018 }
2019
2020 for (unsigned K = 0, E = I->getNumOperands(); K != E; ++K) {
2021 const MachineOperand &MO = I->getOperand(K);
2022 if (!MO.isReg() || !MO.getReg())
2023 continue;
2024 if (MO.isDef() && MO.getReg() == BaseReg)
2025 return false;
2026 if (MO.isUse() && MO.getReg() == BaseReg) {
2027 BaseRegKill = BaseRegKill || MO.isKill();
2028 CanDeleteLEA = false;
2029 }
Tim Northover688f7bb2015-05-13 20:28:32 +00002030 }
2031 }
2032
Tim Northovera603c402015-05-31 19:22:07 +00002033 if (!RemovableAdd)
2034 return true;
Tim Northover688f7bb2015-05-13 20:28:32 +00002035
Tim Northovera603c402015-05-31 19:22:07 +00002036 // Check the add really is removable, and that nothing else in the block
2037 // clobbers BaseReg.
2038 for (++I; &*I != JumpMI; ++I) {
2039 for (unsigned K = 0, E = I->getNumOperands(); K != E; ++K) {
2040 const MachineOperand &MO = I->getOperand(K);
2041 if (!MO.isReg() || !MO.getReg())
2042 continue;
2043 if (MO.isDef() && MO.getReg() == BaseReg)
2044 return false;
2045 if (MO.isUse() && MO.getReg() == EntryReg)
2046 RemovableAdd = nullptr;
2047 }
2048 }
Tim Northover688f7bb2015-05-13 20:28:32 +00002049
Tim Northovera603c402015-05-31 19:22:07 +00002050 if (RemovableAdd) {
2051 RemovableAdd->eraseFromParent();
2052 DeadSize += 4;
2053 } else if (BaseReg == EntryReg) {
2054 // The add wasn't removable, but clobbered the base for the TBB. So we can't
2055 // preserve it.
2056 return false;
2057 }
Tim Northover688f7bb2015-05-13 20:28:32 +00002058
Tim Northovera603c402015-05-31 19:22:07 +00002059 // We reached the end of the block without seeing another definition of
2060 // BaseReg (except, possibly the t2ADDrs, which was removed). BaseReg can be
2061 // used in the TBB/TBH if necessary.
2062 return true;
2063}
Tim Northover688f7bb2015-05-13 20:28:32 +00002064
Tim Northovera603c402015-05-31 19:22:07 +00002065/// \brief Returns whether CPEMI is the first instruction in the block
2066/// immediately following JTMI (assumed to be a TBB or TBH terminator). If so,
2067/// we can switch the first register to PC and usually remove the address
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00002068/// calculation that preceded it.
Tim Northovera603c402015-05-31 19:22:07 +00002069static bool jumpTableFollowsTB(MachineInstr *JTMI, MachineInstr *CPEMI) {
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00002070 MachineFunction::iterator MBB = JTMI->getParent()->getIterator();
Tim Northovera603c402015-05-31 19:22:07 +00002071 MachineFunction *MF = MBB->getParent();
2072 ++MBB;
2073
2074 return MBB != MF->end() && MBB->begin() != MBB->end() &&
2075 &*MBB->begin() == CPEMI;
Tim Northover688f7bb2015-05-13 20:28:32 +00002076}
2077
Jim Grosbach190e7b62012-03-23 23:07:03 +00002078/// optimizeThumb2JumpTables - Use tbb / tbh instructions to generate smaller
Evan Chengdb73d682009-08-14 00:32:16 +00002079/// jumptables when it's possible.
Jim Grosbach190e7b62012-03-23 23:07:03 +00002080bool ARMConstantIslands::optimizeThumb2JumpTables() {
Evan Chengc6d70ae2009-07-29 02:18:14 +00002081 bool MadeChange = false;
2082
2083 // FIXME: After the tables are shrunk, can we get rid some of the
2084 // constantpool tables?
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +00002085 MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00002086 if (!MJTI) return false;
Jim Grosbache4ba2aa2010-07-07 21:06:51 +00002087
Evan Chengc6d70ae2009-07-29 02:18:14 +00002088 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
2089 for (unsigned i = 0, e = T2JumpTables.size(); i != e; ++i) {
2090 MachineInstr *MI = T2JumpTables[i];
Evan Cheng6cc775f2011-06-28 19:10:37 +00002091 const MCInstrDesc &MCID = MI->getDesc();
2092 unsigned NumOps = MCID.getNumOperands();
Tim Northover4998a472015-05-13 20:28:38 +00002093 unsigned JTOpIdx = NumOps - (MI->isPredicable() ? 2 : 1);
Evan Chengc6d70ae2009-07-29 02:18:14 +00002094 MachineOperand JTOP = MI->getOperand(JTOpIdx);
2095 unsigned JTI = JTOP.getIndex();
2096 assert(JTI < JT.size());
2097
Jim Grosbach8d92ec42009-11-11 02:47:19 +00002098 bool ByteOk = true;
2099 bool HalfWordOk = true;
Jim Grosbach190e7b62012-03-23 23:07:03 +00002100 unsigned JTOffset = getOffsetOf(MI) + 4;
Jim Grosbach5d577142009-11-12 17:25:07 +00002101 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Chengc6d70ae2009-07-29 02:18:14 +00002102 for (unsigned j = 0, ee = JTBBs.size(); j != ee; ++j) {
2103 MachineBasicBlock *MBB = JTBBs[j];
Jakob Stoklund Olesene2b3ff22011-12-07 01:08:25 +00002104 unsigned DstOffset = BBInfo[MBB->getNumber()].Offset;
Evan Chenge3493a92009-07-29 23:20:20 +00002105 // Negative offset is not ok. FIXME: We should change BB layout to make
2106 // sure all the branches are forward.
Evan Chengf6d0fa32009-07-31 18:28:05 +00002107 if (ByteOk && (DstOffset - JTOffset) > ((1<<8)-1)*2)
Evan Chengc6d70ae2009-07-29 02:18:14 +00002108 ByteOk = false;
Evan Chenge64f48b2009-08-01 06:13:52 +00002109 unsigned TBHLimit = ((1<<16)-1)*2;
Evan Chenge64f48b2009-08-01 06:13:52 +00002110 if (HalfWordOk && (DstOffset - JTOffset) > TBHLimit)
Evan Chengc6d70ae2009-07-29 02:18:14 +00002111 HalfWordOk = false;
2112 if (!ByteOk && !HalfWordOk)
2113 break;
2114 }
2115
Tim Northovera603c402015-05-31 19:22:07 +00002116 if (!ByteOk && !HalfWordOk)
2117 continue;
Jim Grosbach40eda102010-07-07 22:51:22 +00002118
Tim Northovera603c402015-05-31 19:22:07 +00002119 MachineBasicBlock *MBB = MI->getParent();
2120 if (!MI->getOperand(0).isKill()) // FIXME: needed now?
2121 continue;
2122 unsigned IdxReg = MI->getOperand(1).getReg();
2123 bool IdxRegKill = MI->getOperand(1).isKill();
2124
2125 CPUser &User = CPUsers[JumpTableUserIndices[JTI]];
2126 unsigned DeadSize = 0;
2127 bool CanDeleteLEA = false;
2128 bool BaseRegKill = false;
2129 bool PreservedBaseReg =
2130 preserveBaseRegister(MI, User.MI, DeadSize, CanDeleteLEA, BaseRegKill);
2131
2132 if (!jumpTableFollowsTB(MI, User.CPEMI) && !PreservedBaseReg)
2133 continue;
2134
2135 DEBUG(dbgs() << "Shrink JT: " << *MI);
2136 MachineInstr *CPEMI = User.CPEMI;
2137 unsigned Opc = ByteOk ? ARM::t2TBB_JT : ARM::t2TBH_JT;
2138 MachineBasicBlock::iterator MI_JT = MI;
2139 MachineInstr *NewJTMI =
Chad Rosier620fb222014-12-12 23:27:40 +00002140 BuildMI(*MBB, MI_JT, MI->getDebugLoc(), TII->get(Opc))
Tim Northovera603c402015-05-31 19:22:07 +00002141 .addReg(User.MI->getOperand(0).getReg(),
2142 getKillRegState(BaseRegKill))
2143 .addReg(IdxReg, getKillRegState(IdxRegKill))
2144 .addJumpTableIndex(JTI, JTOP.getTargetFlags())
2145 .addImm(CPEMI->getOperand(0).getImm());
2146 DEBUG(dbgs() << "BB#" << MBB->getNumber() << ": " << *NewJTMI);
Evan Chenge64f48b2009-08-01 06:13:52 +00002147
Tim Northovera603c402015-05-31 19:22:07 +00002148 unsigned JTOpc = ByteOk ? ARM::JUMPTABLE_TBB : ARM::JUMPTABLE_TBH;
2149 CPEMI->setDesc(TII->get(JTOpc));
Evan Chenge64f48b2009-08-01 06:13:52 +00002150
Tim Northovera603c402015-05-31 19:22:07 +00002151 if (jumpTableFollowsTB(MI, User.CPEMI)) {
2152 NewJTMI->getOperand(0).setReg(ARM::PC);
2153 NewJTMI->getOperand(0).setIsKill(false);
2154
2155 if (CanDeleteLEA) {
2156 User.MI->eraseFromParent();
2157 DeadSize += 4;
2158
2159 // The LEA was eliminated, the TBB instruction becomes the only new user
2160 // of the jump table.
2161 User.MI = NewJTMI;
2162 User.MaxDisp = 4;
2163 User.NegOk = false;
2164 User.IsSoImm = false;
2165 User.KnownAlignment = false;
2166 } else {
2167 // The LEA couldn't be eliminated, so we must add another CPUser to
2168 // record the TBB or TBH use.
2169 int CPEntryIdx = JumpTableEntryIndices[JTI];
2170 auto &CPEs = CPEntries[CPEntryIdx];
2171 auto Entry = std::find_if(CPEs.begin(), CPEs.end(), [&](CPEntry &E) {
2172 return E.CPEMI == User.CPEMI;
2173 });
2174 ++Entry->RefCount;
2175 CPUsers.emplace_back(CPUser(NewJTMI, User.CPEMI, 4, false, false));
2176 }
Evan Chengc6d70ae2009-07-29 02:18:14 +00002177 }
Tim Northovera603c402015-05-31 19:22:07 +00002178
2179 unsigned NewSize = TII->GetInstSizeInBytes(NewJTMI);
2180 unsigned OrigSize = TII->GetInstSizeInBytes(MI);
2181 MI->eraseFromParent();
2182
2183 int Delta = OrigSize - NewSize + DeadSize;
2184 BBInfo[MBB->getNumber()].Size -= Delta;
2185 adjustBBOffsetsAfter(MBB);
2186
2187 ++NumTBs;
2188 MadeChange = true;
Evan Chengc6d70ae2009-07-29 02:18:14 +00002189 }
2190
2191 return MadeChange;
2192}
Jim Grosbach8d92ec42009-11-11 02:47:19 +00002193
Jim Grosbach190e7b62012-03-23 23:07:03 +00002194/// reorderThumb2JumpTables - Adjust the function's block layout to ensure that
Jim Grosbach87b0f0d2009-11-16 18:55:47 +00002195/// jump tables always branch forwards, since that's what tbb and tbh need.
Jim Grosbach190e7b62012-03-23 23:07:03 +00002196bool ARMConstantIslands::reorderThumb2JumpTables() {
Jim Grosbach5d577142009-11-12 17:25:07 +00002197 bool MadeChange = false;
2198
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +00002199 MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Craig Topper062a2ba2014-04-25 05:30:21 +00002200 if (!MJTI) return false;
Jim Grosbache4ba2aa2010-07-07 21:06:51 +00002201
Jim Grosbach5d577142009-11-12 17:25:07 +00002202 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
2203 for (unsigned i = 0, e = T2JumpTables.size(); i != e; ++i) {
2204 MachineInstr *MI = T2JumpTables[i];
Evan Cheng6cc775f2011-06-28 19:10:37 +00002205 const MCInstrDesc &MCID = MI->getDesc();
2206 unsigned NumOps = MCID.getNumOperands();
Tim Northover4998a472015-05-13 20:28:38 +00002207 unsigned JTOpIdx = NumOps - (MI->isPredicable() ? 2 : 1);
Jim Grosbach5d577142009-11-12 17:25:07 +00002208 MachineOperand JTOP = MI->getOperand(JTOpIdx);
2209 unsigned JTI = JTOP.getIndex();
2210 assert(JTI < JT.size());
2211
2212 // We prefer if target blocks for the jump table come after the jump
2213 // instruction so we can use TB[BH]. Loop through the target blocks
2214 // and try to adjust them such that that's true.
Jim Grosbach9785e592009-11-16 18:58:52 +00002215 int JTNumber = MI->getParent()->getNumber();
Jim Grosbach5d577142009-11-12 17:25:07 +00002216 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
2217 for (unsigned j = 0, ee = JTBBs.size(); j != ee; ++j) {
2218 MachineBasicBlock *MBB = JTBBs[j];
Jim Grosbach9785e592009-11-16 18:58:52 +00002219 int DTNumber = MBB->getNumber();
Jim Grosbach5d577142009-11-12 17:25:07 +00002220
Jim Grosbach9785e592009-11-16 18:58:52 +00002221 if (DTNumber < JTNumber) {
Jim Grosbach5d577142009-11-12 17:25:07 +00002222 // The destination precedes the switch. Try to move the block forward
2223 // so we have a positive offset.
2224 MachineBasicBlock *NewBB =
Jim Grosbach190e7b62012-03-23 23:07:03 +00002225 adjustJTTargetBlockForward(MBB, MI->getParent());
Jim Grosbach5d577142009-11-12 17:25:07 +00002226 if (NewBB)
Jim Grosbach43d21082009-11-14 20:10:18 +00002227 MJTI->ReplaceMBBInJumpTable(JTI, JTBBs[j], NewBB);
Jim Grosbach5d577142009-11-12 17:25:07 +00002228 MadeChange = true;
2229 }
2230 }
2231 }
2232
2233 return MadeChange;
2234}
2235
Jim Grosbach8d92ec42009-11-11 02:47:19 +00002236MachineBasicBlock *ARMConstantIslands::
Jim Grosbach190e7b62012-03-23 23:07:03 +00002237adjustJTTargetBlockForward(MachineBasicBlock *BB, MachineBasicBlock *JTBB) {
Jim Grosbach73ef80f2010-07-07 22:53:35 +00002238 // If the destination block is terminated by an unconditional branch,
Jim Grosbach5d577142009-11-12 17:25:07 +00002239 // try to move it; otherwise, create a new block following the jump
Jim Grosbach9785e592009-11-16 18:58:52 +00002240 // table that branches back to the actual target. This is a very simple
2241 // heuristic. FIXME: We can definitely improve it.
Craig Topper062a2ba2014-04-25 05:30:21 +00002242 MachineBasicBlock *TBB = nullptr, *FBB = nullptr;
Jim Grosbach5d577142009-11-12 17:25:07 +00002243 SmallVector<MachineOperand, 4> Cond;
Jim Grosbachaf1ad302009-11-17 01:21:04 +00002244 SmallVector<MachineOperand, 4> CondPrior;
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00002245 MachineFunction::iterator BBi = BB->getIterator();
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00002246 MachineFunction::iterator OldPrior = std::prev(BBi);
Jim Grosbach43d21082009-11-14 20:10:18 +00002247
Jim Grosbach47d5e332009-11-16 17:10:56 +00002248 // If the block terminator isn't analyzable, don't try to move the block
Jim Grosbachaf1ad302009-11-17 01:21:04 +00002249 bool B = TII->AnalyzeBranch(*BB, TBB, FBB, Cond);
Jim Grosbach47d5e332009-11-16 17:10:56 +00002250
Jim Grosbachaf1ad302009-11-17 01:21:04 +00002251 // If the block ends in an unconditional branch, move it. The prior block
2252 // has to have an analyzable terminator for us to move this one. Be paranoid
Jim Grosbach9785e592009-11-16 18:58:52 +00002253 // and make sure we're not trying to move the entry block of the function.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +00002254 if (!B && Cond.empty() && BB != MF->begin() &&
Jim Grosbachaf1ad302009-11-17 01:21:04 +00002255 !TII->AnalyzeBranch(*OldPrior, TBB, FBB, CondPrior)) {
Jim Grosbach5d577142009-11-12 17:25:07 +00002256 BB->moveAfter(JTBB);
2257 OldPrior->updateTerminator();
Jim Grosbach43d21082009-11-14 20:10:18 +00002258 BB->updateTerminator();
Jim Grosbach9785e592009-11-16 18:58:52 +00002259 // Update numbering to account for the block being moved.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +00002260 MF->RenumberBlocks();
Jim Grosbach5d577142009-11-12 17:25:07 +00002261 ++NumJTMoved;
Craig Topper062a2ba2014-04-25 05:30:21 +00002262 return nullptr;
Jim Grosbach5d577142009-11-12 17:25:07 +00002263 }
Jim Grosbach8d92ec42009-11-11 02:47:19 +00002264
2265 // Create a new MBB for the code after the jump BB.
2266 MachineBasicBlock *NewBB =
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +00002267 MF->CreateMachineBasicBlock(JTBB->getBasicBlock());
Duncan P. N. Exon Smith9f9559e2015-10-19 23:25:57 +00002268 MachineFunction::iterator MBBI = ++JTBB->getIterator();
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +00002269 MF->insert(MBBI, NewBB);
Jim Grosbach8d92ec42009-11-11 02:47:19 +00002270
2271 // Add an unconditional branch from NewBB to BB.
2272 // There doesn't seem to be meaningful DebugInfo available; this doesn't
2273 // correspond directly to anything in the source.
2274 assert (isThumb2 && "Adjusting for TB[BH] but not in Thumb2?");
Owen Anderson29cfe6c2011-09-09 21:48:23 +00002275 BuildMI(NewBB, DebugLoc(), TII->get(ARM::t2B)).addMBB(BB)
2276 .addImm(ARMCC::AL).addReg(0);
Jim Grosbach8d92ec42009-11-11 02:47:19 +00002277
Jim Grosbach43d21082009-11-14 20:10:18 +00002278 // Update internal data structures to account for the newly inserted MBB.
Jakob Stoklund Olesen2a759972011-12-12 18:16:53 +00002279 MF->RenumberBlocks(NewBB);
Jim Grosbach43d21082009-11-14 20:10:18 +00002280
Jim Grosbach8d92ec42009-11-11 02:47:19 +00002281 // Update the CFG.
2282 NewBB->addSuccessor(BB);
Cong Houd97c1002015-12-01 05:29:22 +00002283 JTBB->replaceSuccessor(BB, NewBB);
Jim Grosbach8d92ec42009-11-11 02:47:19 +00002284
Jim Grosbach5d577142009-11-12 17:25:07 +00002285 ++NumJTInserted;
Jim Grosbach8d92ec42009-11-11 02:47:19 +00002286 return NewBB;
2287}