blob: 33fc85af9b19c9d130095878dc36b62a56a00382 [file] [log] [blame]
Chris Lattnera2907782009-10-19 19:56:26 +00001//===-- ARMInstPrinter.cpp - Convert ARM MCInst to assembly syntax --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This class prints an ARM MCInst to a .s file.
11//
12//===----------------------------------------------------------------------===//
13
Chris Lattnera2907782009-10-19 19:56:26 +000014#include "ARMInstPrinter.h"
Evan Chenga20cde32011-07-20 23:34:39 +000015#include "MCTargetDesc/ARMAddressingModes.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "MCTargetDesc/ARMBaseInfo.h"
Chris Lattner89d47202009-10-19 21:21:39 +000017#include "llvm/MC/MCAsmInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000018#include "llvm/MC/MCExpr.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000019#include "llvm/MC/MCInst.h"
Craig Topperdab9e352012-04-02 07:01:04 +000020#include "llvm/MC/MCInstrInfo.h"
Jim Grosbachc988e0c2012-03-05 19:33:30 +000021#include "llvm/MC/MCRegisterInfo.h"
Craig Topperdaf2e3f2015-12-25 22:10:01 +000022#include "llvm/MC/MCSubtargetInfo.h"
Chris Lattner889a6212009-10-19 21:53:00 +000023#include "llvm/Support/raw_ostream.h"
Chris Lattnera2907782009-10-19 19:56:26 +000024using namespace llvm;
25
Chandler Carruth84e68b22014-04-22 02:41:26 +000026#define DEBUG_TYPE "asm-printer"
27
Chris Lattnera2907782009-10-19 19:56:26 +000028#include "ARMGenAsmWriter.inc"
Chris Lattnera2907782009-10-19 19:56:26 +000029
Owen Andersone33c95d2011-08-11 18:41:59 +000030/// translateShiftImm - Convert shift immediate from 0-31 to 1-32 for printing.
31///
Jim Grosbachd74c0e72011-10-12 16:36:01 +000032/// getSORegOffset returns an integer from 0-31, representing '32' as 0.
Owen Andersone33c95d2011-08-11 18:41:59 +000033static unsigned translateShiftImm(unsigned imm) {
Tim Northover0c97e762012-09-22 11:18:12 +000034 // lsr #32 and asr #32 exist, but should be encoded as a 0.
35 assert((imm & ~0x1f) == 0 && "Invalid shift encoding");
36
Owen Andersone33c95d2011-08-11 18:41:59 +000037 if (imm == 0)
38 return 32;
39 return imm;
40}
41
Tim Northover0c97e762012-09-22 11:18:12 +000042/// Prints the shift value with an immediate value.
43static void printRegImmShift(raw_ostream &O, ARM_AM::ShiftOpc ShOpc,
Akira Hatanakacfa1f612015-03-27 23:24:22 +000044 unsigned ShImm, bool UseMarkup) {
Tim Northover0c97e762012-09-22 11:18:12 +000045 if (ShOpc == ARM_AM::no_shift || (ShOpc == ARM_AM::lsl && !ShImm))
46 return;
47 O << ", ";
48
Akira Hatanakacfa1f612015-03-27 23:24:22 +000049 assert(!(ShOpc == ARM_AM::ror && !ShImm) && "Cannot have ror #0");
Tim Northover0c97e762012-09-22 11:18:12 +000050 O << getShiftOpcStr(ShOpc);
51
Kevin Enderbydccdac62012-10-23 22:52:52 +000052 if (ShOpc != ARM_AM::rrx) {
Kevin Enderby62183c42012-10-22 22:31:46 +000053 O << " ";
54 if (UseMarkup)
55 O << "<imm:";
56 O << "#" << translateShiftImm(ShImm);
57 if (UseMarkup)
58 O << ">";
59 }
Tim Northover0c97e762012-09-22 11:18:12 +000060}
James Molloy4c493e82011-09-07 17:24:38 +000061
Akira Hatanakacfa1f612015-03-27 23:24:22 +000062ARMInstPrinter::ARMInstPrinter(const MCAsmInfo &MAI, const MCInstrInfo &MII,
Eric Christopher7099d512015-03-30 21:52:28 +000063 const MCRegisterInfo &MRI)
Akira Hatanakaee974752015-03-27 23:41:42 +000064 : MCInstPrinter(MAI, MII, MRI) {}
James Molloy4c493e82011-09-07 17:24:38 +000065
Rafael Espindolad6860522011-06-02 02:34:55 +000066void ARMInstPrinter::printRegName(raw_ostream &OS, unsigned RegNo) const {
Akira Hatanakacfa1f612015-03-27 23:24:22 +000067 OS << markup("<reg:") << getRegisterName(RegNo) << markup(">");
Anton Korobeynikove7410dd2011-03-05 18:43:32 +000068}
Chris Lattnerf20f7982010-10-28 21:37:33 +000069
Owen Andersona0c3b972011-09-15 23:38:46 +000070void ARMInstPrinter::printInst(const MCInst *MI, raw_ostream &O,
Akira Hatanakab46d0232015-03-27 20:36:02 +000071 StringRef Annot, const MCSubtargetInfo &STI) {
Bill Wendlingf2fa04a2010-11-13 10:40:19 +000072 unsigned Opcode = MI->getOpcode();
73
Akira Hatanakacfa1f612015-03-27 23:24:22 +000074 switch (Opcode) {
Richard Bartona661b442013-10-18 14:41:50 +000075
Jim Grosbachcb540f52012-06-18 19:45:50 +000076 // Check for HINT instructions w/ canonical names.
Richard Bartona661b442013-10-18 14:41:50 +000077 case ARM::HINT:
78 case ARM::tHINT:
79 case ARM::t2HINT:
Jim Grosbachcb540f52012-06-18 19:45:50 +000080 switch (MI->getOperand(0).getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +000081 case 0:
82 O << "\tnop";
83 break;
84 case 1:
85 O << "\tyield";
86 break;
87 case 2:
88 O << "\twfe";
89 break;
90 case 3:
91 O << "\twfi";
92 break;
93 case 4:
94 O << "\tsev";
95 break;
Joey Goulyad98f162013-10-01 12:39:11 +000096 case 5:
Michael Kupersteindb0712f2015-05-26 10:47:10 +000097 if (STI.getFeatureBits()[ARM::HasV8Ops]) {
Joey Goulyad98f162013-10-01 12:39:11 +000098 O << "\tsevl";
99 break;
100 } // Fallthrough for non-v8
Jim Grosbachcb540f52012-06-18 19:45:50 +0000101 default:
102 // Anything else should just print normally.
Akira Hatanakaee974752015-03-27 23:41:42 +0000103 printInstruction(MI, STI, O);
Jim Grosbachcb540f52012-06-18 19:45:50 +0000104 printAnnotation(O, Annot);
105 return;
106 }
Akira Hatanakaee974752015-03-27 23:41:42 +0000107 printPredicateOperand(MI, 1, STI, O);
Jim Grosbachcb540f52012-06-18 19:45:50 +0000108 if (Opcode == ARM::t2HINT)
109 O << ".w";
110 printAnnotation(O, Annot);
111 return;
Jim Grosbachcb540f52012-06-18 19:45:50 +0000112
Johnny Chen8f3004c2010-03-17 17:52:21 +0000113 // Check for MOVs and print canonical forms, instead.
Richard Bartona661b442013-10-18 14:41:50 +0000114 case ARM::MOVsr: {
Jim Grosbach7a6c37d2010-09-17 22:36:38 +0000115 // FIXME: Thumb variants?
Johnny Chen8f3004c2010-03-17 17:52:21 +0000116 const MCOperand &Dst = MI->getOperand(0);
117 const MCOperand &MO1 = MI->getOperand(1);
118 const MCOperand &MO2 = MI->getOperand(2);
119 const MCOperand &MO3 = MI->getOperand(3);
120
121 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
Akira Hatanakaee974752015-03-27 23:41:42 +0000122 printSBitModifierOperand(MI, 6, STI, O);
123 printPredicateOperand(MI, 4, STI, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000124
Kevin Enderby62183c42012-10-22 22:31:46 +0000125 O << '\t';
126 printRegName(O, Dst.getReg());
127 O << ", ";
128 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +0000129
Kevin Enderby62183c42012-10-22 22:31:46 +0000130 O << ", ";
131 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000132 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000133 printAnnotation(O, Annot);
Johnny Chen8f3004c2010-03-17 17:52:21 +0000134 return;
135 }
136
Richard Bartona661b442013-10-18 14:41:50 +0000137 case ARM::MOVsi: {
Owen Anderson04912702011-07-21 23:38:37 +0000138 // FIXME: Thumb variants?
139 const MCOperand &Dst = MI->getOperand(0);
140 const MCOperand &MO1 = MI->getOperand(1);
141 const MCOperand &MO2 = MI->getOperand(2);
142
143 O << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO2.getImm()));
Akira Hatanakaee974752015-03-27 23:41:42 +0000144 printSBitModifierOperand(MI, 5, STI, O);
145 printPredicateOperand(MI, 3, STI, O);
Owen Anderson04912702011-07-21 23:38:37 +0000146
Kevin Enderby62183c42012-10-22 22:31:46 +0000147 O << '\t';
148 printRegName(O, Dst.getReg());
149 O << ", ";
150 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000151
Owen Andersond1814792011-09-15 18:36:29 +0000152 if (ARM_AM::getSORegShOp(MO2.getImm()) == ARM_AM::rrx) {
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000153 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000154 return;
Owen Andersond1814792011-09-15 18:36:29 +0000155 }
Owen Anderson04912702011-07-21 23:38:37 +0000156
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000157 O << ", " << markup("<imm:") << "#"
158 << translateShiftImm(ARM_AM::getSORegOffset(MO2.getImm())) << markup(">");
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000159 printAnnotation(O, Annot);
Owen Anderson04912702011-07-21 23:38:37 +0000160 return;
161 }
162
Johnny Chen8f3004c2010-03-17 17:52:21 +0000163 // A8.6.123 PUSH
Richard Bartona661b442013-10-18 14:41:50 +0000164 case ARM::STMDB_UPD:
165 case ARM::t2STMDB_UPD:
166 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
167 // Should only print PUSH if there are at least two registers in the list.
168 O << '\t' << "push";
Akira Hatanakaee974752015-03-27 23:41:42 +0000169 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000170 if (Opcode == ARM::t2STMDB_UPD)
171 O << ".w";
172 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000173 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000174 printAnnotation(O, Annot);
175 return;
176 } else
177 break;
178
179 case ARM::STR_PRE_IMM:
180 if (MI->getOperand(2).getReg() == ARM::SP &&
181 MI->getOperand(3).getImm() == -4) {
182 O << '\t' << "push";
Akira Hatanakaee974752015-03-27 23:41:42 +0000183 printPredicateOperand(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000184 O << "\t{";
185 printRegName(O, MI->getOperand(1).getReg());
186 O << "}";
187 printAnnotation(O, Annot);
188 return;
189 } else
190 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000191
192 // A8.6.122 POP
Richard Bartona661b442013-10-18 14:41:50 +0000193 case ARM::LDMIA_UPD:
194 case ARM::t2LDMIA_UPD:
195 if (MI->getOperand(0).getReg() == ARM::SP && MI->getNumOperands() > 5) {
196 // Should only print POP if there are at least two registers in the list.
197 O << '\t' << "pop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000198 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000199 if (Opcode == ARM::t2LDMIA_UPD)
200 O << ".w";
201 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000202 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000203 printAnnotation(O, Annot);
204 return;
205 } else
206 break;
Jim Grosbach8ba76c62011-08-11 17:35:48 +0000207
Richard Bartona661b442013-10-18 14:41:50 +0000208 case ARM::LDR_POST_IMM:
209 if (MI->getOperand(2).getReg() == ARM::SP &&
210 MI->getOperand(4).getImm() == 4) {
211 O << '\t' << "pop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000212 printPredicateOperand(MI, 5, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000213 O << "\t{";
214 printRegName(O, MI->getOperand(0).getReg());
215 O << "}";
216 printAnnotation(O, Annot);
217 return;
218 } else
219 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000220
221 // A8.6.355 VPUSH
Richard Bartona661b442013-10-18 14:41:50 +0000222 case ARM::VSTMSDB_UPD:
223 case ARM::VSTMDDB_UPD:
224 if (MI->getOperand(0).getReg() == ARM::SP) {
225 O << '\t' << "vpush";
Akira Hatanakaee974752015-03-27 23:41:42 +0000226 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000227 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000228 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000229 printAnnotation(O, Annot);
230 return;
231 } else
232 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000233
234 // A8.6.354 VPOP
Richard Bartona661b442013-10-18 14:41:50 +0000235 case ARM::VLDMSIA_UPD:
236 case ARM::VLDMDIA_UPD:
237 if (MI->getOperand(0).getReg() == ARM::SP) {
238 O << '\t' << "vpop";
Akira Hatanakaee974752015-03-27 23:41:42 +0000239 printPredicateOperand(MI, 2, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000240 O << '\t';
Akira Hatanakaee974752015-03-27 23:41:42 +0000241 printRegisterList(MI, 4, STI, O);
Richard Bartona661b442013-10-18 14:41:50 +0000242 printAnnotation(O, Annot);
243 return;
244 } else
245 break;
Johnny Chen8f3004c2010-03-17 17:52:21 +0000246
Richard Bartona661b442013-10-18 14:41:50 +0000247 case ARM::tLDMIA: {
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000248 bool Writeback = true;
249 unsigned BaseReg = MI->getOperand(0).getReg();
250 for (unsigned i = 3; i < MI->getNumOperands(); ++i) {
251 if (MI->getOperand(i).getReg() == BaseReg)
252 Writeback = false;
253 }
254
Jim Grosbache364ad52011-08-23 17:41:15 +0000255 O << "\tldm";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000256
Akira Hatanakaee974752015-03-27 23:41:42 +0000257 printPredicateOperand(MI, 1, STI, O);
Kevin Enderby62183c42012-10-22 22:31:46 +0000258 O << '\t';
259 printRegName(O, BaseReg);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000260 if (Writeback)
261 O << "!";
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000262 O << ", ";
Akira Hatanakaee974752015-03-27 23:41:42 +0000263 printRegisterList(MI, 3, STI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000264 printAnnotation(O, Annot);
Owen Anderson83c6c4f2011-07-18 23:25:34 +0000265 return;
266 }
267
Weiming Zhao8f56f882012-11-16 21:55:34 +0000268 // Combine 2 GPRs from disassember into a GPRPair to match with instr def.
269 // ldrexd/strexd require even/odd GPR pair. To enforce this constraint,
270 // a single GPRPair reg operand is used in the .td file to replace the two
271 // GPRs. However, when decoding them, the two GRPs cannot be automatically
272 // expressed as a GPRPair, so we have to manually merge them.
273 // FIXME: We would really like to be able to tablegen'erate this.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000274 case ARM::LDREXD:
275 case ARM::STREXD:
276 case ARM::LDAEXD:
277 case ARM::STLEXD: {
278 const MCRegisterClass &MRC = MRI.getRegClass(ARM::GPRRegClassID);
Joey Goulye6d165c2013-08-27 17:38:16 +0000279 bool isStore = Opcode == ARM::STREXD || Opcode == ARM::STLEXD;
Weiming Zhao8f56f882012-11-16 21:55:34 +0000280 unsigned Reg = MI->getOperand(isStore ? 1 : 0).getReg();
281 if (MRC.contains(Reg)) {
282 MCInst NewMI;
283 MCOperand NewReg;
284 NewMI.setOpcode(Opcode);
285
286 if (isStore)
287 NewMI.addOperand(MI->getOperand(0));
Jim Grosbache9119e42015-05-13 18:37:00 +0000288 NewReg = MCOperand::createReg(MRI.getMatchingSuperReg(
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000289 Reg, ARM::gsub_0, &MRI.getRegClass(ARM::GPRPairRegClassID)));
Weiming Zhao8f56f882012-11-16 21:55:34 +0000290 NewMI.addOperand(NewReg);
291
292 // Copy the rest operands into NewMI.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000293 for (unsigned i = isStore ? 3 : 2; i < MI->getNumOperands(); ++i)
Weiming Zhao8f56f882012-11-16 21:55:34 +0000294 NewMI.addOperand(MI->getOperand(i));
Akira Hatanakaee974752015-03-27 23:41:42 +0000295 printInstruction(&NewMI, STI, O);
Weiming Zhao8f56f882012-11-16 21:55:34 +0000296 return;
297 }
Charlie Turner4d88ae22014-12-01 08:33:28 +0000298 break;
299 }
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000300 // B9.3.3 ERET (Thumb)
301 // For a target that has Virtualization Extensions, ERET is the preferred
302 // disassembly of SUBS PC, LR, #0
Charlie Turner7de905c2014-12-01 08:39:19 +0000303 case ARM::t2SUBS_PC_LR: {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000304 if (MI->getNumOperands() == 3 && MI->getOperand(0).isImm() &&
Charlie Turner7de905c2014-12-01 08:39:19 +0000305 MI->getOperand(0).getImm() == 0 &&
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000306 STI.getFeatureBits()[ARM::FeatureVirtualization]) {
Charlie Turner7de905c2014-12-01 08:39:19 +0000307 O << "\teret";
Akira Hatanakaee974752015-03-27 23:41:42 +0000308 printPredicateOperand(MI, 1, STI, O);
Charlie Turner7de905c2014-12-01 08:39:19 +0000309 printAnnotation(O, Annot);
310 return;
311 }
312 break;
313 }
Weiming Zhao8f56f882012-11-16 21:55:34 +0000314 }
315
Akira Hatanakaee974752015-03-27 23:41:42 +0000316 printInstruction(MI, STI, O);
Owen Andersonbcc3fad2011-09-21 17:58:45 +0000317 printAnnotation(O, Annot);
Bill Wendlingf2fa04a2010-11-13 10:40:19 +0000318}
Chris Lattnera2907782009-10-19 19:56:26 +0000319
Chris Lattner93e3ef62009-10-19 20:59:55 +0000320void ARMInstPrinter::printOperand(const MCInst *MI, unsigned OpNo,
Akira Hatanakaee974752015-03-27 23:41:42 +0000321 const MCSubtargetInfo &STI, raw_ostream &O) {
Chris Lattner93e3ef62009-10-19 20:59:55 +0000322 const MCOperand &Op = MI->getOperand(OpNo);
323 if (Op.isReg()) {
Chris Lattner60d51312009-10-20 06:15:28 +0000324 unsigned Reg = Op.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +0000325 printRegName(O, Reg);
Chris Lattner93e3ef62009-10-19 20:59:55 +0000326 } else if (Op.isImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000327 O << markup("<imm:") << '#' << formatImm(Op.getImm()) << markup(">");
Chris Lattner93e3ef62009-10-19 20:59:55 +0000328 } else {
329 assert(Op.isExpr() && "unknown operand kind in printOperand");
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000330 const MCExpr *Expr = Op.getExpr();
331 switch (Expr->getKind()) {
332 case MCExpr::Binary:
Matt Arsenault8b643552015-06-09 00:31:39 +0000333 O << '#';
334 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000335 break;
336 case MCExpr::Constant: {
337 // If a symbolic branch target was added as a constant expression then
338 // print that address in hex. And only print 32 unsigned bits for the
339 // address.
340 const MCConstantExpr *Constant = cast<MCConstantExpr>(Expr);
341 int64_t TargetAddress;
Jim Grosbach13760bd2015-05-30 01:25:56 +0000342 if (!Constant->evaluateAsAbsolute(TargetAddress)) {
Matt Arsenault8b643552015-06-09 00:31:39 +0000343 O << '#';
344 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000345 } else {
346 O << "0x";
347 O.write_hex(static_cast<uint32_t>(TargetAddress));
348 }
349 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000350 }
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000351 default:
352 // FIXME: Should we always treat this as if it is a constant literal and
353 // prefix it with '#'?
Matt Arsenault8b643552015-06-09 00:31:39 +0000354 Expr->print(O, &MAI);
Saleem Abdulrasoold88affb2014-01-08 03:28:14 +0000355 break;
Kevin Enderby5dcda642011-10-04 22:44:48 +0000356 }
Chris Lattner93e3ef62009-10-19 20:59:55 +0000357 }
358}
Chris Lattner89d47202009-10-19 21:21:39 +0000359
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000360void ARMInstPrinter::printThumbLdrLabelOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000361 const MCSubtargetInfo &STI,
Jim Grosbach4739f2e2012-10-30 01:04:51 +0000362 raw_ostream &O) {
Owen Andersonf52c68f2011-09-21 23:44:46 +0000363 const MCOperand &MO1 = MI->getOperand(OpNum);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000364 if (MO1.isExpr()) {
Matt Arsenault8b643552015-06-09 00:31:39 +0000365 MO1.getExpr()->print(O, &MAI);
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000366 return;
Kevin Enderby62183c42012-10-22 22:31:46 +0000367 }
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000368
369 O << markup("<mem:") << "[pc, ";
370
371 int32_t OffImm = (int32_t)MO1.getImm();
372 bool isSub = OffImm < 0;
373
374 // Special value for #-0. All others are normal.
375 if (OffImm == INT32_MIN)
376 OffImm = 0;
377 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000378 O << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000379 } else {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000380 O << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
Amaury de la Vieuville4d3e3f22013-06-18 08:03:06 +0000381 }
382 O << "]" << markup(">");
Owen Andersonf52c68f2011-09-21 23:44:46 +0000383}
384
Chris Lattner2f69ed82009-10-20 00:40:56 +0000385// so_reg is a 4-operand unit corresponding to register forms of the A5.1
386// "Addressing Mode 1 - Data-processing operands" forms. This includes:
387// REG 0 0 - e.g. R5
388// REG REG 0,SH_OPC - e.g. R5, ROR R3
389// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Owen Anderson04912702011-07-21 23:38:37 +0000390void ARMInstPrinter::printSORegRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000391 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000392 raw_ostream &O) {
Chris Lattner2f69ed82009-10-20 00:40:56 +0000393 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000394 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
395 const MCOperand &MO3 = MI->getOperand(OpNum + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000396
Kevin Enderby62183c42012-10-22 22:31:46 +0000397 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000398
Chris Lattner2f69ed82009-10-20 00:40:56 +0000399 // Print the shift opc.
Bob Wilson97886d52010-08-05 00:34:42 +0000400 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
401 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Jim Grosbach7dcd1352011-07-13 17:50:29 +0000402 if (ShOpc == ARM_AM::rrx)
403 return;
Jim Grosbach20cb5052011-10-21 16:56:40 +0000404
Kevin Enderby62183c42012-10-22 22:31:46 +0000405 O << ' ';
406 printRegName(O, MO2.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000407 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Chris Lattner2f69ed82009-10-20 00:40:56 +0000408}
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000409
Owen Anderson04912702011-07-21 23:38:37 +0000410void ARMInstPrinter::printSORegImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000411 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000412 raw_ostream &O) {
Owen Anderson04912702011-07-21 23:38:37 +0000413 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000414 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Owen Anderson04912702011-07-21 23:38:37 +0000415
Kevin Enderby62183c42012-10-22 22:31:46 +0000416 printRegName(O, MO1.getReg());
Owen Anderson04912702011-07-21 23:38:37 +0000417
418 // Print the shift opc.
Tim Northover2fdbdc52012-09-22 11:18:19 +0000419 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000420 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Owen Anderson04912702011-07-21 23:38:37 +0000421}
422
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000423//===--------------------------------------------------------------------===//
424// Addressing Mode #2
425//===--------------------------------------------------------------------===//
426
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000427void ARMInstPrinter::printAM2PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000428 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000429 raw_ostream &O) {
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000430 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000431 const MCOperand &MO2 = MI->getOperand(Op + 1);
432 const MCOperand &MO3 = MI->getOperand(Op + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000433
Kevin Enderbydccdac62012-10-23 22:52:52 +0000434 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000435 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000436
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000437 if (!MO2.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000438 if (ARM_AM::getAM2Offset(MO3.getImm())) { // Don't print +0.
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000439 O << ", " << markup("<imm:") << "#"
Kevin Enderbydccdac62012-10-23 22:52:52 +0000440 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000441 << ARM_AM::getAM2Offset(MO3.getImm()) << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000442 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000443 O << "]" << markup(">");
Chris Lattner7ddfdc42009-10-19 21:57:05 +0000444 return;
445 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000446
Kevin Enderby62183c42012-10-22 22:31:46 +0000447 O << ", ";
448 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()));
449 printRegName(O, MO2.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000450
Tim Northover0c97e762012-09-22 11:18:12 +0000451 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO3.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000452 ARM_AM::getAM2Offset(MO3.getImm()), UseMarkup);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000453 O << "]" << markup(">");
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000454}
Chris Lattneref2979b2009-10-19 22:09:23 +0000455
Jim Grosbach05541f42011-09-19 22:21:13 +0000456void ARMInstPrinter::printAddrModeTBB(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000457 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000458 raw_ostream &O) {
Jim Grosbach05541f42011-09-19 22:21:13 +0000459 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000460 const MCOperand &MO2 = MI->getOperand(Op + 1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000461 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000462 printRegName(O, MO1.getReg());
463 O << ", ";
464 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000465 O << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000466}
467
468void ARMInstPrinter::printAddrModeTBH(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000469 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000470 raw_ostream &O) {
Jim Grosbach05541f42011-09-19 22:21:13 +0000471 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000472 const MCOperand &MO2 = MI->getOperand(Op + 1);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000473 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000474 printRegName(O, MO1.getReg());
475 O << ", ";
476 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000477 O << ", lsl " << markup("<imm:") << "#1" << markup(">") << "]" << markup(">");
Jim Grosbach05541f42011-09-19 22:21:13 +0000478}
479
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000480void ARMInstPrinter::printAddrMode2Operand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000481 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000482 raw_ostream &O) {
483 const MCOperand &MO1 = MI->getOperand(Op);
484
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000485 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +0000486 printOperand(MI, Op, STI, O);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000487 return;
488 }
489
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000490#ifndef NDEBUG
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000491 const MCOperand &MO3 = MI->getOperand(Op + 2);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000492 unsigned IdxMode = ARM_AM::getAM2IdxMode(MO3.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000493 assert(IdxMode != ARMII::IndexModePost && "Should be pre or offset index op");
NAKAMURA Takumi23b5b172012-09-22 13:12:28 +0000494#endif
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000495
Akira Hatanakaee974752015-03-27 23:41:42 +0000496 printAM2PreOrOffsetIndexOp(MI, Op, STI, O);
Bruno Cardoso Lopesab830502011-03-31 23:26:08 +0000497}
498
Chris Lattner60d51312009-10-20 06:15:28 +0000499void ARMInstPrinter::printAddrMode2OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000500 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000501 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000502 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000503 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000504 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000505
Chris Lattner60d51312009-10-20 06:15:28 +0000506 if (!MO1.getReg()) {
507 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000508 O << markup("<imm:") << '#'
509 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm())) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000510 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000511 return;
512 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000513
Kevin Enderby62183c42012-10-22 22:31:46 +0000514 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()));
515 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000516
Tim Northover0c97e762012-09-22 11:18:12 +0000517 printRegImmShift(O, ARM_AM::getAM2ShiftOpc(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +0000518 ARM_AM::getAM2Offset(MO2.getImm()), UseMarkup);
Chris Lattner60d51312009-10-20 06:15:28 +0000519}
520
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000521//===--------------------------------------------------------------------===//
522// Addressing Mode #3
523//===--------------------------------------------------------------------===//
524
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000525void ARMInstPrinter::printAM3PreOrOffsetIndexOp(const MCInst *MI, unsigned Op,
Quentin Colombetc3132202013-04-12 18:47:25 +0000526 raw_ostream &O,
527 bool AlwaysPrintImm0) {
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000528 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000529 const MCOperand &MO2 = MI->getOperand(Op + 1);
530 const MCOperand &MO3 = MI->getOperand(Op + 2);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000531
Kevin Enderbydccdac62012-10-23 22:52:52 +0000532 O << markup("<mem:") << '[';
Kevin Enderby62183c42012-10-22 22:31:46 +0000533 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000534
Chris Lattner60d51312009-10-20 06:15:28 +0000535 if (MO2.getReg()) {
Kevin Enderbydccdac62012-10-23 22:52:52 +0000536 O << ", " << getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()));
Kevin Enderby62183c42012-10-22 22:31:46 +0000537 printRegName(O, MO2.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000538 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000539 return;
540 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000541
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000542 // If the op is sub we have to print the immediate even if it is 0
Silviu Baranga5a719f92012-05-11 09:10:54 +0000543 unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm());
544 ARM_AM::AddrOpc op = ARM_AM::getAM3Op(MO3.getImm());
NAKAMURA Takumi0ac2f2a2012-09-22 13:12:22 +0000545
Quentin Colombetc3132202013-04-12 18:47:25 +0000546 if (AlwaysPrintImm0 || ImmOffs || (op == ARM_AM::sub)) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000547 O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(op) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000548 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000549 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000550 O << ']' << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000551}
552
Quentin Colombetc3132202013-04-12 18:47:25 +0000553template <bool AlwaysPrintImm0>
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000554void ARMInstPrinter::printAddrMode3Operand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +0000555 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000556 raw_ostream &O) {
Jim Grosbach8648c102011-12-19 23:06:24 +0000557 const MCOperand &MO1 = MI->getOperand(Op);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000558 if (!MO1.isReg()) { // For label symbolic references.
Akira Hatanakaee974752015-03-27 23:41:42 +0000559 printOperand(MI, Op, STI, O);
Jim Grosbach8648c102011-12-19 23:06:24 +0000560 return;
561 }
562
NAKAMURA Takumic62436c2014-10-06 23:48:04 +0000563 assert(ARM_AM::getAM3IdxMode(MI->getOperand(Op + 2).getImm()) !=
564 ARMII::IndexModePost &&
Tim Northoverea964f52014-10-06 17:26:36 +0000565 "unexpected idxmode");
Quentin Colombetc3132202013-04-12 18:47:25 +0000566 printAM3PreOrOffsetIndexOp(MI, Op, O, AlwaysPrintImm0);
Bruno Cardoso Lopesbda36322011-04-04 17:18:19 +0000567}
568
Chris Lattner60d51312009-10-20 06:15:28 +0000569void ARMInstPrinter::printAddrMode3OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000570 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000571 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000572 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000573 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000574 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000575
Chris Lattner60d51312009-10-20 06:15:28 +0000576 if (MO1.getReg()) {
Kevin Enderby62183c42012-10-22 22:31:46 +0000577 O << getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()));
578 printRegName(O, MO1.getReg());
Chris Lattner60d51312009-10-20 06:15:28 +0000579 return;
580 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000581
Chris Lattner60d51312009-10-20 06:15:28 +0000582 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000583 O << markup("<imm:") << '#'
584 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm())) << ImmOffs
Kevin Enderbydccdac62012-10-23 22:52:52 +0000585 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000586}
587
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000588void ARMInstPrinter::printPostIdxImm8Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000589 const MCSubtargetInfo &STI,
Jim Grosbachd3595712011-08-03 23:50:40 +0000590 raw_ostream &O) {
591 const MCOperand &MO = MI->getOperand(OpNum);
592 unsigned Imm = MO.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000593 O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << (Imm & 0xff)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000594 << markup(">");
Jim Grosbachd3595712011-08-03 23:50:40 +0000595}
596
Jim Grosbachbafce842011-08-05 15:48:21 +0000597void ARMInstPrinter::printPostIdxRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000598 const MCSubtargetInfo &STI,
Jim Grosbachbafce842011-08-05 15:48:21 +0000599 raw_ostream &O) {
600 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000601 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbachbafce842011-08-05 15:48:21 +0000602
Kevin Enderby62183c42012-10-22 22:31:46 +0000603 O << (MO2.getImm() ? "" : "-");
604 printRegName(O, MO1.getReg());
Jim Grosbachbafce842011-08-05 15:48:21 +0000605}
606
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000607void ARMInstPrinter::printPostIdxImm8s4Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000608 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000609 raw_ostream &O) {
Owen Andersonce519032011-08-04 18:24:14 +0000610 const MCOperand &MO = MI->getOperand(OpNum);
611 unsigned Imm = MO.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000612 O << markup("<imm:") << '#' << ((Imm & 256) ? "" : "-") << ((Imm & 0xff) << 2)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000613 << markup(">");
Owen Andersonce519032011-08-04 18:24:14 +0000614}
615
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000616void ARMInstPrinter::printLdStmModeOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000617 const MCSubtargetInfo &STI,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000618 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000619 ARM_AM::AMSubMode Mode =
620 ARM_AM::getAM4SubMode(MI->getOperand(OpNum).getImm());
Jim Grosbachc6af2b42010-11-03 01:01:43 +0000621 O << ARM_AM::getAMSubModeStr(Mode);
Chris Lattneref2979b2009-10-19 22:09:23 +0000622}
623
Quentin Colombetc3132202013-04-12 18:47:25 +0000624template <bool AlwaysPrintImm0>
Chris Lattner60d51312009-10-20 06:15:28 +0000625void ARMInstPrinter::printAddrMode5Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000626 const MCSubtargetInfo &STI,
Jim Grosbache7f7de92010-11-03 01:11:15 +0000627 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +0000628 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000629 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000630
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000631 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +0000632 printOperand(MI, OpNum, STI, O);
Chris Lattner60d51312009-10-20 06:15:28 +0000633 return;
634 }
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000635
Kevin Enderbydccdac62012-10-23 22:52:52 +0000636 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000637 printRegName(O, MO1.getReg());
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000638
Owen Anderson967674d2011-08-29 19:36:44 +0000639 unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm());
Andrew Kaylor51fcf0f2015-03-25 21:33:24 +0000640 ARM_AM::AddrOpc Op = ARM_AM::getAM5Op(MO2.getImm());
Quentin Colombetc3132202013-04-12 18:47:25 +0000641 if (AlwaysPrintImm0 || ImmOffs || Op == ARM_AM::sub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000642 O << ", " << markup("<imm:") << "#" << ARM_AM::getAddrOpcStr(Op)
643 << ImmOffs * 4 << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000644 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000645 O << "]" << markup(">");
Chris Lattner60d51312009-10-20 06:15:28 +0000646}
647
Chris Lattner76c564b2010-04-04 04:47:45 +0000648void ARMInstPrinter::printAddrMode6Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000649 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000650 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000651 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000652 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbach29cad6c2010-09-14 22:27:15 +0000653
Kevin Enderbydccdac62012-10-23 22:52:52 +0000654 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000655 printRegName(O, MO1.getReg());
Bob Wilsonae08a732010-03-20 22:13:40 +0000656 if (MO2.getImm()) {
Kristof Beyls0ba797e2013-02-22 10:01:33 +0000657 O << ":" << (MO2.getImm() << 3);
Chris Lattner9351e4f2009-10-20 06:22:33 +0000658 }
Kevin Enderbydccdac62012-10-23 22:52:52 +0000659 O << "]" << markup(">");
Bob Wilsonae08a732010-03-20 22:13:40 +0000660}
661
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000662void ARMInstPrinter::printAddrMode7Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000663 const MCSubtargetInfo &STI,
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000664 raw_ostream &O) {
665 const MCOperand &MO1 = MI->getOperand(OpNum);
Kevin Enderbydccdac62012-10-23 22:52:52 +0000666 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +0000667 printRegName(O, MO1.getReg());
Kevin Enderbydccdac62012-10-23 22:52:52 +0000668 O << "]" << markup(">");
Bruno Cardoso Lopesf170f8b2011-03-24 21:04:58 +0000669}
670
Bob Wilsonae08a732010-03-20 22:13:40 +0000671void ARMInstPrinter::printAddrMode6OffsetOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000672 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000673 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000674 raw_ostream &O) {
Bob Wilsonae08a732010-03-20 22:13:40 +0000675 const MCOperand &MO = MI->getOperand(OpNum);
676 if (MO.getReg() == 0)
677 O << "!";
Kevin Enderby62183c42012-10-22 22:31:46 +0000678 else {
679 O << ", ";
680 printRegName(O, MO.getReg());
681 }
Chris Lattner9351e4f2009-10-20 06:22:33 +0000682}
683
Bob Wilsonadd513112010-08-11 23:10:46 +0000684void ARMInstPrinter::printBitfieldInvMaskImmOperand(const MCInst *MI,
685 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000686 const MCSubtargetInfo &STI,
Bob Wilsonadd513112010-08-11 23:10:46 +0000687 raw_ostream &O) {
Chris Lattner9351e4f2009-10-20 06:22:33 +0000688 const MCOperand &MO = MI->getOperand(OpNum);
689 uint32_t v = ~MO.getImm();
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +0000690 int32_t lsb = countTrailingZeros(v);
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000691 int32_t width = (32 - countLeadingZeros(v)) - lsb;
Chris Lattner9351e4f2009-10-20 06:22:33 +0000692 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000693 O << markup("<imm:") << '#' << lsb << markup(">") << ", " << markup("<imm:")
694 << '#' << width << markup(">");
Chris Lattner9351e4f2009-10-20 06:22:33 +0000695}
Chris Lattner60d51312009-10-20 06:15:28 +0000696
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000697void ARMInstPrinter::printMemBOption(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000698 const MCSubtargetInfo &STI,
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000699 raw_ostream &O) {
700 unsigned val = MI->getOperand(OpNum).getImm();
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000701 O << ARM_MB::MemBOptToString(val, STI.getFeatureBits()[ARM::HasV8Ops]);
Johnny Chen8e8f1c12010-08-12 20:46:17 +0000702}
703
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000704void ARMInstPrinter::printInstSyncBOption(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000705 const MCSubtargetInfo &STI,
Amaury de la Vieuville43cb13a2013-06-10 14:17:08 +0000706 raw_ostream &O) {
707 unsigned val = MI->getOperand(OpNum).getImm();
708 O << ARM_ISB::InstSyncBOptToString(val);
709}
710
Bob Wilson481d7a92010-08-16 18:27:34 +0000711void ARMInstPrinter::printShiftImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000712 const MCSubtargetInfo &STI,
Bob Wilsonadd513112010-08-11 23:10:46 +0000713 raw_ostream &O) {
714 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
Jim Grosbach3a9cbee2011-07-25 22:20:28 +0000715 bool isASR = (ShiftOp & (1 << 5)) != 0;
716 unsigned Amt = ShiftOp & 0x1f;
Kevin Enderby62183c42012-10-22 22:31:46 +0000717 if (isASR) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000718 O << ", asr " << markup("<imm:") << "#" << (Amt == 0 ? 32 : Amt)
Kevin Enderbydccdac62012-10-23 22:52:52 +0000719 << markup(">");
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000720 } else if (Amt) {
721 O << ", lsl " << markup("<imm:") << "#" << Amt << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +0000722 }
Bob Wilsonadd513112010-08-11 23:10:46 +0000723}
724
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000725void ARMInstPrinter::printPKHLSLShiftImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000726 const MCSubtargetInfo &STI,
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000727 raw_ostream &O) {
728 unsigned Imm = MI->getOperand(OpNum).getImm();
729 if (Imm == 0)
730 return;
731 assert(Imm > 0 && Imm < 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000732 O << ", lsl " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000733}
734
735void ARMInstPrinter::printPKHASRShiftImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000736 const MCSubtargetInfo &STI,
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000737 raw_ostream &O) {
738 unsigned Imm = MI->getOperand(OpNum).getImm();
739 // A shift amount of 32 is encoded as 0.
740 if (Imm == 0)
741 Imm = 32;
742 assert(Imm > 0 && Imm <= 32 && "Invalid PKH shift immediate value!");
Kevin Enderbydccdac62012-10-23 22:52:52 +0000743 O << ", asr " << markup("<imm:") << "#" << Imm << markup(">");
Jim Grosbacha288b1c2011-07-20 21:40:26 +0000744}
745
Chris Lattner76c564b2010-04-04 04:47:45 +0000746void ARMInstPrinter::printRegisterList(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000747 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000748 raw_ostream &O) {
Chris Lattneref2979b2009-10-19 22:09:23 +0000749 O << "{";
Peter Collingbourne6679fc12015-06-05 18:01:28 +0000750 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
751 if (i != OpNum)
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000752 O << ", ";
Peter Collingbourne6679fc12015-06-05 18:01:28 +0000753 printRegName(O, MI->getOperand(i).getReg());
Chris Lattneref2979b2009-10-19 22:09:23 +0000754 }
755 O << "}";
756}
Chris Lattneradd57492009-10-19 22:23:04 +0000757
Weiming Zhao8f56f882012-11-16 21:55:34 +0000758void ARMInstPrinter::printGPRPairOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000759 const MCSubtargetInfo &STI,
Weiming Zhao8f56f882012-11-16 21:55:34 +0000760 raw_ostream &O) {
761 unsigned Reg = MI->getOperand(OpNum).getReg();
762 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_0));
763 O << ", ";
764 printRegName(O, MRI.getSubReg(Reg, ARM::gsub_1));
765}
766
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000767void ARMInstPrinter::printSetendOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000768 const MCSubtargetInfo &STI,
Jim Grosbach7e72ec62010-10-13 21:00:04 +0000769 raw_ostream &O) {
770 const MCOperand &Op = MI->getOperand(OpNum);
771 if (Op.getImm())
772 O << "be";
773 else
774 O << "le";
775}
776
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000777void ARMInstPrinter::printCPSIMod(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000778 const MCSubtargetInfo &STI, raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000779 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000780 O << ARM_PROC::IModToString(Op.getImm());
781}
782
783void ARMInstPrinter::printCPSIFlag(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000784 const MCSubtargetInfo &STI, raw_ostream &O) {
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000785 const MCOperand &Op = MI->getOperand(OpNum);
786 unsigned IFlags = Op.getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000787 for (int i = 2; i >= 0; --i)
Bruno Cardoso Lopes90d1dfe2011-02-14 13:09:44 +0000788 if (IFlags & (1 << i))
789 O << ARM_PROC::IFlagsToString(1 << i);
Owen Anderson10c5b122011-10-05 17:16:40 +0000790
791 if (IFlags == 0)
792 O << "none";
Johnny Chen8f3004c2010-03-17 17:52:21 +0000793}
794
Chris Lattner76c564b2010-04-04 04:47:45 +0000795void ARMInstPrinter::printMSRMaskOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000796 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000797 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +0000798 const MCOperand &Op = MI->getOperand(OpNum);
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000799 unsigned SpecRegRBit = Op.getImm() >> 4;
800 unsigned Mask = Op.getImm() & 0xf;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000801 const FeatureBitset &FeatureBits = STI.getFeatureBits();
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000802
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000803 if (FeatureBits[ARM::FeatureMClass]) {
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000804 unsigned SYSm = Op.getImm();
805 unsigned Opcode = MI->getOpcode();
Renato Golin92c816c2014-09-01 11:25:07 +0000806
807 // For writes, handle extended mask bits if the DSP extension is present.
Artyom Skrobovcf296442015-09-24 17:31:16 +0000808 if (Opcode == ARM::t2MSR_M && FeatureBits[ARM::FeatureDSP]) {
Renato Golin92c816c2014-09-01 11:25:07 +0000809 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000810 case 0x400:
811 O << "apsr_g";
812 return;
813 case 0xc00:
814 O << "apsr_nzcvqg";
815 return;
816 case 0x401:
817 O << "iapsr_g";
818 return;
819 case 0xc01:
820 O << "iapsr_nzcvqg";
821 return;
822 case 0x402:
823 O << "eapsr_g";
824 return;
825 case 0xc02:
826 O << "eapsr_nzcvqg";
827 return;
828 case 0x403:
829 O << "xpsr_g";
830 return;
831 case 0xc03:
832 O << "xpsr_nzcvqg";
833 return;
Renato Golin92c816c2014-09-01 11:25:07 +0000834 }
835 }
836
837 // Handle the basic 8-bit mask.
838 SYSm &= 0xff;
839
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000840 if (Opcode == ARM::t2MSR_M && FeatureBits [ARM::HasV7Ops]) {
Renato Golin92c816c2014-09-01 11:25:07 +0000841 // ARMv7-M deprecates using MSR APSR without a _<bits> qualifier as an
842 // alias for MSR APSR_nzcvq.
843 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000844 case 0:
845 O << "apsr_nzcvq";
846 return;
847 case 1:
848 O << "iapsr_nzcvq";
849 return;
850 case 2:
851 O << "eapsr_nzcvq";
852 return;
853 case 3:
854 O << "xpsr_nzcvq";
855 return;
Renato Golin92c816c2014-09-01 11:25:07 +0000856 }
857 }
858
Kevin Enderbyf1b225d2012-05-17 22:18:01 +0000859 switch (SYSm) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000860 default:
861 llvm_unreachable("Unexpected mask value!");
862 case 0:
863 O << "apsr";
864 return;
865 case 1:
866 O << "iapsr";
867 return;
868 case 2:
869 O << "eapsr";
870 return;
871 case 3:
872 O << "xpsr";
873 return;
874 case 5:
875 O << "ipsr";
876 return;
877 case 6:
878 O << "epsr";
879 return;
880 case 7:
881 O << "iepsr";
882 return;
883 case 8:
884 O << "msp";
885 return;
886 case 9:
887 O << "psp";
888 return;
889 case 16:
890 O << "primask";
891 return;
892 case 17:
893 O << "basepri";
894 return;
895 case 18:
896 O << "basepri_max";
897 return;
898 case 19:
899 O << "faultmask";
900 return;
901 case 20:
902 O << "control";
903 return;
James Molloy21efa7d2011-09-28 14:21:38 +0000904 }
905 }
906
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000907 // As special cases, CPSR_f, CPSR_s and CPSR_fs prefer printing as
908 // APSR_nzcvq, APSR_g and APSRnzcvqg, respectively.
909 if (!SpecRegRBit && (Mask == 8 || Mask == 4 || Mask == 12)) {
910 O << "APSR_";
911 switch (Mask) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000912 default:
913 llvm_unreachable("Unexpected mask value!");
914 case 4:
915 O << "g";
916 return;
917 case 8:
918 O << "nzcvq";
919 return;
920 case 12:
921 O << "nzcvqg";
922 return;
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000923 }
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000924 }
925
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000926 if (SpecRegRBit)
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000927 O << "SPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000928 else
Jim Grosbachd25c2cd2011-07-19 22:45:10 +0000929 O << "CPSR";
Bruno Cardoso Lopes9cd43972011-02-18 19:45:59 +0000930
Johnny Chen8f3004c2010-03-17 17:52:21 +0000931 if (Mask) {
932 O << '_';
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000933 if (Mask & 8)
934 O << 'f';
935 if (Mask & 4)
936 O << 's';
937 if (Mask & 2)
938 O << 'x';
939 if (Mask & 1)
940 O << 'c';
Johnny Chen8f3004c2010-03-17 17:52:21 +0000941 }
942}
943
Tim Northoveree843ef2014-08-15 10:47:12 +0000944void ARMInstPrinter::printBankedRegOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000945 const MCSubtargetInfo &STI,
Tim Northoveree843ef2014-08-15 10:47:12 +0000946 raw_ostream &O) {
947 uint32_t Banked = MI->getOperand(OpNum).getImm();
948 uint32_t R = (Banked & 0x20) >> 5;
949 uint32_t SysM = Banked & 0x1f;
950
951 // Nothing much we can do about this, the encodings are specified in B9.2.3 of
952 // the ARM ARM v7C, and are all over the shop.
953 if (R) {
954 O << "SPSR_";
955
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000956 switch (SysM) {
957 case 0x0e:
958 O << "fiq";
959 return;
960 case 0x10:
961 O << "irq";
962 return;
963 case 0x12:
964 O << "svc";
965 return;
966 case 0x14:
967 O << "abt";
968 return;
969 case 0x16:
970 O << "und";
971 return;
972 case 0x1c:
973 O << "mon";
974 return;
975 case 0x1e:
976 O << "hyp";
977 return;
978 default:
979 llvm_unreachable("Invalid banked SPSR register");
Tim Northoveree843ef2014-08-15 10:47:12 +0000980 }
981 }
982
983 assert(!R && "should have dealt with SPSR regs");
984 const char *RegNames[] = {
Akira Hatanakacfa1f612015-03-27 23:24:22 +0000985 "r8_usr", "r9_usr", "r10_usr", "r11_usr", "r12_usr", "sp_usr", "lr_usr",
986 "", "r8_fiq", "r9_fiq", "r10_fiq", "r11_fiq", "r12_fiq", "sp_fiq",
987 "lr_fiq", "", "lr_irq", "sp_irq", "lr_svc", "sp_svc", "lr_abt",
988 "sp_abt", "lr_und", "sp_und", "", "", "", "",
989 "lr_mon", "sp_mon", "elr_hyp", "sp_hyp"};
Tim Northoveree843ef2014-08-15 10:47:12 +0000990 const char *Name = RegNames[SysM];
991 assert(Name[0] && "invalid banked register operand");
992
993 O << Name;
994}
995
Chris Lattner76c564b2010-04-04 04:47:45 +0000996void ARMInstPrinter::printPredicateOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +0000997 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +0000998 raw_ostream &O) {
Chris Lattner19c52202009-10-20 00:42:49 +0000999 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Kevin Enderbyf0269b42012-03-01 22:13:02 +00001000 // Handle the undefined 15 CC value here for printing so we don't abort().
1001 if ((unsigned)CC == 15)
1002 O << "<und>";
1003 else if (CC != ARMCC::AL)
Chris Lattner19c52202009-10-20 00:42:49 +00001004 O << ARMCondCodeToString(CC);
1005}
1006
Jim Grosbach29cad6c2010-09-14 22:27:15 +00001007void ARMInstPrinter::printMandatoryPredicateOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001008 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001009 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001010 raw_ostream &O) {
Johnny Chen0dae1cb2010-03-02 17:57:15 +00001011 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
1012 O << ARMCondCodeToString(CC);
1013}
1014
Chris Lattner76c564b2010-04-04 04:47:45 +00001015void ARMInstPrinter::printSBitModifierOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001016 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001017 raw_ostream &O) {
Daniel Dunbara470eac2009-10-20 22:10:05 +00001018 if (MI->getOperand(OpNum).getReg()) {
1019 assert(MI->getOperand(OpNum).getReg() == ARM::CPSR &&
1020 "Expect ARM CPSR register!");
Chris Lattner85ab6702009-10-20 00:46:11 +00001021 O << 's';
1022 }
1023}
1024
Chris Lattner76c564b2010-04-04 04:47:45 +00001025void ARMInstPrinter::printNoHashImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001026 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001027 raw_ostream &O) {
Chris Lattner60d51312009-10-20 06:15:28 +00001028 O << MI->getOperand(OpNum).getImm();
1029}
1030
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001031void ARMInstPrinter::printPImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001032 const MCSubtargetInfo &STI,
Jim Grosbach69664112011-10-12 16:34:37 +00001033 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001034 O << "p" << MI->getOperand(OpNum).getImm();
1035}
1036
1037void ARMInstPrinter::printCImmediate(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001038 const MCSubtargetInfo &STI,
Jim Grosbach69664112011-10-12 16:34:37 +00001039 raw_ostream &O) {
Owen Andersonc3c7f5d2011-01-13 21:46:02 +00001040 O << "c" << MI->getOperand(OpNum).getImm();
1041}
1042
Jim Grosbach48399582011-10-12 17:34:41 +00001043void ARMInstPrinter::printCoprocOptionImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001044 const MCSubtargetInfo &STI,
Jim Grosbach48399582011-10-12 17:34:41 +00001045 raw_ostream &O) {
1046 O << "{" << MI->getOperand(OpNum).getImm() << "}";
1047}
1048
Chris Lattner76c564b2010-04-04 04:47:45 +00001049void ARMInstPrinter::printPCLabel(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001050 const MCSubtargetInfo &STI, raw_ostream &O) {
Jim Grosbach8a5a6a62010-09-18 00:04:53 +00001051 llvm_unreachable("Unhandled PC-relative pseudo-instruction!");
Chris Lattneradd57492009-10-19 22:23:04 +00001052}
Evan Chengb1852592009-11-19 06:57:41 +00001053
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001054template <unsigned scale>
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001055void ARMInstPrinter::printAdrLabelOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001056 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001057 raw_ostream &O) {
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001058 const MCOperand &MO = MI->getOperand(OpNum);
1059
1060 if (MO.isExpr()) {
Matt Arsenault8b643552015-06-09 00:31:39 +00001061 MO.getExpr()->print(O, &MAI);
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001062 return;
1063 }
1064
Mihai Popad36cbaa2013-07-03 09:21:44 +00001065 int32_t OffImm = (int32_t)MO.getImm() << scale;
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001066
Kevin Enderbydccdac62012-10-23 22:52:52 +00001067 O << markup("<imm:");
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001068 if (OffImm == INT32_MIN)
1069 O << "#-0";
1070 else if (OffImm < 0)
1071 O << "#-" << -OffImm;
1072 else
1073 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001074 O << markup(">");
Jiangning Liu10dd40e2012-08-02 08:13:13 +00001075}
1076
Chris Lattner76c564b2010-04-04 04:47:45 +00001077void ARMInstPrinter::printThumbS4ImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001078 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001079 raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001080 O << markup("<imm:") << "#" << formatImm(MI->getOperand(OpNum).getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001081 << markup(">");
Jim Grosbach46dd4132011-08-17 21:51:27 +00001082}
1083
1084void ARMInstPrinter::printThumbSRImm(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001085 const MCSubtargetInfo &STI,
Jim Grosbach46dd4132011-08-17 21:51:27 +00001086 raw_ostream &O) {
1087 unsigned Imm = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001088 O << markup("<imm:") << "#" << formatImm((Imm == 0 ? 32 : Imm))
Kevin Enderbydccdac62012-10-23 22:52:52 +00001089 << markup(">");
Evan Chengb1852592009-11-19 06:57:41 +00001090}
Johnny Chen8f3004c2010-03-17 17:52:21 +00001091
Chris Lattner76c564b2010-04-04 04:47:45 +00001092void ARMInstPrinter::printThumbITMask(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001093 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001094 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001095 // (3 - the number of trailing zeros) is the number of then / else.
1096 unsigned Mask = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001097 unsigned Firstcond = MI->getOperand(OpNum - 1).getImm();
Richard Bartonf435b092012-04-27 08:42:59 +00001098 unsigned CondBit0 = Firstcond & 1;
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001099 unsigned NumTZ = countTrailingZeros(Mask);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001100 assert(NumTZ <= 3 && "Invalid IT mask!");
1101 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
1102 bool T = ((Mask >> Pos) & 1) == CondBit0;
1103 if (T)
1104 O << 't';
1105 else
1106 O << 'e';
1107 }
1108}
1109
Chris Lattner76c564b2010-04-04 04:47:45 +00001110void ARMInstPrinter::printThumbAddrModeRROperand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001111 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001112 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001113 const MCOperand &MO1 = MI->getOperand(Op);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001114 const MCOperand &MO2 = MI->getOperand(Op + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001115
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001116 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001117 printOperand(MI, Op, STI, O);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001118 return;
1119 }
1120
Kevin Enderbydccdac62012-10-23 22:52:52 +00001121 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001122 printRegName(O, MO1.getReg());
1123 if (unsigned RegNum = MO2.getReg()) {
1124 O << ", ";
1125 printRegName(O, RegNum);
1126 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001127 O << "]" << markup(">");
Bill Wendling092a7bd2010-12-14 03:36:38 +00001128}
1129
1130void ARMInstPrinter::printThumbAddrModeImm5SOperand(const MCInst *MI,
Akira Hatanakaee974752015-03-27 23:41:42 +00001131 unsigned Op,
1132 const MCSubtargetInfo &STI,
1133 raw_ostream &O,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001134 unsigned Scale) {
1135 const MCOperand &MO1 = MI->getOperand(Op);
1136 const MCOperand &MO2 = MI->getOperand(Op + 1);
1137
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001138 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001139 printOperand(MI, Op, STI, O);
Bill Wendling092a7bd2010-12-14 03:36:38 +00001140 return;
1141 }
1142
Kevin Enderbydccdac62012-10-23 22:52:52 +00001143 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001144 printRegName(O, MO1.getReg());
1145 if (unsigned ImmOffs = MO2.getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001146 O << ", " << markup("<imm:") << "#" << formatImm(ImmOffs * Scale)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001147 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001148 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001149 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001150}
1151
Bill Wendling092a7bd2010-12-14 03:36:38 +00001152void ARMInstPrinter::printThumbAddrModeImm5S1Operand(const MCInst *MI,
1153 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001154 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001155 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001156 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001157}
1158
Bill Wendling092a7bd2010-12-14 03:36:38 +00001159void ARMInstPrinter::printThumbAddrModeImm5S2Operand(const MCInst *MI,
1160 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001161 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001162 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001163 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001164}
1165
Bill Wendling092a7bd2010-12-14 03:36:38 +00001166void ARMInstPrinter::printThumbAddrModeImm5S4Operand(const MCInst *MI,
1167 unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001168 const MCSubtargetInfo &STI,
Bill Wendling092a7bd2010-12-14 03:36:38 +00001169 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001170 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001171}
1172
Chris Lattner76c564b2010-04-04 04:47:45 +00001173void ARMInstPrinter::printThumbAddrModeSPOperand(const MCInst *MI, unsigned Op,
Akira Hatanakaee974752015-03-27 23:41:42 +00001174 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001175 raw_ostream &O) {
Akira Hatanakaee974752015-03-27 23:41:42 +00001176 printThumbAddrModeImm5SOperand(MI, Op, STI, O, 4);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001177}
1178
Johnny Chen8f3004c2010-03-17 17:52:21 +00001179// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
1180// register with shift forms.
1181// REG 0 0 - e.g. R5
1182// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner76c564b2010-04-04 04:47:45 +00001183void ARMInstPrinter::printT2SOOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001184 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001185 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001186 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001187 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001188
1189 unsigned Reg = MO1.getReg();
Kevin Enderby62183c42012-10-22 22:31:46 +00001190 printRegName(O, Reg);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001191
1192 // Print the shift opc.
Johnny Chen8f3004c2010-03-17 17:52:21 +00001193 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Tim Northover2fdbdc52012-09-22 11:18:19 +00001194 printRegImmShift(O, ARM_AM::getSORegShOp(MO2.getImm()),
Kevin Enderby62183c42012-10-22 22:31:46 +00001195 ARM_AM::getSORegOffset(MO2.getImm()), UseMarkup);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001196}
1197
Quentin Colombetc3132202013-04-12 18:47:25 +00001198template <bool AlwaysPrintImm0>
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001199void ARMInstPrinter::printAddrModeImm12Operand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001200 const MCSubtargetInfo &STI,
Jim Grosbache6fe1a02010-10-25 20:00:01 +00001201 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001202 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001203 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001204
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001205 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Akira Hatanakaee974752015-03-27 23:41:42 +00001206 printOperand(MI, OpNum, STI, O);
Jim Grosbach1e4d9a12010-10-26 22:37:02 +00001207 return;
1208 }
1209
Kevin Enderbydccdac62012-10-23 22:52:52 +00001210 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001211 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001212
Jim Grosbach9d2d1f02010-10-27 01:19:41 +00001213 int32_t OffImm = (int32_t)MO2.getImm();
Jim Grosbach505607e2010-10-28 18:34:10 +00001214 bool isSub = OffImm < 0;
1215 // Special value for #-0. All others are normal.
1216 if (OffImm == INT32_MIN)
1217 OffImm = 0;
Kevin Enderby62183c42012-10-22 22:31:46 +00001218 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001219 O << ", " << markup("<imm:") << "#-" << formatImm(-OffImm) << markup(">");
1220 } else if (AlwaysPrintImm0 || OffImm > 0) {
1221 O << ", " << markup("<imm:") << "#" << formatImm(OffImm) << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001222 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001223 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001224}
1225
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001226template <bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001227void ARMInstPrinter::printT2AddrModeImm8Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001228 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001229 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001230 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001231 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001232 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001233
Kevin Enderbydccdac62012-10-23 22:52:52 +00001234 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001235 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001236
1237 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001238 bool isSub = OffImm < 0;
Johnny Chen8f3004c2010-03-17 17:52:21 +00001239 // Don't print +0.
Owen Andersonfe823652011-09-16 21:08:33 +00001240 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001241 OffImm = 0;
1242 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001243 O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001244 } else if (AlwaysPrintImm0 || OffImm > 0) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001245 O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001246 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001247 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001248}
1249
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001250template <bool AlwaysPrintImm0>
Johnny Chen8f3004c2010-03-17 17:52:21 +00001251void ARMInstPrinter::printT2AddrModeImm8s4Operand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001252 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001253 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001254 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001255 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001256 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001257
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001258 if (!MO1.isReg()) { // For label symbolic references.
Akira Hatanakaee974752015-03-27 23:41:42 +00001259 printOperand(MI, OpNum, STI, O);
Jim Grosbach8648c102011-12-19 23:06:24 +00001260 return;
1261 }
1262
Kevin Enderbydccdac62012-10-23 22:52:52 +00001263 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001264 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001265
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001266 int32_t OffImm = (int32_t)MO2.getImm();
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001267 bool isSub = OffImm < 0;
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001268
1269 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1270
Johnny Chen8f3004c2010-03-17 17:52:21 +00001271 // Don't print +0.
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001272 if (OffImm == INT32_MIN)
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001273 OffImm = 0;
1274 if (isSub) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001275 O << ", " << markup("<imm:") << "#-" << -OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001276 } else if (AlwaysPrintImm0 || OffImm > 0) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001277 O << ", " << markup("<imm:") << "#" << OffImm << markup(">");
Amaury de la Vieuvilleaa7fdf82013-06-18 08:12:51 +00001278 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001279 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001280}
1281
Akira Hatanakaee974752015-03-27 23:41:42 +00001282void ARMInstPrinter::printT2AddrModeImm0_1020s4Operand(
1283 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1284 raw_ostream &O) {
Jim Grosbacha05627e2011-09-09 18:37:27 +00001285 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001286 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
Jim Grosbacha05627e2011-09-09 18:37:27 +00001287
Kevin Enderbydccdac62012-10-23 22:52:52 +00001288 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001289 printRegName(O, MO1.getReg());
1290 if (MO2.getImm()) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001291 O << ", " << markup("<imm:") << "#" << formatImm(MO2.getImm() * 4)
Kevin Enderbydccdac62012-10-23 22:52:52 +00001292 << markup(">");
Kevin Enderby62183c42012-10-22 22:31:46 +00001293 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001294 O << "]" << markup(">");
Jim Grosbacha05627e2011-09-09 18:37:27 +00001295}
1296
Akira Hatanakaee974752015-03-27 23:41:42 +00001297void ARMInstPrinter::printT2AddrModeImm8OffsetOperand(
1298 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1299 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001300 const MCOperand &MO1 = MI->getOperand(OpNum);
1301 int32_t OffImm = (int32_t)MO1.getImm();
Kevin Enderbydccdac62012-10-23 22:52:52 +00001302 O << ", " << markup("<imm:");
Amaury de la Vieuville231ca2b2013-06-13 16:40:51 +00001303 if (OffImm == INT32_MIN)
1304 O << "#-0";
1305 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001306 O << "#-" << -OffImm;
Owen Anderson737beaf2011-09-23 21:26:40 +00001307 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001308 O << "#" << OffImm;
Kevin Enderbydccdac62012-10-23 22:52:52 +00001309 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001310}
1311
Akira Hatanakaee974752015-03-27 23:41:42 +00001312void ARMInstPrinter::printT2AddrModeImm8s4OffsetOperand(
1313 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1314 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001315 const MCOperand &MO1 = MI->getOperand(OpNum);
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001316 int32_t OffImm = (int32_t)MO1.getImm();
1317
1318 assert(((OffImm & 0x3) == 0) && "Not a valid immediate!");
1319
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001320 O << ", " << markup("<imm:");
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001321 if (OffImm == INT32_MIN)
Kevin Enderby62183c42012-10-22 22:31:46 +00001322 O << "#-0";
Jiangning Liu6a43bf72012-08-02 08:29:50 +00001323 else if (OffImm < 0)
Kevin Enderby62183c42012-10-22 22:31:46 +00001324 O << "#-" << -OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001325 else
Kevin Enderby62183c42012-10-22 22:31:46 +00001326 O << "#" << OffImm;
Amaury de la Vieuvillea6f55422013-06-26 13:39:07 +00001327 O << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001328}
1329
1330void ARMInstPrinter::printT2AddrModeSoRegOperand(const MCInst *MI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001331 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001332 const MCSubtargetInfo &STI,
Chris Lattner76c564b2010-04-04 04:47:45 +00001333 raw_ostream &O) {
Johnny Chen8f3004c2010-03-17 17:52:21 +00001334 const MCOperand &MO1 = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001335 const MCOperand &MO2 = MI->getOperand(OpNum + 1);
1336 const MCOperand &MO3 = MI->getOperand(OpNum + 2);
Johnny Chen8f3004c2010-03-17 17:52:21 +00001337
Kevin Enderbydccdac62012-10-23 22:52:52 +00001338 O << markup("<mem:") << "[";
Kevin Enderby62183c42012-10-22 22:31:46 +00001339 printRegName(O, MO1.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001340
1341 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Kevin Enderby62183c42012-10-22 22:31:46 +00001342 O << ", ";
1343 printRegName(O, MO2.getReg());
Johnny Chen8f3004c2010-03-17 17:52:21 +00001344
1345 unsigned ShAmt = MO3.getImm();
1346 if (ShAmt) {
1347 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001348 O << ", lsl " << markup("<imm:") << "#" << ShAmt << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001349 }
Kevin Enderbydccdac62012-10-23 22:52:52 +00001350 O << "]" << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001351}
1352
Jim Grosbachefc761a2011-09-30 00:50:06 +00001353void ARMInstPrinter::printFPImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001354 const MCSubtargetInfo &STI,
Jim Grosbachefc761a2011-09-30 00:50:06 +00001355 raw_ostream &O) {
Bill Wendling5a13d4f2011-01-26 20:57:43 +00001356 const MCOperand &MO = MI->getOperand(OpNum);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001357 O << markup("<imm:") << '#' << ARM_AM::getFPImmFloat(MO.getImm())
Kevin Enderbydccdac62012-10-23 22:52:52 +00001358 << markup(">");
Johnny Chen8f3004c2010-03-17 17:52:21 +00001359}
1360
Bob Wilson6eae5202010-06-11 21:34:50 +00001361void ARMInstPrinter::printNEONModImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001362 const MCSubtargetInfo &STI,
Bob Wilson6eae5202010-06-11 21:34:50 +00001363 raw_ostream &O) {
Bob Wilsonc1c6f472010-07-13 04:44:34 +00001364 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1365 unsigned EltBits;
1366 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001367 O << markup("<imm:") << "#0x";
Benjamin Kramer69d57cf2011-11-07 21:00:59 +00001368 O.write_hex(Val);
Kevin Enderbydccdac62012-10-23 22:52:52 +00001369 O << markup(">");
Johnny Chenb90b6f12010-04-16 22:40:20 +00001370}
Jim Grosbach801e0a32011-07-22 23:16:18 +00001371
Jim Grosbach475c6db2011-07-25 23:09:14 +00001372void ARMInstPrinter::printImmPlusOneOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001373 const MCSubtargetInfo &STI,
Jim Grosbach475c6db2011-07-25 23:09:14 +00001374 raw_ostream &O) {
Jim Grosbach801e0a32011-07-22 23:16:18 +00001375 unsigned Imm = MI->getOperand(OpNum).getImm();
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001376 O << markup("<imm:") << "#" << formatImm(Imm + 1) << markup(">");
Jim Grosbach801e0a32011-07-22 23:16:18 +00001377}
Jim Grosbachd2659132011-07-26 21:28:43 +00001378
1379void ARMInstPrinter::printRotImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001380 const MCSubtargetInfo &STI,
Jim Grosbachd2659132011-07-26 21:28:43 +00001381 raw_ostream &O) {
1382 unsigned Imm = MI->getOperand(OpNum).getImm();
1383 if (Imm == 0)
1384 return;
Benjamin Kramera44b37e2015-04-25 17:25:13 +00001385 assert(Imm <= 3 && "illegal ror immediate!");
1386 O << ", ror " << markup("<imm:") << "#" << 8 * Imm << markup(">");
Jim Grosbachd2659132011-07-26 21:28:43 +00001387}
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001388
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001389void ARMInstPrinter::printModImmOperand(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001390 const MCSubtargetInfo &STI,
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001391 raw_ostream &O) {
1392 MCOperand Op = MI->getOperand(OpNum);
1393
1394 // Support for fixups (MCFixup)
1395 if (Op.isExpr())
Akira Hatanakaee974752015-03-27 23:41:42 +00001396 return printOperand(MI, OpNum, STI, O);
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001397
1398 unsigned Bits = Op.getImm() & 0xFF;
1399 unsigned Rot = (Op.getImm() & 0xF00) >> 7;
1400
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001401 bool PrintUnsigned = false;
1402 switch (MI->getOpcode()) {
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001403 case ARM::MOVi:
1404 // Movs to PC should be treated unsigned
1405 PrintUnsigned = (MI->getOperand(OpNum - 1).getReg() == ARM::PC);
1406 break;
1407 case ARM::MSRi:
1408 // Movs to special registers should be treated unsigned
1409 PrintUnsigned = true;
1410 break;
1411 }
1412
1413 int32_t Rotated = ARM_AM::rotr32(Bits, Rot);
1414 if (ARM_AM::getSOImmVal(Rotated) == Op.getImm()) {
1415 // #rot has the least possible value
1416 O << "#" << markup("<imm:");
1417 if (PrintUnsigned)
1418 O << static_cast<uint32_t>(Rotated);
1419 else
1420 O << Rotated;
1421 O << markup(">");
1422 return;
1423 }
1424
1425 // Explicit #bits, #rot implied
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001426 O << "#" << markup("<imm:") << Bits << markup(">") << ", #" << markup("<imm:")
1427 << Rot << markup(">");
Asiri Rathnayakea0199b92014-12-02 10:53:20 +00001428}
1429
Jim Grosbachea231912011-12-22 22:19:05 +00001430void ARMInstPrinter::printFBits16(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001431 const MCSubtargetInfo &STI, raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001432 O << markup("<imm:") << "#" << 16 - MI->getOperand(OpNum).getImm()
Kevin Enderbydccdac62012-10-23 22:52:52 +00001433 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001434}
1435
1436void ARMInstPrinter::printFBits32(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001437 const MCSubtargetInfo &STI, raw_ostream &O) {
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001438 O << markup("<imm:") << "#" << 32 - MI->getOperand(OpNum).getImm()
Kevin Enderbydccdac62012-10-23 22:52:52 +00001439 << markup(">");
Jim Grosbachea231912011-12-22 22:19:05 +00001440}
1441
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001442void ARMInstPrinter::printVectorIndex(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001443 const MCSubtargetInfo &STI,
Jim Grosbachd0637bf2011-10-07 23:56:00 +00001444 raw_ostream &O) {
1445 O << "[" << MI->getOperand(OpNum).getImm() << "]";
1446}
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001447
1448void ARMInstPrinter::printVectorListOne(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001449 const MCSubtargetInfo &STI,
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001450 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001451 O << "{";
1452 printRegName(O, MI->getOperand(OpNum).getReg());
1453 O << "}";
Jim Grosbachad47cfc2011-10-18 23:02:30 +00001454}
Jim Grosbach2f2e3c42011-10-21 18:54:25 +00001455
Jim Grosbach13a292c2012-03-06 22:01:44 +00001456void ARMInstPrinter::printVectorListTwo(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001457 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001458 raw_ostream &O) {
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001459 unsigned Reg = MI->getOperand(OpNum).getReg();
1460 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1461 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001462 O << "{";
1463 printRegName(O, Reg0);
1464 O << ", ";
1465 printRegName(O, Reg1);
1466 O << "}";
Jim Grosbachc988e0c2012-03-05 19:33:30 +00001467}
1468
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001469void ARMInstPrinter::printVectorListTwoSpaced(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001470 const MCSubtargetInfo &STI,
Jim Grosbach13a292c2012-03-06 22:01:44 +00001471 raw_ostream &O) {
Jim Grosbache5307f92012-03-05 21:43:40 +00001472 unsigned Reg = MI->getOperand(OpNum).getReg();
1473 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1474 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001475 O << "{";
1476 printRegName(O, Reg0);
1477 O << ", ";
1478 printRegName(O, Reg1);
1479 O << "}";
Jim Grosbache5307f92012-03-05 21:43:40 +00001480}
1481
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001482void ARMInstPrinter::printVectorListThree(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001483 const MCSubtargetInfo &STI,
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001484 raw_ostream &O) {
1485 // Normally, it's not safe to use register enum values directly with
1486 // addition to get the next register, but for VFP registers, the
1487 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001488 O << "{";
1489 printRegName(O, MI->getOperand(OpNum).getReg());
1490 O << ", ";
1491 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1492 O << ", ";
1493 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1494 O << "}";
Jim Grosbachc4360fe2011-10-21 20:02:19 +00001495}
Jim Grosbach846bcff2011-10-21 20:35:01 +00001496
1497void ARMInstPrinter::printVectorListFour(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001498 const MCSubtargetInfo &STI,
Jim Grosbach846bcff2011-10-21 20:35:01 +00001499 raw_ostream &O) {
1500 // Normally, it's not safe to use register enum values directly with
1501 // addition to get the next register, but for VFP registers, the
1502 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001503 O << "{";
1504 printRegName(O, MI->getOperand(OpNum).getReg());
1505 O << ", ";
1506 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1507 O << ", ";
1508 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1509 O << ", ";
1510 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1511 O << "}";
Jim Grosbach846bcff2011-10-21 20:35:01 +00001512}
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001513
1514void ARMInstPrinter::printVectorListOneAllLanes(const MCInst *MI,
1515 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001516 const MCSubtargetInfo &STI,
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001517 raw_ostream &O) {
Kevin Enderby62183c42012-10-22 22:31:46 +00001518 O << "{";
1519 printRegName(O, MI->getOperand(OpNum).getReg());
1520 O << "[]}";
Jim Grosbachcd6f5e72011-11-30 01:09:44 +00001521}
1522
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001523void ARMInstPrinter::printVectorListTwoAllLanes(const MCInst *MI,
1524 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001525 const MCSubtargetInfo &STI,
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001526 raw_ostream &O) {
Jim Grosbach13a292c2012-03-06 22:01:44 +00001527 unsigned Reg = MI->getOperand(OpNum).getReg();
1528 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1529 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_1);
Kevin Enderby62183c42012-10-22 22:31:46 +00001530 O << "{";
1531 printRegName(O, Reg0);
1532 O << "[], ";
1533 printRegName(O, Reg1);
1534 O << "[]}";
Jim Grosbach3ecf9762011-11-30 18:21:25 +00001535}
Jim Grosbach8d246182011-12-14 19:35:22 +00001536
Jim Grosbachb78403c2012-01-24 23:47:04 +00001537void ARMInstPrinter::printVectorListThreeAllLanes(const MCInst *MI,
1538 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001539 const MCSubtargetInfo &STI,
Jim Grosbachb78403c2012-01-24 23:47:04 +00001540 raw_ostream &O) {
1541 // Normally, it's not safe to use register enum values directly with
1542 // addition to get the next register, but for VFP registers, the
1543 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001544 O << "{";
1545 printRegName(O, MI->getOperand(OpNum).getReg());
1546 O << "[], ";
1547 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1548 O << "[], ";
1549 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1550 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001551}
1552
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001553void ARMInstPrinter::printVectorListFourAllLanes(const MCInst *MI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001554 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001555 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001556 raw_ostream &O) {
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001557 // Normally, it's not safe to use register enum values directly with
1558 // addition to get the next register, but for VFP registers, the
1559 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001560 O << "{";
1561 printRegName(O, MI->getOperand(OpNum).getReg());
1562 O << "[], ";
1563 printRegName(O, MI->getOperand(OpNum).getReg() + 1);
1564 O << "[], ";
1565 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1566 O << "[], ";
1567 printRegName(O, MI->getOperand(OpNum).getReg() + 3);
1568 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001569}
1570
Akira Hatanakaee974752015-03-27 23:41:42 +00001571void ARMInstPrinter::printVectorListTwoSpacedAllLanes(
1572 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1573 raw_ostream &O) {
Jim Grosbached428bc2012-03-06 23:10:38 +00001574 unsigned Reg = MI->getOperand(OpNum).getReg();
1575 unsigned Reg0 = MRI.getSubReg(Reg, ARM::dsub_0);
1576 unsigned Reg1 = MRI.getSubReg(Reg, ARM::dsub_2);
Kevin Enderby62183c42012-10-22 22:31:46 +00001577 O << "{";
1578 printRegName(O, Reg0);
1579 O << "[], ";
1580 printRegName(O, Reg1);
1581 O << "[]}";
Jim Grosbachc5af54e2011-12-21 00:38:54 +00001582}
1583
Akira Hatanakaee974752015-03-27 23:41:42 +00001584void ARMInstPrinter::printVectorListThreeSpacedAllLanes(
1585 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1586 raw_ostream &O) {
Jim Grosbachb78403c2012-01-24 23:47:04 +00001587 // Normally, it's not safe to use register enum values directly with
1588 // addition to get the next register, but for VFP registers, the
1589 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001590 O << "{";
1591 printRegName(O, MI->getOperand(OpNum).getReg());
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001592 O << "[], ";
Kevin Enderby62183c42012-10-22 22:31:46 +00001593 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1594 O << "[], ";
1595 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1596 O << "[]}";
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001597}
1598
Akira Hatanakaee974752015-03-27 23:41:42 +00001599void ARMInstPrinter::printVectorListFourSpacedAllLanes(
1600 const MCInst *MI, unsigned OpNum, const MCSubtargetInfo &STI,
1601 raw_ostream &O) {
Jim Grosbach086cbfa2012-01-25 00:01:08 +00001602 // Normally, it's not safe to use register enum values directly with
1603 // addition to get the next register, but for VFP registers, the
1604 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001605 O << "{";
1606 printRegName(O, MI->getOperand(OpNum).getReg());
1607 O << "[], ";
1608 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1609 O << "[], ";
1610 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1611 O << "[], ";
1612 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1613 O << "[]}";
Jim Grosbachb78403c2012-01-24 23:47:04 +00001614}
1615
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001616void ARMInstPrinter::printVectorListThreeSpaced(const MCInst *MI,
1617 unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001618 const MCSubtargetInfo &STI,
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001619 raw_ostream &O) {
1620 // Normally, it's not safe to use register enum values directly with
1621 // addition to get the next register, but for VFP registers, the
1622 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001623 O << "{";
1624 printRegName(O, MI->getOperand(OpNum).getReg());
1625 O << ", ";
1626 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1627 O << ", ";
1628 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1629 O << "}";
Jim Grosbachac2af3f2012-01-23 23:20:46 +00001630}
Jim Grosbached561fc2012-01-24 00:43:17 +00001631
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001632void ARMInstPrinter::printVectorListFourSpaced(const MCInst *MI, unsigned OpNum,
Akira Hatanakaee974752015-03-27 23:41:42 +00001633 const MCSubtargetInfo &STI,
Akira Hatanakacfa1f612015-03-27 23:24:22 +00001634 raw_ostream &O) {
Jim Grosbached561fc2012-01-24 00:43:17 +00001635 // Normally, it's not safe to use register enum values directly with
1636 // addition to get the next register, but for VFP registers, the
1637 // sort order is guaranteed because they're all of the form D<n>.
Kevin Enderby62183c42012-10-22 22:31:46 +00001638 O << "{";
1639 printRegName(O, MI->getOperand(OpNum).getReg());
1640 O << ", ";
1641 printRegName(O, MI->getOperand(OpNum).getReg() + 2);
1642 O << ", ";
1643 printRegName(O, MI->getOperand(OpNum).getReg() + 4);
1644 O << ", ";
1645 printRegName(O, MI->getOperand(OpNum).getReg() + 6);
1646 O << "}";
Jim Grosbached561fc2012-01-24 00:43:17 +00001647}