blob: c44549c30ac4db25d2b0ae917aa3b5d9bf5d278f [file] [log] [blame]
Chris Lattner74f4ca72009-09-02 17:35:12 +00001//===-- X86MCInstLower.cpp - Convert X86 MachineInstr to an MCInst --------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains code to lower X86 MachineInstrs to their corresponding
11// MCInst records.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner5159bbaf2009-09-20 07:41:30 +000015#include "X86AsmPrinter.h"
Chris Lattner17ec6b12009-09-20 06:45:52 +000016#include "X86COFFMachineModuleInfo.h"
Craig Topperb25fda92012-03-17 18:46:09 +000017#include "InstPrinter/X86ATTInstPrinter.h"
18#include "llvm/Type.h"
Chris Lattner05f40392009-09-16 06:25:03 +000019#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Evan Cheng1705ab02011-07-14 23:50:31 +000020#include "llvm/MC/MCAsmInfo.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000021#include "llvm/MC/MCContext.h"
22#include "llvm/MC/MCExpr.h"
23#include "llvm/MC/MCInst.h"
24#include "llvm/MC/MCStreamer.h"
Chris Lattnere397df72010-03-12 19:42:40 +000025#include "llvm/MC/MCSymbol.h"
Chris Lattnerf62e3ee2010-01-16 21:57:06 +000026#include "llvm/Target/Mangler.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000027#include "llvm/Support/FormattedStream.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000028#include "llvm/ADT/SmallString.h"
Chris Lattner74f4ca72009-09-02 17:35:12 +000029using namespace llvm;
30
Craig Topper2a3f7752012-10-16 06:01:50 +000031namespace {
32
33/// X86MCInstLower - This class is used to lower an MachineInstr into an MCInst.
34class X86MCInstLower {
35 MCContext &Ctx;
36 Mangler *Mang;
37 const MachineFunction &MF;
38 const TargetMachine &TM;
39 const MCAsmInfo &MAI;
40 X86AsmPrinter &AsmPrinter;
41public:
42 X86MCInstLower(Mangler *mang, const MachineFunction &MF,
43 X86AsmPrinter &asmprinter);
44
45 void Lower(const MachineInstr *MI, MCInst &OutMI) const;
46
47 MCSymbol *GetSymbolFromOperand(const MachineOperand &MO) const;
48 MCOperand LowerSymbolOperand(const MachineOperand &MO, MCSymbol *Sym) const;
49
50private:
51 MachineModuleInfoMachO &getMachOMMI() const;
52};
53
54} // end anonymous namespace
55
Chris Lattner41ff5d42010-07-20 22:45:33 +000056X86MCInstLower::X86MCInstLower(Mangler *mang, const MachineFunction &mf,
Chris Lattnerb3f608b2010-07-22 21:10:04 +000057 X86AsmPrinter &asmprinter)
Chris Lattner41ff5d42010-07-20 22:45:33 +000058: Ctx(mf.getContext()), Mang(mang), MF(mf), TM(mf.getTarget()),
59 MAI(*TM.getMCAsmInfo()), AsmPrinter(asmprinter) {}
Chris Lattner31722082009-09-12 20:34:57 +000060
Chris Lattner05f40392009-09-16 06:25:03 +000061MachineModuleInfoMachO &X86MCInstLower::getMachOMMI() const {
Chris Lattner7fbdd7c2010-07-20 22:26:07 +000062 return MF.getMMI().getObjFileInfo<MachineModuleInfoMachO>();
Chris Lattner05f40392009-09-16 06:25:03 +000063}
64
Chris Lattner31722082009-09-12 20:34:57 +000065
Chris Lattnerd9d71862010-02-08 23:03:41 +000066/// GetSymbolFromOperand - Lower an MO_GlobalAddress or MO_ExternalSymbol
67/// operand to an MCSymbol.
Chris Lattner31722082009-09-12 20:34:57 +000068MCSymbol *X86MCInstLower::
Chris Lattnerd9d71862010-02-08 23:03:41 +000069GetSymbolFromOperand(const MachineOperand &MO) const {
70 assert((MO.isGlobal() || MO.isSymbol()) && "Isn't a symbol reference");
71
Chris Lattner35ed98a2009-09-11 05:58:44 +000072 SmallString<128> Name;
Chad Rosier24c19d22012-08-01 18:39:17 +000073
Chris Lattnere397df72010-03-12 19:42:40 +000074 if (!MO.isGlobal()) {
75 assert(MO.isSymbol());
Chris Lattner2366d952010-07-20 22:30:53 +000076 Name += MAI.getGlobalPrefix();
Chris Lattnere397df72010-03-12 19:42:40 +000077 Name += MO.getSymbolName();
Chad Rosier24c19d22012-08-01 18:39:17 +000078 } else {
Chris Lattnere397df72010-03-12 19:42:40 +000079 const GlobalValue *GV = MO.getGlobal();
Chris Lattnerd9d71862010-02-08 23:03:41 +000080 bool isImplicitlyPrivate = false;
81 if (MO.getTargetFlags() == X86II::MO_DARWIN_STUB ||
82 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY ||
83 MO.getTargetFlags() == X86II::MO_DARWIN_NONLAZY_PIC_BASE ||
84 MO.getTargetFlags() == X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE)
85 isImplicitlyPrivate = true;
Chad Rosier24c19d22012-08-01 18:39:17 +000086
Chris Lattnerd9d71862010-02-08 23:03:41 +000087 Mang->getNameWithPrefix(Name, GV, isImplicitlyPrivate);
Chris Lattner17ec6b12009-09-20 06:45:52 +000088 }
Chris Lattnerd9d71862010-02-08 23:03:41 +000089
90 // If the target flags on the operand changes the name of the symbol, do that
91 // before we return the symbol.
Chris Lattner74f4ca72009-09-02 17:35:12 +000092 switch (MO.getTargetFlags()) {
Chris Lattnerd9d71862010-02-08 23:03:41 +000093 default: break;
Chris Lattner35ed98a2009-09-11 05:58:44 +000094 case X86II::MO_DLLIMPORT: {
Chris Lattner954b9cd2009-09-03 05:06:07 +000095 // Handle dllimport linkage.
Chris Lattner35ed98a2009-09-11 05:58:44 +000096 const char *Prefix = "__imp_";
97 Name.insert(Name.begin(), Prefix, Prefix+strlen(Prefix));
Chris Lattner954b9cd2009-09-03 05:06:07 +000098 break;
Chris Lattner35ed98a2009-09-11 05:58:44 +000099 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000100 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner446d5892009-09-11 06:59:18 +0000101 case X86II::MO_DARWIN_NONLAZY_PIC_BASE: {
Chris Lattner35ed98a2009-09-11 05:58:44 +0000102 Name += "$non_lazy_ptr";
Chris Lattner98970432010-03-30 18:10:53 +0000103 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner05f40392009-09-16 06:25:03 +0000104
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000105 MachineModuleInfoImpl::StubValueTy &StubSym =
106 getMachOMMI().getGVStubEntry(Sym);
107 if (StubSym.getPointer() == 0) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000108 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000109 StubSym =
110 MachineModuleInfoImpl::
Chris Lattnerd3f3a892010-07-20 22:23:57 +0000111 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000112 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000113 }
Chris Lattner446d5892009-09-11 06:59:18 +0000114 return Sym;
Chris Lattner446d5892009-09-11 06:59:18 +0000115 }
Chris Lattner19a9f422009-09-11 07:03:20 +0000116 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE: {
Chris Lattner35ed98a2009-09-11 05:58:44 +0000117 Name += "$non_lazy_ptr";
Chris Lattner98970432010-03-30 18:10:53 +0000118 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000119 MachineModuleInfoImpl::StubValueTy &StubSym =
120 getMachOMMI().getHiddenGVStubEntry(Sym);
121 if (StubSym.getPointer() == 0) {
Chris Lattnerd9d71862010-02-08 23:03:41 +0000122 assert(MO.isGlobal() && "Extern symbol not handled yet");
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000123 StubSym =
124 MachineModuleInfoImpl::
Chris Lattnerd3f3a892010-07-20 22:23:57 +0000125 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000126 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000127 }
128 return Sym;
129 }
130 case X86II::MO_DARWIN_STUB: {
131 Name += "$stub";
Chris Lattner98970432010-03-30 18:10:53 +0000132 MCSymbol *Sym = Ctx.GetOrCreateSymbol(Name.str());
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000133 MachineModuleInfoImpl::StubValueTy &StubSym =
134 getMachOMMI().getFnStubEntry(Sym);
135 if (StubSym.getPointer())
Chris Lattnerd9d71862010-02-08 23:03:41 +0000136 return Sym;
Chad Rosier24c19d22012-08-01 18:39:17 +0000137
Chris Lattnerd9d71862010-02-08 23:03:41 +0000138 if (MO.isGlobal()) {
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000139 StubSym =
140 MachineModuleInfoImpl::
Chris Lattnerd3f3a892010-07-20 22:23:57 +0000141 StubValueTy(Mang->getSymbol(MO.getGlobal()),
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000142 !MO.getGlobal()->hasInternalLinkage());
Chris Lattnerd9d71862010-02-08 23:03:41 +0000143 } else {
Chris Lattner446d5892009-09-11 06:59:18 +0000144 Name.erase(Name.end()-5, Name.end());
Bill Wendlinga810bdf2010-03-10 22:34:10 +0000145 StubSym =
146 MachineModuleInfoImpl::
Chris Lattner98970432010-03-30 18:10:53 +0000147 StubValueTy(Ctx.GetOrCreateSymbol(Name.str()), false);
Chris Lattner446d5892009-09-11 06:59:18 +0000148 }
Chris Lattner9a7edd62009-09-11 06:36:33 +0000149 return Sym;
150 }
Chris Lattnerc5a95c52009-09-09 00:10:14 +0000151 }
Chris Lattnerd9d71862010-02-08 23:03:41 +0000152
Chris Lattner31722082009-09-12 20:34:57 +0000153 return Ctx.GetOrCreateSymbol(Name.str());
Chris Lattner74f4ca72009-09-02 17:35:12 +0000154}
155
Chris Lattner31722082009-09-12 20:34:57 +0000156MCOperand X86MCInstLower::LowerSymbolOperand(const MachineOperand &MO,
157 MCSymbol *Sym) const {
Chris Lattnerc7b00732009-09-03 07:30:56 +0000158 // FIXME: We would like an efficient form for this, so we don't have to do a
159 // lot of extra uniquing.
Chris Lattner99777dd2010-02-08 22:52:47 +0000160 const MCExpr *Expr = 0;
Daniel Dunbar55992562010-03-15 23:51:06 +0000161 MCSymbolRefExpr::VariantKind RefKind = MCSymbolRefExpr::VK_None;
Chad Rosier24c19d22012-08-01 18:39:17 +0000162
Chris Lattner6370d562009-09-03 04:56:20 +0000163 switch (MO.getTargetFlags()) {
Chris Lattner954b9cd2009-09-03 05:06:07 +0000164 default: llvm_unreachable("Unknown target flag on GV operand");
165 case X86II::MO_NO_FLAG: // No flag.
Chris Lattner954b9cd2009-09-03 05:06:07 +0000166 // These affect the name of the symbol, not any suffix.
167 case X86II::MO_DARWIN_NONLAZY:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000168 case X86II::MO_DLLIMPORT:
169 case X86II::MO_DARWIN_STUB:
Chris Lattner954b9cd2009-09-03 05:06:07 +0000170 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000171
Eric Christopherb0e1a452010-06-03 04:07:48 +0000172 case X86II::MO_TLVP: RefKind = MCSymbolRefExpr::VK_TLVP; break;
173 case X86II::MO_TLVP_PIC_BASE:
Chris Lattner769aedd2010-07-14 23:04:59 +0000174 Expr = MCSymbolRefExpr::Create(Sym, MCSymbolRefExpr::VK_TLVP, Ctx);
175 // Subtract the pic base.
176 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner7077efe2010-11-14 22:48:15 +0000177 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(),
Chris Lattner769aedd2010-07-14 23:04:59 +0000178 Ctx),
179 Ctx);
180 break;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000181 case X86II::MO_SECREL: RefKind = MCSymbolRefExpr::VK_SECREL; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000182 case X86II::MO_TLSGD: RefKind = MCSymbolRefExpr::VK_TLSGD; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000183 case X86II::MO_TLSLD: RefKind = MCSymbolRefExpr::VK_TLSLD; break;
184 case X86II::MO_TLSLDM: RefKind = MCSymbolRefExpr::VK_TLSLDM; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000185 case X86II::MO_GOTTPOFF: RefKind = MCSymbolRefExpr::VK_GOTTPOFF; break;
186 case X86II::MO_INDNTPOFF: RefKind = MCSymbolRefExpr::VK_INDNTPOFF; break;
187 case X86II::MO_TPOFF: RefKind = MCSymbolRefExpr::VK_TPOFF; break;
Hans Wennborg789acfb2012-06-01 16:27:21 +0000188 case X86II::MO_DTPOFF: RefKind = MCSymbolRefExpr::VK_DTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000189 case X86II::MO_NTPOFF: RefKind = MCSymbolRefExpr::VK_NTPOFF; break;
Hans Wennborgf9d0e442012-05-11 10:11:01 +0000190 case X86II::MO_GOTNTPOFF: RefKind = MCSymbolRefExpr::VK_GOTNTPOFF; break;
Daniel Dunbar55992562010-03-15 23:51:06 +0000191 case X86II::MO_GOTPCREL: RefKind = MCSymbolRefExpr::VK_GOTPCREL; break;
192 case X86II::MO_GOT: RefKind = MCSymbolRefExpr::VK_GOT; break;
193 case X86II::MO_GOTOFF: RefKind = MCSymbolRefExpr::VK_GOTOFF; break;
194 case X86II::MO_PLT: RefKind = MCSymbolRefExpr::VK_PLT; break;
Chris Lattner954b9cd2009-09-03 05:06:07 +0000195 case X86II::MO_PIC_BASE_OFFSET:
196 case X86II::MO_DARWIN_NONLAZY_PIC_BASE:
197 case X86II::MO_DARWIN_HIDDEN_NONLAZY_PIC_BASE:
Chris Lattner99777dd2010-02-08 22:52:47 +0000198 Expr = MCSymbolRefExpr::Create(Sym, Ctx);
Chris Lattner954b9cd2009-09-03 05:06:07 +0000199 // Subtract the pic base.
Chad Rosier24c19d22012-08-01 18:39:17 +0000200 Expr = MCBinaryExpr::CreateSub(Expr,
Chris Lattner7077efe2010-11-14 22:48:15 +0000201 MCSymbolRefExpr::Create(MF.getPICBaseSymbol(), Ctx),
Chris Lattner31722082009-09-12 20:34:57 +0000202 Ctx);
Chris Lattner2366d952010-07-20 22:30:53 +0000203 if (MO.isJTI() && MAI.hasSetDirective()) {
Evan Chengd0d8e332010-04-12 23:07:17 +0000204 // If .set directive is supported, use it to reduce the number of
205 // relocations the assembler will generate for differences between
206 // local labels. This is only safe when the symbols are in the same
207 // section so we are restricting it to jumptable references.
208 MCSymbol *Label = Ctx.CreateTempSymbol();
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000209 AsmPrinter.OutStreamer.EmitAssignment(Label, Expr);
Evan Chengd0d8e332010-04-12 23:07:17 +0000210 Expr = MCSymbolRefExpr::Create(Label, Ctx);
211 }
Chris Lattner954b9cd2009-09-03 05:06:07 +0000212 break;
Chris Lattnerc7b00732009-09-03 07:30:56 +0000213 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000214
Daniel Dunbar55992562010-03-15 23:51:06 +0000215 if (Expr == 0)
216 Expr = MCSymbolRefExpr::Create(Sym, RefKind, Ctx);
Chad Rosier24c19d22012-08-01 18:39:17 +0000217
Chris Lattner51a07122009-09-03 07:36:42 +0000218 if (!MO.isJTI() && MO.getOffset())
Chris Lattner31722082009-09-12 20:34:57 +0000219 Expr = MCBinaryExpr::CreateAdd(Expr,
220 MCConstantExpr::Create(MO.getOffset(), Ctx),
221 Ctx);
Chris Lattner5daf6192009-09-03 04:44:53 +0000222 return MCOperand::CreateExpr(Expr);
223}
224
Chris Lattner482c5df2009-09-11 04:28:13 +0000225
226
227static void lower_subreg32(MCInst *MI, unsigned OpNo) {
228 // Convert registers in the addr mode according to subreg32.
229 unsigned Reg = MI->getOperand(OpNo).getReg();
230 if (Reg != 0)
231 MI->getOperand(OpNo).setReg(getX86SubSuperRegister(Reg, MVT::i32));
232}
233
234static void lower_lea64_32mem(MCInst *MI, unsigned OpNo) {
235 // Convert registers in the addr mode according to subreg64.
236 for (unsigned i = 0; i != 4; ++i) {
237 if (!MI->getOperand(OpNo+i).isReg()) continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000238
Chris Lattner482c5df2009-09-11 04:28:13 +0000239 unsigned Reg = MI->getOperand(OpNo+i).getReg();
240 if (Reg == 0) continue;
Chad Rosier24c19d22012-08-01 18:39:17 +0000241
Chris Lattner482c5df2009-09-11 04:28:13 +0000242 MI->getOperand(OpNo+i).setReg(getX86SubSuperRegister(Reg, MVT::i64));
243 }
244}
245
Chris Lattnerfd7976a2010-02-05 21:15:57 +0000246/// LowerSubReg32_Op0 - Things like MOVZX16rr8 -> MOVZX32rr8.
247static void LowerSubReg32_Op0(MCInst &OutMI, unsigned NewOpc) {
Chris Lattner340b5422010-02-05 21:13:48 +0000248 OutMI.setOpcode(NewOpc);
249 lower_subreg32(&OutMI, 0);
250}
Chris Lattnerfd7976a2010-02-05 21:15:57 +0000251/// LowerUnaryToTwoAddr - R = setb -> R = sbb R, R
252static void LowerUnaryToTwoAddr(MCInst &OutMI, unsigned NewOpc) {
Chris Lattner340b5422010-02-05 21:13:48 +0000253 OutMI.setOpcode(NewOpc);
254 OutMI.addOperand(OutMI.getOperand(0));
255 OutMI.addOperand(OutMI.getOperand(0));
256}
Chris Lattner482c5df2009-09-11 04:28:13 +0000257
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000258/// \brief Simplify FOO $imm, %{al,ax,eax,rax} to FOO $imm, for instruction with
259/// a short fixed-register form.
260static void SimplifyShortImmForm(MCInst &Inst, unsigned Opcode) {
261 unsigned ImmOp = Inst.getNumOperands() - 1;
Anton Korobeynikovc6b40172012-02-11 17:26:53 +0000262 assert(Inst.getOperand(0).isReg() &&
263 (Inst.getOperand(ImmOp).isImm() || Inst.getOperand(ImmOp).isExpr()) &&
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000264 ((Inst.getNumOperands() == 3 && Inst.getOperand(1).isReg() &&
265 Inst.getOperand(0).getReg() == Inst.getOperand(1).getReg()) ||
266 Inst.getNumOperands() == 2) && "Unexpected instruction!");
267
268 // Check whether the destination register can be fixed.
269 unsigned Reg = Inst.getOperand(0).getReg();
270 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
271 return;
272
273 // If so, rewrite the instruction.
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000274 MCOperand Saved = Inst.getOperand(ImmOp);
275 Inst = MCInst();
276 Inst.setOpcode(Opcode);
277 Inst.addOperand(Saved);
278}
279
280/// \brief Simplify things like MOV32rm to MOV32o32a.
Eli Friedman51ec7452010-08-16 21:03:32 +0000281static void SimplifyShortMoveForm(X86AsmPrinter &Printer, MCInst &Inst,
282 unsigned Opcode) {
283 // Don't make these simplifications in 64-bit mode; other assemblers don't
284 // perform them because they make the code larger.
285 if (Printer.getSubtarget().is64Bit())
286 return;
287
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000288 bool IsStore = Inst.getOperand(0).isReg() && Inst.getOperand(1).isReg();
289 unsigned AddrBase = IsStore;
290 unsigned RegOp = IsStore ? 0 : 5;
291 unsigned AddrOp = AddrBase + 3;
292 assert(Inst.getNumOperands() == 6 && Inst.getOperand(RegOp).isReg() &&
293 Inst.getOperand(AddrBase + 0).isReg() && // base
294 Inst.getOperand(AddrBase + 1).isImm() && // scale
295 Inst.getOperand(AddrBase + 2).isReg() && // index register
296 (Inst.getOperand(AddrOp).isExpr() || // address
297 Inst.getOperand(AddrOp).isImm())&&
298 Inst.getOperand(AddrBase + 4).isReg() && // segment
299 "Unexpected instruction!");
300
301 // Check whether the destination register can be fixed.
302 unsigned Reg = Inst.getOperand(RegOp).getReg();
303 if (Reg != X86::AL && Reg != X86::AX && Reg != X86::EAX && Reg != X86::RAX)
304 return;
305
306 // Check whether this is an absolute address.
Chad Rosier24c19d22012-08-01 18:39:17 +0000307 // FIXME: We know TLVP symbol refs aren't, but there should be a better way
Eric Christopher29b58af2010-06-17 00:51:48 +0000308 // to do this here.
309 bool Absolute = true;
310 if (Inst.getOperand(AddrOp).isExpr()) {
311 const MCExpr *MCE = Inst.getOperand(AddrOp).getExpr();
312 if (const MCSymbolRefExpr *SRE = dyn_cast<MCSymbolRefExpr>(MCE))
313 if (SRE->getKind() == MCSymbolRefExpr::VK_TLVP)
314 Absolute = false;
315 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000316
Eric Christopher29b58af2010-06-17 00:51:48 +0000317 if (Absolute &&
318 (Inst.getOperand(AddrBase + 0).getReg() != 0 ||
319 Inst.getOperand(AddrBase + 2).getReg() != 0 ||
320 Inst.getOperand(AddrBase + 4).getReg() != 0 ||
321 Inst.getOperand(AddrBase + 1).getImm() != 1))
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000322 return;
323
324 // If so, rewrite the instruction.
325 MCOperand Saved = Inst.getOperand(AddrOp);
326 Inst = MCInst();
327 Inst.setOpcode(Opcode);
328 Inst.addOperand(Saved);
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000329}
Chris Lattner31722082009-09-12 20:34:57 +0000330
331void X86MCInstLower::Lower(const MachineInstr *MI, MCInst &OutMI) const {
332 OutMI.setOpcode(MI->getOpcode());
Chad Rosier24c19d22012-08-01 18:39:17 +0000333
Chris Lattner31722082009-09-12 20:34:57 +0000334 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
335 const MachineOperand &MO = MI->getOperand(i);
Chad Rosier24c19d22012-08-01 18:39:17 +0000336
Chris Lattner31722082009-09-12 20:34:57 +0000337 MCOperand MCOp;
338 switch (MO.getType()) {
339 default:
340 MI->dump();
341 llvm_unreachable("unknown operand type");
342 case MachineOperand::MO_Register:
Chris Lattner0b4a59f2009-10-19 23:35:57 +0000343 // Ignore all implicit register operands.
344 if (MO.isImplicit()) continue;
Chris Lattner31722082009-09-12 20:34:57 +0000345 MCOp = MCOperand::CreateReg(MO.getReg());
346 break;
347 case MachineOperand::MO_Immediate:
348 MCOp = MCOperand::CreateImm(MO.getImm());
349 break;
350 case MachineOperand::MO_MachineBasicBlock:
Chris Lattnera1378f32009-09-12 21:06:08 +0000351 MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create(
Chris Lattner29bdac42010-03-13 21:04:28 +0000352 MO.getMBB()->getSymbol(), Ctx));
Chris Lattner31722082009-09-12 20:34:57 +0000353 break;
354 case MachineOperand::MO_GlobalAddress:
Chris Lattner31722082009-09-12 20:34:57 +0000355 case MachineOperand::MO_ExternalSymbol:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000356 MCOp = LowerSymbolOperand(MO, GetSymbolFromOperand(MO));
Chris Lattner31722082009-09-12 20:34:57 +0000357 break;
358 case MachineOperand::MO_JumpTableIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000359 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetJTISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000360 break;
361 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000362 MCOp = LowerSymbolOperand(MO, AsmPrinter.GetCPISymbol(MO.getIndex()));
Chris Lattner31722082009-09-12 20:34:57 +0000363 break;
Dan Gohmanf7c42992009-10-30 01:28:02 +0000364 case MachineOperand::MO_BlockAddress:
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000365 MCOp = LowerSymbolOperand(MO,
366 AsmPrinter.GetBlockAddressSymbol(MO.getBlockAddress()));
Dan Gohmanf7c42992009-10-30 01:28:02 +0000367 break;
Jakob Stoklund Olesenf1fb1d22012-01-18 23:52:19 +0000368 case MachineOperand::MO_RegisterMask:
369 // Ignore call clobbers.
370 continue;
Chris Lattner31722082009-09-12 20:34:57 +0000371 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000372
Chris Lattner31722082009-09-12 20:34:57 +0000373 OutMI.addOperand(MCOp);
374 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000375
Chris Lattner31722082009-09-12 20:34:57 +0000376 // Handle a few special cases to eliminate operand modifiers.
Chris Lattner626656a2010-10-08 03:54:52 +0000377ReSimplify:
Chris Lattner31722082009-09-12 20:34:57 +0000378 switch (OutMI.getOpcode()) {
379 case X86::LEA64_32r: // Handle 'subreg rewriting' for the lea64_32mem operand.
380 lower_lea64_32mem(&OutMI, 1);
Chris Lattnerf4693072010-07-08 23:46:44 +0000381 // FALL THROUGH.
382 case X86::LEA64r:
383 case X86::LEA16r:
384 case X86::LEA32r:
385 // LEA should have a segment register, but it must be empty.
386 assert(OutMI.getNumOperands() == 1+X86::AddrNumOperands &&
387 "Unexpected # of LEA operands");
388 assert(OutMI.getOperand(1+X86::AddrSegmentReg).getReg() == 0 &&
389 "LEA has segment specified!");
Chris Lattner31722082009-09-12 20:34:57 +0000390 break;
Chris Lattnerfd7976a2010-02-05 21:15:57 +0000391 case X86::MOVZX64rr32: LowerSubReg32_Op0(OutMI, X86::MOV32rr); break;
392 case X86::MOVZX64rm32: LowerSubReg32_Op0(OutMI, X86::MOV32rm); break;
393 case X86::MOV64ri64i32: LowerSubReg32_Op0(OutMI, X86::MOV32ri); break;
394 case X86::MOVZX64rr8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr8); break;
395 case X86::MOVZX64rm8: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm8); break;
396 case X86::MOVZX64rr16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rr16); break;
397 case X86::MOVZX64rm16: LowerSubReg32_Op0(OutMI, X86::MOVZX32rm16); break;
Chris Lattner90916282010-02-05 21:21:06 +0000398 case X86::MOV8r0: LowerUnaryToTwoAddr(OutMI, X86::XOR8rr); break;
399 case X86::MOV32r0: LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); break;
Chris Lattnere96d5342010-02-05 21:30:49 +0000400
Chris Lattner90916282010-02-05 21:21:06 +0000401 case X86::MOV16r0:
402 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV16r0 -> MOV32r0
403 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
404 break;
405 case X86::MOV64r0:
406 LowerSubReg32_Op0(OutMI, X86::MOV32r0); // MOV64r0 -> MOV32r0
407 LowerUnaryToTwoAddr(OutMI, X86::XOR32rr); // MOV32r0 -> XOR32rr
408 break;
Daniel Dunbar45ace402010-05-19 04:31:36 +0000409
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000410 // TAILJMPr64, CALL64r, CALL64pcrel32 - These instructions have register
411 // inputs modeled as normal uses instead of implicit uses. As such, truncate
412 // off all but the first operand (the callee). FIXME: Change isel.
Daniel Dunbarb243dfb2010-05-19 08:07:12 +0000413 case X86::TAILJMPr64:
Daniel Dunbar45ace402010-05-19 04:31:36 +0000414 case X86::CALL64r:
Jakob Stoklund Olesen97e31152012-02-16 17:56:02 +0000415 case X86::CALL64pcrel32: {
Daniel Dunbar45ace402010-05-19 04:31:36 +0000416 unsigned Opcode = OutMI.getOpcode();
Chris Lattner9f465392010-05-18 21:40:18 +0000417 MCOperand Saved = OutMI.getOperand(0);
418 OutMI = MCInst();
Daniel Dunbar45ace402010-05-19 04:31:36 +0000419 OutMI.setOpcode(Opcode);
Chris Lattner9f465392010-05-18 21:40:18 +0000420 OutMI.addOperand(Saved);
421 break;
422 }
Daniel Dunbar45ace402010-05-19 04:31:36 +0000423
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000424 case X86::EH_RETURN:
425 case X86::EH_RETURN64: {
426 OutMI = MCInst();
427 OutMI.setOpcode(X86::RET);
428 break;
429 }
430
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000431 // TAILJMPd, TAILJMPd64 - Lower to the correct jump instructions.
Chris Lattner88c18562010-07-09 00:49:41 +0000432 case X86::TAILJMPr:
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000433 case X86::TAILJMPd:
434 case X86::TAILJMPd64: {
Chris Lattner88c18562010-07-09 00:49:41 +0000435 unsigned Opcode;
436 switch (OutMI.getOpcode()) {
Craig Topper4ed72782012-02-05 05:38:58 +0000437 default: llvm_unreachable("Invalid opcode");
Chris Lattner88c18562010-07-09 00:49:41 +0000438 case X86::TAILJMPr: Opcode = X86::JMP32r; break;
439 case X86::TAILJMPd:
440 case X86::TAILJMPd64: Opcode = X86::JMP_1; break;
441 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000442
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000443 MCOperand Saved = OutMI.getOperand(0);
444 OutMI = MCInst();
Chris Lattner88c18562010-07-09 00:49:41 +0000445 OutMI.setOpcode(Opcode);
Daniel Dunbard2f78e72010-05-19 15:26:43 +0000446 OutMI.addOperand(Saved);
447 break;
448 }
449
Chris Lattner626656a2010-10-08 03:54:52 +0000450 // These are pseudo-ops for OR to help with the OR->ADD transformation. We do
451 // this with an ugly goto in case the resultant OR uses EAX and needs the
452 // short form.
Chris Lattnerdd774772010-10-08 03:57:25 +0000453 case X86::ADD16rr_DB: OutMI.setOpcode(X86::OR16rr); goto ReSimplify;
454 case X86::ADD32rr_DB: OutMI.setOpcode(X86::OR32rr); goto ReSimplify;
455 case X86::ADD64rr_DB: OutMI.setOpcode(X86::OR64rr); goto ReSimplify;
456 case X86::ADD16ri_DB: OutMI.setOpcode(X86::OR16ri); goto ReSimplify;
457 case X86::ADD32ri_DB: OutMI.setOpcode(X86::OR32ri); goto ReSimplify;
458 case X86::ADD64ri32_DB: OutMI.setOpcode(X86::OR64ri32); goto ReSimplify;
459 case X86::ADD16ri8_DB: OutMI.setOpcode(X86::OR16ri8); goto ReSimplify;
460 case X86::ADD32ri8_DB: OutMI.setOpcode(X86::OR32ri8); goto ReSimplify;
461 case X86::ADD64ri8_DB: OutMI.setOpcode(X86::OR64ri8); goto ReSimplify;
Chad Rosier24c19d22012-08-01 18:39:17 +0000462
Chris Lattner28aae172010-03-14 17:04:18 +0000463 // The assembler backend wants to see branches in their small form and relax
464 // them to their large form. The JIT can only handle the large form because
Chris Lattner87dd2d62010-03-14 17:10:52 +0000465 // it does not do relaxation. For now, translate the large form to the
Chris Lattner28aae172010-03-14 17:04:18 +0000466 // small one here.
467 case X86::JMP_4: OutMI.setOpcode(X86::JMP_1); break;
468 case X86::JO_4: OutMI.setOpcode(X86::JO_1); break;
469 case X86::JNO_4: OutMI.setOpcode(X86::JNO_1); break;
470 case X86::JB_4: OutMI.setOpcode(X86::JB_1); break;
471 case X86::JAE_4: OutMI.setOpcode(X86::JAE_1); break;
472 case X86::JE_4: OutMI.setOpcode(X86::JE_1); break;
473 case X86::JNE_4: OutMI.setOpcode(X86::JNE_1); break;
474 case X86::JBE_4: OutMI.setOpcode(X86::JBE_1); break;
475 case X86::JA_4: OutMI.setOpcode(X86::JA_1); break;
476 case X86::JS_4: OutMI.setOpcode(X86::JS_1); break;
477 case X86::JNS_4: OutMI.setOpcode(X86::JNS_1); break;
478 case X86::JP_4: OutMI.setOpcode(X86::JP_1); break;
479 case X86::JNP_4: OutMI.setOpcode(X86::JNP_1); break;
480 case X86::JL_4: OutMI.setOpcode(X86::JL_1); break;
481 case X86::JGE_4: OutMI.setOpcode(X86::JGE_1); break;
482 case X86::JLE_4: OutMI.setOpcode(X86::JLE_1); break;
483 case X86::JG_4: OutMI.setOpcode(X86::JG_1); break;
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000484
Eli Friedman02f2f892011-09-07 18:48:32 +0000485 // Atomic load and store require a separate pseudo-inst because Acquire
486 // implies mayStore and Release implies mayLoad; fix these to regular MOV
487 // instructions here
488 case X86::ACQUIRE_MOV8rm: OutMI.setOpcode(X86::MOV8rm); goto ReSimplify;
489 case X86::ACQUIRE_MOV16rm: OutMI.setOpcode(X86::MOV16rm); goto ReSimplify;
490 case X86::ACQUIRE_MOV32rm: OutMI.setOpcode(X86::MOV32rm); goto ReSimplify;
491 case X86::ACQUIRE_MOV64rm: OutMI.setOpcode(X86::MOV64rm); goto ReSimplify;
492 case X86::RELEASE_MOV8mr: OutMI.setOpcode(X86::MOV8mr); goto ReSimplify;
493 case X86::RELEASE_MOV16mr: OutMI.setOpcode(X86::MOV16mr); goto ReSimplify;
494 case X86::RELEASE_MOV32mr: OutMI.setOpcode(X86::MOV32mr); goto ReSimplify;
495 case X86::RELEASE_MOV64mr: OutMI.setOpcode(X86::MOV64mr); goto ReSimplify;
496
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000497 // We don't currently select the correct instruction form for instructions
498 // which have a short %eax, etc. form. Handle this by custom lowering, for
499 // now.
500 //
501 // Note, we are currently not handling the following instructions:
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000502 // MOV64ao8, MOV64o8a
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000503 // XCHG16ar, XCHG32ar, XCHG64ar
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000504 case X86::MOV8mr_NOREX:
Eli Friedman51ec7452010-08-16 21:03:32 +0000505 case X86::MOV8mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8ao8); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000506 case X86::MOV8rm_NOREX:
Eli Friedman51ec7452010-08-16 21:03:32 +0000507 case X86::MOV8rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV8o8a); break;
508 case X86::MOV16mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16ao16); break;
509 case X86::MOV16rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV16o16a); break;
510 case X86::MOV32mr: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32ao32); break;
511 case X86::MOV32rm: SimplifyShortMoveForm(AsmPrinter, OutMI, X86::MOV32o32a); break;
Daniel Dunbar4f6c7c62010-05-19 06:20:44 +0000512
Daniel Dunbara4820fc2010-05-18 17:22:24 +0000513 case X86::ADC8ri: SimplifyShortImmForm(OutMI, X86::ADC8i8); break;
514 case X86::ADC16ri: SimplifyShortImmForm(OutMI, X86::ADC16i16); break;
515 case X86::ADC32ri: SimplifyShortImmForm(OutMI, X86::ADC32i32); break;
516 case X86::ADC64ri32: SimplifyShortImmForm(OutMI, X86::ADC64i32); break;
517 case X86::ADD8ri: SimplifyShortImmForm(OutMI, X86::ADD8i8); break;
518 case X86::ADD16ri: SimplifyShortImmForm(OutMI, X86::ADD16i16); break;
519 case X86::ADD32ri: SimplifyShortImmForm(OutMI, X86::ADD32i32); break;
520 case X86::ADD64ri32: SimplifyShortImmForm(OutMI, X86::ADD64i32); break;
521 case X86::AND8ri: SimplifyShortImmForm(OutMI, X86::AND8i8); break;
522 case X86::AND16ri: SimplifyShortImmForm(OutMI, X86::AND16i16); break;
523 case X86::AND32ri: SimplifyShortImmForm(OutMI, X86::AND32i32); break;
524 case X86::AND64ri32: SimplifyShortImmForm(OutMI, X86::AND64i32); break;
525 case X86::CMP8ri: SimplifyShortImmForm(OutMI, X86::CMP8i8); break;
526 case X86::CMP16ri: SimplifyShortImmForm(OutMI, X86::CMP16i16); break;
527 case X86::CMP32ri: SimplifyShortImmForm(OutMI, X86::CMP32i32); break;
528 case X86::CMP64ri32: SimplifyShortImmForm(OutMI, X86::CMP64i32); break;
529 case X86::OR8ri: SimplifyShortImmForm(OutMI, X86::OR8i8); break;
530 case X86::OR16ri: SimplifyShortImmForm(OutMI, X86::OR16i16); break;
531 case X86::OR32ri: SimplifyShortImmForm(OutMI, X86::OR32i32); break;
532 case X86::OR64ri32: SimplifyShortImmForm(OutMI, X86::OR64i32); break;
533 case X86::SBB8ri: SimplifyShortImmForm(OutMI, X86::SBB8i8); break;
534 case X86::SBB16ri: SimplifyShortImmForm(OutMI, X86::SBB16i16); break;
535 case X86::SBB32ri: SimplifyShortImmForm(OutMI, X86::SBB32i32); break;
536 case X86::SBB64ri32: SimplifyShortImmForm(OutMI, X86::SBB64i32); break;
537 case X86::SUB8ri: SimplifyShortImmForm(OutMI, X86::SUB8i8); break;
538 case X86::SUB16ri: SimplifyShortImmForm(OutMI, X86::SUB16i16); break;
539 case X86::SUB32ri: SimplifyShortImmForm(OutMI, X86::SUB32i32); break;
540 case X86::SUB64ri32: SimplifyShortImmForm(OutMI, X86::SUB64i32); break;
541 case X86::TEST8ri: SimplifyShortImmForm(OutMI, X86::TEST8i8); break;
542 case X86::TEST16ri: SimplifyShortImmForm(OutMI, X86::TEST16i16); break;
543 case X86::TEST32ri: SimplifyShortImmForm(OutMI, X86::TEST32i32); break;
544 case X86::TEST64ri32: SimplifyShortImmForm(OutMI, X86::TEST64i32); break;
545 case X86::XOR8ri: SimplifyShortImmForm(OutMI, X86::XOR8i8); break;
546 case X86::XOR16ri: SimplifyShortImmForm(OutMI, X86::XOR16i16); break;
547 case X86::XOR32ri: SimplifyShortImmForm(OutMI, X86::XOR32i32); break;
548 case X86::XOR64ri32: SimplifyShortImmForm(OutMI, X86::XOR64i32); break;
Rafael Espindola66393c12011-10-26 21:12:27 +0000549
550 case X86::MORESTACK_RET:
551 OutMI.setOpcode(X86::RET);
552 break;
553
554 case X86::MORESTACK_RET_RESTORE_R10: {
555 MCInst retInst;
556
557 OutMI.setOpcode(X86::MOV64rr);
558 OutMI.addOperand(MCOperand::CreateReg(X86::R10));
559 OutMI.addOperand(MCOperand::CreateReg(X86::RAX));
560
561 retInst.setOpcode(X86::RET);
562 AsmPrinter.OutStreamer.EmitInstruction(retInst);
563 break;
564 }
Chris Lattner31722082009-09-12 20:34:57 +0000565 }
566}
567
Rafael Espindolac4774792010-11-28 21:16:39 +0000568static void LowerTlsAddr(MCStreamer &OutStreamer,
569 X86MCInstLower &MCInstLowering,
570 const MachineInstr &MI) {
Hans Wennborg789acfb2012-06-01 16:27:21 +0000571
572 bool is64Bits = MI.getOpcode() == X86::TLS_addr64 ||
573 MI.getOpcode() == X86::TLS_base_addr64;
574
575 bool needsPadding = MI.getOpcode() == X86::TLS_addr64;
576
Rafael Espindolac4774792010-11-28 21:16:39 +0000577 MCContext &context = OutStreamer.getContext();
578
Hans Wennborg789acfb2012-06-01 16:27:21 +0000579 if (needsPadding) {
Rafael Espindolac4774792010-11-28 21:16:39 +0000580 MCInst prefix;
581 prefix.setOpcode(X86::DATA16_PREFIX);
582 OutStreamer.EmitInstruction(prefix);
583 }
Hans Wennborg789acfb2012-06-01 16:27:21 +0000584
585 MCSymbolRefExpr::VariantKind SRVK;
586 switch (MI.getOpcode()) {
587 case X86::TLS_addr32:
588 case X86::TLS_addr64:
589 SRVK = MCSymbolRefExpr::VK_TLSGD;
590 break;
591 case X86::TLS_base_addr32:
592 SRVK = MCSymbolRefExpr::VK_TLSLDM;
593 break;
594 case X86::TLS_base_addr64:
595 SRVK = MCSymbolRefExpr::VK_TLSLD;
596 break;
597 default:
598 llvm_unreachable("unexpected opcode");
599 }
600
Rafael Espindolac4774792010-11-28 21:16:39 +0000601 MCSymbol *sym = MCInstLowering.GetSymbolFromOperand(MI.getOperand(3));
Hans Wennborg789acfb2012-06-01 16:27:21 +0000602 const MCSymbolRefExpr *symRef = MCSymbolRefExpr::Create(sym, SRVK, context);
Rafael Espindolac4774792010-11-28 21:16:39 +0000603
604 MCInst LEA;
605 if (is64Bits) {
606 LEA.setOpcode(X86::LEA64r);
607 LEA.addOperand(MCOperand::CreateReg(X86::RDI)); // dest
608 LEA.addOperand(MCOperand::CreateReg(X86::RIP)); // base
609 LEA.addOperand(MCOperand::CreateImm(1)); // scale
610 LEA.addOperand(MCOperand::CreateReg(0)); // index
611 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
612 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindola55d11452012-06-07 18:39:19 +0000613 } else if (SRVK == MCSymbolRefExpr::VK_TLSLDM) {
614 LEA.setOpcode(X86::LEA32r);
615 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
616 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // base
617 LEA.addOperand(MCOperand::CreateImm(1)); // scale
618 LEA.addOperand(MCOperand::CreateReg(0)); // index
619 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
620 LEA.addOperand(MCOperand::CreateReg(0)); // seg
Rafael Espindolac4774792010-11-28 21:16:39 +0000621 } else {
622 LEA.setOpcode(X86::LEA32r);
623 LEA.addOperand(MCOperand::CreateReg(X86::EAX)); // dest
624 LEA.addOperand(MCOperand::CreateReg(0)); // base
625 LEA.addOperand(MCOperand::CreateImm(1)); // scale
626 LEA.addOperand(MCOperand::CreateReg(X86::EBX)); // index
627 LEA.addOperand(MCOperand::CreateExpr(symRef)); // disp
628 LEA.addOperand(MCOperand::CreateReg(0)); // seg
629 }
630 OutStreamer.EmitInstruction(LEA);
631
Hans Wennborg789acfb2012-06-01 16:27:21 +0000632 if (needsPadding) {
Rafael Espindolac4774792010-11-28 21:16:39 +0000633 MCInst prefix;
634 prefix.setOpcode(X86::DATA16_PREFIX);
635 OutStreamer.EmitInstruction(prefix);
636 prefix.setOpcode(X86::DATA16_PREFIX);
637 OutStreamer.EmitInstruction(prefix);
638 prefix.setOpcode(X86::REX64_PREFIX);
639 OutStreamer.EmitInstruction(prefix);
640 }
641
642 MCInst call;
643 if (is64Bits)
644 call.setOpcode(X86::CALL64pcrel32);
645 else
646 call.setOpcode(X86::CALLpcrel32);
647 StringRef name = is64Bits ? "__tls_get_addr" : "___tls_get_addr";
648 MCSymbol *tlsGetAddr = context.GetOrCreateSymbol(name);
649 const MCSymbolRefExpr *tlsRef =
650 MCSymbolRefExpr::Create(tlsGetAddr,
651 MCSymbolRefExpr::VK_PLT,
652 context);
653
654 call.addOperand(MCOperand::CreateExpr(tlsRef));
655 OutStreamer.EmitInstruction(call);
656}
Devang Patel50c94312010-04-28 01:39:28 +0000657
Chris Lattner94a946c2010-01-28 01:02:27 +0000658void X86AsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattnerb3f608b2010-07-22 21:10:04 +0000659 X86MCInstLower MCInstLowering(Mang, *MF, *this);
Chris Lattner74f4ca72009-09-02 17:35:12 +0000660 switch (MI->getOpcode()) {
Dale Johannesenb36c7092010-04-06 22:45:26 +0000661 case TargetOpcode::DBG_VALUE:
662 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
663 std::string TmpStr;
664 raw_string_ostream OS(TmpStr);
665 PrintDebugValueComment(MI, OS);
666 OutStreamer.EmitRawText(StringRef(OS.str()));
667 }
668 return;
Dale Johannesen5d7f0a02010-04-07 01:15:14 +0000669
Eric Christopher4abffad2010-08-05 18:34:30 +0000670 // Emit nothing here but a comment if we can.
671 case X86::Int_MemBarrier:
672 if (OutStreamer.hasRawTextSupport())
673 OutStreamer.EmitRawText(StringRef("\t#MEMBARRIER"));
674 return;
Owen Anderson0ca562e2011-10-04 23:26:17 +0000675
Rafael Espindolad94f3b42010-10-26 18:09:55 +0000676
677 case X86::EH_RETURN:
678 case X86::EH_RETURN64: {
679 // Lower these as normal, but add some comments.
680 unsigned Reg = MI->getOperand(0).getReg();
681 OutStreamer.AddComment(StringRef("eh_return, addr: %") +
682 X86ATTInstPrinter::getRegisterName(Reg));
683 break;
684 }
Chris Lattner88c18562010-07-09 00:49:41 +0000685 case X86::TAILJMPr:
686 case X86::TAILJMPd:
687 case X86::TAILJMPd64:
688 // Lower these as normal, but add some comments.
689 OutStreamer.AddComment("TAILCALL");
690 break;
Rafael Espindolac4774792010-11-28 21:16:39 +0000691
692 case X86::TLS_addr32:
693 case X86::TLS_addr64:
Hans Wennborg789acfb2012-06-01 16:27:21 +0000694 case X86::TLS_base_addr32:
695 case X86::TLS_base_addr64:
Rafael Espindolac4774792010-11-28 21:16:39 +0000696 return LowerTlsAddr(OutStreamer, MCInstLowering, *MI);
697
Chris Lattner74f4ca72009-09-02 17:35:12 +0000698 case X86::MOVPC32r: {
Chris Lattner31722082009-09-12 20:34:57 +0000699 MCInst TmpInst;
Chris Lattner74f4ca72009-09-02 17:35:12 +0000700 // This is a pseudo op for a two instruction sequence with a label, which
701 // looks like:
702 // call "L1$pb"
703 // "L1$pb":
704 // popl %esi
Chad Rosier24c19d22012-08-01 18:39:17 +0000705
Chris Lattner74f4ca72009-09-02 17:35:12 +0000706 // Emit the call.
Chris Lattner7077efe2010-11-14 22:48:15 +0000707 MCSymbol *PICBase = MF->getPICBaseSymbol();
Chris Lattner74f4ca72009-09-02 17:35:12 +0000708 TmpInst.setOpcode(X86::CALLpcrel32);
709 // FIXME: We would like an efficient form for this, so we don't have to do a
710 // lot of extra uniquing.
711 TmpInst.addOperand(MCOperand::CreateExpr(MCSymbolRefExpr::Create(PICBase,
712 OutContext)));
Chris Lattner183ef682010-02-03 01:13:25 +0000713 OutStreamer.EmitInstruction(TmpInst);
Chad Rosier24c19d22012-08-01 18:39:17 +0000714
Chris Lattner74f4ca72009-09-02 17:35:12 +0000715 // Emit the label.
716 OutStreamer.EmitLabel(PICBase);
Chad Rosier24c19d22012-08-01 18:39:17 +0000717
Chris Lattner74f4ca72009-09-02 17:35:12 +0000718 // popl $reg
719 TmpInst.setOpcode(X86::POP32r);
720 TmpInst.getOperand(0) = MCOperand::CreateReg(MI->getOperand(0).getReg());
Chris Lattner183ef682010-02-03 01:13:25 +0000721 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +0000722 return;
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000723 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000724
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000725 case X86::ADD32ri: {
726 // Lower the MO_GOT_ABSOLUTE_ADDRESS form of ADD32ri.
727 if (MI->getOperand(2).getTargetFlags() != X86II::MO_GOT_ABSOLUTE_ADDRESS)
728 break;
Chad Rosier24c19d22012-08-01 18:39:17 +0000729
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000730 // Okay, we have something like:
731 // EAX = ADD32ri EAX, MO_GOT_ABSOLUTE_ADDRESS(@MYGLOBAL)
Chad Rosier24c19d22012-08-01 18:39:17 +0000732
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000733 // For this, we want to print something like:
734 // MYGLOBAL + (. - PICBASE)
735 // However, we can't generate a ".", so just emit a new label here and refer
Chris Lattnerd7581392010-03-12 18:47:50 +0000736 // to it.
Chris Lattneraed00fa2010-03-17 05:41:18 +0000737 MCSymbol *DotSym = OutContext.CreateTempSymbol();
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000738 OutStreamer.EmitLabel(DotSym);
Chad Rosier24c19d22012-08-01 18:39:17 +0000739
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000740 // Now that we have emitted the label, lower the complex operand expression.
Chris Lattnerd9d71862010-02-08 23:03:41 +0000741 MCSymbol *OpSym = MCInstLowering.GetSymbolFromOperand(MI->getOperand(2));
Chad Rosier24c19d22012-08-01 18:39:17 +0000742
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000743 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
744 const MCExpr *PICBase =
Chris Lattner7077efe2010-11-14 22:48:15 +0000745 MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), OutContext);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000746 DotExpr = MCBinaryExpr::CreateSub(DotExpr, PICBase, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +0000747
748 DotExpr = MCBinaryExpr::CreateAdd(MCSymbolRefExpr::Create(OpSym,OutContext),
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000749 DotExpr, OutContext);
Chad Rosier24c19d22012-08-01 18:39:17 +0000750
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000751 MCInst TmpInst;
752 TmpInst.setOpcode(X86::ADD32ri);
753 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
754 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
755 TmpInst.addOperand(MCOperand::CreateExpr(DotExpr));
Chris Lattner183ef682010-02-03 01:13:25 +0000756 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner6ccf7ed2009-09-12 21:01:20 +0000757 return;
758 }
Chris Lattner74f4ca72009-09-02 17:35:12 +0000759 }
Chad Rosier24c19d22012-08-01 18:39:17 +0000760
Chris Lattner31722082009-09-12 20:34:57 +0000761 MCInst TmpInst;
762 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner183ef682010-02-03 01:13:25 +0000763 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner74f4ca72009-09-02 17:35:12 +0000764}