blob: 4e82c57dcaa6fec57f28250490e9e8278a026e37 [file] [log] [blame]
Evan Cheng1be453b2009-08-08 03:21:23 +00001//===-- Thumb2SizeReduction.cpp - Thumb2 code size reduction pass -*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#define DEBUG_TYPE "t2-reduce-size"
11#include "ARM.h"
Evan Chengcc9ca352009-08-11 21:11:32 +000012#include "ARMAddressingModes.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000013#include "ARMBaseRegisterInfo.h"
14#include "ARMBaseInstrInfo.h"
15#include "Thumb2InstrInfo.h"
16#include "llvm/CodeGen/MachineInstr.h"
17#include "llvm/CodeGen/MachineInstrBuilder.h"
18#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chengf16a1d52009-08-10 07:20:37 +000019#include "llvm/Support/CommandLine.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000020#include "llvm/Support/Debug.h"
Chris Lattnera6f074f2009-08-23 03:41:05 +000021#include "llvm/Support/raw_ostream.h"
Evan Cheng1be453b2009-08-08 03:21:23 +000022#include "llvm/ADT/DenseMap.h"
23#include "llvm/ADT/Statistic.h"
24using namespace llvm;
25
Evan Cheng1f5bee12009-08-10 06:57:42 +000026STATISTIC(NumNarrows, "Number of 32-bit instrs reduced to 16-bit ones");
27STATISTIC(Num2Addrs, "Number of 32-bit instrs reduced to 2addr 16-bit ones");
Evan Cheng36064672009-08-11 08:52:18 +000028STATISTIC(NumLdSts, "Number of 32-bit load / store reduced to 16-bit ones");
Evan Cheng1be453b2009-08-08 03:21:23 +000029
Evan Chengcc9ca352009-08-11 21:11:32 +000030static cl::opt<int> ReduceLimit("t2-reduce-limit",
31 cl::init(-1), cl::Hidden);
32static cl::opt<int> ReduceLimit2Addr("t2-reduce-limit2",
33 cl::init(-1), cl::Hidden);
34static cl::opt<int> ReduceLimitLdSt("t2-reduce-limit3",
35 cl::init(-1), cl::Hidden);
Evan Chengf16a1d52009-08-10 07:20:37 +000036
Evan Cheng1be453b2009-08-08 03:21:23 +000037namespace {
38 /// ReduceTable - A static table with information on mapping from wide
39 /// opcodes to narrow
40 struct ReduceEntry {
41 unsigned WideOpc; // Wide opcode
42 unsigned NarrowOpc1; // Narrow opcode to transform to
43 unsigned NarrowOpc2; // Narrow opcode when it's two-address
44 uint8_t Imm1Limit; // Limit of immediate field (bits)
45 uint8_t Imm2Limit; // Limit of immediate field when it's two-address
46 unsigned LowRegs1 : 1; // Only possible if low-registers are used
47 unsigned LowRegs2 : 1; // Only possible if low-registers are used (2addr)
Evan Cheng1e6c2a12009-08-12 01:49:45 +000048 unsigned PredCC1 : 2; // 0 - If predicated, cc is on and vice versa.
Evan Cheng1be453b2009-08-08 03:21:23 +000049 // 1 - No cc field.
Evan Cheng1e6c2a12009-08-12 01:49:45 +000050 // 2 - Always set CPSR.
Evan Chengaee7e492009-08-12 18:35:50 +000051 unsigned PredCC2 : 2;
Evan Cheng1be453b2009-08-08 03:21:23 +000052 unsigned Special : 1; // Needs to be dealt with specially
53 };
54
55 static const ReduceEntry ReduceTable[] = {
Evan Cheng51cbd2d2009-08-10 02:37:24 +000056 // Wide, Narrow1, Narrow2, imm1,imm2, lo1, lo2, P/C, S
Evan Cheng1e6c2a12009-08-12 01:49:45 +000057 { ARM::t2ADCrr, 0, ARM::tADC, 0, 0, 0, 1, 0,0, 0 },
Evan Chengd461c1c2009-08-09 19:17:19 +000058 { ARM::t2ADDri, ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 0,0, 0 },
59 { ARM::t2ADDrr, ARM::tADDrr, ARM::tADDhirr, 0, 0, 1, 0, 0,1, 0 },
Evan Chengf6a9d062009-08-11 23:00:31 +000060 // Note: immediate scale is 4.
61 { ARM::t2ADDrSPi,ARM::tADDrSPi,0, 8, 0, 1, 0, 1,0, 0 },
Evan Cheng1e6c2a12009-08-12 01:49:45 +000062 { ARM::t2ADDSri,ARM::tADDi3, ARM::tADDi8, 3, 8, 1, 1, 2,2, 1 },
63 { ARM::t2ADDSrr,ARM::tADDrr, 0, 0, 0, 1, 0, 2,0, 1 },
Evan Chengf16a1d52009-08-10 07:20:37 +000064 { ARM::t2ANDrr, 0, ARM::tAND, 0, 0, 0, 1, 0,0, 0 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000065 { ARM::t2ASRri, ARM::tASRri, 0, 5, 0, 1, 0, 0,0, 0 },
Evan Chengf16a1d52009-08-10 07:20:37 +000066 { ARM::t2ASRrr, 0, ARM::tASRrr, 0, 0, 0, 1, 0,0, 0 },
67 { ARM::t2BICrr, 0, ARM::tBIC, 0, 0, 0, 1, 0,0, 0 },
Jim Grosbach267430f2010-01-22 00:08:13 +000068 //FIXME: Disable CMN, as CCodes are backwards from compare expectations
69 //{ ARM::t2CMNrr, ARM::tCMN, 0, 0, 0, 1, 0, 2,0, 0 },
Evan Cheng1e6c2a12009-08-12 01:49:45 +000070 { ARM::t2CMPri, ARM::tCMPi8, 0, 8, 0, 1, 0, 2,0, 0 },
71 { ARM::t2CMPrr, ARM::tCMPhir, 0, 0, 0, 0, 0, 2,0, 0 },
72 { ARM::t2CMPzri,ARM::tCMPzi8, 0, 8, 0, 1, 0, 2,0, 0 },
73 { ARM::t2CMPzrr,ARM::tCMPzhir,0, 0, 0, 0, 0, 2,0, 0 },
Evan Chengf16a1d52009-08-10 07:20:37 +000074 { ARM::t2EORrr, 0, ARM::tEOR, 0, 0, 0, 1, 0,0, 0 },
Evan Chengdb73d682009-08-14 00:32:16 +000075 // FIXME: adr.n immediate offset must be multiple of 4.
76 //{ ARM::t2LEApcrelJT,ARM::tLEApcrelJT, 0, 0, 0, 1, 0, 1,0, 0 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000077 { ARM::t2LSLri, ARM::tLSLri, 0, 5, 0, 1, 0, 0,0, 0 },
Evan Chengf16a1d52009-08-10 07:20:37 +000078 { ARM::t2LSLrr, 0, ARM::tLSLrr, 0, 0, 0, 1, 0,0, 0 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000079 { ARM::t2LSRri, ARM::tLSRri, 0, 5, 0, 1, 0, 0,0, 0 },
Evan Chengf16a1d52009-08-10 07:20:37 +000080 { ARM::t2LSRrr, 0, ARM::tLSRrr, 0, 0, 0, 1, 0,0, 0 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000081 { ARM::t2MOVi, ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 0 },
Anton Korobeynikov25229082009-11-24 00:44:37 +000082 { ARM::t2MOVi16,ARM::tMOVi8, 0, 8, 0, 1, 0, 0,0, 1 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000083 // FIXME: Do we need the 16-bit 'S' variant?
84 { ARM::t2MOVr,ARM::tMOVgpr2gpr,0, 0, 0, 0, 0, 1,0, 0 },
Evan Chengbb2af352009-08-12 05:17:19 +000085 { ARM::t2MOVCCr,0, ARM::tMOVCCr, 0, 0, 0, 0, 0,1, 0 },
Jim Grosbachf7279bd2010-02-09 19:51:37 +000086 { ARM::t2MOVCCi,0, ARM::tMOVCCi, 0, 8, 0, 1, 0,1, 0 },
Evan Chengf16a1d52009-08-10 07:20:37 +000087 { ARM::t2MUL, 0, ARM::tMUL, 0, 0, 0, 1, 0,0, 0 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000088 { ARM::t2MVNr, ARM::tMVN, 0, 0, 0, 1, 0, 0,0, 0 },
Evan Chengf16a1d52009-08-10 07:20:37 +000089 { ARM::t2ORRrr, 0, ARM::tORR, 0, 0, 0, 1, 0,0, 0 },
Evan Cheng8a640ae2009-08-10 07:58:45 +000090 { ARM::t2REV, ARM::tREV, 0, 0, 0, 1, 0, 1,0, 0 },
91 { ARM::t2REV16, ARM::tREV16, 0, 0, 0, 1, 0, 1,0, 0 },
92 { ARM::t2REVSH, ARM::tREVSH, 0, 0, 0, 1, 0, 1,0, 0 },
Evan Chengf16a1d52009-08-10 07:20:37 +000093 { ARM::t2RORrr, 0, ARM::tROR, 0, 0, 0, 1, 0,0, 0 },
Evan Cheng1e6c2a12009-08-12 01:49:45 +000094 { ARM::t2RSBri, ARM::tRSB, 0, 0, 0, 1, 0, 0,0, 1 },
95 { ARM::t2RSBSri,ARM::tRSB, 0, 0, 0, 1, 0, 2,0, 1 },
96 { ARM::t2SBCrr, 0, ARM::tSBC, 0, 0, 0, 1, 0,0, 0 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +000097 { ARM::t2SUBri, ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 0,0, 0 },
98 { ARM::t2SUBrr, ARM::tSUBrr, 0, 0, 0, 1, 0, 0,0, 0 },
Evan Cheng1e6c2a12009-08-12 01:49:45 +000099 { ARM::t2SUBSri,ARM::tSUBi3, ARM::tSUBi8, 3, 8, 1, 1, 2,2, 0 },
100 { ARM::t2SUBSrr,ARM::tSUBrr, 0, 0, 0, 1, 0, 2,0, 0 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000101 { ARM::t2SXTBr, ARM::tSXTB, 0, 0, 0, 1, 0, 1,0, 0 },
102 { ARM::t2SXTHr, ARM::tSXTH, 0, 0, 0, 1, 0, 1,0, 0 },
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000103 { ARM::t2TSTrr, ARM::tTST, 0, 0, 0, 1, 0, 2,0, 0 },
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000104 { ARM::t2UXTBr, ARM::tUXTB, 0, 0, 0, 1, 0, 1,0, 0 },
Evan Cheng36064672009-08-11 08:52:18 +0000105 { ARM::t2UXTHr, ARM::tUXTH, 0, 0, 0, 1, 0, 1,0, 0 },
106
107 // FIXME: Clean this up after splitting each Thumb load / store opcode
108 // into multiple ones.
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000109 { ARM::t2LDRi12,ARM::tLDR, ARM::tLDRspi, 5, 8, 1, 0, 0,0, 1 },
Evan Cheng36064672009-08-11 08:52:18 +0000110 { ARM::t2LDRs, ARM::tLDR, 0, 0, 0, 1, 0, 0,0, 1 },
111 { ARM::t2LDRBi12,ARM::tLDRB, 0, 5, 0, 1, 0, 0,0, 1 },
112 { ARM::t2LDRBs, ARM::tLDRB, 0, 0, 0, 1, 0, 0,0, 1 },
113 { ARM::t2LDRHi12,ARM::tLDRH, 0, 5, 0, 1, 0, 0,0, 1 },
114 { ARM::t2LDRHs, ARM::tLDRH, 0, 0, 0, 1, 0, 0,0, 1 },
Evan Cheng806845d2009-08-11 09:37:40 +0000115 { ARM::t2LDRSBs,ARM::tLDRSB, 0, 0, 0, 1, 0, 0,0, 1 },
Evan Cheng36064672009-08-11 08:52:18 +0000116 { ARM::t2LDRSHs,ARM::tLDRSH, 0, 0, 0, 1, 0, 0,0, 1 },
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000117 { ARM::t2STRi12,ARM::tSTR, ARM::tSTRspi, 5, 8, 1, 0, 0,0, 1 },
Evan Cheng36064672009-08-11 08:52:18 +0000118 { ARM::t2STRs, ARM::tSTR, 0, 0, 0, 1, 0, 0,0, 1 },
119 { ARM::t2STRBi12,ARM::tSTRB, 0, 5, 0, 1, 0, 0,0, 1 },
120 { ARM::t2STRBs, ARM::tSTRB, 0, 0, 0, 1, 0, 0,0, 1 },
121 { ARM::t2STRHi12,ARM::tSTRH, 0, 5, 0, 1, 0, 0,0, 1 },
Evan Chengcc9ca352009-08-11 21:11:32 +0000122 { ARM::t2STRHs, ARM::tSTRH, 0, 0, 0, 1, 0, 0,0, 1 },
123
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000124 { ARM::t2LDMIA, ARM::tLDMIA, 0, 0, 0, 1, 1, 1,1, 1 },
125 { ARM::t2LDMIA_RET,0, ARM::tPOP_RET, 0, 0, 1, 1, 1,1, 1 },
126 { ARM::t2LDMIA_UPD,ARM::tLDMIA_UPD,ARM::tPOP,0, 0, 1, 1, 1,1, 1 },
Bob Wilson947f04b2010-03-13 01:08:20 +0000127 // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000128 { ARM::t2STMIA_UPD,ARM::tSTMIA_UPD,ARM::tPUSH,0, 0, 1, 1, 1,1, 1 },
Evan Cheng1be453b2009-08-08 03:21:23 +0000129 };
130
Nick Lewycky02d5f772009-10-25 06:33:48 +0000131 class Thumb2SizeReduce : public MachineFunctionPass {
Evan Cheng1be453b2009-08-08 03:21:23 +0000132 public:
133 static char ID;
134 Thumb2SizeReduce();
135
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000136 const Thumb2InstrInfo *TII;
Evan Cheng1be453b2009-08-08 03:21:23 +0000137
138 virtual bool runOnMachineFunction(MachineFunction &MF);
139
140 virtual const char *getPassName() const {
141 return "Thumb2 instruction size reduction pass";
142 }
143
144 private:
145 /// ReduceOpcodeMap - Maps wide opcode to index of entry in ReduceTable.
146 DenseMap<unsigned, unsigned> ReduceOpcodeMap;
147
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000148 bool VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
149 bool is2Addr, ARMCC::CondCodes Pred,
150 bool LiveCPSR, bool &HasCC, bool &CCDead);
151
Evan Cheng36064672009-08-11 08:52:18 +0000152 bool ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
153 const ReduceEntry &Entry);
154
155 bool ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
156 const ReduceEntry &Entry, bool LiveCPSR);
157
Evan Cheng1be453b2009-08-08 03:21:23 +0000158 /// ReduceTo2Addr - Reduce a 32-bit instruction to a 16-bit two-address
159 /// instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000160 bool ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
161 const ReduceEntry &Entry,
162 bool LiveCPSR);
Evan Cheng1be453b2009-08-08 03:21:23 +0000163
164 /// ReduceToNarrow - Reduce a 32-bit instruction to a 16-bit
165 /// non-two-address instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000166 bool ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
167 const ReduceEntry &Entry,
168 bool LiveCPSR);
Evan Cheng1be453b2009-08-08 03:21:23 +0000169
170 /// ReduceMBB - Reduce width of instructions in the specified basic block.
171 bool ReduceMBB(MachineBasicBlock &MBB);
172 };
173 char Thumb2SizeReduce::ID = 0;
174}
175
Owen Andersona7aed182010-08-06 18:33:48 +0000176Thumb2SizeReduce::Thumb2SizeReduce() : MachineFunctionPass(ID) {
Evan Cheng1be453b2009-08-08 03:21:23 +0000177 for (unsigned i = 0, e = array_lengthof(ReduceTable); i != e; ++i) {
178 unsigned FromOpc = ReduceTable[i].WideOpc;
179 if (!ReduceOpcodeMap.insert(std::make_pair(FromOpc, i)).second)
180 assert(false && "Duplicated entries?");
181 }
182}
183
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000184static bool HasImplicitCPSRDef(const TargetInstrDesc &TID) {
185 for (const unsigned *Regs = TID.ImplicitDefs; *Regs; ++Regs)
186 if (*Regs == ARM::CPSR)
187 return true;
188 return false;
189}
190
191bool
192Thumb2SizeReduce::VerifyPredAndCC(MachineInstr *MI, const ReduceEntry &Entry,
193 bool is2Addr, ARMCC::CondCodes Pred,
194 bool LiveCPSR, bool &HasCC, bool &CCDead) {
Evan Chengd461c1c2009-08-09 19:17:19 +0000195 if ((is2Addr && Entry.PredCC2 == 0) ||
196 (!is2Addr && Entry.PredCC1 == 0)) {
197 if (Pred == ARMCC::AL) {
198 // Not predicated, must set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000199 if (!HasCC) {
200 // Original instruction was not setting CPSR, but CPSR is not
201 // currently live anyway. It's ok to set it. The CPSR def is
202 // dead though.
203 if (!LiveCPSR) {
204 HasCC = true;
205 CCDead = true;
206 return true;
207 }
208 return false;
209 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000210 } else {
211 // Predicated, must not set CPSR.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000212 if (HasCC)
213 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000214 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000215 } else if ((is2Addr && Entry.PredCC2 == 2) ||
216 (!is2Addr && Entry.PredCC1 == 2)) {
217 /// Old opcode has an optional def of CPSR.
218 if (HasCC)
219 return true;
Jim Grosbachbc7eeaf2010-09-14 20:35:46 +0000220 // If old opcode does not implicitly define CPSR, then it's not ok since
221 // these new opcodes' CPSR def is not meant to be thrown away. e.g. CMP.
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000222 if (!HasImplicitCPSRDef(MI->getDesc()))
223 return false;
224 HasCC = true;
Evan Chengd461c1c2009-08-09 19:17:19 +0000225 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000226 // 16-bit instruction does not set CPSR.
227 if (HasCC)
228 return false;
Evan Chengd461c1c2009-08-09 19:17:19 +0000229 }
230
231 return true;
232}
233
Evan Chengcc9ca352009-08-11 21:11:32 +0000234static bool VerifyLowRegs(MachineInstr *MI) {
235 unsigned Opc = MI->getOpcode();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000236 bool isPCOk = (Opc == ARM::t2LDMIA_RET || Opc == ARM::t2LDMIA ||
237 Opc == ARM::t2LDMDB || Opc == ARM::t2LDMIA_UPD ||
238 Opc == ARM::t2LDMDB_UPD);
239 bool isLROk = (Opc == ARM::t2STMIA_UPD || Opc == ARM::t2STMDB_UPD);
Evan Chengf6a9d062009-08-11 23:00:31 +0000240 bool isSPOk = isPCOk || isLROk || (Opc == ARM::t2ADDrSPi);
Evan Chengcc9ca352009-08-11 21:11:32 +0000241 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
242 const MachineOperand &MO = MI->getOperand(i);
243 if (!MO.isReg() || MO.isImplicit())
244 continue;
245 unsigned Reg = MO.getReg();
246 if (Reg == 0 || Reg == ARM::CPSR)
247 continue;
248 if (isPCOk && Reg == ARM::PC)
249 continue;
250 if (isLROk && Reg == ARM::LR)
251 continue;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000252 if (Reg == ARM::SP) {
253 if (isSPOk)
254 continue;
255 if (i == 1 && (Opc == ARM::t2LDRi12 || Opc == ARM::t2STRi12))
256 // Special case for these ldr / str with sp as base register.
257 continue;
258 }
Evan Chengcc9ca352009-08-11 21:11:32 +0000259 if (!isARMLowRegister(Reg))
260 return false;
261 }
262 return true;
263}
264
Evan Cheng1be453b2009-08-08 03:21:23 +0000265bool
Evan Cheng36064672009-08-11 08:52:18 +0000266Thumb2SizeReduce::ReduceLoadStore(MachineBasicBlock &MBB, MachineInstr *MI,
267 const ReduceEntry &Entry) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000268 if (ReduceLimitLdSt != -1 && ((int)NumLdSts >= ReduceLimitLdSt))
269 return false;
270
Evan Cheng36064672009-08-11 08:52:18 +0000271 unsigned Scale = 1;
272 bool HasImmOffset = false;
273 bool HasShift = false;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000274 bool HasOffReg = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000275 bool isLdStMul = false;
Evan Chengcc9ca352009-08-11 21:11:32 +0000276 unsigned Opc = Entry.NarrowOpc1;
277 unsigned OpNum = 3; // First 'rest' of operands.
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000278 uint8_t ImmLimit = Entry.Imm1Limit;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000279
Evan Cheng36064672009-08-11 08:52:18 +0000280 switch (Entry.WideOpc) {
281 default:
282 llvm_unreachable("Unexpected Thumb2 load / store opcode!");
283 case ARM::t2LDRi12:
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000284 case ARM::t2STRi12: {
285 unsigned BaseReg = MI->getOperand(1).getReg();
286 if (BaseReg == ARM::SP) {
287 Opc = Entry.NarrowOpc2;
288 ImmLimit = Entry.Imm2Limit;
289 HasOffReg = false;
290 }
Evan Cheng36064672009-08-11 08:52:18 +0000291 Scale = 4;
292 HasImmOffset = true;
293 break;
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000294 }
Evan Cheng36064672009-08-11 08:52:18 +0000295 case ARM::t2LDRBi12:
296 case ARM::t2STRBi12:
297 HasImmOffset = true;
298 break;
299 case ARM::t2LDRHi12:
300 case ARM::t2STRHi12:
301 Scale = 2;
302 HasImmOffset = true;
303 break;
304 case ARM::t2LDRs:
305 case ARM::t2LDRBs:
306 case ARM::t2LDRHs:
307 case ARM::t2LDRSBs:
308 case ARM::t2LDRSHs:
309 case ARM::t2STRs:
310 case ARM::t2STRBs:
311 case ARM::t2STRHs:
312 HasShift = true;
Evan Chengcc9ca352009-08-11 21:11:32 +0000313 OpNum = 4;
Evan Cheng36064672009-08-11 08:52:18 +0000314 break;
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000315 case ARM::t2LDMIA:
316 case ARM::t2LDMDB: {
Evan Chengcc9ca352009-08-11 21:11:32 +0000317 unsigned BaseReg = MI->getOperand(0).getReg();
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000318 if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA)
Bob Wilson947f04b2010-03-13 01:08:20 +0000319 return false;
Jim Grosbach88628e92010-09-07 22:30:53 +0000320 // For the non-writeback version (this one), the base register must be
321 // one of the registers being loaded.
322 bool isOK = false;
323 for (unsigned i = 4; i < MI->getNumOperands(); ++i) {
324 if (MI->getOperand(i).getReg() == BaseReg) {
325 isOK = true;
326 break;
327 }
328 }
329 if (!isOK)
330 return false;
331
Bob Wilson947f04b2010-03-13 01:08:20 +0000332 OpNum = 0;
333 isLdStMul = true;
334 break;
335 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000336 case ARM::t2LDMIA_RET: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000337 unsigned BaseReg = MI->getOperand(1).getReg();
338 if (BaseReg != ARM::SP)
339 return false;
340 Opc = Entry.NarrowOpc2; // tPOP_RET
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000341 OpNum = 2;
Bob Wilson947f04b2010-03-13 01:08:20 +0000342 isLdStMul = true;
343 break;
344 }
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000345 case ARM::t2LDMIA_UPD:
346 case ARM::t2LDMDB_UPD:
347 case ARM::t2STMIA_UPD:
348 case ARM::t2STMDB_UPD: {
Bob Wilson947f04b2010-03-13 01:08:20 +0000349 OpNum = 0;
350 unsigned BaseReg = MI->getOperand(1).getReg();
Bob Wilson947f04b2010-03-13 01:08:20 +0000351 if (BaseReg == ARM::SP &&
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000352 (Entry.WideOpc == ARM::t2LDMIA_UPD ||
353 Entry.WideOpc == ARM::t2STMDB_UPD)) {
Bob Wilson947f04b2010-03-13 01:08:20 +0000354 Opc = Entry.NarrowOpc2; // tPOP or tPUSH
Bill Wendlinga68e3a52010-11-16 01:16:36 +0000355 OpNum = 2;
356 } else if (!isARMLowRegister(BaseReg) ||
357 (Entry.WideOpc != ARM::t2LDMIA_UPD &&
358 Entry.WideOpc != ARM::t2STMIA_UPD)) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000359 return false;
360 }
361 isLdStMul = true;
362 break;
363 }
Evan Cheng36064672009-08-11 08:52:18 +0000364 }
365
366 unsigned OffsetReg = 0;
367 bool OffsetKill = false;
368 if (HasShift) {
369 OffsetReg = MI->getOperand(2).getReg();
370 OffsetKill = MI->getOperand(2).isKill();
371 if (MI->getOperand(3).getImm())
372 // Thumb1 addressing mode doesn't support shift.
373 return false;
374 }
375
376 unsigned OffsetImm = 0;
377 if (HasImmOffset) {
378 OffsetImm = MI->getOperand(2).getImm();
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000379 unsigned MaxOffset = ((1 << ImmLimit) - 1) * Scale;
Evan Cheng36064672009-08-11 08:52:18 +0000380 if ((OffsetImm & (Scale-1)) || OffsetImm > MaxOffset)
381 // Make sure the immediate field fits.
382 return false;
383 }
384
385 // Add the 16-bit load / store instruction.
386 // FIXME: Thumb1 addressing mode encode both immediate and register offset.
387 DebugLoc dl = MI->getDebugLoc();
Evan Chengcc9ca352009-08-11 21:11:32 +0000388 MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, TII->get(Opc));
389 if (!isLdStMul) {
390 MIB.addOperand(MI->getOperand(0)).addOperand(MI->getOperand(1));
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000391 if (Opc != ARM::tLDRSB && Opc != ARM::tLDRSH) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000392 // tLDRSB and tLDRSH do not have an immediate offset field. On the other
393 // hand, it must have an offset register.
394 // FIXME: Remove this special case.
395 MIB.addImm(OffsetImm/Scale);
396 }
397 assert((!HasShift || OffsetReg) && "Invalid so_reg load / store address!");
398
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000399 if (HasOffReg)
400 MIB.addReg(OffsetReg, getKillRegState(OffsetKill));
Evan Cheng36064672009-08-11 08:52:18 +0000401 }
Evan Cheng806845d2009-08-11 09:37:40 +0000402
Evan Cheng36064672009-08-11 08:52:18 +0000403 // Transfer the rest of operands.
Evan Cheng36064672009-08-11 08:52:18 +0000404 for (unsigned e = MI->getNumOperands(); OpNum != e; ++OpNum)
405 MIB.addOperand(MI->getOperand(OpNum));
406
Evan Cheng2a6c92f2009-11-19 06:32:27 +0000407 // Transfer memoperands.
408 (*MIB).setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
409
Chris Lattnera6f074f2009-08-23 03:41:05 +0000410 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng36064672009-08-11 08:52:18 +0000411
412 MBB.erase(MI);
413 ++NumLdSts;
414 return true;
415}
416
Evan Cheng36064672009-08-11 08:52:18 +0000417bool
418Thumb2SizeReduce::ReduceSpecial(MachineBasicBlock &MBB, MachineInstr *MI,
419 const ReduceEntry &Entry,
420 bool LiveCPSR) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000421 if (Entry.LowRegs1 && !VerifyLowRegs(MI))
Evan Cheng36064672009-08-11 08:52:18 +0000422 return false;
423
Evan Chengcc9ca352009-08-11 21:11:32 +0000424 const TargetInstrDesc &TID = MI->getDesc();
Evan Cheng36064672009-08-11 08:52:18 +0000425 if (TID.mayLoad() || TID.mayStore())
426 return ReduceLoadStore(MBB, MI, Entry);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000427
428 unsigned Opc = MI->getOpcode();
429 switch (Opc) {
430 default: break;
431 case ARM::t2ADDSri:
432 case ARM::t2ADDSrr: {
433 unsigned PredReg = 0;
434 if (getInstrPredicate(MI, PredReg) == ARMCC::AL) {
435 switch (Opc) {
436 default: break;
437 case ARM::t2ADDSri: {
438 if (ReduceTo2Addr(MBB, MI, Entry, LiveCPSR))
439 return true;
440 // fallthrough
441 }
442 case ARM::t2ADDSrr:
443 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR);
444 }
445 }
446 break;
447 }
448 case ARM::t2RSBri:
449 case ARM::t2RSBSri:
450 if (MI->getOperand(2).getImm() == 0)
451 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR);
452 break;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000453 case ARM::t2MOVi16:
454 // Can convert only 'pure' immediate operands, not immediates obtained as
455 // globals' addresses.
456 if (MI->getOperand(1).isImm())
457 return ReduceToNarrow(MBB, MI, Entry, LiveCPSR);
458 break;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000459 }
Evan Cheng36064672009-08-11 08:52:18 +0000460 return false;
461}
462
463bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000464Thumb2SizeReduce::ReduceTo2Addr(MachineBasicBlock &MBB, MachineInstr *MI,
465 const ReduceEntry &Entry,
466 bool LiveCPSR) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000467
468 if (ReduceLimit2Addr != -1 && ((int)Num2Addrs >= ReduceLimit2Addr))
469 return false;
470
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000471 unsigned Reg0 = MI->getOperand(0).getReg();
472 unsigned Reg1 = MI->getOperand(1).getReg();
Bob Wilson279e55f2010-06-24 16:50:20 +0000473 if (Reg0 != Reg1) {
474 // Try to commute the operands to make it a 2-address instruction.
475 unsigned CommOpIdx1, CommOpIdx2;
476 if (!TII->findCommutedOpIndices(MI, CommOpIdx1, CommOpIdx2) ||
477 CommOpIdx1 != 1 || MI->getOperand(CommOpIdx2).getReg() != Reg0)
478 return false;
479 MachineInstr *CommutedMI = TII->commuteInstruction(MI);
480 if (!CommutedMI)
481 return false;
482 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000483 if (Entry.LowRegs2 && !isARMLowRegister(Reg0))
484 return false;
485 if (Entry.Imm2Limit) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000486 unsigned Imm = MI->getOperand(2).getImm();
Evan Cheng1be453b2009-08-08 03:21:23 +0000487 unsigned Limit = (1 << Entry.Imm2Limit) - 1;
488 if (Imm > Limit)
489 return false;
490 } else {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000491 unsigned Reg2 = MI->getOperand(2).getReg();
Evan Cheng1be453b2009-08-08 03:21:23 +0000492 if (Entry.LowRegs2 && !isARMLowRegister(Reg2))
493 return false;
494 }
495
Evan Cheng1f5bee12009-08-10 06:57:42 +0000496 // Check if it's possible / necessary to transfer the predicate.
497 const TargetInstrDesc &NewTID = TII->get(Entry.NarrowOpc2);
498 unsigned PredReg = 0;
499 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
500 bool SkipPred = false;
501 if (Pred != ARMCC::AL) {
502 if (!NewTID.isPredicable())
503 // Can't transfer predicate, fail.
504 return false;
505 } else {
506 SkipPred = !NewTID.isPredicable();
507 }
508
Evan Cheng1be453b2009-08-08 03:21:23 +0000509 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000510 bool CCDead = false;
Bob Wilson279e55f2010-06-24 16:50:20 +0000511 const TargetInstrDesc &TID = MI->getDesc();
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000512 if (TID.hasOptionalDef()) {
513 unsigned NumOps = TID.getNumOperands();
514 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
515 if (HasCC && MI->getOperand(NumOps-1).isDead())
516 CCDead = true;
517 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000518 if (!VerifyPredAndCC(MI, Entry, true, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000519 return false;
Evan Cheng1be453b2009-08-08 03:21:23 +0000520
521 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000522 DebugLoc dl = MI->getDebugLoc();
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000523 MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewTID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000524 MIB.addOperand(MI->getOperand(0));
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000525 if (NewTID.hasOptionalDef()) {
526 if (HasCC)
527 AddDefaultT1CC(MIB, CCDead);
528 else
529 AddNoT1CC(MIB);
530 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000531
532 // Transfer the rest of operands.
533 unsigned NumOps = TID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000534 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
535 if (i < NumOps && TID.OpInfo[i].isOptionalDef())
536 continue;
537 if (SkipPred && TID.OpInfo[i].isPredicate())
538 continue;
539 MIB.addOperand(MI->getOperand(i));
540 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000541
Chris Lattnera6f074f2009-08-23 03:41:05 +0000542 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Cheng1be453b2009-08-08 03:21:23 +0000543
544 MBB.erase(MI);
545 ++Num2Addrs;
Evan Cheng1be453b2009-08-08 03:21:23 +0000546 return true;
547}
548
549bool
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000550Thumb2SizeReduce::ReduceToNarrow(MachineBasicBlock &MBB, MachineInstr *MI,
551 const ReduceEntry &Entry,
552 bool LiveCPSR) {
Evan Chengcc9ca352009-08-11 21:11:32 +0000553 if (ReduceLimit != -1 && ((int)NumNarrows >= ReduceLimit))
554 return false;
555
Evan Chengd461c1c2009-08-09 19:17:19 +0000556 unsigned Limit = ~0U;
Evan Chengf6a9d062009-08-11 23:00:31 +0000557 unsigned Scale = (Entry.WideOpc == ARM::t2ADDrSPi) ? 4 : 1;
Evan Chengd461c1c2009-08-09 19:17:19 +0000558 if (Entry.Imm1Limit)
Evan Chengf6a9d062009-08-11 23:00:31 +0000559 Limit = ((1 << Entry.Imm1Limit) - 1) * Scale;
Evan Chengd461c1c2009-08-09 19:17:19 +0000560
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000561 const TargetInstrDesc &TID = MI->getDesc();
Evan Chengd461c1c2009-08-09 19:17:19 +0000562 for (unsigned i = 0, e = TID.getNumOperands(); i != e; ++i) {
563 if (TID.OpInfo[i].isPredicate())
564 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000565 const MachineOperand &MO = MI->getOperand(i);
Evan Chengd461c1c2009-08-09 19:17:19 +0000566 if (MO.isReg()) {
567 unsigned Reg = MO.getReg();
568 if (!Reg || Reg == ARM::CPSR)
569 continue;
Evan Chengf6a9d062009-08-11 23:00:31 +0000570 if (Entry.WideOpc == ARM::t2ADDrSPi && Reg == ARM::SP)
571 continue;
Evan Chengd461c1c2009-08-09 19:17:19 +0000572 if (Entry.LowRegs1 && !isARMLowRegister(Reg))
573 return false;
Evan Chengf6a9d062009-08-11 23:00:31 +0000574 } else if (MO.isImm() &&
575 !TID.OpInfo[i].isPredicate()) {
Evan Chengcf61d682009-09-09 06:05:16 +0000576 if (((unsigned)MO.getImm()) > Limit || (MO.getImm() & (Scale-1)) != 0)
Evan Chengd461c1c2009-08-09 19:17:19 +0000577 return false;
578 }
579 }
580
Evan Cheng1f5bee12009-08-10 06:57:42 +0000581 // Check if it's possible / necessary to transfer the predicate.
582 const TargetInstrDesc &NewTID = TII->get(Entry.NarrowOpc1);
583 unsigned PredReg = 0;
584 ARMCC::CondCodes Pred = getInstrPredicate(MI, PredReg);
585 bool SkipPred = false;
586 if (Pred != ARMCC::AL) {
587 if (!NewTID.isPredicable())
588 // Can't transfer predicate, fail.
589 return false;
590 } else {
591 SkipPred = !NewTID.isPredicable();
592 }
593
Evan Chengd461c1c2009-08-09 19:17:19 +0000594 bool HasCC = false;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000595 bool CCDead = false;
596 if (TID.hasOptionalDef()) {
597 unsigned NumOps = TID.getNumOperands();
598 HasCC = (MI->getOperand(NumOps-1).getReg() == ARM::CPSR);
599 if (HasCC && MI->getOperand(NumOps-1).isDead())
600 CCDead = true;
601 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000602 if (!VerifyPredAndCC(MI, Entry, false, Pred, LiveCPSR, HasCC, CCDead))
Evan Chengd461c1c2009-08-09 19:17:19 +0000603 return false;
604
605 // Add the 16-bit instruction.
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000606 DebugLoc dl = MI->getDebugLoc();
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000607 MachineInstrBuilder MIB = BuildMI(MBB, *MI, dl, NewTID);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000608 MIB.addOperand(MI->getOperand(0));
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000609 if (NewTID.hasOptionalDef()) {
610 if (HasCC)
611 AddDefaultT1CC(MIB, CCDead);
612 else
613 AddNoT1CC(MIB);
614 }
Evan Chengd461c1c2009-08-09 19:17:19 +0000615
616 // Transfer the rest of operands.
617 unsigned NumOps = TID.getNumOperands();
Evan Cheng1f5bee12009-08-10 06:57:42 +0000618 for (unsigned i = 1, e = MI->getNumOperands(); i != e; ++i) {
619 if (i < NumOps && TID.OpInfo[i].isOptionalDef())
620 continue;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000621 if ((TID.getOpcode() == ARM::t2RSBSri ||
622 TID.getOpcode() == ARM::t2RSBri) && i == 2)
623 // Skip the zero immediate operand, it's now implicit.
624 continue;
Evan Chengf6a9d062009-08-11 23:00:31 +0000625 bool isPred = (i < NumOps && TID.OpInfo[i].isPredicate());
626 if (SkipPred && isPred)
627 continue;
628 const MachineOperand &MO = MI->getOperand(i);
629 if (Scale > 1 && !isPred && MO.isImm())
630 MIB.addImm(MO.getImm() / Scale);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000631 else {
632 if (MO.isReg() && MO.isImplicit() && MO.getReg() == ARM::CPSR)
633 // Skip implicit def of CPSR. Either it's modeled as an optional
634 // def now or it's already an implicit def on the new instruction.
635 continue;
Evan Chengf6a9d062009-08-11 23:00:31 +0000636 MIB.addOperand(MO);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000637 }
Evan Cheng1f5bee12009-08-10 06:57:42 +0000638 }
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000639 if (!TID.isPredicable() && NewTID.isPredicable())
640 AddDefaultPred(MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000641
Chris Lattnera6f074f2009-08-23 03:41:05 +0000642 DEBUG(errs() << "Converted 32-bit: " << *MI << " to 16-bit: " << *MIB);
Evan Chengd461c1c2009-08-09 19:17:19 +0000643
644 MBB.erase(MI);
Evan Chengd461c1c2009-08-09 19:17:19 +0000645 ++NumNarrows;
646 return true;
Evan Cheng1be453b2009-08-08 03:21:23 +0000647}
648
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000649static bool UpdateCPSRDef(MachineInstr &MI, bool LiveCPSR) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000650 bool HasDef = false;
651 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
652 const MachineOperand &MO = MI.getOperand(i);
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000653 if (!MO.isReg() || MO.isUndef() || MO.isUse())
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000654 continue;
655 if (MO.getReg() != ARM::CPSR)
656 continue;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000657 if (!MO.isDead())
658 HasDef = true;
659 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000660
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000661 return HasDef || LiveCPSR;
662}
663
664static bool UpdateCPSRUse(MachineInstr &MI, bool LiveCPSR) {
665 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
666 const MachineOperand &MO = MI.getOperand(i);
667 if (!MO.isReg() || MO.isUndef() || MO.isDef())
668 continue;
669 if (MO.getReg() != ARM::CPSR)
670 continue;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000671 assert(LiveCPSR && "CPSR liveness tracking is wrong!");
672 if (MO.isKill()) {
673 LiveCPSR = false;
674 break;
675 }
676 }
677
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000678 return LiveCPSR;
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000679}
680
Evan Cheng1be453b2009-08-08 03:21:23 +0000681bool Thumb2SizeReduce::ReduceMBB(MachineBasicBlock &MBB) {
682 bool Modified = false;
683
Evan Cheng1f5bee12009-08-10 06:57:42 +0000684 // Yes, CPSR could be livein.
Dan Gohmana1cf9fe2010-04-13 16:53:51 +0000685 bool LiveCPSR = MBB.isLiveIn(ARM::CPSR);
Evan Cheng1f5bee12009-08-10 06:57:42 +0000686
Evan Cheng1be453b2009-08-08 03:21:23 +0000687 MachineBasicBlock::iterator MII = MBB.begin(), E = MBB.end();
Evan Cheng5bb93ce2009-08-10 08:10:13 +0000688 MachineBasicBlock::iterator NextMII;
Evan Cheng1be453b2009-08-08 03:21:23 +0000689 for (; MII != E; MII = NextMII) {
Chris Lattnera48f44d2009-12-03 00:50:42 +0000690 NextMII = llvm::next(MII);
Evan Cheng1be453b2009-08-08 03:21:23 +0000691
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000692 MachineInstr *MI = &*MII;
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000693 LiveCPSR = UpdateCPSRUse(*MI, LiveCPSR);
694
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000695 unsigned Opcode = MI->getOpcode();
Evan Cheng1be453b2009-08-08 03:21:23 +0000696 DenseMap<unsigned, unsigned>::iterator OPI = ReduceOpcodeMap.find(Opcode);
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000697 if (OPI != ReduceOpcodeMap.end()) {
698 const ReduceEntry &Entry = ReduceTable[OPI->second];
699 // Ignore "special" cases for now.
Evan Cheng36064672009-08-11 08:52:18 +0000700 if (Entry.Special) {
701 if (ReduceSpecial(MBB, MI, Entry, LiveCPSR)) {
702 Modified = true;
703 MachineBasicBlock::iterator I = prior(NextMII);
704 MI = &*I;
705 }
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000706 goto ProcessNext;
Evan Cheng36064672009-08-11 08:52:18 +0000707 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000708
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000709 // Try to transform to a 16-bit two-address instruction.
710 if (Entry.NarrowOpc2 && ReduceTo2Addr(MBB, MI, Entry, LiveCPSR)) {
711 Modified = true;
712 MachineBasicBlock::iterator I = prior(NextMII);
713 MI = &*I;
714 goto ProcessNext;
715 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000716
Jim Grosbach57c6fd42010-06-08 20:06:55 +0000717 // Try to transform to a 16-bit non-two-address instruction.
Benjamin Kramer2c641302009-08-16 11:56:42 +0000718 if (Entry.NarrowOpc1 && ReduceToNarrow(MBB, MI, Entry, LiveCPSR)) {
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000719 Modified = true;
Benjamin Kramer2c641302009-08-16 11:56:42 +0000720 MachineBasicBlock::iterator I = prior(NextMII);
721 MI = &*I;
722 }
Evan Cheng1be453b2009-08-08 03:21:23 +0000723 }
724
Evan Cheng51cbd2d2009-08-10 02:37:24 +0000725 ProcessNext:
Evan Cheng1e6c2a12009-08-12 01:49:45 +0000726 LiveCPSR = UpdateCPSRDef(*MI, LiveCPSR);
Evan Cheng1be453b2009-08-08 03:21:23 +0000727 }
728
729 return Modified;
730}
731
732bool Thumb2SizeReduce::runOnMachineFunction(MachineFunction &MF) {
733 const TargetMachine &TM = MF.getTarget();
Evan Cheng6ddd7bc2009-08-15 07:59:10 +0000734 TII = static_cast<const Thumb2InstrInfo*>(TM.getInstrInfo());
Evan Cheng1be453b2009-08-08 03:21:23 +0000735
736 bool Modified = false;
737 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
738 Modified |= ReduceMBB(*I);
739 return Modified;
740}
741
742/// createThumb2SizeReductionPass - Returns an instance of the Thumb2 size
743/// reduction pass.
744FunctionPass *llvm::createThumb2SizeReductionPass() {
745 return new Thumb2SizeReduce();
746}