| Tom Stellard | 49f8bfd | 2015-01-06 18:00:21 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=amdgcn -mcpu=SI -show-mc-encoding -verify-machineinstrs < %s | FileCheck %s | 
| Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 2 |  | 
| Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 3 | declare i32 @llvm.r600.read.tidig.x() readnone | 
|  | 4 |  | 
| Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 5 | ;;;==========================================================================;;; | 
|  | 6 | ;;; MUBUF LOAD TESTS | 
|  | 7 | ;;;==========================================================================;;; | 
|  | 8 |  | 
|  | 9 | ; MUBUF load with an immediate byte offset that fits into 12-bits | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 10 | ; CHECK-LABEL: {{^}}mubuf_load0: | 
| Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 11 | ; CHECK: buffer_load_dword v{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0 offset:4 ; encoding: [0x04,0x00,0x30,0xe0 | 
| Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 12 | define void @mubuf_load0(i32 addrspace(1)* %out, i32 addrspace(1)* %in) { | 
|  | 13 | entry: | 
|  | 14 | %0 = getelementptr i32 addrspace(1)* %in, i64 1 | 
|  | 15 | %1 = load i32 addrspace(1)* %0 | 
|  | 16 | store i32 %1, i32 addrspace(1)* %out | 
|  | 17 | ret void | 
|  | 18 | } | 
|  | 19 |  | 
|  | 20 | ; MUBUF load with the largest possible immediate offset | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 21 | ; CHECK-LABEL: {{^}}mubuf_load1: | 
| Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 22 | ; CHECK: buffer_load_ubyte v{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0 offset:4095 ; encoding: [0xff,0x0f,0x20,0xe0 | 
| Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 23 | define void @mubuf_load1(i8 addrspace(1)* %out, i8 addrspace(1)* %in) { | 
|  | 24 | entry: | 
|  | 25 | %0 = getelementptr i8 addrspace(1)* %in, i64 4095 | 
|  | 26 | %1 = load i8 addrspace(1)* %0 | 
|  | 27 | store i8 %1, i8 addrspace(1)* %out | 
|  | 28 | ret void | 
|  | 29 | } | 
|  | 30 |  | 
|  | 31 | ; MUBUF load with an immediate byte offset that doesn't fit into 12-bits | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 32 | ; CHECK-LABEL: {{^}}mubuf_load2: | 
| Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 33 | ; CHECK: s_movk_i32 [[SOFFSET:s[0-9]+]], 0x1000 | 
|  | 34 | ; CHECK: buffer_load_dword v{{[0-9]}}, s[{{[0-9]+:[0-9]+}}], [[SOFFSET]] ; encoding: [0x00,0x00,0x30,0xe0 | 
| Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 35 | define void @mubuf_load2(i32 addrspace(1)* %out, i32 addrspace(1)* %in) { | 
|  | 36 | entry: | 
|  | 37 | %0 = getelementptr i32 addrspace(1)* %in, i64 1024 | 
|  | 38 | %1 = load i32 addrspace(1)* %0 | 
|  | 39 | store i32 %1, i32 addrspace(1)* %out | 
|  | 40 | ret void | 
|  | 41 | } | 
|  | 42 |  | 
|  | 43 | ; MUBUF load with a 12-bit immediate offset and a register offset | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 44 | ; CHECK-LABEL: {{^}}mubuf_load3: | 
| Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 45 | ; CHECK-NOT: ADD | 
| Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 46 | ; CHECK: buffer_load_dword v{{[0-9]}}, v[{{[0-9]+:[0-9]+}}], s[{{[0-9]+:[0-9]+}}], 0 addr64 offset:4 ; encoding: [0x04,0x80,0x30,0xe0 | 
| Tom Stellard | 11624bc | 2014-02-06 18:36:38 +0000 | [diff] [blame] | 47 | define void @mubuf_load3(i32 addrspace(1)* %out, i32 addrspace(1)* %in, i64 %offset) { | 
|  | 48 | entry: | 
|  | 49 | %0 = getelementptr i32 addrspace(1)* %in, i64 %offset | 
|  | 50 | %1 = getelementptr i32 addrspace(1)* %0, i64 1 | 
|  | 51 | %2 = load i32 addrspace(1)* %1 | 
|  | 52 | store i32 %2, i32 addrspace(1)* %out | 
|  | 53 | ret void | 
|  | 54 | } | 
| Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 55 |  | 
| Tom Stellard | c3d7eeb | 2014-12-19 22:15:30 +0000 | [diff] [blame] | 56 | ; CHECK-LABEL: {{^}}soffset_max_imm: | 
|  | 57 | ; CHECK: buffer_load_dword v{{[0-9]+}}, v{{[0-9]+}}, s[{{[0-9]+}}:{{[0-9]+}}], 64 offen glc | 
|  | 58 | define void @soffset_max_imm([6 x <16 x i8>] addrspace(2)* byval, [17 x <16 x i8>] addrspace(2)* byval, [16 x <4 x i32>] addrspace(2)* byval, [32 x <8 x i32>] addrspace(2)* byval, i32 inreg, i32 inreg, i32, i32, i32, i32, i32, i32, i32, i32) #1 { | 
|  | 59 | main_body: | 
|  | 60 | %tmp0 = getelementptr [6 x <16 x i8>] addrspace(2)* %0, i32 0, i32 0 | 
|  | 61 | %tmp1 = load <16 x i8> addrspace(2)* %tmp0 | 
|  | 62 | %tmp2 = shl i32 %6, 2 | 
|  | 63 | %tmp3 = call i32 @llvm.SI.buffer.load.dword.i32.i32(<16 x i8> %tmp1, i32 %tmp2, i32 64, i32 0, i32 1, i32 0, i32 1, i32 0, i32 0) | 
|  | 64 | %tmp4 = add i32 %6, 16 | 
|  | 65 | %tmp5 = bitcast float 0.0 to i32 | 
|  | 66 | call void @llvm.SI.tbuffer.store.i32(<16 x i8> %tmp1, i32 %tmp5, i32 1, i32 %tmp4, i32 %4, i32 0, i32 4, i32 4, i32 1, i32 0, i32 1, i32 1, i32 0) | 
|  | 67 | ret void | 
|  | 68 | } | 
|  | 69 |  | 
|  | 70 | ; Make sure immediates that aren't inline constants don't get folded into | 
|  | 71 | ; the soffset operand. | 
|  | 72 | ; FIXME: for this test we should be smart enough to shift the immediate into | 
|  | 73 | ; the offset field. | 
|  | 74 | ; CHECK-LABEL: {{^}}soffset_no_fold: | 
|  | 75 | ; CHECK: s_movk_i32 [[SOFFSET:s[0-9]+]], 0x41 | 
|  | 76 | ; CHECK: buffer_load_dword v{{[0-9+]}}, v{{[0-9+]}}, s[{{[0-9]+}}:{{[0-9]+}}], [[SOFFSET]] offen glc | 
|  | 77 | define void @soffset_no_fold([6 x <16 x i8>] addrspace(2)* byval, [17 x <16 x i8>] addrspace(2)* byval, [16 x <4 x i32>] addrspace(2)* byval, [32 x <8 x i32>] addrspace(2)* byval, i32 inreg, i32 inreg, i32, i32, i32, i32, i32, i32, i32, i32) #1 { | 
|  | 78 | main_body: | 
|  | 79 | %tmp0 = getelementptr [6 x <16 x i8>] addrspace(2)* %0, i32 0, i32 0 | 
|  | 80 | %tmp1 = load <16 x i8> addrspace(2)* %tmp0 | 
|  | 81 | %tmp2 = shl i32 %6, 2 | 
|  | 82 | %tmp3 = call i32 @llvm.SI.buffer.load.dword.i32.i32(<16 x i8> %tmp1, i32 %tmp2, i32 65, i32 0, i32 1, i32 0, i32 1, i32 0, i32 0) | 
|  | 83 | %tmp4 = add i32 %6, 16 | 
|  | 84 | %tmp5 = bitcast float 0.0 to i32 | 
|  | 85 | call void @llvm.SI.tbuffer.store.i32(<16 x i8> %tmp1, i32 %tmp5, i32 1, i32 %tmp4, i32 %4, i32 0, i32 4, i32 4, i32 1, i32 0, i32 1, i32 1, i32 0) | 
|  | 86 | ret void | 
|  | 87 | } | 
|  | 88 |  | 
| Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 89 | ;;;==========================================================================;;; | 
|  | 90 | ;;; MUBUF STORE TESTS | 
|  | 91 | ;;;==========================================================================;;; | 
|  | 92 |  | 
|  | 93 | ; MUBUF store with an immediate byte offset that fits into 12-bits | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 94 | ; CHECK-LABEL: {{^}}mubuf_store0: | 
| Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 95 | ; CHECK: buffer_store_dword v{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0 offset:4 ; encoding: [0x04,0x00,0x70,0xe0 | 
| Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 96 | define void @mubuf_store0(i32 addrspace(1)* %out) { | 
|  | 97 | entry: | 
|  | 98 | %0 = getelementptr i32 addrspace(1)* %out, i64 1 | 
|  | 99 | store i32 0, i32 addrspace(1)* %0 | 
|  | 100 | ret void | 
|  | 101 | } | 
|  | 102 |  | 
|  | 103 | ; MUBUF store with the largest possible immediate offset | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 104 | ; CHECK-LABEL: {{^}}mubuf_store1: | 
| Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 105 | ; CHECK: buffer_store_byte v{{[0-9]}}, s[{{[0-9]:[0-9]}}], 0 offset:4095 ; encoding: [0xff,0x0f,0x60,0xe0 | 
| Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 106 |  | 
|  | 107 | define void @mubuf_store1(i8 addrspace(1)* %out) { | 
|  | 108 | entry: | 
|  | 109 | %0 = getelementptr i8 addrspace(1)* %out, i64 4095 | 
|  | 110 | store i8 0, i8 addrspace(1)* %0 | 
|  | 111 | ret void | 
|  | 112 | } | 
|  | 113 |  | 
|  | 114 | ; MUBUF store with an immediate byte offset that doesn't fit into 12-bits | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 115 | ; CHECK-LABEL: {{^}}mubuf_store2: | 
| Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 116 | ; CHECK: s_movk_i32 [[SOFFSET:s[0-9]+]], 0x1000 | 
|  | 117 | ; CHECK: buffer_store_dword v{{[0-9]}}, s[{{[0-9]:[0-9]}}], [[SOFFSET]] ; encoding: [0x00,0x00,0x70,0xe0 | 
| Tom Stellard | 2937cbc | 2014-02-06 18:36:39 +0000 | [diff] [blame] | 118 | define void @mubuf_store2(i32 addrspace(1)* %out) { | 
|  | 119 | entry: | 
|  | 120 | %0 = getelementptr i32 addrspace(1)* %out, i64 1024 | 
|  | 121 | store i32 0, i32 addrspace(1)* %0 | 
|  | 122 | ret void | 
|  | 123 | } | 
| Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 124 |  | 
|  | 125 | ; MUBUF store with a 12-bit immediate offset and a register offset | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 126 | ; CHECK-LABEL: {{^}}mubuf_store3: | 
| Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 127 | ; CHECK-NOT: ADD | 
| Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 128 | ; CHECK: buffer_store_dword v{{[0-9]}}, v[{{[0-9]:[0-9]}}], s[{{[0-9]:[0-9]}}], 0 addr64 offset:4 ; encoding: [0x04,0x80,0x70,0xe0 | 
| Tom Stellard | e236794 | 2014-02-06 18:36:41 +0000 | [diff] [blame] | 129 | define void @mubuf_store3(i32 addrspace(1)* %out, i64 %offset) { | 
|  | 130 | entry: | 
|  | 131 | %0 = getelementptr i32 addrspace(1)* %out, i64 %offset | 
|  | 132 | %1 = getelementptr i32 addrspace(1)* %0, i64 1 | 
|  | 133 | store i32 0, i32 addrspace(1)* %1 | 
|  | 134 | ret void | 
|  | 135 | } | 
| Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 136 |  | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 137 | ; CHECK-LABEL: {{^}}store_sgpr_ptr: | 
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 138 | ; CHECK: buffer_store_dword v{{[0-9]+}}, s{{\[[0-9]+:[0-9]+\]}}, 0 | 
| Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 139 | define void @store_sgpr_ptr(i32 addrspace(1)* %out) #0 { | 
|  | 140 | store i32 99, i32 addrspace(1)* %out, align 4 | 
|  | 141 | ret void | 
|  | 142 | } | 
|  | 143 |  | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 144 | ; CHECK-LABEL: {{^}}store_sgpr_ptr_offset: | 
| Matt Arsenault | fb13b22 | 2014-12-03 03:12:13 +0000 | [diff] [blame] | 145 | ; CHECK: buffer_store_dword v{{[0-9]+}}, s{{\[[0-9]+:[0-9]+\]}}, 0 offset:40 | 
| Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 146 | define void @store_sgpr_ptr_offset(i32 addrspace(1)* %out) #0 { | 
|  | 147 | %out.gep = getelementptr i32 addrspace(1)* %out, i32 10 | 
|  | 148 | store i32 99, i32 addrspace(1)* %out.gep, align 4 | 
|  | 149 | ret void | 
|  | 150 | } | 
|  | 151 |  | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 152 | ; CHECK-LABEL: {{^}}store_sgpr_ptr_large_offset: | 
| Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 153 | ; CHECK: s_mov_b32 [[SOFFSET:s[0-9]+]], 0x20000 | 
|  | 154 | ; CHECK: buffer_store_dword v{{[0-9]+}}, s{{\[[0-9]+:[0-9]+\]}}, [[SOFFSET]] | 
| Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 155 | define void @store_sgpr_ptr_large_offset(i32 addrspace(1)* %out) #0 { | 
|  | 156 | %out.gep = getelementptr i32 addrspace(1)* %out, i32 32768 | 
|  | 157 | store i32 99, i32 addrspace(1)* %out.gep, align 4 | 
|  | 158 | ret void | 
|  | 159 | } | 
|  | 160 |  | 
| Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 161 | ; CHECK-LABEL: {{^}}store_vgpr_ptr: | 
| Tom Stellard | 326d6ec | 2014-11-05 14:50:53 +0000 | [diff] [blame] | 162 | ; CHECK: buffer_store_dword v{{[0-9]+}}, v{{\[[0-9]+:[0-9]+\]}}, s{{\[[0-9]+:[0-9]+\]}}, 0 addr64 | 
| Matt Arsenault | 72aafd0 | 2014-09-15 16:48:01 +0000 | [diff] [blame] | 163 | define void @store_vgpr_ptr(i32 addrspace(1)* %out) #0 { | 
|  | 164 | %tid = call i32 @llvm.r600.read.tidig.x() readnone | 
|  | 165 | %out.gep = getelementptr i32 addrspace(1)* %out, i32 %tid | 
|  | 166 | store i32 99, i32 addrspace(1)* %out.gep, align 4 | 
|  | 167 | ret void | 
|  | 168 | } | 
| Tom Stellard | 94b7231 | 2015-02-11 00:34:35 +0000 | [diff] [blame] | 169 |  | 
|  | 170 | declare i32 @llvm.SI.buffer.load.dword.i32.i32(<16 x i8>, i32, i32, i32, i32, i32, i32, i32, i32) #3 | 
|  | 171 | declare void @llvm.SI.tbuffer.store.i32(<16 x i8>, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32, i32) | 
|  | 172 |  | 
|  | 173 | attributes #1 = { "ShaderType"="2" "unsafe-fp-math"="true" } | 
|  | 174 | attributes #3 = { nounwind readonly } |