blob: 2f5ee0c56c6281215bfb0c4e680b1e407963ee39 [file] [log] [blame]
Chris Lattner3a4d1b22005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukman10468d82005-04-21 22:55:34 +00002//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman10468d82005-04-21 22:55:34 +00007//
Chris Lattner3a4d1b22005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Jakob Stoklund Olesen75fbe902012-05-04 02:19:22 +000015#include "llvm/ADT/BitVector.h"
Owen Andersone2f23a32007-09-07 04:06:50 +000016#include "llvm/ADT/STLExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "llvm/CodeGen/Analysis.h"
18#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/MachineJumpTableInfo.h"
21#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000022#include "llvm/IR/DataLayout.h"
23#include "llvm/IR/DerivedTypes.h"
24#include "llvm/IR/GlobalVariable.h"
Bill Wendling908bf812014-01-06 00:43:20 +000025#include "llvm/IR/LLVMContext.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000026#include "llvm/MC/MCAsmInfo.h"
27#include "llvm/MC/MCExpr.h"
Nadav Rotem8b24a732011-06-01 12:51:46 +000028#include "llvm/Support/CommandLine.h"
Torok Edwin56d06592009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0b24d22006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000031#include "llvm/Target/TargetLoweringObjectFile.h"
32#include "llvm/Target/TargetMachine.h"
33#include "llvm/Target/TargetRegisterInfo.h"
Nick Lewycky0de20af2010-12-19 20:43:38 +000034#include <cctype>
Chris Lattner3a4d1b22005-01-07 07:44:53 +000035using namespace llvm;
36
Chris Lattner5e693ed2009-07-28 03:13:23 +000037/// NOTE: The constructor takes ownership of TLOF.
Dan Gohman57c732b2010-04-21 01:34:56 +000038TargetLowering::TargetLowering(const TargetMachine &tm,
39 const TargetLoweringObjectFile *tlof)
Benjamin Kramer56b31bd2013-01-11 20:05:37 +000040 : TargetLoweringBase(tm, tlof) {}
Chris Lattner6f809792005-01-16 07:28:11 +000041
Evan Cheng6af02632005-12-20 06:22:03 +000042const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
Craig Topperc0196b12014-04-14 00:51:57 +000043 return nullptr;
Evan Cheng6af02632005-12-20 06:22:03 +000044}
Evan Cheng9cdc16c2005-12-21 23:05:39 +000045
Tim Northoverf1450d82013-01-09 13:18:15 +000046/// Check whether a given call node is in tail position within its function. If
47/// so, it sets Chain to the input chain of the tail call.
48bool TargetLowering::isInTailCallPosition(SelectionDAG &DAG, SDNode *Node,
49 SDValue &Chain) const {
50 const Function *F = DAG.getMachineFunction().getFunction();
51
52 // Conservatively require the attributes of the call to match those of
53 // the return. Ignore noalias because it doesn't affect the call sequence.
Bill Wendling658d24d2013-01-18 21:53:16 +000054 AttributeSet CallerAttrs = F->getAttributes();
55 if (AttrBuilder(CallerAttrs, AttributeSet::ReturnIndex)
Tim Northoverf1450d82013-01-09 13:18:15 +000056 .removeAttribute(Attribute::NoAlias).hasAttributes())
57 return false;
58
59 // It's not safe to eliminate the sign / zero extension of the return value.
Bill Wendling658d24d2013-01-18 21:53:16 +000060 if (CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::ZExt) ||
61 CallerAttrs.hasAttribute(AttributeSet::ReturnIndex, Attribute::SExt))
Tim Northoverf1450d82013-01-09 13:18:15 +000062 return false;
63
64 // Check if the only use is a function return node.
65 return isUsedByReturnOnly(Node, Chain);
66}
67
Andrew Trick74f4c742013-10-31 17:18:24 +000068/// \brief Set CallLoweringInfo attribute flags based on a call instruction
69/// and called function attributes.
70void TargetLowering::ArgListEntry::setAttributes(ImmutableCallSite *CS,
71 unsigned AttrIdx) {
72 isSExt = CS->paramHasAttr(AttrIdx, Attribute::SExt);
73 isZExt = CS->paramHasAttr(AttrIdx, Attribute::ZExt);
74 isInReg = CS->paramHasAttr(AttrIdx, Attribute::InReg);
75 isSRet = CS->paramHasAttr(AttrIdx, Attribute::StructRet);
76 isNest = CS->paramHasAttr(AttrIdx, Attribute::Nest);
77 isByVal = CS->paramHasAttr(AttrIdx, Attribute::ByVal);
Reid Klecknerf5b76512014-01-31 23:50:57 +000078 isInAlloca = CS->paramHasAttr(AttrIdx, Attribute::InAlloca);
Andrew Trick74f4c742013-10-31 17:18:24 +000079 isReturned = CS->paramHasAttr(AttrIdx, Attribute::Returned);
80 Alignment = CS->getParamAlignment(AttrIdx);
81}
Tim Northoverf1450d82013-01-09 13:18:15 +000082
83/// Generate a libcall taking the given operands as arguments and returning a
84/// result of type RetVT.
Michael Gottesman7a801722013-08-13 17:54:56 +000085std::pair<SDValue, SDValue>
86TargetLowering::makeLibCall(SelectionDAG &DAG,
87 RTLIB::Libcall LC, EVT RetVT,
88 const SDValue *Ops, unsigned NumOps,
89 bool isSigned, SDLoc dl,
90 bool doesNotReturn,
91 bool isReturnValueUsed) const {
Tim Northoverf1450d82013-01-09 13:18:15 +000092 TargetLowering::ArgListTy Args;
93 Args.reserve(NumOps);
94
95 TargetLowering::ArgListEntry Entry;
96 for (unsigned i = 0; i != NumOps; ++i) {
97 Entry.Node = Ops[i];
98 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
99 Entry.isSExt = isSigned;
100 Entry.isZExt = !isSigned;
101 Args.push_back(Entry);
102 }
103 SDValue Callee = DAG.getExternalSymbol(getLibcallName(LC), getPointerTy());
104
105 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
106 TargetLowering::
107 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy, isSigned, !isSigned, false,
108 false, 0, getLibcallCallingConv(LC),
109 /*isTailCall=*/false,
Michael Gottesman7a801722013-08-13 17:54:56 +0000110 doesNotReturn, isReturnValueUsed, Callee, Args,
111 DAG, dl);
112 return LowerCallTo(CLI);
Tim Northoverf1450d82013-01-09 13:18:15 +0000113}
114
115
116/// SoftenSetCCOperands - Soften the operands of a comparison. This code is
117/// shared among BR_CC, SELECT_CC, and SETCC handlers.
118void TargetLowering::softenSetCCOperands(SelectionDAG &DAG, EVT VT,
119 SDValue &NewLHS, SDValue &NewRHS,
120 ISD::CondCode &CCCode,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000121 SDLoc dl) const {
Tim Northoverf1450d82013-01-09 13:18:15 +0000122 assert((VT == MVT::f32 || VT == MVT::f64 || VT == MVT::f128)
123 && "Unsupported setcc type!");
124
125 // Expand into one or more soft-fp libcall(s).
126 RTLIB::Libcall LC1 = RTLIB::UNKNOWN_LIBCALL, LC2 = RTLIB::UNKNOWN_LIBCALL;
127 switch (CCCode) {
128 case ISD::SETEQ:
129 case ISD::SETOEQ:
130 LC1 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
131 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
132 break;
133 case ISD::SETNE:
134 case ISD::SETUNE:
135 LC1 = (VT == MVT::f32) ? RTLIB::UNE_F32 :
136 (VT == MVT::f64) ? RTLIB::UNE_F64 : RTLIB::UNE_F128;
137 break;
138 case ISD::SETGE:
139 case ISD::SETOGE:
140 LC1 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
141 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
142 break;
143 case ISD::SETLT:
144 case ISD::SETOLT:
145 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
146 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
147 break;
148 case ISD::SETLE:
149 case ISD::SETOLE:
150 LC1 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
151 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
152 break;
153 case ISD::SETGT:
154 case ISD::SETOGT:
155 LC1 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
156 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
157 break;
158 case ISD::SETUO:
159 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
160 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
161 break;
162 case ISD::SETO:
163 LC1 = (VT == MVT::f32) ? RTLIB::O_F32 :
164 (VT == MVT::f64) ? RTLIB::O_F64 : RTLIB::O_F128;
165 break;
166 default:
167 LC1 = (VT == MVT::f32) ? RTLIB::UO_F32 :
168 (VT == MVT::f64) ? RTLIB::UO_F64 : RTLIB::UO_F128;
169 switch (CCCode) {
170 case ISD::SETONE:
171 // SETONE = SETOLT | SETOGT
172 LC1 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
173 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
174 // Fallthrough
175 case ISD::SETUGT:
176 LC2 = (VT == MVT::f32) ? RTLIB::OGT_F32 :
177 (VT == MVT::f64) ? RTLIB::OGT_F64 : RTLIB::OGT_F128;
178 break;
179 case ISD::SETUGE:
180 LC2 = (VT == MVT::f32) ? RTLIB::OGE_F32 :
181 (VT == MVT::f64) ? RTLIB::OGE_F64 : RTLIB::OGE_F128;
182 break;
183 case ISD::SETULT:
184 LC2 = (VT == MVT::f32) ? RTLIB::OLT_F32 :
185 (VT == MVT::f64) ? RTLIB::OLT_F64 : RTLIB::OLT_F128;
186 break;
187 case ISD::SETULE:
188 LC2 = (VT == MVT::f32) ? RTLIB::OLE_F32 :
189 (VT == MVT::f64) ? RTLIB::OLE_F64 : RTLIB::OLE_F128;
190 break;
191 case ISD::SETUEQ:
192 LC2 = (VT == MVT::f32) ? RTLIB::OEQ_F32 :
193 (VT == MVT::f64) ? RTLIB::OEQ_F64 : RTLIB::OEQ_F128;
194 break;
195 default: llvm_unreachable("Do not know how to soften this setcc!");
196 }
197 }
198
199 // Use the target specific return value for comparions lib calls.
200 EVT RetVT = getCmpLibcallReturnType();
201 SDValue Ops[2] = { NewLHS, NewRHS };
Michael Gottesman7a801722013-08-13 17:54:56 +0000202 NewLHS = makeLibCall(DAG, LC1, RetVT, Ops, 2, false/*sign irrelevant*/,
203 dl).first;
Tim Northoverf1450d82013-01-09 13:18:15 +0000204 NewRHS = DAG.getConstant(0, RetVT);
205 CCCode = getCmpLibcallCC(LC1);
206 if (LC2 != RTLIB::UNKNOWN_LIBCALL) {
Matt Arsenault758659232013-05-18 00:21:46 +0000207 SDValue Tmp = DAG.getNode(ISD::SETCC, dl,
208 getSetCCResultType(*DAG.getContext(), RetVT),
Tim Northoverf1450d82013-01-09 13:18:15 +0000209 NewLHS, NewRHS, DAG.getCondCode(CCCode));
Michael Gottesman7a801722013-08-13 17:54:56 +0000210 NewLHS = makeLibCall(DAG, LC2, RetVT, Ops, 2, false/*sign irrelevant*/,
211 dl).first;
Matt Arsenault758659232013-05-18 00:21:46 +0000212 NewLHS = DAG.getNode(ISD::SETCC, dl,
213 getSetCCResultType(*DAG.getContext(), RetVT), NewLHS,
Tim Northoverf1450d82013-01-09 13:18:15 +0000214 NewRHS, DAG.getCondCode(getCmpLibcallCC(LC2)));
215 NewLHS = DAG.getNode(ISD::OR, dl, Tmp.getValueType(), Tmp, NewLHS);
216 NewRHS = SDValue();
217 }
218}
219
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000220/// getJumpTableEncoding - Return the entry encoding for a jump table in the
221/// current function. The returned value is a member of the
222/// MachineJumpTableInfo::JTEntryKind enum.
223unsigned TargetLowering::getJumpTableEncoding() const {
224 // In non-pic modes, just use the address of a block.
225 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
226 return MachineJumpTableInfo::EK_BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000227
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000228 // In PIC mode, if the target supports a GPRel32 directive, use it.
Craig Topperc0196b12014-04-14 00:51:57 +0000229 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != nullptr)
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000230 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
Wesley Peck527da1b2010-11-23 03:31:01 +0000231
Chris Lattnerb6db2c62010-01-25 23:26:13 +0000232 // Otherwise, use a label difference.
233 return MachineJumpTableInfo::EK_LabelDifference32;
234}
235
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000236SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
237 SelectionDAG &DAG) const {
Chris Lattner547c7612010-01-26 06:53:37 +0000238 // If our PIC model is GP relative, use the global offset table as the base.
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000239 unsigned JTEncoding = getJumpTableEncoding();
240
241 if ((JTEncoding == MachineJumpTableInfo::EK_GPRel64BlockAddress) ||
242 (JTEncoding == MachineJumpTableInfo::EK_GPRel32BlockAddress))
Micah Villmow89021e42012-10-09 16:06:12 +0000243 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy(0));
Akira Hatanaka8483a6c2012-04-09 20:32:12 +0000244
Evan Cheng797d56f2007-11-09 01:32:10 +0000245 return Table;
246}
247
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000248/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
249/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
250/// MCExpr.
251const MCExpr *
Chris Lattner8a785d72010-01-26 06:28:43 +0000252TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
253 unsigned JTI,MCContext &Ctx) const{
Chris Lattner273735b2010-01-26 05:58:28 +0000254 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner8a785d72010-01-26 06:28:43 +0000255 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner8a6c1ea2010-01-26 05:30:30 +0000256}
257
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000258bool
259TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
260 // Assume that everything is safe in static mode.
261 if (getTargetMachine().getRelocationModel() == Reloc::Static)
262 return true;
263
264 // In dynamic-no-pic mode, assume that known defined values are safe.
265 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
266 GA &&
267 !GA->getGlobal()->isDeclaration() &&
Duncan Sands12da8ce2009-03-07 15:45:40 +0000268 !GA->getGlobal()->isWeakForLinker())
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000269 return true;
270
271 // Otherwise assume nothing is safe.
272 return false;
273}
274
Chris Lattneree1dadb2006-02-04 02:13:02 +0000275//===----------------------------------------------------------------------===//
276// Optimization Methods
277//===----------------------------------------------------------------------===//
278
Wesley Peck527da1b2010-11-23 03:31:01 +0000279/// ShrinkDemandedConstant - Check to see if the specified operand of the
Nate Begeman8a77efe2006-02-16 21:11:51 +0000280/// specified instruction is a constant integer. If so, check to see if there
281/// are any bits set in the constant that are not demanded. If so, shrink the
282/// constant and return true.
Wesley Peck527da1b2010-11-23 03:31:01 +0000283bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000284 const APInt &Demanded) {
Andrew Trickef9de2a2013-05-25 02:42:55 +0000285 SDLoc dl(Op);
Bill Wendling6d271472009-03-04 00:18:06 +0000286
Chris Lattner118ddba2006-02-26 23:36:02 +0000287 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane58ab792009-01-29 01:59:02 +0000288 switch (Op.getOpcode()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000289 default: break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000290 case ISD::XOR:
Bill Wendling6d271472009-03-04 00:18:06 +0000291 case ISD::AND:
292 case ISD::OR: {
293 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
294 if (!C) return false;
295
296 if (Op.getOpcode() == ISD::XOR &&
297 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
298 return false;
299
300 // if we can expand it to have all bits set, do it
301 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000302 EVT VT = Op.getValueType();
Bill Wendling6d271472009-03-04 00:18:06 +0000303 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
304 DAG.getConstant(Demanded &
Wesley Peck527da1b2010-11-23 03:31:01 +0000305 C->getAPIntValue(),
Bill Wendling6d271472009-03-04 00:18:06 +0000306 VT));
307 return CombineTo(Op, New);
308 }
309
Nate Begemandc7bba92006-02-03 22:24:05 +0000310 break;
311 }
Bill Wendling6d271472009-03-04 00:18:06 +0000312 }
313
Nate Begemandc7bba92006-02-03 22:24:05 +0000314 return false;
315}
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000316
Dan Gohmanad3e5492009-04-08 00:15:30 +0000317/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
318/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
319/// cast, but it could be generalized for targets with other types of
320/// implicit widening casts.
321bool
322TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
323 unsigned BitWidth,
324 const APInt &Demanded,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000325 SDLoc dl) {
Dan Gohmanad3e5492009-04-08 00:15:30 +0000326 assert(Op.getNumOperands() == 2 &&
327 "ShrinkDemandedOp only supports binary operators!");
328 assert(Op.getNode()->getNumValues() == 1 &&
329 "ShrinkDemandedOp only supports nodes with one result!");
330
331 // Don't do this if the node has another user, which may require the
332 // full value.
333 if (!Op.getNode()->hasOneUse())
334 return false;
335
336 // Search for the smallest integer type with free casts to and from
337 // Op's type. For expedience, just check power-of-2 integer types.
338 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem33360d82012-12-19 07:39:08 +0000339 unsigned DemandedSize = BitWidth - Demanded.countLeadingZeros();
340 unsigned SmallVTBits = DemandedSize;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000341 if (!isPowerOf2_32(SmallVTBits))
342 SmallVTBits = NextPowerOf2(SmallVTBits);
343 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000344 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000345 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
346 TLI.isZExtFree(SmallVT, Op.getValueType())) {
347 // We found a type with free casts.
348 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
349 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
350 Op.getNode()->getOperand(0)),
351 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
352 Op.getNode()->getOperand(1)));
Nadav Rotem33360d82012-12-19 07:39:08 +0000353 bool NeedZext = DemandedSize > SmallVTBits;
354 SDValue Z = DAG.getNode(NeedZext ? ISD::ZERO_EXTEND : ISD::ANY_EXTEND,
355 dl, Op.getValueType(), X);
Dan Gohmanad3e5492009-04-08 00:15:30 +0000356 return CombineTo(Op, Z);
357 }
358 }
359 return false;
360}
361
Nate Begeman8a77efe2006-02-16 21:11:51 +0000362/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
Chad Rosier79044db2011-06-11 02:27:46 +0000363/// DemandedMask bits of the result of Op are ever used downstream. If we can
Nate Begeman8a77efe2006-02-16 21:11:51 +0000364/// use this information to simplify Op, create a new simplified DAG node and
365/// return true, returning the original and new nodes in Old and New. Otherwise,
366/// analyze the expression and return a mask of KnownOne and KnownZero bits for
367/// the expression (used to simplify the caller). The KnownZero/One bits may
368/// only be accurate for those bits in the DemandedMask.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000369bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000370 const APInt &DemandedMask,
371 APInt &KnownZero,
372 APInt &KnownOne,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000373 TargetLoweringOpt &TLO,
374 unsigned Depth) const {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000375 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman1d459e42009-12-11 21:31:27 +0000376 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000377 "Mask size mismatches value type size!");
378 APInt NewMask = DemandedMask;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000379 SDLoc dl(Op);
Chris Lattner0184f882007-05-17 18:19:23 +0000380
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000381 // Don't know anything.
382 KnownZero = KnownOne = APInt(BitWidth, 0);
383
Nate Begeman8a77efe2006-02-16 21:11:51 +0000384 // Other users may use these bits.
Wesley Peck527da1b2010-11-23 03:31:01 +0000385 if (!Op.getNode()->hasOneUse()) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000386 if (Depth != 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000387 // If not at the root, Just compute the KnownZero/KnownOne bits to
Nate Begeman8a77efe2006-02-16 21:11:51 +0000388 // simplify things downstream.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000389 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Nate Begeman8a77efe2006-02-16 21:11:51 +0000390 return false;
391 }
392 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000393 // just set the NewMask to all bits.
394 NewMask = APInt::getAllOnesValue(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000395 } else if (DemandedMask == 0) {
Nate Begeman8a77efe2006-02-16 21:11:51 +0000396 // Not demanding any bits from Op.
397 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesen84935752009-02-06 23:05:02 +0000398 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000399 return false;
400 } else if (Depth == 6) { // Limit search depth.
401 return false;
402 }
403
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000404 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000405 switch (Op.getOpcode()) {
406 case ISD::Constant:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000407 // We know all of the bits for a constant!
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000408 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue();
409 KnownZero = ~KnownOne;
Chris Lattner118ddba2006-02-26 23:36:02 +0000410 return false; // Don't fall through, will infinitely loop.
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000411 case ISD::AND:
Chris Lattnera60751d2006-02-27 00:36:27 +0000412 // If the RHS is a constant, check to see if the LHS would be zero without
413 // using the bits from the RHS. Below, we use knowledge about the RHS to
414 // simplify the LHS, here we're using information from the LHS to simplify
415 // the RHS.
416 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000417 APInt LHSZero, LHSOne;
Dale Johannesend2b48112011-01-10 21:53:07 +0000418 // Do not increment Depth here; that can cause an infinite loop.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000419 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), LHSZero, LHSOne, Depth);
Chris Lattnera60751d2006-02-27 00:36:27 +0000420 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000421 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000422 return TLO.CombineTo(Op, Op.getOperand(0));
423 // If any of the set bits in the RHS are known zero on the LHS, shrink
424 // the constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000425 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattnera60751d2006-02-27 00:36:27 +0000426 return true;
427 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000428
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000429 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000430 KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000431 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000432 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000433 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000434 KnownZero2, KnownOne2, TLO, Depth+1))
435 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000436 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
437
Nate Begeman8a77efe2006-02-16 21:11:51 +0000438 // If all of the demanded bits are known one on one side, return the other.
439 // These bits cannot contribute to the result of the 'and'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000440 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000441 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000442 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000443 return TLO.CombineTo(Op, Op.getOperand(1));
444 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000445 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000446 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
447 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000448 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000449 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000450 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000451 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000452 return true;
453
Nate Begeman8a77efe2006-02-16 21:11:51 +0000454 // Output known-1 bits are only known if set in both the LHS & RHS.
455 KnownOne &= KnownOne2;
456 // Output known-0 are known to be clear if zero in either the LHS | RHS.
457 KnownZero |= KnownZero2;
458 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000459 case ISD::OR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000460 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000461 KnownOne, TLO, Depth+1))
462 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000463 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000464 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000465 KnownZero2, KnownOne2, TLO, Depth+1))
466 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000467 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
468
Nate Begeman8a77efe2006-02-16 21:11:51 +0000469 // If all of the demanded bits are known zero on one side, return the other.
470 // These bits cannot contribute to the result of the 'or'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000471 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000472 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000473 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000474 return TLO.CombineTo(Op, Op.getOperand(1));
475 // If all of the potentially set bits on one side are known to be set on
476 // the other side, just use the 'other' side.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000477 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000478 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000479 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000480 return TLO.CombineTo(Op, Op.getOperand(1));
481 // If the RHS is a constant, see if we can simplify it.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000482 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000483 return true;
Dan Gohmanad3e5492009-04-08 00:15:30 +0000484 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000485 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000486 return true;
487
Nate Begeman8a77efe2006-02-16 21:11:51 +0000488 // Output known-0 bits are only known if clear in both the LHS & RHS.
489 KnownZero &= KnownZero2;
490 // Output known-1 are known to be set if set in either the LHS | RHS.
491 KnownOne |= KnownOne2;
492 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000493 case ISD::XOR:
Wesley Peck527da1b2010-11-23 03:31:01 +0000494 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000495 KnownOne, TLO, Depth+1))
496 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000497 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000498 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000499 KnownOne2, TLO, Depth+1))
500 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000501 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
502
Nate Begeman8a77efe2006-02-16 21:11:51 +0000503 // If all of the demanded bits are known zero on one side, return the other.
504 // These bits cannot contribute to the result of the 'xor'.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000505 if ((KnownZero & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000506 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000507 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman8a77efe2006-02-16 21:11:51 +0000508 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohmanad3e5492009-04-08 00:15:30 +0000509 // If the operation can be done in a smaller type, do so.
Dan Gohman600f62b2010-06-24 14:30:44 +0000510 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +0000511 return true;
512
Chris Lattner5d5916b2006-11-27 21:50:02 +0000513 // If all of the unknown bits are known to be zero on one side or the other
514 // (but not both) turn this into an *inclusive* or.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000515 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000516 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesen400dc2e2009-02-06 21:50:26 +0000517 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner5d5916b2006-11-27 21:50:02 +0000518 Op.getOperand(0),
519 Op.getOperand(1)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000520
Nate Begeman8a77efe2006-02-16 21:11:51 +0000521 // Output known-0 bits are known if clear or set in both the LHS & RHS.
522 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
523 // Output known-1 are known to be set if set in only one of the LHS, RHS.
524 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
Wesley Peck527da1b2010-11-23 03:31:01 +0000525
Nate Begeman8a77efe2006-02-16 21:11:51 +0000526 // If all of the demanded bits on one side are known, and all of the set
527 // bits on that side are also known to be set on the other side, turn this
528 // into an AND, as we know the bits will be cleared.
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +0000529 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Joel Jones828531f2012-04-17 22:23:10 +0000530 // NB: it is okay if more bits are known than are requested
Stephen Lincfe7f352013-07-08 00:37:03 +0000531 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known on one side
Joel Jones828531f2012-04-17 22:23:10 +0000532 if (KnownOne == KnownOne2) { // set bits are the same on both sides
Owen Anderson53aa7a92009-08-10 22:56:29 +0000533 EVT VT = Op.getValueType();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000534 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000535 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000536 Op.getOperand(0), ANDC));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000537 }
538 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000539
Nate Begeman8a77efe2006-02-16 21:11:51 +0000540 // If the RHS is a constant, see if we can simplify it.
Torok Edwin613d7af2008-04-06 21:23:02 +0000541 // for XOR, we prefer to force bits to 1 if they will make a -1.
542 // if we can't force bits, try to shrink constant
543 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
544 APInt Expanded = C->getAPIntValue() | (~NewMask);
545 // if we can expand it to have all bits set, do it
546 if (Expanded.isAllOnesValue()) {
547 if (Expanded != C->getAPIntValue()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000548 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000549 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin613d7af2008-04-06 21:23:02 +0000550 TLO.DAG.getConstant(Expanded, VT));
551 return TLO.CombineTo(Op, New);
552 }
553 // if it already has all the bits set, nothing to change
554 // but don't shrink either!
555 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
556 return true;
557 }
558 }
559
Nate Begeman8a77efe2006-02-16 21:11:51 +0000560 KnownZero = KnownZeroOut;
561 KnownOne = KnownOneOut;
562 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000563 case ISD::SELECT:
Wesley Peck527da1b2010-11-23 03:31:01 +0000564 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000565 KnownOne, TLO, Depth+1))
566 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000567 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000568 KnownOne2, TLO, Depth+1))
569 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000570 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
571 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
572
Nate Begeman8a77efe2006-02-16 21:11:51 +0000573 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000574 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman8a77efe2006-02-16 21:11:51 +0000575 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000576
Nate Begeman8a77efe2006-02-16 21:11:51 +0000577 // Only known if known in both the LHS and RHS.
578 KnownOne &= KnownOne2;
579 KnownZero &= KnownZero2;
580 break;
Chris Lattner118ddba2006-02-26 23:36:02 +0000581 case ISD::SELECT_CC:
Wesley Peck527da1b2010-11-23 03:31:01 +0000582 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000583 KnownOne, TLO, Depth+1))
584 return true;
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000585 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattner118ddba2006-02-26 23:36:02 +0000586 KnownOne2, TLO, Depth+1))
587 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000588 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
589 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
590
Chris Lattner118ddba2006-02-26 23:36:02 +0000591 // If the operands are constants, see if we can simplify them.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000592 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattner118ddba2006-02-26 23:36:02 +0000593 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000594
Chris Lattner118ddba2006-02-26 23:36:02 +0000595 // Only known if known in both the LHS and RHS.
596 KnownOne &= KnownOne2;
597 KnownZero &= KnownZero2;
598 break;
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000599 case ISD::SHL:
Nate Begeman8a77efe2006-02-16 21:11:51 +0000600 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000601 unsigned ShAmt = SA->getZExtValue();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000602 SDValue InOp = Op.getOperand(0);
Chris Lattner9a861a82007-04-17 21:14:16 +0000603
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000604 // If the shift count is an invalid immediate, don't do anything.
605 if (ShAmt >= BitWidth)
606 break;
607
Chris Lattner9a861a82007-04-17 21:14:16 +0000608 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
609 // single shift. We can do this if the bottom bits (which are shifted
610 // out) are never demanded.
611 if (InOp.getOpcode() == ISD::SRL &&
612 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000613 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000614 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000615 unsigned Opc = ISD::SHL;
616 int Diff = ShAmt-C1;
617 if (Diff < 0) {
618 Diff = -Diff;
619 Opc = ISD::SRL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000620 }
621
622 SDValue NewSA =
Chris Lattner397c4d92007-05-30 16:30:06 +0000623 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Anderson53aa7a92009-08-10 22:56:29 +0000624 EVT VT = Op.getValueType();
Dale Johannesenf1163e92009-02-03 00:47:48 +0000625 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000626 InOp.getOperand(0), NewSA));
627 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000628 }
629
Dan Gohman08186842010-07-23 18:03:30 +0000630 if (SimplifyDemandedBits(InOp, NewMask.lshr(ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000631 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000632 return true;
Dan Gohman08186842010-07-23 18:03:30 +0000633
634 // Convert (shl (anyext x, c)) to (anyext (shl x, c)) if the high bits
635 // are not demanded. This will likely allow the anyext to be folded away.
636 if (InOp.getNode()->getOpcode() == ISD::ANY_EXTEND) {
637 SDValue InnerOp = InOp.getNode()->getOperand(0);
638 EVT InnerVT = InnerOp.getValueType();
Eli Friedman053a7242011-12-09 01:16:26 +0000639 unsigned InnerBits = InnerVT.getSizeInBits();
640 if (ShAmt < InnerBits && NewMask.lshr(InnerBits) == 0 &&
Dan Gohman08186842010-07-23 18:03:30 +0000641 isTypeDesirableForOp(ISD::SHL, InnerVT)) {
Owen Andersonb2c80da2011-02-25 21:41:48 +0000642 EVT ShTy = getShiftAmountTy(InnerVT);
Dan Gohman55e24462010-07-23 21:08:12 +0000643 if (!APInt(BitWidth, ShAmt).isIntN(ShTy.getSizeInBits()))
644 ShTy = InnerVT;
Dan Gohman08186842010-07-23 18:03:30 +0000645 SDValue NarrowShl =
646 TLO.DAG.getNode(ISD::SHL, dl, InnerVT, InnerOp,
Dan Gohman55e24462010-07-23 21:08:12 +0000647 TLO.DAG.getConstant(ShAmt, ShTy));
Dan Gohman08186842010-07-23 18:03:30 +0000648 return
649 TLO.CombineTo(Op,
650 TLO.DAG.getNode(ISD::ANY_EXTEND, dl, Op.getValueType(),
651 NarrowShl));
652 }
Richard Sandiford374a0e52013-10-16 10:26:19 +0000653 // Repeat the SHL optimization above in cases where an extension
654 // intervenes: (shl (anyext (shr x, c1)), c2) to
655 // (shl (anyext x), c2-c1). This requires that the bottom c1 bits
656 // aren't demanded (as above) and that the shifted upper c1 bits of
657 // x aren't demanded.
658 if (InOp.hasOneUse() &&
659 InnerOp.getOpcode() == ISD::SRL &&
660 InnerOp.hasOneUse() &&
661 isa<ConstantSDNode>(InnerOp.getOperand(1))) {
662 uint64_t InnerShAmt = cast<ConstantSDNode>(InnerOp.getOperand(1))
663 ->getZExtValue();
664 if (InnerShAmt < ShAmt &&
665 InnerShAmt < InnerBits &&
666 NewMask.lshr(InnerBits - InnerShAmt + ShAmt) == 0 &&
667 NewMask.trunc(ShAmt) == 0) {
668 SDValue NewSA =
669 TLO.DAG.getConstant(ShAmt - InnerShAmt,
670 Op.getOperand(1).getValueType());
671 EVT VT = Op.getValueType();
672 SDValue NewExt = TLO.DAG.getNode(ISD::ANY_EXTEND, dl, VT,
673 InnerOp.getOperand(0));
674 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl, VT,
675 NewExt, NewSA));
676 }
677 }
Dan Gohman08186842010-07-23 18:03:30 +0000678 }
679
Dan Gohmaneffb8942008-09-12 16:56:44 +0000680 KnownZero <<= SA->getZExtValue();
681 KnownOne <<= SA->getZExtValue();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000682 // low bits known zero.
Dan Gohmaneffb8942008-09-12 16:56:44 +0000683 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerf0b24d22006-01-30 04:09:27 +0000684 }
685 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000686 case ISD::SRL:
687 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000688 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000689 unsigned ShAmt = SA->getZExtValue();
Duncan Sands13237ac2008-06-06 12:08:01 +0000690 unsigned VTSize = VT.getSizeInBits();
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000691 SDValue InOp = Op.getOperand(0);
Wesley Peck527da1b2010-11-23 03:31:01 +0000692
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000693 // If the shift count is an invalid immediate, don't do anything.
694 if (ShAmt >= BitWidth)
695 break;
696
Chris Lattner9a861a82007-04-17 21:14:16 +0000697 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
698 // single shift. We can do this if the top bits (which are shifted out)
699 // are never demanded.
700 if (InOp.getOpcode() == ISD::SHL &&
701 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000702 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmaneffb8942008-09-12 16:56:44 +0000703 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner9a861a82007-04-17 21:14:16 +0000704 unsigned Opc = ISD::SRL;
705 int Diff = ShAmt-C1;
706 if (Diff < 0) {
707 Diff = -Diff;
708 Opc = ISD::SHL;
Wesley Peck527da1b2010-11-23 03:31:01 +0000709 }
710
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000711 SDValue NewSA =
Chris Lattner4aff52b2007-04-17 22:53:02 +0000712 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenf1163e92009-02-03 00:47:48 +0000713 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner9a861a82007-04-17 21:14:16 +0000714 InOp.getOperand(0), NewSA));
715 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000716 }
717
Nate Begeman8a77efe2006-02-16 21:11:51 +0000718 // Compute the new bits that are at the top now.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000719 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000720 KnownZero, KnownOne, TLO, Depth+1))
721 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000722 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000723 KnownZero = KnownZero.lshr(ShAmt);
724 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000725
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000726 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc5bb8ab2006-06-13 16:52:37 +0000727 KnownZero |= HighBits; // High bits known zero.
Nate Begeman8a77efe2006-02-16 21:11:51 +0000728 }
729 break;
730 case ISD::SRA:
Dan Gohmane58ab792009-01-29 01:59:02 +0000731 // If this is an arithmetic shift right and only the low-bit is set, we can
732 // always convert this into a logical shr, even if the shift amount is
733 // variable. The low bit of the shift cannot be an input sign bit unless
734 // the shift amount is >= the size of the datatype, which is undefined.
Eli Friedman053a7242011-12-09 01:16:26 +0000735 if (NewMask == 1)
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000736 return TLO.CombineTo(Op,
737 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
738 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane58ab792009-01-29 01:59:02 +0000739
Nate Begeman8a77efe2006-02-16 21:11:51 +0000740 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000741 EVT VT = Op.getValueType();
Dan Gohmaneffb8942008-09-12 16:56:44 +0000742 unsigned ShAmt = SA->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +0000743
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000744 // If the shift count is an invalid immediate, don't do anything.
745 if (ShAmt >= BitWidth)
746 break;
747
748 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner10c65372006-05-08 17:22:53 +0000749
750 // If any of the demanded bits are produced by the sign extension, we also
751 // demand the input sign bit.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000752 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
753 if (HighBits.intersects(NewMask))
Dan Gohman1d459e42009-12-11 21:31:27 +0000754 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000755
Chris Lattner10c65372006-05-08 17:22:53 +0000756 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman8a77efe2006-02-16 21:11:51 +0000757 KnownZero, KnownOne, TLO, Depth+1))
758 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000759 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000760 KnownZero = KnownZero.lshr(ShAmt);
761 KnownOne = KnownOne.lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000762
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000763 // Handle the sign bit, adjusted to where it is now in the mask.
764 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Wesley Peck527da1b2010-11-23 03:31:01 +0000765
Nate Begeman8a77efe2006-02-16 21:11:51 +0000766 // If the input sign bit is known to be zero, or if none of the top bits
767 // are demanded, turn this into an unsigned shift right.
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000768 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits)
Wesley Peck527da1b2010-11-23 03:31:01 +0000769 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
Dale Johannesenf1163e92009-02-03 00:47:48 +0000770 Op.getOperand(0),
Nate Begeman8a77efe2006-02-16 21:11:51 +0000771 Op.getOperand(1)));
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000772
773 int Log2 = NewMask.exactLogBase2();
774 if (Log2 >= 0) {
775 // The bit must come from the sign.
776 SDValue NewSA =
777 TLO.DAG.getConstant(BitWidth - 1 - Log2,
778 Op.getOperand(1).getValueType());
779 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
780 Op.getOperand(0), NewSA));
Nate Begeman8a77efe2006-02-16 21:11:51 +0000781 }
Richard Sandiford95f7ba92013-10-17 11:16:57 +0000782
783 if (KnownOne.intersects(SignBit))
784 // New bits are known one.
785 KnownOne |= HighBits;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000786 }
787 break;
788 case ISD::SIGN_EXTEND_INREG: {
Nadav Rotem57935242012-01-15 19:27:55 +0000789 EVT ExVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
790
791 APInt MsbMask = APInt::getHighBitsSet(BitWidth, 1);
792 // If we only care about the highest bit, don't bother shifting right.
Eli Friedman18a4c312012-01-31 01:08:03 +0000793 if (MsbMask == DemandedMask) {
Nadav Rotem57935242012-01-15 19:27:55 +0000794 unsigned ShAmt = ExVT.getScalarType().getSizeInBits();
795 SDValue InOp = Op.getOperand(0);
Eli Friedman18a4c312012-01-31 01:08:03 +0000796
797 // Compute the correct shift amount type, which must be getShiftAmountTy
798 // for scalar types after legalization.
799 EVT ShiftAmtTy = Op.getValueType();
800 if (TLO.LegalTypes() && !ShiftAmtTy.isVector())
801 ShiftAmtTy = getShiftAmountTy(ShiftAmtTy);
802
803 SDValue ShiftAmt = TLO.DAG.getConstant(BitWidth - ShAmt, ShiftAmtTy);
Nadav Rotem57935242012-01-15 19:27:55 +0000804 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
805 Op.getValueType(), InOp, ShiftAmt));
806 }
Nate Begeman8a77efe2006-02-16 21:11:51 +0000807
Wesley Peck527da1b2010-11-23 03:31:01 +0000808 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman8a77efe2006-02-16 21:11:51 +0000809 // present in the input.
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000810 APInt NewBits =
811 APInt::getHighBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000812 BitWidth - ExVT.getScalarType().getSizeInBits());
Wesley Peck527da1b2010-11-23 03:31:01 +0000813
Chris Lattner118ddba2006-02-26 23:36:02 +0000814 // If none of the extended bits are demanded, eliminate the sextinreg.
Eli Friedman460ad412010-08-02 04:42:25 +0000815 if ((NewBits & NewMask) == 0)
Chris Lattner118ddba2006-02-26 23:36:02 +0000816 return TLO.CombineTo(Op, Op.getOperand(0));
817
Jay Foad583abbc2010-12-07 08:25:19 +0000818 APInt InSignBit =
Nadav Rotem57935242012-01-15 19:27:55 +0000819 APInt::getSignBit(ExVT.getScalarType().getSizeInBits()).zext(BitWidth);
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000820 APInt InputDemandedBits =
821 APInt::getLowBitsSet(BitWidth,
Nadav Rotem57935242012-01-15 19:27:55 +0000822 ExVT.getScalarType().getSizeInBits()) &
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000823 NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000824
Chris Lattner118ddba2006-02-26 23:36:02 +0000825 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman8a77efe2006-02-16 21:11:51 +0000826 // bit is demanded.
Chris Lattner118ddba2006-02-26 23:36:02 +0000827 InputDemandedBits |= InSignBit;
Nate Begeman8a77efe2006-02-16 21:11:51 +0000828
829 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
830 KnownZero, KnownOne, TLO, Depth+1))
831 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000832 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Nate Begeman8a77efe2006-02-16 21:11:51 +0000833
834 // If the sign bit of the input is known set or clear, then we know the
835 // top bits of the result.
Wesley Peck527da1b2010-11-23 03:31:01 +0000836
Chris Lattner118ddba2006-02-26 23:36:02 +0000837 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000838 if (KnownZero.intersects(InSignBit))
Wesley Peck527da1b2010-11-23 03:31:01 +0000839 return TLO.CombineTo(Op,
Nadav Rotem57935242012-01-15 19:27:55 +0000840 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,ExVT));
Wesley Peck527da1b2010-11-23 03:31:01 +0000841
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000842 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman8a77efe2006-02-16 21:11:51 +0000843 KnownOne |= NewBits;
844 KnownZero &= ~NewBits;
Chris Lattner118ddba2006-02-26 23:36:02 +0000845 } else { // Input sign bit unknown
Nate Begeman8a77efe2006-02-16 21:11:51 +0000846 KnownZero &= ~NewBits;
847 KnownOne &= ~NewBits;
848 }
849 break;
850 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000851 case ISD::ZERO_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000852 unsigned OperandBitWidth =
853 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000854 APInt InMask = NewMask.trunc(OperandBitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000855
Chris Lattner118ddba2006-02-26 23:36:02 +0000856 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000857 APInt NewBits =
858 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
859 if (!NewBits.intersects(NewMask))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000860 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000861 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000862 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000863
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000864 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000865 KnownZero, KnownOne, TLO, Depth+1))
866 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000867 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000868 KnownZero = KnownZero.zext(BitWidth);
869 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000870 KnownZero |= NewBits;
871 break;
872 }
873 case ISD::SIGN_EXTEND: {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000874 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000875 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000876 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman44b4c072008-03-11 21:29:43 +0000877 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000878 APInt NewBits = ~InMask & NewMask;
Wesley Peck527da1b2010-11-23 03:31:01 +0000879
Chris Lattner118ddba2006-02-26 23:36:02 +0000880 // If none of the top bits are demanded, convert this into an any_extend.
881 if (NewBits == 0)
Dale Johannesenf1163e92009-02-03 00:47:48 +0000882 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
883 Op.getValueType(),
884 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000885
Chris Lattner118ddba2006-02-26 23:36:02 +0000886 // Since some of the sign extended bits are demanded, we know that the sign
887 // bit is demanded.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000888 APInt InDemandedBits = InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000889 InDemandedBits |= InSignBit;
Jay Foad583abbc2010-12-07 08:25:19 +0000890 InDemandedBits = InDemandedBits.trunc(InBits);
Wesley Peck527da1b2010-11-23 03:31:01 +0000891
892 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
Chris Lattner118ddba2006-02-26 23:36:02 +0000893 KnownOne, TLO, Depth+1))
894 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000895 KnownZero = KnownZero.zext(BitWidth);
896 KnownOne = KnownOne.zext(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000897
Chris Lattner118ddba2006-02-26 23:36:02 +0000898 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000899 if (KnownZero.intersects(InSignBit))
Dale Johannesenf1163e92009-02-03 00:47:48 +0000900 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000901 Op.getValueType(),
Chris Lattner118ddba2006-02-26 23:36:02 +0000902 Op.getOperand(0)));
Wesley Peck527da1b2010-11-23 03:31:01 +0000903
Chris Lattner118ddba2006-02-26 23:36:02 +0000904 // If the sign bit is known one, the top bits match.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000905 if (KnownOne.intersects(InSignBit)) {
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000906 KnownOne |= NewBits;
907 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000908 } else { // Otherwise, top bits aren't known.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +0000909 assert((KnownOne & NewBits) == 0);
910 assert((KnownZero & NewBits) == 0);
Chris Lattner118ddba2006-02-26 23:36:02 +0000911 }
912 break;
913 }
914 case ISD::ANY_EXTEND: {
Dan Gohman6bd3ef82010-01-09 02:13:55 +0000915 unsigned OperandBitWidth =
916 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000917 APInt InMask = NewMask.trunc(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000918 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000919 KnownZero, KnownOne, TLO, Depth+1))
920 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000921 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Jay Foad583abbc2010-12-07 08:25:19 +0000922 KnownZero = KnownZero.zext(BitWidth);
923 KnownOne = KnownOne.zext(BitWidth);
Chris Lattner118ddba2006-02-26 23:36:02 +0000924 break;
925 }
Chris Lattner0f649322006-05-05 22:32:12 +0000926 case ISD::TRUNCATE: {
Chris Lattner86a14672006-05-06 00:11:52 +0000927 // Simplify the input, using demanded bit information, and compute the known
928 // zero/one bits live out.
Dan Gohmanc3c3c682010-03-01 17:59:21 +0000929 unsigned OperandBitWidth =
930 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Jay Foad583abbc2010-12-07 08:25:19 +0000931 APInt TruncMask = NewMask.zext(OperandBitWidth);
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000932 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattner0f649322006-05-05 22:32:12 +0000933 KnownZero, KnownOne, TLO, Depth+1))
934 return true;
Jay Foad583abbc2010-12-07 08:25:19 +0000935 KnownZero = KnownZero.trunc(BitWidth);
936 KnownOne = KnownOne.trunc(BitWidth);
Wesley Peck527da1b2010-11-23 03:31:01 +0000937
Chris Lattner86a14672006-05-06 00:11:52 +0000938 // If the input is only used by this truncate, see if we can shrink it based
939 // on the known demanded bits.
Gabor Greiff304a7a2008-08-28 21:40:38 +0000940 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000941 SDValue In = Op.getOperand(0);
Chris Lattner86a14672006-05-06 00:11:52 +0000942 switch (In.getOpcode()) {
943 default: break;
944 case ISD::SRL:
945 // Shrink SRL by a constant if none of the high bits shifted in are
946 // demanded.
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000947 if (TLO.LegalTypes() &&
948 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
949 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
950 // undesirable.
951 break;
952 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
953 if (!ShAmt)
954 break;
Owen Anderson9c128342011-04-13 23:22:23 +0000955 SDValue Shift = In.getOperand(1);
956 if (TLO.LegalTypes()) {
957 uint64_t ShVal = ShAmt->getZExtValue();
958 Shift =
959 TLO.DAG.getConstant(ShVal, getShiftAmountTy(Op.getValueType()));
960 }
961
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000962 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
963 OperandBitWidth - BitWidth);
Jay Foad583abbc2010-12-07 08:25:19 +0000964 HighBits = HighBits.lshr(ShAmt->getZExtValue()).trunc(BitWidth);
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000965
966 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
967 // None of the shifted in bits are needed. Add a truncate of the
968 // shift input, then shift it.
969 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Wesley Peck527da1b2010-11-23 03:31:01 +0000970 Op.getValueType(),
Evan Chengf1bd5fc2010-04-17 06:13:15 +0000971 In.getOperand(0));
972 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
973 Op.getValueType(),
Wesley Peck527da1b2010-11-23 03:31:01 +0000974 NewTrunc,
Owen Anderson9c128342011-04-13 23:22:23 +0000975 Shift));
Chris Lattner86a14672006-05-06 00:11:52 +0000976 }
977 break;
978 }
979 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000980
981 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattner0f649322006-05-05 22:32:12 +0000982 break;
983 }
Chris Lattner118ddba2006-02-26 23:36:02 +0000984 case ISD::AssertZext: {
Owen Anderson40d756e2011-09-03 00:26:49 +0000985 // AssertZext demands all of the high bits, plus any of the low bits
986 // demanded by its users.
987 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
988 APInt InMask = APInt::getLowBitsSet(BitWidth,
989 VT.getSizeInBits());
990 if (SimplifyDemandedBits(Op.getOperand(0), ~InMask | NewMask,
Chris Lattner118ddba2006-02-26 23:36:02 +0000991 KnownZero, KnownOne, TLO, Depth+1))
992 return true;
Wesley Peck527da1b2010-11-23 03:31:01 +0000993 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohmand83e3e72010-06-03 20:21:33 +0000994
Dan Gohmanae2b6fb2008-02-27 00:25:32 +0000995 KnownZero |= ~InMask & NewMask;
Chris Lattner118ddba2006-02-26 23:36:02 +0000996 break;
997 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000998 case ISD::BITCAST:
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +0000999 // If this is an FP->Int bitcast and if the sign bit is the only
1000 // thing demanded, turn this into a FGETSIGN.
Eli Friedman2ec82492011-12-15 02:07:20 +00001001 if (!TLO.LegalOperations() &&
1002 !Op.getValueType().isVector() &&
Eli Friedman53218b62011-11-09 22:25:12 +00001003 !Op.getOperand(0).getValueType().isVector() &&
Nadav Rotem504cf0c2011-06-12 14:56:55 +00001004 NewMask == APInt::getSignBit(Op.getValueType().getSizeInBits()) &&
1005 Op.getOperand(0).getValueType().isFloatingPoint()) {
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001006 bool OpVTLegal = isOperationLegalOrCustom(ISD::FGETSIGN, Op.getValueType());
1007 bool i32Legal = isOperationLegalOrCustom(ISD::FGETSIGN, MVT::i32);
1008 if ((OpVTLegal || i32Legal) && Op.getValueType().isSimple()) {
1009 EVT Ty = OpVTLegal ? Op.getValueType() : MVT::i32;
Chris Lattnerde272b12007-12-22 21:35:38 +00001010 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1011 // place. We expect the SHL to be eliminated by other optimizations.
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001012 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, dl, Ty, Op.getOperand(0));
Stuart Hastingsbee6fcc2011-06-06 16:44:31 +00001013 unsigned OpVTSizeInBits = Op.getValueType().getSizeInBits();
1014 if (!OpVTLegal && OpVTSizeInBits > 32)
Stuart Hastings3ae49c02011-06-01 18:32:25 +00001015 Sign = TLO.DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), Sign);
Duncan Sands13237ac2008-06-06 12:08:01 +00001016 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Stuart Hastingsfd5ecd02011-06-01 14:04:17 +00001017 SDValue ShAmt = TLO.DAG.getConstant(ShVal, Op.getValueType());
Stuart Hastings4a4e5a22011-05-19 18:48:20 +00001018 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, dl,
1019 Op.getValueType(),
Chris Lattnerde272b12007-12-22 21:35:38 +00001020 Sign, ShAmt));
1021 }
1022 }
Chris Lattnerde272b12007-12-22 21:35:38 +00001023 break;
Dan Gohmanad3e5492009-04-08 00:15:30 +00001024 case ISD::ADD:
1025 case ISD::MUL:
1026 case ISD::SUB: {
1027 // Add, Sub, and Mul don't demand any bits in positions beyond that
1028 // of the highest bit demanded of them.
1029 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1030 BitWidth - NewMask.countLeadingZeros());
1031 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1032 KnownOne2, TLO, Depth+1))
1033 return true;
1034 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1035 KnownOne2, TLO, Depth+1))
1036 return true;
1037 // See if the operation should be performed at a smaller bit width.
Dan Gohman600f62b2010-06-24 14:30:44 +00001038 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohmanad3e5492009-04-08 00:15:30 +00001039 return true;
1040 }
1041 // FALL THROUGH
Dan Gohman38dc08f2008-05-06 00:53:29 +00001042 default:
Chris Lattnere6025522006-04-02 06:15:09 +00001043 // Just use ComputeMaskedBits to compute output bits.
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001044 TLO.DAG.ComputeMaskedBits(Op, KnownZero, KnownOne, Depth);
Chris Lattnerab816402006-02-27 01:00:42 +00001045 break;
Nate Begeman8a77efe2006-02-16 21:11:51 +00001046 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001047
Chris Lattner118ddba2006-02-26 23:36:02 +00001048 // If we know the value of all of the demanded bits, return this as a
1049 // constant.
Dan Gohmanae2b6fb2008-02-27 00:25:32 +00001050 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattner118ddba2006-02-26 23:36:02 +00001051 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
Wesley Peck527da1b2010-11-23 03:31:01 +00001052
Nate Begeman8a77efe2006-02-16 21:11:51 +00001053 return false;
1054}
1055
Wesley Peck527da1b2010-11-23 03:31:01 +00001056/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1057/// in Mask are known to be either zero or one and return them in the
Nate Begeman8a77efe2006-02-16 21:11:51 +00001058/// KnownZero/KnownOne bitsets.
Wesley Peck527da1b2010-11-23 03:31:01 +00001059void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Wesley Peck527da1b2010-11-23 03:31:01 +00001060 APInt &KnownZero,
Dan Gohmanf990faf2008-02-13 00:35:47 +00001061 APInt &KnownOne,
Dan Gohman309d3d52007-06-22 14:59:07 +00001062 const SelectionDAG &DAG,
Nate Begeman8a77efe2006-02-16 21:11:51 +00001063 unsigned Depth) const {
Chris Lattner6c1321c2006-04-02 06:19:46 +00001064 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1065 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1066 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1067 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerf0b24d22006-01-30 04:09:27 +00001068 "Should use MaskedValueIsZero if you don't know whether Op"
1069 " is a target node!");
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001070 KnownZero = KnownOne = APInt(KnownOne.getBitWidth(), 0);
Evan Cheng9cdc16c2005-12-21 23:05:39 +00001071}
Chris Lattner32fef532006-01-26 20:37:03 +00001072
Chris Lattner7206d742006-05-06 09:27:13 +00001073/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1074/// targets that want to expose additional information about sign bits to the
1075/// DAG Combiner.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001076unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Matt Arsenaultcf6f6882014-04-04 20:13:13 +00001077 const SelectionDAG &,
Chris Lattner7206d742006-05-06 09:27:13 +00001078 unsigned Depth) const {
1079 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1080 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1081 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1082 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1083 "Should use ComputeNumSignBits if you don't know whether Op"
1084 " is a target node!");
1085 return 1;
1086}
1087
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001088/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1089/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1090/// determine which bit is set.
1091///
Dale Johannesencc5fc442009-02-11 19:19:41 +00001092static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001093 // A left-shift of a constant one will have exactly one bit set, because
1094 // shifting the bit off the end is undefined.
1095 if (Val.getOpcode() == ISD::SHL)
1096 if (ConstantSDNode *C =
1097 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1098 if (C->getAPIntValue() == 1)
1099 return true;
Dan Gohmane58ab792009-01-29 01:59:02 +00001100
Dan Gohmanaaee6c92009-02-15 23:59:32 +00001101 // Similarly, a right-shift of a constant sign-bit will have exactly
1102 // one bit set.
1103 if (Val.getOpcode() == ISD::SRL)
1104 if (ConstantSDNode *C =
1105 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1106 if (C->getAPIntValue().isSignBit())
1107 return true;
1108
1109 // More could be done here, though the above checks are enough
1110 // to handle some common cases.
1111
1112 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001113 EVT OpVT = Val.getValueType();
Dan Gohman4cec5432010-03-02 02:14:38 +00001114 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane58ab792009-01-29 01:59:02 +00001115 APInt KnownZero, KnownOne;
Rafael Espindolaba0a6ca2012-04-04 12:51:34 +00001116 DAG.ComputeMaskedBits(Val, KnownZero, KnownOne);
Dale Johannesencc5fc442009-02-11 19:19:41 +00001117 return (KnownZero.countPopulation() == BitWidth - 1) &&
1118 (KnownOne.countPopulation() == 1);
Dan Gohmane58ab792009-01-29 01:59:02 +00001119}
Chris Lattner7206d742006-05-06 09:27:13 +00001120
Matt Arsenault6310c3f2014-04-01 18:13:22 +00001121bool TargetLowering::isConstTrueVal(const SDNode *N) const {
1122 if (!N)
1123 return false;
1124
1125 bool IsVec = false;
1126 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
1127 if (!CN) {
1128 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1129 if (!BV)
1130 return false;
1131
1132 IsVec = true;
1133 CN = BV->getConstantSplatValue();
1134 }
1135
1136 switch (getBooleanContents(IsVec)) {
1137 case UndefinedBooleanContent:
1138 return CN->getAPIntValue()[0];
1139 case ZeroOrOneBooleanContent:
1140 return CN->isOne();
1141 case ZeroOrNegativeOneBooleanContent:
1142 return CN->isAllOnesValue();
1143 }
1144
1145 llvm_unreachable("Invalid boolean contents");
1146}
1147
1148bool TargetLowering::isConstFalseVal(const SDNode *N) const {
1149 if (!N)
1150 return false;
1151
1152 bool IsVec = false;
1153 const ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N);
1154 if (!CN) {
1155 const BuildVectorSDNode *BV = dyn_cast<BuildVectorSDNode>(N);
1156 if (!BV)
1157 return false;
1158
1159 IsVec = true;
1160 CN = BV->getConstantSplatValue();
1161 }
1162
1163 if (getBooleanContents(IsVec) == UndefinedBooleanContent)
1164 return !CN->getAPIntValue()[0];
1165
1166 return CN->isNullValue();
1167}
1168
Wesley Peck527da1b2010-11-23 03:31:01 +00001169/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001170/// and cc. If it is unable to simplify it, return a null SDValue.
1171SDValue
Owen Anderson53aa7a92009-08-10 22:56:29 +00001172TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Cheng92658d52007-02-08 22:13:59 +00001173 ISD::CondCode Cond, bool foldBooleans,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001174 DAGCombinerInfo &DCI, SDLoc dl) const {
Evan Cheng92658d52007-02-08 22:13:59 +00001175 SelectionDAG &DAG = DCI.DAG;
1176
1177 // These setcc operations always fold.
1178 switch (Cond) {
1179 default: break;
1180 case ISD::SETFALSE:
1181 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1182 case ISD::SETTRUE:
Tim Northover950fcc02013-09-06 12:38:12 +00001183 case ISD::SETTRUE2: {
1184 TargetLowering::BooleanContent Cnt = getBooleanContents(VT.isVector());
1185 return DAG.getConstant(
1186 Cnt == TargetLowering::ZeroOrNegativeOneBooleanContent ? -1ULL : 1, VT);
1187 }
Evan Cheng92658d52007-02-08 22:13:59 +00001188 }
1189
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001190 // Ensure that the constant occurs on the RHS, and fold constant
1191 // comparisons.
Tom Stellardcd428182013-09-28 02:50:38 +00001192 ISD::CondCode SwappedCC = ISD::getSetCCSwappedOperands(Cond);
1193 if (isa<ConstantSDNode>(N0.getNode()) &&
1194 (DCI.isBeforeLegalizeOps() ||
1195 isCondCodeLegal(SwappedCC, N0.getSimpleValueType())))
1196 return DAG.getSetCC(dl, VT, N1, N0, SwappedCC);
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00001197
Gabor Greiff304a7a2008-08-28 21:40:38 +00001198 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman2fa65b72008-03-03 22:22:56 +00001199 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen7aad5422008-11-07 01:28:02 +00001200
Eli Friedman65919b52009-07-26 23:47:17 +00001201 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1202 // equality comparison, then we're just comparing whether X itself is
1203 // zero.
1204 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1205 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1206 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001207 const APInt &ShAmt
1208 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001209 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1210 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1211 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1212 // (srl (ctlz x), 5) == 0 -> X != 0
1213 // (srl (ctlz x), 5) != 1 -> X != 0
1214 Cond = ISD::SETNE;
1215 } else {
1216 // (srl (ctlz x), 5) != 0 -> X == 0
1217 // (srl (ctlz x), 5) == 1 -> X == 0
1218 Cond = ISD::SETEQ;
1219 }
1220 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1221 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1222 Zero, Cond);
1223 }
1224 }
1225
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001226 SDValue CTPOP = N0;
1227 // Look through truncs that don't change the value of a ctpop.
1228 if (N0.hasOneUse() && N0.getOpcode() == ISD::TRUNCATE)
1229 CTPOP = N0.getOperand(0);
1230
1231 if (CTPOP.hasOneUse() && CTPOP.getOpcode() == ISD::CTPOP &&
Benjamin Kramer45d183c2011-01-17 18:00:28 +00001232 (N0 == CTPOP || N0.getValueType().getSizeInBits() >
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001233 Log2_32_Ceil(CTPOP.getValueType().getSizeInBits()))) {
1234 EVT CTVT = CTPOP.getValueType();
1235 SDValue CTOp = CTPOP.getOperand(0);
1236
1237 // (ctpop x) u< 2 -> (x & x-1) == 0
1238 // (ctpop x) u> 1 -> (x & x-1) != 0
1239 if ((Cond == ISD::SETULT && C1 == 2) || (Cond == ISD::SETUGT && C1 == 1)){
1240 SDValue Sub = DAG.getNode(ISD::SUB, dl, CTVT, CTOp,
1241 DAG.getConstant(1, CTVT));
1242 SDValue And = DAG.getNode(ISD::AND, dl, CTVT, CTOp, Sub);
1243 ISD::CondCode CC = Cond == ISD::SETULT ? ISD::SETEQ : ISD::SETNE;
1244 return DAG.getSetCC(dl, VT, And, DAG.getConstant(0, CTVT), CC);
1245 }
1246
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001247 // TODO: (ctpop x) == 1 -> x && (x & x-1) == 0 iff ctpop is illegal.
Benjamin Kramer24c5184d2011-01-17 12:04:57 +00001248 }
1249
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001250 // (zext x) == C --> x == (trunc C)
1251 if (DCI.isBeforeLegalize() && N0->hasOneUse() &&
1252 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1253 unsigned MinBits = N0.getValueSizeInBits();
1254 SDValue PreZExt;
1255 if (N0->getOpcode() == ISD::ZERO_EXTEND) {
1256 // ZExt
1257 MinBits = N0->getOperand(0).getValueSizeInBits();
1258 PreZExt = N0->getOperand(0);
1259 } else if (N0->getOpcode() == ISD::AND) {
1260 // DAGCombine turns costly ZExts into ANDs
1261 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0->getOperand(1)))
1262 if ((C->getAPIntValue()+1).isPowerOf2()) {
1263 MinBits = C->getAPIntValue().countTrailingOnes();
1264 PreZExt = N0->getOperand(0);
1265 }
1266 } else if (LoadSDNode *LN0 = dyn_cast<LoadSDNode>(N0)) {
1267 // ZEXTLOAD
1268 if (LN0->getExtensionType() == ISD::ZEXTLOAD) {
1269 MinBits = LN0->getMemoryVT().getSizeInBits();
1270 PreZExt = N0;
1271 }
1272 }
1273
Benjamin Kramerbde91762012-06-02 10:20:22 +00001274 // Make sure we're not losing bits from the constant.
Benjamin Kramer8aaf1972013-05-21 08:51:09 +00001275 if (MinBits > 0 &&
1276 MinBits < C1.getBitWidth() && MinBits >= C1.getActiveBits()) {
Benjamin Kramer341c11d2011-04-22 18:47:44 +00001277 EVT MinVT = EVT::getIntegerVT(*DAG.getContext(), MinBits);
1278 if (isTypeDesirableForOp(ISD::SETCC, MinVT)) {
1279 // Will get folded away.
1280 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MinVT, PreZExt);
1281 SDValue C = DAG.getConstant(C1.trunc(MinBits), MinVT);
1282 return DAG.getSetCC(dl, VT, Trunc, C, Cond);
1283 }
1284 }
1285 }
1286
Eli Friedman65919b52009-07-26 23:47:17 +00001287 // If the LHS is '(and load, const)', the RHS is 0,
1288 // the test is for equality or unsigned, and all 1 bits of the const are
1289 // in the same partial word, see if we can shorten the load.
1290 if (DCI.isBeforeLegalize() &&
Eli Friedmana961d692013-09-24 22:50:14 +00001291 !ISD::isSignedIntSetCC(Cond) &&
Eli Friedman65919b52009-07-26 23:47:17 +00001292 N0.getOpcode() == ISD::AND && C1 == 0 &&
1293 N0.getNode()->hasOneUse() &&
1294 isa<LoadSDNode>(N0.getOperand(0)) &&
1295 N0.getOperand(0).getNode()->hasOneUse() &&
1296 isa<ConstantSDNode>(N0.getOperand(1))) {
1297 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng16b75ce2010-01-07 20:58:44 +00001298 APInt bestMask;
Eli Friedman65919b52009-07-26 23:47:17 +00001299 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng16b75ce2010-01-07 20:58:44 +00001300 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001301 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001302 unsigned maskWidth = origWidth;
Wesley Peck527da1b2010-11-23 03:31:01 +00001303 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
Eli Friedman65919b52009-07-26 23:47:17 +00001304 // 8 bits, but have to be careful...
1305 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1306 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng16b75ce2010-01-07 20:58:44 +00001307 const APInt &Mask =
1308 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedman65919b52009-07-26 23:47:17 +00001309 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001310 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedman65919b52009-07-26 23:47:17 +00001311 for (unsigned offset=0; offset<origWidth/width; offset++) {
1312 if ((newMask & Mask) == Mask) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00001313 if (!getDataLayout()->isLittleEndian())
Eli Friedman65919b52009-07-26 23:47:17 +00001314 bestOffset = (origWidth/width - offset - 1) * (width/8);
1315 else
1316 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng16b75ce2010-01-07 20:58:44 +00001317 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedman65919b52009-07-26 23:47:17 +00001318 bestWidth = width;
1319 break;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001320 }
Eli Friedman65919b52009-07-26 23:47:17 +00001321 newMask = newMask << width;
Dale Johannesen7aad5422008-11-07 01:28:02 +00001322 }
1323 }
1324 }
Eli Friedman65919b52009-07-26 23:47:17 +00001325 if (bestWidth) {
Chris Lattner493b3e72011-04-14 04:12:47 +00001326 EVT newVT = EVT::getIntegerVT(*DAG.getContext(), bestWidth);
Eli Friedman65919b52009-07-26 23:47:17 +00001327 if (newVT.isRound()) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001328 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001329 SDValue Ptr = Lod->getBasePtr();
1330 if (bestOffset != 0)
1331 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1332 DAG.getConstant(bestOffset, PtrType));
1333 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1334 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001335 Lod->getPointerInfo().getWithOffset(bestOffset),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001336 false, false, false, NewAlign);
Wesley Peck527da1b2010-11-23 03:31:01 +00001337 return DAG.getSetCC(dl, VT,
Eli Friedman65919b52009-07-26 23:47:17 +00001338 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001339 DAG.getConstant(bestMask.trunc(bestWidth),
1340 newVT)),
Eli Friedman65919b52009-07-26 23:47:17 +00001341 DAG.getConstant(0LL, newVT), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001342 }
Eli Friedman65919b52009-07-26 23:47:17 +00001343 }
1344 }
Evan Cheng92658d52007-02-08 22:13:59 +00001345
Eli Friedman65919b52009-07-26 23:47:17 +00001346 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1347 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1348 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1349
1350 // If the comparison constant has bits in the upper part, the
1351 // zero-extended value could never match.
1352 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1353 C1.getBitWidth() - InSize))) {
Evan Cheng92658d52007-02-08 22:13:59 +00001354 switch (Cond) {
Evan Cheng92658d52007-02-08 22:13:59 +00001355 case ISD::SETUGT:
1356 case ISD::SETUGE:
Eli Friedman65919b52009-07-26 23:47:17 +00001357 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001358 case ISD::SETULT:
Eli Friedman65919b52009-07-26 23:47:17 +00001359 case ISD::SETULE:
1360 case ISD::SETNE: return DAG.getConstant(1, VT);
1361 case ISD::SETGT:
1362 case ISD::SETGE:
1363 // True if the sign bit of C1 is set.
1364 return DAG.getConstant(C1.isNegative(), VT);
1365 case ISD::SETLT:
1366 case ISD::SETLE:
1367 // True if the sign bit of C1 isn't set.
1368 return DAG.getConstant(C1.isNonNegative(), VT);
1369 default:
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00001370 break;
1371 }
Eli Friedman65919b52009-07-26 23:47:17 +00001372 }
Evan Cheng92658d52007-02-08 22:13:59 +00001373
Eli Friedman65919b52009-07-26 23:47:17 +00001374 // Otherwise, we can perform the comparison with the low bits.
1375 switch (Cond) {
1376 case ISD::SETEQ:
1377 case ISD::SETNE:
1378 case ISD::SETUGT:
1379 case ISD::SETUGE:
1380 case ISD::SETULT:
1381 case ISD::SETULE: {
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001382 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001383 if (DCI.isBeforeLegalizeOps() ||
1384 (isOperationLegal(ISD::SETCC, newVT) &&
Matt Arsenault5f2fd4b2014-05-07 18:26:58 +00001385 getCondCodeAction(Cond, newVT.getSimpleVT()) == Legal)) {
1386 EVT NewSetCCVT = getSetCCResultType(*DAG.getContext(), newVT);
1387 SDValue NewConst = DAG.getConstant(C1.trunc(InSize), newVT);
1388
1389 SDValue NewSetCC = DAG.getSetCC(dl, NewSetCCVT, N0.getOperand(0),
1390 NewConst, Cond);
1391 return DAG.getBoolExtOrTrunc(NewSetCC, dl, VT);
1392 }
Eli Friedman65919b52009-07-26 23:47:17 +00001393 break;
1394 }
1395 default:
1396 break; // todo, be more careful with signed comparisons
1397 }
1398 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng228c31f2010-02-27 07:36:59 +00001399 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001400 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedman65919b52009-07-26 23:47:17 +00001401 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +00001402 EVT ExtDstTy = N0.getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001403 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1404
Eli Friedmanffe64c02010-07-30 06:44:31 +00001405 // If the constant doesn't fit into the number of bits for the source of
1406 // the sign extension, it is impossible for both sides to be equal.
1407 if (C1.getMinSignedBits() > ExtSrcTyBits)
Eli Friedman65919b52009-07-26 23:47:17 +00001408 return DAG.getConstant(Cond == ISD::SETNE, VT);
Wesley Peck527da1b2010-11-23 03:31:01 +00001409
Eli Friedman65919b52009-07-26 23:47:17 +00001410 SDValue ZextOp;
Owen Anderson53aa7a92009-08-10 22:56:29 +00001411 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedman65919b52009-07-26 23:47:17 +00001412 if (Op0Ty == ExtSrcTy) {
1413 ZextOp = N0.getOperand(0);
1414 } else {
1415 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1416 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1417 DAG.getConstant(Imm, Op0Ty));
1418 }
1419 if (!DCI.isCalledByLegalizer())
1420 DCI.AddToWorklist(ZextOp.getNode());
1421 // Otherwise, make this a use of a zext.
Wesley Peck527da1b2010-11-23 03:31:01 +00001422 return DAG.getSetCC(dl, VT, ZextOp,
Eli Friedman65919b52009-07-26 23:47:17 +00001423 DAG.getConstant(C1 & APInt::getLowBitsSet(
1424 ExtDstTyBits,
Wesley Peck527da1b2010-11-23 03:31:01 +00001425 ExtSrcTyBits),
Eli Friedman65919b52009-07-26 23:47:17 +00001426 ExtDstTy),
1427 Cond);
1428 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1429 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedman65919b52009-07-26 23:47:17 +00001430 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng228c31f2010-02-27 07:36:59 +00001431 if (N0.getOpcode() == ISD::SETCC &&
1432 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng16b75ce2010-01-07 20:58:44 +00001433 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedman65919b52009-07-26 23:47:17 +00001434 if (TrueWhenTrue)
Wesley Peck527da1b2010-11-23 03:31:01 +00001435 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedman65919b52009-07-26 23:47:17 +00001436 // Invert the condition.
1437 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
Wesley Peck527da1b2010-11-23 03:31:01 +00001438 CC = ISD::getSetCCInverse(CC,
Eli Friedman65919b52009-07-26 23:47:17 +00001439 N0.getOperand(0).getValueType().isInteger());
Tom Stellardcd428182013-09-28 02:50:38 +00001440 if (DCI.isBeforeLegalizeOps() ||
1441 isCondCodeLegal(CC, N0.getOperand(0).getSimpleValueType()))
1442 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Cheng92658d52007-02-08 22:13:59 +00001443 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001444
Eli Friedman65919b52009-07-26 23:47:17 +00001445 if ((N0.getOpcode() == ISD::XOR ||
Wesley Peck527da1b2010-11-23 03:31:01 +00001446 (N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001447 N0.getOperand(0).getOpcode() == ISD::XOR &&
1448 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1449 isa<ConstantSDNode>(N0.getOperand(1)) &&
1450 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1451 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1452 // can only do this if the top bits are known zero.
1453 unsigned BitWidth = N0.getValueSizeInBits();
1454 if (DAG.MaskedValueIsZero(N0,
1455 APInt::getHighBitsSet(BitWidth,
1456 BitWidth-1))) {
1457 // Okay, get the un-inverted input value.
1458 SDValue Val;
1459 if (N0.getOpcode() == ISD::XOR)
1460 Val = N0.getOperand(0);
1461 else {
Wesley Peck527da1b2010-11-23 03:31:01 +00001462 assert(N0.getOpcode() == ISD::AND &&
Eli Friedman65919b52009-07-26 23:47:17 +00001463 N0.getOperand(0).getOpcode() == ISD::XOR);
1464 // ((X^1)&1)^1 -> X & 1
1465 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1466 N0.getOperand(0).getOperand(0),
1467 N0.getOperand(1));
1468 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001469
Eli Friedman65919b52009-07-26 23:47:17 +00001470 return DAG.getSetCC(dl, VT, Val, N1,
1471 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1472 }
Evan Cheng228c31f2010-02-27 07:36:59 +00001473 } else if (N1C->getAPIntValue() == 1 &&
1474 (VT == MVT::i1 ||
Duncan Sandsf2641e12011-09-06 19:07:46 +00001475 getBooleanContents(false) == ZeroOrOneBooleanContent)) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001476 SDValue Op0 = N0;
1477 if (Op0.getOpcode() == ISD::TRUNCATE)
1478 Op0 = Op0.getOperand(0);
1479
1480 if ((Op0.getOpcode() == ISD::XOR) &&
1481 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1482 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1483 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1484 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1485 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1486 Cond);
Craig Topper63f59212012-12-19 06:12:28 +00001487 }
1488 if (Op0.getOpcode() == ISD::AND &&
1489 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1490 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
Evan Cheng228c31f2010-02-27 07:36:59 +00001491 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001492 if (Op0.getValueType().bitsGT(VT))
Evan Cheng228c31f2010-02-27 07:36:59 +00001493 Op0 = DAG.getNode(ISD::AND, dl, VT,
1494 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1495 DAG.getConstant(1, VT));
Anton Korobeynikov737718d2010-05-01 12:52:34 +00001496 else if (Op0.getValueType().bitsLT(VT))
1497 Op0 = DAG.getNode(ISD::AND, dl, VT,
1498 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1499 DAG.getConstant(1, VT));
1500
Evan Cheng228c31f2010-02-27 07:36:59 +00001501 return DAG.getSetCC(dl, VT, Op0,
1502 DAG.getConstant(0, Op0.getValueType()),
1503 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1504 }
Craig Topper63f59212012-12-19 06:12:28 +00001505 if (Op0.getOpcode() == ISD::AssertZext &&
1506 cast<VTSDNode>(Op0.getOperand(1))->getVT() == MVT::i1)
1507 return DAG.getSetCC(dl, VT, Op0,
1508 DAG.getConstant(0, Op0.getValueType()),
1509 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001510 }
Eli Friedman65919b52009-07-26 23:47:17 +00001511 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001512
Eli Friedman65919b52009-07-26 23:47:17 +00001513 APInt MinVal, MaxVal;
1514 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1515 if (ISD::isSignedIntSetCC(Cond)) {
1516 MinVal = APInt::getSignedMinValue(OperandBitSize);
1517 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1518 } else {
1519 MinVal = APInt::getMinValue(OperandBitSize);
1520 MaxVal = APInt::getMaxValue(OperandBitSize);
1521 }
Evan Cheng92658d52007-02-08 22:13:59 +00001522
Eli Friedman65919b52009-07-26 23:47:17 +00001523 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1524 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1525 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001526 // X >= C0 --> X > (C0 - 1)
1527 APInt C = C1 - 1;
1528 ISD::CondCode NewCC = (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT;
1529 if ((DCI.isBeforeLegalizeOps() ||
1530 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1531 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1532 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001533 return DAG.getSetCC(dl, VT, N0,
1534 DAG.getConstant(C, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001535 NewCC);
1536 }
Eli Friedman65919b52009-07-26 23:47:17 +00001537 }
Evan Cheng92658d52007-02-08 22:13:59 +00001538
Eli Friedman65919b52009-07-26 23:47:17 +00001539 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1540 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001541 // X <= C0 --> X < (C0 + 1)
1542 APInt C = C1 + 1;
1543 ISD::CondCode NewCC = (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT;
1544 if ((DCI.isBeforeLegalizeOps() ||
1545 isCondCodeLegal(NewCC, VT.getSimpleVT())) &&
1546 (!N1C->isOpaque() || (N1C->isOpaque() && C.getBitWidth() <= 64 &&
1547 isLegalICmpImmediate(C.getSExtValue())))) {
Juergen Ributzkaf26beda2014-01-25 02:02:55 +00001548 return DAG.getSetCC(dl, VT, N0,
1549 DAG.getConstant(C, N1.getValueType()),
Matt Arsenaultb22426c2014-03-25 16:09:21 +00001550 NewCC);
1551 }
Eli Friedman65919b52009-07-26 23:47:17 +00001552 }
Evan Cheng92658d52007-02-08 22:13:59 +00001553
Eli Friedman65919b52009-07-26 23:47:17 +00001554 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1555 return DAG.getConstant(0, VT); // X < MIN --> false
1556 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1557 return DAG.getConstant(1, VT); // X >= MIN --> true
1558 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1559 return DAG.getConstant(0, VT); // X > MAX --> false
1560 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1561 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Cheng92658d52007-02-08 22:13:59 +00001562
Eli Friedman65919b52009-07-26 23:47:17 +00001563 // Canonicalize setgt X, Min --> setne X, Min
1564 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1565 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1566 // Canonicalize setlt X, Max --> setne X, Max
1567 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1568 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Cheng92658d52007-02-08 22:13:59 +00001569
Eli Friedman65919b52009-07-26 23:47:17 +00001570 // If we have setult X, 1, turn it into seteq X, 0
1571 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001572 return DAG.getSetCC(dl, VT, N0,
1573 DAG.getConstant(MinVal, N0.getValueType()),
Eli Friedman65919b52009-07-26 23:47:17 +00001574 ISD::SETEQ);
1575 // If we have setugt X, Max-1, turn it into seteq X, Max
Craig Topper3f194c82012-12-19 06:43:58 +00001576 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
Wesley Peck527da1b2010-11-23 03:31:01 +00001577 return DAG.getSetCC(dl, VT, N0,
Eli Friedman65919b52009-07-26 23:47:17 +00001578 DAG.getConstant(MaxVal, N0.getValueType()),
1579 ISD::SETEQ);
Evan Cheng92658d52007-02-08 22:13:59 +00001580
Eli Friedman65919b52009-07-26 23:47:17 +00001581 // If we have "setcc X, C0", check to see if we can shrink the immediate
1582 // by changing cc.
Evan Cheng92658d52007-02-08 22:13:59 +00001583
Eli Friedman65919b52009-07-26 23:47:17 +00001584 // SETUGT X, SINTMAX -> SETLT X, 0
Wesley Peck527da1b2010-11-23 03:31:01 +00001585 if (Cond == ISD::SETUGT &&
Eli Friedman65919b52009-07-26 23:47:17 +00001586 C1 == APInt::getSignedMaxValue(OperandBitSize))
Wesley Peck527da1b2010-11-23 03:31:01 +00001587 return DAG.getSetCC(dl, VT, N0,
Eli Friedman65919b52009-07-26 23:47:17 +00001588 DAG.getConstant(0, N1.getValueType()),
1589 ISD::SETLT);
Evan Cheng92658d52007-02-08 22:13:59 +00001590
Eli Friedman65919b52009-07-26 23:47:17 +00001591 // SETULT X, SINTMIN -> SETGT X, -1
1592 if (Cond == ISD::SETULT &&
1593 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1594 SDValue ConstMinusOne =
1595 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1596 N1.getValueType());
1597 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1598 }
Evan Cheng92658d52007-02-08 22:13:59 +00001599
Eli Friedman65919b52009-07-26 23:47:17 +00001600 // Fold bit comparisons when we can.
1601 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Cheng166a4e62010-01-06 19:38:29 +00001602 (VT == N0.getValueType() ||
1603 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1604 N0.getOpcode() == ISD::AND)
Eli Friedman65919b52009-07-26 23:47:17 +00001605 if (ConstantSDNode *AndRHS =
1606 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001607 EVT ShiftTy = DCI.isBeforeLegalize() ?
Owen Andersonb2c80da2011-02-25 21:41:48 +00001608 getPointerTy() : getShiftAmountTy(N0.getValueType());
Eli Friedman65919b52009-07-26 23:47:17 +00001609 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1610 // Perform the xform if the AND RHS is a single bit.
Evan Cheng16b75ce2010-01-07 20:58:44 +00001611 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001612 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1613 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng16b75ce2010-01-07 20:58:44 +00001614 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedman65919b52009-07-26 23:47:17 +00001615 }
Evan Cheng16b75ce2010-01-07 20:58:44 +00001616 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedman65919b52009-07-26 23:47:17 +00001617 // (X & 8) == 8 --> (X & 8) >> 3
1618 // Perform the xform if C1 is a single bit.
1619 if (C1.isPowerOf2()) {
Evan Cheng166a4e62010-01-06 19:38:29 +00001620 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1621 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1622 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Cheng92658d52007-02-08 22:13:59 +00001623 }
1624 }
Eli Friedman65919b52009-07-26 23:47:17 +00001625 }
Evan Chengf579bec2012-07-17 06:53:39 +00001626
Evan Cheng47d7be92012-07-17 07:47:50 +00001627 if (C1.getMinSignedBits() <= 64 &&
1628 !isLegalICmpImmediate(C1.getSExtValue())) {
Evan Chengf579bec2012-07-17 06:53:39 +00001629 // (X & -256) == 256 -> (X >> 8) == 1
1630 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1631 N0.getOpcode() == ISD::AND && N0.hasOneUse()) {
1632 if (ConstantSDNode *AndRHS =
1633 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1634 const APInt &AndRHSC = AndRHS->getAPIntValue();
1635 if ((-AndRHSC).isPowerOf2() && (AndRHSC & C1) == C1) {
1636 unsigned ShiftBits = AndRHSC.countTrailingZeros();
Owen Anderson77e4d442014-01-22 22:34:17 +00001637 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Chengf579bec2012-07-17 06:53:39 +00001638 getPointerTy() : getShiftAmountTy(N0.getValueType());
1639 EVT CmpTy = N0.getValueType();
1640 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0.getOperand(0),
1641 DAG.getConstant(ShiftBits, ShiftTy));
1642 SDValue CmpRHS = DAG.getConstant(C1.lshr(ShiftBits), CmpTy);
1643 return DAG.getSetCC(dl, VT, Shift, CmpRHS, Cond);
1644 }
1645 }
Evan Cheng780f9b52012-07-17 08:31:11 +00001646 } else if (Cond == ISD::SETULT || Cond == ISD::SETUGE ||
1647 Cond == ISD::SETULE || Cond == ISD::SETUGT) {
1648 bool AdjOne = (Cond == ISD::SETULE || Cond == ISD::SETUGT);
1649 // X < 0x100000000 -> (X >> 32) < 1
1650 // X >= 0x100000000 -> (X >> 32) >= 1
1651 // X <= 0x0ffffffff -> (X >> 32) < 1
1652 // X > 0x0ffffffff -> (X >> 32) >= 1
1653 unsigned ShiftBits;
1654 APInt NewC = C1;
1655 ISD::CondCode NewCond = Cond;
1656 if (AdjOne) {
1657 ShiftBits = C1.countTrailingOnes();
1658 NewC = NewC + 1;
1659 NewCond = (Cond == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1660 } else {
1661 ShiftBits = C1.countTrailingZeros();
1662 }
1663 NewC = NewC.lshr(ShiftBits);
1664 if (ShiftBits && isLegalICmpImmediate(NewC.getSExtValue())) {
Owen Anderson77e4d442014-01-22 22:34:17 +00001665 EVT ShiftTy = DCI.isBeforeLegalize() ?
Evan Cheng780f9b52012-07-17 08:31:11 +00001666 getPointerTy() : getShiftAmountTy(N0.getValueType());
1667 EVT CmpTy = N0.getValueType();
1668 SDValue Shift = DAG.getNode(ISD::SRL, dl, CmpTy, N0,
1669 DAG.getConstant(ShiftBits, ShiftTy));
1670 SDValue CmpRHS = DAG.getConstant(NewC, CmpTy);
1671 return DAG.getSetCC(dl, VT, Shift, CmpRHS, NewCond);
1672 }
Evan Chengf579bec2012-07-17 06:53:39 +00001673 }
1674 }
Evan Cheng92658d52007-02-08 22:13:59 +00001675 }
1676
Gabor Greiff304a7a2008-08-28 21:40:38 +00001677 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Cheng92658d52007-02-08 22:13:59 +00001678 // Constant fold or commute setcc.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001679 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001680 if (O.getNode()) return O;
1681 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner3b6a8212007-12-29 08:37:08 +00001682 // If the RHS of an FP comparison is a constant, simplify it away in
1683 // some cases.
1684 if (CFP->getValueAPF().isNaN()) {
1685 // If an operand is known to be a nan, we can fold it.
1686 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001687 default: llvm_unreachable("Unknown flavor!");
Chris Lattner3b6a8212007-12-29 08:37:08 +00001688 case 0: // Known false.
1689 return DAG.getConstant(0, VT);
1690 case 1: // Known true.
1691 return DAG.getConstant(1, VT);
Chris Lattner96317d22007-12-30 21:21:10 +00001692 case 2: // Undefined.
Dale Johannesen84935752009-02-06 23:05:02 +00001693 return DAG.getUNDEF(VT);
Chris Lattner3b6a8212007-12-29 08:37:08 +00001694 }
1695 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001696
Chris Lattner3b6a8212007-12-29 08:37:08 +00001697 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1698 // constant if knowing that the operand is non-nan is enough. We prefer to
1699 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1700 // materialize 0.0.
1701 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001702 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman832800a2009-09-26 15:24:17 +00001703
1704 // If the condition is not legal, see if we can find an equivalent one
1705 // which is legal.
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001706 if (!isCondCodeLegal(Cond, N0.getSimpleValueType())) {
Dan Gohman832800a2009-09-26 15:24:17 +00001707 // If the comparison was an awkward floating-point == or != and one of
1708 // the comparison operands is infinity or negative infinity, convert the
1709 // condition to a less-awkward <= or >=.
1710 if (CFP->getValueAPF().isInfinity()) {
1711 if (CFP->getValueAPF().isNegative()) {
1712 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001713 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001714 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1715 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001716 isCondCodeLegal(ISD::SETOLE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001717 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1718 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001719 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001720 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1721 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001722 isCondCodeLegal(ISD::SETUGT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001723 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1724 } else {
1725 if (Cond == ISD::SETOEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001726 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001727 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1728 if (Cond == ISD::SETUEQ &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001729 isCondCodeLegal(ISD::SETOGE, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001730 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1731 if (Cond == ISD::SETUNE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001732 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001733 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1734 if (Cond == ISD::SETONE &&
Patrik Hagglundffd057a2012-12-19 10:19:55 +00001735 isCondCodeLegal(ISD::SETULT, N0.getSimpleValueType()))
Dan Gohman832800a2009-09-26 15:24:17 +00001736 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1737 }
1738 }
1739 }
Evan Cheng92658d52007-02-08 22:13:59 +00001740 }
1741
1742 if (N0 == N1) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001743 // The sext(setcc()) => setcc() optimization relies on the appropriate
1744 // constant being emitted.
Nadav Rotema8e15b02012-09-06 11:13:55 +00001745 uint64_t EqVal = 0;
Duncan Sands0552a2c2012-07-05 09:32:46 +00001746 switch (getBooleanContents(N0.getValueType().isVector())) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001747 case UndefinedBooleanContent:
1748 case ZeroOrOneBooleanContent:
1749 EqVal = ISD::isTrueWhenEqual(Cond);
1750 break;
1751 case ZeroOrNegativeOneBooleanContent:
1752 EqVal = ISD::isTrueWhenEqual(Cond) ? -1 : 0;
1753 break;
1754 }
1755
Evan Cheng92658d52007-02-08 22:13:59 +00001756 // We can always fold X == X for integer setcc's.
Chad Rosier2a02fe12012-04-03 20:11:24 +00001757 if (N0.getValueType().isInteger()) {
Duncan Sands0552a2c2012-07-05 09:32:46 +00001758 return DAG.getConstant(EqVal, VT);
Chad Rosier2a02fe12012-04-03 20:11:24 +00001759 }
Evan Cheng92658d52007-02-08 22:13:59 +00001760 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1761 if (UOF == 2) // FP operators that are undefined on NaNs.
Duncan Sands0552a2c2012-07-05 09:32:46 +00001762 return DAG.getConstant(EqVal, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001763 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
Duncan Sands0552a2c2012-07-05 09:32:46 +00001764 return DAG.getConstant(EqVal, VT);
Evan Cheng92658d52007-02-08 22:13:59 +00001765 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1766 // if it is not already.
1767 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
Micah Villmowb67d7a32012-07-31 18:07:43 +00001768 if (NewCond != Cond && (DCI.isBeforeLegalizeOps() ||
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001769 getCondCodeAction(NewCond, N0.getSimpleValueType()) == Legal))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001770 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Cheng92658d52007-02-08 22:13:59 +00001771 }
1772
1773 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands13237ac2008-06-06 12:08:01 +00001774 N0.getValueType().isInteger()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001775 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1776 N0.getOpcode() == ISD::XOR) {
1777 // Simplify (X+Y) == (X+Z) --> Y == Z
1778 if (N0.getOpcode() == N1.getOpcode()) {
1779 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001780 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001781 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001782 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001783 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1784 // If X op Y == Y op X, try other combinations.
1785 if (N0.getOperand(0) == N1.getOperand(1))
Wesley Peck527da1b2010-11-23 03:31:01 +00001786 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001787 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001788 if (N0.getOperand(1) == N1.getOperand(0))
Wesley Peck527da1b2010-11-23 03:31:01 +00001789 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
Dale Johannesenf1163e92009-02-03 00:47:48 +00001790 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001791 }
1792 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001793
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001794 // If RHS is a legal immediate value for a compare instruction, we need
1795 // to be careful about increasing register pressure needlessly.
1796 bool LegalRHSImm = false;
1797
Evan Cheng92658d52007-02-08 22:13:59 +00001798 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1799 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1800 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greiff304a7a2008-08-28 21:40:38 +00001801 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00001802 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmaneffb8942008-09-12 16:56:44 +00001803 DAG.getConstant(RHSC->getAPIntValue()-
1804 LHSR->getAPIntValue(),
Evan Cheng92658d52007-02-08 22:13:59 +00001805 N0.getValueType()), Cond);
1806 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001807
Sylvestre Ledru91ce36c2012-09-27 10:14:43 +00001808 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
Evan Cheng92658d52007-02-08 22:13:59 +00001809 if (N0.getOpcode() == ISD::XOR)
1810 // If we know that all of the inverted bits are zero, don't bother
1811 // performing the inversion.
Dan Gohman1f372ed2008-02-25 21:11:39 +00001812 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1813 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001814 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001815 DAG.getConstant(LHSR->getAPIntValue() ^
1816 RHSC->getAPIntValue(),
1817 N0.getValueType()),
1818 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001819 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001820
Evan Cheng92658d52007-02-08 22:13:59 +00001821 // Turn (C1-X) == C2 --> X == C1-C2
1822 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greiff304a7a2008-08-28 21:40:38 +00001823 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman1f372ed2008-02-25 21:11:39 +00001824 return
Dale Johannesenf1163e92009-02-03 00:47:48 +00001825 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman1f372ed2008-02-25 21:11:39 +00001826 DAG.getConstant(SUBC->getAPIntValue() -
1827 RHSC->getAPIntValue(),
1828 N0.getValueType()),
1829 Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001830 }
Wesley Peck527da1b2010-11-23 03:31:01 +00001831 }
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001832
1833 // Could RHSC fold directly into a compare?
1834 if (RHSC->getValueType(0).getSizeInBits() <= 64)
1835 LegalRHSImm = isLegalICmpImmediate(RHSC->getSExtValue());
Evan Cheng92658d52007-02-08 22:13:59 +00001836 }
1837
1838 // Simplify (X+Z) == X --> Z == 0
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001839 // Don't do this if X is an immediate that can fold into a cmp
1840 // instruction and X+Z has other uses. It could be an induction variable
1841 // chain, and the transform would increase register pressure.
1842 if (!LegalRHSImm || N0.getNode()->hasOneUse()) {
1843 if (N0.getOperand(0) == N1)
1844 return DAG.getSetCC(dl, VT, N0.getOperand(1),
1845 DAG.getConstant(0, N0.getValueType()), Cond);
1846 if (N0.getOperand(1) == N1) {
1847 if (DAG.isCommutativeBinOp(N0.getOpcode()))
1848 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1849 DAG.getConstant(0, N0.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001850 if (N0.getNode()->hasOneUse()) {
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001851 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
1852 // (Z-X) == X --> Z == X<<1
1853 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N1,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001854 DAG.getConstant(1, getShiftAmountTy(N1.getValueType())));
Jakob Stoklund Olesen37492ea2012-04-05 20:30:20 +00001855 if (!DCI.isCalledByLegalizer())
1856 DCI.AddToWorklist(SH.getNode());
1857 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
1858 }
Evan Cheng92658d52007-02-08 22:13:59 +00001859 }
1860 }
1861 }
1862
1863 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
1864 N1.getOpcode() == ISD::XOR) {
1865 // Simplify X == (X+Z) --> Z == 0
Craig Topper3f194c82012-12-19 06:43:58 +00001866 if (N1.getOperand(0) == N0)
Dale Johannesenf1163e92009-02-03 00:47:48 +00001867 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Cheng92658d52007-02-08 22:13:59 +00001868 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001869 if (N1.getOperand(1) == N0) {
1870 if (DAG.isCommutativeBinOp(N1.getOpcode()))
Dale Johannesenf1163e92009-02-03 00:47:48 +00001871 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Cheng92658d52007-02-08 22:13:59 +00001872 DAG.getConstant(0, N1.getValueType()), Cond);
Craig Topper3f194c82012-12-19 06:43:58 +00001873 if (N1.getNode()->hasOneUse()) {
Evan Cheng92658d52007-02-08 22:13:59 +00001874 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
1875 // X == (Z-X) --> X<<1 == Z
Wesley Peck527da1b2010-11-23 03:31:01 +00001876 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Owen Andersonb2c80da2011-02-25 21:41:48 +00001877 DAG.getConstant(1, getShiftAmountTy(N0.getValueType())));
Evan Cheng92658d52007-02-08 22:13:59 +00001878 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001879 DCI.AddToWorklist(SH.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00001880 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Cheng92658d52007-02-08 22:13:59 +00001881 }
1882 }
1883 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001884
Dan Gohman8b437cc2009-01-29 16:18:12 +00001885 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesencc5fc442009-02-11 19:19:41 +00001886 // Note that where y is variable and is known to have at most
1887 // one bit set (for example, if it is z&1) we cannot do this;
1888 // the expressions are not equivalent when y==0.
Dan Gohmane58ab792009-01-29 01:59:02 +00001889 if (N0.getOpcode() == ISD::AND)
1890 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001891 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001892 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001893 if (DCI.isBeforeLegalizeOps() ||
1894 isCondCodeLegal(Cond, N0.getSimpleValueType())) {
1895 SDValue Zero = DAG.getConstant(0, N1.getValueType());
1896 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
1897 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001898 }
1899 }
1900 if (N1.getOpcode() == ISD::AND)
1901 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesencc5fc442009-02-11 19:19:41 +00001902 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane58ab792009-01-29 01:59:02 +00001903 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
Tom Stellardcd428182013-09-28 02:50:38 +00001904 if (DCI.isBeforeLegalizeOps() ||
1905 isCondCodeLegal(Cond, N1.getSimpleValueType())) {
1906 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1907 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
1908 }
Dan Gohmane58ab792009-01-29 01:59:02 +00001909 }
1910 }
Evan Cheng92658d52007-02-08 22:13:59 +00001911 }
1912
1913 // Fold away ALL boolean setcc's.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001914 SDValue Temp;
Owen Anderson9f944592009-08-11 20:47:22 +00001915 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Cheng92658d52007-02-08 22:13:59 +00001916 switch (Cond) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00001917 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilsonc5890052009-01-22 17:39:32 +00001918 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00001919 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
1920 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Cheng92658d52007-02-08 22:13:59 +00001921 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001922 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001923 break;
1924 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson9f944592009-08-11 20:47:22 +00001925 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Cheng92658d52007-02-08 22:13:59 +00001926 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001927 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
1928 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson9f944592009-08-11 20:47:22 +00001929 Temp = DAG.getNOT(dl, N0, MVT::i1);
1930 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001931 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001932 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001933 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001934 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
1935 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson9f944592009-08-11 20:47:22 +00001936 Temp = DAG.getNOT(dl, N1, MVT::i1);
1937 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001938 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001939 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001940 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001941 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
1942 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson9f944592009-08-11 20:47:22 +00001943 Temp = DAG.getNOT(dl, N0, MVT::i1);
1944 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001945 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001946 DCI.AddToWorklist(Temp.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001947 break;
Bob Wilsonc5890052009-01-22 17:39:32 +00001948 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
1949 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson9f944592009-08-11 20:47:22 +00001950 Temp = DAG.getNOT(dl, N1, MVT::i1);
1951 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Cheng92658d52007-02-08 22:13:59 +00001952 break;
1953 }
Owen Anderson9f944592009-08-11 20:47:22 +00001954 if (VT != MVT::i1) {
Evan Cheng92658d52007-02-08 22:13:59 +00001955 if (!DCI.isCalledByLegalizer())
Gabor Greiff304a7a2008-08-28 21:40:38 +00001956 DCI.AddToWorklist(N0.getNode());
Evan Cheng92658d52007-02-08 22:13:59 +00001957 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenf1163e92009-02-03 00:47:48 +00001958 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Cheng92658d52007-02-08 22:13:59 +00001959 }
1960 return N0;
1961 }
1962
1963 // Could not fold it.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001964 return SDValue();
Evan Cheng92658d52007-02-08 22:13:59 +00001965}
1966
Evan Cheng2609d5e2008-05-12 19:56:52 +00001967/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
1968/// node is a GlobalAddress + offset.
Chris Lattner46c01a32011-02-13 22:25:43 +00001969bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue *&GA,
Evan Cheng2609d5e2008-05-12 19:56:52 +00001970 int64_t &Offset) const {
1971 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohmane38cc012008-06-09 22:05:52 +00001972 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
1973 GA = GASD->getGlobal();
1974 Offset += GASD->getOffset();
Evan Cheng2609d5e2008-05-12 19:56:52 +00001975 return true;
1976 }
1977
1978 if (N->getOpcode() == ISD::ADD) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001979 SDValue N1 = N->getOperand(0);
1980 SDValue N2 = N->getOperand(1);
Gabor Greiff304a7a2008-08-28 21:40:38 +00001981 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00001982 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
1983 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00001984 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00001985 return true;
1986 }
Gabor Greiff304a7a2008-08-28 21:40:38 +00001987 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Cheng2609d5e2008-05-12 19:56:52 +00001988 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
1989 if (V) {
Dan Gohman6e054832008-09-26 21:54:37 +00001990 Offset += V->getSExtValue();
Evan Cheng2609d5e2008-05-12 19:56:52 +00001991 return true;
1992 }
1993 }
1994 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001995
Evan Cheng2609d5e2008-05-12 19:56:52 +00001996 return false;
1997}
1998
1999
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002000SDValue TargetLowering::
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002001PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2002 // Default implementation: no optimization.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002003 return SDValue();
Chris Lattner4a2eeea2006-03-01 04:52:55 +00002004}
2005
Chris Lattneree1dadb2006-02-04 02:13:02 +00002006//===----------------------------------------------------------------------===//
2007// Inline Assembler Implementation Methods
2008//===----------------------------------------------------------------------===//
2009
Chris Lattner47935152008-04-27 00:09:47 +00002010
Chris Lattneree1dadb2006-02-04 02:13:02 +00002011TargetLowering::ConstraintType
Chris Lattnerd6855142007-03-25 02:14:49 +00002012TargetLowering::getConstraintType(const std::string &Constraint) const {
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002013 unsigned S = Constraint.size();
2014
2015 if (S == 1) {
Chris Lattnerd6855142007-03-25 02:14:49 +00002016 switch (Constraint[0]) {
2017 default: break;
2018 case 'r': return C_RegisterClass;
2019 case 'm': // memory
2020 case 'o': // offsetable
2021 case 'V': // not offsetable
2022 return C_Memory;
2023 case 'i': // Simple Integer or Relocatable Constant
2024 case 'n': // Simple Integer
John Thompsonc467aa22010-09-21 22:04:54 +00002025 case 'E': // Floating Point Constant
2026 case 'F': // Floating Point Constant
Chris Lattnerd6855142007-03-25 02:14:49 +00002027 case 's': // Relocatable Constant
John Thompsonc467aa22010-09-21 22:04:54 +00002028 case 'p': // Address.
Chris Lattner3d7efa22007-03-25 04:35:41 +00002029 case 'X': // Allow ANY value.
Chris Lattnerd6855142007-03-25 02:14:49 +00002030 case 'I': // Target registers.
2031 case 'J':
2032 case 'K':
2033 case 'L':
2034 case 'M':
2035 case 'N':
2036 case 'O':
2037 case 'P':
John Thompsonc467aa22010-09-21 22:04:54 +00002038 case '<':
2039 case '>':
Chris Lattnerd6855142007-03-25 02:14:49 +00002040 return C_Other;
2041 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002042 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002043
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002044 if (S > 1 && Constraint[0] == '{' && Constraint[S-1] == '}') {
2045 if (S == 8 && !Constraint.compare(1, 6, "memory", 6)) // "{memory}"
2046 return C_Memory;
Chris Lattner843e4452007-03-25 02:18:14 +00002047 return C_Register;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00002048 }
Chris Lattnerd6855142007-03-25 02:14:49 +00002049 return C_Unknown;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002050}
2051
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002052/// LowerXConstraint - try to replace an X constraint, which matches anything,
2053/// with another that has more specific requirements based on the type of the
2054/// corresponding operand.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002055const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands13237ac2008-06-06 12:08:01 +00002056 if (ConstraintVT.isInteger())
Chris Lattner724539c2008-04-26 23:02:14 +00002057 return "r";
Duncan Sands13237ac2008-06-06 12:08:01 +00002058 if (ConstraintVT.isFloatingPoint())
Chris Lattner724539c2008-04-26 23:02:14 +00002059 return "f"; // works for many targets
Craig Topperc0196b12014-04-14 00:51:57 +00002060 return nullptr;
Dale Johannesen2b3bc302008-01-29 02:21:21 +00002061}
2062
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002063/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2064/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002065void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopherde9399b2011-06-02 23:16:42 +00002066 std::string &Constraint,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002067 std::vector<SDValue> &Ops,
Chris Lattner724539c2008-04-26 23:02:14 +00002068 SelectionDAG &DAG) const {
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002069
Eric Christopherde9399b2011-06-02 23:16:42 +00002070 if (Constraint.length() > 1) return;
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002071
Eric Christopherde9399b2011-06-02 23:16:42 +00002072 char ConstraintLetter = Constraint[0];
Chris Lattneree1dadb2006-02-04 02:13:02 +00002073 switch (ConstraintLetter) {
Chris Lattnera9f917a2007-02-17 06:00:35 +00002074 default: break;
Dale Johannesen4646aa32007-11-05 21:20:28 +00002075 case 'X': // Allows any operand; labels (basic block) use this.
2076 if (Op.getOpcode() == ISD::BasicBlock) {
2077 Ops.push_back(Op);
2078 return;
2079 }
2080 // fall through
Chris Lattneree1dadb2006-02-04 02:13:02 +00002081 case 'i': // Simple Integer or Relocatable Constant
2082 case 'n': // Simple Integer
Dale Johannesen4646aa32007-11-05 21:20:28 +00002083 case 's': { // Relocatable Constant
Chris Lattner44a2ed62007-05-03 16:54:34 +00002084 // These operands are interested in values of the form (GV+C), where C may
2085 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2086 // is possible and fine if either GV or C are missing.
2087 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2088 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
Wesley Peck527da1b2010-11-23 03:31:01 +00002089
Chris Lattner44a2ed62007-05-03 16:54:34 +00002090 // If we have "(add GV, C)", pull out GV/C
2091 if (Op.getOpcode() == ISD::ADD) {
2092 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2093 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
Craig Topperc0196b12014-04-14 00:51:57 +00002094 if (!C || !GA) {
Chris Lattner44a2ed62007-05-03 16:54:34 +00002095 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2096 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2097 }
Craig Topperc0196b12014-04-14 00:51:57 +00002098 if (!C || !GA)
2099 C = nullptr, GA = nullptr;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002100 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002101
Chris Lattner44a2ed62007-05-03 16:54:34 +00002102 // If we find a valid operand, map to the TargetXXX version so that the
2103 // value itself doesn't get selected.
2104 if (GA) { // Either &GV or &GV+C
2105 if (ConstraintLetter != 'n') {
2106 int64_t Offs = GA->getOffset();
Dan Gohmaneffb8942008-09-12 16:56:44 +00002107 if (C) Offs += C->getZExtValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002108 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00002109 C ? SDLoc(C) : SDLoc(),
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002110 Op.getValueType(), Offs));
2111 return;
Chris Lattner44a2ed62007-05-03 16:54:34 +00002112 }
2113 }
2114 if (C) { // just C, no GV.
Chris Lattnera9f917a2007-02-17 06:00:35 +00002115 // Simple constants are not allowed for 's'.
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002116 if (ConstraintLetter != 's') {
Dale Johannesen65577522009-02-12 20:58:09 +00002117 // gcc prints these as sign extended. Sign extend value to 64 bits
2118 // now; without this it would get ZExt'd later in
2119 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2120 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson9f944592009-08-11 20:47:22 +00002121 MVT::i64));
Chris Lattnerd8c9cb92007-08-25 00:47:38 +00002122 return;
2123 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002124 }
Chris Lattnera9f917a2007-02-17 06:00:35 +00002125 break;
Chris Lattneree1dadb2006-02-04 02:13:02 +00002126 }
Chris Lattner44a2ed62007-05-03 16:54:34 +00002127 }
Chris Lattneree1dadb2006-02-04 02:13:02 +00002128}
2129
Chris Lattner7ad77df2006-02-22 00:56:39 +00002130std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner7bb46962006-02-21 23:11:00 +00002131getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +00002132 MVT VT) const {
Will Dietzae726a92013-10-13 03:08:49 +00002133 if (Constraint.empty() || Constraint[0] != '{')
Craig Topperc0196b12014-04-14 00:51:57 +00002134 return std::make_pair(0u, static_cast<TargetRegisterClass*>(nullptr));
Chris Lattner7ed31012006-02-01 01:29:47 +00002135 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2136
2137 // Remove the braces from around the name.
Benjamin Kramer68e49452009-11-12 20:36:59 +00002138 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner7ad77df2006-02-22 00:56:39 +00002139
Hal Finkel943f76d2012-12-18 17:50:58 +00002140 std::pair<unsigned, const TargetRegisterClass*> R =
Craig Topperc0196b12014-04-14 00:51:57 +00002141 std::make_pair(0u, static_cast<const TargetRegisterClass*>(nullptr));
Hal Finkel943f76d2012-12-18 17:50:58 +00002142
Chris Lattner7ad77df2006-02-22 00:56:39 +00002143 // Figure out which register class contains this reg.
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00002144 const TargetRegisterInfo *RI = getTargetMachine().getRegisterInfo();
Dan Gohman3a4be0f2008-02-10 18:45:23 +00002145 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner7ad77df2006-02-22 00:56:39 +00002146 E = RI->regclass_end(); RCI != E; ++RCI) {
2147 const TargetRegisterClass *RC = *RCI;
Wesley Peck527da1b2010-11-23 03:31:01 +00002148
2149 // If none of the value types for this register class are valid, we
Chris Lattner2e124af2006-02-22 23:00:51 +00002150 // can't use it. For example, 64-bit reg classes on 32-bit targets.
Jakob Stoklund Olesen35163e22011-10-12 01:24:51 +00002151 if (!isLegalRC(RC))
2152 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002153
2154 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
Chris Lattner7ad77df2006-02-22 00:56:39 +00002155 I != E; ++I) {
Hal Finkel943f76d2012-12-18 17:50:58 +00002156 if (RegName.equals_lower(RI->getName(*I))) {
2157 std::pair<unsigned, const TargetRegisterClass*> S =
2158 std::make_pair(*I, RC);
2159
2160 // If this register class has the requested value type, return it,
2161 // otherwise keep searching and return the first class found
2162 // if no other is found which explicitly has the requested type.
2163 if (RC->hasType(VT))
2164 return S;
2165 else if (!R.second)
2166 R = S;
2167 }
Chris Lattner7ad77df2006-02-22 00:56:39 +00002168 }
Chris Lattner32fef532006-01-26 20:37:03 +00002169 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002170
Hal Finkel943f76d2012-12-18 17:50:58 +00002171 return R;
Chris Lattner32fef532006-01-26 20:37:03 +00002172}
Evan Chengaf598d22006-03-13 23:18:16 +00002173
2174//===----------------------------------------------------------------------===//
Chris Lattner47935152008-04-27 00:09:47 +00002175// Constraint Selection.
2176
Chris Lattner860df6e2008-10-17 16:47:46 +00002177/// isMatchingInputConstraint - Return true of this is an input operand that is
2178/// a matching constraint like "4".
2179bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattneref890172008-10-17 16:21:11 +00002180 assert(!ConstraintCode.empty() && "No known constraint!");
Guy Benyei83c74e92013-02-12 21:21:59 +00002181 return isdigit(static_cast<unsigned char>(ConstraintCode[0]));
Chris Lattneref890172008-10-17 16:21:11 +00002182}
2183
2184/// getMatchedOperand - If this is an input matching constraint, this method
2185/// returns the output operand it matches.
2186unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2187 assert(!ConstraintCode.empty() && "No known constraint!");
2188 return atoi(ConstraintCode.c_str());
2189}
2190
Wesley Peck527da1b2010-11-23 03:31:01 +00002191
John Thompson1094c802010-09-13 18:15:37 +00002192/// ParseConstraints - Split up the constraint string from the inline
2193/// assembly value into the specific constraints and their prefixes,
2194/// and also tie in the associated operand values.
2195/// If this returns an empty vector, and if the constraint string itself
2196/// isn't empty, there was an error parsing.
John Thompsone8360b72010-10-29 17:29:13 +00002197TargetLowering::AsmOperandInfoVector TargetLowering::ParseConstraints(
John Thompson1094c802010-09-13 18:15:37 +00002198 ImmutableCallSite CS) const {
2199 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00002200 AsmOperandInfoVector ConstraintOperands;
John Thompson1094c802010-09-13 18:15:37 +00002201 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
John Thompsonc467aa22010-09-21 22:04:54 +00002202 unsigned maCount = 0; // Largest number of multiple alternative constraints.
John Thompson1094c802010-09-13 18:15:37 +00002203
2204 // Do a prepass over the constraints, canonicalizing them, and building up the
2205 // ConstraintOperands list.
John Thompsone8360b72010-10-29 17:29:13 +00002206 InlineAsm::ConstraintInfoVector
John Thompson1094c802010-09-13 18:15:37 +00002207 ConstraintInfos = IA->ParseConstraints();
Wesley Peck527da1b2010-11-23 03:31:01 +00002208
John Thompson1094c802010-09-13 18:15:37 +00002209 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
2210 unsigned ResNo = 0; // ResNo - The result number of the next output.
2211
2212 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
2213 ConstraintOperands.push_back(AsmOperandInfo(ConstraintInfos[i]));
2214 AsmOperandInfo &OpInfo = ConstraintOperands.back();
2215
John Thompsonc467aa22010-09-21 22:04:54 +00002216 // Update multiple alternative constraint count.
2217 if (OpInfo.multipleAlternatives.size() > maCount)
2218 maCount = OpInfo.multipleAlternatives.size();
2219
John Thompsone8360b72010-10-29 17:29:13 +00002220 OpInfo.ConstraintVT = MVT::Other;
John Thompson1094c802010-09-13 18:15:37 +00002221
2222 // Compute the value type for each operand.
2223 switch (OpInfo.Type) {
2224 case InlineAsm::isOutput:
2225 // Indirect outputs just consume an argument.
2226 if (OpInfo.isIndirect) {
2227 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2228 break;
2229 }
2230
2231 // The return value of the call is this value. As such, there is no
2232 // corresponding argument.
2233 assert(!CS.getType()->isVoidTy() &&
2234 "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00002235 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002236 OpInfo.ConstraintVT = getSimpleValueType(STy->getElementType(ResNo));
John Thompson1094c802010-09-13 18:15:37 +00002237 } else {
2238 assert(ResNo == 0 && "Asm only has one result!");
Patrik Hagglundf9934612012-12-19 15:19:11 +00002239 OpInfo.ConstraintVT = getSimpleValueType(CS.getType());
John Thompson1094c802010-09-13 18:15:37 +00002240 }
2241 ++ResNo;
2242 break;
2243 case InlineAsm::isInput:
2244 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
2245 break;
2246 case InlineAsm::isClobber:
2247 // Nothing to do.
2248 break;
2249 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002250
John Thompsone8360b72010-10-29 17:29:13 +00002251 if (OpInfo.CallOperandVal) {
Chris Lattner229907c2011-07-18 04:54:35 +00002252 llvm::Type *OpTy = OpInfo.CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002253 if (OpInfo.isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00002254 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002255 if (!PtrTy)
2256 report_fatal_error("Indirect operand for inline asm not a pointer!");
2257 OpTy = PtrTy->getElementType();
2258 }
Eric Christopher5bbb2bd2011-06-17 20:41:29 +00002259
Eric Christopher44804282011-05-09 20:04:43 +00002260 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00002261 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00002262 if (STy->getNumElements() == 1)
2263 OpTy = STy->getElementType(0);
2264
John Thompsone8360b72010-10-29 17:29:13 +00002265 // If OpTy is not a single value, it may be a struct/union that we
2266 // can tile with integers.
2267 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Benjamin Kramer56b31bd2013-01-11 20:05:37 +00002268 unsigned BitSize = getDataLayout()->getTypeSizeInBits(OpTy);
John Thompsone8360b72010-10-29 17:29:13 +00002269 switch (BitSize) {
2270 default: break;
2271 case 1:
2272 case 8:
2273 case 16:
2274 case 32:
2275 case 64:
2276 case 128:
Dale Johannesenf11ea9c2010-11-09 01:15:07 +00002277 OpInfo.ConstraintVT =
Patrik Hagglundf9934612012-12-19 15:19:11 +00002278 MVT::getVT(IntegerType::get(OpTy->getContext(), BitSize), true);
John Thompsone8360b72010-10-29 17:29:13 +00002279 break;
2280 }
Micah Villmow89021e42012-10-09 16:06:12 +00002281 } else if (PointerType *PT = dyn_cast<PointerType>(OpTy)) {
Matt Arsenaulta98c3b12013-10-10 19:09:05 +00002282 unsigned PtrSize
2283 = getDataLayout()->getPointerSizeInBits(PT->getAddressSpace());
2284 OpInfo.ConstraintVT = MVT::getIntegerVT(PtrSize);
John Thompsone8360b72010-10-29 17:29:13 +00002285 } else {
Patrik Hagglundf9934612012-12-19 15:19:11 +00002286 OpInfo.ConstraintVT = MVT::getVT(OpTy, true);
John Thompsone8360b72010-10-29 17:29:13 +00002287 }
2288 }
John Thompson1094c802010-09-13 18:15:37 +00002289 }
2290
2291 // If we have multiple alternative constraints, select the best alternative.
2292 if (ConstraintInfos.size()) {
John Thompson1094c802010-09-13 18:15:37 +00002293 if (maCount) {
2294 unsigned bestMAIndex = 0;
2295 int bestWeight = -1;
2296 // weight: -1 = invalid match, and 0 = so-so match to 5 = good match.
2297 int weight = -1;
2298 unsigned maIndex;
2299 // Compute the sums of the weights for each alternative, keeping track
2300 // of the best (highest weight) one so far.
2301 for (maIndex = 0; maIndex < maCount; ++maIndex) {
2302 int weightSum = 0;
2303 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2304 cIndex != eIndex; ++cIndex) {
2305 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
2306 if (OpInfo.Type == InlineAsm::isClobber)
2307 continue;
John Thompson1094c802010-09-13 18:15:37 +00002308
John Thompsone8360b72010-10-29 17:29:13 +00002309 // If this is an output operand with a matching input operand,
2310 // look up the matching input. If their types mismatch, e.g. one
2311 // is an integer, the other is floating point, or their sizes are
2312 // different, flag it as an maCantMatch.
John Thompson1094c802010-09-13 18:15:37 +00002313 if (OpInfo.hasMatchingInput()) {
2314 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompson1094c802010-09-13 18:15:37 +00002315 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
2316 if ((OpInfo.ConstraintVT.isInteger() !=
2317 Input.ConstraintVT.isInteger()) ||
2318 (OpInfo.ConstraintVT.getSizeInBits() !=
2319 Input.ConstraintVT.getSizeInBits())) {
2320 weightSum = -1; // Can't match.
2321 break;
2322 }
John Thompson1094c802010-09-13 18:15:37 +00002323 }
2324 }
John Thompson1094c802010-09-13 18:15:37 +00002325 weight = getMultipleConstraintMatchWeight(OpInfo, maIndex);
2326 if (weight == -1) {
2327 weightSum = -1;
2328 break;
2329 }
2330 weightSum += weight;
2331 }
2332 // Update best.
2333 if (weightSum > bestWeight) {
2334 bestWeight = weightSum;
2335 bestMAIndex = maIndex;
2336 }
2337 }
2338
2339 // Now select chosen alternative in each constraint.
2340 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2341 cIndex != eIndex; ++cIndex) {
2342 AsmOperandInfo& cInfo = ConstraintOperands[cIndex];
2343 if (cInfo.Type == InlineAsm::isClobber)
2344 continue;
2345 cInfo.selectAlternative(bestMAIndex);
2346 }
2347 }
2348 }
2349
2350 // Check and hook up tied operands, choose constraint code to use.
2351 for (unsigned cIndex = 0, eIndex = ConstraintOperands.size();
2352 cIndex != eIndex; ++cIndex) {
2353 AsmOperandInfo& OpInfo = ConstraintOperands[cIndex];
Wesley Peck527da1b2010-11-23 03:31:01 +00002354
John Thompson1094c802010-09-13 18:15:37 +00002355 // If this is an output operand with a matching input operand, look up the
2356 // matching input. If their types mismatch, e.g. one is an integer, the
2357 // other is floating point, or their sizes are different, flag it as an
2358 // error.
2359 if (OpInfo.hasMatchingInput()) {
2360 AsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
John Thompsone8360b72010-10-29 17:29:13 +00002361
John Thompson1094c802010-09-13 18:15:37 +00002362 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00002363 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
2364 getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
2365 OpInfo.ConstraintVT);
2366 std::pair<unsigned, const TargetRegisterClass*> InputRC =
2367 getRegForInlineAsmConstraint(Input.ConstraintCode,
2368 Input.ConstraintVT);
John Thompson1094c802010-09-13 18:15:37 +00002369 if ((OpInfo.ConstraintVT.isInteger() !=
2370 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00002371 (MatchRC.second != InputRC.second)) {
John Thompson1094c802010-09-13 18:15:37 +00002372 report_fatal_error("Unsupported asm: input constraint"
2373 " with a matching output constraint of"
2374 " incompatible type!");
2375 }
John Thompson1094c802010-09-13 18:15:37 +00002376 }
John Thompsone8360b72010-10-29 17:29:13 +00002377
John Thompson1094c802010-09-13 18:15:37 +00002378 }
2379 }
2380
2381 return ConstraintOperands;
2382}
2383
Chris Lattneref890172008-10-17 16:21:11 +00002384
Chris Lattner47935152008-04-27 00:09:47 +00002385/// getConstraintGenerality - Return an integer indicating how general CT
2386/// is.
2387static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2388 switch (CT) {
Chris Lattner47935152008-04-27 00:09:47 +00002389 case TargetLowering::C_Other:
2390 case TargetLowering::C_Unknown:
2391 return 0;
2392 case TargetLowering::C_Register:
2393 return 1;
2394 case TargetLowering::C_RegisterClass:
2395 return 2;
2396 case TargetLowering::C_Memory:
2397 return 3;
2398 }
Chandler Carruthf3e85022012-01-10 18:08:01 +00002399 llvm_unreachable("Invalid constraint type");
Chris Lattner47935152008-04-27 00:09:47 +00002400}
2401
John Thompsone8360b72010-10-29 17:29:13 +00002402/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002403/// This object must already have been set up with the operand type
2404/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002405TargetLowering::ConstraintWeight
2406 TargetLowering::getMultipleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002407 AsmOperandInfo &info, int maIndex) const {
John Thompsone8360b72010-10-29 17:29:13 +00002408 InlineAsm::ConstraintCodeVector *rCodes;
John Thompsonc467aa22010-09-21 22:04:54 +00002409 if (maIndex >= (int)info.multipleAlternatives.size())
2410 rCodes = &info.Codes;
2411 else
2412 rCodes = &info.multipleAlternatives[maIndex].Codes;
John Thompsone8360b72010-10-29 17:29:13 +00002413 ConstraintWeight BestWeight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002414
2415 // Loop over the options, keeping track of the most general one.
John Thompsonc467aa22010-09-21 22:04:54 +00002416 for (unsigned i = 0, e = rCodes->size(); i != e; ++i) {
John Thompsone8360b72010-10-29 17:29:13 +00002417 ConstraintWeight weight =
2418 getSingleConstraintMatchWeight(info, (*rCodes)[i].c_str());
John Thompson1094c802010-09-13 18:15:37 +00002419 if (weight > BestWeight)
2420 BestWeight = weight;
2421 }
2422
2423 return BestWeight;
2424}
2425
John Thompsone8360b72010-10-29 17:29:13 +00002426/// Examine constraint type and operand type and determine a weight value.
John Thompson1094c802010-09-13 18:15:37 +00002427/// This object must already have been set up with the operand type
2428/// and the current alternative constraint selected.
John Thompsone8360b72010-10-29 17:29:13 +00002429TargetLowering::ConstraintWeight
2430 TargetLowering::getSingleConstraintMatchWeight(
John Thompson1094c802010-09-13 18:15:37 +00002431 AsmOperandInfo &info, const char *constraint) const {
John Thompsone8360b72010-10-29 17:29:13 +00002432 ConstraintWeight weight = CW_Invalid;
John Thompson1094c802010-09-13 18:15:37 +00002433 Value *CallOperandVal = info.CallOperandVal;
2434 // If we don't have a value, we can't do a match,
2435 // but allow it at the lowest weight.
Craig Topperc0196b12014-04-14 00:51:57 +00002436 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002437 return CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002438 // Look at the constraint type.
2439 switch (*constraint) {
2440 case 'i': // immediate integer.
2441 case 'n': // immediate integer with a known value.
John Thompsone8360b72010-10-29 17:29:13 +00002442 if (isa<ConstantInt>(CallOperandVal))
2443 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002444 break;
2445 case 's': // non-explicit intregal immediate.
John Thompsone8360b72010-10-29 17:29:13 +00002446 if (isa<GlobalValue>(CallOperandVal))
2447 weight = CW_Constant;
John Thompson1094c802010-09-13 18:15:37 +00002448 break;
John Thompsone8360b72010-10-29 17:29:13 +00002449 case 'E': // immediate float if host format.
2450 case 'F': // immediate float.
2451 if (isa<ConstantFP>(CallOperandVal))
2452 weight = CW_Constant;
2453 break;
2454 case '<': // memory operand with autodecrement.
2455 case '>': // memory operand with autoincrement.
John Thompson1094c802010-09-13 18:15:37 +00002456 case 'm': // memory operand.
2457 case 'o': // offsettable memory operand
2458 case 'V': // non-offsettable memory operand
John Thompsone8360b72010-10-29 17:29:13 +00002459 weight = CW_Memory;
John Thompson1094c802010-09-13 18:15:37 +00002460 break;
John Thompsone8360b72010-10-29 17:29:13 +00002461 case 'r': // general register.
John Thompson1094c802010-09-13 18:15:37 +00002462 case 'g': // general register, memory operand or immediate integer.
John Thompsone8360b72010-10-29 17:29:13 +00002463 // note: Clang converts "g" to "imr".
2464 if (CallOperandVal->getType()->isIntegerTy())
2465 weight = CW_Register;
John Thompson1094c802010-09-13 18:15:37 +00002466 break;
John Thompsone8360b72010-10-29 17:29:13 +00002467 case 'X': // any operand.
John Thompson1094c802010-09-13 18:15:37 +00002468 default:
John Thompsone8360b72010-10-29 17:29:13 +00002469 weight = CW_Default;
John Thompson1094c802010-09-13 18:15:37 +00002470 break;
2471 }
2472 return weight;
2473}
2474
Chris Lattner47935152008-04-27 00:09:47 +00002475/// ChooseConstraint - If there are multiple different constraints that we
2476/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner58b9ece2008-04-27 01:49:46 +00002477/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner47935152008-04-27 00:09:47 +00002478/// Other -> immediates and magic values
2479/// Register -> one specific register
2480/// RegisterClass -> a group of regs
2481/// Memory -> memory
2482/// Ideally, we would pick the most specific constraint possible: if we have
2483/// something that fits into a register, we would pick it. The problem here
2484/// is that if we have something that could either be in a register or in
2485/// memory that use of the register could cause selection of *other*
2486/// operands to fail: they might only succeed if we pick memory. Because of
2487/// this the heuristic we use is:
2488///
2489/// 1) If there is an 'other' constraint, and if the operand is valid for
2490/// that constraint, use it. This makes us take advantage of 'i'
2491/// constraints when available.
2492/// 2) Otherwise, pick the most general constraint present. This prefers
2493/// 'm' over 'r', for example.
2494///
2495static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Dale Johannesence97d552010-06-25 21:55:36 +00002496 const TargetLowering &TLI,
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002497 SDValue Op, SelectionDAG *DAG) {
Chris Lattner47935152008-04-27 00:09:47 +00002498 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2499 unsigned BestIdx = 0;
2500 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2501 int BestGenerality = -1;
Dale Johannesen17feb072010-06-28 22:09:45 +00002502
Chris Lattner47935152008-04-27 00:09:47 +00002503 // Loop over the options, keeping track of the most general one.
2504 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2505 TargetLowering::ConstraintType CType =
2506 TLI.getConstraintType(OpInfo.Codes[i]);
Dale Johannesen17feb072010-06-28 22:09:45 +00002507
Chris Lattner22379732008-04-27 00:37:18 +00002508 // If this is an 'other' constraint, see if the operand is valid for it.
2509 // For example, on X86 we might have an 'rI' constraint. If the operand
2510 // is an integer in the range [0..31] we want to use I (saving a load
2511 // of a register), otherwise we must use 'r'.
Gabor Greiff304a7a2008-08-28 21:40:38 +00002512 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner22379732008-04-27 00:37:18 +00002513 assert(OpInfo.Codes[i].size() == 1 &&
2514 "Unhandled multi-letter 'other' constraint");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002515 std::vector<SDValue> ResultOps;
Eric Christopherde9399b2011-06-02 23:16:42 +00002516 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i],
Chris Lattner22379732008-04-27 00:37:18 +00002517 ResultOps, *DAG);
2518 if (!ResultOps.empty()) {
2519 BestType = CType;
2520 BestIdx = i;
2521 break;
2522 }
2523 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002524
Dale Johannesen17feb072010-06-28 22:09:45 +00002525 // Things with matching constraints can only be registers, per gcc
2526 // documentation. This mainly affects "g" constraints.
2527 if (CType == TargetLowering::C_Memory && OpInfo.hasMatchingInput())
2528 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002529
Chris Lattner47935152008-04-27 00:09:47 +00002530 // This constraint letter is more general than the previous one, use it.
2531 int Generality = getConstraintGenerality(CType);
2532 if (Generality > BestGenerality) {
2533 BestType = CType;
2534 BestIdx = i;
2535 BestGenerality = Generality;
2536 }
2537 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002538
Chris Lattner47935152008-04-27 00:09:47 +00002539 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2540 OpInfo.ConstraintType = BestType;
2541}
2542
2543/// ComputeConstraintToUse - Determines the constraint code and constraint
2544/// type to use for the specific AsmOperandInfo, setting
2545/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner22379732008-04-27 00:37:18 +00002546void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Wesley Peck527da1b2010-11-23 03:31:01 +00002547 SDValue Op,
Chris Lattner22379732008-04-27 00:37:18 +00002548 SelectionDAG *DAG) const {
Chris Lattner47935152008-04-27 00:09:47 +00002549 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
Wesley Peck527da1b2010-11-23 03:31:01 +00002550
Chris Lattner47935152008-04-27 00:09:47 +00002551 // Single-letter constraints ('r') are very common.
2552 if (OpInfo.Codes.size() == 1) {
2553 OpInfo.ConstraintCode = OpInfo.Codes[0];
2554 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2555 } else {
Dale Johannesence97d552010-06-25 21:55:36 +00002556 ChooseConstraint(OpInfo, *this, Op, DAG);
Chris Lattner47935152008-04-27 00:09:47 +00002557 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002558
Chris Lattner47935152008-04-27 00:09:47 +00002559 // 'X' matches anything.
2560 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2561 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen4e331152009-07-07 23:26:33 +00002562 // that matches labels). For Functions, the type here is the type of
Dale Johannesenade297d2009-07-20 23:27:39 +00002563 // the result, which is not what we want to look at; leave them alone.
2564 Value *v = OpInfo.CallOperandVal;
Dale Johannesen4e331152009-07-07 23:26:33 +00002565 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2566 OpInfo.CallOperandVal = v;
Chris Lattner47935152008-04-27 00:09:47 +00002567 return;
Dale Johannesen4e331152009-07-07 23:26:33 +00002568 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002569
Chris Lattner47935152008-04-27 00:09:47 +00002570 // Otherwise, try to resolve it to something we know about by looking at
2571 // the actual operand type.
2572 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2573 OpInfo.ConstraintCode = Repl;
2574 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2575 }
2576 }
2577}
2578
David Majnemer0fc86702013-06-08 23:51:45 +00002579/// \brief Given an exact SDIV by a constant, create a multiplication
Benjamin Kramer9960a252011-07-08 10:31:30 +00002580/// with the multiplicative inverse of the constant.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002581SDValue TargetLowering::BuildExactSDIV(SDValue Op1, SDValue Op2, SDLoc dl,
Benjamin Kramer9960a252011-07-08 10:31:30 +00002582 SelectionDAG &DAG) const {
2583 ConstantSDNode *C = cast<ConstantSDNode>(Op2);
2584 APInt d = C->getAPIntValue();
2585 assert(d != 0 && "Division by zero!");
2586
2587 // Shift the value upfront if it is even, so the LSB is one.
2588 unsigned ShAmt = d.countTrailingZeros();
2589 if (ShAmt) {
2590 // TODO: For UDIV use SRL instead of SRA.
2591 SDValue Amt = DAG.getConstant(ShAmt, getShiftAmountTy(Op1.getValueType()));
2592 Op1 = DAG.getNode(ISD::SRA, dl, Op1.getValueType(), Op1, Amt);
2593 d = d.ashr(ShAmt);
2594 }
2595
2596 // Calculate the multiplicative inverse, using Newton's method.
2597 APInt t, xn = d;
2598 while ((t = d*xn) != 1)
2599 xn *= APInt(d.getBitWidth(), 2) - t;
2600
2601 Op2 = DAG.getConstant(xn, Op1.getValueType());
2602 return DAG.getNode(ISD::MUL, dl, Op1.getValueType(), Op1, Op2);
2603}
2604
David Majnemer0fc86702013-06-08 23:51:45 +00002605/// \brief Given an ISD::SDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002606/// return a DAG expression to select that will generate the same value by
2607/// multiplying by a magic number. See:
2608/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002609SDValue TargetLowering::BuildSDIV(SDNode *N, const APInt &Divisor,
2610 SelectionDAG &DAG, bool IsAfterLegalization,
2611 std::vector<SDNode *> *Created) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002612 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002613 SDLoc dl(N);
Wesley Peck527da1b2010-11-23 03:31:01 +00002614
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002615 // Check to see if we can do this.
Eli Friedmanc8228d22008-11-30 06:35:39 +00002616 // FIXME: We should be more aggressive here.
2617 if (!isTypeLegal(VT))
2618 return SDValue();
Wesley Peck527da1b2010-11-23 03:31:01 +00002619
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002620 APInt::ms magics = Divisor.magic();
Wesley Peck527da1b2010-11-23 03:31:01 +00002621
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002622 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanc8228d22008-11-30 06:35:39 +00002623 // FIXME: We should support doing a MUL in a wider type
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002624 SDValue Q;
Richard Osborne561fac42011-11-07 17:09:05 +00002625 if (IsAfterLegalization ? isOperationLegal(ISD::MULHS, VT) :
2626 isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002627 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohmana1603612007-10-08 18:33:35 +00002628 DAG.getConstant(magics.m, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002629 else if (IsAfterLegalization ? isOperationLegal(ISD::SMUL_LOHI, VT) :
2630 isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenf1163e92009-02-03 00:47:48 +00002631 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohmana1603612007-10-08 18:33:35 +00002632 N->getOperand(0),
Gabor Greiff304a7a2008-08-28 21:40:38 +00002633 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002634 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002635 return SDValue(); // No mulhs or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002636 // If d > 0 and m < 0, add the numerator
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002637 if (Divisor.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002638 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002639 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002640 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002641 }
2642 // If d < 0 and m > 0, subtract the numerator.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002643 if (Divisor.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002644 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002645 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002646 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002647 }
2648 // Shift right algebraic if shift value is nonzero
2649 if (magics.s > 0) {
Wesley Peck527da1b2010-11-23 03:31:01 +00002650 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002651 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002652 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002653 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002654 }
2655 // Extract the sign bit and add it to the quotient
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002656 SDValue T = DAG.getNode(ISD::SRL, dl, VT, Q,
2657 DAG.getConstant(VT.getScalarSizeInBits() - 1,
2658 getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002659 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002660 Created->push_back(T.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002661 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002662}
2663
David Majnemer0fc86702013-06-08 23:51:45 +00002664/// \brief Given an ISD::UDIV node expressing a divide by constant,
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002665/// return a DAG expression to select that will generate the same value by
2666/// multiplying by a magic number. See:
2667/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002668SDValue TargetLowering::BuildUDIV(SDNode *N, const APInt &Divisor,
2669 SelectionDAG &DAG, bool IsAfterLegalization,
2670 std::vector<SDNode *> *Created) const {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002671 EVT VT = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002672 SDLoc dl(N);
Eli Friedman1b7fc152008-11-30 06:02:26 +00002673
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002674 // Check to see if we can do this.
Eli Friedman1b7fc152008-11-30 06:02:26 +00002675 // FIXME: We should be more aggressive here.
2676 if (!isTypeLegal(VT))
2677 return SDValue();
2678
2679 // FIXME: We should use a narrower constant when the upper
2680 // bits are known to be zero.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002681 APInt::mu magics = Divisor.magicu();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002682
2683 SDValue Q = N->getOperand(0);
2684
2685 // If the divisor is even, we can avoid using the expensive fixup by shifting
2686 // the divided value upfront.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002687 if (magics.a != 0 && !Divisor[0]) {
2688 unsigned Shift = Divisor.countTrailingZeros();
Benjamin Kramercfcea122011-03-17 20:39:14 +00002689 Q = DAG.getNode(ISD::SRL, dl, VT, Q,
2690 DAG.getConstant(Shift, getShiftAmountTy(Q.getValueType())));
2691 if (Created)
2692 Created->push_back(Q.getNode());
2693
2694 // Get magic number for the shifted divisor.
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002695 magics = Divisor.lshr(Shift).magicu(Shift);
Benjamin Kramercfcea122011-03-17 20:39:14 +00002696 assert(magics.a == 0 && "Should use cheap fixup now");
2697 }
Eli Friedman1b7fc152008-11-30 06:02:26 +00002698
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002699 // Multiply the numerator (operand 0) by the magic value
Eli Friedman1b7fc152008-11-30 06:02:26 +00002700 // FIXME: We should support doing a MUL in a wider type
Richard Osborne561fac42011-11-07 17:09:05 +00002701 if (IsAfterLegalization ? isOperationLegal(ISD::MULHU, VT) :
2702 isOperationLegalOrCustom(ISD::MULHU, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002703 Q = DAG.getNode(ISD::MULHU, dl, VT, Q, DAG.getConstant(magics.m, VT));
Richard Osborne561fac42011-11-07 17:09:05 +00002704 else if (IsAfterLegalization ? isOperationLegal(ISD::UMUL_LOHI, VT) :
2705 isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Benjamin Kramercfcea122011-03-17 20:39:14 +00002706 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT), Q,
2707 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohmana1603612007-10-08 18:33:35 +00002708 else
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002709 return SDValue(); // No mulhu or equvialent
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002710 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002711 Created->push_back(Q.getNode());
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002712
2713 if (magics.a == 0) {
Benjamin Kramer4dae5982014-04-26 12:06:28 +00002714 assert(magics.s < Divisor.getBitWidth() &&
Eli Friedman1b7fc152008-11-30 06:02:26 +00002715 "We shouldn't generate an undefined shift!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002716 return DAG.getNode(ISD::SRL, dl, VT, Q,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002717 DAG.getConstant(magics.s, getShiftAmountTy(Q.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002718 } else {
Dale Johannesenf1163e92009-02-03 00:47:48 +00002719 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002720 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002721 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002722 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002723 DAG.getConstant(1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002724 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002725 Created->push_back(NPQ.getNode());
Dale Johannesenf1163e92009-02-03 00:47:48 +00002726 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002727 if (Created)
Gabor Greiff304a7a2008-08-28 21:40:38 +00002728 Created->push_back(NPQ.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002729 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Owen Andersonb2c80da2011-02-25 21:41:48 +00002730 DAG.getConstant(magics.s-1, getShiftAmountTy(NPQ.getValueType())));
Andrew Lenharth1dc9ec52006-05-16 17:42:15 +00002731 }
2732}
Bill Wendling908bf812014-01-06 00:43:20 +00002733
2734bool TargetLowering::
2735verifyReturnAddressArgumentIsConstant(SDValue Op, SelectionDAG &DAG) const {
2736 if (!isa<ConstantSDNode>(Op.getOperand(0))) {
2737 DAG.getContext()->emitError("argument to '__builtin_return_address' must "
2738 "be a constant integer");
2739 return true;
2740 }
2741
2742 return false;
2743}
Tom Stellardb3a7fa22014-04-11 16:11:58 +00002744
2745//===----------------------------------------------------------------------===//
2746// Legalization Utilities
2747//===----------------------------------------------------------------------===//
2748
2749bool TargetLowering::expandMUL(SDNode *N, SDValue &Lo, SDValue &Hi, EVT HiLoVT,
2750 SelectionDAG &DAG, SDValue LL, SDValue LH,
2751 SDValue RL, SDValue RH) const {
2752 EVT VT = N->getValueType(0);
2753 SDLoc dl(N);
2754
2755 bool HasMULHS = isOperationLegalOrCustom(ISD::MULHS, HiLoVT);
2756 bool HasMULHU = isOperationLegalOrCustom(ISD::MULHU, HiLoVT);
2757 bool HasSMUL_LOHI = isOperationLegalOrCustom(ISD::SMUL_LOHI, HiLoVT);
2758 bool HasUMUL_LOHI = isOperationLegalOrCustom(ISD::UMUL_LOHI, HiLoVT);
2759 if (HasMULHU || HasMULHS || HasUMUL_LOHI || HasSMUL_LOHI) {
2760 unsigned OuterBitSize = VT.getSizeInBits();
2761 unsigned InnerBitSize = HiLoVT.getSizeInBits();
2762 unsigned LHSSB = DAG.ComputeNumSignBits(N->getOperand(0));
2763 unsigned RHSSB = DAG.ComputeNumSignBits(N->getOperand(1));
2764
2765 // LL, LH, RL, and RH must be either all NULL or all set to a value.
2766 assert((LL.getNode() && LH.getNode() && RL.getNode() && RH.getNode()) ||
2767 (!LL.getNode() && !LH.getNode() && !RL.getNode() && !RH.getNode()));
2768
2769 if (!LL.getNode() && !RL.getNode() &&
2770 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2771 LL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(0));
2772 RL = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, N->getOperand(1));
2773 }
2774
2775 if (!LL.getNode())
2776 return false;
2777
2778 APInt HighMask = APInt::getHighBitsSet(OuterBitSize, InnerBitSize);
2779 if (DAG.MaskedValueIsZero(N->getOperand(0), HighMask) &&
2780 DAG.MaskedValueIsZero(N->getOperand(1), HighMask)) {
2781 // The inputs are both zero-extended.
2782 if (HasUMUL_LOHI) {
2783 // We can emit a umul_lohi.
2784 Lo = DAG.getNode(ISD::UMUL_LOHI, dl,
2785 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2786 Hi = SDValue(Lo.getNode(), 1);
2787 return true;
2788 }
2789 if (HasMULHU) {
2790 // We can emit a mulhu+mul.
2791 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2792 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2793 return true;
2794 }
2795 }
2796 if (LHSSB > InnerBitSize && RHSSB > InnerBitSize) {
2797 // The input values are both sign-extended.
2798 if (HasSMUL_LOHI) {
2799 // We can emit a smul_lohi.
2800 Lo = DAG.getNode(ISD::SMUL_LOHI, dl,
2801 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2802 Hi = SDValue(Lo.getNode(), 1);
2803 return true;
2804 }
2805 if (HasMULHS) {
2806 // We can emit a mulhs+mul.
2807 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2808 Hi = DAG.getNode(ISD::MULHS, dl, HiLoVT, LL, RL);
2809 return true;
2810 }
2811 }
2812
2813 if (!LH.getNode() && !RH.getNode() &&
2814 isOperationLegalOrCustom(ISD::SRL, VT) &&
2815 isOperationLegalOrCustom(ISD::TRUNCATE, HiLoVT)) {
2816 unsigned ShiftAmt = VT.getSizeInBits() - HiLoVT.getSizeInBits();
2817 SDValue Shift = DAG.getConstant(ShiftAmt, getShiftAmountTy(VT));
2818 LH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(0), Shift);
2819 LH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, LH);
2820 RH = DAG.getNode(ISD::SRL, dl, VT, N->getOperand(1), Shift);
2821 RH = DAG.getNode(ISD::TRUNCATE, dl, HiLoVT, RH);
2822 }
2823
2824 if (!LH.getNode())
2825 return false;
2826
2827 if (HasUMUL_LOHI) {
2828 // Lo,Hi = umul LHS, RHS.
2829 SDValue UMulLOHI = DAG.getNode(ISD::UMUL_LOHI, dl,
2830 DAG.getVTList(HiLoVT, HiLoVT), LL, RL);
2831 Lo = UMulLOHI;
2832 Hi = UMulLOHI.getValue(1);
2833 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2834 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2835 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2836 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2837 return true;
2838 }
2839 if (HasMULHU) {
2840 Lo = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RL);
2841 Hi = DAG.getNode(ISD::MULHU, dl, HiLoVT, LL, RL);
2842 RH = DAG.getNode(ISD::MUL, dl, HiLoVT, LL, RH);
2843 LH = DAG.getNode(ISD::MUL, dl, HiLoVT, LH, RL);
2844 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, RH);
2845 Hi = DAG.getNode(ISD::ADD, dl, HiLoVT, Hi, LH);
2846 return true;
2847 }
2848 }
2849 return false;
2850}