blob: be08ca8c0b248d552830e2243a85e9cec80b2cde [file] [log] [blame]
Chris Lattnerdc750592005-01-07 07:47:09 +00001//===-- LegalizeDAG.cpp - Implement SelectionDAG::Legalize ----------------===//
Misha Brukman835702a2005-04-21 22:36:52 +00002//
Chris Lattnerdc750592005-01-07 07:47:09 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman835702a2005-04-21 22:36:52 +00007//
Chris Lattnerdc750592005-01-07 07:47:09 +00008//===----------------------------------------------------------------------===//
9//
10// This file implements the SelectionDAG::Legalize method.
11//
12//===----------------------------------------------------------------------===//
13
Chandler Carruthed0881b2012-12-03 16:50:05 +000014#include "llvm/CodeGen/SelectionDAG.h"
Chandler Carruth411fb402014-07-26 05:49:40 +000015#include "llvm/ADT/SetVector.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "llvm/ADT/SmallPtrSet.h"
Hal Finkel19775142014-03-31 17:48:10 +000017#include "llvm/ADT/SmallSet.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "llvm/ADT/SmallVector.h"
Paul Redmondf29ddfe2013-02-15 18:45:18 +000019#include "llvm/ADT/Triple.h"
Evan Chengd4b08732010-11-30 23:55:39 +000020#include "llvm/CodeGen/Analysis.h"
Chris Lattnerdc750592005-01-07 07:47:09 +000021#include "llvm/CodeGen/MachineFunction.h"
Jim Laskey70323a82006-12-14 19:17:33 +000022#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000023#include "llvm/IR/CallingConv.h"
24#include "llvm/IR/Constants.h"
25#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000026#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000027#include "llvm/IR/DerivedTypes.h"
Chandler Carrutha7c44e62013-01-08 05:11:57 +000028#include "llvm/IR/Function.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000029#include "llvm/IR/LLVMContext.h"
David Greeneae4f2662010-01-05 01:24:53 +000030#include "llvm/Support/Debug.h"
Jim Grosbachd64dfc12010-06-18 21:43:38 +000031#include "llvm/Support/ErrorHandling.h"
Duncan Sands1826ded2007-10-28 12:59:45 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner13626022009-08-23 06:03:38 +000033#include "llvm/Support/raw_ostream.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000034#include "llvm/Target/TargetFrameLowering.h"
35#include "llvm/Target/TargetLowering.h"
36#include "llvm/Target/TargetMachine.h"
Eric Christopherd9134482014-08-04 21:25:23 +000037#include "llvm/Target/TargetSubtargetInfo.h"
Chris Lattnerdc750592005-01-07 07:47:09 +000038using namespace llvm;
39
Chandler Carruthb1432742014-07-28 17:55:07 +000040#define DEBUG_TYPE "legalizedag"
41
Chris Lattnerdc750592005-01-07 07:47:09 +000042//===----------------------------------------------------------------------===//
Sanjay Pateleb4a4d52014-11-21 18:58:38 +000043/// This takes an arbitrary SelectionDAG as input and
Chris Lattnerdc750592005-01-07 07:47:09 +000044/// hacks on it until the target machine can handle it. This involves
45/// eliminating value sizes the machine cannot handle (promoting small sizes to
46/// large sizes or splitting up large values into small values) as well as
47/// eliminating operations the machine cannot handle.
48///
49/// This code also does a small amount of optimization and recognition of idioms
50/// as part of its processing. For example, if a target does not support a
51/// 'setcc' instruction efficiently, but does support 'brcc' instruction, this
52/// will attempt merge setcc and brc instructions into brcc's.
53///
Matthias Braun75e668e2015-07-14 02:09:57 +000054namespace {
Chandler Carruth1f52b3d2014-08-01 19:49:59 +000055class SelectionDAGLegalize {
Dan Gohmanc3349602010-04-19 19:05:59 +000056 const TargetMachine &TM;
Dan Gohman21cea8a2010-04-17 15:26:15 +000057 const TargetLowering &TLI;
Chris Lattnerdc750592005-01-07 07:47:09 +000058 SelectionDAG &DAG;
59
Chandler Carruth411fb402014-07-26 05:49:40 +000060 /// \brief The set of nodes which have already been legalized. We hold a
61 /// reference to it in order to update as necessary on node deletion.
62 SmallPtrSetImpl<SDNode *> &LegalizedNodes;
63
64 /// \brief A set of all the nodes updated during legalization.
65 SmallSetVector<SDNode *, 16> *UpdatedNodes;
Dan Gohman198b7ff2011-11-03 21:49:52 +000066
Matt Arsenault758659232013-05-18 00:21:46 +000067 EVT getSetCCResultType(EVT VT) const {
Mehdi Amini44ede332015-07-09 02:09:04 +000068 return TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), VT);
Matt Arsenault758659232013-05-18 00:21:46 +000069 }
70
Chris Lattner462505f2006-02-13 09:18:02 +000071 // Libcall insertion helpers.
Scott Michelcf0da6c2009-02-17 22:15:04 +000072
Chris Lattnerdc750592005-01-07 07:47:09 +000073public:
Chandler Carruth411fb402014-07-26 05:49:40 +000074 SelectionDAGLegalize(SelectionDAG &DAG,
Chandler Carruth411fb402014-07-26 05:49:40 +000075 SmallPtrSetImpl<SDNode *> &LegalizedNodes,
76 SmallSetVector<SDNode *, 16> *UpdatedNodes = nullptr)
Chandler Carruth1f52b3d2014-08-01 19:49:59 +000077 : TM(DAG.getTarget()), TLI(DAG.getTargetLoweringInfo()), DAG(DAG),
78 LegalizedNodes(LegalizedNodes), UpdatedNodes(UpdatedNodes) {}
Chris Lattnerdc750592005-01-07 07:47:09 +000079
Chandler Carruth411fb402014-07-26 05:49:40 +000080 /// \brief Legalizes the given operation.
Dan Gohman198b7ff2011-11-03 21:49:52 +000081 void LegalizeOp(SDNode *Node);
Scott Michelcf0da6c2009-02-17 22:15:04 +000082
Chandler Carruth411fb402014-07-26 05:49:40 +000083private:
Eli Friedmanaee3f622009-06-06 07:04:42 +000084 SDValue OptimizeFloatStore(StoreSDNode *ST);
85
Nadav Rotemde6fd282012-07-11 08:52:09 +000086 void LegalizeLoadOps(SDNode *Node);
87 void LegalizeStoreOps(SDNode *Node);
88
Sanjay Pateleb4a4d52014-11-21 18:58:38 +000089 /// Some targets cannot handle a variable
Nate Begeman6f94f612008-04-25 18:07:40 +000090 /// insertion index for the INSERT_VECTOR_ELT instruction. In this case, it
91 /// is necessary to spill the vector being inserted into to memory, perform
92 /// the insert there, and then read the result back.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +000093 SDValue PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val,
Andrew Trickef9de2a2013-05-25 02:42:55 +000094 SDValue Idx, SDLoc dl);
Eli Friedmana8f9a022009-05-27 02:16:40 +000095 SDValue ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val,
Andrew Trickef9de2a2013-05-25 02:42:55 +000096 SDValue Idx, SDLoc dl);
Dan Gohman2a7de412007-10-11 23:57:53 +000097
Sanjay Pateleb4a4d52014-11-21 18:58:38 +000098 /// Return a vector shuffle operation which
Nate Begeman5f829d82009-04-29 05:20:52 +000099 /// performs the same shuffe in terms of order or result bytes, but on a type
100 /// whose vector element type is narrower than the original shuffle type.
101 /// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3>
Andrew Trickef9de2a2013-05-25 02:42:55 +0000102 SDValue ShuffleWithNarrowerEltType(EVT NVT, EVT VT, SDLoc dl,
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000103 SDValue N1, SDValue N2,
Benjamin Kramer339ced42012-01-15 13:16:05 +0000104 ArrayRef<int> Mask) const;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000105
Tom Stellard08690a12013-09-28 02:50:32 +0000106 bool LegalizeSetCCCondCode(EVT VT, SDValue &LHS, SDValue &RHS, SDValue &CC,
Daniel Sandersedc071b2013-11-21 13:24:49 +0000107 bool &NeedInvert, SDLoc dl);
Scott Michelcf0da6c2009-02-17 22:15:04 +0000108
Eli Friedmanb3554152009-05-27 02:21:29 +0000109 SDValue ExpandLibCall(RTLIB::Libcall LC, SDNode *Node, bool isSigned);
Eric Christopherbcaedb52011-04-20 01:19:45 +0000110 SDValue ExpandLibCall(RTLIB::Libcall LC, EVT RetVT, const SDValue *Ops,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000111 unsigned NumOps, bool isSigned, SDLoc dl);
Eric Christopherbcaedb52011-04-20 01:19:45 +0000112
Jim Grosbachd64dfc12010-06-18 21:43:38 +0000113 std::pair<SDValue, SDValue> ExpandChainLibCall(RTLIB::Libcall LC,
114 SDNode *Node, bool isSigned);
Eli Friedmand6f28342009-05-27 03:33:44 +0000115 SDValue ExpandFPLibCall(SDNode *Node, RTLIB::Libcall Call_F32,
116 RTLIB::Libcall Call_F64, RTLIB::Libcall Call_F80,
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000117 RTLIB::Libcall Call_F128,
118 RTLIB::Libcall Call_PPCF128);
Anton Korobeynikovf93bb392009-11-07 17:14:39 +0000119 SDValue ExpandIntLibCall(SDNode *Node, bool isSigned,
120 RTLIB::Libcall Call_I8,
121 RTLIB::Libcall Call_I16,
122 RTLIB::Libcall Call_I32,
123 RTLIB::Libcall Call_I64,
Eli Friedmand6f28342009-05-27 03:33:44 +0000124 RTLIB::Libcall Call_I128);
Evan Chengb14ce092011-04-16 03:08:26 +0000125 void ExpandDivRemLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000126 void ExpandSinCosLibCall(SDNode *Node, SmallVectorImpl<SDValue> &Results);
Chris Lattnere3e847b2005-07-16 00:19:57 +0000127
Andrew Trickef9de2a2013-05-25 02:42:55 +0000128 SDValue EmitStackConvert(SDValue SrcOp, EVT SlotVT, EVT DestVT, SDLoc dl);
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000129 SDValue ExpandBUILD_VECTOR(SDNode *Node);
130 SDValue ExpandSCALAR_TO_VECTOR(SDNode *Node);
Eli Friedman2892d822009-05-27 12:20:41 +0000131 void ExpandDYNAMIC_STACKALLOC(SDNode *Node,
132 SmallVectorImpl<SDValue> &Results);
Matthias Braun75e668e2015-07-14 02:09:57 +0000133 SDValue ExpandFCOPYSIGN(SDNode *Node);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000134 SDValue ExpandLegalINT_TO_FP(bool isSigned, SDValue LegalOp, EVT DestVT,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000135 SDLoc dl);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000136 SDValue PromoteLegalINT_TO_FP(SDValue LegalOp, EVT DestVT, bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000137 SDLoc dl);
Owen Anderson53aa7a92009-08-10 22:56:29 +0000138 SDValue PromoteLegalFP_TO_INT(SDValue LegalOp, EVT DestVT, bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000139 SDLoc dl);
Jeff Cohen5f4ef3c2005-07-27 06:12:32 +0000140
Andrew Trickef9de2a2013-05-25 02:42:55 +0000141 SDValue ExpandBSWAP(SDValue Op, SDLoc dl);
142 SDValue ExpandBitCount(unsigned Opc, SDValue Op, SDLoc dl);
Chris Lattnera5bf1032005-05-12 04:49:08 +0000143
Eli Friedman40afdb62009-05-23 22:37:25 +0000144 SDValue ExpandExtractFromVectorThroughStack(SDValue Op);
David Greenebab5e6e2011-01-26 19:13:22 +0000145 SDValue ExpandInsertToVectorThroughStack(SDValue Op);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000146 SDValue ExpandVectorBuildThroughStack(SDNode* Node);
Eli Friedman21d349b2009-05-27 01:25:56 +0000147
Dan Gohman198b7ff2011-11-03 21:49:52 +0000148 SDValue ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP);
149
Jim Grosbachd64dfc12010-06-18 21:43:38 +0000150 std::pair<SDValue, SDValue> ExpandAtomic(SDNode *Node);
151
Dan Gohman198b7ff2011-11-03 21:49:52 +0000152 void ExpandNode(SDNode *Node);
153 void PromoteNode(SDNode *Node);
154
Eli Friedman13477152011-11-11 23:58:27 +0000155public:
Eli Friedman13477152011-11-11 23:58:27 +0000156 // Node replacement helpers
157 void ReplacedNode(SDNode *N) {
Chandler Carruth1f52b3d2014-08-01 19:49:59 +0000158 LegalizedNodes.erase(N);
Chandler Carruth74ec9e12014-08-27 11:22:16 +0000159 if (UpdatedNodes)
160 UpdatedNodes->insert(N);
Eli Friedman13477152011-11-11 23:58:27 +0000161 }
162 void ReplaceNode(SDNode *Old, SDNode *New) {
Chandler Carruthb1432742014-07-28 17:55:07 +0000163 DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG);
164 dbgs() << " with: "; New->dump(&DAG));
165
Chandler Carruth5a85c7b2014-07-26 05:53:16 +0000166 assert(Old->getNumValues() == New->getNumValues() &&
167 "Replacing one node with another that produces a different number "
168 "of values!");
Jakob Stoklund Olesenbeb94692012-04-20 22:08:46 +0000169 DAG.ReplaceAllUsesWith(Old, New);
Chandler Carruth411fb402014-07-26 05:49:40 +0000170 for (unsigned i = 0, e = Old->getNumValues(); i != e; ++i)
171 DAG.TransferDbgValues(SDValue(Old, i), SDValue(New, i));
172 if (UpdatedNodes)
173 UpdatedNodes->insert(New);
Eli Friedman13477152011-11-11 23:58:27 +0000174 ReplacedNode(Old);
175 }
176 void ReplaceNode(SDValue Old, SDValue New) {
Chandler Carruthb1432742014-07-28 17:55:07 +0000177 DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG);
178 dbgs() << " with: "; New->dump(&DAG));
179
Jakob Stoklund Olesenbeb94692012-04-20 22:08:46 +0000180 DAG.ReplaceAllUsesWith(Old, New);
Chandler Carruth411fb402014-07-26 05:49:40 +0000181 DAG.TransferDbgValues(Old, New);
182 if (UpdatedNodes)
183 UpdatedNodes->insert(New.getNode());
Eli Friedman13477152011-11-11 23:58:27 +0000184 ReplacedNode(Old.getNode());
185 }
186 void ReplaceNode(SDNode *Old, const SDValue *New) {
Chandler Carruthb1432742014-07-28 17:55:07 +0000187 DEBUG(dbgs() << " ... replacing: "; Old->dump(&DAG));
188
Jakob Stoklund Olesenbeb94692012-04-20 22:08:46 +0000189 DAG.ReplaceAllUsesWith(Old, New);
Chandler Carruthb1432742014-07-28 17:55:07 +0000190 for (unsigned i = 0, e = Old->getNumValues(); i != e; ++i) {
191 DEBUG(dbgs() << (i == 0 ? " with: "
192 : " and: ");
193 New[i]->dump(&DAG));
Chandler Carruth411fb402014-07-26 05:49:40 +0000194 DAG.TransferDbgValues(SDValue(Old, i), New[i]);
Chandler Carruthb1432742014-07-28 17:55:07 +0000195 if (UpdatedNodes)
196 UpdatedNodes->insert(New[i].getNode());
197 }
Eli Friedman13477152011-11-11 23:58:27 +0000198 ReplacedNode(Old);
199 }
Chris Lattnerdc750592005-01-07 07:47:09 +0000200};
Alexander Kornienkof00654e2015-06-23 09:49:53 +0000201}
Chris Lattnerdc750592005-01-07 07:47:09 +0000202
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000203/// Return a vector shuffle operation which
Nate Begeman5f829d82009-04-29 05:20:52 +0000204/// performs the same shuffe in terms of order or result bytes, but on a type
205/// whose vector element type is narrower than the original shuffle type.
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000206/// e.g. <v4i32> <0, 1, 0, 1> -> v8i16 <0, 1, 2, 3, 0, 1, 2, 3>
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000207SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +0000208SelectionDAGLegalize::ShuffleWithNarrowerEltType(EVT NVT, EVT VT, SDLoc dl,
Nate Begeman5f829d82009-04-29 05:20:52 +0000209 SDValue N1, SDValue N2,
Benjamin Kramer339ced42012-01-15 13:16:05 +0000210 ArrayRef<int> Mask) const {
Nate Begeman5f829d82009-04-29 05:20:52 +0000211 unsigned NumMaskElts = VT.getVectorNumElements();
212 unsigned NumDestElts = NVT.getVectorNumElements();
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000213 unsigned NumEltsGrowth = NumDestElts / NumMaskElts;
Chris Lattner6be79822006-04-04 17:23:26 +0000214
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000215 assert(NumEltsGrowth && "Cannot promote to vector type with fewer elts!");
216
217 if (NumEltsGrowth == 1)
218 return DAG.getVectorShuffle(NVT, dl, N1, N2, &Mask[0]);
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000219
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000220 SmallVector<int, 8> NewMask;
Nate Begeman5f829d82009-04-29 05:20:52 +0000221 for (unsigned i = 0; i != NumMaskElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000222 int Idx = Mask[i];
223 for (unsigned j = 0; j != NumEltsGrowth; ++j) {
Jim Grosbach9b7755f2010-07-02 17:41:59 +0000224 if (Idx < 0)
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000225 NewMask.push_back(-1);
226 else
227 NewMask.push_back(Idx * NumEltsGrowth + j);
Chris Lattner6be79822006-04-04 17:23:26 +0000228 }
Chris Lattner6be79822006-04-04 17:23:26 +0000229 }
Nate Begeman5f829d82009-04-29 05:20:52 +0000230 assert(NewMask.size() == NumDestElts && "Non-integer NumEltsGrowth?");
Nate Begeman8d6d4b92009-04-27 18:41:29 +0000231 assert(TLI.isShuffleMaskLegal(NewMask, NVT) && "Shuffle not legal?");
232 return DAG.getVectorShuffle(NVT, dl, N1, N2, &NewMask[0]);
Chris Lattner6be79822006-04-04 17:23:26 +0000233}
234
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000235/// Expands the ConstantFP node to an integer constant or
Evan Cheng22cf8992006-12-13 20:57:08 +0000236/// a load from the constant pool.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000237SDValue
238SelectionDAGLegalize::ExpandConstantFP(ConstantFPSDNode *CFP, bool UseCP) {
Evan Cheng47833a12006-12-12 21:32:44 +0000239 bool Extend = false;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000240 SDLoc dl(CFP);
Evan Cheng47833a12006-12-12 21:32:44 +0000241
242 // If a FP immediate is precise when represented as a float and if the
243 // target can do an extending load from float to double, we put it into
244 // the constant pool as a float, even if it's is statically typed as a
Chris Lattner3dc38992008-03-05 06:46:58 +0000245 // double. This shrinks FP constants and canonicalizes them for targets where
246 // an FP extending load is the same cost as a normal load (such as on the x87
247 // fp stack or PPC FP unit).
Owen Anderson53aa7a92009-08-10 22:56:29 +0000248 EVT VT = CFP->getValueType(0);
Dan Gohmanec270fb2008-09-12 18:08:03 +0000249 ConstantFP *LLVMC = const_cast<ConstantFP*>(CFP->getConstantFPValue());
Evan Cheng22cf8992006-12-13 20:57:08 +0000250 if (!UseCP) {
Owen Anderson9f944592009-08-11 20:47:22 +0000251 assert((VT == MVT::f64 || VT == MVT::f32) && "Invalid type expansion");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000252 return DAG.getConstant(LLVMC->getValueAPF().bitcastToAPInt(), dl,
Owen Anderson9f944592009-08-11 20:47:22 +0000253 (VT == MVT::f64) ? MVT::i64 : MVT::i32);
Evan Cheng3766fc602006-12-12 22:19:28 +0000254 }
255
Owen Anderson53aa7a92009-08-10 22:56:29 +0000256 EVT OrigVT = VT;
257 EVT SVT = VT;
Oliver Stannard6eda6ff2014-07-11 13:33:46 +0000258 while (SVT != MVT::f32 && SVT != MVT::f16) {
Owen Anderson9f944592009-08-11 20:47:22 +0000259 SVT = (MVT::SimpleValueType)(SVT.getSimpleVT().SimpleTy - 1);
Dan Gohman35b6f9a2010-06-18 14:01:07 +0000260 if (ConstantFPSDNode::isValueValidForType(SVT, CFP->getValueAPF()) &&
Evan Cheng38caf772008-03-04 08:05:30 +0000261 // Only do this if the target has a native EXTLOAD instruction from
262 // smaller type.
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000263 TLI.isLoadExtLegal(ISD::EXTLOAD, OrigVT, SVT) &&
Chris Lattner3dc38992008-03-05 06:46:58 +0000264 TLI.ShouldShrinkFPConstant(OrigVT)) {
Chris Lattner229907c2011-07-18 04:54:35 +0000265 Type *SType = SVT.getTypeForEVT(*DAG.getContext());
Owen Anderson487375e2009-07-29 18:55:55 +0000266 LLVMC = cast<ConstantFP>(ConstantExpr::getFPTrunc(LLVMC, SType));
Evan Cheng38caf772008-03-04 08:05:30 +0000267 VT = SVT;
268 Extend = true;
269 }
Evan Cheng47833a12006-12-12 21:32:44 +0000270 }
271
Mehdi Amini44ede332015-07-09 02:09:04 +0000272 SDValue CPIdx =
273 DAG.getConstantPool(LLVMC, TLI.getPointerTy(DAG.getDataLayout()));
Evan Cheng1fb8aed2009-03-13 07:51:59 +0000274 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dan Gohman198b7ff2011-11-03 21:49:52 +0000275 if (Extend) {
Alex Lorenze40c8a22015-08-11 23:09:45 +0000276 SDValue Result = DAG.getExtLoad(
277 ISD::EXTLOAD, dl, OrigVT, DAG.getEntryNode(), CPIdx,
278 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), VT,
279 false, false, false, Alignment);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000280 return Result;
281 }
282 SDValue Result =
Alex Lorenze40c8a22015-08-11 23:09:45 +0000283 DAG.getLoad(OrigVT, dl, DAG.getEntryNode(), CPIdx,
284 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()),
285 false, false, false, Alignment);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000286 return Result;
Evan Cheng47833a12006-12-12 21:32:44 +0000287}
288
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000289/// Expands an unaligned store to 2 half-size stores.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000290static void ExpandUnalignedStore(StoreSDNode *ST, SelectionDAG &DAG,
291 const TargetLowering &TLI,
Eli Friedman13477152011-11-11 23:58:27 +0000292 SelectionDAGLegalize *DAGLegalize) {
Eli Friedmand257a462011-11-16 02:43:15 +0000293 assert(ST->getAddressingMode() == ISD::UNINDEXED &&
294 "unaligned indexed stores not implemented!");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000295 SDValue Chain = ST->getChain();
296 SDValue Ptr = ST->getBasePtr();
297 SDValue Val = ST->getValue();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000298 EVT VT = Val.getValueType();
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000299 int Alignment = ST->getAlignment();
Matt Arsenault2ba54c32013-10-30 23:30:05 +0000300 unsigned AS = ST->getAddressSpace();
301
Andrew Trickef9de2a2013-05-25 02:42:55 +0000302 SDLoc dl(ST);
Duncan Sands13237ac2008-06-06 12:08:01 +0000303 if (ST->getMemoryVT().isFloatingPoint() ||
304 ST->getMemoryVT().isVector()) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000305 EVT intVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits());
Duncan Sands8f352fe2008-12-12 21:47:02 +0000306 if (TLI.isTypeLegal(intVT)) {
307 // Expand to a bitconvert of the value to the integer type of the
308 // same size, then a (misaligned) int store.
309 // FIXME: Does not handle truncating floating point stores!
Wesley Peck527da1b2010-11-23 03:31:01 +0000310 SDValue Result = DAG.getNode(ISD::BITCAST, dl, intVT, Val);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000311 Result = DAG.getStore(Chain, dl, Result, Ptr, ST->getPointerInfo(),
312 ST->isVolatile(), ST->isNonTemporal(), Alignment);
Eli Friedman13477152011-11-11 23:58:27 +0000313 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000314 return;
Duncan Sands8f352fe2008-12-12 21:47:02 +0000315 }
Dan Gohmanabffc992011-05-17 22:22:52 +0000316 // Do a (aligned) store to a stack slot, then copy from the stack slot
317 // to the final destination using (unaligned) integer loads and stores.
318 EVT StoredVT = ST->getMemoryVT();
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000319 MVT RegVT =
Dan Gohmanabffc992011-05-17 22:22:52 +0000320 TLI.getRegisterType(*DAG.getContext(),
321 EVT::getIntegerVT(*DAG.getContext(),
322 StoredVT.getSizeInBits()));
323 unsigned StoredBytes = StoredVT.getSizeInBits() / 8;
324 unsigned RegBytes = RegVT.getSizeInBits() / 8;
325 unsigned NumRegs = (StoredBytes + RegBytes - 1) / RegBytes;
326
327 // Make sure the stack slot is also aligned for the register type.
328 SDValue StackPtr = DAG.CreateStackTemporary(StoredVT, RegVT);
329
330 // Perform the original store, only redirected to the stack slot.
331 SDValue Store = DAG.getTruncStore(Chain, dl,
332 Val, StackPtr, MachinePointerInfo(),
333 StoredVT, false, false, 0);
Mehdi Amini44ede332015-07-09 02:09:04 +0000334 SDValue Increment = DAG.getConstant(
335 RegBytes, dl, TLI.getPointerTy(DAG.getDataLayout(), AS));
Dan Gohmanabffc992011-05-17 22:22:52 +0000336 SmallVector<SDValue, 8> Stores;
337 unsigned Offset = 0;
338
339 // Do all but one copies using the full register width.
340 for (unsigned i = 1; i < NumRegs; i++) {
341 // Load one integer register's worth from the stack slot.
342 SDValue Load = DAG.getLoad(RegVT, dl, Store, StackPtr,
343 MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000344 false, false, false, 0);
Dan Gohmanabffc992011-05-17 22:22:52 +0000345 // Store it to the final location. Remember the store.
346 Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, Ptr,
347 ST->getPointerInfo().getWithOffset(Offset),
348 ST->isVolatile(), ST->isNonTemporal(),
349 MinAlign(ST->getAlignment(), Offset)));
350 // Increment the pointers.
351 Offset += RegBytes;
352 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
353 Increment);
354 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
355 }
356
357 // The last store may be partial. Do a truncating store. On big-endian
358 // machines this requires an extending load from the stack slot to ensure
359 // that the bits are in the right place.
360 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(),
361 8 * (StoredBytes - Offset));
362
363 // Load from the stack slot.
364 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Store, StackPtr,
365 MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000366 MemVT, false, false, false, 0);
Dan Gohmanabffc992011-05-17 22:22:52 +0000367
368 Stores.push_back(DAG.getTruncStore(Load.getValue(1), dl, Load, Ptr,
369 ST->getPointerInfo()
370 .getWithOffset(Offset),
371 MemVT, ST->isVolatile(),
372 ST->isNonTemporal(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000373 MinAlign(ST->getAlignment(), Offset),
Hal Finkelcc39b672014-07-24 12:16:19 +0000374 ST->getAAInfo()));
Dan Gohmanabffc992011-05-17 22:22:52 +0000375 // The order of the stores doesn't matter - say it with a TokenFactor.
Craig Topper48d114b2014-04-26 18:35:24 +0000376 SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
Eli Friedman13477152011-11-11 23:58:27 +0000377 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000378 return;
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000379 }
Duncan Sands13237ac2008-06-06 12:08:01 +0000380 assert(ST->getMemoryVT().isInteger() &&
381 !ST->getMemoryVT().isVector() &&
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000382 "Unaligned store of unknown type.");
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000383 // Get the half-size VT
Ken Dyckdf5561d2009-12-17 20:09:43 +0000384 EVT NewStoredVT = ST->getMemoryVT().getHalfSizedIntegerVT(*DAG.getContext());
Duncan Sands13237ac2008-06-06 12:08:01 +0000385 int NumBits = NewStoredVT.getSizeInBits();
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000386 int IncrementSize = NumBits / 8;
387
388 // Divide the stored value in two parts.
Mehdi Amini9639d652015-07-09 02:09:20 +0000389 SDValue ShiftAmount =
390 DAG.getConstant(NumBits, dl, TLI.getShiftAmountTy(Val.getValueType(),
391 DAG.getDataLayout()));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000392 SDValue Lo = Val;
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000393 SDValue Hi = DAG.getNode(ISD::SRL, dl, VT, Val, ShiftAmount);
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000394
395 // Store the two parts
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000396 SDValue Store1, Store2;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000397 Store1 = DAG.getTruncStore(Chain, dl,
398 DAG.getDataLayout().isLittleEndian() ? Lo : Hi,
399 Ptr, ST->getPointerInfo(), NewStoredVT,
David Greene39c6d012010-02-15 17:00:31 +0000400 ST->isVolatile(), ST->isNonTemporal(), Alignment);
Matt Arsenault2ba54c32013-10-30 23:30:05 +0000401
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000402 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Mehdi Amini44ede332015-07-09 02:09:04 +0000403 DAG.getConstant(IncrementSize, dl,
404 TLI.getPointerTy(DAG.getDataLayout(), AS)));
Duncan Sands1826ded2007-10-28 12:59:45 +0000405 Alignment = MinAlign(Alignment, IncrementSize);
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000406 Store2 = DAG.getTruncStore(
407 Chain, dl, DAG.getDataLayout().isLittleEndian() ? Hi : Lo, Ptr,
408 ST->getPointerInfo().getWithOffset(IncrementSize), NewStoredVT,
409 ST->isVolatile(), ST->isNonTemporal(), Alignment, ST->getAAInfo());
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000410
Dan Gohman198b7ff2011-11-03 21:49:52 +0000411 SDValue Result =
412 DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Store1, Store2);
Eli Friedman13477152011-11-11 23:58:27 +0000413 DAGLegalize->ReplaceNode(SDValue(ST, 0), Result);
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000414}
415
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000416/// Expands an unaligned load to 2 half-size loads.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000417static void
418ExpandUnalignedLoad(LoadSDNode *LD, SelectionDAG &DAG,
419 const TargetLowering &TLI,
420 SDValue &ValResult, SDValue &ChainResult) {
Eli Friedmand257a462011-11-16 02:43:15 +0000421 assert(LD->getAddressingMode() == ISD::UNINDEXED &&
422 "unaligned indexed loads not implemented!");
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000423 SDValue Chain = LD->getChain();
424 SDValue Ptr = LD->getBasePtr();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000425 EVT VT = LD->getValueType(0);
426 EVT LoadedVT = LD->getMemoryVT();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000427 SDLoc dl(LD);
Duncan Sands13237ac2008-06-06 12:08:01 +0000428 if (VT.isFloatingPoint() || VT.isVector()) {
Owen Anderson117c9e82009-08-12 00:36:31 +0000429 EVT intVT = EVT::getIntegerVT(*DAG.getContext(), LoadedVT.getSizeInBits());
Nadav Roteme0f84d32012-08-09 01:56:44 +0000430 if (TLI.isTypeLegal(intVT) && TLI.isTypeLegal(LoadedVT)) {
Duncan Sands8f352fe2008-12-12 21:47:02 +0000431 // Expand to a (misaligned) integer load of the same size,
432 // then bitconvert to floating point or vector.
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000433 SDValue newLoad = DAG.getLoad(intVT, dl, Chain, Ptr,
434 LD->getMemOperand());
Wesley Peck527da1b2010-11-23 03:31:01 +0000435 SDValue Result = DAG.getNode(ISD::BITCAST, dl, LoadedVT, newLoad);
Nadav Roteme0f84d32012-08-09 01:56:44 +0000436 if (LoadedVT != VT)
437 Result = DAG.getNode(VT.isFloatingPoint() ? ISD::FP_EXTEND :
438 ISD::ANY_EXTEND, dl, VT, Result);
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000439
Dan Gohman198b7ff2011-11-03 21:49:52 +0000440 ValResult = Result;
Hal Finkelcaf11492015-08-04 06:29:12 +0000441 ChainResult = newLoad.getValue(1);
Dan Gohman198b7ff2011-11-03 21:49:52 +0000442 return;
Duncan Sands8f352fe2008-12-12 21:47:02 +0000443 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000444
Chris Lattner1ffcf522010-09-21 16:36:31 +0000445 // Copy the value to a (aligned) stack slot using (unaligned) integer
446 // loads and stores, then do a (aligned) load from the stack slot.
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000447 MVT RegVT = TLI.getRegisterType(*DAG.getContext(), intVT);
Chris Lattner1ffcf522010-09-21 16:36:31 +0000448 unsigned LoadedBytes = LoadedVT.getSizeInBits() / 8;
449 unsigned RegBytes = RegVT.getSizeInBits() / 8;
450 unsigned NumRegs = (LoadedBytes + RegBytes - 1) / RegBytes;
451
452 // Make sure the stack slot is also aligned for the register type.
453 SDValue StackBase = DAG.CreateStackTemporary(LoadedVT, RegVT);
454
Mehdi Amini44ede332015-07-09 02:09:04 +0000455 SDValue Increment =
456 DAG.getConstant(RegBytes, dl, TLI.getPointerTy(DAG.getDataLayout()));
Chris Lattner1ffcf522010-09-21 16:36:31 +0000457 SmallVector<SDValue, 8> Stores;
458 SDValue StackPtr = StackBase;
459 unsigned Offset = 0;
460
461 // Do all but one copies using the full register width.
462 for (unsigned i = 1; i < NumRegs; i++) {
463 // Load one integer register's worth from the original location.
464 SDValue Load = DAG.getLoad(RegVT, dl, Chain, Ptr,
465 LD->getPointerInfo().getWithOffset(Offset),
466 LD->isVolatile(), LD->isNonTemporal(),
Pete Cooper82cd9e82011-11-08 18:42:53 +0000467 LD->isInvariant(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000468 MinAlign(LD->getAlignment(), Offset),
Hal Finkelcc39b672014-07-24 12:16:19 +0000469 LD->getAAInfo());
Chris Lattner1ffcf522010-09-21 16:36:31 +0000470 // Follow the load with a store to the stack slot. Remember the store.
471 Stores.push_back(DAG.getStore(Load.getValue(1), dl, Load, StackPtr,
Chris Lattner676c61d2010-09-21 18:41:36 +0000472 MachinePointerInfo(), false, false, 0));
Chris Lattner1ffcf522010-09-21 16:36:31 +0000473 // Increment the pointers.
474 Offset += RegBytes;
475 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
476 StackPtr = DAG.getNode(ISD::ADD, dl, StackPtr.getValueType(), StackPtr,
477 Increment);
478 }
479
480 // The last copy may be partial. Do an extending load.
481 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(),
482 8 * (LoadedBytes - Offset));
Stuart Hastings81c43062011-02-16 16:23:55 +0000483 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, RegVT, Chain, Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +0000484 LD->getPointerInfo().getWithOffset(Offset),
485 MemVT, LD->isVolatile(),
486 LD->isNonTemporal(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000487 LD->isInvariant(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000488 MinAlign(LD->getAlignment(), Offset),
Hal Finkelcc39b672014-07-24 12:16:19 +0000489 LD->getAAInfo());
Chris Lattner1ffcf522010-09-21 16:36:31 +0000490 // Follow the load with a store to the stack slot. Remember the store.
491 // On big-endian machines this requires a truncating store to ensure
492 // that the bits end up in the right place.
493 Stores.push_back(DAG.getTruncStore(Load.getValue(1), dl, Load, StackPtr,
494 MachinePointerInfo(), MemVT,
495 false, false, 0));
496
497 // The order of the stores doesn't matter - say it with a TokenFactor.
Craig Topper48d114b2014-04-26 18:35:24 +0000498 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
Chris Lattner1ffcf522010-09-21 16:36:31 +0000499
500 // Finally, perform the original load only redirected to the stack slot.
Stuart Hastings81c43062011-02-16 16:23:55 +0000501 Load = DAG.getExtLoad(LD->getExtensionType(), dl, VT, TF, StackBase,
Louis Gerbarg67474e32014-07-31 21:45:05 +0000502 MachinePointerInfo(), LoadedVT, false,false, false,
503 0);
Chris Lattner1ffcf522010-09-21 16:36:31 +0000504
505 // Callers expect a MERGE_VALUES node.
Dan Gohman198b7ff2011-11-03 21:49:52 +0000506 ValResult = Load;
507 ChainResult = TF;
508 return;
Dale Johannesen29e6ac42007-09-08 19:29:23 +0000509 }
Duncan Sands13237ac2008-06-06 12:08:01 +0000510 assert(LoadedVT.isInteger() && !LoadedVT.isVector() &&
Chris Lattner09c03932007-11-19 21:38:03 +0000511 "Unaligned load of unsupported type.");
512
Dale Johannesenbf76a082008-02-27 22:36:00 +0000513 // Compute the new VT that is half the size of the old one. This is an
514 // integer MVT.
Duncan Sands13237ac2008-06-06 12:08:01 +0000515 unsigned NumBits = LoadedVT.getSizeInBits();
Owen Anderson53aa7a92009-08-10 22:56:29 +0000516 EVT NewLoadedVT;
Owen Anderson117c9e82009-08-12 00:36:31 +0000517 NewLoadedVT = EVT::getIntegerVT(*DAG.getContext(), NumBits/2);
Chris Lattner09c03932007-11-19 21:38:03 +0000518 NumBits >>= 1;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000519
Chris Lattner09c03932007-11-19 21:38:03 +0000520 unsigned Alignment = LD->getAlignment();
521 unsigned IncrementSize = NumBits / 8;
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000522 ISD::LoadExtType HiExtType = LD->getExtensionType();
523
524 // If the original load is NON_EXTLOAD, the hi part load must be ZEXTLOAD.
525 if (HiExtType == ISD::NON_EXTLOAD)
526 HiExtType = ISD::ZEXTLOAD;
527
528 // Load the value in two parts
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000529 SDValue Lo, Hi;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000530 if (DAG.getDataLayout().isLittleEndian()) {
Stuart Hastings81c43062011-02-16 16:23:55 +0000531 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr, LD->getPointerInfo(),
Chris Lattner1ffcf522010-09-21 16:36:31 +0000532 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000533 LD->isNonTemporal(), LD->isInvariant(), Alignment,
534 LD->getAAInfo());
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000535 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000536 DAG.getConstant(IncrementSize, dl, Ptr.getValueType()));
Stuart Hastings81c43062011-02-16 16:23:55 +0000537 Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +0000538 LD->getPointerInfo().getWithOffset(IncrementSize),
539 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000540 LD->isNonTemporal(),LD->isInvariant(),
541 MinAlign(Alignment, IncrementSize), LD->getAAInfo());
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000542 } else {
Stuart Hastings81c43062011-02-16 16:23:55 +0000543 Hi = DAG.getExtLoad(HiExtType, dl, VT, Chain, Ptr, LD->getPointerInfo(),
Chris Lattner1ffcf522010-09-21 16:36:31 +0000544 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000545 LD->isNonTemporal(), LD->isInvariant(), Alignment,
546 LD->getAAInfo());
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000547 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000548 DAG.getConstant(IncrementSize, dl, Ptr.getValueType()));
Stuart Hastings81c43062011-02-16 16:23:55 +0000549 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, VT, Chain, Ptr,
Chris Lattner1ffcf522010-09-21 16:36:31 +0000550 LD->getPointerInfo().getWithOffset(IncrementSize),
551 NewLoadedVT, LD->isVolatile(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000552 LD->isNonTemporal(), LD->isInvariant(),
553 MinAlign(Alignment, IncrementSize), LD->getAAInfo());
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000554 }
555
556 // aggregate the two parts
Mehdi Amini9639d652015-07-09 02:09:20 +0000557 SDValue ShiftAmount =
558 DAG.getConstant(NumBits, dl, TLI.getShiftAmountTy(Hi.getValueType(),
559 DAG.getDataLayout()));
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000560 SDValue Result = DAG.getNode(ISD::SHL, dl, VT, Hi, ShiftAmount);
561 Result = DAG.getNode(ISD::OR, dl, VT, Result, Lo);
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000562
Owen Anderson9f944592009-08-11 20:47:22 +0000563 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000564 Hi.getValue(1));
565
Dan Gohman198b7ff2011-11-03 21:49:52 +0000566 ValResult = Result;
567 ChainResult = TF;
Lauro Ramos Venancio0db44182007-08-01 19:34:21 +0000568}
Evan Cheng003feb02007-01-04 21:56:39 +0000569
Sanjay Pateleb4a4d52014-11-21 18:58:38 +0000570/// Some target cannot handle a variable insertion index for the
571/// INSERT_VECTOR_ELT instruction. In this case, it
Nate Begeman6f94f612008-04-25 18:07:40 +0000572/// is necessary to spill the vector being inserted into to memory, perform
573/// the insert there, and then read the result back.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000574SDValue SelectionDAGLegalize::
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000575PerformInsertVectorEltInMemory(SDValue Vec, SDValue Val, SDValue Idx,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000576 SDLoc dl) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000577 SDValue Tmp1 = Vec;
578 SDValue Tmp2 = Val;
579 SDValue Tmp3 = Idx;
Scott Michelcf0da6c2009-02-17 22:15:04 +0000580
Nate Begeman6f94f612008-04-25 18:07:40 +0000581 // If the target doesn't support this, we have to spill the input vector
582 // to a temporary stack slot, update the element, then reload it. This is
583 // badness. We could also load the value into a vector register (either
584 // with a "move to register" or "extload into register" instruction, then
585 // permute it into place, if the idx is a constant and if the idx is
586 // supported by the target.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000587 EVT VT = Tmp1.getValueType();
588 EVT EltVT = VT.getVectorElementType();
589 EVT IdxVT = Tmp3.getValueType();
Mehdi Amini44ede332015-07-09 02:09:04 +0000590 EVT PtrVT = TLI.getPointerTy(DAG.getDataLayout());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000591 SDValue StackPtr = DAG.CreateStackTemporary(VT);
Nate Begeman6f94f612008-04-25 18:07:40 +0000592
Evan Cheng0e9d9ca2009-10-18 18:16:27 +0000593 int SPFI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
594
Nate Begeman6f94f612008-04-25 18:07:40 +0000595 // Store the vector.
Alex Lorenze40c8a22015-08-11 23:09:45 +0000596 SDValue Ch = DAG.getStore(
597 DAG.getEntryNode(), dl, Tmp1, StackPtr,
598 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI), false,
599 false, 0);
Nate Begeman6f94f612008-04-25 18:07:40 +0000600
601 // Truncate or zero extend offset to target pointer type.
Pete Cooper8acd3862015-07-15 00:43:54 +0000602 Tmp3 = DAG.getZExtOrTrunc(Tmp3, dl, PtrVT);
Nate Begeman6f94f612008-04-25 18:07:40 +0000603 // Add the offset to the index.
Dan Gohman9b80f862010-02-25 15:20:39 +0000604 unsigned EltSize = EltVT.getSizeInBits()/8;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000605 Tmp3 = DAG.getNode(ISD::MUL, dl, IdxVT, Tmp3,
606 DAG.getConstant(EltSize, dl, IdxVT));
Dale Johannesenad00f6e2009-02-02 20:41:04 +0000607 SDValue StackPtr2 = DAG.getNode(ISD::ADD, dl, IdxVT, Tmp3, StackPtr);
Nate Begeman6f94f612008-04-25 18:07:40 +0000608 // Store the scalar value.
Chris Lattnera35499e2010-09-21 07:32:19 +0000609 Ch = DAG.getTruncStore(Ch, dl, Tmp2, StackPtr2, MachinePointerInfo(), EltVT,
David Greene39c6d012010-02-15 17:00:31 +0000610 false, false, 0);
Nate Begeman6f94f612008-04-25 18:07:40 +0000611 // Load the updated vector.
Alex Lorenze40c8a22015-08-11 23:09:45 +0000612 return DAG.getLoad(VT, dl, Ch, StackPtr, MachinePointerInfo::getFixedStack(
613 DAG.getMachineFunction(), SPFI),
614 false, false, false, 0);
Nate Begeman6f94f612008-04-25 18:07:40 +0000615}
616
Mon P Wang4dd832d2008-12-09 05:46:39 +0000617
Eli Friedmana8f9a022009-05-27 02:16:40 +0000618SDValue SelectionDAGLegalize::
Andrew Trickef9de2a2013-05-25 02:42:55 +0000619ExpandINSERT_VECTOR_ELT(SDValue Vec, SDValue Val, SDValue Idx, SDLoc dl) {
Eli Friedmana8f9a022009-05-27 02:16:40 +0000620 if (ConstantSDNode *InsertPos = dyn_cast<ConstantSDNode>(Idx)) {
621 // SCALAR_TO_VECTOR requires that the type of the value being inserted
622 // match the element type of the vector being created, except for
623 // integers in which case the inserted value can be over width.
Owen Anderson53aa7a92009-08-10 22:56:29 +0000624 EVT EltVT = Vec.getValueType().getVectorElementType();
Eli Friedmana8f9a022009-05-27 02:16:40 +0000625 if (Val.getValueType() == EltVT ||
626 (EltVT.isInteger() && Val.getValueType().bitsGE(EltVT))) {
627 SDValue ScVec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
628 Vec.getValueType(), Val);
629
630 unsigned NumElts = Vec.getValueType().getVectorNumElements();
631 // We generate a shuffle of InVec and ScVec, so the shuffle mask
632 // should be 0,1,2,3,4,5... with the appropriate element replaced with
633 // elt 0 of the RHS.
634 SmallVector<int, 8> ShufOps;
635 for (unsigned i = 0; i != NumElts; ++i)
636 ShufOps.push_back(i != InsertPos->getZExtValue() ? i : NumElts);
637
638 return DAG.getVectorShuffle(Vec.getValueType(), dl, Vec, ScVec,
639 &ShufOps[0]);
640 }
641 }
642 return PerformInsertVectorEltInMemory(Vec, Val, Idx, dl);
643}
644
Eli Friedmanaee3f622009-06-06 07:04:42 +0000645SDValue SelectionDAGLegalize::OptimizeFloatStore(StoreSDNode* ST) {
646 // Turn 'store float 1.0, Ptr' -> 'store int 0x12345678, Ptr'
647 // FIXME: We shouldn't do this for TargetConstantFP's.
648 // FIXME: move this to the DAG Combiner! Note that we can't regress due
649 // to phase ordering between legalized code and the dag combiner. This
650 // probably means that we need to integrate dag combiner and legalizer
651 // together.
652 // We generally can't do this one for long doubles.
Nadav Rotem2a148662012-07-11 11:02:16 +0000653 SDValue Chain = ST->getChain();
654 SDValue Ptr = ST->getBasePtr();
Eli Friedmanaee3f622009-06-06 07:04:42 +0000655 unsigned Alignment = ST->getAlignment();
656 bool isVolatile = ST->isVolatile();
David Greene39c6d012010-02-15 17:00:31 +0000657 bool isNonTemporal = ST->isNonTemporal();
Hal Finkelcc39b672014-07-24 12:16:19 +0000658 AAMDNodes AAInfo = ST->getAAInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000659 SDLoc dl(ST);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000660 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(ST->getValue())) {
Owen Anderson9f944592009-08-11 20:47:22 +0000661 if (CFP->getValueType(0) == MVT::f32 &&
Dan Gohmane49e7422011-07-15 22:39:09 +0000662 TLI.isTypeLegal(MVT::i32)) {
Nadav Rotem2a148662012-07-11 11:02:16 +0000663 SDValue Con = DAG.getConstant(CFP->getValueAPF().
Eli Friedmanaee3f622009-06-06 07:04:42 +0000664 bitcastToAPInt().zextOrTrunc(32),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000665 SDLoc(CFP), MVT::i32);
Nadav Rotem2a148662012-07-11 11:02:16 +0000666 return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000667 isVolatile, isNonTemporal, Alignment, AAInfo);
Chris Lattner6963c1f2010-09-21 17:42:31 +0000668 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000669
Chris Lattner6963c1f2010-09-21 17:42:31 +0000670 if (CFP->getValueType(0) == MVT::f64) {
Eli Friedmanaee3f622009-06-06 07:04:42 +0000671 // If this target supports 64-bit registers, do a single 64-bit store.
Dan Gohmane49e7422011-07-15 22:39:09 +0000672 if (TLI.isTypeLegal(MVT::i64)) {
Nadav Rotem2a148662012-07-11 11:02:16 +0000673 SDValue Con = DAG.getConstant(CFP->getValueAPF().bitcastToAPInt().
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000674 zextOrTrunc(64), SDLoc(CFP), MVT::i64);
Nadav Rotem2a148662012-07-11 11:02:16 +0000675 return DAG.getStore(Chain, dl, Con, Ptr, ST->getPointerInfo(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000676 isVolatile, isNonTemporal, Alignment, AAInfo);
Chris Lattner6963c1f2010-09-21 17:42:31 +0000677 }
Wesley Peck527da1b2010-11-23 03:31:01 +0000678
Dan Gohmane49e7422011-07-15 22:39:09 +0000679 if (TLI.isTypeLegal(MVT::i32) && !ST->isVolatile()) {
Eli Friedmanaee3f622009-06-06 07:04:42 +0000680 // Otherwise, if the target supports 32-bit registers, use 2 32-bit
681 // stores. If the target supports neither 32- nor 64-bits, this
682 // xform is certainly not worth it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000683 const APInt &IntVal = CFP->getValueAPF().bitcastToAPInt();
684 SDValue Lo = DAG.getConstant(IntVal.trunc(32), dl, MVT::i32);
685 SDValue Hi = DAG.getConstant(IntVal.lshr(32).trunc(32), dl, MVT::i32);
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000686 if (DAG.getDataLayout().isBigEndian())
687 std::swap(Lo, Hi);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000688
Nadav Rotem2a148662012-07-11 11:02:16 +0000689 Lo = DAG.getStore(Chain, dl, Lo, Ptr, ST->getPointerInfo(), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +0000690 isNonTemporal, Alignment, AAInfo);
Nadav Rotem2a148662012-07-11 11:02:16 +0000691 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000692 DAG.getConstant(4, dl, Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +0000693 Hi = DAG.getStore(Chain, dl, Hi, Ptr,
Chris Lattner6963c1f2010-09-21 17:42:31 +0000694 ST->getPointerInfo().getWithOffset(4),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000695 isVolatile, isNonTemporal, MinAlign(Alignment, 4U),
Hal Finkelcc39b672014-07-24 12:16:19 +0000696 AAInfo);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000697
Owen Anderson9f944592009-08-11 20:47:22 +0000698 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000699 }
700 }
701 }
Craig Topperc0196b12014-04-14 00:51:57 +0000702 return SDValue(nullptr, 0);
Eli Friedmanaee3f622009-06-06 07:04:42 +0000703}
704
Nadav Rotemde6fd282012-07-11 08:52:09 +0000705void SelectionDAGLegalize::LegalizeStoreOps(SDNode *Node) {
706 StoreSDNode *ST = cast<StoreSDNode>(Node);
Nadav Rotem2a148662012-07-11 11:02:16 +0000707 SDValue Chain = ST->getChain();
708 SDValue Ptr = ST->getBasePtr();
Andrew Trickef9de2a2013-05-25 02:42:55 +0000709 SDLoc dl(Node);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000710
711 unsigned Alignment = ST->getAlignment();
712 bool isVolatile = ST->isVolatile();
713 bool isNonTemporal = ST->isNonTemporal();
Hal Finkelcc39b672014-07-24 12:16:19 +0000714 AAMDNodes AAInfo = ST->getAAInfo();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000715
716 if (!ST->isTruncatingStore()) {
717 if (SDNode *OptStore = OptimizeFloatStore(ST).getNode()) {
718 ReplaceNode(ST, OptStore);
719 return;
720 }
721
722 {
Nadav Rotem2a148662012-07-11 11:02:16 +0000723 SDValue Value = ST->getValue();
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000724 MVT VT = Value.getSimpleValueType();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000725 switch (TLI.getOperationAction(ISD::STORE, VT)) {
726 default: llvm_unreachable("This action is not supported yet!");
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000727 case TargetLowering::Legal: {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000728 // If this is an unaligned store and the target doesn't support it,
729 // expand it.
Sanjay Patel0f9dcf82015-07-29 18:24:18 +0000730 EVT MemVT = ST->getMemoryVT();
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000731 unsigned AS = ST->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000732 unsigned Align = ST->getAlignment();
Sanjay Patel0f9dcf82015-07-29 18:24:18 +0000733 const DataLayout &DL = DAG.getDataLayout();
734 if (!TLI.allowsMemoryAccess(*DAG.getContext(), DL, MemVT, AS, Align))
735 ExpandUnalignedStore(cast<StoreSDNode>(Node), DAG, TLI, this);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000736 break;
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000737 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000738 case TargetLowering::Custom: {
739 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
Hal Finkelcec70132015-02-24 12:59:47 +0000740 if (Res && Res != SDValue(Node, 0))
Nadav Rotem2a148662012-07-11 11:02:16 +0000741 ReplaceNode(SDValue(Node, 0), Res);
742 return;
743 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000744 case TargetLowering::Promote: {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000745 MVT NVT = TLI.getTypeToPromoteTo(ISD::STORE, VT);
Tom Stellardb785bd72012-12-10 21:41:54 +0000746 assert(NVT.getSizeInBits() == VT.getSizeInBits() &&
747 "Can only promote stores to same size type");
748 Value = DAG.getNode(ISD::BITCAST, dl, NVT, Value);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000749 SDValue Result =
Nadav Rotem2a148662012-07-11 11:02:16 +0000750 DAG.getStore(Chain, dl, Value, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000751 ST->getPointerInfo(), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +0000752 isNonTemporal, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000753 ReplaceNode(SDValue(Node, 0), Result);
754 break;
755 }
756 }
757 return;
758 }
759 } else {
Nadav Rotem2a148662012-07-11 11:02:16 +0000760 SDValue Value = ST->getValue();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000761
762 EVT StVT = ST->getMemoryVT();
763 unsigned StWidth = StVT.getSizeInBits();
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000764 auto &DL = DAG.getDataLayout();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000765
766 if (StWidth != StVT.getStoreSizeInBits()) {
767 // Promote to a byte-sized store with upper bits zero if not
768 // storing an integral number of bytes. For example, promote
769 // TRUNCSTORE:i1 X -> TRUNCSTORE:i8 (and X, 1)
770 EVT NVT = EVT::getIntegerVT(*DAG.getContext(),
771 StVT.getStoreSizeInBits());
Nadav Rotem2a148662012-07-11 11:02:16 +0000772 Value = DAG.getZeroExtendInReg(Value, dl, StVT);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000773 SDValue Result =
Nadav Rotem2a148662012-07-11 11:02:16 +0000774 DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Sanjay Patelb06441a2014-11-21 18:05:59 +0000775 NVT, isVolatile, isNonTemporal, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000776 ReplaceNode(SDValue(Node, 0), Result);
777 } else if (StWidth & (StWidth - 1)) {
778 // If not storing a power-of-2 number of bits, expand as two stores.
779 assert(!StVT.isVector() && "Unsupported truncstore!");
780 unsigned RoundWidth = 1 << Log2_32(StWidth);
781 assert(RoundWidth < StWidth);
782 unsigned ExtraWidth = StWidth - RoundWidth;
783 assert(ExtraWidth < RoundWidth);
784 assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
785 "Store size not an integral number of bytes!");
786 EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth);
787 EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth);
788 SDValue Lo, Hi;
789 unsigned IncrementSize;
790
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000791 if (DL.isLittleEndian()) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000792 // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 X, TRUNCSTORE@+2:i8 (srl X, 16)
793 // Store the bottom RoundWidth bits.
Nadav Rotem2a148662012-07-11 11:02:16 +0000794 Lo = DAG.getTruncStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Nadav Rotemde6fd282012-07-11 08:52:09 +0000795 RoundVT,
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000796 isVolatile, isNonTemporal, Alignment,
Hal Finkelcc39b672014-07-24 12:16:19 +0000797 AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000798
799 // Store the remaining ExtraWidth bits.
800 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +0000801 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000802 DAG.getConstant(IncrementSize, dl,
803 Ptr.getValueType()));
Mehdi Amini9639d652015-07-09 02:09:20 +0000804 Hi = DAG.getNode(
805 ISD::SRL, dl, Value.getValueType(), Value,
806 DAG.getConstant(RoundWidth, dl,
807 TLI.getShiftAmountTy(Value.getValueType(), DL)));
Nadav Rotem2a148662012-07-11 11:02:16 +0000808 Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000809 ST->getPointerInfo().getWithOffset(IncrementSize),
810 ExtraVT, isVolatile, isNonTemporal,
Hal Finkelcc39b672014-07-24 12:16:19 +0000811 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000812 } else {
813 // Big endian - avoid unaligned stores.
814 // TRUNCSTORE:i24 X -> TRUNCSTORE:i16 (srl X, 8), TRUNCSTORE@+2:i8 X
815 // Store the top RoundWidth bits.
Mehdi Amini9639d652015-07-09 02:09:20 +0000816 Hi = DAG.getNode(
817 ISD::SRL, dl, Value.getValueType(), Value,
818 DAG.getConstant(ExtraWidth, dl,
819 TLI.getShiftAmountTy(Value.getValueType(), DL)));
Nadav Rotem2a148662012-07-11 11:02:16 +0000820 Hi = DAG.getTruncStore(Chain, dl, Hi, Ptr, ST->getPointerInfo(),
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000821 RoundVT, isVolatile, isNonTemporal, Alignment,
Hal Finkelcc39b672014-07-24 12:16:19 +0000822 AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000823
824 // Store the remaining ExtraWidth bits.
825 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +0000826 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000827 DAG.getConstant(IncrementSize, dl,
828 Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +0000829 Lo = DAG.getTruncStore(Chain, dl, Value, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +0000830 ST->getPointerInfo().getWithOffset(IncrementSize),
831 ExtraVT, isVolatile, isNonTemporal,
Hal Finkelcc39b672014-07-24 12:16:19 +0000832 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000833 }
834
835 // The order of the stores doesn't matter.
836 SDValue Result = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo, Hi);
837 ReplaceNode(SDValue(Node, 0), Result);
838 } else {
Patrik Hagglundd7cdcf82012-12-19 08:28:51 +0000839 switch (TLI.getTruncStoreAction(ST->getValue().getSimpleValueType(),
840 StVT.getSimpleVT())) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000841 default: llvm_unreachable("This action is not supported yet!");
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000842 case TargetLowering::Legal: {
Sanjay Patel0f9dcf82015-07-29 18:24:18 +0000843 EVT MemVT = ST->getMemoryVT();
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000844 unsigned AS = ST->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000845 unsigned Align = ST->getAlignment();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000846 // If this is an unaligned store and the target doesn't support it,
847 // expand it.
Sanjay Patel0f9dcf82015-07-29 18:24:18 +0000848 if (!TLI.allowsMemoryAccess(*DAG.getContext(), DL, MemVT, AS, Align))
849 ExpandUnalignedStore(cast<StoreSDNode>(Node), DAG, TLI, this);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000850 break;
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000851 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000852 case TargetLowering::Custom: {
853 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
Hal Finkelcec70132015-02-24 12:59:47 +0000854 if (Res && Res != SDValue(Node, 0))
Nadav Rotem2a148662012-07-11 11:02:16 +0000855 ReplaceNode(SDValue(Node, 0), Res);
856 return;
857 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000858 case TargetLowering::Expand:
859 assert(!StVT.isVector() &&
860 "Vector Stores are handled in LegalizeVectorOps");
861
862 // TRUNCSTORE:i16 i32 -> STORE i16
Nadav Rotem2a148662012-07-11 11:02:16 +0000863 assert(TLI.isTypeLegal(StVT) &&
864 "Do not know how to expand this store!");
865 Value = DAG.getNode(ISD::TRUNCATE, dl, StVT, Value);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000866 SDValue Result =
Nadav Rotem2a148662012-07-11 11:02:16 +0000867 DAG.getStore(Chain, dl, Value, Ptr, ST->getPointerInfo(),
Hal Finkelcc39b672014-07-24 12:16:19 +0000868 isVolatile, isNonTemporal, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000869 ReplaceNode(SDValue(Node, 0), Result);
870 break;
871 }
872 }
873 }
874}
875
876void SelectionDAGLegalize::LegalizeLoadOps(SDNode *Node) {
877 LoadSDNode *LD = cast<LoadSDNode>(Node);
Nadav Rotem2a148662012-07-11 11:02:16 +0000878 SDValue Chain = LD->getChain(); // The chain.
879 SDValue Ptr = LD->getBasePtr(); // The base pointer.
880 SDValue Value; // The value returned by the load op.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000881 SDLoc dl(Node);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000882
883 ISD::LoadExtType ExtType = LD->getExtensionType();
884 if (ExtType == ISD::NON_EXTLOAD) {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000885 MVT VT = Node->getSimpleValueType(0);
Nadav Rotem2a148662012-07-11 11:02:16 +0000886 SDValue RVal = SDValue(Node, 0);
887 SDValue RChain = SDValue(Node, 1);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000888
889 switch (TLI.getOperationAction(Node->getOpcode(), VT)) {
890 default: llvm_unreachable("This action is not supported yet!");
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000891 case TargetLowering::Legal: {
Sanjay Patel0f9dcf82015-07-29 18:24:18 +0000892 EVT MemVT = LD->getMemoryVT();
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000893 unsigned AS = LD->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000894 unsigned Align = LD->getAlignment();
Sanjay Patel0f9dcf82015-07-29 18:24:18 +0000895 const DataLayout &DL = DAG.getDataLayout();
Evan Chengc5735992012-09-18 01:34:40 +0000896 // If this is an unaligned load and the target doesn't support it,
897 // expand it.
Sanjay Patel0f9dcf82015-07-29 18:24:18 +0000898 if (!TLI.allowsMemoryAccess(*DAG.getContext(), DL, MemVT, AS, Align))
899 ExpandUnalignedLoad(cast<LoadSDNode>(Node), DAG, TLI, RVal, RChain);
Evan Chengc5735992012-09-18 01:34:40 +0000900 break;
Matt Arsenault1b55dd92014-02-05 23:16:05 +0000901 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000902 case TargetLowering::Custom: {
Evan Chengc5735992012-09-18 01:34:40 +0000903 SDValue Res = TLI.LowerOperation(RVal, DAG);
904 if (Res.getNode()) {
905 RVal = Res;
906 RChain = Res.getValue(1);
907 }
908 break;
Nadav Rotem2a148662012-07-11 11:02:16 +0000909 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000910 case TargetLowering::Promote: {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +0000911 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), VT);
Tom Stellard30e2aa52012-12-10 21:41:58 +0000912 assert(NVT.getSizeInBits() == VT.getSizeInBits() &&
913 "Can only promote loads to same size type");
Nadav Rotemde6fd282012-07-11 08:52:09 +0000914
Richard Sandiford39c1ce42013-10-28 11:17:59 +0000915 SDValue Res = DAG.getLoad(NVT, dl, Chain, Ptr, LD->getMemOperand());
Nadav Rotem2a148662012-07-11 11:02:16 +0000916 RVal = DAG.getNode(ISD::BITCAST, dl, VT, Res);
917 RChain = Res.getValue(1);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000918 break;
919 }
920 }
Nadav Rotem2a148662012-07-11 11:02:16 +0000921 if (RChain.getNode() != Node) {
922 assert(RVal.getNode() != Node && "Load must be completely replaced");
923 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), RVal);
924 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), RChain);
Chandler Carruth411fb402014-07-26 05:49:40 +0000925 if (UpdatedNodes) {
926 UpdatedNodes->insert(RVal.getNode());
927 UpdatedNodes->insert(RChain.getNode());
928 }
Nadav Rotemde6fd282012-07-11 08:52:09 +0000929 ReplacedNode(Node);
930 }
931 return;
932 }
933
934 EVT SrcVT = LD->getMemoryVT();
935 unsigned SrcWidth = SrcVT.getSizeInBits();
936 unsigned Alignment = LD->getAlignment();
937 bool isVolatile = LD->isVolatile();
938 bool isNonTemporal = LD->isNonTemporal();
Louis Gerbarg67474e32014-07-31 21:45:05 +0000939 bool isInvariant = LD->isInvariant();
Hal Finkelcc39b672014-07-24 12:16:19 +0000940 AAMDNodes AAInfo = LD->getAAInfo();
Nadav Rotemde6fd282012-07-11 08:52:09 +0000941
942 if (SrcWidth != SrcVT.getStoreSizeInBits() &&
943 // Some targets pretend to have an i1 loading operation, and actually
944 // load an i8. This trick is correct for ZEXTLOAD because the top 7
945 // bits are guaranteed to be zero; it helps the optimizers understand
946 // that these bits are zero. It is also useful for EXTLOAD, since it
947 // tells the optimizers that those bits are undefined. It would be
948 // nice to have an effective generic way of getting these benefits...
949 // Until such a way is found, don't insist on promoting i1 here.
950 (SrcVT != MVT::i1 ||
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000951 TLI.getLoadExtAction(ExtType, Node->getValueType(0), MVT::i1) ==
952 TargetLowering::Promote)) {
Nadav Rotemde6fd282012-07-11 08:52:09 +0000953 // Promote to a byte-sized load if not loading an integral number of
954 // bytes. For example, promote EXTLOAD:i20 -> EXTLOAD:i24.
955 unsigned NewWidth = SrcVT.getStoreSizeInBits();
956 EVT NVT = EVT::getIntegerVT(*DAG.getContext(), NewWidth);
957 SDValue Ch;
958
959 // The extra bits are guaranteed to be zero, since we stored them that
960 // way. A zext load from NVT thus automatically gives zext from SrcVT.
961
962 ISD::LoadExtType NewExtType =
963 ExtType == ISD::ZEXTLOAD ? ISD::ZEXTLOAD : ISD::EXTLOAD;
964
965 SDValue Result =
966 DAG.getExtLoad(NewExtType, dl, Node->getValueType(0),
Nadav Rotem2a148662012-07-11 11:02:16 +0000967 Chain, Ptr, LD->getPointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +0000968 NVT, isVolatile, isNonTemporal, isInvariant, Alignment,
969 AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +0000970
971 Ch = Result.getValue(1); // The chain.
972
973 if (ExtType == ISD::SEXTLOAD)
974 // Having the top bits zero doesn't help when sign extending.
975 Result = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
976 Result.getValueType(),
977 Result, DAG.getValueType(SrcVT));
978 else if (ExtType == ISD::ZEXTLOAD || NVT == Result.getValueType())
979 // All the top bits are guaranteed to be zero - inform the optimizers.
980 Result = DAG.getNode(ISD::AssertZext, dl,
981 Result.getValueType(), Result,
982 DAG.getValueType(SrcVT));
983
Nadav Rotem2a148662012-07-11 11:02:16 +0000984 Value = Result;
985 Chain = Ch;
Nadav Rotemde6fd282012-07-11 08:52:09 +0000986 } else if (SrcWidth & (SrcWidth - 1)) {
987 // If not loading a power-of-2 number of bits, expand as two loads.
988 assert(!SrcVT.isVector() && "Unsupported extload!");
989 unsigned RoundWidth = 1 << Log2_32(SrcWidth);
990 assert(RoundWidth < SrcWidth);
991 unsigned ExtraWidth = SrcWidth - RoundWidth;
992 assert(ExtraWidth < RoundWidth);
993 assert(!(RoundWidth % 8) && !(ExtraWidth % 8) &&
994 "Load size not an integral number of bytes!");
995 EVT RoundVT = EVT::getIntegerVT(*DAG.getContext(), RoundWidth);
996 EVT ExtraVT = EVT::getIntegerVT(*DAG.getContext(), ExtraWidth);
997 SDValue Lo, Hi, Ch;
998 unsigned IncrementSize;
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +0000999 auto &DL = DAG.getDataLayout();
Nadav Rotemde6fd282012-07-11 08:52:09 +00001000
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001001 if (DL.isLittleEndian()) {
Nadav Rotemde6fd282012-07-11 08:52:09 +00001002 // EXTLOAD:i24 -> ZEXTLOAD:i16 | (shl EXTLOAD@+2:i8, 16)
1003 // Load the bottom RoundWidth bits.
1004 Lo = DAG.getExtLoad(ISD::ZEXTLOAD, dl, Node->getValueType(0),
Nadav Rotem2a148662012-07-11 11:02:16 +00001005 Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001006 LD->getPointerInfo(), RoundVT, isVolatile,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001007 isNonTemporal, isInvariant, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001008
1009 // Load the remaining ExtraWidth bits.
1010 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +00001011 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001012 DAG.getConstant(IncrementSize, dl,
1013 Ptr.getValueType()));
Nadav Rotem2a148662012-07-11 11:02:16 +00001014 Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001015 LD->getPointerInfo().getWithOffset(IncrementSize),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001016 ExtraVT, isVolatile, isNonTemporal, isInvariant,
Hal Finkelcc39b672014-07-24 12:16:19 +00001017 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001018
1019 // Build a factor node to remember that this load is independent of
1020 // the other one.
1021 Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
1022 Hi.getValue(1));
1023
1024 // Move the top bits to the right place.
Mehdi Amini9639d652015-07-09 02:09:20 +00001025 Hi = DAG.getNode(
1026 ISD::SHL, dl, Hi.getValueType(), Hi,
1027 DAG.getConstant(RoundWidth, dl,
1028 TLI.getShiftAmountTy(Hi.getValueType(), DL)));
Nadav Rotemde6fd282012-07-11 08:52:09 +00001029
1030 // Join the hi and lo parts.
Nadav Rotem2a148662012-07-11 11:02:16 +00001031 Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001032 } else {
1033 // Big endian - avoid unaligned loads.
1034 // EXTLOAD:i24 -> (shl EXTLOAD:i16, 8) | ZEXTLOAD@+2:i8
1035 // Load the top RoundWidth bits.
Nadav Rotem2a148662012-07-11 11:02:16 +00001036 Hi = DAG.getExtLoad(ExtType, dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001037 LD->getPointerInfo(), RoundVT, isVolatile,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001038 isNonTemporal, isInvariant, Alignment, AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001039
1040 // Load the remaining ExtraWidth bits.
1041 IncrementSize = RoundWidth / 8;
Nadav Rotem2a148662012-07-11 11:02:16 +00001042 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001043 DAG.getConstant(IncrementSize, dl,
1044 Ptr.getValueType()));
Nadav Rotemde6fd282012-07-11 08:52:09 +00001045 Lo = DAG.getExtLoad(ISD::ZEXTLOAD,
Nadav Rotem2a148662012-07-11 11:02:16 +00001046 dl, Node->getValueType(0), Chain, Ptr,
Nadav Rotemde6fd282012-07-11 08:52:09 +00001047 LD->getPointerInfo().getWithOffset(IncrementSize),
Louis Gerbarg67474e32014-07-31 21:45:05 +00001048 ExtraVT, isVolatile, isNonTemporal, isInvariant,
Hal Finkelcc39b672014-07-24 12:16:19 +00001049 MinAlign(Alignment, IncrementSize), AAInfo);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001050
1051 // Build a factor node to remember that this load is independent of
1052 // the other one.
1053 Ch = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Lo.getValue(1),
1054 Hi.getValue(1));
1055
1056 // Move the top bits to the right place.
Mehdi Amini9639d652015-07-09 02:09:20 +00001057 Hi = DAG.getNode(
1058 ISD::SHL, dl, Hi.getValueType(), Hi,
1059 DAG.getConstant(ExtraWidth, dl,
1060 TLI.getShiftAmountTy(Hi.getValueType(), DL)));
Nadav Rotemde6fd282012-07-11 08:52:09 +00001061
1062 // Join the hi and lo parts.
Nadav Rotem2a148662012-07-11 11:02:16 +00001063 Value = DAG.getNode(ISD::OR, dl, Node->getValueType(0), Lo, Hi);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001064 }
1065
Nadav Rotem2a148662012-07-11 11:02:16 +00001066 Chain = Ch;
Nadav Rotemde6fd282012-07-11 08:52:09 +00001067 } else {
1068 bool isCustom = false;
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +00001069 switch (TLI.getLoadExtAction(ExtType, Node->getValueType(0),
1070 SrcVT.getSimpleVT())) {
Nadav Rotemde6fd282012-07-11 08:52:09 +00001071 default: llvm_unreachable("This action is not supported yet!");
1072 case TargetLowering::Custom:
Matt Arsenault95b714c2014-03-11 00:01:25 +00001073 isCustom = true;
1074 // FALLTHROUGH
Nadav Rotem2a148662012-07-11 11:02:16 +00001075 case TargetLowering::Legal: {
Matt Arsenault95b714c2014-03-11 00:01:25 +00001076 Value = SDValue(Node, 0);
1077 Chain = SDValue(Node, 1);
Nadav Rotemde6fd282012-07-11 08:52:09 +00001078
Matt Arsenault95b714c2014-03-11 00:01:25 +00001079 if (isCustom) {
1080 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
1081 if (Res.getNode()) {
1082 Value = Res;
1083 Chain = Res.getValue(1);
1084 }
1085 } else {
Sanjay Patel0f9dcf82015-07-29 18:24:18 +00001086 // If this is an unaligned load and the target doesn't support it,
1087 // expand it.
Matt Arsenault95b714c2014-03-11 00:01:25 +00001088 EVT MemVT = LD->getMemoryVT();
1089 unsigned AS = LD->getAddressSpace();
Matt Arsenault6f2a5262014-07-27 17:46:40 +00001090 unsigned Align = LD->getAlignment();
Sanjay Patel0f9dcf82015-07-29 18:24:18 +00001091 const DataLayout &DL = DAG.getDataLayout();
1092 if (!TLI.allowsMemoryAccess(*DAG.getContext(), DL, MemVT, AS, Align))
1093 ExpandUnalignedLoad(cast<LoadSDNode>(Node), DAG, TLI, Value, Chain);
Matt Arsenault95b714c2014-03-11 00:01:25 +00001094 }
1095 break;
Nadav Rotem2a148662012-07-11 11:02:16 +00001096 }
Nadav Rotemde6fd282012-07-11 08:52:09 +00001097 case TargetLowering::Expand:
Matt Arsenaultbd223422015-01-14 01:35:17 +00001098 if (!TLI.isLoadExtLegal(ISD::EXTLOAD, Node->getValueType(0), SrcVT)) {
1099 // If the source type is not legal, see if there is a legal extload to
1100 // an intermediate type that we can then extend further.
1101 EVT LoadVT = TLI.getRegisterType(SrcVT.getSimpleVT());
1102 if (TLI.isTypeLegal(SrcVT) || // Same as SrcVT == LoadVT?
1103 TLI.isLoadExtLegal(ExtType, LoadVT, SrcVT)) {
1104 // If we are loading a legal type, this is a non-extload followed by a
1105 // full extend.
1106 ISD::LoadExtType MidExtType =
1107 (LoadVT == SrcVT) ? ISD::NON_EXTLOAD : ExtType;
1108
1109 SDValue Load = DAG.getExtLoad(MidExtType, dl, LoadVT, Chain, Ptr,
1110 SrcVT, LD->getMemOperand());
1111 unsigned ExtendOp =
1112 ISD::getExtForLoadExtType(SrcVT.isFloatingPoint(), ExtType);
1113 Value = DAG.getNode(ExtendOp, dl, Node->getValueType(0), Load);
1114 Chain = Load.getValue(1);
Matt Arsenault95b714c2014-03-11 00:01:25 +00001115 break;
Matt Arsenault95b714c2014-03-11 00:01:25 +00001116 }
Matt Arsenault95b714c2014-03-11 00:01:25 +00001117 }
Nadav Rotemde6fd282012-07-11 08:52:09 +00001118
Matt Arsenault95b714c2014-03-11 00:01:25 +00001119 assert(!SrcVT.isVector() &&
1120 "Vector Loads are handled in LegalizeVectorOps");
Nadav Rotemde6fd282012-07-11 08:52:09 +00001121
Matt Arsenault95b714c2014-03-11 00:01:25 +00001122 // FIXME: This does not work for vectors on most targets. Sign-
1123 // and zero-extend operations are currently folded into extending
1124 // loads, whether they are legal or not, and then we end up here
1125 // without any support for legalizing them.
1126 assert(ExtType != ISD::EXTLOAD &&
1127 "EXTLOAD should always be supported!");
1128 // Turn the unsupported load into an EXTLOAD followed by an
1129 // explicit zero/sign extend inreg.
1130 SDValue Result = DAG.getExtLoad(ISD::EXTLOAD, dl,
1131 Node->getValueType(0),
1132 Chain, Ptr, SrcVT,
1133 LD->getMemOperand());
1134 SDValue ValRes;
1135 if (ExtType == ISD::SEXTLOAD)
1136 ValRes = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl,
1137 Result.getValueType(),
1138 Result, DAG.getValueType(SrcVT));
1139 else
Sanjay Patelb06441a2014-11-21 18:05:59 +00001140 ValRes = DAG.getZeroExtendInReg(Result, dl, SrcVT.getScalarType());
Matt Arsenault95b714c2014-03-11 00:01:25 +00001141 Value = ValRes;
1142 Chain = Result.getValue(1);
1143 break;
Nadav Rotemde6fd282012-07-11 08:52:09 +00001144 }
1145 }
1146
1147 // Since loads produce two values, make sure to remember that we legalized
1148 // both of them.
Nadav Rotem2a148662012-07-11 11:02:16 +00001149 if (Chain.getNode() != Node) {
1150 assert(Value.getNode() != Node && "Load must be completely replaced");
1151 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Value);
1152 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain);
Chandler Carruth411fb402014-07-26 05:49:40 +00001153 if (UpdatedNodes) {
1154 UpdatedNodes->insert(Value.getNode());
1155 UpdatedNodes->insert(Chain.getNode());
1156 }
Nadav Rotemde6fd282012-07-11 08:52:09 +00001157 ReplacedNode(Node);
1158 }
1159}
1160
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001161/// Return a legal replacement for the given operation, with all legal operands.
Dan Gohman198b7ff2011-11-03 21:49:52 +00001162void SelectionDAGLegalize::LegalizeOp(SDNode *Node) {
Chandler Carruthb1432742014-07-28 17:55:07 +00001163 DEBUG(dbgs() << "\nLegalizing: "; Node->dump(&DAG));
1164
Dan Gohman198b7ff2011-11-03 21:49:52 +00001165 if (Node->getOpcode() == ISD::TargetConstant) // Allow illegal target nodes.
1166 return;
Scott Michelcf0da6c2009-02-17 22:15:04 +00001167
Pete Cooperaf61ac72015-06-26 19:23:20 +00001168#ifndef NDEBUG
Eli Friedman5e0d1502009-05-24 02:46:31 +00001169 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
Dan Gohmane49e7422011-07-15 22:39:09 +00001170 assert(TLI.getTypeAction(*DAG.getContext(), Node->getValueType(i)) ==
1171 TargetLowering::TypeLegal &&
Eli Friedman5e0d1502009-05-24 02:46:31 +00001172 "Unexpected illegal type!");
1173
Pete Cooper8fc121d2015-06-26 19:08:33 +00001174 for (const SDValue &Op : Node->op_values())
Dan Gohmane49e7422011-07-15 22:39:09 +00001175 assert((TLI.getTypeAction(*DAG.getContext(),
Pete Cooper8fc121d2015-06-26 19:08:33 +00001176 Op.getValueType()) == TargetLowering::TypeLegal ||
1177 Op.getOpcode() == ISD::TargetConstant) &&
1178 "Unexpected illegal type!");
Pete Cooperaf61ac72015-06-26 19:23:20 +00001179#endif
Chris Lattnerdc750592005-01-07 07:47:09 +00001180
Eli Friedman21d349b2009-05-27 01:25:56 +00001181 // Figure out the correct action; the way to query this varies by opcode
Bill Wendlingfb4ee9b2011-01-26 22:21:35 +00001182 TargetLowering::LegalizeAction Action = TargetLowering::Legal;
Eli Friedman21d349b2009-05-27 01:25:56 +00001183 bool SimpleFinishLegalizing = true;
Chris Lattnerdc750592005-01-07 07:47:09 +00001184 switch (Node->getOpcode()) {
Eli Friedman21d349b2009-05-27 01:25:56 +00001185 case ISD::INTRINSIC_W_CHAIN:
1186 case ISD::INTRINSIC_WO_CHAIN:
1187 case ISD::INTRINSIC_VOID:
Eli Friedman21d349b2009-05-27 01:25:56 +00001188 case ISD::STACKSAVE:
Owen Anderson9f944592009-08-11 20:47:22 +00001189 Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other);
Eli Friedman21d349b2009-05-27 01:25:56 +00001190 break;
Hal Finkel71c2ba32012-03-24 03:53:52 +00001191 case ISD::VAARG:
1192 Action = TLI.getOperationAction(Node->getOpcode(),
1193 Node->getValueType(0));
1194 if (Action != TargetLowering::Promote)
1195 Action = TLI.getOperationAction(Node->getOpcode(), MVT::Other);
1196 break;
Tim Northoverfd7e4242014-07-17 10:51:23 +00001197 case ISD::FP_TO_FP16:
Eli Friedman21d349b2009-05-27 01:25:56 +00001198 case ISD::SINT_TO_FP:
1199 case ISD::UINT_TO_FP:
1200 case ISD::EXTRACT_VECTOR_ELT:
1201 Action = TLI.getOperationAction(Node->getOpcode(),
1202 Node->getOperand(0).getValueType());
1203 break;
1204 case ISD::FP_ROUND_INREG:
1205 case ISD::SIGN_EXTEND_INREG: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001206 EVT InnerType = cast<VTSDNode>(Node->getOperand(1))->getVT();
Eli Friedman21d349b2009-05-27 01:25:56 +00001207 Action = TLI.getOperationAction(Node->getOpcode(), InnerType);
1208 break;
1209 }
Eli Friedman342e8df2011-08-24 20:50:09 +00001210 case ISD::ATOMIC_STORE: {
1211 Action = TLI.getOperationAction(Node->getOpcode(),
1212 Node->getOperand(2).getValueType());
1213 break;
1214 }
Eli Friedmane1bc3792009-05-28 03:06:16 +00001215 case ISD::SELECT_CC:
1216 case ISD::SETCC:
1217 case ISD::BR_CC: {
1218 unsigned CCOperand = Node->getOpcode() == ISD::SELECT_CC ? 4 :
1219 Node->getOpcode() == ISD::SETCC ? 2 : 1;
1220 unsigned CompareOperand = Node->getOpcode() == ISD::BR_CC ? 2 : 0;
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001221 MVT OpVT = Node->getOperand(CompareOperand).getSimpleValueType();
Eli Friedmane1bc3792009-05-28 03:06:16 +00001222 ISD::CondCode CCCode =
1223 cast<CondCodeSDNode>(Node->getOperand(CCOperand))->get();
1224 Action = TLI.getCondCodeAction(CCCode, OpVT);
1225 if (Action == TargetLowering::Legal) {
1226 if (Node->getOpcode() == ISD::SELECT_CC)
1227 Action = TLI.getOperationAction(Node->getOpcode(),
1228 Node->getValueType(0));
1229 else
1230 Action = TLI.getOperationAction(Node->getOpcode(), OpVT);
1231 }
1232 break;
1233 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001234 case ISD::LOAD:
1235 case ISD::STORE:
Eli Friedman5df72022009-05-28 03:56:57 +00001236 // FIXME: Model these properly. LOAD and STORE are complicated, and
1237 // STORE expects the unlegalized operand in some cases.
1238 SimpleFinishLegalizing = false;
1239 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001240 case ISD::CALLSEQ_START:
1241 case ISD::CALLSEQ_END:
Eli Friedman5df72022009-05-28 03:56:57 +00001242 // FIXME: This shouldn't be necessary. These nodes have special properties
1243 // dealing with the recursive nature of legalization. Removing this
1244 // special case should be done as part of making LegalizeDAG non-recursive.
1245 SimpleFinishLegalizing = false;
1246 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001247 case ISD::EXTRACT_ELEMENT:
1248 case ISD::FLT_ROUNDS_:
Eli Friedman21d349b2009-05-27 01:25:56 +00001249 case ISD::FPOWI:
1250 case ISD::MERGE_VALUES:
1251 case ISD::EH_RETURN:
1252 case ISD::FRAME_TO_ARGS_OFFSET:
Jim Grosbachdc0a0652010-07-06 23:44:52 +00001253 case ISD::EH_SJLJ_SETJMP:
1254 case ISD::EH_SJLJ_LONGJMP:
Matthias Braun3cd00c12015-07-16 22:34:16 +00001255 case ISD::EH_SJLJ_SETUP_DISPATCH:
Eli Friedmand6f28342009-05-27 03:33:44 +00001256 // These operations lie about being legal: when they claim to be legal,
1257 // they should actually be expanded.
Eli Friedman21d349b2009-05-27 01:25:56 +00001258 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1259 if (Action == TargetLowering::Legal)
1260 Action = TargetLowering::Expand;
1261 break;
Duncan Sandsa0984362011-09-06 13:37:06 +00001262 case ISD::INIT_TRAMPOLINE:
1263 case ISD::ADJUST_TRAMPOLINE:
Eli Friedman21d349b2009-05-27 01:25:56 +00001264 case ISD::FRAMEADDR:
1265 case ISD::RETURNADDR:
Eli Friedman2892d822009-05-27 12:20:41 +00001266 // These operations lie about being legal: when they claim to be legal,
1267 // they should actually be custom-lowered.
1268 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1269 if (Action == TargetLowering::Legal)
1270 Action = TargetLowering::Custom;
Eli Friedman21d349b2009-05-27 01:25:56 +00001271 break;
Renato Golinc7aea402014-05-06 16:51:25 +00001272 case ISD::READ_REGISTER:
1273 case ISD::WRITE_REGISTER:
1274 // Named register is legal in the DAG, but blocked by register name
1275 // selection if not implemented by target (to chose the correct register)
1276 // They'll be converted to Copy(To/From)Reg.
1277 Action = TargetLowering::Legal;
1278 break;
Shuxin Yangcdde0592012-10-19 20:11:16 +00001279 case ISD::DEBUGTRAP:
1280 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
1281 if (Action == TargetLowering::Expand) {
1282 // replace ISD::DEBUGTRAP with ISD::TRAP
1283 SDValue NewVal;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001284 NewVal = DAG.getNode(ISD::TRAP, SDLoc(Node), Node->getVTList(),
Shuxin Yang1479fcd2012-10-19 23:00:20 +00001285 Node->getOperand(0));
Shuxin Yangcdde0592012-10-19 20:11:16 +00001286 ReplaceNode(Node, NewVal.getNode());
1287 LegalizeOp(NewVal.getNode());
1288 return;
1289 }
1290 break;
1291
Chris Lattnerdc750592005-01-07 07:47:09 +00001292 default:
Chris Lattner3eb86932005-05-14 06:34:48 +00001293 if (Node->getOpcode() >= ISD::BUILTIN_OP_END) {
Eli Friedman21d349b2009-05-27 01:25:56 +00001294 Action = TargetLowering::Legal;
1295 } else {
1296 Action = TLI.getOperationAction(Node->getOpcode(), Node->getValueType(0));
Chris Lattner3eb86932005-05-14 06:34:48 +00001297 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001298 break;
1299 }
1300
1301 if (SimpleFinishLegalizing) {
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001302 SDNode *NewNode = Node;
Eli Friedman21d349b2009-05-27 01:25:56 +00001303 switch (Node->getOpcode()) {
1304 default: break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001305 case ISD::SHL:
1306 case ISD::SRL:
1307 case ISD::SRA:
1308 case ISD::ROTL:
1309 case ISD::ROTR:
1310 // Legalizing shifts/rotates requires adjusting the shift amount
1311 // to the appropriate width.
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001312 if (!Node->getOperand(1).getValueType().isVector()) {
1313 SDValue SAO =
1314 DAG.getShiftAmountOperand(Node->getOperand(0).getValueType(),
1315 Node->getOperand(1));
Dan Gohman198b7ff2011-11-03 21:49:52 +00001316 HandleSDNode Handle(SAO);
1317 LegalizeOp(SAO.getNode());
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001318 NewNode = DAG.UpdateNodeOperands(Node, Node->getOperand(0),
1319 Handle.getValue());
Dan Gohman198b7ff2011-11-03 21:49:52 +00001320 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001321 break;
Dan Gohman4906f732009-08-18 23:36:17 +00001322 case ISD::SRL_PARTS:
1323 case ISD::SRA_PARTS:
1324 case ISD::SHL_PARTS:
1325 // Legalizing shifts/rotates requires adjusting the shift amount
1326 // to the appropriate width.
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001327 if (!Node->getOperand(2).getValueType().isVector()) {
1328 SDValue SAO =
1329 DAG.getShiftAmountOperand(Node->getOperand(0).getValueType(),
1330 Node->getOperand(2));
Dan Gohman198b7ff2011-11-03 21:49:52 +00001331 HandleSDNode Handle(SAO);
1332 LegalizeOp(SAO.getNode());
Peter Collingbourne8eb05fd2012-05-20 18:36:15 +00001333 NewNode = DAG.UpdateNodeOperands(Node, Node->getOperand(0),
1334 Node->getOperand(1),
1335 Handle.getValue());
Dan Gohman198b7ff2011-11-03 21:49:52 +00001336 }
Dan Gohman2fa67c92009-08-18 23:52:48 +00001337 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00001338 }
1339
Dan Gohman198b7ff2011-11-03 21:49:52 +00001340 if (NewNode != Node) {
Chandler Carruth411fb402014-07-26 05:49:40 +00001341 ReplaceNode(Node, NewNode);
Dan Gohman198b7ff2011-11-03 21:49:52 +00001342 Node = NewNode;
1343 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001344 switch (Action) {
1345 case TargetLowering::Legal:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001346 return;
Nadav Rotem2a148662012-07-11 11:02:16 +00001347 case TargetLowering::Custom: {
Eli Friedman21d349b2009-05-27 01:25:56 +00001348 // FIXME: The handling for custom lowering with multiple results is
1349 // a complete mess.
Nadav Rotem2a148662012-07-11 11:02:16 +00001350 SDValue Res = TLI.LowerOperation(SDValue(Node, 0), DAG);
1351 if (Res.getNode()) {
Chandler Carruth98655fa2014-07-26 05:52:51 +00001352 if (!(Res.getNode() != Node || Res.getResNo() != 0))
1353 return;
1354
1355 if (Node->getNumValues() == 1) {
1356 // We can just directly replace this node with the lowered value.
1357 ReplaceNode(SDValue(Node, 0), Res);
1358 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001359 }
Chandler Carruth98655fa2014-07-26 05:52:51 +00001360
1361 SmallVector<SDValue, 8> ResultVals;
1362 for (unsigned i = 0, e = Node->getNumValues(); i != e; ++i)
1363 ResultVals.push_back(Res.getValue(i));
1364 ReplaceNode(Node, ResultVals.data());
Dan Gohman198b7ff2011-11-03 21:49:52 +00001365 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001366 }
Nadav Rotem2a148662012-07-11 11:02:16 +00001367 }
Eli Friedman21d349b2009-05-27 01:25:56 +00001368 // FALL THROUGH
1369 case TargetLowering::Expand:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001370 ExpandNode(Node);
1371 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001372 case TargetLowering::Promote:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001373 PromoteNode(Node);
1374 return;
Eli Friedman21d349b2009-05-27 01:25:56 +00001375 }
1376 }
1377
1378 switch (Node->getOpcode()) {
1379 default:
Jim Laskeyc3d341e2006-07-11 17:58:07 +00001380#ifndef NDEBUG
David Greeneae4f2662010-01-05 01:24:53 +00001381 dbgs() << "NODE: ";
1382 Node->dump( &DAG);
1383 dbgs() << "\n";
Jim Laskeyc3d341e2006-07-11 17:58:07 +00001384#endif
Craig Topperee4dab52012-02-05 08:31:47 +00001385 llvm_unreachable("Do not know how to legalize this operator!");
Bill Wendlingf359fed2007-11-13 00:44:25 +00001386
Dan Gohman198b7ff2011-11-03 21:49:52 +00001387 case ISD::CALLSEQ_START:
Dan Gohman9b9c9702011-10-29 00:41:52 +00001388 case ISD::CALLSEQ_END:
Dan Gohman198b7ff2011-11-03 21:49:52 +00001389 break;
Evan Cheng31d15fa2005-12-23 07:29:34 +00001390 case ISD::LOAD: {
Nadav Rotemde6fd282012-07-11 08:52:09 +00001391 return LegalizeLoadOps(Node);
Chris Lattnera3b7ef02005-04-10 22:54:25 +00001392 }
Evan Cheng31d15fa2005-12-23 07:29:34 +00001393 case ISD::STORE: {
Nadav Rotemde6fd282012-07-11 08:52:09 +00001394 return LegalizeStoreOps(Node);
Evan Cheng31d15fa2005-12-23 07:29:34 +00001395 }
Nate Begeman7e7f4392006-02-01 07:19:44 +00001396 }
Chris Lattnerdc750592005-01-07 07:47:09 +00001397}
1398
Eli Friedman40afdb62009-05-23 22:37:25 +00001399SDValue SelectionDAGLegalize::ExpandExtractFromVectorThroughStack(SDValue Op) {
1400 SDValue Vec = Op.getOperand(0);
1401 SDValue Idx = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001402 SDLoc dl(Op);
Hal Finkel90adf0f2014-03-30 15:10:18 +00001403
1404 // Before we generate a new store to a temporary stack slot, see if there is
1405 // already one that we can use. There often is because when we scalarize
1406 // vector operations (using SelectionDAG::UnrollVectorOp for example) a whole
1407 // series of EXTRACT_VECTOR_ELT nodes are generated, one for each element in
1408 // the vector. If all are expanded here, we don't want one store per vector
1409 // element.
1410 SDValue StackPtr, Ch;
1411 for (SDNode::use_iterator UI = Vec.getNode()->use_begin(),
1412 UE = Vec.getNode()->use_end(); UI != UE; ++UI) {
1413 SDNode *User = *UI;
1414 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(User)) {
1415 if (ST->isIndexed() || ST->isTruncatingStore() ||
1416 ST->getValue() != Vec)
1417 continue;
1418
1419 // Make sure that nothing else could have stored into the destination of
1420 // this store.
1421 if (!ST->getChain().reachesChainWithoutSideEffects(DAG.getEntryNode()))
1422 continue;
1423
1424 StackPtr = ST->getBasePtr();
1425 Ch = SDValue(ST, 0);
1426 break;
1427 }
1428 }
1429
1430 if (!Ch.getNode()) {
1431 // Store the value to a temporary stack slot, then LOAD the returned part.
1432 StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
1433 Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr,
1434 MachinePointerInfo(), false, false, 0);
1435 }
Eli Friedman40afdb62009-05-23 22:37:25 +00001436
1437 // Add the offset to the index.
Dan Gohman9b80f862010-02-25 15:20:39 +00001438 unsigned EltSize =
1439 Vec.getValueType().getVectorElementType().getSizeInBits()/8;
Eli Friedman40afdb62009-05-23 22:37:25 +00001440 Idx = DAG.getNode(ISD::MUL, dl, Idx.getValueType(), Idx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001441 DAG.getConstant(EltSize, SDLoc(Vec), Idx.getValueType()));
Eli Friedman40afdb62009-05-23 22:37:25 +00001442
Mehdi Amini44ede332015-07-09 02:09:04 +00001443 Idx = DAG.getZExtOrTrunc(Idx, dl, TLI.getPointerTy(DAG.getDataLayout()));
Eli Friedman40afdb62009-05-23 22:37:25 +00001444 StackPtr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), Idx, StackPtr);
1445
Ahmed Bougachac8097612015-03-09 22:51:05 +00001446 SDValue NewLoad;
1447
Eli Friedman2b77eef2009-07-09 22:01:03 +00001448 if (Op.getValueType().isVector())
Ahmed Bougachac8097612015-03-09 22:51:05 +00001449 NewLoad = DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr,
1450 MachinePointerInfo(), false, false, false, 0);
1451 else
1452 NewLoad = DAG.getExtLoad(
1453 ISD::EXTLOAD, dl, Op.getValueType(), Ch, StackPtr, MachinePointerInfo(),
1454 Vec.getValueType().getVectorElementType(), false, false, false, 0);
1455
1456 // Replace the chain going out of the store, by the one out of the load.
1457 DAG.ReplaceAllUsesOfValueWith(Ch, SDValue(NewLoad.getNode(), 1));
1458
1459 // We introduced a cycle though, so update the loads operands, making sure
1460 // to use the original store's chain as an incoming chain.
1461 SmallVector<SDValue, 6> NewLoadOperands(NewLoad->op_begin(),
1462 NewLoad->op_end());
1463 NewLoadOperands[0] = Ch;
1464 NewLoad =
1465 SDValue(DAG.UpdateNodeOperands(NewLoad.getNode(), NewLoadOperands), 0);
1466 return NewLoad;
Eli Friedman40afdb62009-05-23 22:37:25 +00001467}
1468
David Greenebab5e6e2011-01-26 19:13:22 +00001469SDValue SelectionDAGLegalize::ExpandInsertToVectorThroughStack(SDValue Op) {
1470 assert(Op.getValueType().isVector() && "Non-vector insert subvector!");
1471
1472 SDValue Vec = Op.getOperand(0);
1473 SDValue Part = Op.getOperand(1);
1474 SDValue Idx = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001475 SDLoc dl(Op);
David Greenebab5e6e2011-01-26 19:13:22 +00001476
1477 // Store the value to a temporary stack slot, then LOAD the returned part.
1478
1479 SDValue StackPtr = DAG.CreateStackTemporary(Vec.getValueType());
1480 int FI = cast<FrameIndexSDNode>(StackPtr.getNode())->getIndex();
Alex Lorenze40c8a22015-08-11 23:09:45 +00001481 MachinePointerInfo PtrInfo =
1482 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI);
David Greenebab5e6e2011-01-26 19:13:22 +00001483
1484 // First store the whole vector.
1485 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, Vec, StackPtr, PtrInfo,
1486 false, false, 0);
1487
1488 // Then store the inserted part.
1489
1490 // Add the offset to the index.
1491 unsigned EltSize =
1492 Vec.getValueType().getVectorElementType().getSizeInBits()/8;
1493
1494 Idx = DAG.getNode(ISD::MUL, dl, Idx.getValueType(), Idx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001495 DAG.getConstant(EltSize, SDLoc(Vec), Idx.getValueType()));
Mehdi Amini44ede332015-07-09 02:09:04 +00001496 Idx = DAG.getZExtOrTrunc(Idx, dl, TLI.getPointerTy(DAG.getDataLayout()));
David Greenebab5e6e2011-01-26 19:13:22 +00001497
1498 SDValue SubStackPtr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), Idx,
1499 StackPtr);
1500
1501 // Store the subvector.
Owen Andersonb5a25992014-11-18 20:50:19 +00001502 Ch = DAG.getStore(Ch, dl, Part, SubStackPtr,
David Greenebab5e6e2011-01-26 19:13:22 +00001503 MachinePointerInfo(), false, false, 0);
1504
1505 // Finally, load the updated vector.
1506 return DAG.getLoad(Op.getValueType(), dl, Ch, StackPtr, PtrInfo,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001507 false, false, false, 0);
David Greenebab5e6e2011-01-26 19:13:22 +00001508}
1509
Eli Friedmanaee3f622009-06-06 07:04:42 +00001510SDValue SelectionDAGLegalize::ExpandVectorBuildThroughStack(SDNode* Node) {
1511 // We can't handle this case efficiently. Allocate a sufficiently
1512 // aligned object on the stack, store each element into it, then load
1513 // the result as a vector.
1514 // Create the stack frame object.
Owen Anderson53aa7a92009-08-10 22:56:29 +00001515 EVT VT = Node->getValueType(0);
Dale Johannesenb91eba32009-11-21 00:53:23 +00001516 EVT EltVT = VT.getVectorElementType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001517 SDLoc dl(Node);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001518 SDValue FIPtr = DAG.CreateStackTemporary(VT);
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001519 int FI = cast<FrameIndexSDNode>(FIPtr.getNode())->getIndex();
Alex Lorenze40c8a22015-08-11 23:09:45 +00001520 MachinePointerInfo PtrInfo =
1521 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001522
1523 // Emit a store of each element to the stack slot.
1524 SmallVector<SDValue, 8> Stores;
Dan Gohman9b80f862010-02-25 15:20:39 +00001525 unsigned TypeByteSize = EltVT.getSizeInBits() / 8;
Eli Friedmanaee3f622009-06-06 07:04:42 +00001526 // Store (in the right endianness) the elements to memory.
1527 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i) {
1528 // Ignore undef elements.
1529 if (Node->getOperand(i).getOpcode() == ISD::UNDEF) continue;
1530
1531 unsigned Offset = TypeByteSize*i;
1532
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001533 SDValue Idx = DAG.getConstant(Offset, dl, FIPtr.getValueType());
Eli Friedmanaee3f622009-06-06 07:04:42 +00001534 Idx = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr, Idx);
1535
Dan Gohman2a8e3772010-02-25 20:30:49 +00001536 // If the destination vector element type is narrower than the source
1537 // element type, only store the bits necessary.
1538 if (EltVT.bitsLT(Node->getOperand(i).getValueType().getScalarType())) {
Dale Johannesenb91eba32009-11-21 00:53:23 +00001539 Stores.push_back(DAG.getTruncStore(DAG.getEntryNode(), dl,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001540 Node->getOperand(i), Idx,
1541 PtrInfo.getWithOffset(Offset),
David Greene39c6d012010-02-15 17:00:31 +00001542 EltVT, false, false, 0));
Mon P Wang586d9972010-01-24 00:05:03 +00001543 } else
Jim Grosbach9b7755f2010-07-02 17:41:59 +00001544 Stores.push_back(DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner1ffcf522010-09-21 16:36:31 +00001545 Node->getOperand(i), Idx,
1546 PtrInfo.getWithOffset(Offset),
David Greene39c6d012010-02-15 17:00:31 +00001547 false, false, 0));
Eli Friedmanaee3f622009-06-06 07:04:42 +00001548 }
1549
1550 SDValue StoreChain;
1551 if (!Stores.empty()) // Not all undef elements?
Craig Topper48d114b2014-04-26 18:35:24 +00001552 StoreChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Stores);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001553 else
1554 StoreChain = DAG.getEntryNode();
1555
1556 // Result is a load from the stack slot.
Stephen Lincfe7f352013-07-08 00:37:03 +00001557 return DAG.getLoad(VT, dl, StoreChain, FIPtr, PtrInfo,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001558 false, false, false, 0);
Eli Friedmanaee3f622009-06-06 07:04:42 +00001559}
1560
Matthias Braun75e668e2015-07-14 02:09:57 +00001561SDValue SelectionDAGLegalize::ExpandFCOPYSIGN(SDNode* Node) {
1562 SDLoc dl(Node);
1563 SDValue Tmp1 = Node->getOperand(0);
1564 SDValue Tmp2 = Node->getOperand(1);
Duncan Sands4c55f762010-03-12 11:45:06 +00001565
Matthias Braun75e668e2015-07-14 02:09:57 +00001566 // Get the sign bit of the RHS. First obtain a value that has the same
1567 // sign as the sign bit, i.e. negative if and only if the sign bit is 1.
1568 SDValue SignBit;
1569 EVT FloatVT = Tmp2.getValueType();
1570 EVT IVT = EVT::getIntegerVT(*DAG.getContext(), FloatVT.getSizeInBits());
Dan Gohmane49e7422011-07-15 22:39:09 +00001571 if (TLI.isTypeLegal(IVT)) {
Matthias Braun75e668e2015-07-14 02:09:57 +00001572 // Convert to an integer with the same sign bit.
1573 SignBit = DAG.getNode(ISD::BITCAST, dl, IVT, Tmp2);
1574 } else {
1575 auto &DL = DAG.getDataLayout();
1576 // Store the float to memory, then load the sign part out as an integer.
1577 MVT LoadTy = TLI.getPointerTy(DL);
1578 // First create a temporary that is aligned for both the load and store.
1579 SDValue StackPtr = DAG.CreateStackTemporary(FloatVT, LoadTy);
1580 // Then store the float to it.
1581 SDValue Ch =
1582 DAG.getStore(DAG.getEntryNode(), dl, Tmp2, StackPtr, MachinePointerInfo(),
1583 false, false, 0);
1584 if (DL.isBigEndian()) {
1585 assert(FloatVT.isByteSized() && "Unsupported floating point type!");
1586 // Load out a legal integer with the same sign bit as the float.
1587 SignBit = DAG.getLoad(LoadTy, dl, Ch, StackPtr, MachinePointerInfo(),
1588 false, false, false, 0);
1589 } else { // Little endian
1590 SDValue LoadPtr = StackPtr;
1591 // The float may be wider than the integer we are going to load. Advance
1592 // the pointer so that the loaded integer will contain the sign bit.
1593 unsigned Strides = (FloatVT.getSizeInBits()-1)/LoadTy.getSizeInBits();
1594 unsigned ByteOffset = (Strides * LoadTy.getSizeInBits()) / 8;
1595 LoadPtr = DAG.getNode(ISD::ADD, dl, LoadPtr.getValueType(), LoadPtr,
1596 DAG.getConstant(ByteOffset, dl,
1597 LoadPtr.getValueType()));
1598 // Load a legal integer containing the sign bit.
1599 SignBit = DAG.getLoad(LoadTy, dl, Ch, LoadPtr, MachinePointerInfo(),
1600 false, false, false, 0);
1601 // Move the sign bit to the top bit of the loaded integer.
1602 unsigned BitShift = LoadTy.getSizeInBits() -
1603 (FloatVT.getSizeInBits() - 8 * ByteOffset);
1604 assert(BitShift < LoadTy.getSizeInBits() && "Pointer advanced wrong?");
1605 if (BitShift)
1606 SignBit = DAG.getNode(
1607 ISD::SHL, dl, LoadTy, SignBit,
1608 DAG.getConstant(BitShift, dl,
1609 TLI.getShiftAmountTy(SignBit.getValueType(), DL)));
1610 }
Eli Friedman2892d822009-05-27 12:20:41 +00001611 }
Matthias Braun75e668e2015-07-14 02:09:57 +00001612 // Now get the sign bit proper, by seeing whether the value is negative.
1613 SignBit = DAG.getSetCC(dl, getSetCCResultType(SignBit.getValueType()),
1614 SignBit,
1615 DAG.getConstant(0, dl, SignBit.getValueType()),
1616 ISD::SETLT);
1617 // Get the absolute value of the result.
1618 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, Tmp1.getValueType(), Tmp1);
1619 // Select between the nabs and abs value based on the sign bit of
1620 // the input.
1621 return DAG.getSelect(dl, AbsVal.getValueType(), SignBit,
1622 DAG.getNode(ISD::FNEG, dl, AbsVal.getValueType(), AbsVal),
1623 AbsVal);
Eli Friedman2892d822009-05-27 12:20:41 +00001624}
1625
Eli Friedman2892d822009-05-27 12:20:41 +00001626void SelectionDAGLegalize::ExpandDYNAMIC_STACKALLOC(SDNode* Node,
1627 SmallVectorImpl<SDValue> &Results) {
1628 unsigned SPReg = TLI.getStackPointerRegisterToSaveRestore();
1629 assert(SPReg && "Target cannot require DYNAMIC_STACKALLOC expansion and"
1630 " not tell us which reg is the stack pointer!");
Andrew Trickef9de2a2013-05-25 02:42:55 +00001631 SDLoc dl(Node);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001632 EVT VT = Node->getValueType(0);
Eli Friedman2892d822009-05-27 12:20:41 +00001633 SDValue Tmp1 = SDValue(Node, 0);
1634 SDValue Tmp2 = SDValue(Node, 1);
1635 SDValue Tmp3 = Node->getOperand(2);
1636 SDValue Chain = Tmp1.getOperand(0);
1637
1638 // Chain the dynamic stack allocation so that it doesn't modify the stack
1639 // pointer when other instructions are using the stack.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001640 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, dl, true), dl);
Eli Friedman2892d822009-05-27 12:20:41 +00001641
1642 SDValue Size = Tmp2.getOperand(1);
1643 SDValue SP = DAG.getCopyFromReg(Chain, dl, SPReg, VT);
1644 Chain = SP.getValue(1);
1645 unsigned Align = cast<ConstantSDNode>(Tmp3)->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +00001646 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00001647 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Eli Friedman2892d822009-05-27 12:20:41 +00001648 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, SP, Size); // Value
Elena Demikhovsky82a46eb2013-10-14 07:26:51 +00001649 if (Align > StackAlign)
1650 Tmp1 = DAG.getNode(ISD::AND, dl, VT, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001651 DAG.getConstant(-(uint64_t)Align, dl, VT));
Eli Friedman2892d822009-05-27 12:20:41 +00001652 Chain = DAG.getCopyToReg(Chain, dl, SPReg, Tmp1); // Output chain
1653
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001654 Tmp2 = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, dl, true),
1655 DAG.getIntPtrConstant(0, dl, true), SDValue(), dl);
Eli Friedman2892d822009-05-27 12:20:41 +00001656
1657 Results.push_back(Tmp1);
1658 Results.push_back(Tmp2);
1659}
1660
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001661/// Legalize a SETCC with given LHS and RHS and condition code CC on the current
1662/// target.
Daniel Sandersedc071b2013-11-21 13:24:49 +00001663///
Tom Stellard08690a12013-09-28 02:50:32 +00001664/// If the SETCC has been legalized using AND / OR, then the legalized node
Daniel Sandersedc071b2013-11-21 13:24:49 +00001665/// will be stored in LHS. RHS and CC will be set to SDValue(). NeedInvert
1666/// will be set to false.
1667///
Tom Stellard08690a12013-09-28 02:50:32 +00001668/// If the SETCC has been legalized by using getSetCCSwappedOperands(),
Daniel Sandersedc071b2013-11-21 13:24:49 +00001669/// then the values of LHS and RHS will be swapped, CC will be set to the
1670/// new condition, and NeedInvert will be set to false.
1671///
1672/// If the SETCC has been legalized using the inverse condcode, then LHS and
1673/// RHS will be unchanged, CC will set to the inverted condcode, and NeedInvert
1674/// will be set to true. The caller must invert the result of the SETCC with
Pete Cooper7fd1d722014-05-12 23:26:58 +00001675/// SelectionDAG::getLogicalNOT() or take equivalent action to swap the effect
1676/// of a true/false result.
Daniel Sandersedc071b2013-11-21 13:24:49 +00001677///
Tom Stellard08690a12013-09-28 02:50:32 +00001678/// \returns true if the SetCC has been legalized, false if it hasn't.
1679bool SelectionDAGLegalize::LegalizeSetCCCondCode(EVT VT,
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001680 SDValue &LHS, SDValue &RHS,
Dale Johannesenad00f6e2009-02-02 20:41:04 +00001681 SDValue &CC,
Daniel Sandersedc071b2013-11-21 13:24:49 +00001682 bool &NeedInvert,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001683 SDLoc dl) {
Patrik Hagglunddeee9002012-12-19 10:09:26 +00001684 MVT OpVT = LHS.getSimpleValueType();
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001685 ISD::CondCode CCCode = cast<CondCodeSDNode>(CC)->get();
Daniel Sandersedc071b2013-11-21 13:24:49 +00001686 NeedInvert = false;
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001687 switch (TLI.getCondCodeAction(CCCode, OpVT)) {
Craig Topperee4dab52012-02-05 08:31:47 +00001688 default: llvm_unreachable("Unknown condition code action!");
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001689 case TargetLowering::Legal:
1690 // Nothing to do.
1691 break;
1692 case TargetLowering::Expand: {
Tom Stellardcd428182013-09-28 02:50:38 +00001693 ISD::CondCode InvCC = ISD::getSetCCSwappedOperands(CCCode);
1694 if (TLI.isCondCodeLegal(InvCC, OpVT)) {
1695 std::swap(LHS, RHS);
1696 CC = DAG.getCondCode(InvCC);
1697 return true;
1698 }
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001699 ISD::CondCode CC1 = ISD::SETCC_INVALID, CC2 = ISD::SETCC_INVALID;
1700 unsigned Opc = 0;
1701 switch (CCCode) {
Craig Topperee4dab52012-02-05 08:31:47 +00001702 default: llvm_unreachable("Don't know how to expand this condition!");
Stephen Lincfe7f352013-07-08 00:37:03 +00001703 case ISD::SETO:
Micah Villmow0242b9b2012-10-10 20:50:51 +00001704 assert(TLI.getCondCodeAction(ISD::SETOEQ, OpVT)
1705 == TargetLowering::Legal
1706 && "If SETO is expanded, SETOEQ must be legal!");
1707 CC1 = ISD::SETOEQ; CC2 = ISD::SETOEQ; Opc = ISD::AND; break;
Stephen Lincfe7f352013-07-08 00:37:03 +00001708 case ISD::SETUO:
Micah Villmow0242b9b2012-10-10 20:50:51 +00001709 assert(TLI.getCondCodeAction(ISD::SETUNE, OpVT)
1710 == TargetLowering::Legal
1711 && "If SETUO is expanded, SETUNE must be legal!");
1712 CC1 = ISD::SETUNE; CC2 = ISD::SETUNE; Opc = ISD::OR; break;
1713 case ISD::SETOEQ:
1714 case ISD::SETOGT:
1715 case ISD::SETOGE:
1716 case ISD::SETOLT:
1717 case ISD::SETOLE:
Stephen Lincfe7f352013-07-08 00:37:03 +00001718 case ISD::SETONE:
1719 case ISD::SETUEQ:
1720 case ISD::SETUNE:
1721 case ISD::SETUGT:
1722 case ISD::SETUGE:
1723 case ISD::SETULT:
Micah Villmow0242b9b2012-10-10 20:50:51 +00001724 case ISD::SETULE:
1725 // If we are floating point, assign and break, otherwise fall through.
1726 if (!OpVT.isInteger()) {
1727 // We can use the 4th bit to tell if we are the unordered
1728 // or ordered version of the opcode.
1729 CC2 = ((unsigned)CCCode & 0x8U) ? ISD::SETUO : ISD::SETO;
1730 Opc = ((unsigned)CCCode & 0x8U) ? ISD::OR : ISD::AND;
1731 CC1 = (ISD::CondCode)(((int)CCCode & 0x7) | 0x10);
1732 break;
1733 }
1734 // Fallthrough if we are unsigned integer.
1735 case ISD::SETLE:
1736 case ISD::SETGT:
1737 case ISD::SETGE:
1738 case ISD::SETLT:
Tom Stellardcd428182013-09-28 02:50:38 +00001739 // We only support using the inverted operation, which is computed above
1740 // and not a different manner of supporting expanding these cases.
1741 llvm_unreachable("Don't know how to expand this condition!");
Daniel Sandersedc071b2013-11-21 13:24:49 +00001742 case ISD::SETNE:
1743 case ISD::SETEQ:
1744 // Try inverting the result of the inverse condition.
1745 InvCC = CCCode == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ;
1746 if (TLI.isCondCodeLegal(InvCC, OpVT)) {
1747 CC = DAG.getCondCode(InvCC);
1748 NeedInvert = true;
1749 return true;
1750 }
1751 // If inverting the condition didn't work then we have no means to expand
1752 // the condition.
1753 llvm_unreachable("Don't know how to expand this condition!");
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001754 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001755
Micah Villmow0242b9b2012-10-10 20:50:51 +00001756 SDValue SetCC1, SetCC2;
1757 if (CCCode != ISD::SETO && CCCode != ISD::SETUO) {
1758 // If we aren't the ordered or unorder operation,
1759 // then the pattern is (LHS CC1 RHS) Opc (LHS CC2 RHS).
1760 SetCC1 = DAG.getSetCC(dl, VT, LHS, RHS, CC1);
1761 SetCC2 = DAG.getSetCC(dl, VT, LHS, RHS, CC2);
1762 } else {
1763 // Otherwise, the pattern is (LHS CC1 LHS) Opc (RHS CC2 RHS)
1764 SetCC1 = DAG.getSetCC(dl, VT, LHS, LHS, CC1);
1765 SetCC2 = DAG.getSetCC(dl, VT, RHS, RHS, CC2);
1766 }
Dale Johannesenad00f6e2009-02-02 20:41:04 +00001767 LHS = DAG.getNode(Opc, dl, VT, SetCC1, SetCC2);
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001768 RHS = SDValue();
1769 CC = SDValue();
Tom Stellard08690a12013-09-28 02:50:32 +00001770 return true;
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001771 }
1772 }
Tom Stellard08690a12013-09-28 02:50:32 +00001773 return false;
Evan Cheng3b0f5e42008-10-15 02:05:31 +00001774}
1775
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001776/// Emit a store/load combination to the stack. This stores
Chris Lattner87bc3e72008-01-16 07:45:30 +00001777/// SrcOp to a stack slot of type SlotVT, truncating it if needed. It then does
1778/// a load from the stack slot to DestVT, extending it if needed.
1779/// The resultant code need not be legal.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001780SDValue SelectionDAGLegalize::EmitStackConvert(SDValue SrcOp,
Owen Anderson53aa7a92009-08-10 22:56:29 +00001781 EVT SlotVT,
1782 EVT DestVT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001783 SDLoc dl) {
Chris Lattner36e663d2005-12-23 00:16:34 +00001784 // Create the stack frame object.
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001785 unsigned SrcAlign = DAG.getDataLayout().getPrefTypeAlignment(
1786 SrcOp.getValueType().getTypeForEVT(*DAG.getContext()));
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001787 SDValue FIPtr = DAG.CreateStackTemporary(SlotVT, SrcAlign);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001788
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001789 FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(FIPtr);
1790 int SPFI = StackPtrFI->getIndex();
Alex Lorenze40c8a22015-08-11 23:09:45 +00001791 MachinePointerInfo PtrInfo =
1792 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI);
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001793
Duncan Sands13237ac2008-06-06 12:08:01 +00001794 unsigned SrcSize = SrcOp.getValueType().getSizeInBits();
1795 unsigned SlotSize = SlotVT.getSizeInBits();
1796 unsigned DestSize = DestVT.getSizeInBits();
Chris Lattner229907c2011-07-18 04:54:35 +00001797 Type *DestType = DestVT.getTypeForEVT(*DAG.getContext());
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00001798 unsigned DestAlign = DAG.getDataLayout().getPrefTypeAlignment(DestType);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001799
Chris Lattner87bc3e72008-01-16 07:45:30 +00001800 // Emit a store to the stack slot. Use a truncstore if the input value is
1801 // later than DestVT.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001802 SDValue Store;
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001803
Chris Lattner87bc3e72008-01-16 07:45:30 +00001804 if (SrcSize > SlotSize)
Dale Johannesena02e45c2009-02-02 22:12:50 +00001805 Store = DAG.getTruncStore(DAG.getEntryNode(), dl, SrcOp, FIPtr,
Chris Lattner6963c1f2010-09-21 17:42:31 +00001806 PtrInfo, SlotVT, false, false, SrcAlign);
Chris Lattner87bc3e72008-01-16 07:45:30 +00001807 else {
1808 assert(SrcSize == SlotSize && "Invalid store");
Dale Johannesena02e45c2009-02-02 22:12:50 +00001809 Store = DAG.getStore(DAG.getEntryNode(), dl, SrcOp, FIPtr,
Chris Lattner6963c1f2010-09-21 17:42:31 +00001810 PtrInfo, false, false, SrcAlign);
Chris Lattner87bc3e72008-01-16 07:45:30 +00001811 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001812
Chris Lattner36e663d2005-12-23 00:16:34 +00001813 // Result is a load from the stack slot.
Chris Lattner87bc3e72008-01-16 07:45:30 +00001814 if (SlotSize == DestSize)
Chris Lattner6963c1f2010-09-21 17:42:31 +00001815 return DAG.getLoad(DestVT, dl, Store, FIPtr, PtrInfo,
Pete Cooper82cd9e82011-11-08 18:42:53 +00001816 false, false, false, DestAlign);
Scott Michelcf0da6c2009-02-17 22:15:04 +00001817
Chris Lattner87bc3e72008-01-16 07:45:30 +00001818 assert(SlotSize < DestSize && "Unknown extension!");
Stuart Hastings81c43062011-02-16 16:23:55 +00001819 return DAG.getExtLoad(ISD::EXTLOAD, dl, DestVT, Store, FIPtr,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001820 PtrInfo, SlotVT, false, false, false, DestAlign);
Chris Lattner36e663d2005-12-23 00:16:34 +00001821}
1822
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001823SDValue SelectionDAGLegalize::ExpandSCALAR_TO_VECTOR(SDNode *Node) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001824 SDLoc dl(Node);
Chris Lattner6be79822006-04-04 17:23:26 +00001825 // Create a vector sized/aligned stack slot, store the value to element #0,
1826 // then load the whole vector back out.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001827 SDValue StackPtr = DAG.CreateStackTemporary(Node->getValueType(0));
Dan Gohman2d489b52008-02-06 22:27:42 +00001828
Evan Cheng0e9d9ca2009-10-18 18:16:27 +00001829 FrameIndexSDNode *StackPtrFI = cast<FrameIndexSDNode>(StackPtr);
1830 int SPFI = StackPtrFI->getIndex();
1831
Alex Lorenze40c8a22015-08-11 23:09:45 +00001832 SDValue Ch = DAG.getTruncStore(
1833 DAG.getEntryNode(), dl, Node->getOperand(0), StackPtr,
1834 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI),
1835 Node->getValueType(0).getVectorElementType(), false, false, 0);
1836 return DAG.getLoad(
1837 Node->getValueType(0), dl, Ch, StackPtr,
1838 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), SPFI), false,
1839 false, false, 0);
Chris Lattner6be79822006-04-04 17:23:26 +00001840}
1841
Hal Finkelb811b6d2014-03-31 19:42:55 +00001842static bool
1843ExpandBVWithShuffles(SDNode *Node, SelectionDAG &DAG,
1844 const TargetLowering &TLI, SDValue &Res) {
1845 unsigned NumElems = Node->getNumOperands();
1846 SDLoc dl(Node);
1847 EVT VT = Node->getValueType(0);
1848
1849 // Try to group the scalars into pairs, shuffle the pairs together, then
1850 // shuffle the pairs of pairs together, etc. until the vector has
1851 // been built. This will work only if all of the necessary shuffle masks
1852 // are legal.
1853
1854 // We do this in two phases; first to check the legality of the shuffles,
1855 // and next, assuming that all shuffles are legal, to create the new nodes.
1856 for (int Phase = 0; Phase < 2; ++Phase) {
1857 SmallVector<std::pair<SDValue, SmallVector<int, 16> >, 16> IntermedVals,
1858 NewIntermedVals;
1859 for (unsigned i = 0; i < NumElems; ++i) {
1860 SDValue V = Node->getOperand(i);
1861 if (V.getOpcode() == ISD::UNDEF)
1862 continue;
1863
1864 SDValue Vec;
1865 if (Phase)
1866 Vec = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, V);
1867 IntermedVals.push_back(std::make_pair(Vec, SmallVector<int, 16>(1, i)));
1868 }
1869
1870 while (IntermedVals.size() > 2) {
1871 NewIntermedVals.clear();
1872 for (unsigned i = 0, e = (IntermedVals.size() & ~1u); i < e; i += 2) {
1873 // This vector and the next vector are shuffled together (simply to
1874 // append the one to the other).
1875 SmallVector<int, 16> ShuffleVec(NumElems, -1);
1876
1877 SmallVector<int, 16> FinalIndices;
1878 FinalIndices.reserve(IntermedVals[i].second.size() +
1879 IntermedVals[i+1].second.size());
1880
1881 int k = 0;
1882 for (unsigned j = 0, f = IntermedVals[i].second.size(); j != f;
1883 ++j, ++k) {
1884 ShuffleVec[k] = j;
1885 FinalIndices.push_back(IntermedVals[i].second[j]);
1886 }
1887 for (unsigned j = 0, f = IntermedVals[i+1].second.size(); j != f;
1888 ++j, ++k) {
1889 ShuffleVec[k] = NumElems + j;
1890 FinalIndices.push_back(IntermedVals[i+1].second[j]);
1891 }
1892
1893 SDValue Shuffle;
1894 if (Phase)
1895 Shuffle = DAG.getVectorShuffle(VT, dl, IntermedVals[i].first,
1896 IntermedVals[i+1].first,
1897 ShuffleVec.data());
1898 else if (!TLI.isShuffleMaskLegal(ShuffleVec, VT))
1899 return false;
Benjamin Kramerc6cc58e2014-10-04 16:55:56 +00001900 NewIntermedVals.push_back(
1901 std::make_pair(Shuffle, std::move(FinalIndices)));
Hal Finkelb811b6d2014-03-31 19:42:55 +00001902 }
1903
1904 // If we had an odd number of defined values, then append the last
1905 // element to the array of new vectors.
1906 if ((IntermedVals.size() & 1) != 0)
1907 NewIntermedVals.push_back(IntermedVals.back());
1908
1909 IntermedVals.swap(NewIntermedVals);
1910 }
1911
1912 assert(IntermedVals.size() <= 2 && IntermedVals.size() > 0 &&
1913 "Invalid number of intermediate vectors");
1914 SDValue Vec1 = IntermedVals[0].first;
1915 SDValue Vec2;
1916 if (IntermedVals.size() > 1)
1917 Vec2 = IntermedVals[1].first;
1918 else if (Phase)
1919 Vec2 = DAG.getUNDEF(VT);
1920
1921 SmallVector<int, 16> ShuffleVec(NumElems, -1);
1922 for (unsigned i = 0, e = IntermedVals[0].second.size(); i != e; ++i)
1923 ShuffleVec[IntermedVals[0].second[i]] = i;
1924 for (unsigned i = 0, e = IntermedVals[1].second.size(); i != e; ++i)
1925 ShuffleVec[IntermedVals[1].second[i]] = NumElems + i;
1926
1927 if (Phase)
1928 Res = DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec.data());
1929 else if (!TLI.isShuffleMaskLegal(ShuffleVec, VT))
1930 return false;
1931 }
1932
1933 return true;
1934}
Chris Lattner6be79822006-04-04 17:23:26 +00001935
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00001936/// Expand a BUILD_VECTOR node on targets that don't
Dan Gohman06c60b62007-07-16 14:29:03 +00001937/// support the operation, but do support the resultant vector type.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001938SDValue SelectionDAGLegalize::ExpandBUILD_VECTOR(SDNode *Node) {
Bob Wilsonf6c21952009-04-13 20:20:30 +00001939 unsigned NumElems = Node->getNumOperands();
Eli Friedman32345872009-06-07 06:52:44 +00001940 SDValue Value1, Value2;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001941 SDLoc dl(Node);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001942 EVT VT = Node->getValueType(0);
1943 EVT OpVT = Node->getOperand(0).getValueType();
1944 EVT EltVT = VT.getVectorElementType();
Scott Michelcf0da6c2009-02-17 22:15:04 +00001945
1946 // If the only non-undef value is the low element, turn this into a
Chris Lattner21e68c82006-03-20 01:52:29 +00001947 // SCALAR_TO_VECTOR node. If this is { X, X, X, X }, determine X.
Chris Lattner9cdc5a02006-03-19 06:31:19 +00001948 bool isOnlyLowElement = true;
Eli Friedman32345872009-06-07 06:52:44 +00001949 bool MoreThanTwoValues = false;
Chris Lattner77e271c2006-03-24 07:29:17 +00001950 bool isConstant = true;
Eli Friedman32345872009-06-07 06:52:44 +00001951 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001952 SDValue V = Node->getOperand(i);
Eli Friedman32345872009-06-07 06:52:44 +00001953 if (V.getOpcode() == ISD::UNDEF)
1954 continue;
1955 if (i > 0)
Chris Lattner9cdc5a02006-03-19 06:31:19 +00001956 isOnlyLowElement = false;
Eli Friedman32345872009-06-07 06:52:44 +00001957 if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
Chris Lattner77e271c2006-03-24 07:29:17 +00001958 isConstant = false;
Eli Friedman32345872009-06-07 06:52:44 +00001959
1960 if (!Value1.getNode()) {
1961 Value1 = V;
1962 } else if (!Value2.getNode()) {
1963 if (V != Value1)
1964 Value2 = V;
1965 } else if (V != Value1 && V != Value2) {
1966 MoreThanTwoValues = true;
1967 }
Chris Lattner9cdc5a02006-03-19 06:31:19 +00001968 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00001969
Eli Friedman32345872009-06-07 06:52:44 +00001970 if (!Value1.getNode())
1971 return DAG.getUNDEF(VT);
1972
1973 if (isOnlyLowElement)
Bob Wilsonf6c21952009-04-13 20:20:30 +00001974 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Node->getOperand(0));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001975
Chris Lattner77e271c2006-03-24 07:29:17 +00001976 // If all elements are constants, create a load from the constant pool.
1977 if (isConstant) {
Chris Lattner47a86bd2012-01-25 06:02:56 +00001978 SmallVector<Constant*, 16> CV;
Chris Lattner77e271c2006-03-24 07:29:17 +00001979 for (unsigned i = 0, e = NumElems; i != e; ++i) {
Scott Michelcf0da6c2009-02-17 22:15:04 +00001980 if (ConstantFPSDNode *V =
Chris Lattner77e271c2006-03-24 07:29:17 +00001981 dyn_cast<ConstantFPSDNode>(Node->getOperand(i))) {
Dan Gohmanec270fb2008-09-12 18:08:03 +00001982 CV.push_back(const_cast<ConstantFP *>(V->getConstantFPValue()));
Scott Michelcf0da6c2009-02-17 22:15:04 +00001983 } else if (ConstantSDNode *V =
Bob Wilsonf074ca72009-04-10 18:48:47 +00001984 dyn_cast<ConstantSDNode>(Node->getOperand(i))) {
Dale Johannesen6f7d5b22009-11-10 23:16:41 +00001985 if (OpVT==EltVT)
1986 CV.push_back(const_cast<ConstantInt *>(V->getConstantIntValue()));
1987 else {
1988 // If OpVT and EltVT don't match, EltVT is not legal and the
1989 // element values have been promoted/truncated earlier. Undo this;
1990 // we don't want a v16i8 to become a v16i32 for example.
1991 const ConstantInt *CI = V->getConstantIntValue();
1992 CV.push_back(ConstantInt::get(EltVT.getTypeForEVT(*DAG.getContext()),
1993 CI->getZExtValue()));
1994 }
Chris Lattner77e271c2006-03-24 07:29:17 +00001995 } else {
1996 assert(Node->getOperand(i).getOpcode() == ISD::UNDEF);
Chris Lattner229907c2011-07-18 04:54:35 +00001997 Type *OpNTy = EltVT.getTypeForEVT(*DAG.getContext());
Owen Andersonb292b8c2009-07-30 23:03:37 +00001998 CV.push_back(UndefValue::get(OpNTy));
Chris Lattner77e271c2006-03-24 07:29:17 +00001999 }
2000 }
Owen Anderson4aa32952009-07-28 21:19:26 +00002001 Constant *CP = ConstantVector::get(CV);
Mehdi Amini44ede332015-07-09 02:09:04 +00002002 SDValue CPIdx =
2003 DAG.getConstantPool(CP, TLI.getPointerTy(DAG.getDataLayout()));
Evan Cheng1fb8aed2009-03-13 07:51:59 +00002004 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Alex Lorenze40c8a22015-08-11 23:09:45 +00002005 return DAG.getLoad(
2006 VT, dl, DAG.getEntryNode(), CPIdx,
2007 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2008 false, false, Alignment);
Chris Lattner77e271c2006-03-24 07:29:17 +00002009 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002010
Hal Finkel19775142014-03-31 17:48:10 +00002011 SmallSet<SDValue, 16> DefinedValues;
2012 for (unsigned i = 0; i < NumElems; ++i) {
2013 if (Node->getOperand(i).getOpcode() == ISD::UNDEF)
2014 continue;
2015 DefinedValues.insert(Node->getOperand(i));
2016 }
2017
Hal Finkelb811b6d2014-03-31 19:42:55 +00002018 if (TLI.shouldExpandBuildVectorWithShuffles(VT, DefinedValues.size())) {
2019 if (!MoreThanTwoValues) {
2020 SmallVector<int, 8> ShuffleVec(NumElems, -1);
2021 for (unsigned i = 0; i < NumElems; ++i) {
2022 SDValue V = Node->getOperand(i);
2023 if (V.getOpcode() == ISD::UNDEF)
2024 continue;
2025 ShuffleVec[i] = V == Value1 ? 0 : NumElems;
2026 }
2027 if (TLI.isShuffleMaskLegal(ShuffleVec, Node->getValueType(0))) {
2028 // Get the splatted value into the low element of a vector register.
2029 SDValue Vec1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value1);
2030 SDValue Vec2;
2031 if (Value2.getNode())
2032 Vec2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Value2);
2033 else
2034 Vec2 = DAG.getUNDEF(VT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002035
Hal Finkelb811b6d2014-03-31 19:42:55 +00002036 // Return shuffle(LowValVec, undef, <0,0,0,0>)
2037 return DAG.getVectorShuffle(VT, dl, Vec1, Vec2, ShuffleVec.data());
2038 }
2039 } else {
2040 SDValue Res;
2041 if (ExpandBVWithShuffles(Node, DAG, TLI, Res))
2042 return Res;
Evan Cheng1d2e9952006-03-24 01:17:21 +00002043 }
2044 }
Scott Michelcf0da6c2009-02-17 22:15:04 +00002045
Eli Friedmanaee3f622009-06-06 07:04:42 +00002046 // Otherwise, we can't handle this case efficiently.
2047 return ExpandVectorBuildThroughStack(Node);
Chris Lattner9cdc5a02006-03-19 06:31:19 +00002048}
2049
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002050// Expand a node into a call to a libcall. If the result value
Chris Lattneraac464e2005-01-21 06:05:23 +00002051// does not fit into a register, return the lo part and set the hi part to the
2052// by-reg argument. If it does fit into a single register, return the result
2053// and leave the Hi part unset.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002054SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, SDNode *Node,
Eli Friedmanb3554152009-05-27 02:21:29 +00002055 bool isSigned) {
Chris Lattneraac464e2005-01-21 06:05:23 +00002056 TargetLowering::ArgListTy Args;
Reid Spencere63b6512006-12-31 05:55:36 +00002057 TargetLowering::ArgListEntry Entry;
Pete Cooper8fc121d2015-06-26 19:08:33 +00002058 for (const SDValue &Op : Node->op_values()) {
2059 EVT ArgVT = Op.getValueType();
Chris Lattner229907c2011-07-18 04:54:35 +00002060 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Pete Cooper8fc121d2015-06-26 19:08:33 +00002061 Entry.Node = Op;
2062 Entry.Ty = ArgTy;
Anton Korobeynikoved4b3032007-03-07 16:25:09 +00002063 Entry.isSExt = isSigned;
Duncan Sands4c95dbd2008-02-14 17:28:50 +00002064 Entry.isZExt = !isSigned;
Reid Spencere63b6512006-12-31 05:55:36 +00002065 Args.push_back(Entry);
Chris Lattneraac464e2005-01-21 06:05:23 +00002066 }
Bill Wendling24c79f22008-09-16 21:48:12 +00002067 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
Mehdi Amini44ede332015-07-09 02:09:04 +00002068 TLI.getPointerTy(DAG.getDataLayout()));
Misha Brukman835702a2005-04-21 22:36:52 +00002069
Chris Lattner229907c2011-07-18 04:54:35 +00002070 Type *RetTy = Node->getValueType(0).getTypeForEVT(*DAG.getContext());
Evan Chengd4b08732010-11-30 23:55:39 +00002071
Evan Chengf8bad082012-04-10 01:51:00 +00002072 // By default, the input chain to this libcall is the entry node of the
2073 // function. If the libcall is going to be emitted as a tail call then
2074 // TLI.isUsedByReturnOnly will change it to the right chain if the return
2075 // node which is being folded has a non-entry input chain.
2076 SDValue InChain = DAG.getEntryNode();
2077
Evan Chengd4b08732010-11-30 23:55:39 +00002078 // isTailCall may be true since the callee does not reference caller stack
2079 // frame. Check if it's in the right position.
Evan Cheng136861d2012-04-10 03:15:18 +00002080 SDValue TCChain = InChain;
Tim Northoverf1450d82013-01-09 13:18:15 +00002081 bool isTailCall = TLI.isInTailCallPosition(DAG, Node, TCChain);
Evan Cheng136861d2012-04-10 03:15:18 +00002082 if (isTailCall)
2083 InChain = TCChain;
2084
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002085 TargetLowering::CallLoweringInfo CLI(DAG);
2086 CLI.setDebugLoc(SDLoc(Node)).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002087 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002088 .setTailCall(isTailCall).setSExtResult(isSigned).setZExtResult(!isSigned);
Justin Holewinskiaa583972012-05-25 16:35:28 +00002089
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002090 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Chris Lattnera5bf1032005-05-12 04:49:08 +00002091
Evan Chengd4b08732010-11-30 23:55:39 +00002092 if (!CallInfo.second.getNode())
2093 // It's a tailcall, return the chain (which is the DAG root).
2094 return DAG.getRoot();
2095
Eli Friedman4a951bf2009-05-26 08:55:52 +00002096 return CallInfo.first;
Chris Lattneraac464e2005-01-21 06:05:23 +00002097}
2098
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002099/// Generate a libcall taking the given operands as arguments
Eric Christopherbcaedb52011-04-20 01:19:45 +00002100/// and returning a result of type RetVT.
2101SDValue SelectionDAGLegalize::ExpandLibCall(RTLIB::Libcall LC, EVT RetVT,
2102 const SDValue *Ops, unsigned NumOps,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002103 bool isSigned, SDLoc dl) {
Eric Christopherbcaedb52011-04-20 01:19:45 +00002104 TargetLowering::ArgListTy Args;
2105 Args.reserve(NumOps);
Dan Gohmanae9b1682011-05-16 22:09:53 +00002106
Eric Christopherbcaedb52011-04-20 01:19:45 +00002107 TargetLowering::ArgListEntry Entry;
2108 for (unsigned i = 0; i != NumOps; ++i) {
2109 Entry.Node = Ops[i];
2110 Entry.Ty = Entry.Node.getValueType().getTypeForEVT(*DAG.getContext());
2111 Entry.isSExt = isSigned;
2112 Entry.isZExt = !isSigned;
2113 Args.push_back(Entry);
2114 }
2115 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
Mehdi Amini44ede332015-07-09 02:09:04 +00002116 TLI.getPointerTy(DAG.getDataLayout()));
Dan Gohmanae9b1682011-05-16 22:09:53 +00002117
Chris Lattner229907c2011-07-18 04:54:35 +00002118 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002119
2120 TargetLowering::CallLoweringInfo CLI(DAG);
2121 CLI.setDebugLoc(dl).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002122 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002123 .setSExtResult(isSigned).setZExtResult(!isSigned);
2124
Justin Holewinskiaa583972012-05-25 16:35:28 +00002125 std::pair<SDValue,SDValue> CallInfo = TLI.LowerCallTo(CLI);
Dan Gohmanae9b1682011-05-16 22:09:53 +00002126
Eric Christopherbcaedb52011-04-20 01:19:45 +00002127 return CallInfo.first;
2128}
2129
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002130// Expand a node into a call to a libcall. Similar to
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002131// ExpandLibCall except that the first operand is the in-chain.
2132std::pair<SDValue, SDValue>
2133SelectionDAGLegalize::ExpandChainLibCall(RTLIB::Libcall LC,
2134 SDNode *Node,
2135 bool isSigned) {
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002136 SDValue InChain = Node->getOperand(0);
2137
2138 TargetLowering::ArgListTy Args;
2139 TargetLowering::ArgListEntry Entry;
2140 for (unsigned i = 1, e = Node->getNumOperands(); i != e; ++i) {
2141 EVT ArgVT = Node->getOperand(i).getValueType();
Chris Lattner229907c2011-07-18 04:54:35 +00002142 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002143 Entry.Node = Node->getOperand(i);
2144 Entry.Ty = ArgTy;
2145 Entry.isSExt = isSigned;
2146 Entry.isZExt = !isSigned;
2147 Args.push_back(Entry);
2148 }
2149 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
Mehdi Amini44ede332015-07-09 02:09:04 +00002150 TLI.getPointerTy(DAG.getDataLayout()));
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002151
Chris Lattner229907c2011-07-18 04:54:35 +00002152 Type *RetTy = Node->getValueType(0).getTypeForEVT(*DAG.getContext());
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002153
2154 TargetLowering::CallLoweringInfo CLI(DAG);
2155 CLI.setDebugLoc(SDLoc(Node)).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002156 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002157 .setSExtResult(isSigned).setZExtResult(!isSigned);
2158
Justin Holewinskiaa583972012-05-25 16:35:28 +00002159 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002160
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002161 return CallInfo;
2162}
2163
Eli Friedmand6f28342009-05-27 03:33:44 +00002164SDValue SelectionDAGLegalize::ExpandFPLibCall(SDNode* Node,
2165 RTLIB::Libcall Call_F32,
2166 RTLIB::Libcall Call_F64,
2167 RTLIB::Libcall Call_F80,
Tim Northover4bf47bc2013-01-08 17:09:59 +00002168 RTLIB::Libcall Call_F128,
Eli Friedmand6f28342009-05-27 03:33:44 +00002169 RTLIB::Libcall Call_PPCF128) {
2170 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002171 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002172 default: llvm_unreachable("Unexpected request for libcall!");
Owen Anderson9f944592009-08-11 20:47:22 +00002173 case MVT::f32: LC = Call_F32; break;
2174 case MVT::f64: LC = Call_F64; break;
2175 case MVT::f80: LC = Call_F80; break;
Tim Northover4bf47bc2013-01-08 17:09:59 +00002176 case MVT::f128: LC = Call_F128; break;
Owen Anderson9f944592009-08-11 20:47:22 +00002177 case MVT::ppcf128: LC = Call_PPCF128; break;
Eli Friedmand6f28342009-05-27 03:33:44 +00002178 }
2179 return ExpandLibCall(LC, Node, false);
2180}
2181
2182SDValue SelectionDAGLegalize::ExpandIntLibCall(SDNode* Node, bool isSigned,
Anton Korobeynikovf93bb392009-11-07 17:14:39 +00002183 RTLIB::Libcall Call_I8,
Eli Friedmand6f28342009-05-27 03:33:44 +00002184 RTLIB::Libcall Call_I16,
2185 RTLIB::Libcall Call_I32,
2186 RTLIB::Libcall Call_I64,
2187 RTLIB::Libcall Call_I128) {
2188 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002189 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002190 default: llvm_unreachable("Unexpected request for libcall!");
Anton Korobeynikovf93bb392009-11-07 17:14:39 +00002191 case MVT::i8: LC = Call_I8; break;
2192 case MVT::i16: LC = Call_I16; break;
2193 case MVT::i32: LC = Call_I32; break;
2194 case MVT::i64: LC = Call_I64; break;
Owen Anderson9f944592009-08-11 20:47:22 +00002195 case MVT::i128: LC = Call_I128; break;
Eli Friedmand6f28342009-05-27 03:33:44 +00002196 }
2197 return ExpandLibCall(LC, Node, isSigned);
2198}
2199
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002200/// Return true if divmod libcall is available.
Evan Chengb14ce092011-04-16 03:08:26 +00002201static bool isDivRemLibcallAvailable(SDNode *Node, bool isSigned,
2202 const TargetLowering &TLI) {
Evan Chengbd766792011-04-01 00:42:02 +00002203 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002204 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002205 default: llvm_unreachable("Unexpected request for libcall!");
Evan Chengbd766792011-04-01 00:42:02 +00002206 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
2207 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
2208 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
2209 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
2210 case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break;
2211 }
2212
Craig Topperc0196b12014-04-14 00:51:57 +00002213 return TLI.getLibcallName(LC) != nullptr;
Evan Chengb14ce092011-04-16 03:08:26 +00002214}
Evan Chengbd766792011-04-01 00:42:02 +00002215
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002216/// Only issue divrem libcall if both quotient and remainder are needed.
Evan Cheng8c2ad812012-06-21 05:56:05 +00002217static bool useDivRem(SDNode *Node, bool isSigned, bool isDIV) {
2218 // The other use might have been replaced with a divrem already.
2219 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
Evan Chengbd766792011-04-01 00:42:02 +00002220 unsigned OtherOpcode = 0;
Evan Chengb14ce092011-04-16 03:08:26 +00002221 if (isSigned)
Evan Chengbd766792011-04-01 00:42:02 +00002222 OtherOpcode = isDIV ? ISD::SREM : ISD::SDIV;
Evan Chengb14ce092011-04-16 03:08:26 +00002223 else
Evan Chengbd766792011-04-01 00:42:02 +00002224 OtherOpcode = isDIV ? ISD::UREM : ISD::UDIV;
Evan Chengb14ce092011-04-16 03:08:26 +00002225
Evan Chengbd766792011-04-01 00:42:02 +00002226 SDValue Op0 = Node->getOperand(0);
2227 SDValue Op1 = Node->getOperand(1);
2228 for (SDNode::use_iterator UI = Op0.getNode()->use_begin(),
2229 UE = Op0.getNode()->use_end(); UI != UE; ++UI) {
2230 SDNode *User = *UI;
2231 if (User == Node)
2232 continue;
Evan Cheng8c2ad812012-06-21 05:56:05 +00002233 if ((User->getOpcode() == OtherOpcode || User->getOpcode() == DivRemOpc) &&
Evan Chengbd766792011-04-01 00:42:02 +00002234 User->getOperand(0) == Op0 &&
Evan Chengb14ce092011-04-16 03:08:26 +00002235 User->getOperand(1) == Op1)
2236 return true;
Evan Chengbd766792011-04-01 00:42:02 +00002237 }
Evan Chengb14ce092011-04-16 03:08:26 +00002238 return false;
2239}
Evan Chengbd766792011-04-01 00:42:02 +00002240
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002241/// Issue libcalls to __{u}divmod to compute div / rem pairs.
Evan Chengb14ce092011-04-16 03:08:26 +00002242void
2243SelectionDAGLegalize::ExpandDivRemLibCall(SDNode *Node,
2244 SmallVectorImpl<SDValue> &Results) {
2245 unsigned Opcode = Node->getOpcode();
2246 bool isSigned = Opcode == ISD::SDIVREM;
2247
2248 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002249 switch (Node->getSimpleValueType(0).SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002250 default: llvm_unreachable("Unexpected request for libcall!");
Evan Chengb14ce092011-04-16 03:08:26 +00002251 case MVT::i8: LC= isSigned ? RTLIB::SDIVREM_I8 : RTLIB::UDIVREM_I8; break;
2252 case MVT::i16: LC= isSigned ? RTLIB::SDIVREM_I16 : RTLIB::UDIVREM_I16; break;
2253 case MVT::i32: LC= isSigned ? RTLIB::SDIVREM_I32 : RTLIB::UDIVREM_I32; break;
2254 case MVT::i64: LC= isSigned ? RTLIB::SDIVREM_I64 : RTLIB::UDIVREM_I64; break;
2255 case MVT::i128: LC= isSigned ? RTLIB::SDIVREM_I128:RTLIB::UDIVREM_I128; break;
Evan Chengbd766792011-04-01 00:42:02 +00002256 }
2257
2258 // The input chain to this libcall is the entry node of the function.
2259 // Legalizing the call will automatically add the previous call to the
2260 // dependence.
2261 SDValue InChain = DAG.getEntryNode();
2262
2263 EVT RetVT = Node->getValueType(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002264 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Evan Chengbd766792011-04-01 00:42:02 +00002265
2266 TargetLowering::ArgListTy Args;
2267 TargetLowering::ArgListEntry Entry;
Pete Cooper8fc121d2015-06-26 19:08:33 +00002268 for (const SDValue &Op : Node->op_values()) {
2269 EVT ArgVT = Op.getValueType();
Chris Lattner229907c2011-07-18 04:54:35 +00002270 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Pete Cooper8fc121d2015-06-26 19:08:33 +00002271 Entry.Node = Op;
2272 Entry.Ty = ArgTy;
Evan Chengbd766792011-04-01 00:42:02 +00002273 Entry.isSExt = isSigned;
2274 Entry.isZExt = !isSigned;
2275 Args.push_back(Entry);
2276 }
2277
2278 // Also pass the return address of the remainder.
2279 SDValue FIPtr = DAG.CreateStackTemporary(RetVT);
2280 Entry.Node = FIPtr;
Micah Villmow51e72462012-10-24 17:25:11 +00002281 Entry.Ty = RetTy->getPointerTo();
Evan Chengbd766792011-04-01 00:42:02 +00002282 Entry.isSExt = isSigned;
2283 Entry.isZExt = !isSigned;
2284 Args.push_back(Entry);
2285
2286 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
Mehdi Amini44ede332015-07-09 02:09:04 +00002287 TLI.getPointerTy(DAG.getDataLayout()));
Evan Chengbd766792011-04-01 00:42:02 +00002288
Andrew Trickef9de2a2013-05-25 02:42:55 +00002289 SDLoc dl(Node);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002290 TargetLowering::CallLoweringInfo CLI(DAG);
2291 CLI.setDebugLoc(dl).setChain(InChain)
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002292 .setCallee(TLI.getLibcallCallingConv(LC), RetTy, Callee, std::move(Args), 0)
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002293 .setSExtResult(isSigned).setZExtResult(!isSigned);
2294
Justin Holewinskiaa583972012-05-25 16:35:28 +00002295 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
Evan Chengbd766792011-04-01 00:42:02 +00002296
Evan Chengbd766792011-04-01 00:42:02 +00002297 // Remainder is loaded back from the stack frame.
Dan Gohman198b7ff2011-11-03 21:49:52 +00002298 SDValue Rem = DAG.getLoad(RetVT, dl, CallInfo.second, FIPtr,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002299 MachinePointerInfo(), false, false, false, 0);
Evan Chengb14ce092011-04-16 03:08:26 +00002300 Results.push_back(CallInfo.first);
2301 Results.push_back(Rem);
Evan Chengbd766792011-04-01 00:42:02 +00002302}
2303
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002304/// Return true if sincos libcall is available.
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002305static bool isSinCosLibcallAvailable(SDNode *Node, const TargetLowering &TLI) {
2306 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002307 switch (Node->getSimpleValueType(0).SimpleTy) {
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002308 default: llvm_unreachable("Unexpected request for libcall!");
2309 case MVT::f32: LC = RTLIB::SINCOS_F32; break;
2310 case MVT::f64: LC = RTLIB::SINCOS_F64; break;
2311 case MVT::f80: LC = RTLIB::SINCOS_F80; break;
2312 case MVT::f128: LC = RTLIB::SINCOS_F128; break;
2313 case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break;
2314 }
Craig Topperc0196b12014-04-14 00:51:57 +00002315 return TLI.getLibcallName(LC) != nullptr;
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002316}
2317
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002318/// Return true if sincos libcall is available and can be used to combine sin
2319/// and cos.
Paul Redmondf29ddfe2013-02-15 18:45:18 +00002320static bool canCombineSinCosLibcall(SDNode *Node, const TargetLowering &TLI,
2321 const TargetMachine &TM) {
2322 if (!isSinCosLibcallAvailable(Node, TLI))
2323 return false;
2324 // GNU sin/cos functions set errno while sincos does not. Therefore
2325 // combining sin and cos is only safe if unsafe-fpmath is enabled.
2326 bool isGNU = Triple(TM.getTargetTriple()).getEnvironment() == Triple::GNU;
2327 if (isGNU && !TM.Options.UnsafeFPMath)
2328 return false;
2329 return true;
2330}
2331
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002332/// Only issue sincos libcall if both sin and cos are needed.
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002333static bool useSinCos(SDNode *Node) {
2334 unsigned OtherOpcode = Node->getOpcode() == ISD::FSIN
2335 ? ISD::FCOS : ISD::FSIN;
Stephen Lincfe7f352013-07-08 00:37:03 +00002336
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002337 SDValue Op0 = Node->getOperand(0);
2338 for (SDNode::use_iterator UI = Op0.getNode()->use_begin(),
2339 UE = Op0.getNode()->use_end(); UI != UE; ++UI) {
2340 SDNode *User = *UI;
2341 if (User == Node)
2342 continue;
2343 // The other user might have been turned into sincos already.
2344 if (User->getOpcode() == OtherOpcode || User->getOpcode() == ISD::FSINCOS)
2345 return true;
2346 }
2347 return false;
2348}
2349
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002350/// Issue libcalls to sincos to compute sin / cos pairs.
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002351void
2352SelectionDAGLegalize::ExpandSinCosLibCall(SDNode *Node,
2353 SmallVectorImpl<SDValue> &Results) {
2354 RTLIB::Libcall LC;
Craig Topperd9c27832013-08-15 02:44:19 +00002355 switch (Node->getSimpleValueType(0).SimpleTy) {
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002356 default: llvm_unreachable("Unexpected request for libcall!");
2357 case MVT::f32: LC = RTLIB::SINCOS_F32; break;
2358 case MVT::f64: LC = RTLIB::SINCOS_F64; break;
2359 case MVT::f80: LC = RTLIB::SINCOS_F80; break;
2360 case MVT::f128: LC = RTLIB::SINCOS_F128; break;
2361 case MVT::ppcf128: LC = RTLIB::SINCOS_PPCF128; break;
2362 }
Stephen Lincfe7f352013-07-08 00:37:03 +00002363
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002364 // The input chain to this libcall is the entry node of the function.
2365 // Legalizing the call will automatically add the previous call to the
2366 // dependence.
2367 SDValue InChain = DAG.getEntryNode();
Stephen Lincfe7f352013-07-08 00:37:03 +00002368
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002369 EVT RetVT = Node->getValueType(0);
2370 Type *RetTy = RetVT.getTypeForEVT(*DAG.getContext());
Stephen Lincfe7f352013-07-08 00:37:03 +00002371
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002372 TargetLowering::ArgListTy Args;
2373 TargetLowering::ArgListEntry Entry;
Stephen Lincfe7f352013-07-08 00:37:03 +00002374
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002375 // Pass the argument.
2376 Entry.Node = Node->getOperand(0);
2377 Entry.Ty = RetTy;
2378 Entry.isSExt = false;
2379 Entry.isZExt = false;
2380 Args.push_back(Entry);
Stephen Lincfe7f352013-07-08 00:37:03 +00002381
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002382 // Pass the return address of sin.
2383 SDValue SinPtr = DAG.CreateStackTemporary(RetVT);
2384 Entry.Node = SinPtr;
2385 Entry.Ty = RetTy->getPointerTo();
2386 Entry.isSExt = false;
2387 Entry.isZExt = false;
2388 Args.push_back(Entry);
Stephen Lincfe7f352013-07-08 00:37:03 +00002389
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002390 // Also pass the return address of the cos.
2391 SDValue CosPtr = DAG.CreateStackTemporary(RetVT);
2392 Entry.Node = CosPtr;
2393 Entry.Ty = RetTy->getPointerTo();
2394 Entry.isSExt = false;
2395 Entry.isZExt = false;
2396 Args.push_back(Entry);
Stephen Lincfe7f352013-07-08 00:37:03 +00002397
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002398 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
Mehdi Amini44ede332015-07-09 02:09:04 +00002399 TLI.getPointerTy(DAG.getDataLayout()));
Stephen Lincfe7f352013-07-08 00:37:03 +00002400
Andrew Trickef9de2a2013-05-25 02:42:55 +00002401 SDLoc dl(Node);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002402 TargetLowering::CallLoweringInfo CLI(DAG);
2403 CLI.setDebugLoc(dl).setChain(InChain)
2404 .setCallee(TLI.getLibcallCallingConv(LC),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00002405 Type::getVoidTy(*DAG.getContext()), Callee, std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002406
Evan Cheng0e88c7d2013-01-29 02:32:37 +00002407 std::pair<SDValue, SDValue> CallInfo = TLI.LowerCallTo(CLI);
2408
2409 Results.push_back(DAG.getLoad(RetVT, dl, CallInfo.second, SinPtr,
2410 MachinePointerInfo(), false, false, false, 0));
2411 Results.push_back(DAG.getLoad(RetVT, dl, CallInfo.second, CosPtr,
2412 MachinePointerInfo(), false, false, false, 0));
2413}
2414
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002415/// This function is responsible for legalizing a
Chris Lattner689bdcc2006-01-28 08:25:58 +00002416/// INT_TO_FP operation of the specified operand when the target requests that
2417/// we expand it. At this point, we know that the result and operand types are
2418/// legal for the target.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002419SDValue SelectionDAGLegalize::ExpandLegalINT_TO_FP(bool isSigned,
2420 SDValue Op0,
Owen Anderson53aa7a92009-08-10 22:56:29 +00002421 EVT DestVT,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002422 SDLoc dl) {
Akira Hatanakaadb14f52012-08-28 02:12:42 +00002423 if (Op0.getValueType() == MVT::i32 && TLI.isTypeLegal(MVT::f64)) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002424 // simple 32-bit [signed|unsigned] integer to float/double expansion
Scott Michelcf0da6c2009-02-17 22:15:04 +00002425
Chris Lattnera2c7ff32008-01-16 07:03:22 +00002426 // Get the stack frame index of a 8 byte buffer.
Owen Anderson9f944592009-08-11 20:47:22 +00002427 SDValue StackSlot = DAG.CreateStackTemporary(MVT::f64);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002428
Chris Lattner689bdcc2006-01-28 08:25:58 +00002429 // word offset constant for Hi/Lo address computation
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002430 SDValue WordOff = DAG.getConstant(sizeof(int), dl,
2431 StackSlot.getValueType());
Chris Lattner689bdcc2006-01-28 08:25:58 +00002432 // set up Hi and Lo (into buffer) address based on endian
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002433 SDValue Hi = StackSlot;
Tom Stellard838e2342013-08-26 15:06:10 +00002434 SDValue Lo = DAG.getNode(ISD::ADD, dl, StackSlot.getValueType(),
2435 StackSlot, WordOff);
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002436 if (DAG.getDataLayout().isLittleEndian())
Chris Lattner9ea1b3f2006-03-23 05:29:04 +00002437 std::swap(Hi, Lo);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002438
Chris Lattner689bdcc2006-01-28 08:25:58 +00002439 // if signed map to unsigned space
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002440 SDValue Op0Mapped;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002441 if (isSigned) {
2442 // constant used to invert sign bit (signed to unsigned mapping)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002443 SDValue SignBit = DAG.getConstant(0x80000000u, dl, MVT::i32);
Owen Anderson9f944592009-08-11 20:47:22 +00002444 Op0Mapped = DAG.getNode(ISD::XOR, dl, MVT::i32, Op0, SignBit);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002445 } else {
2446 Op0Mapped = Op0;
2447 }
2448 // store the lo of the constructed double - based on integer input
Dale Johannesen8525d832009-02-02 19:03:57 +00002449 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner676c61d2010-09-21 18:41:36 +00002450 Op0Mapped, Lo, MachinePointerInfo(),
David Greene39c6d012010-02-15 17:00:31 +00002451 false, false, 0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002452 // initial hi portion of constructed double
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002453 SDValue InitialHi = DAG.getConstant(0x43300000u, dl, MVT::i32);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002454 // store the hi of the constructed double - biased exponent
Chris Lattner676c61d2010-09-21 18:41:36 +00002455 SDValue Store2 = DAG.getStore(Store1, dl, InitialHi, Hi,
2456 MachinePointerInfo(),
2457 false, false, 0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002458 // load the constructed double
Chris Lattner1ffcf522010-09-21 16:36:31 +00002459 SDValue Load = DAG.getLoad(MVT::f64, dl, Store2, StackSlot,
Pete Cooper82cd9e82011-11-08 18:42:53 +00002460 MachinePointerInfo(), false, false, false, 0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002461 // FP constant to bias correct the final result
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002462 SDValue Bias = DAG.getConstantFP(isSigned ?
Bob Wilsonf074ca72009-04-10 18:48:47 +00002463 BitsToDouble(0x4330000080000000ULL) :
2464 BitsToDouble(0x4330000000000000ULL),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002465 dl, MVT::f64);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002466 // subtract the bias
Owen Anderson9f944592009-08-11 20:47:22 +00002467 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Load, Bias);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002468 // final result
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002469 SDValue Result;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002470 // handle final rounding
Owen Anderson9f944592009-08-11 20:47:22 +00002471 if (DestVT == MVT::f64) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002472 // do nothing
2473 Result = Sub;
Owen Anderson9f944592009-08-11 20:47:22 +00002474 } else if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesen8525d832009-02-02 19:03:57 +00002475 Result = DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002476 DAG.getIntPtrConstant(0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00002477 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesen8525d832009-02-02 19:03:57 +00002478 Result = DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002479 }
2480 return Result;
2481 }
2482 assert(!isSigned && "Legalize cannot Expand SINT_TO_FP for i64 yet");
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002483 // Code below here assumes !isSigned without checking again.
Dan Gohman14e450f2010-03-06 00:00:55 +00002484
2485 // Implementation of unsigned i64 to f64 following the algorithm in
2486 // __floatundidf in compiler_rt. This implementation has the advantage
2487 // of performing rounding correctly, both in the default rounding mode
2488 // and in all alternate rounding modes.
2489 // TODO: Generalize this for use with other types.
2490 if (Op0.getValueType() == MVT::i64 && DestVT == MVT::f64) {
2491 SDValue TwoP52 =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002492 DAG.getConstant(UINT64_C(0x4330000000000000), dl, MVT::i64);
Dan Gohman14e450f2010-03-06 00:00:55 +00002493 SDValue TwoP84PlusTwoP52 =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002494 DAG.getConstantFP(BitsToDouble(UINT64_C(0x4530000000100000)), dl,
2495 MVT::f64);
Dan Gohman14e450f2010-03-06 00:00:55 +00002496 SDValue TwoP84 =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002497 DAG.getConstant(UINT64_C(0x4530000000000000), dl, MVT::i64);
Dan Gohman14e450f2010-03-06 00:00:55 +00002498
2499 SDValue Lo = DAG.getZeroExtendInReg(Op0, dl, MVT::i32);
2500 SDValue Hi = DAG.getNode(ISD::SRL, dl, MVT::i64, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002501 DAG.getConstant(32, dl, MVT::i64));
Dan Gohman14e450f2010-03-06 00:00:55 +00002502 SDValue LoOr = DAG.getNode(ISD::OR, dl, MVT::i64, Lo, TwoP52);
2503 SDValue HiOr = DAG.getNode(ISD::OR, dl, MVT::i64, Hi, TwoP84);
Wesley Peck527da1b2010-11-23 03:31:01 +00002504 SDValue LoFlt = DAG.getNode(ISD::BITCAST, dl, MVT::f64, LoOr);
2505 SDValue HiFlt = DAG.getNode(ISD::BITCAST, dl, MVT::f64, HiOr);
Jim Grosbach9b7755f2010-07-02 17:41:59 +00002506 SDValue HiSub = DAG.getNode(ISD::FSUB, dl, MVT::f64, HiFlt,
2507 TwoP84PlusTwoP52);
Dan Gohman14e450f2010-03-06 00:00:55 +00002508 return DAG.getNode(ISD::FADD, dl, MVT::f64, LoFlt, HiSub);
2509 }
2510
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002511 // Implementation of unsigned i64 to f32.
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002512 // TODO: Generalize this for use with other types.
2513 if (Op0.getValueType() == MVT::i64 && DestVT == MVT::f32) {
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002514 // For unsigned conversions, convert them to signed conversions using the
2515 // algorithm from the x86_64 __floatundidf in compiler_rt.
2516 if (!isSigned) {
2517 SDValue Fast = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, Op0);
Wesley Peck527da1b2010-11-23 03:31:01 +00002518
Mehdi Amini9639d652015-07-09 02:09:20 +00002519 SDValue ShiftConst = DAG.getConstant(
2520 1, dl, TLI.getShiftAmountTy(Op0.getValueType(), DAG.getDataLayout()));
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002521 SDValue Shr = DAG.getNode(ISD::SRL, dl, MVT::i64, Op0, ShiftConst);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002522 SDValue AndConst = DAG.getConstant(1, dl, MVT::i64);
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002523 SDValue And = DAG.getNode(ISD::AND, dl, MVT::i64, Op0, AndConst);
2524 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i64, And, Shr);
Wesley Peck527da1b2010-11-23 03:31:01 +00002525
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002526 SDValue SignCvt = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, Or);
2527 SDValue Slow = DAG.getNode(ISD::FADD, dl, MVT::f32, SignCvt, SignCvt);
Wesley Peck527da1b2010-11-23 03:31:01 +00002528
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002529 // TODO: This really should be implemented using a branch rather than a
Wesley Peck527da1b2010-11-23 03:31:01 +00002530 // select. We happen to get lucky and machinesink does the right
2531 // thing most of the time. This would be a good candidate for a
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002532 //pseudo-op, or, even better, for whole-function isel.
Matt Arsenault758659232013-05-18 00:21:46 +00002533 SDValue SignBitTest = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002534 Op0, DAG.getConstant(0, dl, MVT::i64), ISD::SETLT);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002535 return DAG.getSelect(dl, MVT::f32, SignBitTest, Slow, Fast);
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002536 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002537
Owen Andersond8d1dcc2010-10-05 17:24:05 +00002538 // Otherwise, implement the fully general conversion.
Wesley Peck527da1b2010-11-23 03:31:01 +00002539
Jim Grosbach9b7755f2010-07-02 17:41:59 +00002540 SDValue And = DAG.getNode(ISD::AND, dl, MVT::i64, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002541 DAG.getConstant(UINT64_C(0xfffffffffffff800), dl, MVT::i64));
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002542 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::i64, And,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002543 DAG.getConstant(UINT64_C(0x800), dl, MVT::i64));
Jim Grosbach9b7755f2010-07-02 17:41:59 +00002544 SDValue And2 = DAG.getNode(ISD::AND, dl, MVT::i64, Op0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002545 DAG.getConstant(UINT64_C(0x7ff), dl, MVT::i64));
2546 SDValue Ne = DAG.getSetCC(dl, getSetCCResultType(MVT::i64), And2,
2547 DAG.getConstant(UINT64_C(0), dl, MVT::i64),
2548 ISD::SETNE);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002549 SDValue Sel = DAG.getSelect(dl, MVT::i64, Ne, Or, Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002550 SDValue Ge = DAG.getSetCC(dl, getSetCCResultType(MVT::i64), Op0,
2551 DAG.getConstant(UINT64_C(0x0020000000000000), dl,
2552 MVT::i64),
2553 ISD::SETUGE);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002554 SDValue Sel2 = DAG.getSelect(dl, MVT::i64, Ge, Sel, Op0);
Mehdi Amini9639d652015-07-09 02:09:20 +00002555 EVT SHVT = TLI.getShiftAmountTy(Sel2.getValueType(), DAG.getDataLayout());
Wesley Peck527da1b2010-11-23 03:31:01 +00002556
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002557 SDValue Sh = DAG.getNode(ISD::SRL, dl, MVT::i64, Sel2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002558 DAG.getConstant(32, dl, SHVT));
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002559 SDValue Trunc = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Sh);
2560 SDValue Fcvt = DAG.getNode(ISD::UINT_TO_FP, dl, MVT::f64, Trunc);
2561 SDValue TwoP32 =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002562 DAG.getConstantFP(BitsToDouble(UINT64_C(0x41f0000000000000)), dl,
2563 MVT::f64);
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002564 SDValue Fmul = DAG.getNode(ISD::FMUL, dl, MVT::f64, TwoP32, Fcvt);
2565 SDValue Lo = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Sel2);
2566 SDValue Fcvt2 = DAG.getNode(ISD::UINT_TO_FP, dl, MVT::f64, Lo);
2567 SDValue Fadd = DAG.getNode(ISD::FADD, dl, MVT::f64, Fmul, Fcvt2);
2568 return DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Fadd,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002569 DAG.getIntPtrConstant(0, dl));
Dale Johannesen1ae94b92010-05-13 23:50:42 +00002570 }
2571
Dan Gohman998c7c22010-03-05 02:40:23 +00002572 SDValue Tmp1 = DAG.getNode(ISD::SINT_TO_FP, dl, DestVT, Op0);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002573
Matt Arsenault758659232013-05-18 00:21:46 +00002574 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(Op0.getValueType()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002575 Op0,
2576 DAG.getConstant(0, dl, Op0.getValueType()),
Dan Gohman998c7c22010-03-05 02:40:23 +00002577 ISD::SETLT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002578 SDValue Zero = DAG.getIntPtrConstant(0, dl),
2579 Four = DAG.getIntPtrConstant(4, dl);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00002580 SDValue CstOffset = DAG.getSelect(dl, Zero.getValueType(),
Dan Gohman998c7c22010-03-05 02:40:23 +00002581 SignSet, Four, Zero);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002582
Dan Gohman998c7c22010-03-05 02:40:23 +00002583 // If the sign bit of the integer is set, the large number will be treated
2584 // as a negative number. To counteract this, the dynamic code adds an
2585 // offset depending on the data type.
2586 uint64_t FF;
Craig Topperd9c27832013-08-15 02:44:19 +00002587 switch (Op0.getSimpleValueType().SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002588 default: llvm_unreachable("Unsupported integer type!");
Dan Gohman998c7c22010-03-05 02:40:23 +00002589 case MVT::i8 : FF = 0x43800000ULL; break; // 2^8 (as a float)
2590 case MVT::i16: FF = 0x47800000ULL; break; // 2^16 (as a float)
2591 case MVT::i32: FF = 0x4F800000ULL; break; // 2^32 (as a float)
2592 case MVT::i64: FF = 0x5F800000ULL; break; // 2^64 (as a float)
2593 }
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00002594 if (DAG.getDataLayout().isLittleEndian())
2595 FF <<= 32;
Dan Gohman998c7c22010-03-05 02:40:23 +00002596 Constant *FudgeFactor = ConstantInt::get(
2597 Type::getInt64Ty(*DAG.getContext()), FF);
2598
Mehdi Amini44ede332015-07-09 02:09:04 +00002599 SDValue CPIdx =
2600 DAG.getConstantPool(FudgeFactor, TLI.getPointerTy(DAG.getDataLayout()));
Dan Gohman998c7c22010-03-05 02:40:23 +00002601 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Tom Stellard838e2342013-08-26 15:06:10 +00002602 CPIdx = DAG.getNode(ISD::ADD, dl, CPIdx.getValueType(), CPIdx, CstOffset);
Dan Gohman998c7c22010-03-05 02:40:23 +00002603 Alignment = std::min(Alignment, 4u);
2604 SDValue FudgeInReg;
2605 if (DestVT == MVT::f32)
Alex Lorenze40c8a22015-08-11 23:09:45 +00002606 FudgeInReg = DAG.getLoad(
2607 MVT::f32, dl, DAG.getEntryNode(), CPIdx,
2608 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), false,
2609 false, false, Alignment);
Dan Gohman998c7c22010-03-05 02:40:23 +00002610 else {
Alex Lorenze40c8a22015-08-11 23:09:45 +00002611 SDValue Load = DAG.getExtLoad(
2612 ISD::EXTLOAD, dl, DestVT, DAG.getEntryNode(), CPIdx,
2613 MachinePointerInfo::getConstantPool(DAG.getMachineFunction()), MVT::f32,
2614 false, false, false, Alignment);
Dan Gohman198b7ff2011-11-03 21:49:52 +00002615 HandleSDNode Handle(Load);
2616 LegalizeOp(Load.getNode());
2617 FudgeInReg = Handle.getValue();
Dan Gohman998c7c22010-03-05 02:40:23 +00002618 }
2619
2620 return DAG.getNode(ISD::FADD, dl, DestVT, Tmp1, FudgeInReg);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002621}
2622
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002623/// This function is responsible for legalizing a
Chris Lattner689bdcc2006-01-28 08:25:58 +00002624/// *INT_TO_FP operation of the specified operand when the target requests that
2625/// we promote it. At this point, we know that the result and operand types are
2626/// legal for the target, and that there is a legal UINT_TO_FP or SINT_TO_FP
2627/// operation that takes a larger input.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002628SDValue SelectionDAGLegalize::PromoteLegalINT_TO_FP(SDValue LegalOp,
Owen Anderson53aa7a92009-08-10 22:56:29 +00002629 EVT DestVT,
Dale Johannesen8525d832009-02-02 19:03:57 +00002630 bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002631 SDLoc dl) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002632 // First step, figure out the appropriate *INT_TO_FP operation to use.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002633 EVT NewInTy = LegalOp.getValueType();
Chris Lattner689bdcc2006-01-28 08:25:58 +00002634
2635 unsigned OpToUse = 0;
2636
2637 // Scan for the appropriate larger type to use.
2638 while (1) {
Owen Anderson9f944592009-08-11 20:47:22 +00002639 NewInTy = (MVT::SimpleValueType)(NewInTy.getSimpleVT().SimpleTy+1);
Duncan Sands13237ac2008-06-06 12:08:01 +00002640 assert(NewInTy.isInteger() && "Ran out of possibilities!");
Chris Lattner689bdcc2006-01-28 08:25:58 +00002641
2642 // If the target supports SINT_TO_FP of this type, use it.
Eli Friedmane1bc3792009-05-28 03:06:16 +00002643 if (TLI.isOperationLegalOrCustom(ISD::SINT_TO_FP, NewInTy)) {
2644 OpToUse = ISD::SINT_TO_FP;
2645 break;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002646 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002647 if (isSigned) continue;
2648
2649 // If the target supports UINT_TO_FP of this type, use it.
Eli Friedmane1bc3792009-05-28 03:06:16 +00002650 if (TLI.isOperationLegalOrCustom(ISD::UINT_TO_FP, NewInTy)) {
2651 OpToUse = ISD::UINT_TO_FP;
2652 break;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002653 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002654
2655 // Otherwise, try a larger type.
2656 }
2657
2658 // Okay, we found the operation and type to use. Zero extend our input to the
2659 // desired type then run the operation on it.
Dale Johannesen8525d832009-02-02 19:03:57 +00002660 return DAG.getNode(OpToUse, dl, DestVT,
Chris Lattner689bdcc2006-01-28 08:25:58 +00002661 DAG.getNode(isSigned ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND,
Dale Johannesen8525d832009-02-02 19:03:57 +00002662 dl, NewInTy, LegalOp));
Chris Lattner689bdcc2006-01-28 08:25:58 +00002663}
2664
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002665/// This function is responsible for legalizing a
Chris Lattner689bdcc2006-01-28 08:25:58 +00002666/// FP_TO_*INT operation of the specified operand when the target requests that
2667/// we promote it. At this point, we know that the result and operand types are
2668/// legal for the target, and that there is a legal FP_TO_UINT or FP_TO_SINT
2669/// operation that returns a larger result.
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002670SDValue SelectionDAGLegalize::PromoteLegalFP_TO_INT(SDValue LegalOp,
Owen Anderson53aa7a92009-08-10 22:56:29 +00002671 EVT DestVT,
Dale Johannesen8525d832009-02-02 19:03:57 +00002672 bool isSigned,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002673 SDLoc dl) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002674 // First step, figure out the appropriate FP_TO*INT operation to use.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002675 EVT NewOutTy = DestVT;
Chris Lattner689bdcc2006-01-28 08:25:58 +00002676
2677 unsigned OpToUse = 0;
2678
2679 // Scan for the appropriate larger type to use.
2680 while (1) {
Owen Anderson9f944592009-08-11 20:47:22 +00002681 NewOutTy = (MVT::SimpleValueType)(NewOutTy.getSimpleVT().SimpleTy+1);
Duncan Sands13237ac2008-06-06 12:08:01 +00002682 assert(NewOutTy.isInteger() && "Ran out of possibilities!");
Chris Lattner689bdcc2006-01-28 08:25:58 +00002683
Tim Northover65277a22014-06-15 09:27:20 +00002684 // A larger signed type can hold all unsigned values of the requested type,
2685 // so using FP_TO_SINT is valid
Eli Friedmane1bc3792009-05-28 03:06:16 +00002686 if (TLI.isOperationLegalOrCustom(ISD::FP_TO_SINT, NewOutTy)) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002687 OpToUse = ISD::FP_TO_SINT;
2688 break;
2689 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002690
Tim Northover65277a22014-06-15 09:27:20 +00002691 // However, if the value may be < 0.0, we *must* use some FP_TO_SINT.
2692 if (!isSigned && TLI.isOperationLegalOrCustom(ISD::FP_TO_UINT, NewOutTy)) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002693 OpToUse = ISD::FP_TO_UINT;
2694 break;
2695 }
Chris Lattner689bdcc2006-01-28 08:25:58 +00002696
2697 // Otherwise, try a larger type.
2698 }
2699
Scott Michelcf0da6c2009-02-17 22:15:04 +00002700
Chris Lattnerf81d5882007-11-24 07:07:01 +00002701 // Okay, we found the operation and type to use.
Dale Johannesen8525d832009-02-02 19:03:57 +00002702 SDValue Operation = DAG.getNode(OpToUse, dl, NewOutTy, LegalOp);
Duncan Sands93e180342008-07-04 11:47:58 +00002703
Chris Lattnerf81d5882007-11-24 07:07:01 +00002704 // Truncate the result of the extended FP_TO_*INT operation to the desired
2705 // size.
Dale Johannesen8525d832009-02-02 19:03:57 +00002706 return DAG.getNode(ISD::TRUNCATE, dl, DestVT, Operation);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002707}
2708
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002709/// Open code the operations for BSWAP of the specified operation.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002710SDValue SelectionDAGLegalize::ExpandBSWAP(SDValue Op, SDLoc dl) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002711 EVT VT = Op.getValueType();
Mehdi Amini9639d652015-07-09 02:09:20 +00002712 EVT SHVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout());
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002713 SDValue Tmp1, Tmp2, Tmp3, Tmp4, Tmp5, Tmp6, Tmp7, Tmp8;
Owen Anderson9f944592009-08-11 20:47:22 +00002714 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperee4dab52012-02-05 08:31:47 +00002715 default: llvm_unreachable("Unhandled Expand type in BSWAP!");
Owen Anderson9f944592009-08-11 20:47:22 +00002716 case MVT::i16:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002717 Tmp2 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2718 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
Dale Johannesena02e45c2009-02-02 22:12:50 +00002719 return DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Owen Anderson9f944592009-08-11 20:47:22 +00002720 case MVT::i32:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002721 Tmp4 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2722 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2723 Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2724 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2725 Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3,
2726 DAG.getConstant(0xFF0000, dl, VT));
2727 Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2, DAG.getConstant(0xFF00, dl, VT));
Dale Johannesena02e45c2009-02-02 22:12:50 +00002728 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
2729 Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
2730 return DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
Owen Anderson9f944592009-08-11 20:47:22 +00002731 case MVT::i64:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002732 Tmp8 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(56, dl, SHVT));
2733 Tmp7 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(40, dl, SHVT));
2734 Tmp6 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2735 Tmp5 = DAG.getNode(ISD::SHL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2736 Tmp4 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(8, dl, SHVT));
2737 Tmp3 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(24, dl, SHVT));
2738 Tmp2 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(40, dl, SHVT));
2739 Tmp1 = DAG.getNode(ISD::SRL, dl, VT, Op, DAG.getConstant(56, dl, SHVT));
2740 Tmp7 = DAG.getNode(ISD::AND, dl, VT, Tmp7,
2741 DAG.getConstant(255ULL<<48, dl, VT));
2742 Tmp6 = DAG.getNode(ISD::AND, dl, VT, Tmp6,
2743 DAG.getConstant(255ULL<<40, dl, VT));
2744 Tmp5 = DAG.getNode(ISD::AND, dl, VT, Tmp5,
2745 DAG.getConstant(255ULL<<32, dl, VT));
2746 Tmp4 = DAG.getNode(ISD::AND, dl, VT, Tmp4,
2747 DAG.getConstant(255ULL<<24, dl, VT));
2748 Tmp3 = DAG.getNode(ISD::AND, dl, VT, Tmp3,
2749 DAG.getConstant(255ULL<<16, dl, VT));
2750 Tmp2 = DAG.getNode(ISD::AND, dl, VT, Tmp2,
2751 DAG.getConstant(255ULL<<8 , dl, VT));
Dale Johannesena02e45c2009-02-02 22:12:50 +00002752 Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp7);
2753 Tmp6 = DAG.getNode(ISD::OR, dl, VT, Tmp6, Tmp5);
2754 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp3);
2755 Tmp2 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp1);
2756 Tmp8 = DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp6);
2757 Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp2);
2758 return DAG.getNode(ISD::OR, dl, VT, Tmp8, Tmp4);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002759 }
2760}
2761
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00002762/// Expand the specified bitcount instruction into operations.
Scott Michelcf0da6c2009-02-17 22:15:04 +00002763SDValue SelectionDAGLegalize::ExpandBitCount(unsigned Opc, SDValue Op,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002764 SDLoc dl) {
Chris Lattner689bdcc2006-01-28 08:25:58 +00002765 switch (Opc) {
Craig Topperee4dab52012-02-05 08:31:47 +00002766 default: llvm_unreachable("Cannot expand this yet!");
Chris Lattner689bdcc2006-01-28 08:25:58 +00002767 case ISD::CTPOP: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002768 EVT VT = Op.getValueType();
Mehdi Amini9639d652015-07-09 02:09:20 +00002769 EVT ShVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout());
Benjamin Kramerfff25172011-01-15 20:30:30 +00002770 unsigned Len = VT.getSizeInBits();
2771
Benjamin Kramerbec03ea2011-01-15 21:19:37 +00002772 assert(VT.isInteger() && Len <= 128 && Len % 8 == 0 &&
2773 "CTPOP not implemented for this type.");
2774
Benjamin Kramerfff25172011-01-15 20:30:30 +00002775 // This is the "best" algorithm from
2776 // http://graphics.stanford.edu/~seander/bithacks.html#CountBitsSetParallel
2777
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002778 SDValue Mask55 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x55)),
2779 dl, VT);
2780 SDValue Mask33 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x33)),
2781 dl, VT);
2782 SDValue Mask0F = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x0F)),
2783 dl, VT);
2784 SDValue Mask01 = DAG.getConstant(APInt::getSplat(Len, APInt(8, 0x01)),
2785 dl, VT);
Benjamin Kramerfff25172011-01-15 20:30:30 +00002786
2787 // v = v - ((v >> 1) & 0x55555555...)
2788 Op = DAG.getNode(ISD::SUB, dl, VT, Op,
2789 DAG.getNode(ISD::AND, dl, VT,
2790 DAG.getNode(ISD::SRL, dl, VT, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002791 DAG.getConstant(1, dl, ShVT)),
Benjamin Kramerfff25172011-01-15 20:30:30 +00002792 Mask55));
2793 // v = (v & 0x33333333...) + ((v >> 2) & 0x33333333...)
2794 Op = DAG.getNode(ISD::ADD, dl, VT,
2795 DAG.getNode(ISD::AND, dl, VT, Op, Mask33),
2796 DAG.getNode(ISD::AND, dl, VT,
2797 DAG.getNode(ISD::SRL, dl, VT, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002798 DAG.getConstant(2, dl, ShVT)),
Benjamin Kramerfff25172011-01-15 20:30:30 +00002799 Mask33));
2800 // v = (v + (v >> 4)) & 0x0F0F0F0F...
2801 Op = DAG.getNode(ISD::AND, dl, VT,
2802 DAG.getNode(ISD::ADD, dl, VT, Op,
2803 DAG.getNode(ISD::SRL, dl, VT, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002804 DAG.getConstant(4, dl, ShVT))),
Benjamin Kramerfff25172011-01-15 20:30:30 +00002805 Mask0F);
2806 // v = (v * 0x01010101...) >> (Len - 8)
2807 Op = DAG.getNode(ISD::SRL, dl, VT,
2808 DAG.getNode(ISD::MUL, dl, VT, Op, Mask01),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002809 DAG.getConstant(Len - 8, dl, ShVT));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002810
Chris Lattner689bdcc2006-01-28 08:25:58 +00002811 return Op;
2812 }
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002813 case ISD::CTLZ_ZERO_UNDEF:
2814 // This trivially expands to CTLZ.
2815 return DAG.getNode(ISD::CTLZ, dl, Op.getValueType(), Op);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002816 case ISD::CTLZ: {
2817 // for now, we do this:
2818 // x = x | (x >> 1);
2819 // x = x | (x >> 2);
2820 // ...
2821 // x = x | (x >>16);
2822 // x = x | (x >>32); // for 64-bit input
2823 // return popcount(~x);
2824 //
Sanjay Patelbb292212014-09-15 19:47:44 +00002825 // Ref: "Hacker's Delight" by Henry Warren
Owen Anderson53aa7a92009-08-10 22:56:29 +00002826 EVT VT = Op.getValueType();
Mehdi Amini9639d652015-07-09 02:09:20 +00002827 EVT ShVT = TLI.getShiftAmountTy(VT, DAG.getDataLayout());
Duncan Sands13237ac2008-06-06 12:08:01 +00002828 unsigned len = VT.getSizeInBits();
Chris Lattner689bdcc2006-01-28 08:25:58 +00002829 for (unsigned i = 0; (1U << i) <= (len / 2); ++i) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002830 SDValue Tmp3 = DAG.getConstant(1ULL << i, dl, ShVT);
Scott Michelcf0da6c2009-02-17 22:15:04 +00002831 Op = DAG.getNode(ISD::OR, dl, VT, Op,
Dale Johannesendc93bbc2009-02-06 21:55:48 +00002832 DAG.getNode(ISD::SRL, dl, VT, Op, Tmp3));
Chris Lattner689bdcc2006-01-28 08:25:58 +00002833 }
Dale Johannesena02e45c2009-02-02 22:12:50 +00002834 Op = DAG.getNOT(dl, Op, VT);
2835 return DAG.getNode(ISD::CTPOP, dl, VT, Op);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002836 }
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002837 case ISD::CTTZ_ZERO_UNDEF:
2838 // This trivially expands to CTTZ.
2839 return DAG.getNode(ISD::CTTZ, dl, Op.getValueType(), Op);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002840 case ISD::CTTZ: {
2841 // for now, we use: { return popcount(~x & (x - 1)); }
2842 // unless the target has ctlz but not ctpop, in which case we use:
2843 // { return 32 - nlz(~x & (x-1)); }
Sanjay Patelbb292212014-09-15 19:47:44 +00002844 // Ref: "Hacker's Delight" by Henry Warren
Owen Anderson53aa7a92009-08-10 22:56:29 +00002845 EVT VT = Op.getValueType();
Dale Johannesena02e45c2009-02-02 22:12:50 +00002846 SDValue Tmp3 = DAG.getNode(ISD::AND, dl, VT,
2847 DAG.getNOT(dl, Op, VT),
2848 DAG.getNode(ISD::SUB, dl, VT, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002849 DAG.getConstant(1, dl, VT)));
Chris Lattner689bdcc2006-01-28 08:25:58 +00002850 // If ISD::CTLZ is legal and CTPOP isn't, then do that instead.
Dan Gohman4aa18462009-01-28 17:46:25 +00002851 if (!TLI.isOperationLegalOrCustom(ISD::CTPOP, VT) &&
2852 TLI.isOperationLegalOrCustom(ISD::CTLZ, VT))
Dale Johannesena02e45c2009-02-02 22:12:50 +00002853 return DAG.getNode(ISD::SUB, dl, VT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002854 DAG.getConstant(VT.getSizeInBits(), dl, VT),
Dale Johannesena02e45c2009-02-02 22:12:50 +00002855 DAG.getNode(ISD::CTLZ, dl, VT, Tmp3));
2856 return DAG.getNode(ISD::CTPOP, dl, VT, Tmp3);
Chris Lattner689bdcc2006-01-28 08:25:58 +00002857 }
2858 }
2859}
Chris Lattner2a7f8a92005-01-19 04:19:40 +00002860
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002861std::pair <SDValue, SDValue> SelectionDAGLegalize::ExpandAtomic(SDNode *Node) {
2862 unsigned Opc = Node->getOpcode();
2863 MVT VT = cast<AtomicSDNode>(Node)->getMemoryVT().getSimpleVT();
Benjamin Kramerc54c38e2015-03-05 20:04:29 +00002864 RTLIB::Libcall LC = RTLIB::getATOMIC(Opc, VT);
2865 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpected atomic op or value type!");
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002866
2867 return ExpandChainLibCall(LC, Node, false);
2868}
2869
Dan Gohman198b7ff2011-11-03 21:49:52 +00002870void SelectionDAGLegalize::ExpandNode(SDNode *Node) {
2871 SmallVector<SDValue, 8> Results;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002872 SDLoc dl(Node);
Eli Friedmane1dc1932009-05-28 20:40:34 +00002873 SDValue Tmp1, Tmp2, Tmp3, Tmp4;
Daniel Sandersedc071b2013-11-21 13:24:49 +00002874 bool NeedInvert;
Eli Friedman21d349b2009-05-27 01:25:56 +00002875 switch (Node->getOpcode()) {
2876 case ISD::CTPOP:
2877 case ISD::CTLZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002878 case ISD::CTLZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00002879 case ISD::CTTZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00002880 case ISD::CTTZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00002881 Tmp1 = ExpandBitCount(Node->getOpcode(), Node->getOperand(0), dl);
2882 Results.push_back(Tmp1);
2883 break;
2884 case ISD::BSWAP:
Bill Wendlingef408db2009-12-23 00:28:23 +00002885 Results.push_back(ExpandBSWAP(Node->getOperand(0), dl));
Eli Friedman21d349b2009-05-27 01:25:56 +00002886 break;
2887 case ISD::FRAMEADDR:
2888 case ISD::RETURNADDR:
2889 case ISD::FRAME_TO_ARGS_OFFSET:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002890 Results.push_back(DAG.getConstant(0, dl, Node->getValueType(0)));
Eli Friedman21d349b2009-05-27 01:25:56 +00002891 break;
2892 case ISD::FLT_ROUNDS_:
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002893 Results.push_back(DAG.getConstant(1, dl, Node->getValueType(0)));
Eli Friedman21d349b2009-05-27 01:25:56 +00002894 break;
2895 case ISD::EH_RETURN:
Eli Friedman21d349b2009-05-27 01:25:56 +00002896 case ISD::EH_LABEL:
2897 case ISD::PREFETCH:
Eli Friedman21d349b2009-05-27 01:25:56 +00002898 case ISD::VAEND:
Jim Grosbachdc0a0652010-07-06 23:44:52 +00002899 case ISD::EH_SJLJ_LONGJMP:
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00002900 // If the target didn't expand these, there's nothing to do, so just
2901 // preserve the chain and be done.
Jim Grosbachdc0a0652010-07-06 23:44:52 +00002902 Results.push_back(Node->getOperand(0));
2903 break;
2904 case ISD::EH_SJLJ_SETJMP:
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00002905 // If the target didn't expand this, just return 'zero' and preserve the
2906 // chain.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002907 Results.push_back(DAG.getConstant(0, dl, MVT::i32));
Eli Friedman21d349b2009-05-27 01:25:56 +00002908 Results.push_back(Node->getOperand(0));
2909 break;
Tim Northovera2b53392013-04-20 12:32:17 +00002910 case ISD::ATOMIC_FENCE: {
Jim Grosbachba451e82010-06-17 02:00:53 +00002911 // If the target didn't lower this, lower it to '__sync_synchronize()' call
Eli Friedman26a48482011-07-27 22:21:52 +00002912 // FIXME: handle "fence singlethread" more efficiently.
Jim Grosbachba451e82010-06-17 02:00:53 +00002913 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002914
2915 TargetLowering::CallLoweringInfo CLI(DAG);
Mehdi Amini44ede332015-07-09 02:09:04 +00002916 CLI.setDebugLoc(dl)
2917 .setChain(Node->getOperand(0))
2918 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
2919 DAG.getExternalSymbol("__sync_synchronize",
2920 TLI.getPointerTy(DAG.getDataLayout())),
2921 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00002922
Justin Holewinskiaa583972012-05-25 16:35:28 +00002923 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
2924
Jim Grosbachba451e82010-06-17 02:00:53 +00002925 Results.push_back(CallResult.second);
2926 break;
2927 }
Eli Friedman452aae62011-08-26 02:59:24 +00002928 case ISD::ATOMIC_LOAD: {
2929 // There is no libcall for atomic load; fake it with ATOMIC_CMP_SWAP.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002930 SDValue Zero = DAG.getConstant(0, dl, Node->getValueType(0));
Tim Northover420a2162014-06-13 14:24:07 +00002931 SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other);
2932 SDValue Swap = DAG.getAtomicCmpSwap(
2933 ISD::ATOMIC_CMP_SWAP, dl, cast<AtomicSDNode>(Node)->getMemoryVT(), VTs,
2934 Node->getOperand(0), Node->getOperand(1), Zero, Zero,
2935 cast<AtomicSDNode>(Node)->getMemOperand(),
2936 cast<AtomicSDNode>(Node)->getOrdering(),
2937 cast<AtomicSDNode>(Node)->getOrdering(),
2938 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman452aae62011-08-26 02:59:24 +00002939 Results.push_back(Swap.getValue(0));
2940 Results.push_back(Swap.getValue(1));
2941 break;
2942 }
2943 case ISD::ATOMIC_STORE: {
2944 // There is no libcall for atomic store; fake it with ATOMIC_SWAP.
2945 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
2946 cast<AtomicSDNode>(Node)->getMemoryVT(),
2947 Node->getOperand(0),
2948 Node->getOperand(1), Node->getOperand(2),
2949 cast<AtomicSDNode>(Node)->getMemOperand(),
2950 cast<AtomicSDNode>(Node)->getOrdering(),
2951 cast<AtomicSDNode>(Node)->getSynchScope());
2952 Results.push_back(Swap.getValue(1));
2953 break;
2954 }
Jim Grosbach3aeae8a2010-06-17 17:50:54 +00002955 // By default, atomic intrinsics are marked Legal and lowered. Targets
2956 // which don't support them directly, however, may want libcalls, in which
2957 // case they mark them Expand, and we get here.
Jim Grosbach3aeae8a2010-06-17 17:50:54 +00002958 case ISD::ATOMIC_SWAP:
2959 case ISD::ATOMIC_LOAD_ADD:
2960 case ISD::ATOMIC_LOAD_SUB:
2961 case ISD::ATOMIC_LOAD_AND:
2962 case ISD::ATOMIC_LOAD_OR:
2963 case ISD::ATOMIC_LOAD_XOR:
2964 case ISD::ATOMIC_LOAD_NAND:
2965 case ISD::ATOMIC_LOAD_MIN:
2966 case ISD::ATOMIC_LOAD_MAX:
2967 case ISD::ATOMIC_LOAD_UMIN:
2968 case ISD::ATOMIC_LOAD_UMAX:
Evan Chengf5d62532010-06-18 22:01:37 +00002969 case ISD::ATOMIC_CMP_SWAP: {
Jim Grosbachd64dfc12010-06-18 21:43:38 +00002970 std::pair<SDValue, SDValue> Tmp = ExpandAtomic(Node);
2971 Results.push_back(Tmp.first);
2972 Results.push_back(Tmp.second);
Jim Grosbach0ed5b462010-06-17 17:58:54 +00002973 break;
Evan Chengf5d62532010-06-18 22:01:37 +00002974 }
Tim Northover420a2162014-06-13 14:24:07 +00002975 case ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS: {
2976 // Expanding an ATOMIC_CMP_SWAP_WITH_SUCCESS produces an ATOMIC_CMP_SWAP and
2977 // splits out the success value as a comparison. Expanding the resulting
2978 // ATOMIC_CMP_SWAP will produce a libcall.
2979 SDVTList VTs = DAG.getVTList(Node->getValueType(0), MVT::Other);
2980 SDValue Res = DAG.getAtomicCmpSwap(
2981 ISD::ATOMIC_CMP_SWAP, dl, cast<AtomicSDNode>(Node)->getMemoryVT(), VTs,
2982 Node->getOperand(0), Node->getOperand(1), Node->getOperand(2),
2983 Node->getOperand(3), cast<MemSDNode>(Node)->getMemOperand(),
2984 cast<AtomicSDNode>(Node)->getSuccessOrdering(),
2985 cast<AtomicSDNode>(Node)->getFailureOrdering(),
2986 cast<AtomicSDNode>(Node)->getSynchScope());
2987
2988 SDValue Success = DAG.getSetCC(SDLoc(Node), Node->getValueType(1),
2989 Res, Node->getOperand(2), ISD::SETEQ);
2990
2991 Results.push_back(Res.getValue(0));
2992 Results.push_back(Success);
2993 Results.push_back(Res.getValue(1));
2994 break;
2995 }
Eli Friedman2892d822009-05-27 12:20:41 +00002996 case ISD::DYNAMIC_STACKALLOC:
2997 ExpandDYNAMIC_STACKALLOC(Node, Results);
2998 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00002999 case ISD::MERGE_VALUES:
3000 for (unsigned i = 0; i < Node->getNumValues(); i++)
3001 Results.push_back(Node->getOperand(i));
3002 break;
3003 case ISD::UNDEF: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003004 EVT VT = Node->getValueType(0);
Eli Friedman21d349b2009-05-27 01:25:56 +00003005 if (VT.isInteger())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003006 Results.push_back(DAG.getConstant(0, dl, VT));
Chris Lattnercd927182010-04-07 23:47:51 +00003007 else {
3008 assert(VT.isFloatingPoint() && "Unknown value type!");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003009 Results.push_back(DAG.getConstantFP(0, dl, VT));
Chris Lattnercd927182010-04-07 23:47:51 +00003010 }
Eli Friedman21d349b2009-05-27 01:25:56 +00003011 break;
3012 }
3013 case ISD::TRAP: {
3014 // If this operation is not supported, lower it to 'abort()' call
3015 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00003016 TargetLowering::CallLoweringInfo CLI(DAG);
Mehdi Amini44ede332015-07-09 02:09:04 +00003017 CLI.setDebugLoc(dl)
3018 .setChain(Node->getOperand(0))
3019 .setCallee(CallingConv::C, Type::getVoidTy(*DAG.getContext()),
3020 DAG.getExternalSymbol("abort",
3021 TLI.getPointerTy(DAG.getDataLayout())),
3022 std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00003023 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
3024
Eli Friedman21d349b2009-05-27 01:25:56 +00003025 Results.push_back(CallResult.second);
3026 break;
3027 }
3028 case ISD::FP_ROUND:
Wesley Peck527da1b2010-11-23 03:31:01 +00003029 case ISD::BITCAST:
Eli Friedman21d349b2009-05-27 01:25:56 +00003030 Tmp1 = EmitStackConvert(Node->getOperand(0), Node->getValueType(0),
3031 Node->getValueType(0), dl);
3032 Results.push_back(Tmp1);
3033 break;
3034 case ISD::FP_EXTEND:
3035 Tmp1 = EmitStackConvert(Node->getOperand(0),
3036 Node->getOperand(0).getValueType(),
3037 Node->getValueType(0), dl);
3038 Results.push_back(Tmp1);
3039 break;
3040 case ISD::SIGN_EXTEND_INREG: {
3041 // NOTE: we could fall back on load/store here too for targets without
3042 // SAR. However, it is doubtful that any exist.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003043 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Dan Gohman1d459e42009-12-11 21:31:27 +00003044 EVT VT = Node->getValueType(0);
Mehdi Amini9639d652015-07-09 02:09:20 +00003045 EVT ShiftAmountTy = TLI.getShiftAmountTy(VT, DAG.getDataLayout());
Dan Gohman6bd3ef82010-01-09 02:13:55 +00003046 if (VT.isVector())
Dan Gohman1d459e42009-12-11 21:31:27 +00003047 ShiftAmountTy = VT;
Dan Gohman6bd3ef82010-01-09 02:13:55 +00003048 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
3049 ExtraVT.getScalarType().getSizeInBits();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003050 SDValue ShiftCst = DAG.getConstant(BitsDiff, dl, ShiftAmountTy);
Eli Friedman21d349b2009-05-27 01:25:56 +00003051 Tmp1 = DAG.getNode(ISD::SHL, dl, Node->getValueType(0),
3052 Node->getOperand(0), ShiftCst);
Bill Wendlingef408db2009-12-23 00:28:23 +00003053 Tmp1 = DAG.getNode(ISD::SRA, dl, Node->getValueType(0), Tmp1, ShiftCst);
3054 Results.push_back(Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00003055 break;
3056 }
3057 case ISD::FP_ROUND_INREG: {
3058 // The only way we can lower this is to turn it into a TRUNCSTORE,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00003059 // EXTLOAD pair, targeting a temporary location (a stack slot).
Eli Friedman21d349b2009-05-27 01:25:56 +00003060
3061 // NOTE: there is a choice here between constantly creating new stack
3062 // slots and always reusing the same one. We currently always create
3063 // new ones, as reuse may inhibit scheduling.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003064 EVT ExtraVT = cast<VTSDNode>(Node->getOperand(1))->getVT();
Eli Friedman21d349b2009-05-27 01:25:56 +00003065 Tmp1 = EmitStackConvert(Node->getOperand(0), ExtraVT,
3066 Node->getValueType(0), dl);
3067 Results.push_back(Tmp1);
3068 break;
3069 }
3070 case ISD::SINT_TO_FP:
3071 case ISD::UINT_TO_FP:
3072 Tmp1 = ExpandLegalINT_TO_FP(Node->getOpcode() == ISD::SINT_TO_FP,
3073 Node->getOperand(0), Node->getValueType(0), dl);
3074 Results.push_back(Tmp1);
3075 break;
Jan Veselyeca89d22014-07-10 22:40:18 +00003076 case ISD::FP_TO_SINT:
3077 if (TLI.expandFP_TO_SINT(Node, Tmp1, DAG))
3078 Results.push_back(Tmp1);
Tom Stellardaad46592014-06-17 16:53:07 +00003079 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00003080 case ISD::FP_TO_UINT: {
3081 SDValue True, False;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003082 EVT VT = Node->getOperand(0).getValueType();
3083 EVT NVT = Node->getValueType(0);
Tim Northover29178a32013-01-22 09:46:31 +00003084 APFloat apf(DAG.EVTToAPFloatSemantics(VT),
3085 APInt::getNullValue(VT.getSizeInBits()));
Eli Friedman21d349b2009-05-27 01:25:56 +00003086 APInt x = APInt::getSignBit(NVT.getSizeInBits());
3087 (void)apf.convertFromAPInt(x, false, APFloat::rmNearestTiesToEven);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003088 Tmp1 = DAG.getConstantFP(apf, dl, VT);
Matt Arsenault758659232013-05-18 00:21:46 +00003089 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(VT),
Eli Friedman21d349b2009-05-27 01:25:56 +00003090 Node->getOperand(0),
3091 Tmp1, ISD::SETLT);
3092 True = DAG.getNode(ISD::FP_TO_SINT, dl, NVT, Node->getOperand(0));
Bill Wendlingef408db2009-12-23 00:28:23 +00003093 False = DAG.getNode(ISD::FP_TO_SINT, dl, NVT,
3094 DAG.getNode(ISD::FSUB, dl, VT,
3095 Node->getOperand(0), Tmp1));
Eli Friedman21d349b2009-05-27 01:25:56 +00003096 False = DAG.getNode(ISD::XOR, dl, NVT, False,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003097 DAG.getConstant(x, dl, NVT));
Matt Arsenaultd2f03322013-06-14 22:04:37 +00003098 Tmp1 = DAG.getSelect(dl, NVT, Tmp2, True, False);
Eli Friedman21d349b2009-05-27 01:25:56 +00003099 Results.push_back(Tmp1);
3100 break;
3101 }
Charles Davis11952592015-08-25 23:27:41 +00003102 case ISD::VAARG:
3103 Results.push_back(DAG.expandVAArg(Node));
Eli Friedman3b251702009-05-27 07:58:35 +00003104 Results.push_back(Results[0].getValue(1));
3105 break;
Charles Davis11952592015-08-25 23:27:41 +00003106 case ISD::VACOPY:
3107 Results.push_back(DAG.expandVACopy(Node));
Eli Friedman21d349b2009-05-27 01:25:56 +00003108 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00003109 case ISD::EXTRACT_VECTOR_ELT:
3110 if (Node->getOperand(0).getValueType().getVectorNumElements() == 1)
3111 // This must be an access of the only element. Return it.
Wesley Peck527da1b2010-11-23 03:31:01 +00003112 Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0),
Eli Friedman21d349b2009-05-27 01:25:56 +00003113 Node->getOperand(0));
3114 else
3115 Tmp1 = ExpandExtractFromVectorThroughStack(SDValue(Node, 0));
3116 Results.push_back(Tmp1);
3117 break;
3118 case ISD::EXTRACT_SUBVECTOR:
Bill Wendlingef408db2009-12-23 00:28:23 +00003119 Results.push_back(ExpandExtractFromVectorThroughStack(SDValue(Node, 0)));
Eli Friedman21d349b2009-05-27 01:25:56 +00003120 break;
David Greenebab5e6e2011-01-26 19:13:22 +00003121 case ISD::INSERT_SUBVECTOR:
3122 Results.push_back(ExpandInsertToVectorThroughStack(SDValue(Node, 0)));
3123 break;
Eli Friedman3b251702009-05-27 07:58:35 +00003124 case ISD::CONCAT_VECTORS: {
Bill Wendlingef408db2009-12-23 00:28:23 +00003125 Results.push_back(ExpandVectorBuildThroughStack(Node));
Eli Friedman3b251702009-05-27 07:58:35 +00003126 break;
3127 }
Eli Friedman21d349b2009-05-27 01:25:56 +00003128 case ISD::SCALAR_TO_VECTOR:
Bill Wendlingef408db2009-12-23 00:28:23 +00003129 Results.push_back(ExpandSCALAR_TO_VECTOR(Node));
Eli Friedman21d349b2009-05-27 01:25:56 +00003130 break;
Eli Friedmana8f9a022009-05-27 02:16:40 +00003131 case ISD::INSERT_VECTOR_ELT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003132 Results.push_back(ExpandINSERT_VECTOR_ELT(Node->getOperand(0),
3133 Node->getOperand(1),
3134 Node->getOperand(2), dl));
Eli Friedmana8f9a022009-05-27 02:16:40 +00003135 break;
Eli Friedman3b251702009-05-27 07:58:35 +00003136 case ISD::VECTOR_SHUFFLE: {
Benjamin Kramer339ced42012-01-15 13:16:05 +00003137 SmallVector<int, 32> NewMask;
3138 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask();
Eli Friedman3b251702009-05-27 07:58:35 +00003139
Owen Anderson53aa7a92009-08-10 22:56:29 +00003140 EVT VT = Node->getValueType(0);
3141 EVT EltVT = VT.getVectorElementType();
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003142 SDValue Op0 = Node->getOperand(0);
3143 SDValue Op1 = Node->getOperand(1);
3144 if (!TLI.isTypeLegal(EltVT)) {
3145
3146 EVT NewEltVT = TLI.getTypeToTransformTo(*DAG.getContext(), EltVT);
3147
3148 // BUILD_VECTOR operands are allowed to be wider than the element type.
Jack Carter5c0af482013-11-19 23:43:22 +00003149 // But if NewEltVT is smaller that EltVT the BUILD_VECTOR does not accept
3150 // it.
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003151 if (NewEltVT.bitsLT(EltVT)) {
3152
3153 // Convert shuffle node.
3154 // If original node was v4i64 and the new EltVT is i32,
3155 // cast operands to v8i32 and re-build the mask.
3156
3157 // Calculate new VT, the size of the new VT should be equal to original.
Jack Carter5c0af482013-11-19 23:43:22 +00003158 EVT NewVT =
3159 EVT::getVectorVT(*DAG.getContext(), NewEltVT,
3160 VT.getSizeInBits() / NewEltVT.getSizeInBits());
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003161 assert(NewVT.bitsEq(VT));
3162
3163 // cast operands to new VT
3164 Op0 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op0);
3165 Op1 = DAG.getNode(ISD::BITCAST, dl, NewVT, Op1);
3166
3167 // Convert the shuffle mask
Jack Carter5c0af482013-11-19 23:43:22 +00003168 unsigned int factor =
3169 NewVT.getVectorNumElements()/VT.getVectorNumElements();
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003170
3171 // EltVT gets smaller
3172 assert(factor > 0);
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003173
3174 for (unsigned i = 0; i < VT.getVectorNumElements(); ++i) {
3175 if (Mask[i] < 0) {
3176 for (unsigned fi = 0; fi < factor; ++fi)
3177 NewMask.push_back(Mask[i]);
3178 }
3179 else {
3180 for (unsigned fi = 0; fi < factor; ++fi)
3181 NewMask.push_back(Mask[i]*factor+fi);
3182 }
3183 }
3184 Mask = NewMask;
3185 VT = NewVT;
3186 }
3187 EltVT = NewEltVT;
3188 }
Eli Friedman3b251702009-05-27 07:58:35 +00003189 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky8ec21a22012-01-03 11:59:04 +00003190 SmallVector<SDValue, 16> Ops;
Eli Friedman3b251702009-05-27 07:58:35 +00003191 for (unsigned i = 0; i != NumElems; ++i) {
3192 if (Mask[i] < 0) {
3193 Ops.push_back(DAG.getUNDEF(EltVT));
3194 continue;
3195 }
3196 unsigned Idx = Mask[i];
3197 if (Idx < NumElems)
Mehdi Amini44ede332015-07-09 02:09:04 +00003198 Ops.push_back(DAG.getNode(
3199 ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Op0,
3200 DAG.getConstant(Idx, dl, TLI.getVectorIdxTy(DAG.getDataLayout()))));
Eli Friedman3b251702009-05-27 07:58:35 +00003201 else
Mehdi Amini44ede332015-07-09 02:09:04 +00003202 Ops.push_back(DAG.getNode(
3203 ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Op1,
3204 DAG.getConstant(Idx - NumElems, dl,
3205 TLI.getVectorIdxTy(DAG.getDataLayout()))));
Eli Friedman3b251702009-05-27 07:58:35 +00003206 }
Nadav Rotem61bdf792012-01-10 14:28:46 +00003207
Craig Topper48d114b2014-04-26 18:35:24 +00003208 Tmp1 = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops);
Nadav Rotem61bdf792012-01-10 14:28:46 +00003209 // We may have changed the BUILD_VECTOR type. Cast it back to the Node type.
3210 Tmp1 = DAG.getNode(ISD::BITCAST, dl, Node->getValueType(0), Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00003211 Results.push_back(Tmp1);
3212 break;
3213 }
Eli Friedman21d349b2009-05-27 01:25:56 +00003214 case ISD::EXTRACT_ELEMENT: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003215 EVT OpTy = Node->getOperand(0).getValueType();
Eli Friedman21d349b2009-05-27 01:25:56 +00003216 if (cast<ConstantSDNode>(Node->getOperand(1))->getZExtValue()) {
3217 // 1 -> Hi
3218 Tmp1 = DAG.getNode(ISD::SRL, dl, OpTy, Node->getOperand(0),
Mehdi Amini9639d652015-07-09 02:09:20 +00003219 DAG.getConstant(OpTy.getSizeInBits() / 2, dl,
3220 TLI.getShiftAmountTy(
3221 Node->getOperand(0).getValueType(),
3222 DAG.getDataLayout())));
Eli Friedman21d349b2009-05-27 01:25:56 +00003223 Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0), Tmp1);
3224 } else {
3225 // 0 -> Lo
3226 Tmp1 = DAG.getNode(ISD::TRUNCATE, dl, Node->getValueType(0),
3227 Node->getOperand(0));
3228 }
3229 Results.push_back(Tmp1);
3230 break;
3231 }
Eli Friedmana8f9a022009-05-27 02:16:40 +00003232 case ISD::STACKSAVE:
3233 // Expand to CopyFromReg if the target set
3234 // StackPointerRegisterToSaveRestore.
3235 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
Bill Wendlingef408db2009-12-23 00:28:23 +00003236 Results.push_back(DAG.getCopyFromReg(Node->getOperand(0), dl, SP,
3237 Node->getValueType(0)));
Eli Friedmana8f9a022009-05-27 02:16:40 +00003238 Results.push_back(Results[0].getValue(1));
3239 } else {
Bill Wendlingef408db2009-12-23 00:28:23 +00003240 Results.push_back(DAG.getUNDEF(Node->getValueType(0)));
Eli Friedmana8f9a022009-05-27 02:16:40 +00003241 Results.push_back(Node->getOperand(0));
3242 }
3243 break;
3244 case ISD::STACKRESTORE:
Bill Wendlingef408db2009-12-23 00:28:23 +00003245 // Expand to CopyToReg if the target set
3246 // StackPointerRegisterToSaveRestore.
3247 if (unsigned SP = TLI.getStackPointerRegisterToSaveRestore()) {
3248 Results.push_back(DAG.getCopyToReg(Node->getOperand(0), dl, SP,
3249 Node->getOperand(1)));
3250 } else {
3251 Results.push_back(Node->getOperand(0));
3252 }
Eli Friedmana8f9a022009-05-27 02:16:40 +00003253 break;
Eli Friedman2892d822009-05-27 12:20:41 +00003254 case ISD::FCOPYSIGN:
Bill Wendlingef408db2009-12-23 00:28:23 +00003255 Results.push_back(ExpandFCOPYSIGN(Node));
Eli Friedman2892d822009-05-27 12:20:41 +00003256 break;
Eli Friedmand6f28342009-05-27 03:33:44 +00003257 case ISD::FNEG:
3258 // Expand Y = FNEG(X) -> Y = SUB -0.0, X
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003259 Tmp1 = DAG.getConstantFP(-0.0, dl, Node->getValueType(0));
Eli Friedmand6f28342009-05-27 03:33:44 +00003260 Tmp1 = DAG.getNode(ISD::FSUB, dl, Node->getValueType(0), Tmp1,
3261 Node->getOperand(0));
3262 Results.push_back(Tmp1);
3263 break;
Matthias Braun75e668e2015-07-14 02:09:57 +00003264 case ISD::FABS: {
3265 // Expand Y = FABS(X) -> Y = (X >u 0.0) ? X : fneg(X).
3266 EVT VT = Node->getValueType(0);
3267 Tmp1 = Node->getOperand(0);
3268 Tmp2 = DAG.getConstantFP(0.0, dl, VT);
3269 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(Tmp1.getValueType()),
3270 Tmp1, Tmp2, ISD::SETUGT);
3271 Tmp3 = DAG.getNode(ISD::FNEG, dl, VT, Tmp1);
3272 Tmp1 = DAG.getSelect(dl, VT, Tmp2, Tmp1, Tmp3);
3273 Results.push_back(Tmp1);
Eli Friedmand6f28342009-05-27 03:33:44 +00003274 break;
Matthias Braun75e668e2015-07-14 02:09:57 +00003275 }
James Molloy7e9776b2015-05-15 09:03:15 +00003276 case ISD::SMIN:
3277 case ISD::SMAX:
3278 case ISD::UMIN:
3279 case ISD::UMAX: {
3280 // Expand Y = MAX(A, B) -> Y = (A > B) ? A : B
3281 ISD::CondCode Pred;
3282 switch (Node->getOpcode()) {
3283 default: llvm_unreachable("How did we get here?");
3284 case ISD::SMAX: Pred = ISD::SETGT; break;
3285 case ISD::SMIN: Pred = ISD::SETLT; break;
3286 case ISD::UMAX: Pred = ISD::SETUGT; break;
3287 case ISD::UMIN: Pred = ISD::SETULT; break;
3288 }
3289 Tmp1 = Node->getOperand(0);
3290 Tmp2 = Node->getOperand(1);
3291 Tmp1 = DAG.getSelectCC(dl, Tmp1, Tmp2, Tmp1, Tmp2, Pred);
3292 Results.push_back(Tmp1);
3293 break;
3294 }
3295
Matt Arsenault7c936902014-10-21 23:01:01 +00003296 case ISD::FMINNUM:
3297 Results.push_back(ExpandFPLibCall(Node, RTLIB::FMIN_F32, RTLIB::FMIN_F64,
3298 RTLIB::FMIN_F80, RTLIB::FMIN_F128,
3299 RTLIB::FMIN_PPCF128));
3300 break;
3301 case ISD::FMAXNUM:
3302 Results.push_back(ExpandFPLibCall(Node, RTLIB::FMAX_F32, RTLIB::FMAX_F64,
3303 RTLIB::FMAX_F80, RTLIB::FMAX_F128,
3304 RTLIB::FMAX_PPCF128));
3305 break;
Eli Friedmand6f28342009-05-27 03:33:44 +00003306 case ISD::FSQRT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003307 Results.push_back(ExpandFPLibCall(Node, RTLIB::SQRT_F32, RTLIB::SQRT_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003308 RTLIB::SQRT_F80, RTLIB::SQRT_F128,
3309 RTLIB::SQRT_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003310 break;
3311 case ISD::FSIN:
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003312 case ISD::FCOS: {
3313 EVT VT = Node->getValueType(0);
3314 bool isSIN = Node->getOpcode() == ISD::FSIN;
3315 // Turn fsin / fcos into ISD::FSINCOS node if there are a pair of fsin /
3316 // fcos which share the same operand and both are used.
3317 if ((TLI.isOperationLegalOrCustom(ISD::FSINCOS, VT) ||
Paul Redmondf29ddfe2013-02-15 18:45:18 +00003318 canCombineSinCosLibcall(Node, TLI, TM))
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003319 && useSinCos(Node)) {
3320 SDVTList VTs = DAG.getVTList(VT, VT);
3321 Tmp1 = DAG.getNode(ISD::FSINCOS, dl, VTs, Node->getOperand(0));
3322 if (!isSIN)
3323 Tmp1 = Tmp1.getValue(1);
3324 Results.push_back(Tmp1);
3325 } else if (isSIN) {
3326 Results.push_back(ExpandFPLibCall(Node, RTLIB::SIN_F32, RTLIB::SIN_F64,
3327 RTLIB::SIN_F80, RTLIB::SIN_F128,
3328 RTLIB::SIN_PPCF128));
3329 } else {
3330 Results.push_back(ExpandFPLibCall(Node, RTLIB::COS_F32, RTLIB::COS_F64,
3331 RTLIB::COS_F80, RTLIB::COS_F128,
3332 RTLIB::COS_PPCF128));
3333 }
Eli Friedmand6f28342009-05-27 03:33:44 +00003334 break;
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003335 }
3336 case ISD::FSINCOS:
3337 // Expand into sincos libcall.
3338 ExpandSinCosLibCall(Node, Results);
Eli Friedmand6f28342009-05-27 03:33:44 +00003339 break;
3340 case ISD::FLOG:
Bill Wendlingef408db2009-12-23 00:28:23 +00003341 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG_F32, RTLIB::LOG_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003342 RTLIB::LOG_F80, RTLIB::LOG_F128,
3343 RTLIB::LOG_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003344 break;
3345 case ISD::FLOG2:
Bill Wendlingef408db2009-12-23 00:28:23 +00003346 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG2_F32, RTLIB::LOG2_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003347 RTLIB::LOG2_F80, RTLIB::LOG2_F128,
3348 RTLIB::LOG2_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003349 break;
3350 case ISD::FLOG10:
Bill Wendlingef408db2009-12-23 00:28:23 +00003351 Results.push_back(ExpandFPLibCall(Node, RTLIB::LOG10_F32, RTLIB::LOG10_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003352 RTLIB::LOG10_F80, RTLIB::LOG10_F128,
3353 RTLIB::LOG10_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003354 break;
3355 case ISD::FEXP:
Bill Wendlingef408db2009-12-23 00:28:23 +00003356 Results.push_back(ExpandFPLibCall(Node, RTLIB::EXP_F32, RTLIB::EXP_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003357 RTLIB::EXP_F80, RTLIB::EXP_F128,
3358 RTLIB::EXP_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003359 break;
3360 case ISD::FEXP2:
Bill Wendlingef408db2009-12-23 00:28:23 +00003361 Results.push_back(ExpandFPLibCall(Node, RTLIB::EXP2_F32, RTLIB::EXP2_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003362 RTLIB::EXP2_F80, RTLIB::EXP2_F128,
3363 RTLIB::EXP2_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003364 break;
3365 case ISD::FTRUNC:
Bill Wendlingef408db2009-12-23 00:28:23 +00003366 Results.push_back(ExpandFPLibCall(Node, RTLIB::TRUNC_F32, RTLIB::TRUNC_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003367 RTLIB::TRUNC_F80, RTLIB::TRUNC_F128,
3368 RTLIB::TRUNC_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003369 break;
3370 case ISD::FFLOOR:
Bill Wendlingef408db2009-12-23 00:28:23 +00003371 Results.push_back(ExpandFPLibCall(Node, RTLIB::FLOOR_F32, RTLIB::FLOOR_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003372 RTLIB::FLOOR_F80, RTLIB::FLOOR_F128,
3373 RTLIB::FLOOR_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003374 break;
3375 case ISD::FCEIL:
Bill Wendlingef408db2009-12-23 00:28:23 +00003376 Results.push_back(ExpandFPLibCall(Node, RTLIB::CEIL_F32, RTLIB::CEIL_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003377 RTLIB::CEIL_F80, RTLIB::CEIL_F128,
3378 RTLIB::CEIL_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003379 break;
3380 case ISD::FRINT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003381 Results.push_back(ExpandFPLibCall(Node, RTLIB::RINT_F32, RTLIB::RINT_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003382 RTLIB::RINT_F80, RTLIB::RINT_F128,
3383 RTLIB::RINT_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003384 break;
3385 case ISD::FNEARBYINT:
Bill Wendlingef408db2009-12-23 00:28:23 +00003386 Results.push_back(ExpandFPLibCall(Node, RTLIB::NEARBYINT_F32,
3387 RTLIB::NEARBYINT_F64,
3388 RTLIB::NEARBYINT_F80,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003389 RTLIB::NEARBYINT_F128,
Bill Wendlingef408db2009-12-23 00:28:23 +00003390 RTLIB::NEARBYINT_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003391 break;
Hal Finkel171817e2013-08-07 22:49:12 +00003392 case ISD::FROUND:
3393 Results.push_back(ExpandFPLibCall(Node, RTLIB::ROUND_F32,
3394 RTLIB::ROUND_F64,
3395 RTLIB::ROUND_F80,
3396 RTLIB::ROUND_F128,
3397 RTLIB::ROUND_PPCF128));
3398 break;
Eli Friedmand6f28342009-05-27 03:33:44 +00003399 case ISD::FPOWI:
Bill Wendlingef408db2009-12-23 00:28:23 +00003400 Results.push_back(ExpandFPLibCall(Node, RTLIB::POWI_F32, RTLIB::POWI_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003401 RTLIB::POWI_F80, RTLIB::POWI_F128,
3402 RTLIB::POWI_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003403 break;
3404 case ISD::FPOW:
Bill Wendlingef408db2009-12-23 00:28:23 +00003405 Results.push_back(ExpandFPLibCall(Node, RTLIB::POW_F32, RTLIB::POW_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003406 RTLIB::POW_F80, RTLIB::POW_F128,
3407 RTLIB::POW_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003408 break;
3409 case ISD::FDIV:
Bill Wendlingef408db2009-12-23 00:28:23 +00003410 Results.push_back(ExpandFPLibCall(Node, RTLIB::DIV_F32, RTLIB::DIV_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003411 RTLIB::DIV_F80, RTLIB::DIV_F128,
3412 RTLIB::DIV_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003413 break;
3414 case ISD::FREM:
Bill Wendlingef408db2009-12-23 00:28:23 +00003415 Results.push_back(ExpandFPLibCall(Node, RTLIB::REM_F32, RTLIB::REM_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003416 RTLIB::REM_F80, RTLIB::REM_F128,
3417 RTLIB::REM_PPCF128));
Eli Friedmand6f28342009-05-27 03:33:44 +00003418 break;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00003419 case ISD::FMA:
3420 Results.push_back(ExpandFPLibCall(Node, RTLIB::FMA_F32, RTLIB::FMA_F64,
Tim Northover4bf47bc2013-01-08 17:09:59 +00003421 RTLIB::FMA_F80, RTLIB::FMA_F128,
3422 RTLIB::FMA_PPCF128));
Cameron Zwarichf03fa182011-07-08 21:39:21 +00003423 break;
Matt Arsenault0dc54c42015-02-20 22:10:33 +00003424 case ISD::FMAD:
3425 llvm_unreachable("Illegal fmad should never be formed");
3426
Oliver Stannard51b1d462014-08-21 12:50:31 +00003427 case ISD::FADD:
3428 Results.push_back(ExpandFPLibCall(Node, RTLIB::ADD_F32, RTLIB::ADD_F64,
3429 RTLIB::ADD_F80, RTLIB::ADD_F128,
3430 RTLIB::ADD_PPCF128));
3431 break;
3432 case ISD::FMUL:
3433 Results.push_back(ExpandFPLibCall(Node, RTLIB::MUL_F32, RTLIB::MUL_F64,
3434 RTLIB::MUL_F80, RTLIB::MUL_F128,
3435 RTLIB::MUL_PPCF128));
3436 break;
Tim Northoverfd7e4242014-07-17 10:51:23 +00003437 case ISD::FP16_TO_FP: {
3438 if (Node->getValueType(0) == MVT::f32) {
3439 Results.push_back(ExpandLibCall(RTLIB::FPEXT_F16_F32, Node, false));
3440 break;
3441 }
3442
3443 // We can extend to types bigger than f32 in two steps without changing the
3444 // result. Since "f16 -> f32" is much more commonly available, give CodeGen
3445 // the option of emitting that before resorting to a libcall.
3446 SDValue Res =
3447 DAG.getNode(ISD::FP16_TO_FP, dl, MVT::f32, Node->getOperand(0));
3448 Results.push_back(
3449 DAG.getNode(ISD::FP_EXTEND, dl, Node->getValueType(0), Res));
Anton Korobeynikov59e96002010-03-14 18:42:24 +00003450 break;
Tim Northoverfd7e4242014-07-17 10:51:23 +00003451 }
Tim Northover84ce0a62014-07-17 11:12:12 +00003452 case ISD::FP_TO_FP16: {
Eric Christopher824f42f2015-05-12 01:26:05 +00003453 if (!TLI.useSoftFloat() && TM.Options.UnsafeFPMath) {
Andrea Di Biagioaf3f3972015-02-23 22:59:02 +00003454 SDValue Op = Node->getOperand(0);
3455 MVT SVT = Op.getSimpleValueType();
3456 if ((SVT == MVT::f64 || SVT == MVT::f80) &&
3457 TLI.isOperationLegalOrCustom(ISD::FP_TO_FP16, MVT::f32)) {
3458 // Under fastmath, we can expand this node into a fround followed by
3459 // a float-half conversion.
3460 SDValue FloatVal = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003461 DAG.getIntPtrConstant(0, dl));
Andrea Di Biagioaf3f3972015-02-23 22:59:02 +00003462 Results.push_back(
3463 DAG.getNode(ISD::FP_TO_FP16, dl, MVT::i16, FloatVal));
3464 break;
3465 }
3466 }
3467
Tim Northover84ce0a62014-07-17 11:12:12 +00003468 RTLIB::Libcall LC =
3469 RTLIB::getFPROUND(Node->getOperand(0).getValueType(), MVT::f16);
3470 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unable to expand fp_to_fp16");
3471 Results.push_back(ExpandLibCall(LC, Node, false));
Anton Korobeynikov59e96002010-03-14 18:42:24 +00003472 break;
Tim Northover84ce0a62014-07-17 11:12:12 +00003473 }
Eli Friedman0e494312009-05-27 07:32:27 +00003474 case ISD::ConstantFP: {
3475 ConstantFPSDNode *CFP = cast<ConstantFPSDNode>(Node);
Bill Wendlingef408db2009-12-23 00:28:23 +00003476 // Check to see if this FP immediate is already legal.
3477 // If this is a legal constant, turn it into a TargetConstantFP node.
Dan Gohman198b7ff2011-11-03 21:49:52 +00003478 if (!TLI.isFPImmLegal(CFP->getValueAPF(), Node->getValueType(0)))
3479 Results.push_back(ExpandConstantFP(CFP, true));
Eli Friedman0e494312009-05-27 07:32:27 +00003480 break;
3481 }
Owen Anderson2ee7c4d2012-03-06 00:29:31 +00003482 case ISD::FSUB: {
3483 EVT VT = Node->getValueType(0);
Oliver Stannard51b1d462014-08-21 12:50:31 +00003484 if (TLI.isOperationLegalOrCustom(ISD::FADD, VT) &&
3485 TLI.isOperationLegalOrCustom(ISD::FNEG, VT)) {
3486 Tmp1 = DAG.getNode(ISD::FNEG, dl, VT, Node->getOperand(1));
3487 Tmp1 = DAG.getNode(ISD::FADD, dl, VT, Node->getOperand(0), Tmp1);
3488 Results.push_back(Tmp1);
3489 } else {
3490 Results.push_back(ExpandFPLibCall(Node, RTLIB::SUB_F32, RTLIB::SUB_F64,
3491 RTLIB::SUB_F80, RTLIB::SUB_F128,
3492 RTLIB::SUB_PPCF128));
3493 }
Owen Anderson2ee7c4d2012-03-06 00:29:31 +00003494 break;
3495 }
Eli Friedman56883962009-05-27 07:05:37 +00003496 case ISD::SUB: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003497 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003498 assert(TLI.isOperationLegalOrCustom(ISD::ADD, VT) &&
3499 TLI.isOperationLegalOrCustom(ISD::XOR, VT) &&
3500 "Don't know how to expand this subtraction!");
3501 Tmp1 = DAG.getNode(ISD::XOR, dl, VT, Node->getOperand(1),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003502 DAG.getConstant(APInt::getAllOnesValue(VT.getSizeInBits()), dl,
3503 VT));
3504 Tmp1 = DAG.getNode(ISD::ADD, dl, VT, Tmp1, DAG.getConstant(1, dl, VT));
Bill Wendlingef408db2009-12-23 00:28:23 +00003505 Results.push_back(DAG.getNode(ISD::ADD, dl, VT, Node->getOperand(0), Tmp1));
Eli Friedman56883962009-05-27 07:05:37 +00003506 break;
3507 }
Eli Friedman0e494312009-05-27 07:32:27 +00003508 case ISD::UREM:
3509 case ISD::SREM: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003510 EVT VT = Node->getValueType(0);
Eli Friedman0e494312009-05-27 07:32:27 +00003511 bool isSigned = Node->getOpcode() == ISD::SREM;
3512 unsigned DivOpc = isSigned ? ISD::SDIV : ISD::UDIV;
3513 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
3514 Tmp2 = Node->getOperand(0);
3515 Tmp3 = Node->getOperand(1);
Evan Chengb14ce092011-04-16 03:08:26 +00003516 if (TLI.isOperationLegalOrCustom(DivRemOpc, VT) ||
3517 (isDivRemLibcallAvailable(Node, isSigned, TLI) &&
Evan Cheng21c4adc2012-10-12 01:15:47 +00003518 // If div is legal, it's better to do the normal expansion
3519 !TLI.isOperationLegalOrCustom(DivOpc, Node->getValueType(0)) &&
Evan Cheng8c2ad812012-06-21 05:56:05 +00003520 useDivRem(Node, isSigned, false))) {
Evan Cheng0e88c7d2013-01-29 02:32:37 +00003521 SDVTList VTs = DAG.getVTList(VT, VT);
Eli Friedmane1bc3792009-05-28 03:06:16 +00003522 Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Tmp2, Tmp3).getValue(1);
3523 } else if (TLI.isOperationLegalOrCustom(DivOpc, VT)) {
Eli Friedman0e494312009-05-27 07:32:27 +00003524 // X % Y -> X-X/Y*Y
3525 Tmp1 = DAG.getNode(DivOpc, dl, VT, Tmp2, Tmp3);
3526 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Tmp3);
3527 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Tmp2, Tmp1);
Evan Chengb14ce092011-04-16 03:08:26 +00003528 } else if (isSigned)
3529 Tmp1 = ExpandIntLibCall(Node, true,
3530 RTLIB::SREM_I8,
3531 RTLIB::SREM_I16, RTLIB::SREM_I32,
3532 RTLIB::SREM_I64, RTLIB::SREM_I128);
3533 else
3534 Tmp1 = ExpandIntLibCall(Node, false,
3535 RTLIB::UREM_I8,
3536 RTLIB::UREM_I16, RTLIB::UREM_I32,
3537 RTLIB::UREM_I64, RTLIB::UREM_I128);
Eli Friedman56883962009-05-27 07:05:37 +00003538 Results.push_back(Tmp1);
3539 break;
3540 }
Eli Friedman0e494312009-05-27 07:32:27 +00003541 case ISD::UDIV:
3542 case ISD::SDIV: {
3543 bool isSigned = Node->getOpcode() == ISD::SDIV;
3544 unsigned DivRemOpc = isSigned ? ISD::SDIVREM : ISD::UDIVREM;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003545 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003546 SDVTList VTs = DAG.getVTList(VT, VT);
Evan Chengb14ce092011-04-16 03:08:26 +00003547 if (TLI.isOperationLegalOrCustom(DivRemOpc, VT) ||
3548 (isDivRemLibcallAvailable(Node, isSigned, TLI) &&
Evan Cheng8c2ad812012-06-21 05:56:05 +00003549 useDivRem(Node, isSigned, true)))
Eli Friedman0e494312009-05-27 07:32:27 +00003550 Tmp1 = DAG.getNode(DivRemOpc, dl, VTs, Node->getOperand(0),
3551 Node->getOperand(1));
Evan Chengb14ce092011-04-16 03:08:26 +00003552 else if (isSigned)
3553 Tmp1 = ExpandIntLibCall(Node, true,
3554 RTLIB::SDIV_I8,
3555 RTLIB::SDIV_I16, RTLIB::SDIV_I32,
3556 RTLIB::SDIV_I64, RTLIB::SDIV_I128);
3557 else
3558 Tmp1 = ExpandIntLibCall(Node, false,
3559 RTLIB::UDIV_I8,
3560 RTLIB::UDIV_I16, RTLIB::UDIV_I32,
3561 RTLIB::UDIV_I64, RTLIB::UDIV_I128);
Eli Friedman56883962009-05-27 07:05:37 +00003562 Results.push_back(Tmp1);
3563 break;
3564 }
3565 case ISD::MULHU:
3566 case ISD::MULHS: {
3567 unsigned ExpandOpcode = Node->getOpcode() == ISD::MULHU ? ISD::UMUL_LOHI :
3568 ISD::SMUL_LOHI;
Owen Anderson53aa7a92009-08-10 22:56:29 +00003569 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003570 SDVTList VTs = DAG.getVTList(VT, VT);
3571 assert(TLI.isOperationLegalOrCustom(ExpandOpcode, VT) &&
3572 "If this wasn't legal, it shouldn't have been created!");
3573 Tmp1 = DAG.getNode(ExpandOpcode, dl, VTs, Node->getOperand(0),
3574 Node->getOperand(1));
3575 Results.push_back(Tmp1.getValue(1));
3576 break;
3577 }
Evan Chengb14ce092011-04-16 03:08:26 +00003578 case ISD::SDIVREM:
3579 case ISD::UDIVREM:
3580 // Expand into divrem libcall
3581 ExpandDivRemLibCall(Node, Results);
3582 break;
Eli Friedman56883962009-05-27 07:05:37 +00003583 case ISD::MUL: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003584 EVT VT = Node->getValueType(0);
Eli Friedman56883962009-05-27 07:05:37 +00003585 SDVTList VTs = DAG.getVTList(VT, VT);
3586 // See if multiply or divide can be lowered using two-result operations.
3587 // We just need the low half of the multiply; try both the signed
3588 // and unsigned forms. If the target supports both SMUL_LOHI and
3589 // UMUL_LOHI, form a preference by checking which forms of plain
3590 // MULH it supports.
3591 bool HasSMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::SMUL_LOHI, VT);
3592 bool HasUMUL_LOHI = TLI.isOperationLegalOrCustom(ISD::UMUL_LOHI, VT);
3593 bool HasMULHS = TLI.isOperationLegalOrCustom(ISD::MULHS, VT);
3594 bool HasMULHU = TLI.isOperationLegalOrCustom(ISD::MULHU, VT);
3595 unsigned OpToUse = 0;
3596 if (HasSMUL_LOHI && !HasMULHS) {
3597 OpToUse = ISD::SMUL_LOHI;
3598 } else if (HasUMUL_LOHI && !HasMULHU) {
3599 OpToUse = ISD::UMUL_LOHI;
3600 } else if (HasSMUL_LOHI) {
3601 OpToUse = ISD::SMUL_LOHI;
3602 } else if (HasUMUL_LOHI) {
3603 OpToUse = ISD::UMUL_LOHI;
3604 }
3605 if (OpToUse) {
Bill Wendlingef408db2009-12-23 00:28:23 +00003606 Results.push_back(DAG.getNode(OpToUse, dl, VTs, Node->getOperand(0),
3607 Node->getOperand(1)));
Eli Friedman56883962009-05-27 07:05:37 +00003608 break;
3609 }
Tom Stellarda1a5d9a2014-04-11 16:12:01 +00003610
3611 SDValue Lo, Hi;
3612 EVT HalfType = VT.getHalfSizedIntegerVT(*DAG.getContext());
3613 if (TLI.isOperationLegalOrCustom(ISD::ZERO_EXTEND, VT) &&
3614 TLI.isOperationLegalOrCustom(ISD::ANY_EXTEND, VT) &&
3615 TLI.isOperationLegalOrCustom(ISD::SHL, VT) &&
3616 TLI.isOperationLegalOrCustom(ISD::OR, VT) &&
3617 TLI.expandMUL(Node, Lo, Hi, HalfType, DAG)) {
3618 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Lo);
3619 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, VT, Hi);
Mehdi Amini9639d652015-07-09 02:09:20 +00003620 SDValue Shift =
3621 DAG.getConstant(HalfType.getSizeInBits(), dl,
3622 TLI.getShiftAmountTy(HalfType, DAG.getDataLayout()));
Tom Stellarda1a5d9a2014-04-11 16:12:01 +00003623 Hi = DAG.getNode(ISD::SHL, dl, VT, Hi, Shift);
3624 Results.push_back(DAG.getNode(ISD::OR, dl, VT, Lo, Hi));
3625 break;
3626 }
3627
Anton Korobeynikovf93bb392009-11-07 17:14:39 +00003628 Tmp1 = ExpandIntLibCall(Node, false,
3629 RTLIB::MUL_I8,
3630 RTLIB::MUL_I16, RTLIB::MUL_I32,
Eli Friedman56883962009-05-27 07:05:37 +00003631 RTLIB::MUL_I64, RTLIB::MUL_I128);
3632 Results.push_back(Tmp1);
3633 break;
3634 }
Eli Friedman2892d822009-05-27 12:20:41 +00003635 case ISD::SADDO:
3636 case ISD::SSUBO: {
3637 SDValue LHS = Node->getOperand(0);
3638 SDValue RHS = Node->getOperand(1);
3639 SDValue Sum = DAG.getNode(Node->getOpcode() == ISD::SADDO ?
3640 ISD::ADD : ISD::SUB, dl, LHS.getValueType(),
3641 LHS, RHS);
3642 Results.push_back(Sum);
Matt Arsenault3ee37462014-05-28 20:51:42 +00003643 EVT ResultType = Node->getValueType(1);
3644 EVT OType = getSetCCResultType(Node->getValueType(0));
Bill Wendlingef408db2009-12-23 00:28:23 +00003645
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003646 SDValue Zero = DAG.getConstant(0, dl, LHS.getValueType());
Eli Friedman2892d822009-05-27 12:20:41 +00003647
3648 // LHSSign -> LHS >= 0
3649 // RHSSign -> RHS >= 0
3650 // SumSign -> Sum >= 0
3651 //
3652 // Add:
3653 // Overflow -> (LHSSign == RHSSign) && (LHSSign != SumSign)
3654 // Sub:
3655 // Overflow -> (LHSSign != RHSSign) && (LHSSign != SumSign)
3656 //
3657 SDValue LHSSign = DAG.getSetCC(dl, OType, LHS, Zero, ISD::SETGE);
3658 SDValue RHSSign = DAG.getSetCC(dl, OType, RHS, Zero, ISD::SETGE);
3659 SDValue SignsMatch = DAG.getSetCC(dl, OType, LHSSign, RHSSign,
3660 Node->getOpcode() == ISD::SADDO ?
3661 ISD::SETEQ : ISD::SETNE);
3662
3663 SDValue SumSign = DAG.getSetCC(dl, OType, Sum, Zero, ISD::SETGE);
3664 SDValue SumSignNE = DAG.getSetCC(dl, OType, LHSSign, SumSign, ISD::SETNE);
3665
3666 SDValue Cmp = DAG.getNode(ISD::AND, dl, OType, SignsMatch, SumSignNE);
Daniel Sanderscbd44c52014-07-10 10:18:12 +00003667 Results.push_back(DAG.getBoolExtOrTrunc(Cmp, dl, ResultType, ResultType));
Eli Friedman2892d822009-05-27 12:20:41 +00003668 break;
3669 }
3670 case ISD::UADDO:
3671 case ISD::USUBO: {
3672 SDValue LHS = Node->getOperand(0);
3673 SDValue RHS = Node->getOperand(1);
3674 SDValue Sum = DAG.getNode(Node->getOpcode() == ISD::UADDO ?
3675 ISD::ADD : ISD::SUB, dl, LHS.getValueType(),
3676 LHS, RHS);
3677 Results.push_back(Sum);
Matt Arsenault3ee37462014-05-28 20:51:42 +00003678
3679 EVT ResultType = Node->getValueType(1);
3680 EVT SetCCType = getSetCCResultType(Node->getValueType(0));
3681 ISD::CondCode CC
3682 = Node->getOpcode() == ISD::UADDO ? ISD::SETULT : ISD::SETUGT;
3683 SDValue SetCC = DAG.getSetCC(dl, SetCCType, Sum, LHS, CC);
3684
Daniel Sanderscbd44c52014-07-10 10:18:12 +00003685 Results.push_back(DAG.getBoolExtOrTrunc(SetCC, dl, ResultType, ResultType));
Eli Friedman2892d822009-05-27 12:20:41 +00003686 break;
3687 }
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003688 case ISD::UMULO:
3689 case ISD::SMULO: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003690 EVT VT = Node->getValueType(0);
Eric Christopherbcaedb52011-04-20 01:19:45 +00003691 EVT WideVT = EVT::getIntegerVT(*DAG.getContext(), VT.getSizeInBits() * 2);
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003692 SDValue LHS = Node->getOperand(0);
3693 SDValue RHS = Node->getOperand(1);
3694 SDValue BottomHalf;
3695 SDValue TopHalf;
Nuno Lopes129819d2009-12-23 17:48:10 +00003696 static const unsigned Ops[2][3] =
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003697 { { ISD::MULHU, ISD::UMUL_LOHI, ISD::ZERO_EXTEND },
3698 { ISD::MULHS, ISD::SMUL_LOHI, ISD::SIGN_EXTEND }};
3699 bool isSigned = Node->getOpcode() == ISD::SMULO;
3700 if (TLI.isOperationLegalOrCustom(Ops[isSigned][0], VT)) {
3701 BottomHalf = DAG.getNode(ISD::MUL, dl, VT, LHS, RHS);
3702 TopHalf = DAG.getNode(Ops[isSigned][0], dl, VT, LHS, RHS);
3703 } else if (TLI.isOperationLegalOrCustom(Ops[isSigned][1], VT)) {
3704 BottomHalf = DAG.getNode(Ops[isSigned][1], dl, DAG.getVTList(VT, VT), LHS,
3705 RHS);
3706 TopHalf = BottomHalf.getValue(1);
Eric Christopher83dd2fa2014-04-28 22:24:57 +00003707 } else if (TLI.isTypeLegal(WideVT)) {
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003708 LHS = DAG.getNode(Ops[isSigned][2], dl, WideVT, LHS);
3709 RHS = DAG.getNode(Ops[isSigned][2], dl, WideVT, RHS);
3710 Tmp1 = DAG.getNode(ISD::MUL, dl, WideVT, LHS, RHS);
3711 BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003712 DAG.getIntPtrConstant(0, dl));
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003713 TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003714 DAG.getIntPtrConstant(1, dl));
Eric Christopherbb14f652011-01-20 00:29:24 +00003715 } else {
3716 // We can fall back to a libcall with an illegal type for the MUL if we
3717 // have a libcall big enough.
3718 // Also, we can fall back to a division in some cases, but that's a big
3719 // performance hit in the general case.
Eric Christopherbb14f652011-01-20 00:29:24 +00003720 RTLIB::Libcall LC = RTLIB::UNKNOWN_LIBCALL;
3721 if (WideVT == MVT::i16)
3722 LC = RTLIB::MUL_I16;
3723 else if (WideVT == MVT::i32)
3724 LC = RTLIB::MUL_I32;
3725 else if (WideVT == MVT::i64)
3726 LC = RTLIB::MUL_I64;
3727 else if (WideVT == MVT::i128)
3728 LC = RTLIB::MUL_I128;
3729 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Cannot expand this operation!");
Dan Gohmanae9b1682011-05-16 22:09:53 +00003730
3731 // The high part is obtained by SRA'ing all but one of the bits of low
Eric Christopherbcaedb52011-04-20 01:19:45 +00003732 // part.
3733 unsigned LoSize = VT.getSizeInBits();
Mehdi Amini44ede332015-07-09 02:09:04 +00003734 SDValue HiLHS =
3735 DAG.getNode(ISD::SRA, dl, VT, RHS,
3736 DAG.getConstant(LoSize - 1, dl,
3737 TLI.getPointerTy(DAG.getDataLayout())));
3738 SDValue HiRHS =
3739 DAG.getNode(ISD::SRA, dl, VT, LHS,
3740 DAG.getConstant(LoSize - 1, dl,
3741 TLI.getPointerTy(DAG.getDataLayout())));
Owen Andersonb2c80da2011-02-25 21:41:48 +00003742
Eric Christopherbcaedb52011-04-20 01:19:45 +00003743 // Here we're passing the 2 arguments explicitly as 4 arguments that are
3744 // pre-lowered to the correct types. This all depends upon WideVT not
3745 // being a legal type for the architecture and thus has to be split to
3746 // two arguments.
3747 SDValue Args[] = { LHS, HiLHS, RHS, HiRHS };
3748 SDValue Ret = ExpandLibCall(LC, WideVT, Args, 4, isSigned, dl);
3749 BottomHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Ret,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003750 DAG.getIntPtrConstant(0, dl));
Eric Christopherbcaedb52011-04-20 01:19:45 +00003751 TopHalf = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, VT, Ret,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003752 DAG.getIntPtrConstant(1, dl));
Dan Gohman198b7ff2011-11-03 21:49:52 +00003753 // Ret is a node with an illegal type. Because such things are not
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00003754 // generally permitted during this phase of legalization, make sure the
3755 // node has no more uses. The above EXTRACT_ELEMENT nodes should have been
3756 // folded.
3757 assert(Ret->use_empty() &&
3758 "Unexpected uses of illegally type from expanded lib call.");
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003759 }
Dan Gohmanae9b1682011-05-16 22:09:53 +00003760
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003761 if (isSigned) {
Mehdi Amini9639d652015-07-09 02:09:20 +00003762 Tmp1 = DAG.getConstant(
3763 VT.getSizeInBits() - 1, dl,
3764 TLI.getShiftAmountTy(BottomHalf.getValueType(), DAG.getDataLayout()));
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003765 Tmp1 = DAG.getNode(ISD::SRA, dl, VT, BottomHalf, Tmp1);
Matt Arsenault758659232013-05-18 00:21:46 +00003766 TopHalf = DAG.getSetCC(dl, getSetCCResultType(VT), TopHalf, Tmp1,
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003767 ISD::SETNE);
3768 } else {
Matt Arsenault758659232013-05-18 00:21:46 +00003769 TopHalf = DAG.getSetCC(dl, getSetCCResultType(VT), TopHalf,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003770 DAG.getConstant(0, dl, VT), ISD::SETNE);
Eli Friedmanabfad5d2009-06-16 06:58:29 +00003771 }
3772 Results.push_back(BottomHalf);
3773 Results.push_back(TopHalf);
3774 break;
3775 }
Eli Friedman0e494312009-05-27 07:32:27 +00003776 case ISD::BUILD_PAIR: {
Owen Anderson53aa7a92009-08-10 22:56:29 +00003777 EVT PairTy = Node->getValueType(0);
Eli Friedman0e494312009-05-27 07:32:27 +00003778 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, PairTy, Node->getOperand(0));
3779 Tmp2 = DAG.getNode(ISD::ANY_EXTEND, dl, PairTy, Node->getOperand(1));
Mehdi Amini9639d652015-07-09 02:09:20 +00003780 Tmp2 = DAG.getNode(
3781 ISD::SHL, dl, PairTy, Tmp2,
3782 DAG.getConstant(PairTy.getSizeInBits() / 2, dl,
3783 TLI.getShiftAmountTy(PairTy, DAG.getDataLayout())));
Bill Wendlingef408db2009-12-23 00:28:23 +00003784 Results.push_back(DAG.getNode(ISD::OR, dl, PairTy, Tmp1, Tmp2));
Eli Friedman0e494312009-05-27 07:32:27 +00003785 break;
3786 }
Eli Friedman3b251702009-05-27 07:58:35 +00003787 case ISD::SELECT:
3788 Tmp1 = Node->getOperand(0);
3789 Tmp2 = Node->getOperand(1);
3790 Tmp3 = Node->getOperand(2);
Bill Wendlingef408db2009-12-23 00:28:23 +00003791 if (Tmp1.getOpcode() == ISD::SETCC) {
Eli Friedman3b251702009-05-27 07:58:35 +00003792 Tmp1 = DAG.getSelectCC(dl, Tmp1.getOperand(0), Tmp1.getOperand(1),
3793 Tmp2, Tmp3,
3794 cast<CondCodeSDNode>(Tmp1.getOperand(2))->get());
Bill Wendlingef408db2009-12-23 00:28:23 +00003795 } else {
Eli Friedman3b251702009-05-27 07:58:35 +00003796 Tmp1 = DAG.getSelectCC(dl, Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003797 DAG.getConstant(0, dl, Tmp1.getValueType()),
Eli Friedman3b251702009-05-27 07:58:35 +00003798 Tmp2, Tmp3, ISD::SETNE);
Bill Wendlingef408db2009-12-23 00:28:23 +00003799 }
Eli Friedman3b251702009-05-27 07:58:35 +00003800 Results.push_back(Tmp1);
3801 break;
Eli Friedman2892d822009-05-27 12:20:41 +00003802 case ISD::BR_JT: {
3803 SDValue Chain = Node->getOperand(0);
3804 SDValue Table = Node->getOperand(1);
3805 SDValue Index = Node->getOperand(2);
3806
Mehdi Amini44ede332015-07-09 02:09:04 +00003807 EVT PTy = TLI.getPointerTy(DAG.getDataLayout());
Chris Lattnerb6db2c62010-01-25 23:26:13 +00003808
Mehdi Amini8ac7a9d2015-07-07 19:07:19 +00003809 const DataLayout &TD = DAG.getDataLayout();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00003810 unsigned EntrySize =
3811 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(TD);
Jim Grosbach9b7755f2010-07-02 17:41:59 +00003812
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003813 Index = DAG.getNode(ISD::MUL, dl, Index.getValueType(), Index,
3814 DAG.getConstant(EntrySize, dl, Index.getValueType()));
Tom Stellard838e2342013-08-26 15:06:10 +00003815 SDValue Addr = DAG.getNode(ISD::ADD, dl, Index.getValueType(),
3816 Index, Table);
Eli Friedman2892d822009-05-27 12:20:41 +00003817
Owen Anderson117c9e82009-08-12 00:36:31 +00003818 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
Alex Lorenze40c8a22015-08-11 23:09:45 +00003819 SDValue LD = DAG.getExtLoad(
3820 ISD::SEXTLOAD, dl, PTy, Chain, Addr,
3821 MachinePointerInfo::getJumpTable(DAG.getMachineFunction()), MemVT,
3822 false, false, false, 0);
Eli Friedman2892d822009-05-27 12:20:41 +00003823 Addr = LD;
Dan Gohmanc3349602010-04-19 19:05:59 +00003824 if (TM.getRelocationModel() == Reloc::PIC_) {
Eli Friedman2892d822009-05-27 12:20:41 +00003825 // For PIC, the sequence is:
Bill Wendlingef408db2009-12-23 00:28:23 +00003826 // BRIND(load(Jumptable + index) + RelocBase)
Eli Friedman2892d822009-05-27 12:20:41 +00003827 // RelocBase can be JumpTable, GOT or some sort of global base.
3828 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr,
3829 TLI.getPICJumpTableRelocBase(Table, DAG));
3830 }
Owen Anderson9f944592009-08-11 20:47:22 +00003831 Tmp1 = DAG.getNode(ISD::BRIND, dl, MVT::Other, LD.getValue(1), Addr);
Eli Friedman2892d822009-05-27 12:20:41 +00003832 Results.push_back(Tmp1);
3833 break;
3834 }
Eli Friedman0e494312009-05-27 07:32:27 +00003835 case ISD::BRCOND:
3836 // Expand brcond's setcc into its constituent parts and create a BR_CC
3837 // Node.
3838 Tmp1 = Node->getOperand(0);
3839 Tmp2 = Node->getOperand(1);
Bill Wendlingef408db2009-12-23 00:28:23 +00003840 if (Tmp2.getOpcode() == ISD::SETCC) {
Owen Anderson9f944592009-08-11 20:47:22 +00003841 Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other,
Eli Friedman0e494312009-05-27 07:32:27 +00003842 Tmp1, Tmp2.getOperand(2),
3843 Tmp2.getOperand(0), Tmp2.getOperand(1),
3844 Node->getOperand(2));
Bill Wendlingef408db2009-12-23 00:28:23 +00003845 } else {
Stuart Hastingsaa02c082011-05-13 00:51:54 +00003846 // We test only the i1 bit. Skip the AND if UNDEF.
3847 Tmp3 = (Tmp2.getOpcode() == ISD::UNDEF) ? Tmp2 :
3848 DAG.getNode(ISD::AND, dl, Tmp2.getValueType(), Tmp2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003849 DAG.getConstant(1, dl, Tmp2.getValueType()));
Owen Anderson9f944592009-08-11 20:47:22 +00003850 Tmp1 = DAG.getNode(ISD::BR_CC, dl, MVT::Other, Tmp1,
Stuart Hastingsaa02c082011-05-13 00:51:54 +00003851 DAG.getCondCode(ISD::SETNE), Tmp3,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003852 DAG.getConstant(0, dl, Tmp3.getValueType()),
Eli Friedman0e494312009-05-27 07:32:27 +00003853 Node->getOperand(2));
Bill Wendlingef408db2009-12-23 00:28:23 +00003854 }
Eli Friedman0e494312009-05-27 07:32:27 +00003855 Results.push_back(Tmp1);
3856 break;
Eli Friedman5df72022009-05-28 03:56:57 +00003857 case ISD::SETCC: {
3858 Tmp1 = Node->getOperand(0);
3859 Tmp2 = Node->getOperand(1);
3860 Tmp3 = Node->getOperand(2);
Tom Stellard08690a12013-09-28 02:50:32 +00003861 bool Legalized = LegalizeSetCCCondCode(Node->getValueType(0), Tmp1, Tmp2,
Daniel Sandersedc071b2013-11-21 13:24:49 +00003862 Tmp3, NeedInvert, dl);
Eli Friedman5df72022009-05-28 03:56:57 +00003863
Tom Stellard08690a12013-09-28 02:50:32 +00003864 if (Legalized) {
Daniel Sandersedc071b2013-11-21 13:24:49 +00003865 // If we expanded the SETCC by swapping LHS and RHS, or by inverting the
3866 // condition code, create a new SETCC node.
Tom Stellard08690a12013-09-28 02:50:32 +00003867 if (Tmp3.getNode())
3868 Tmp1 = DAG.getNode(ISD::SETCC, dl, Node->getValueType(0),
3869 Tmp1, Tmp2, Tmp3);
3870
Daniel Sandersedc071b2013-11-21 13:24:49 +00003871 // If we expanded the SETCC by inverting the condition code, then wrap
3872 // the existing SETCC in a NOT to restore the intended condition.
3873 if (NeedInvert)
Pete Cooper7fd1d722014-05-12 23:26:58 +00003874 Tmp1 = DAG.getLogicalNOT(dl, Tmp1, Tmp1->getValueType(0));
Daniel Sandersedc071b2013-11-21 13:24:49 +00003875
Eli Friedman5df72022009-05-28 03:56:57 +00003876 Results.push_back(Tmp1);
3877 break;
3878 }
3879
3880 // Otherwise, SETCC for the given comparison type must be completely
3881 // illegal; expand it into a SELECT_CC.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003882 EVT VT = Node->getValueType(0);
Tom Stellardd93ef7a2013-03-08 15:37:02 +00003883 int TrueValue;
Daniel Sanderscbd44c52014-07-10 10:18:12 +00003884 switch (TLI.getBooleanContents(Tmp1->getValueType(0))) {
Tom Stellardd93ef7a2013-03-08 15:37:02 +00003885 case TargetLowering::ZeroOrOneBooleanContent:
3886 case TargetLowering::UndefinedBooleanContent:
3887 TrueValue = 1;
3888 break;
3889 case TargetLowering::ZeroOrNegativeOneBooleanContent:
3890 TrueValue = -1;
3891 break;
3892 }
Eli Friedman5df72022009-05-28 03:56:57 +00003893 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, VT, Tmp1, Tmp2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003894 DAG.getConstant(TrueValue, dl, VT),
3895 DAG.getConstant(0, dl, VT),
Tom Stellardd93ef7a2013-03-08 15:37:02 +00003896 Tmp3);
Eli Friedman5df72022009-05-28 03:56:57 +00003897 Results.push_back(Tmp1);
3898 break;
3899 }
Eli Friedmane1dc1932009-05-28 20:40:34 +00003900 case ISD::SELECT_CC: {
3901 Tmp1 = Node->getOperand(0); // LHS
3902 Tmp2 = Node->getOperand(1); // RHS
3903 Tmp3 = Node->getOperand(2); // True
3904 Tmp4 = Node->getOperand(3); // False
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003905 EVT VT = Node->getValueType(0);
Eli Friedmane1dc1932009-05-28 20:40:34 +00003906 SDValue CC = Node->getOperand(4);
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003907 ISD::CondCode CCOp = cast<CondCodeSDNode>(CC)->get();
Eli Friedmane1dc1932009-05-28 20:40:34 +00003908
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003909 if (TLI.isCondCodeLegal(CCOp, Tmp1.getSimpleValueType())) {
3910 // If the condition code is legal, then we need to expand this
3911 // node using SETCC and SELECT.
3912 EVT CmpVT = Tmp1.getValueType();
3913 assert(!TLI.isOperationExpand(ISD::SELECT, VT) &&
3914 "Cannot expand ISD::SELECT_CC when ISD::SELECT also needs to be "
3915 "expanded.");
Mehdi Amini44ede332015-07-09 02:09:04 +00003916 EVT CCVT =
3917 TLI.getSetCCResultType(DAG.getDataLayout(), *DAG.getContext(), CmpVT);
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003918 SDValue Cond = DAG.getNode(ISD::SETCC, dl, CCVT, Tmp1, Tmp2, CC);
3919 Results.push_back(DAG.getSelect(dl, VT, Cond, Tmp3, Tmp4));
3920 break;
3921 }
3922
3923 // SELECT_CC is legal, so the condition code must not be.
Tom Stellard5694d302013-09-28 02:50:43 +00003924 bool Legalized = false;
3925 // Try to legalize by inverting the condition. This is for targets that
3926 // might support an ordered version of a condition, but not the unordered
3927 // version (or vice versa).
Tom Stellard3ca1bfc2014-06-10 16:01:22 +00003928 ISD::CondCode InvCC = ISD::getSetCCInverse(CCOp,
Tom Stellard5694d302013-09-28 02:50:43 +00003929 Tmp1.getValueType().isInteger());
3930 if (TLI.isCondCodeLegal(InvCC, Tmp1.getSimpleValueType())) {
3931 // Use the new condition code and swap true and false
3932 Legalized = true;
3933 Tmp1 = DAG.getSelectCC(dl, Tmp1, Tmp2, Tmp4, Tmp3, InvCC);
Tom Stellard08690a12013-09-28 02:50:32 +00003934 } else {
Tom Stellard5694d302013-09-28 02:50:43 +00003935 // If The inverse is not legal, then try to swap the arguments using
3936 // the inverse condition code.
3937 ISD::CondCode SwapInvCC = ISD::getSetCCSwappedOperands(InvCC);
3938 if (TLI.isCondCodeLegal(SwapInvCC, Tmp1.getSimpleValueType())) {
3939 // The swapped inverse condition is legal, so swap true and false,
3940 // lhs and rhs.
3941 Legalized = true;
3942 Tmp1 = DAG.getSelectCC(dl, Tmp2, Tmp1, Tmp4, Tmp3, SwapInvCC);
3943 }
3944 }
3945
3946 if (!Legalized) {
3947 Legalized = LegalizeSetCCCondCode(
Daniel Sandersedc071b2013-11-21 13:24:49 +00003948 getSetCCResultType(Tmp1.getValueType()), Tmp1, Tmp2, CC, NeedInvert,
3949 dl);
Tom Stellard5694d302013-09-28 02:50:43 +00003950
3951 assert(Legalized && "Can't legalize SELECT_CC with legal condition!");
Daniel Sandersedc071b2013-11-21 13:24:49 +00003952
3953 // If we expanded the SETCC by inverting the condition code, then swap
3954 // the True/False operands to match.
3955 if (NeedInvert)
3956 std::swap(Tmp3, Tmp4);
3957
3958 // If we expanded the SETCC by swapping LHS and RHS, or by inverting the
3959 // condition code, create a new SELECT_CC node.
Tom Stellard5694d302013-09-28 02:50:43 +00003960 if (CC.getNode()) {
3961 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0),
3962 Tmp1, Tmp2, Tmp3, Tmp4, CC);
3963 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003964 Tmp2 = DAG.getConstant(0, dl, Tmp1.getValueType());
Tom Stellard5694d302013-09-28 02:50:43 +00003965 CC = DAG.getCondCode(ISD::SETNE);
Jack Carter5c0af482013-11-19 23:43:22 +00003966 Tmp1 = DAG.getNode(ISD::SELECT_CC, dl, Node->getValueType(0), Tmp1,
3967 Tmp2, Tmp3, Tmp4, CC);
Tom Stellard5694d302013-09-28 02:50:43 +00003968 }
Tom Stellard08690a12013-09-28 02:50:32 +00003969 }
Eli Friedmane1dc1932009-05-28 20:40:34 +00003970 Results.push_back(Tmp1);
3971 break;
3972 }
3973 case ISD::BR_CC: {
3974 Tmp1 = Node->getOperand(0); // Chain
3975 Tmp2 = Node->getOperand(2); // LHS
3976 Tmp3 = Node->getOperand(3); // RHS
3977 Tmp4 = Node->getOperand(1); // CC
3978
Tom Stellard08690a12013-09-28 02:50:32 +00003979 bool Legalized = LegalizeSetCCCondCode(getSetCCResultType(
Daniel Sandersedc071b2013-11-21 13:24:49 +00003980 Tmp2.getValueType()), Tmp2, Tmp3, Tmp4, NeedInvert, dl);
Tom Stellard45015d92013-09-28 03:10:17 +00003981 (void)Legalized;
Tom Stellard08690a12013-09-28 02:50:32 +00003982 assert(Legalized && "Can't legalize BR_CC with legal condition!");
Eli Friedmane1dc1932009-05-28 20:40:34 +00003983
Daniel Sandersedc071b2013-11-21 13:24:49 +00003984 // If we expanded the SETCC by inverting the condition code, then wrap
3985 // the existing SETCC in a NOT to restore the intended condition.
3986 if (NeedInvert)
3987 Tmp4 = DAG.getNOT(dl, Tmp4, Tmp4->getValueType(0));
3988
3989 // If we expanded the SETCC by swapping LHS and RHS, create a new BR_CC
Tom Stellard08690a12013-09-28 02:50:32 +00003990 // node.
3991 if (Tmp4.getNode()) {
3992 Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1,
3993 Tmp4, Tmp2, Tmp3, Node->getOperand(4));
3994 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003995 Tmp3 = DAG.getConstant(0, dl, Tmp2.getValueType());
Tom Stellard08690a12013-09-28 02:50:32 +00003996 Tmp4 = DAG.getCondCode(ISD::SETNE);
Jack Carter5c0af482013-11-19 23:43:22 +00003997 Tmp1 = DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0), Tmp1, Tmp4,
3998 Tmp2, Tmp3, Node->getOperand(4));
Tom Stellard08690a12013-09-28 02:50:32 +00003999 }
Eli Friedmane1dc1932009-05-28 20:40:34 +00004000 Results.push_back(Tmp1);
4001 break;
4002 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00004003 case ISD::BUILD_VECTOR:
4004 Results.push_back(ExpandBUILD_VECTOR(Node));
4005 break;
4006 case ISD::SRA:
4007 case ISD::SRL:
4008 case ISD::SHL: {
4009 // Scalarize vector SRA/SRL/SHL.
4010 EVT VT = Node->getValueType(0);
4011 assert(VT.isVector() && "Unable to legalize non-vector shift");
4012 assert(TLI.isTypeLegal(VT.getScalarType())&& "Element type must be legal");
4013 unsigned NumElem = VT.getVectorNumElements();
4014
4015 SmallVector<SDValue, 8> Scalars;
4016 for (unsigned Idx = 0; Idx < NumElem; Idx++) {
Mehdi Amini44ede332015-07-09 02:09:04 +00004017 SDValue Ex = DAG.getNode(
4018 ISD::EXTRACT_VECTOR_ELT, dl, VT.getScalarType(), Node->getOperand(0),
4019 DAG.getConstant(Idx, dl, TLI.getVectorIdxTy(DAG.getDataLayout())));
4020 SDValue Sh = DAG.getNode(
4021 ISD::EXTRACT_VECTOR_ELT, dl, VT.getScalarType(), Node->getOperand(1),
4022 DAG.getConstant(Idx, dl, TLI.getVectorIdxTy(DAG.getDataLayout())));
Dan Gohman198b7ff2011-11-03 21:49:52 +00004023 Scalars.push_back(DAG.getNode(Node->getOpcode(), dl,
4024 VT.getScalarType(), Ex, Sh));
4025 }
4026 SDValue Result =
Craig Topper48d114b2014-04-26 18:35:24 +00004027 DAG.getNode(ISD::BUILD_VECTOR, dl, Node->getValueType(0), Scalars);
Eli Friedman13477152011-11-11 23:58:27 +00004028 ReplaceNode(SDValue(Node, 0), Result);
Dan Gohman198b7ff2011-11-03 21:49:52 +00004029 break;
4030 }
Eli Friedmana8f9a022009-05-27 02:16:40 +00004031 case ISD::GLOBAL_OFFSET_TABLE:
4032 case ISD::GlobalAddress:
4033 case ISD::GlobalTLSAddress:
4034 case ISD::ExternalSymbol:
4035 case ISD::ConstantPool:
4036 case ISD::JumpTable:
4037 case ISD::INTRINSIC_W_CHAIN:
4038 case ISD::INTRINSIC_WO_CHAIN:
4039 case ISD::INTRINSIC_VOID:
4040 // FIXME: Custom lowering for these operations shouldn't return null!
Eli Friedmana8f9a022009-05-27 02:16:40 +00004041 break;
Eli Friedman21d349b2009-05-27 01:25:56 +00004042 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00004043
4044 // Replace the original node with the legalized result.
Eli Friedman13477152011-11-11 23:58:27 +00004045 if (!Results.empty())
4046 ReplaceNode(Node, Results.data());
Eli Friedman21d349b2009-05-27 01:25:56 +00004047}
Dan Gohman198b7ff2011-11-03 21:49:52 +00004048
4049void SelectionDAGLegalize::PromoteNode(SDNode *Node) {
4050 SmallVector<SDValue, 8> Results;
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +00004051 MVT OVT = Node->getSimpleValueType(0);
Eli Friedman21d349b2009-05-27 01:25:56 +00004052 if (Node->getOpcode() == ISD::UINT_TO_FP ||
Eli Friedman97f3f962009-07-17 05:16:04 +00004053 Node->getOpcode() == ISD::SINT_TO_FP ||
Bill Wendlingef408db2009-12-23 00:28:23 +00004054 Node->getOpcode() == ISD::SETCC) {
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +00004055 OVT = Node->getOperand(0).getSimpleValueType();
Bill Wendlingef408db2009-12-23 00:28:23 +00004056 }
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004057 if (Node->getOpcode() == ISD::BR_CC)
4058 OVT = Node->getOperand(2).getSimpleValueType();
Patrik Hagglundfd41b5b2012-12-19 11:21:04 +00004059 MVT NVT = TLI.getTypeToPromoteTo(Node->getOpcode(), OVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004060 SDLoc dl(Node);
Eli Friedman3b251702009-05-27 07:58:35 +00004061 SDValue Tmp1, Tmp2, Tmp3;
Eli Friedman21d349b2009-05-27 01:25:56 +00004062 switch (Node->getOpcode()) {
4063 case ISD::CTTZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004064 case ISD::CTTZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00004065 case ISD::CTLZ:
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004066 case ISD::CTLZ_ZERO_UNDEF:
Eli Friedman21d349b2009-05-27 01:25:56 +00004067 case ISD::CTPOP:
4068 // Zero extend the argument.
4069 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004070 // Perform the larger operation. For CTPOP and CTTZ_ZERO_UNDEF, this is
4071 // already the correct result.
Jakob Stoklund Olesen6b9f63c2009-07-12 17:43:20 +00004072 Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00004073 if (Node->getOpcode() == ISD::CTTZ) {
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004074 // FIXME: This should set a bit in the zero extended value instead.
Matt Arsenault758659232013-05-18 00:21:46 +00004075 Tmp2 = DAG.getSetCC(dl, getSetCCResultType(NVT),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004076 Tmp1, DAG.getConstant(NVT.getSizeInBits(), dl, NVT),
Eli Friedman21d349b2009-05-27 01:25:56 +00004077 ISD::SETEQ);
Matt Arsenaultd2f03322013-06-14 22:04:37 +00004078 Tmp1 = DAG.getSelect(dl, NVT, Tmp2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004079 DAG.getConstant(OVT.getSizeInBits(), dl, NVT), Tmp1);
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004080 } else if (Node->getOpcode() == ISD::CTLZ ||
4081 Node->getOpcode() == ISD::CTLZ_ZERO_UNDEF) {
Eli Friedman21d349b2009-05-27 01:25:56 +00004082 // Tmp1 = Tmp1 - (sizeinbits(NVT) - sizeinbits(Old VT))
4083 Tmp1 = DAG.getNode(ISD::SUB, dl, NVT, Tmp1,
4084 DAG.getConstant(NVT.getSizeInBits() -
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004085 OVT.getSizeInBits(), dl, NVT));
Eli Friedman21d349b2009-05-27 01:25:56 +00004086 }
Bill Wendlingef408db2009-12-23 00:28:23 +00004087 Results.push_back(DAG.getNode(ISD::TRUNCATE, dl, OVT, Tmp1));
Eli Friedman21d349b2009-05-27 01:25:56 +00004088 break;
4089 case ISD::BSWAP: {
4090 unsigned DiffBits = NVT.getSizeInBits() - OVT.getSizeInBits();
Bill Wendling70794592009-12-22 22:53:39 +00004091 Tmp1 = DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, Node->getOperand(0));
Bill Wendlingef408db2009-12-23 00:28:23 +00004092 Tmp1 = DAG.getNode(ISD::BSWAP, dl, NVT, Tmp1);
Mehdi Amini9639d652015-07-09 02:09:20 +00004093 Tmp1 = DAG.getNode(
4094 ISD::SRL, dl, NVT, Tmp1,
4095 DAG.getConstant(DiffBits, dl,
4096 TLI.getShiftAmountTy(NVT, DAG.getDataLayout())));
Bill Wendlingef408db2009-12-23 00:28:23 +00004097 Results.push_back(Tmp1);
Eli Friedman21d349b2009-05-27 01:25:56 +00004098 break;
4099 }
4100 case ISD::FP_TO_UINT:
4101 case ISD::FP_TO_SINT:
4102 Tmp1 = PromoteLegalFP_TO_INT(Node->getOperand(0), Node->getValueType(0),
4103 Node->getOpcode() == ISD::FP_TO_SINT, dl);
4104 Results.push_back(Tmp1);
4105 break;
4106 case ISD::UINT_TO_FP:
4107 case ISD::SINT_TO_FP:
4108 Tmp1 = PromoteLegalINT_TO_FP(Node->getOperand(0), Node->getValueType(0),
4109 Node->getOpcode() == ISD::SINT_TO_FP, dl);
4110 Results.push_back(Tmp1);
4111 break;
Hal Finkel71c2ba32012-03-24 03:53:52 +00004112 case ISD::VAARG: {
4113 SDValue Chain = Node->getOperand(0); // Get the chain.
4114 SDValue Ptr = Node->getOperand(1); // Get the pointer.
4115
4116 unsigned TruncOp;
4117 if (OVT.isVector()) {
4118 TruncOp = ISD::BITCAST;
4119 } else {
4120 assert(OVT.isInteger()
4121 && "VAARG promotion is supported only for vectors or integer types");
4122 TruncOp = ISD::TRUNCATE;
4123 }
4124
4125 // Perform the larger operation, then convert back
4126 Tmp1 = DAG.getVAArg(NVT, dl, Chain, Ptr, Node->getOperand(2),
4127 Node->getConstantOperandVal(3));
4128 Chain = Tmp1.getValue(1);
4129
4130 Tmp2 = DAG.getNode(TruncOp, dl, OVT, Tmp1);
4131
4132 // Modified the chain result - switch anything that used the old chain to
4133 // use the new one.
4134 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 0), Tmp2);
4135 DAG.ReplaceAllUsesOfValueWith(SDValue(Node, 1), Chain);
Chandler Carruth411fb402014-07-26 05:49:40 +00004136 if (UpdatedNodes) {
4137 UpdatedNodes->insert(Tmp2.getNode());
4138 UpdatedNodes->insert(Chain.getNode());
4139 }
Hal Finkel71c2ba32012-03-24 03:53:52 +00004140 ReplacedNode(Node);
4141 break;
4142 }
Eli Friedmand6f28342009-05-27 03:33:44 +00004143 case ISD::AND:
4144 case ISD::OR:
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004145 case ISD::XOR: {
4146 unsigned ExtOp, TruncOp;
4147 if (OVT.isVector()) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004148 ExtOp = ISD::BITCAST;
4149 TruncOp = ISD::BITCAST;
Chris Lattnercd927182010-04-07 23:47:51 +00004150 } else {
4151 assert(OVT.isInteger() && "Cannot promote logic operation");
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004152 ExtOp = ISD::ANY_EXTEND;
4153 TruncOp = ISD::TRUNCATE;
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004154 }
4155 // Promote each of the values to the new type.
4156 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
4157 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
4158 // Perform the larger operation, then convert back
Bill Wendlingef408db2009-12-23 00:28:23 +00004159 Tmp1 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
4160 Results.push_back(DAG.getNode(TruncOp, dl, OVT, Tmp1));
Eli Friedmand6f28342009-05-27 03:33:44 +00004161 break;
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004162 }
4163 case ISD::SELECT: {
Eli Friedman3b251702009-05-27 07:58:35 +00004164 unsigned ExtOp, TruncOp;
Tom Stellardc9a67a22014-03-24 16:07:28 +00004165 if (Node->getValueType(0).isVector() ||
4166 Node->getValueType(0).getSizeInBits() == NVT.getSizeInBits()) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004167 ExtOp = ISD::BITCAST;
4168 TruncOp = ISD::BITCAST;
Eli Friedman2892d822009-05-27 12:20:41 +00004169 } else if (Node->getValueType(0).isInteger()) {
Eli Friedman3b251702009-05-27 07:58:35 +00004170 ExtOp = ISD::ANY_EXTEND;
4171 TruncOp = ISD::TRUNCATE;
4172 } else {
4173 ExtOp = ISD::FP_EXTEND;
4174 TruncOp = ISD::FP_ROUND;
4175 }
4176 Tmp1 = Node->getOperand(0);
4177 // Promote each of the values to the new type.
4178 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
4179 Tmp3 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2));
4180 // Perform the larger operation, then round down.
Matt Arsenaultd2f03322013-06-14 22:04:37 +00004181 Tmp1 = DAG.getSelect(dl, NVT, Tmp1, Tmp2, Tmp3);
Eli Friedman3b251702009-05-27 07:58:35 +00004182 if (TruncOp != ISD::FP_ROUND)
Bill Wendlingef408db2009-12-23 00:28:23 +00004183 Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00004184 else
Bill Wendlingef408db2009-12-23 00:28:23 +00004185 Tmp1 = DAG.getNode(TruncOp, dl, Node->getValueType(0), Tmp1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004186 DAG.getIntPtrConstant(0, dl));
Bill Wendlingef408db2009-12-23 00:28:23 +00004187 Results.push_back(Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00004188 break;
Jakob Stoklund Olesened0e1a02009-07-12 18:10:18 +00004189 }
Eli Friedman3b251702009-05-27 07:58:35 +00004190 case ISD::VECTOR_SHUFFLE: {
Benjamin Kramer339ced42012-01-15 13:16:05 +00004191 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(Node)->getMask();
Eli Friedman3b251702009-05-27 07:58:35 +00004192
4193 // Cast the two input vectors.
Wesley Peck527da1b2010-11-23 03:31:01 +00004194 Tmp1 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(0));
4195 Tmp2 = DAG.getNode(ISD::BITCAST, dl, NVT, Node->getOperand(1));
Eli Friedman3b251702009-05-27 07:58:35 +00004196
4197 // Convert the shuffle mask to the right # elements.
Bill Wendlingef408db2009-12-23 00:28:23 +00004198 Tmp1 = ShuffleWithNarrowerEltType(NVT, OVT, dl, Tmp1, Tmp2, Mask);
Wesley Peck527da1b2010-11-23 03:31:01 +00004199 Tmp1 = DAG.getNode(ISD::BITCAST, dl, OVT, Tmp1);
Eli Friedman3b251702009-05-27 07:58:35 +00004200 Results.push_back(Tmp1);
4201 break;
4202 }
Eli Friedman5df72022009-05-28 03:56:57 +00004203 case ISD::SETCC: {
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00004204 unsigned ExtOp = ISD::FP_EXTEND;
4205 if (NVT.isInteger()) {
4206 ISD::CondCode CCCode =
4207 cast<CondCodeSDNode>(Node->getOperand(2))->get();
4208 ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Eli Friedman5df72022009-05-28 03:56:57 +00004209 }
Jakob Stoklund Olesen1ae07362009-07-24 18:22:59 +00004210 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(0));
4211 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(1));
Eli Friedman5df72022009-05-28 03:56:57 +00004212 Results.push_back(DAG.getNode(ISD::SETCC, dl, Node->getValueType(0),
4213 Tmp1, Tmp2, Node->getOperand(2)));
4214 break;
4215 }
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004216 case ISD::BR_CC: {
4217 unsigned ExtOp = ISD::FP_EXTEND;
4218 if (NVT.isInteger()) {
4219 ISD::CondCode CCCode =
4220 cast<CondCodeSDNode>(Node->getOperand(1))->get();
4221 ExtOp = isSignedIntSetCC(CCCode) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
4222 }
4223 Tmp1 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(2));
4224 Tmp2 = DAG.getNode(ExtOp, dl, NVT, Node->getOperand(3));
4225 Results.push_back(DAG.getNode(ISD::BR_CC, dl, Node->getValueType(0),
4226 Node->getOperand(0), Node->getOperand(1),
4227 Tmp1, Tmp2, Node->getOperand(4)));
4228 break;
4229 }
Oliver Stannardf5469be2014-08-18 14:22:39 +00004230 case ISD::FADD:
4231 case ISD::FSUB:
4232 case ISD::FMUL:
Pete Coopere69be6d2012-03-19 23:38:12 +00004233 case ISD::FDIV:
Pete Cooper8a3dc0e2012-04-04 19:36:31 +00004234 case ISD::FREM:
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004235 case ISD::FMINNUM:
4236 case ISD::FMAXNUM:
Pete Cooper99415fe2012-01-12 21:46:18 +00004237 case ISD::FPOW: {
4238 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4239 Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1));
Pete Coopere69be6d2012-03-19 23:38:12 +00004240 Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
Pete Cooper99415fe2012-01-12 21:46:18 +00004241 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004242 Tmp3, DAG.getIntPtrConstant(0, dl)));
Pete Cooper99415fe2012-01-12 21:46:18 +00004243 break;
4244 }
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004245 case ISD::FMA: {
4246 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4247 Tmp2 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(1));
4248 Tmp3 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(2));
4249 Results.push_back(
4250 DAG.getNode(ISD::FP_ROUND, dl, OVT,
4251 DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2, Tmp3),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004252 DAG.getIntPtrConstant(0, dl)));
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004253 break;
4254 }
Ahmed Bougacha40ded502015-08-13 01:09:43 +00004255 case ISD::FCOPYSIGN:
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004256 case ISD::FPOWI: {
4257 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4258 Tmp2 = Node->getOperand(1);
4259 Tmp3 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1, Tmp2);
Ahmed Bougachaa1966612015-08-13 01:32:30 +00004260
4261 // fcopysign doesn't change anything but the sign bit, so
4262 // (fp_round (fcopysign (fpext a), b))
4263 // is as precise as
4264 // (fp_round (fpext a))
4265 // which is a no-op. Mark it as a TRUNCating FP_ROUND.
4266 const bool isTrunc = (Node->getOpcode() == ISD::FCOPYSIGN);
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004267 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
Ahmed Bougachaa1966612015-08-13 01:32:30 +00004268 Tmp3, DAG.getIntPtrConstant(isTrunc, dl)));
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004269 break;
4270 }
4271 case ISD::FFLOOR:
4272 case ISD::FCEIL:
4273 case ISD::FRINT:
4274 case ISD::FNEARBYINT:
4275 case ISD::FROUND:
4276 case ISD::FTRUNC:
4277 case ISD::FNEG:
4278 case ISD::FSQRT:
4279 case ISD::FSIN:
4280 case ISD::FCOS:
Pete Cooper99415fe2012-01-12 21:46:18 +00004281 case ISD::FLOG:
Ahmed Bougacha1ffe7c72015-04-10 00:08:48 +00004282 case ISD::FLOG2:
4283 case ISD::FLOG10:
4284 case ISD::FABS:
4285 case ISD::FEXP:
4286 case ISD::FEXP2: {
Pete Cooper99415fe2012-01-12 21:46:18 +00004287 Tmp1 = DAG.getNode(ISD::FP_EXTEND, dl, NVT, Node->getOperand(0));
4288 Tmp2 = DAG.getNode(Node->getOpcode(), dl, NVT, Tmp1);
4289 Results.push_back(DAG.getNode(ISD::FP_ROUND, dl, OVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004290 Tmp2, DAG.getIntPtrConstant(0, dl)));
Pete Cooper99415fe2012-01-12 21:46:18 +00004291 break;
4292 }
Eli Friedman21d349b2009-05-27 01:25:56 +00004293 }
Dan Gohman198b7ff2011-11-03 21:49:52 +00004294
4295 // Replace the original node with the legalized result.
Eli Friedman13477152011-11-11 23:58:27 +00004296 if (!Results.empty())
4297 ReplaceNode(Node, Results.data());
Eli Friedman21d349b2009-05-27 01:25:56 +00004298}
4299
Sanjay Pateleb4a4d52014-11-21 18:58:38 +00004300/// This is the entry point for the file.
Dan Gohmand282f462011-05-16 22:19:54 +00004301void SelectionDAG::Legalize() {
Chandler Carruth411fb402014-07-26 05:49:40 +00004302 AssignTopologicalOrder();
4303
Chandler Carruth411fb402014-07-26 05:49:40 +00004304 SmallPtrSet<SDNode *, 16> LegalizedNodes;
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004305 SelectionDAGLegalize Legalizer(*this, LegalizedNodes);
Chandler Carruth411fb402014-07-26 05:49:40 +00004306
4307 // Visit all the nodes. We start in topological order, so that we see
4308 // nodes with their original operands intact. Legalization can produce
4309 // new nodes which may themselves need to be legalized. Iterate until all
4310 // nodes have been legalized.
4311 for (;;) {
4312 bool AnyLegalized = false;
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004313 for (auto NI = allnodes_end(); NI != allnodes_begin();) {
4314 --NI;
Chandler Carruth411fb402014-07-26 05:49:40 +00004315
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004316 SDNode *N = NI;
4317 if (N->use_empty() && N != getRoot().getNode()) {
4318 ++NI;
4319 DeleteNode(N);
4320 continue;
4321 }
4322
David Blaikie70573dc2014-11-19 07:49:26 +00004323 if (LegalizedNodes.insert(N).second) {
Chandler Carruth411fb402014-07-26 05:49:40 +00004324 AnyLegalized = true;
4325 Legalizer.LegalizeOp(N);
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004326
4327 if (N->use_empty() && N != getRoot().getNode()) {
4328 ++NI;
4329 DeleteNode(N);
4330 }
Chandler Carruth411fb402014-07-26 05:49:40 +00004331 }
4332 }
4333 if (!AnyLegalized)
4334 break;
4335
4336 }
4337
4338 // Remove dead nodes now.
4339 RemoveDeadNodes();
4340}
4341
4342bool SelectionDAG::LegalizeOp(SDNode *N,
4343 SmallSetVector<SDNode *, 16> &UpdatedNodes) {
Chandler Carruth411fb402014-07-26 05:49:40 +00004344 SmallPtrSet<SDNode *, 16> LegalizedNodes;
Chandler Carruth1f52b3d2014-08-01 19:49:59 +00004345 SelectionDAGLegalize Legalizer(*this, LegalizedNodes, &UpdatedNodes);
Chandler Carruth411fb402014-07-26 05:49:40 +00004346
4347 // Directly insert the node in question, and legalize it. This will recurse
4348 // as needed through operands.
4349 LegalizedNodes.insert(N);
4350 Legalizer.LegalizeOp(N);
4351
4352 return LegalizedNodes.count(N);
Chris Lattnerdc750592005-01-07 07:47:09 +00004353}