blob: bfecb965521e71f3b1b21bd2adbddf71b9c46ebd [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000017#include "MipsMachineFunction.h"
18#include "MipsSubtarget.h"
19#include "MipsTargetMachine.h"
20#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000021#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000022#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000033#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000034#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000035#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000036#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000037#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000038
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039using namespace llvm;
40
Chandler Carruth84e68b22014-04-22 02:41:26 +000041#define DEBUG_TYPE "mips-lower"
42
Akira Hatanaka90131ac2012-10-19 21:47:33 +000043STATISTIC(NumTailCalls, "Number of tail calls");
44
45static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000046LargeGOT("mxgot", cl::Hidden,
47 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
48
Akira Hatanaka1cb02422013-05-20 18:07:43 +000049static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000050NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000051 cl::desc("MIPS: Don't trap on integer division by zero."),
52 cl::init(false));
53
Reed Kotler720c5ca2014-04-17 22:15:34 +000054cl::opt<bool>
55EnableMipsFastISel("mips-fast-isel", cl::Hidden,
56 cl::desc("Allow mips-fast-isel to be used"),
57 cl::init(false));
58
Craig Topper840beec2014-04-04 05:16:06 +000059static const MCPhysReg O32IntRegs[4] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000060 Mips::A0, Mips::A1, Mips::A2, Mips::A3
61};
62
Craig Topper840beec2014-04-04 05:16:06 +000063static const MCPhysReg Mips64IntRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000064 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
65 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
66};
67
Craig Topper840beec2014-04-04 05:16:06 +000068static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000069 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
70 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
71};
72
Jia Liuf54f60f2012-02-28 07:46:26 +000073// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000074// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000075// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000076static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000077 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000078 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000079
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000080 Size = CountPopulation_64(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000081 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000082 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000083}
84
Akira Hatanaka96ca1822013-03-13 00:54:29 +000085SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000086 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
87 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
88}
89
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000090SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
91 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000092 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000093 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000094}
95
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000096SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
97 SelectionDAG &DAG,
98 unsigned Flag) const {
99 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
100}
101
102SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
103 SelectionDAG &DAG,
104 unsigned Flag) const {
105 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
106}
107
108SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
109 SelectionDAG &DAG,
110 unsigned Flag) const {
111 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
112}
113
114SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
115 SelectionDAG &DAG,
116 unsigned Flag) const {
117 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
118 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000119}
120
Chris Lattner5e693ed2009-07-28 03:13:23 +0000121const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
122 switch (Opcode) {
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000123 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000124 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000125 case MipsISD::Hi: return "MipsISD::Hi";
126 case MipsISD::Lo: return "MipsISD::Lo";
127 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000128 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000129 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000130 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000131 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
132 case MipsISD::FPCmp: return "MipsISD::FPCmp";
133 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
134 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000135 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000136 case MipsISD::MFHI: return "MipsISD::MFHI";
137 case MipsISD::MFLO: return "MipsISD::MFLO";
138 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000139 case MipsISD::Mult: return "MipsISD::Mult";
140 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000141 case MipsISD::MAdd: return "MipsISD::MAdd";
142 case MipsISD::MAddu: return "MipsISD::MAddu";
143 case MipsISD::MSub: return "MipsISD::MSub";
144 case MipsISD::MSubu: return "MipsISD::MSubu";
145 case MipsISD::DivRem: return "MipsISD::DivRem";
146 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000147 case MipsISD::DivRem16: return "MipsISD::DivRem16";
148 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000149 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
150 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000151 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000152 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000153 case MipsISD::Ext: return "MipsISD::Ext";
154 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000155 case MipsISD::LWL: return "MipsISD::LWL";
156 case MipsISD::LWR: return "MipsISD::LWR";
157 case MipsISD::SWL: return "MipsISD::SWL";
158 case MipsISD::SWR: return "MipsISD::SWR";
159 case MipsISD::LDL: return "MipsISD::LDL";
160 case MipsISD::LDR: return "MipsISD::LDR";
161 case MipsISD::SDL: return "MipsISD::SDL";
162 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000163 case MipsISD::EXTP: return "MipsISD::EXTP";
164 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
165 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
166 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
167 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
168 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
169 case MipsISD::SHILO: return "MipsISD::SHILO";
170 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
171 case MipsISD::MULT: return "MipsISD::MULT";
172 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000173 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000174 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
175 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
176 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000177 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
178 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
179 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000180 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
181 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000182 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
183 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
184 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
185 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000186 case MipsISD::VCEQ: return "MipsISD::VCEQ";
187 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
188 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
189 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
190 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000191 case MipsISD::VSMAX: return "MipsISD::VSMAX";
192 case MipsISD::VSMIN: return "MipsISD::VSMIN";
193 case MipsISD::VUMAX: return "MipsISD::VUMAX";
194 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000195 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
196 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000197 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000198 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000199 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000200 case MipsISD::ILVEV: return "MipsISD::ILVEV";
201 case MipsISD::ILVOD: return "MipsISD::ILVOD";
202 case MipsISD::ILVL: return "MipsISD::ILVL";
203 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000204 case MipsISD::PCKEV: return "MipsISD::PCKEV";
205 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000206 case MipsISD::INSVE: return "MipsISD::INSVE";
Craig Topper062a2ba2014-04-25 05:30:21 +0000207 default: return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000208 }
209}
210
Eric Christopher8924d272014-07-18 23:25:04 +0000211MipsTargetLowering::MipsTargetLowering(MipsTargetMachine &TM,
212 const MipsSubtarget &STI)
213 : TargetLowering(TM, new MipsTargetObjectFile()), Subtarget(STI) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000214 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000215 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000216 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000217 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000218 // The cmp.cond.fmt instruction in MIPS32r6/MIPS64r6 uses 0 and -1 like MSA
219 // does. Integer booleans still use 0 and 1.
Eric Christopher1c29a652014-07-18 22:55:25 +0000220 if (Subtarget.hasMips32r6())
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000221 setBooleanContents(ZeroOrOneBooleanContent,
222 ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000223
Wesley Peck527da1b2010-11-23 03:31:01 +0000224 // Load extented operations for i1 types must be promoted
Owen Anderson9f944592009-08-11 20:47:22 +0000225 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
226 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
227 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000228
Eli Friedman1fa07e12009-07-17 04:07:24 +0000229 // MIPS doesn't have extending float->double load/store
Owen Anderson9f944592009-08-11 20:47:22 +0000230 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
231 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000232
Wesley Peck527da1b2010-11-23 03:31:01 +0000233 // Used by legalize types to correctly generate the setcc result.
234 // Without this, every float setcc comes with a AND/OR with the result,
235 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000236 // which is used implicitly by brcond and select operations.
Owen Anderson9f944592009-08-11 20:47:22 +0000237 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000238
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000239 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000240 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000241 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000242 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000243 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
244 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
245 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
246 setOperationAction(ISD::SELECT, MVT::f32, Custom);
247 setOperationAction(ISD::SELECT, MVT::f64, Custom);
248 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +0000249 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
250 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000251 setOperationAction(ISD::SETCC, MVT::f32, Custom);
252 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000253 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000254 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000257 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000258
Eric Christopher1c29a652014-07-18 22:55:25 +0000259 if (Subtarget.isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000260 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
261 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
262 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
263 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
264 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
265 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000266 setOperationAction(ISD::LOAD, MVT::i64, Custom);
267 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000268 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000269 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000270
Eric Christopher1c29a652014-07-18 22:55:25 +0000271 if (!Subtarget.isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000272 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
273 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
274 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
275 }
276
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000277 setOperationAction(ISD::ADD, MVT::i32, Custom);
Eric Christopher1c29a652014-07-18 22:55:25 +0000278 if (Subtarget.isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000279 setOperationAction(ISD::ADD, MVT::i64, Custom);
280
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000281 setOperationAction(ISD::SDIV, MVT::i32, Expand);
282 setOperationAction(ISD::SREM, MVT::i32, Expand);
283 setOperationAction(ISD::UDIV, MVT::i32, Expand);
284 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000285 setOperationAction(ISD::SDIV, MVT::i64, Expand);
286 setOperationAction(ISD::SREM, MVT::i64, Expand);
287 setOperationAction(ISD::UDIV, MVT::i64, Expand);
288 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000289
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000290 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000291 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
292 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
293 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
294 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000295 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
296 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000297 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000298 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000300 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000301 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000302 if (Subtarget.hasCnMips()) {
Kai Nacke93fe5e82014-03-20 11:51:58 +0000303 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
304 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
305 } else {
306 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
307 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
308 }
Owen Anderson9f944592009-08-11 20:47:22 +0000309 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000310 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000311 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
312 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
313 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
314 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000315 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000316 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000317 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
318 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000319
Eric Christopher1c29a652014-07-18 22:55:25 +0000320 if (!Subtarget.hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000321 setOperationAction(ISD::ROTR, MVT::i32, Expand);
322
Eric Christopher1c29a652014-07-18 22:55:25 +0000323 if (!Subtarget.hasMips64r2())
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000324 setOperationAction(ISD::ROTR, MVT::i64, Expand);
325
Owen Anderson9f944592009-08-11 20:47:22 +0000326 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000327 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000328 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000329 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000330 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
331 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000332 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
333 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000334 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000335 setOperationAction(ISD::FLOG, MVT::f32, Expand);
336 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
337 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
338 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000339 setOperationAction(ISD::FMA, MVT::f32, Expand);
340 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000341 setOperationAction(ISD::FREM, MVT::f32, Expand);
342 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000343
Akira Hatanakac0b02062013-01-30 00:26:49 +0000344 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
345
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000346 setOperationAction(ISD::VAARG, MVT::Other, Expand);
347 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
348 setOperationAction(ISD::VAEND, MVT::Other, Expand);
349
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000350 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000351 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
352 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000353
Jia Liuf54f60f2012-02-28 07:46:26 +0000354 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
355 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
356 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
357 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman7dfa7912011-08-29 18:23:02 +0000358
Eli Friedman30a49e92011-08-03 21:06:02 +0000359 setInsertFencesForAtomic(true);
360
Eric Christopher1c29a652014-07-18 22:55:25 +0000361 if (!Subtarget.hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000362 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
363 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000364 }
365
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000366 // MIPS16 lacks MIPS32's clz and clo instructions.
Eric Christopher1c29a652014-07-18 22:55:25 +0000367 if (!Subtarget.hasMips32() || Subtarget.inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000368 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000369 if (!Subtarget.hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000370 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000371
Eric Christopher1c29a652014-07-18 22:55:25 +0000372 if (!Subtarget.hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000373 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000374 if (!Subtarget.hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000375 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000376
Eric Christopher1c29a652014-07-18 22:55:25 +0000377 if (Subtarget.isGP64bit()) {
Akira Hatanaka019e5922012-06-02 00:04:42 +0000378 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
379 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
380 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
381 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
382 }
383
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000384 setOperationAction(ISD::TRAP, MVT::Other, Legal);
385
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000386 setTargetDAGCombine(ISD::SDIVREM);
387 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000388 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000389 setTargetDAGCombine(ISD::AND);
390 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000391 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000392
Eric Christopher1c29a652014-07-18 22:55:25 +0000393 setMinFunctionAlignment(Subtarget.isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000394
Eric Christopher1c29a652014-07-18 22:55:25 +0000395 setStackPointerRegisterToSaveRestore(Subtarget.isABI_N64() ? Mips::SP_64
396 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000397
Eric Christopher1c29a652014-07-18 22:55:25 +0000398 setExceptionPointerRegister(Subtarget.isABI_N64() ? Mips::A0_64 : Mips::A0);
399 setExceptionSelectorRegister(Subtarget.isABI_N64() ? Mips::A1_64 : Mips::A1);
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000400
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000401 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000402
Eric Christopher1c29a652014-07-18 22:55:25 +0000403 isMicroMips = Subtarget.inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000404}
405
Eric Christopher8924d272014-07-18 23:25:04 +0000406const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM,
407 const MipsSubtarget &STI) {
408 if (STI.inMips16Mode())
409 return llvm::createMips16TargetLowering(TM, STI);
Jia Liuf54f60f2012-02-28 07:46:26 +0000410
Eric Christopher8924d272014-07-18 23:25:04 +0000411 return llvm::createMipsSETargetLowering(TM, STI);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000412}
413
Reed Kotler720c5ca2014-04-17 22:15:34 +0000414// Create a fast isel object.
415FastISel *
416MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
417 const TargetLibraryInfo *libInfo) const {
418 if (!EnableMipsFastISel)
419 return TargetLowering::createFastISel(funcInfo, libInfo);
420 return Mips::createFastISel(funcInfo, libInfo);
421}
422
Matt Arsenault758659232013-05-18 00:21:46 +0000423EVT MipsTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Akira Hatanakab13b3332013-01-04 20:06:01 +0000424 if (!VT.isVector())
425 return MVT::i32;
426 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000427}
428
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000429static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000430 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000431 const MipsSubtarget &Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000432 if (DCI.isBeforeLegalizeOps())
433 return SDValue();
434
Akira Hatanakab1538f92011-10-03 21:06:13 +0000435 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000436 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
437 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000438 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
439 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000440 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000441
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000442 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000443 N->getOperand(0), N->getOperand(1));
444 SDValue InChain = DAG.getEntryNode();
445 SDValue InGlue = DivRem;
446
447 // insert MFLO
448 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000449 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000450 InGlue);
451 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
452 InChain = CopyFromLo.getValue(1);
453 InGlue = CopyFromLo.getValue(2);
454 }
455
456 // insert MFHI
457 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000458 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000459 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000460 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
461 }
462
463 return SDValue();
464}
465
Akira Hatanaka89af5892013-04-18 01:00:46 +0000466static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000467 switch (CC) {
468 default: llvm_unreachable("Unknown fp condition code!");
469 case ISD::SETEQ:
470 case ISD::SETOEQ: return Mips::FCOND_OEQ;
471 case ISD::SETUNE: return Mips::FCOND_UNE;
472 case ISD::SETLT:
473 case ISD::SETOLT: return Mips::FCOND_OLT;
474 case ISD::SETGT:
475 case ISD::SETOGT: return Mips::FCOND_OGT;
476 case ISD::SETLE:
477 case ISD::SETOLE: return Mips::FCOND_OLE;
478 case ISD::SETGE:
479 case ISD::SETOGE: return Mips::FCOND_OGE;
480 case ISD::SETULT: return Mips::FCOND_ULT;
481 case ISD::SETULE: return Mips::FCOND_ULE;
482 case ISD::SETUGT: return Mips::FCOND_UGT;
483 case ISD::SETUGE: return Mips::FCOND_UGE;
484 case ISD::SETUO: return Mips::FCOND_UN;
485 case ISD::SETO: return Mips::FCOND_OR;
486 case ISD::SETNE:
487 case ISD::SETONE: return Mips::FCOND_ONE;
488 case ISD::SETUEQ: return Mips::FCOND_UEQ;
489 }
490}
491
492
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000493/// This function returns true if the floating point conditional branches and
494/// conditional moves which use condition code CC should be inverted.
495static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000496 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
497 return false;
498
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000499 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
500 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000501
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000502 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000503}
504
505// Creates and returns an FPCmp node from a setcc node.
506// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000507static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000508 // must be a SETCC node
509 if (Op.getOpcode() != ISD::SETCC)
510 return Op;
511
512 SDValue LHS = Op.getOperand(0);
513
514 if (!LHS.getValueType().isFloatingPoint())
515 return Op;
516
517 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000518 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000519
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000520 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
521 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000522 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
523
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000524 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka89af5892013-04-18 01:00:46 +0000525 DAG.getConstant(condCodeToFCC(CC), MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000526}
527
528// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000529static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000530 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000531 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
532 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000533 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000534
535 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000536 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000537}
538
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000539static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000540 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000541 const MipsSubtarget &Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000542 if (DCI.isBeforeLegalizeOps())
543 return SDValue();
544
545 SDValue SetCC = N->getOperand(0);
546
547 if ((SetCC.getOpcode() != ISD::SETCC) ||
548 !SetCC.getOperand(0).getValueType().isInteger())
549 return SDValue();
550
551 SDValue False = N->getOperand(2);
552 EVT FalseTy = False.getValueType();
553
554 if (!FalseTy.isInteger())
555 return SDValue();
556
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000557 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000558
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000559 // If the RHS (False) is 0, we swap the order of the operands
560 // of ISD::SELECT (obviously also inverting the condition) so that we can
561 // take advantage of conditional moves using the $0 register.
562 // Example:
563 // return (a != 0) ? x : 0;
564 // load $reg, x
565 // movz $reg, $0, a
566 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000567 return SDValue();
568
Andrew Trickef9de2a2013-05-25 02:42:55 +0000569 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000570
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000571 if (!FalseC->getZExtValue()) {
572 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
573 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000574
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000575 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
576 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
577
578 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
579 }
580
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000581 // If both operands are integer constants there's a possibility that we
582 // can do some interesting optimizations.
583 SDValue True = N->getOperand(1);
584 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
585
586 if (!TrueC || !True.getValueType().isInteger())
587 return SDValue();
588
589 // We'll also ignore MVT::i64 operands as this optimizations proves
590 // to be ineffective because of the required sign extensions as the result
591 // of a SETCC operator is always MVT::i32 for non-vector types.
592 if (True.getValueType() == MVT::i64)
593 return SDValue();
594
595 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
596
597 // 1) (a < x) ? y : y-1
598 // slti $reg1, a, x
599 // addiu $reg2, $reg1, y-1
600 if (Diff == 1)
601 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
602
603 // 2) (a < x) ? y-1 : y
604 // slti $reg1, a, x
605 // xor $reg1, $reg1, 1
606 // addiu $reg2, $reg1, y-1
607 if (Diff == -1) {
608 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
609 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
610 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
611 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
612 }
613
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000614 // Couldn't optimize.
615 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000616}
617
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000618static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000619 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000620 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000621 // Pattern match EXT.
622 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
623 // => ext $dst, $src, size, pos
Eric Christopher1c29a652014-07-18 22:55:25 +0000624 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000625 return SDValue();
626
627 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000628 unsigned ShiftRightOpc = ShiftRight.getOpcode();
629
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000630 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000631 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000632 return SDValue();
633
634 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000635 ConstantSDNode *CN;
636 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
637 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000638
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000639 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000640 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000641
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000642 // Op's second operand must be a shifted mask.
643 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000644 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000645 return SDValue();
646
647 // Return if the shifted mask does not start at bit 0 or the sum of its size
648 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000649 EVT ValTy = N->getValueType(0);
650 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000651 return SDValue();
652
Andrew Trickef9de2a2013-05-25 02:42:55 +0000653 return DAG.getNode(MipsISD::Ext, SDLoc(N), ValTy,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000654 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanakaeea541c2011-08-17 22:59:46 +0000655 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000656}
Jia Liuf54f60f2012-02-28 07:46:26 +0000657
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000658static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000659 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000660 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000661 // Pattern match INS.
662 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000663 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000664 // => ins $dst, $src, size, pos, $src1
Eric Christopher1c29a652014-07-18 22:55:25 +0000665 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000666 return SDValue();
667
668 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
669 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
670 ConstantSDNode *CN;
671
672 // See if Op's first operand matches (and $src1 , mask0).
673 if (And0.getOpcode() != ISD::AND)
674 return SDValue();
675
676 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000677 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000678 return SDValue();
679
680 // See if Op's second operand matches (and (shl $src, pos), mask1).
681 if (And1.getOpcode() != ISD::AND)
682 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000683
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000684 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000685 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000686 return SDValue();
687
688 // The shift masks must have the same position and size.
689 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
690 return SDValue();
691
692 SDValue Shl = And1.getOperand(0);
693 if (Shl.getOpcode() != ISD::SHL)
694 return SDValue();
695
696 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
697 return SDValue();
698
699 unsigned Shamt = CN->getZExtValue();
700
701 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000702 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000703 EVT ValTy = N->getValueType(0);
704 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000705 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000706
Andrew Trickef9de2a2013-05-25 02:42:55 +0000707 return DAG.getNode(MipsISD::Ins, SDLoc(N), ValTy, Shl.getOperand(0),
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000708 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000709 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000710}
Jia Liuf54f60f2012-02-28 07:46:26 +0000711
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000712static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000713 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000714 const MipsSubtarget &Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000715 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
716
717 if (DCI.isBeforeLegalizeOps())
718 return SDValue();
719
720 SDValue Add = N->getOperand(1);
721
722 if (Add.getOpcode() != ISD::ADD)
723 return SDValue();
724
725 SDValue Lo = Add.getOperand(1);
726
727 if ((Lo.getOpcode() != MipsISD::Lo) ||
728 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
729 return SDValue();
730
731 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000732 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000733
734 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
735 Add.getOperand(0));
736 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
737}
738
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000739SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000740 const {
741 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000742 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000743
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000744 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000745 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000746 case ISD::SDIVREM:
747 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000748 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000749 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000750 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000751 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000752 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000753 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000754 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000755 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000756 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000757 }
758
759 return SDValue();
760}
761
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000762void
763MipsTargetLowering::LowerOperationWrapper(SDNode *N,
764 SmallVectorImpl<SDValue> &Results,
765 SelectionDAG &DAG) const {
766 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
767
768 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
769 Results.push_back(Res.getValue(I));
770}
771
772void
773MipsTargetLowering::ReplaceNodeResults(SDNode *N,
774 SmallVectorImpl<SDValue> &Results,
775 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000776 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000777}
778
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000779SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000780LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000781{
Wesley Peck527da1b2010-11-23 03:31:01 +0000782 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000783 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000784 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
785 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
786 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
787 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
788 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
789 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
790 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
791 case ISD::SELECT: return lowerSELECT(Op, DAG);
792 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
793 case ISD::SETCC: return lowerSETCC(Op, DAG);
794 case ISD::VASTART: return lowerVASTART(Op, DAG);
795 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000796 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
797 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
798 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000799 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
800 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
801 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
802 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
803 case ISD::LOAD: return lowerLOAD(Op, DAG);
804 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000805 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000806 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000807 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000808 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000809}
810
Akira Hatanakae2489122011-04-15 21:51:11 +0000811//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000812// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000813//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000814
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000815// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000816// MachineFunction as a live in value. It also creates a corresponding
817// virtual register for it.
818static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000819addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000820{
Chris Lattnera10fff52007-12-31 04:13:23 +0000821 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
822 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000823 return VReg;
824}
825
Daniel Sanders308181e2014-06-12 10:44:10 +0000826static MachineBasicBlock *insertDivByZeroTrap(MachineInstr *MI,
827 MachineBasicBlock &MBB,
828 const TargetInstrInfo &TII,
829 bool Is64Bit) {
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000830 if (NoZeroDivCheck)
831 return &MBB;
832
833 // Insert instruction "teq $divisor_reg, $zero, 7".
834 MachineBasicBlock::iterator I(MI);
835 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000836 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000837 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000838 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
839 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000840
841 // Use the 32-bit sub-register if this is a 64-bit division.
842 if (Is64Bit)
843 MIB->getOperand(0).setSubReg(Mips::sub_32);
844
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000845 // Clear Divisor's kill flag.
846 Divisor.setIsKill(false);
Daniel Sanders308181e2014-06-12 10:44:10 +0000847
848 // We would normally delete the original instruction here but in this case
849 // we only needed to inject an additional instruction rather than replace it.
850
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000851 return &MBB;
852}
853
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000854MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000855MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000856 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000857 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000858 default:
859 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000860 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000861 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000862 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000863 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000864 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000865 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000866 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000867 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000868
869 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000870 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000871 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000872 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000873 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000874 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000875 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000876 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000877
878 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000879 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000880 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000881 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000882 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000883 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000884 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000885 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000886
887 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000888 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000889 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000890 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000891 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000892 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000893 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000894 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000895
896 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000897 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000898 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000899 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000900 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000901 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000902 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000903 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000904
905 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000906 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000907 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000908 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000909 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000910 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000911 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000912 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000913
914 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000915 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000916 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000917 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000918 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000919 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000920 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000921 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000922
923 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000924 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000925 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000926 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000927 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000928 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000929 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000930 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000931 case Mips::PseudoSDIV:
932 case Mips::PseudoUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000933 case Mips::DIV:
934 case Mips::DIVU:
935 case Mips::MOD:
936 case Mips::MODU:
937 return insertDivByZeroTrap(MI, *BB, *getTargetMachine().getInstrInfo(),
938 false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000939 case Mips::PseudoDSDIV:
940 case Mips::PseudoDUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +0000941 case Mips::DDIV:
942 case Mips::DDIVU:
943 case Mips::DMOD:
944 case Mips::DMODU:
945 return insertDivByZeroTrap(MI, *BB, *getTargetMachine().getInstrInfo(),
946 true);
Daniel Sanders0fa60412014-06-12 13:39:06 +0000947 case Mips::SEL_D:
948 return emitSEL_D(MI, BB);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000949 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000950}
951
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000952// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
953// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
954MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000955MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +0000956 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +0000957 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000958 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000959
960 MachineFunction *MF = BB->getParent();
961 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000962 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000963 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000964 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000965 unsigned LL, SC, AND, NOR, ZERO, BEQ;
966
967 if (Size == 4) {
Daniel Sanders6a803f62014-06-16 13:13:03 +0000968 if (isMicroMips) {
969 LL = Mips::LL_MM;
970 SC = Mips::SC_MM;
971 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +0000972 LL = Subtarget.hasMips32r6() ? Mips::LL_R6 : Mips::LL;
973 SC = Subtarget.hasMips32r6() ? Mips::SC_R6 : Mips::SC;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000974 }
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000975 AND = Mips::AND;
976 NOR = Mips::NOR;
977 ZERO = Mips::ZERO;
978 BEQ = Mips::BEQ;
Daniel Sanders6a803f62014-06-16 13:13:03 +0000979 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +0000980 LL = Subtarget.hasMips64r6() ? Mips::LLD_R6 : Mips::LLD;
981 SC = Subtarget.hasMips64r6() ? Mips::SCD_R6 : Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000982 AND = Mips::AND64;
983 NOR = Mips::NOR64;
984 ZERO = Mips::ZERO_64;
985 BEQ = Mips::BEQ64;
986 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000987
Akira Hatanaka0e019592011-07-19 20:11:17 +0000988 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000989 unsigned Ptr = MI->getOperand(1).getReg();
990 unsigned Incr = MI->getOperand(2).getReg();
991
Akira Hatanaka0e019592011-07-19 20:11:17 +0000992 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
993 unsigned AndRes = RegInfo.createVirtualRegister(RC);
994 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000995
996 // insert new blocks after the current block
997 const BasicBlock *LLVM_BB = BB->getBasicBlock();
998 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
999 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1000 MachineFunction::iterator It = BB;
1001 ++It;
1002 MF->insert(It, loopMBB);
1003 MF->insert(It, exitMBB);
1004
1005 // Transfer the remainder of BB and its successor edges to exitMBB.
1006 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001007 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001008 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1009
1010 // thisMBB:
1011 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001012 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001013 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001014 loopMBB->addSuccessor(loopMBB);
1015 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001016
1017 // loopMBB:
1018 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001019 // <binop> storeval, oldval, incr
1020 // sc success, storeval, 0(ptr)
1021 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001022 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001023 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001024 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001025 // and andres, oldval, incr
1026 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001027 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1028 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001029 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001030 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001031 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001032 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001033 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001034 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001035 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1036 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001037
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001038 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001039
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001040 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001041}
1042
Daniel Sanders6a803f62014-06-16 13:13:03 +00001043MachineBasicBlock *MipsTargetLowering::emitSignExtendToI32InReg(
1044 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned DstReg,
1045 unsigned SrcReg) const {
1046 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1047 DebugLoc DL = MI->getDebugLoc();
1048
Eric Christopher1c29a652014-07-18 22:55:25 +00001049 if (Subtarget.hasMips32r2() && Size == 1) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001050 BuildMI(BB, DL, TII->get(Mips::SEB), DstReg).addReg(SrcReg);
1051 return BB;
1052 }
1053
Eric Christopher1c29a652014-07-18 22:55:25 +00001054 if (Subtarget.hasMips32r2() && Size == 2) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001055 BuildMI(BB, DL, TII->get(Mips::SEH), DstReg).addReg(SrcReg);
1056 return BB;
1057 }
1058
1059 MachineFunction *MF = BB->getParent();
1060 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1061 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1062 unsigned ScrReg = RegInfo.createVirtualRegister(RC);
1063
1064 assert(Size < 32);
1065 int64_t ShiftImm = 32 - (Size * 8);
1066
1067 BuildMI(BB, DL, TII->get(Mips::SLL), ScrReg).addReg(SrcReg).addImm(ShiftImm);
1068 BuildMI(BB, DL, TII->get(Mips::SRA), DstReg).addReg(ScrReg).addImm(ShiftImm);
1069
1070 return BB;
1071}
1072
1073MachineBasicBlock *MipsTargetLowering::emitAtomicBinaryPartword(
1074 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
1075 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001076 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001077 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001078
1079 MachineFunction *MF = BB->getParent();
1080 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1081 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1082 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001083 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001084
1085 unsigned Dest = MI->getOperand(0).getReg();
1086 unsigned Ptr = MI->getOperand(1).getReg();
1087 unsigned Incr = MI->getOperand(2).getReg();
1088
Akira Hatanaka0e019592011-07-19 20:11:17 +00001089 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1090 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001091 unsigned Mask = RegInfo.createVirtualRegister(RC);
1092 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001093 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1094 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001095 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001096 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1097 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1098 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1099 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1100 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001101 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001102 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1103 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1104 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001105 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001106
1107 // insert new blocks after the current block
1108 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1109 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001110 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001111 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1112 MachineFunction::iterator It = BB;
1113 ++It;
1114 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001115 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001116 MF->insert(It, exitMBB);
1117
1118 // Transfer the remainder of BB and its successor edges to exitMBB.
1119 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001120 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001121 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1122
Akira Hatanaka08636b42011-07-19 17:09:53 +00001123 BB->addSuccessor(loopMBB);
1124 loopMBB->addSuccessor(loopMBB);
1125 loopMBB->addSuccessor(sinkMBB);
1126 sinkMBB->addSuccessor(exitMBB);
1127
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001128 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001129 // addiu masklsb2,$0,-4 # 0xfffffffc
1130 // and alignedaddr,ptr,masklsb2
1131 // andi ptrlsb2,ptr,3
1132 // sll shiftamt,ptrlsb2,3
1133 // ori maskupper,$0,255 # 0xff
1134 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001135 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001136 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001137
1138 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001139 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001140 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001141 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001142 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001143 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001144 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001145 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1146 } else {
1147 unsigned Off = RegInfo.createVirtualRegister(RC);
1148 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1149 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1150 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1151 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001152 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001153 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001154 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001155 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001156 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001157 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001158
Akira Hatanaka27292632011-07-18 18:52:12 +00001159 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001160 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001161 // ll oldval,0(alignedaddr)
1162 // binop binopres,oldval,incr2
1163 // and newval,binopres,mask
1164 // and maskedoldval0,oldval,mask2
1165 // or storeval,maskedoldval0,newval
1166 // sc success,storeval,0(alignedaddr)
1167 // beq success,$0,loopMBB
1168
Akira Hatanaka27292632011-07-18 18:52:12 +00001169 // atomic.swap
1170 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001171 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001172 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001173 // and maskedoldval0,oldval,mask2
1174 // or storeval,maskedoldval0,newval
1175 // sc success,storeval,0(alignedaddr)
1176 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001177
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001178 BB = loopMBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001179 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001180 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001181 // and andres, oldval, incr2
1182 // nor binopres, $0, andres
1183 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001184 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1185 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001186 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001187 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001188 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001189 // <binop> binopres, oldval, incr2
1190 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001191 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1192 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001193 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001194 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001195 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001196 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001197
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001198 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001199 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001200 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001201 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001202 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001203 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001204 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001205 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001206
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001207 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001208 // and maskedoldval1,oldval,mask
1209 // srl srlres,maskedoldval1,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001210 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001211 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001212
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001213 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001214 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001215 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001216 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001217 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001218
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001219 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001220
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001221 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001222}
1223
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001224MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1225 MachineBasicBlock *BB,
1226 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001227 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001228
1229 MachineFunction *MF = BB->getParent();
1230 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001231 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001232 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001233 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001234 unsigned LL, SC, ZERO, BNE, BEQ;
1235
1236 if (Size == 4) {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +00001237 LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1238 SC = isMicroMips ? Mips::SC_MM : Mips::SC;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001239 ZERO = Mips::ZERO;
1240 BNE = Mips::BNE;
1241 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001242 } else {
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001243 LL = Mips::LLD;
1244 SC = Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001245 ZERO = Mips::ZERO_64;
1246 BNE = Mips::BNE64;
1247 BEQ = Mips::BEQ64;
1248 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001249
1250 unsigned Dest = MI->getOperand(0).getReg();
1251 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001252 unsigned OldVal = MI->getOperand(2).getReg();
1253 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001254
Akira Hatanaka0e019592011-07-19 20:11:17 +00001255 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001256
1257 // insert new blocks after the current block
1258 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1259 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1260 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1261 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1262 MachineFunction::iterator It = BB;
1263 ++It;
1264 MF->insert(It, loop1MBB);
1265 MF->insert(It, loop2MBB);
1266 MF->insert(It, exitMBB);
1267
1268 // Transfer the remainder of BB and its successor edges to exitMBB.
1269 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001270 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001271 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1272
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001273 // thisMBB:
1274 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001275 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001276 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001277 loop1MBB->addSuccessor(exitMBB);
1278 loop1MBB->addSuccessor(loop2MBB);
1279 loop2MBB->addSuccessor(loop1MBB);
1280 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001281
1282 // loop1MBB:
1283 // ll dest, 0(ptr)
1284 // bne dest, oldval, exitMBB
1285 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001286 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1287 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001288 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001289
1290 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001291 // sc success, newval, 0(ptr)
1292 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001293 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001294 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001295 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001296 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001297 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001298
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001299 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001300
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001301 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001302}
1303
1304MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001305MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001306 MachineBasicBlock *BB,
1307 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001308 assert((Size == 1 || Size == 2) &&
1309 "Unsupported size for EmitAtomicCmpSwapPartial.");
1310
1311 MachineFunction *MF = BB->getParent();
1312 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1313 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1314 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001315 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001316
1317 unsigned Dest = MI->getOperand(0).getReg();
1318 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001319 unsigned CmpVal = MI->getOperand(2).getReg();
1320 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001321
Akira Hatanaka0e019592011-07-19 20:11:17 +00001322 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1323 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001324 unsigned Mask = RegInfo.createVirtualRegister(RC);
1325 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001326 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1327 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1328 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1329 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1330 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1331 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1332 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1333 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1334 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1335 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1336 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1337 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001338 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001339
1340 // insert new blocks after the current block
1341 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1342 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1343 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001344 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001345 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1346 MachineFunction::iterator It = BB;
1347 ++It;
1348 MF->insert(It, loop1MBB);
1349 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001350 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001351 MF->insert(It, exitMBB);
1352
1353 // Transfer the remainder of BB and its successor edges to exitMBB.
1354 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001355 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001356 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1357
Akira Hatanaka08636b42011-07-19 17:09:53 +00001358 BB->addSuccessor(loop1MBB);
1359 loop1MBB->addSuccessor(sinkMBB);
1360 loop1MBB->addSuccessor(loop2MBB);
1361 loop2MBB->addSuccessor(loop1MBB);
1362 loop2MBB->addSuccessor(sinkMBB);
1363 sinkMBB->addSuccessor(exitMBB);
1364
Akira Hatanakae4503582011-07-19 18:14:26 +00001365 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001366 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001367 // addiu masklsb2,$0,-4 # 0xfffffffc
1368 // and alignedaddr,ptr,masklsb2
1369 // andi ptrlsb2,ptr,3
1370 // sll shiftamt,ptrlsb2,3
1371 // ori maskupper,$0,255 # 0xff
1372 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001373 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001374 // andi maskedcmpval,cmpval,255
1375 // sll shiftedcmpval,maskedcmpval,shiftamt
1376 // andi maskednewval,newval,255
1377 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001378 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001379 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001380 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001381 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001382 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001383 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001384 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001385 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1386 } else {
1387 unsigned Off = RegInfo.createVirtualRegister(RC);
1388 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1389 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1390 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1391 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001392 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001393 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001394 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001395 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001396 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1397 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001398 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001399 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001400 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001401 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001402 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001403 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001404 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001405
1406 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001407 // ll oldval,0(alginedaddr)
1408 // and maskedoldval0,oldval,mask
1409 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001410 BB = loop1MBB;
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001411 BuildMI(BB, DL, TII->get(Mips::LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001412 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001413 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001414 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001415 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001416
1417 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001418 // and maskedoldval1,oldval,mask2
1419 // or storeval,maskedoldval1,shiftednewval
1420 // sc success,storeval,0(alignedaddr)
1421 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001422 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001423 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001424 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001425 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001426 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka6781fc12013-08-20 21:08:22 +00001427 BuildMI(BB, DL, TII->get(Mips::SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001428 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001429 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001430 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001431
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001432 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001433 // srl srlres,maskedoldval0,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001434 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001435 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001436
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001437 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001438 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001439 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001440
1441 MI->eraseFromParent(); // The instruction is gone now.
1442
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001443 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001444}
1445
Daniel Sanders0fa60412014-06-12 13:39:06 +00001446MachineBasicBlock *MipsTargetLowering::emitSEL_D(MachineInstr *MI,
1447 MachineBasicBlock *BB) const {
1448 MachineFunction *MF = BB->getParent();
1449 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
1450 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1451 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1452 DebugLoc DL = MI->getDebugLoc();
1453 MachineBasicBlock::iterator II(MI);
1454
1455 unsigned Fc = MI->getOperand(1).getReg();
1456 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID);
1457
1458 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass);
1459
1460 BuildMI(*BB, II, DL, TII->get(Mips::SUBREG_TO_REG), Fc2)
1461 .addImm(0)
1462 .addReg(Fc)
1463 .addImm(Mips::sub_lo);
1464
1465 // We don't erase the original instruction, we just replace the condition
1466 // register with the 64-bit super-register.
1467 MI->getOperand(1).setReg(Fc2);
1468
1469 return BB;
1470}
1471
Akira Hatanakae2489122011-04-15 21:51:11 +00001472//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001473// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001474//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001475SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001476 SDValue Chain = Op.getOperand(0);
1477 SDValue Table = Op.getOperand(1);
1478 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001479 SDLoc DL(Op);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001480 EVT PTy = getPointerTy();
1481 unsigned EntrySize =
1482 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1483
1484 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1485 DAG.getConstant(EntrySize, PTy));
1486 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1487
1488 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1489 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1490 MachinePointerInfo::getJumpTable(), MemVT, false, false,
Louis Gerbarg67474e32014-07-31 21:45:05 +00001491 false, 0);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001492 Chain = Addr.getValue(1);
1493
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001494 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) ||
Eric Christopher1c29a652014-07-18 22:55:25 +00001495 Subtarget.isABI_N64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001496 // For PIC, the sequence is:
1497 // BRIND(load(Jumptable + index) + RelocBase)
1498 // RelocBase can be JumpTable, GOT or some sort of global base.
1499 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1500 getPICJumpTableRelocBase(Table, DAG));
1501 }
1502
1503 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1504}
1505
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001506SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001507 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001508 // the block to branch to if the condition is true.
1509 SDValue Chain = Op.getOperand(0);
1510 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001511 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001512
Eric Christopher1c29a652014-07-18 22:55:25 +00001513 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001514 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001515
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001516 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001517 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001518 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001519
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001520 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001521 Mips::CondCode CC =
1522 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001523 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1524 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001525 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001526 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001527 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001528}
1529
1530SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001531lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001532{
Eric Christopher1c29a652014-07-18 22:55:25 +00001533 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001534 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001535
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001536 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001537 if (Cond.getOpcode() != MipsISD::FPCmp)
1538 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001539
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001540 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001541 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001542}
1543
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001544SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001545lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001546{
Andrew Trickef9de2a2013-05-25 02:42:55 +00001547 SDLoc DL(Op);
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001548 EVT Ty = Op.getOperand(0).getValueType();
Matt Arsenault758659232013-05-18 00:21:46 +00001549 SDValue Cond = DAG.getNode(ISD::SETCC, DL,
1550 getSetCCResultType(*DAG.getContext(), Ty),
Akira Hatanaka24cf4e32012-07-11 19:32:27 +00001551 Op.getOperand(0), Op.getOperand(1),
1552 Op.getOperand(4));
1553
1554 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1555 Op.getOperand(3));
1556}
1557
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001558SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001559 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001560 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001561
1562 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1563 "Floating point operand expected.");
1564
1565 SDValue True = DAG.getConstant(1, MVT::i32);
1566 SDValue False = DAG.getConstant(0, MVT::i32);
1567
Andrew Trickef9de2a2013-05-25 02:42:55 +00001568 return createCMovFP(DAG, Cond, True, False, SDLoc(Op));
Akira Hatanakab7f78592012-03-09 23:46:03 +00001569}
1570
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001571SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001572 SelectionDAG &DAG) const {
Dale Johannesen400dc2e2009-02-06 21:50:26 +00001573 // FIXME there isn't actually debug info here
Andrew Trickef9de2a2013-05-25 02:42:55 +00001574 SDLoc DL(Op);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001575 EVT Ty = Op.getValueType();
1576 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1577 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001578
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001579 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001580 !Subtarget.isABI_N64()) {
Akira Hatanaka92a96e12012-09-12 23:27:55 +00001581 const MipsTargetObjectFile &TLOF =
1582 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peck527da1b2010-11-23 03:31:01 +00001583
Chris Lattner58e8be82009-08-13 05:41:27 +00001584 // %gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001585 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001586 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00001587 MipsII::MO_GPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001588 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Craig Topper48d114b2014-04-26 18:35:24 +00001589 DAG.getVTList(MVT::i32), GA);
Akira Hatanakaad495022012-08-22 03:18:13 +00001590 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001591 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattner58e8be82009-08-13 05:41:27 +00001592 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001593
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001594 // %hi/%lo relocation
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001595 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001596 }
1597
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001598 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001599 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001600 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001601
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001602 if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001603 return getAddrGlobalLargeGOT(N, Ty, DAG, MipsII::MO_GOT_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001604 MipsII::MO_GOT_LO16, DAG.getEntryNode(),
1605 MachinePointerInfo::getGOT());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001606
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001607 return getAddrGlobal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001608 (Subtarget.isABI_N32() || Subtarget.isABI_N64())
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001609 ? MipsII::MO_GOT_DISP
1610 : MipsII::MO_GOT16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00001611 DAG.getEntryNode(), MachinePointerInfo::getGOT());
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001612}
1613
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001614SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001615 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001616 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1617 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001618
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001619 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001620 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001621 return getAddrNonPIC(N, Ty, DAG);
1622
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001623 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001624 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001625}
1626
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001627SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001628lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001629{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001630 // If the relocation model is PIC, use the General Dynamic TLS Model or
1631 // Local Dynamic TLS model, otherwise use the Initial Exec or
1632 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001633
1634 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001635 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001636 const GlobalValue *GV = GA->getGlobal();
1637 EVT PtrVT = getPointerTy();
1638
Hans Wennborgaea41202012-05-04 09:40:39 +00001639 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1640
1641 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001642 // General Dynamic and Local Dynamic TLS Model.
1643 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1644 : MipsII::MO_TLSGD;
1645
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001646 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1647 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1648 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001649 unsigned PtrSize = PtrVT.getSizeInBits();
1650 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1651
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001652 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001653
1654 ArgListTy Args;
1655 ArgListEntry Entry;
1656 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001657 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001658 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001659
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001660 TargetLowering::CallLoweringInfo CLI(DAG);
1661 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001662 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001663 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001664
Akira Hatanakabff84e12011-12-14 18:26:41 +00001665 SDValue Ret = CallResult.first;
1666
Hans Wennborgaea41202012-05-04 09:40:39 +00001667 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001668 return Ret;
1669
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001670 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001671 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001672 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1673 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001674 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001675 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1676 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1677 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001678 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001679
1680 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001681 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001682 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001683 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001684 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001685 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001686 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001687 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001688 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001689 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001690 } else {
1691 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001692 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001693 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001694 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001695 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001696 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001697 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1698 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1699 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001700 }
1701
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001702 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1703 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001704}
1705
1706SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001707lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001708{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001709 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1710 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001711
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001712 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001713 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001714 return getAddrNonPIC(N, Ty, DAG);
1715
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001716 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001717 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001718}
1719
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001720SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001721lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001722{
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001723 // gp_rel relocation
Wesley Peck527da1b2010-11-23 03:31:01 +00001724 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001725 // but the asm printer currently doesn't support this feature without
Wesley Peck527da1b2010-11-23 03:31:01 +00001726 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopes98bda582008-07-28 19:26:25 +00001727 // stuff below.
Eli Friedman57c11da2009-08-03 02:22:28 +00001728 //if (IsInSmallSection(C->getType())) {
Owen Anderson9f944592009-08-11 20:47:22 +00001729 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1730 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peck527da1b2010-11-23 03:31:01 +00001731 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001732 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1733 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001734
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001735 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ &&
Eric Christopher1c29a652014-07-18 22:55:25 +00001736 !Subtarget.isABI_N64())
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001737 return getAddrNonPIC(N, Ty, DAG);
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001738
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001739 return getAddrLocal(N, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00001740 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001741}
1742
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001743SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001744 MachineFunction &MF = DAG.getMachineFunction();
1745 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1746
Andrew Trickef9de2a2013-05-25 02:42:55 +00001747 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001748 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1749 getPointerTy());
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001750
1751 // vastart just stores the address of the VarArgsFrameIndex slot into the
1752 // memory location argument.
1753 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001754 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001755 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001756}
Jia Liuf54f60f2012-02-28 07:46:26 +00001757
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001758static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1759 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001760 EVT TyX = Op.getOperand(0).getValueType();
1761 EVT TyY = Op.getOperand(1).getValueType();
1762 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1763 SDValue Const31 = DAG.getConstant(31, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001764 SDLoc DL(Op);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001765 SDValue Res;
1766
1767 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1768 // to i32.
1769 SDValue X = (TyX == MVT::f32) ?
1770 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1771 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1772 Const1);
1773 SDValue Y = (TyY == MVT::f32) ?
1774 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1775 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1776 Const1);
1777
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001778 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001779 // ext E, Y, 31, 1 ; extract bit31 of Y
1780 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1781 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1782 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1783 } else {
1784 // sll SllX, X, 1
1785 // srl SrlX, SllX, 1
1786 // srl SrlY, Y, 31
1787 // sll SllY, SrlX, 31
1788 // or Or, SrlX, SllY
1789 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1790 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1791 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1792 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1793 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1794 }
1795
1796 if (TyX == MVT::f32)
1797 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1798
1799 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1800 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1801 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001802}
1803
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001804static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1805 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001806 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1807 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1808 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1809 SDValue Const1 = DAG.getConstant(1, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001810 SDLoc DL(Op);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001811
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001812 // Bitcast to integer nodes.
1813 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1814 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001815
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001816 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001817 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1818 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1819 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1820 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001821
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001822 if (WidthX > WidthY)
1823 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1824 else if (WidthY > WidthX)
1825 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001826
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001827 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1828 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1829 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1830 }
1831
1832 // (d)sll SllX, X, 1
1833 // (d)srl SrlX, SllX, 1
1834 // (d)srl SrlY, Y, width(Y)-1
1835 // (d)sll SllY, SrlX, width(Y)-1
1836 // or Or, SrlX, SllY
1837 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1838 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1839 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1840 DAG.getConstant(WidthY - 1, MVT::i32));
1841
1842 if (WidthX > WidthY)
1843 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1844 else if (WidthY > WidthX)
1845 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1846
1847 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1848 DAG.getConstant(WidthX - 1, MVT::i32));
1849 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1850 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001851}
1852
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001853SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001854MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001855 if (Subtarget.isGP64bit())
1856 return lowerFCOPYSIGN64(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001857
Eric Christopher1c29a652014-07-18 22:55:25 +00001858 return lowerFCOPYSIGN32(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001859}
1860
Akira Hatanaka66277522011-06-02 00:24:44 +00001861SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001862lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00001863 // check the depth
1864 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00001865 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00001866
1867 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1868 MFI->setFrameAddressIsTaken(true);
1869 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001870 SDLoc DL(Op);
Eric Christopherbf33a3c2014-07-02 23:18:40 +00001871 SDValue FrameAddr =
1872 DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Eric Christopher1c29a652014-07-18 22:55:25 +00001873 Subtarget.isABI_N64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00001874 return FrameAddr;
1875}
1876
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001877SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001878 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00001879 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001880 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00001881
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001882 // check the depth
1883 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1884 "Return address can be determined only for current frame.");
1885
1886 MachineFunction &MF = DAG.getMachineFunction();
1887 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001888 MVT VT = Op.getSimpleValueType();
Eric Christopher1c29a652014-07-18 22:55:25 +00001889 unsigned RA = Subtarget.isABI_N64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001890 MFI->setReturnAddressIsTaken(true);
1891
1892 // Return RA, which contains the return address. Mark it an implicit live-in.
1893 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001894 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00001895}
1896
Akira Hatanakac0b02062013-01-30 00:26:49 +00001897// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1898// generated from __builtin_eh_return (offset, handler)
1899// The effect of this is to adjust the stack pointer by "offset"
1900// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001901SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00001902 const {
1903 MachineFunction &MF = DAG.getMachineFunction();
1904 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1905
1906 MipsFI->setCallsEhReturn();
1907 SDValue Chain = Op.getOperand(0);
1908 SDValue Offset = Op.getOperand(1);
1909 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001910 SDLoc DL(Op);
Eric Christopher1c29a652014-07-18 22:55:25 +00001911 EVT Ty = Subtarget.isABI_N64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001912
1913 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
1914 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Eric Christopher1c29a652014-07-18 22:55:25 +00001915 unsigned OffsetReg = Subtarget.isABI_N64() ? Mips::V1_64 : Mips::V1;
1916 unsigned AddrReg = Subtarget.isABI_N64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00001917 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
1918 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
1919 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
1920 DAG.getRegister(OffsetReg, Ty),
1921 DAG.getRegister(AddrReg, getPointerTy()),
1922 Chain.getValue(1));
1923}
1924
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001925SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001926 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00001927 // FIXME: Need pseudo-fence for 'singlethread' fences
1928 // FIXME: Set SType for weaker fences where supported/appropriate.
1929 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001930 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001931 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman26a48482011-07-27 22:21:52 +00001932 DAG.getConstant(SType, MVT::i32));
1933}
1934
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001935SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001936 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001937 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001938 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1939 SDValue Shamt = Op.getOperand(2);
1940
1941 // if shamt < 32:
1942 // lo = (shl lo, shamt)
1943 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1944 // else:
1945 // lo = 0
1946 // hi = (shl lo, shamt[4:0])
1947 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1948 DAG.getConstant(-1, MVT::i32));
1949 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
1950 DAG.getConstant(1, MVT::i32));
1951 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
1952 Not);
1953 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
1954 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1955 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
1956 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1957 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka5fd22482012-06-14 21:10:56 +00001958 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
1959 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001960 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
1961
1962 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00001963 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001964}
1965
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001966SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001967 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001968 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00001969 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1970 SDValue Shamt = Op.getOperand(2);
1971
1972 // if shamt < 32:
1973 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
1974 // if isSRA:
1975 // hi = (sra hi, shamt)
1976 // else:
1977 // hi = (srl hi, shamt)
1978 // else:
1979 // if isSRA:
1980 // lo = (sra hi, shamt[4:0])
1981 // hi = (sra hi, 31)
1982 // else:
1983 // lo = (srl hi, shamt[4:0])
1984 // hi = 0
1985 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1986 DAG.getConstant(-1, MVT::i32));
1987 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
1988 DAG.getConstant(1, MVT::i32));
1989 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
1990 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
1991 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
1992 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
1993 Hi, Shamt);
1994 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
1995 DAG.getConstant(0x20, MVT::i32));
1996 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
1997 DAG.getConstant(31, MVT::i32));
1998 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
1999 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2000 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2001 ShiftRightHi);
2002
2003 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002004 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002005}
2006
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002007static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002008 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002009 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002010 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00002011 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002012 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002013 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2014
2015 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002016 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002017 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002018
2019 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00002020 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002021 LD->getMemOperand());
2022}
2023
2024// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002025SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002026 LoadSDNode *LD = cast<LoadSDNode>(Op);
2027 EVT MemVT = LD->getMemoryVT();
2028
Eric Christopher1c29a652014-07-18 22:55:25 +00002029 if (Subtarget.systemSupportsUnalignedAccess())
Daniel Sandersac272632014-05-23 13:18:02 +00002030 return Op;
2031
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002032 // Return if load is aligned or if MemVT is neither i32 nor i64.
2033 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2034 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2035 return SDValue();
2036
Eric Christopher1c29a652014-07-18 22:55:25 +00002037 bool IsLittle = Subtarget.isLittle();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002038 EVT VT = Op.getValueType();
2039 ISD::LoadExtType ExtType = LD->getExtensionType();
2040 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2041
2042 assert((VT == MVT::i32) || (VT == MVT::i64));
2043
2044 // Expand
2045 // (set dst, (i64 (load baseptr)))
2046 // to
2047 // (set tmp, (ldl (add baseptr, 7), undef))
2048 // (set dst, (ldr baseptr, tmp))
2049 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002050 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002051 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002052 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002053 IsLittle ? 0 : 7);
2054 }
2055
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002056 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002057 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002058 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002059 IsLittle ? 0 : 3);
2060
2061 // Expand
2062 // (set dst, (i32 (load baseptr))) or
2063 // (set dst, (i64 (sextload baseptr))) or
2064 // (set dst, (i64 (extload baseptr)))
2065 // to
2066 // (set tmp, (lwl (add baseptr, 3), undef))
2067 // (set dst, (lwr baseptr, tmp))
2068 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2069 (ExtType == ISD::EXTLOAD))
2070 return LWR;
2071
2072 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2073
2074 // Expand
2075 // (set dst, (i64 (zextload baseptr)))
2076 // to
2077 // (set tmp0, (lwl (add baseptr, 3), undef))
2078 // (set tmp1, (lwr baseptr, tmp0))
2079 // (set tmp2, (shl tmp1, 32))
2080 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002081 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002082 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2083 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002084 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2085 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002086 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002087}
2088
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002089static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002090 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002091 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2092 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002093 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002094 SDVTList VTList = DAG.getVTList(MVT::Other);
2095
2096 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002097 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002098 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002099
2100 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002101 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002102 SD->getMemOperand());
2103}
2104
2105// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002106static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2107 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002108 SDValue Value = SD->getValue(), Chain = SD->getChain();
2109 EVT VT = Value.getValueType();
2110
2111 // Expand
2112 // (store val, baseptr) or
2113 // (truncstore val, baseptr)
2114 // to
2115 // (swl val, (add baseptr, 3))
2116 // (swr val, baseptr)
2117 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002118 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002119 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002120 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002121 }
2122
2123 assert(VT == MVT::i64);
2124
2125 // Expand
2126 // (store val, baseptr)
2127 // to
2128 // (sdl val, (add baseptr, 7))
2129 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002130 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2131 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002132}
2133
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002134// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2135static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2136 SDValue Val = SD->getValue();
2137
2138 if (Val.getOpcode() != ISD::FP_TO_SINT)
2139 return SDValue();
2140
2141 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002142 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002143 Val.getOperand(0));
2144
Andrew Trickef9de2a2013-05-25 02:42:55 +00002145 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002146 SD->getPointerInfo(), SD->isVolatile(),
2147 SD->isNonTemporal(), SD->getAlignment());
2148}
2149
Akira Hatanakad82ee942013-05-16 20:45:17 +00002150SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2151 StoreSDNode *SD = cast<StoreSDNode>(Op);
2152 EVT MemVT = SD->getMemoryVT();
2153
2154 // Lower unaligned integer stores.
Eric Christopher1c29a652014-07-18 22:55:25 +00002155 if (!Subtarget.systemSupportsUnalignedAccess() &&
Daniel Sandersac272632014-05-23 13:18:02 +00002156 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002157 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
Eric Christopher1c29a652014-07-18 22:55:25 +00002158 return lowerUnalignedIntStore(SD, DAG, Subtarget.isLittle());
Akira Hatanakad82ee942013-05-16 20:45:17 +00002159
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002160 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002161}
2162
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002163SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002164 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2165 || cast<ConstantSDNode>
2166 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2167 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2168 return SDValue();
2169
2170 // The pattern
2171 // (add (frameaddr 0), (frame_to_args_offset))
2172 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2173 // (add FrameObject, 0)
2174 // where FrameObject is a fixed StackObject with offset 0 which points to
2175 // the old stack pointer.
2176 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2177 EVT ValTy = Op->getValueType(0);
2178 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2179 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002180 return DAG.getNode(ISD::ADD, SDLoc(Op), ValTy, InArgsAddr,
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002181 DAG.getConstant(0, ValTy));
2182}
2183
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002184SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2185 SelectionDAG &DAG) const {
2186 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002187 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002188 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002189 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002190}
2191
Akira Hatanakae2489122011-04-15 21:51:11 +00002192//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002193// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002194//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002195
Akira Hatanakae2489122011-04-15 21:51:11 +00002196//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002197// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002198// Mips O32 ABI rules:
2199// ---
2200// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002201// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002202// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002203// f64 - Only passed in two aliased f32 registers if no int reg has been used
2204// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002205// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2206// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002207//
2208// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002209//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002210
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002211static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2212 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Craig Topper840beec2014-04-04 05:16:06 +00002213 CCState &State, const MCPhysReg *F64Regs) {
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002214
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002215 static const unsigned IntRegsSize = 4, FloatRegsSize = 2;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002216
Craig Topper840beec2014-04-04 05:16:06 +00002217 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2218 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002219
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002220 // Do not process byval args here.
2221 if (ArgFlags.isByVal())
2222 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002223
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002224 // Promote i8 and i16
2225 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2226 LocVT = MVT::i32;
2227 if (ArgFlags.isSExt())
2228 LocInfo = CCValAssign::SExt;
2229 else if (ArgFlags.isZExt())
2230 LocInfo = CCValAssign::ZExt;
2231 else
2232 LocInfo = CCValAssign::AExt;
2233 }
2234
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002235 unsigned Reg;
2236
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002237 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2238 // is true: function is vararg, argument is 3rd or higher, there is previous
2239 // argument which is not f32 or f64.
2240 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2241 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002242 unsigned OrigAlign = ArgFlags.getOrigAlign();
2243 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002244
2245 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002246 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002247 // If this is the first part of an i64 arg,
2248 // the allocated register must be either A0 or A2.
2249 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2250 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002251 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002252 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2253 // Allocate int register and shadow next int register. If first
2254 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002255 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2256 if (Reg == Mips::A1 || Reg == Mips::A3)
2257 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2258 State.AllocateReg(IntRegs, IntRegsSize);
2259 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002260 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2261 // we are guaranteed to find an available float register
2262 if (ValVT == MVT::f32) {
2263 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2264 // Shadow int register
2265 State.AllocateReg(IntRegs, IntRegsSize);
2266 } else {
2267 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2268 // Shadow int registers
2269 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2270 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2271 State.AllocateReg(IntRegs, IntRegsSize);
2272 State.AllocateReg(IntRegs, IntRegsSize);
2273 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002274 } else
2275 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002276
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002277 if (!Reg) {
2278 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2279 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002280 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002281 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002282 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002283
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002284 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002285}
2286
Akira Hatanakabfb66242013-08-20 23:38:40 +00002287static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2288 MVT LocVT, CCValAssign::LocInfo LocInfo,
2289 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002290 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002291
2292 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2293}
2294
2295static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2296 MVT LocVT, CCValAssign::LocInfo LocInfo,
2297 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002298 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002299
2300 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2301}
2302
Akira Hatanaka202f6402011-11-12 02:20:46 +00002303#include "MipsGenCallingConv.inc"
2304
Akira Hatanakae2489122011-04-15 21:51:11 +00002305//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002306// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002307//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002308
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002309// Return next O32 integer argument register.
2310static unsigned getNextIntArgReg(unsigned Reg) {
2311 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2312 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2313}
2314
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002315SDValue
2316MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002317 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002318 bool IsTailCall, SelectionDAG &DAG) const {
2319 if (!IsTailCall) {
2320 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2321 DAG.getIntPtrConstant(Offset));
2322 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2323 false, 0);
2324 }
2325
2326 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2327 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2328 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2329 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2330 /*isVolatile=*/ true, false, 0);
2331}
2332
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002333void MipsTargetLowering::
2334getOpndList(SmallVectorImpl<SDValue> &Ops,
2335 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2336 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2337 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2338 // Insert node "GP copy globalreg" before call to function.
2339 //
2340 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2341 // in PIC mode) allow symbols to be resolved via lazy binding.
2342 // The lazy binding stub requires GP to point to the GOT.
2343 if (IsPICCall && !InternalLinkage) {
Eric Christopher1c29a652014-07-18 22:55:25 +00002344 unsigned GPReg = Subtarget.isABI_N64() ? Mips::GP_64 : Mips::GP;
2345 EVT Ty = Subtarget.isABI_N64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002346 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2347 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002348
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002349 // Build a sequence of copy-to-reg nodes chained together with token
2350 // chain and flag operands which copy the outgoing args into registers.
2351 // The InFlag in necessary since all emitted instructions must be
2352 // stuck together.
2353 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002354
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002355 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2356 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2357 RegsToPass[i].second, InFlag);
2358 InFlag = Chain.getValue(1);
2359 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002360
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002361 // Add argument registers to the end of the list so that they are
2362 // known live into the call.
2363 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2364 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2365 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002366
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002367 // Add a register mask operand representing the call-preserved registers.
2368 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2369 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2370 assert(Mask && "Missing call preserved mask for calling convention");
Eric Christopher1c29a652014-07-18 22:55:25 +00002371 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00002372 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2373 llvm::StringRef Sym = G->getGlobal()->getName();
2374 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002375 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002376 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2377 }
2378 }
2379 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002380 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2381
2382 if (InFlag.getNode())
2383 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002384}
2385
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002386/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002387/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002388SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002389MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002390 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002391 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002392 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002393 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2394 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2395 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002396 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002397 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002398 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002399 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002400 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002401
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002402 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002403 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanaka7c619f12011-05-20 21:39:54 +00002404 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002405 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002406 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002407
2408 // Analyze operands of the call, assigning locations to each operand.
2409 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002410 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002411 getTargetMachine(), ArgLocs, *DAG.getContext());
Reed Kotler783c7942013-05-10 22:25:39 +00002412 MipsCC::SpecialCallingConvType SpecialCallingConv =
2413 getSpecialCallingConv(Callee);
Eric Christopher1c29a652014-07-18 22:55:25 +00002414 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002415 CCInfo, SpecialCallingConv);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002416
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002417 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Eric Christopher1c29a652014-07-18 22:55:25 +00002418 Subtarget.abiUsesSoftFloat(),
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00002419 Callee.getNode(), CLI.getArgs());
Wesley Peck527da1b2010-11-23 03:31:01 +00002420
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002421 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002422 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002423
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002424 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002425 if (IsTailCall)
2426 IsTailCall =
2427 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002428 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002429
Reid Kleckner5772b772014-04-24 20:14:34 +00002430 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2431 report_fatal_error("failed to perform tail call elimination on a call "
2432 "site marked musttail");
2433
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002434 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002435 ++NumTailCalls;
2436
Akira Hatanaka79738332011-09-19 20:26:02 +00002437 // Chain is the output chain of the last Load/Store or CopyToReg node.
2438 // ByValChain is the output chain of the last Memcpy node created for copying
2439 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002440 unsigned StackAlignment = TFL->getStackAlignment();
2441 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanaka79738332011-09-19 20:26:02 +00002442 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002443
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002444 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002445 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002446
Daniel Sandersd897b562014-03-27 10:46:12 +00002447 SDValue StackPtr = DAG.getCopyFromReg(
Eric Christopher1c29a652014-07-18 22:55:25 +00002448 Chain, DL, Subtarget.isABI_N64() ? Mips::SP_64 : Mips::SP,
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002449 getPointerTy());
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002450
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002451 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002452 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002453 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002454 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002455
2456 // Walk the register/memloc assignments, inserting copies/loads.
2457 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002458 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002459 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002460 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002461 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2462
2463 // ByVal Arg.
2464 if (Flags.isByVal()) {
2465 assert(Flags.getByValSize() &&
2466 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002467 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002468 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002469 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002470 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Eric Christopher1c29a652014-07-18 22:55:25 +00002471 MipsCCInfo, *ByValArg, Flags, Subtarget.isLittle());
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002472 ++ByValArg;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002473 continue;
2474 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002475
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002476 // Promote the value if needed.
2477 switch (VA.getLocInfo()) {
Torok Edwinfbcc6632009-07-14 16:55:14 +00002478 default: llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002479 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002480 if (VA.isRegLoc()) {
2481 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002482 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2483 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002484 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002485 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002486 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakae2489122011-04-15 21:51:11 +00002487 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002488 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002489 Arg, DAG.getConstant(1, MVT::i32));
Eric Christopher1c29a652014-07-18 22:55:25 +00002490 if (!Subtarget.isLittle())
Akira Hatanaka27916972011-04-15 19:52:08 +00002491 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002492 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002493 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2494 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2495 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002496 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002497 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002498 }
2499 break;
Chris Lattner52f16de2008-03-17 06:57:02 +00002500 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002501 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002502 break;
2503 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002504 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002505 break;
2506 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002507 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002508 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002509 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002510
2511 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002512 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002513 if (VA.isRegLoc()) {
2514 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002515 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002516 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002517
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002518 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002519 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002520
Wesley Peck527da1b2010-11-23 03:31:01 +00002521 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002522 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002523 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002524 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002525 }
2526
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002527 // Transform all store nodes into one single node because all store
2528 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002529 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002530 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002531
Bill Wendling24c79f22008-09-16 21:48:12 +00002532 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002533 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2534 // node so that legalize doesn't hack it.
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002535 bool IsPICCall =
Eric Christopher1c29a652014-07-18 22:55:25 +00002536 (Subtarget.isABI_N64() || IsPIC); // true if calls are translated to
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002537 // jalr $25
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002538 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002539 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002540 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002541
2542 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002543 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002544 const GlobalValue *Val = G->getGlobal();
2545 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002546
2547 if (InternalLinkage)
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002548 Callee = getAddrLocal(G, Ty, DAG,
Eric Christopher1c29a652014-07-18 22:55:25 +00002549 Subtarget.isABI_N32() || Subtarget.isABI_N64());
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002550 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002551 Callee = getAddrGlobalLargeGOT(G, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002552 MipsII::MO_CALL_LO16, Chain,
2553 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002554 else
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002555 Callee = getAddrGlobal(G, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2556 FuncInfo->callPtrInfo(Val));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002557 } else
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002558 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002559 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002560 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002561 }
2562 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002563 const char *Sym = S->getSymbol();
2564
Eric Christopher1c29a652014-07-18 22:55:25 +00002565 if (!Subtarget.isABI_N64() && !IsPIC) // !N64 && static
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002566 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy(),
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002567 MipsII::MO_NO_FLAG);
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00002568 else if (LargeGOT)
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002569 Callee = getAddrGlobalLargeGOT(S, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002570 MipsII::MO_CALL_LO16, Chain,
2571 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka02b0e482013-02-22 21:10:03 +00002572 else // N64 || PIC
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002573 Callee = getAddrGlobal(S, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
2574 FuncInfo->callPtrInfo(Sym));
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002575
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002576 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002577 }
2578
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002579 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002580 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002581
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002582 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2583 CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002584
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002585 if (IsTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00002586 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002587
Craig Topper48d114b2014-04-26 18:35:24 +00002588 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002589 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002590
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002591 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002592 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Andrew Trickad6d08a2013-05-29 22:03:55 +00002593 DAG.getIntPtrConstant(0, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002594 InFlag = Chain.getValue(1);
2595
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002596 // Handle result values, copying them out of physregs into vregs that we
2597 // return.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002598 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2599 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002600}
2601
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002602/// LowerCallResult - Lower the result values of a call into the
2603/// appropriate copies out of appropriate physical registers.
2604SDValue
2605MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002606 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002607 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002608 SDLoc DL, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002609 SmallVectorImpl<SDValue> &InVals,
2610 const SDNode *CallNode,
2611 const Type *RetTy) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002612 // Assign locations to each value returned by this call.
2613 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002614 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002615 getTargetMachine(), RVLocs, *DAG.getContext());
Eric Christopher1c29a652014-07-18 22:55:25 +00002616 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002617 CCInfo);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002618
Eric Christopher1c29a652014-07-18 22:55:25 +00002619 MipsCCInfo.analyzeCallResult(Ins, Subtarget.abiUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002620 CallNode, RetTy);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002621
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002622 // Copy all of the result registers out of their specified physreg.
2623 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002624 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002625 RVLocs[i].getLocVT(), InFlag);
2626 Chain = Val.getValue(1);
2627 InFlag = Val.getValue(2);
2628
2629 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002630 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002631
2632 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002633 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002634
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002635 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002636}
2637
Akira Hatanakae2489122011-04-15 21:51:11 +00002638//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002639// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002640//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002641/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002642/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002643SDValue
2644MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002645 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002646 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002647 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002648 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002649 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002650 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002651 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002652 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002653 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002654
Dan Gohman31ae5862010-04-17 14:41:14 +00002655 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002656
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002657 // Used with vargs to acumulate store chains.
2658 std::vector<SDValue> OutChains;
2659
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002660 // Assign locations to all of the incoming arguments.
2661 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002662 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002663 getTargetMachine(), ArgLocs, *DAG.getContext());
Eric Christopher1c29a652014-07-18 22:55:25 +00002664 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002665 CCInfo);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002666 Function::const_arg_iterator FuncArg =
2667 DAG.getMachineFunction().getFunction()->arg_begin();
Eric Christopher1c29a652014-07-18 22:55:25 +00002668 bool UseSoftFloat = Subtarget.abiUsesSoftFloat();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002669
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002670 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002671 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2672 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002673
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002674 unsigned CurArgIdx = 0;
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002675 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002676
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002677 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002678 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002679 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2680 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002681 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002682 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2683 bool IsRegLoc = VA.isRegLoc();
2684
2685 if (Flags.isByVal()) {
2686 assert(Flags.getByValSize() &&
2687 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002688 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002689 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002690 MipsCCInfo, *ByValArg);
2691 ++ByValArg;
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002692 continue;
2693 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002694
2695 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002696 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002697 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002698 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002699 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002700
Wesley Peck527da1b2010-11-23 03:31:01 +00002701 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002702 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002703 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2704 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002705
2706 // If this is an 8 or 16-bit value, it has been passed promoted
2707 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002708 // truncate to the right size.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002709 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattner3c049702009-03-26 05:28:14 +00002710 unsigned Opcode = 0;
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002711 if (VA.getLocInfo() == CCValAssign::SExt)
2712 Opcode = ISD::AssertSext;
2713 else if (VA.getLocInfo() == CCValAssign::ZExt)
2714 Opcode = ISD::AssertZext;
Chris Lattner3c049702009-03-26 05:28:14 +00002715 if (Opcode)
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002716 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002717 DAG.getValueType(ValVT));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002718 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002719 }
2720
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002721 // Handle floating point arguments passed in integer registers and
2722 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002723 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002724 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2725 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002726 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Eric Christopher1c29a652014-07-18 22:55:25 +00002727 else if (Subtarget.isABI_O32() && RegVT == MVT::i32 &&
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002728 ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002729 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002730 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002731 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Eric Christopher1c29a652014-07-18 22:55:25 +00002732 if (!Subtarget.isLittle())
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002733 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002734 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002735 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002736 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002737
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002738 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002739 } else { // VA.isRegLoc()
2740
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002741 // sanity check
2742 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002743
Wesley Peck527da1b2010-11-23 03:31:01 +00002744 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002745 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002746 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002747
2748 // Create load nodes to retrieve arguments from the stack
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002749 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakad1c58ed2013-11-09 02:38:51 +00002750 SDValue Load = DAG.getLoad(ValVT, DL, Chain, FIN,
2751 MachinePointerInfo::getFixedStack(FI),
2752 false, false, false, 0);
2753 InVals.push_back(Load);
2754 OutChains.push_back(Load.getValue(1));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002755 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002756 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002757
Reid Kleckner7a59e082014-05-12 22:01:27 +00002758 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00002759 // The mips ABIs for returning structs by value requires that we copy
2760 // the sret argument into $v0 for the return. Save the argument into
2761 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00002762 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00002763 unsigned Reg = MipsFI->getSRetReturnReg();
2764 if (!Reg) {
2765 Reg = MF.getRegInfo().createVirtualRegister(
Eric Christopher1c29a652014-07-18 22:55:25 +00002766 getRegClassFor(Subtarget.isABI_N64() ? MVT::i64 : MVT::i32));
Reid Kleckner79418562014-05-09 22:32:13 +00002767 MipsFI->setSRetReturnReg(Reg);
2768 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00002769 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00002770 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00002771 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002772 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002773 }
2774
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002775 if (IsVarArg)
2776 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002777
Wesley Peck527da1b2010-11-23 03:31:01 +00002778 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002779 // the size of Ins and InVals. This only happens when on varg functions
2780 if (!OutChains.empty()) {
2781 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00002782 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002783 }
2784
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002785 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002786}
2787
Akira Hatanakae2489122011-04-15 21:51:11 +00002788//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002789// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002790//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002791
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002792bool
2793MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002794 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002795 const SmallVectorImpl<ISD::OutputArg> &Outs,
2796 LLVMContext &Context) const {
2797 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002798 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00002799 RVLocs, Context);
2800 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2801}
2802
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002803SDValue
2804MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002805 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002806 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002807 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002808 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002809 // CCValAssign - represent the assignment of
2810 // the return value to a location
2811 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002812 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002813
2814 // CCState - Info about the registers and stack slot.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002815 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002816 *DAG.getContext());
Eric Christopher1c29a652014-07-18 22:55:25 +00002817 MipsCC MipsCCInfo(CallConv, Subtarget.isABI_O32(), Subtarget.isFP64bit(),
Eric Christopherbf33a3c2014-07-02 23:18:40 +00002818 CCInfo);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002819
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002820 // Analyze return values.
Eric Christopher1c29a652014-07-18 22:55:25 +00002821 MipsCCInfo.analyzeReturn(Outs, Subtarget.abiUsesSoftFloat(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002822 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002823
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002824 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002825 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002826
2827 // Copy the result values into the output registers.
2828 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002829 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002830 CCValAssign &VA = RVLocs[i];
2831 assert(VA.isRegLoc() && "Can only return in registers!");
2832
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002833 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002834 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002835
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002836 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002837
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002838 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002839 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002840 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002841 }
2842
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002843 // The mips ABIs for returning structs by value requires that we copy
2844 // the sret argument into $v0 for the return. We saved the argument into
2845 // a virtual register in the entry block, so now we copy the value out
2846 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002847 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002848 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2849 unsigned Reg = MipsFI->getSRetReturnReg();
2850
Wesley Peck527da1b2010-11-23 03:31:01 +00002851 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00002852 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002853 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Eric Christopher1c29a652014-07-18 22:55:25 +00002854 unsigned V0 = Subtarget.isABI_N64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002855
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002856 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002857 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002858 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002859 }
2860
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002861 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00002862
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00002863 // Add the flag if we have it.
2864 if (Flag.getNode())
2865 RetOps.push_back(Flag);
2866
2867 // Return on Mips is always a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00002868 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002869}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002870
Akira Hatanakae2489122011-04-15 21:51:11 +00002871//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002872// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00002873//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002874
2875/// getConstraintType - Given a constraint letter, return the type of
2876/// constraint it is for this target.
2877MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peck527da1b2010-11-23 03:31:01 +00002878getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002879{
Daniel Sanders8b59af12013-11-12 12:56:01 +00002880 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002881 // GCC config/mips/constraints.md
2882 //
Wesley Peck527da1b2010-11-23 03:31:01 +00002883 // 'd' : An address register. Equivalent to r
2884 // unless generating MIPS16 code.
2885 // 'y' : Equivalent to r; retained for
2886 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00002887 // 'c' : A register suitable for use in an indirect
2888 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002889 // 'l' : The lo register. 1 word storage.
2890 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002891 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002892 switch (Constraint[0]) {
2893 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002894 case 'd':
2895 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002896 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00002897 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00002898 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002899 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002900 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00002901 case 'R':
2902 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00002903 }
2904 }
2905 return TargetLowering::getConstraintType(Constraint);
2906}
2907
John Thompsone8360b72010-10-29 17:29:13 +00002908/// Examine constraint type and operand type and determine a weight value.
2909/// This object must already have been set up with the operand type
2910/// and the current alternative constraint selected.
2911TargetLowering::ConstraintWeight
2912MipsTargetLowering::getSingleConstraintMatchWeight(
2913 AsmOperandInfo &info, const char *constraint) const {
2914 ConstraintWeight weight = CW_Invalid;
2915 Value *CallOperandVal = info.CallOperandVal;
2916 // If we don't have a value, we can't do a match,
2917 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00002918 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00002919 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00002920 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00002921 // Look at the constraint type.
2922 switch (*constraint) {
2923 default:
2924 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2925 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00002926 case 'd':
2927 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00002928 if (type->isIntegerTy())
2929 weight = CW_Register;
2930 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002931 case 'f': // FPU or MSA register
Eric Christopher1c29a652014-07-18 22:55:25 +00002932 if (Subtarget.hasMSA() && type->isVectorTy() &&
Daniel Sanders8b59af12013-11-12 12:56:01 +00002933 cast<VectorType>(type)->getBitWidth() == 128)
2934 weight = CW_Register;
2935 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00002936 weight = CW_Register;
2937 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00002938 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00002939 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00002940 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00002941 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00002942 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00002943 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002944 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00002945 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00002946 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00002947 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00002948 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00002949 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00002950 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00002951 if (isa<ConstantInt>(CallOperandVal))
2952 weight = CW_Constant;
2953 break;
Jack Carter0e149b02013-03-04 21:33:15 +00002954 case 'R':
2955 weight = CW_Memory;
2956 break;
John Thompsone8360b72010-10-29 17:29:13 +00002957 }
2958 return weight;
2959}
2960
Akira Hatanaka7473b472013-08-14 00:21:25 +00002961/// This is a helper function to parse a physical register string and split it
2962/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
2963/// that is returned indicates whether parsing was successful. The second flag
2964/// is true if the numeric part exists.
2965static std::pair<bool, bool>
2966parsePhysicalReg(const StringRef &C, std::string &Prefix,
2967 unsigned long long &Reg) {
2968 if (C.front() != '{' || C.back() != '}')
2969 return std::make_pair(false, false);
2970
2971 // Search for the first numeric character.
2972 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
2973 I = std::find_if(B, E, std::ptr_fun(isdigit));
2974
2975 Prefix.assign(B, I - B);
2976
2977 // The second flag is set to false if no numeric characters were found.
2978 if (I == E)
2979 return std::make_pair(true, false);
2980
2981 // Parse the numeric characters.
2982 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
2983 true);
2984}
2985
2986std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
2987parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const {
2988 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2989 const TargetRegisterClass *RC;
2990 std::string Prefix;
2991 unsigned long long Reg;
2992
2993 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
2994
2995 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00002996 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00002997
2998 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
2999 // No numeric characters follow "hi" or "lo".
3000 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003001 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003002
3003 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003004 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003005 return std::make_pair(*(RC->begin()), RC);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003006 } else if (Prefix.compare(0, 4, "$msa") == 0) {
3007 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
3008
3009 // No numeric characters follow the name.
3010 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003011 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003012
3013 Reg = StringSwitch<unsigned long long>(Prefix)
3014 .Case("$msair", Mips::MSAIR)
3015 .Case("$msacsr", Mips::MSACSR)
3016 .Case("$msaaccess", Mips::MSAAccess)
3017 .Case("$msasave", Mips::MSASave)
3018 .Case("$msamodify", Mips::MSAModify)
3019 .Case("$msarequest", Mips::MSARequest)
3020 .Case("$msamap", Mips::MSAMap)
3021 .Case("$msaunmap", Mips::MSAUnmap)
3022 .Default(0);
3023
3024 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00003025 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003026
3027 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
3028 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003029 }
3030
3031 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003032 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003033
3034 if (Prefix == "$f") { // Parse $f0-$f31.
3035 // If the size of FP registers is 64-bit or Reg is an even number, select
3036 // the 64-bit register class. Otherwise, select the 32-bit register class.
3037 if (VT == MVT::Other)
Eric Christopher1c29a652014-07-18 22:55:25 +00003038 VT = (Subtarget.isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003039
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003040 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003041
3042 if (RC == &Mips::AFGR64RegClass) {
3043 assert(Reg % 2 == 0);
3044 Reg >>= 1;
3045 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003046 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003047 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003048 else if (Prefix == "$w") { // Parse $w0-$w31.
3049 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003050 } else { // Parse $0-$31.
3051 assert(Prefix == "$");
3052 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3053 }
3054
3055 assert(Reg < RC->getNumRegs());
3056 return std::make_pair(*(RC->begin() + Reg), RC);
3057}
3058
Eric Christophereaf77dc2011-06-29 19:33:04 +00003059/// Given a register class constraint, like 'r', if this corresponds directly
3060/// to an LLVM register class, return a register of 0 and the register class
3061/// pointer.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003062std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Chad Rosier295bd432013-06-22 18:37:38 +00003063getRegForInlineAsmConstraint(const std::string &Constraint, MVT VT) const
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003064{
3065 if (Constraint.size() == 1) {
3066 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003067 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3068 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003069 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003070 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
Eric Christopher1c29a652014-07-18 22:55:25 +00003071 if (Subtarget.inMips16Mode())
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003072 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003073 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003074 }
Eric Christopher1c29a652014-07-18 22:55:25 +00003075 if (VT == MVT::i64 && !Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003076 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003077 if (VT == MVT::i64 && Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003078 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003079 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003080 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003081 case 'f': // FPU or MSA register
3082 if (VT == MVT::v16i8)
3083 return std::make_pair(0U, &Mips::MSA128BRegClass);
3084 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3085 return std::make_pair(0U, &Mips::MSA128HRegClass);
3086 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3087 return std::make_pair(0U, &Mips::MSA128WRegClass);
3088 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3089 return std::make_pair(0U, &Mips::MSA128DRegClass);
3090 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003091 return std::make_pair(0U, &Mips::FGR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003092 else if ((VT == MVT::f64) && (!Subtarget.isSingleFloat())) {
3093 if (Subtarget.isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003094 return std::make_pair(0U, &Mips::FGR64RegClass);
3095 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003096 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003097 break;
3098 case 'c': // register suitable for indirect jump
3099 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003100 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003101 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003102 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003103 case 'l': // register suitable for indirect jump
3104 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003105 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3106 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003107 case 'x': // register suitable for indirect jump
3108 // Fixme: Not triggering the use of both hi and low
3109 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003110 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003111 }
3112 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003113
3114 std::pair<unsigned, const TargetRegisterClass *> R;
3115 R = parseRegForInlineAsmConstraint(Constraint, VT);
3116
3117 if (R.second)
3118 return R;
3119
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003120 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3121}
3122
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003123/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3124/// vector. If it is invalid, don't add anything to Ops.
3125void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3126 std::string &Constraint,
3127 std::vector<SDValue>&Ops,
3128 SelectionDAG &DAG) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003129 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003130
3131 // Only support length 1 constraints for now.
3132 if (Constraint.length() > 1) return;
3133
3134 char ConstraintLetter = Constraint[0];
3135 switch (ConstraintLetter) {
3136 default: break; // This will fall through to the generic implementation
3137 case 'I': // Signed 16 bit constant
3138 // If this fails, the parent routine will give an error
3139 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3140 EVT Type = Op.getValueType();
3141 int64_t Val = C->getSExtValue();
3142 if (isInt<16>(Val)) {
3143 Result = DAG.getTargetConstant(Val, Type);
3144 break;
3145 }
3146 }
3147 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003148 case 'J': // integer zero
3149 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3150 EVT Type = Op.getValueType();
3151 int64_t Val = C->getZExtValue();
3152 if (Val == 0) {
3153 Result = DAG.getTargetConstant(0, Type);
3154 break;
3155 }
3156 }
3157 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003158 case 'K': // unsigned 16 bit immediate
3159 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3160 EVT Type = Op.getValueType();
3161 uint64_t Val = (uint64_t)C->getZExtValue();
3162 if (isUInt<16>(Val)) {
3163 Result = DAG.getTargetConstant(Val, Type);
3164 break;
3165 }
3166 }
3167 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003168 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3169 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3170 EVT Type = Op.getValueType();
3171 int64_t Val = C->getSExtValue();
3172 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3173 Result = DAG.getTargetConstant(Val, Type);
3174 break;
3175 }
3176 }
3177 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003178 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3179 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3180 EVT Type = Op.getValueType();
3181 int64_t Val = C->getSExtValue();
3182 if ((Val >= -65535) && (Val <= -1)) {
3183 Result = DAG.getTargetConstant(Val, Type);
3184 break;
3185 }
3186 }
3187 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003188 case 'O': // signed 15 bit immediate
3189 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3190 EVT Type = Op.getValueType();
3191 int64_t Val = C->getSExtValue();
3192 if ((isInt<15>(Val))) {
3193 Result = DAG.getTargetConstant(Val, Type);
3194 break;
3195 }
3196 }
3197 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003198 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3199 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3200 EVT Type = Op.getValueType();
3201 int64_t Val = C->getSExtValue();
3202 if ((Val <= 65535) && (Val >= 1)) {
3203 Result = DAG.getTargetConstant(Val, Type);
3204 break;
3205 }
3206 }
3207 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003208 }
3209
3210 if (Result.getNode()) {
3211 Ops.push_back(Result);
3212 return;
3213 }
3214
3215 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3216}
3217
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003218bool MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM,
3219 Type *Ty) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003220 // No global is ever allowed as a base.
3221 if (AM.BaseGV)
3222 return false;
3223
3224 switch (AM.Scale) {
3225 case 0: // "r+i" or just "i", depending on HasBaseReg.
3226 break;
3227 case 1:
3228 if (!AM.HasBaseReg) // allow "r+i".
3229 break;
3230 return false; // disallow "r+r" or "r+r+i".
3231 default:
3232 return false;
3233 }
3234
3235 return true;
3236}
3237
3238bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003239MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3240 // The Mips target isn't yet aware of offsets.
3241 return false;
3242}
Evan Cheng16993aa2009-10-27 19:56:55 +00003243
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003244EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003245 unsigned SrcAlign,
3246 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003247 bool MemcpyStrSrc,
3248 MachineFunction &MF) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003249 if (Subtarget.hasMips64())
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003250 return MVT::i64;
3251
3252 return MVT::i32;
3253}
3254
Evan Cheng83896a52009-10-28 01:43:28 +00003255bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3256 if (VT != MVT::f32 && VT != MVT::f64)
3257 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003258 if (Imm.isNegZero())
3259 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003260 return Imm.isZero();
3261}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003262
3263unsigned MipsTargetLowering::getJumpTableEncoding() const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003264 if (Subtarget.isABI_N64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003265 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003266
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003267 return TargetLowering::getJumpTableEncoding();
3268}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003269
Akira Hatanakae092f722013-03-05 22:54:59 +00003270/// This function returns true if CallSym is a long double emulation routine.
3271static bool isF128SoftLibCall(const char *CallSym) {
3272 const char *const LibCalls[] =
3273 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3274 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3275 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3276 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3277 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3278 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3279 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3280 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3281 "truncl"};
3282
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003283 const char *const *End = LibCalls + array_lengthof(LibCalls);
Akira Hatanakae092f722013-03-05 22:54:59 +00003284
3285 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003286 MipsTargetLowering::LTStr Comp;
Akira Hatanakae092f722013-03-05 22:54:59 +00003287
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003288#ifndef NDEBUG
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003289 for (const char *const *I = LibCalls; I < End - 1; ++I)
Akira Hatanakae092f722013-03-05 22:54:59 +00003290 assert(Comp(*I, *(I + 1)));
3291#endif
3292
Akira Hatanaka96ca1822013-03-13 00:54:29 +00003293 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanakae092f722013-03-05 22:54:59 +00003294}
3295
3296/// This function returns true if Ty is fp128 or i128 which was originally a
3297/// fp128.
3298static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3299 if (Ty->isFP128Ty())
3300 return true;
3301
3302 const ExternalSymbolSDNode *ES =
3303 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3304
3305 // If the Ty is i128 and the function being called is a long double emulation
3306 // routine, then the original type is f128.
3307 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3308}
3309
Reed Kotler783c7942013-05-10 22:25:39 +00003310MipsTargetLowering::MipsCC::SpecialCallingConvType
3311 MipsTargetLowering::getSpecialCallingConv(SDValue Callee) const {
3312 MipsCC::SpecialCallingConvType SpecialCallingConv =
Alp Toker98444342014-04-19 23:56:35 +00003313 MipsCC::NoSpecialCallingConv;
Eric Christopher1c29a652014-07-18 22:55:25 +00003314 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00003315 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3316 llvm::StringRef Sym = G->getGlobal()->getName();
3317 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00003318 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00003319 SpecialCallingConv = MipsCC::Mips16RetHelperConv;
3320 }
3321 }
3322 }
3323 return SpecialCallingConv;
3324}
3325
3326MipsTargetLowering::MipsCC::MipsCC(
Akira Hatanakabfb66242013-08-20 23:38:40 +00003327 CallingConv::ID CC, bool IsO32_, bool IsFP64_, CCState &Info,
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003328 MipsCC::SpecialCallingConvType SpecialCallingConv_)
Akira Hatanakabfb66242013-08-20 23:38:40 +00003329 : CCInfo(Info), CallConv(CC), IsO32(IsO32_), IsFP64(IsFP64_),
Reed Kotler783c7942013-05-10 22:25:39 +00003330 SpecialCallingConv(SpecialCallingConv_){
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003331 // Pre-allocate reserved argument area.
Akira Hatanaka5001be52013-02-15 21:45:11 +00003332 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003333}
3334
Reed Kotler783c7942013-05-10 22:25:39 +00003335
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003336void MipsTargetLowering::MipsCC::
Akira Hatanaka5001be52013-02-15 21:45:11 +00003337analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003338 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3339 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003340 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3341 "CallingConv::Fast shouldn't be used for vararg functions.");
3342
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003343 unsigned NumOpnds = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003344 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003345
3346 for (unsigned I = 0; I != NumOpnds; ++I) {
3347 MVT ArgVT = Args[I].VT;
3348 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3349 bool R;
3350
3351 if (ArgFlags.isByVal()) {
3352 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3353 continue;
3354 }
3355
Akira Hatanaka5001be52013-02-15 21:45:11 +00003356 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003357 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00003358 else {
3359 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3360 IsSoftFloat);
3361 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3362 }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003363
3364 if (R) {
3365#ifndef NDEBUG
3366 dbgs() << "Call operand #" << I << " has unhandled type "
3367 << EVT(ArgVT).getEVTString();
3368#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003369 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003370 }
3371 }
3372}
3373
3374void MipsTargetLowering::MipsCC::
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003375analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3376 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003377 unsigned NumArgs = Args.size();
Akira Hatanaka5001be52013-02-15 21:45:11 +00003378 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003379 unsigned CurArgIdx = 0;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003380
3381 for (unsigned I = 0; I != NumArgs; ++I) {
3382 MVT ArgVT = Args[I].VT;
3383 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003384 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3385 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003386
3387 if (ArgFlags.isByVal()) {
3388 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3389 continue;
3390 }
3391
Craig Topper062a2ba2014-04-25 05:30:21 +00003392 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), nullptr, IsSoftFloat);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003393
3394 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003395 continue;
3396
3397#ifndef NDEBUG
3398 dbgs() << "Formal Arg #" << I << " has unhandled type "
3399 << EVT(ArgVT).getEVTString();
3400#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003401 llvm_unreachable(nullptr);
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003402 }
3403}
3404
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003405template<typename Ty>
3406void MipsTargetLowering::MipsCC::
3407analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3408 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanakae092f722013-03-05 22:54:59 +00003409 CCAssignFn *Fn;
3410
3411 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3412 Fn = RetCC_F128Soft;
3413 else
3414 Fn = RetCC_Mips;
3415
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003416 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3417 MVT VT = RetVals[I].VT;
3418 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3419 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3420
Akira Hatanakae092f722013-03-05 22:54:59 +00003421 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003422#ifndef NDEBUG
3423 dbgs() << "Call result #" << I << " has unhandled type "
3424 << EVT(VT).getEVTString() << '\n';
3425#endif
Craig Toppere73658d2014-04-28 04:05:08 +00003426 llvm_unreachable(nullptr);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003427 }
3428 }
3429}
3430
3431void MipsTargetLowering::MipsCC::
3432analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3433 const SDNode *CallNode, const Type *RetTy) const {
3434 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3435}
3436
3437void MipsTargetLowering::MipsCC::
3438analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3439 const Type *RetTy) const {
Craig Topper062a2ba2014-04-25 05:30:21 +00003440 analyzeReturn(Outs, IsSoftFloat, nullptr, RetTy);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003441}
3442
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003443void MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3444 MVT LocVT,
3445 CCValAssign::LocInfo LocInfo,
3446 ISD::ArgFlagsTy ArgFlags) {
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003447 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3448
3449 struct ByValArgInfo ByVal;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003450 unsigned RegSize = regSize();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003451 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3452 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3453 RegSize * 2);
3454
Akira Hatanaka5001be52013-02-15 21:45:11 +00003455 if (useRegsForByval())
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003456 allocateRegs(ByVal, ByValSize, Align);
3457
3458 // Allocate space on caller's stack.
3459 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3460 Align);
3461 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3462 LocInfo));
3463 ByValArgs.push_back(ByVal);
3464}
3465
Akira Hatanaka5001be52013-02-15 21:45:11 +00003466unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3467 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3468}
3469
3470unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3471 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3472}
3473
Craig Topper840beec2014-04-04 05:16:06 +00003474const MCPhysReg *MipsTargetLowering::MipsCC::intArgRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003475 return IsO32 ? O32IntRegs : Mips64IntRegs;
3476}
3477
3478llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3479 if (CallConv == CallingConv::Fast)
3480 return CC_Mips_FastCC;
3481
Reed Kotler783c7942013-05-10 22:25:39 +00003482 if (SpecialCallingConv == Mips16RetHelperConv)
3483 return CC_Mips16RetHelper;
Akira Hatanakabfb66242013-08-20 23:38:40 +00003484 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003485}
3486
3487llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
Akira Hatanakabfb66242013-08-20 23:38:40 +00003488 return IsO32 ? (IsFP64 ? CC_MipsO32_FP64 : CC_MipsO32_FP32) : CC_MipsN_VarArg;
Akira Hatanaka5001be52013-02-15 21:45:11 +00003489}
3490
Craig Topper840beec2014-04-04 05:16:06 +00003491const MCPhysReg *MipsTargetLowering::MipsCC::shadowRegs() const {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003492 return IsO32 ? O32IntRegs : Mips64DPRegs;
3493}
3494
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003495void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3496 unsigned ByValSize,
3497 unsigned Align) {
Akira Hatanaka5001be52013-02-15 21:45:11 +00003498 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003499 const MCPhysReg *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003500 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3501 "Byval argument's size and alignment should be a multiple of"
3502 "RegSize.");
3503
3504 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3505
3506 // If Align > RegSize, the first arg register must be even.
3507 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3508 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3509 ++ByVal.FirstIdx;
3510 }
3511
3512 // Mark the registers allocated.
3513 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3514 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3515 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3516}
Akira Hatanaka25dad192012-10-27 00:10:18 +00003517
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003518MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3519 const SDNode *CallNode,
3520 bool IsSoftFloat) const {
3521 if (IsSoftFloat || IsO32)
3522 return VT;
3523
3524 // Check if the original type was fp128.
Akira Hatanakae092f722013-03-05 22:54:59 +00003525 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003526 assert(VT == MVT::i64);
3527 return MVT::f64;
3528 }
3529
3530 return VT;
3531}
3532
Akira Hatanaka25dad192012-10-27 00:10:18 +00003533void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003534copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
Akira Hatanaka25dad192012-10-27 00:10:18 +00003535 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3536 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3537 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3538 MachineFunction &MF = DAG.getMachineFunction();
3539 MachineFrameInfo *MFI = MF.getFrameInfo();
3540 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3541 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3542 int FrameObjOffset;
3543
3544 if (RegAreaSize)
3545 FrameObjOffset = (int)CC.reservedArgArea() -
3546 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3547 else
3548 FrameObjOffset = ByVal.Address;
3549
3550 // Create frame object.
3551 EVT PtrTy = getPointerTy();
3552 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3553 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3554 InVals.push_back(FIN);
3555
3556 if (!ByVal.NumRegs)
3557 return;
3558
3559 // Copy arg registers.
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003560 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003561 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3562
3563 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3564 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003565 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003566 unsigned Offset = I * CC.regSize();
3567 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3568 DAG.getConstant(Offset, PtrTy));
3569 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3570 StorePtr, MachinePointerInfo(FuncArg, Offset),
3571 false, false, 0);
3572 OutChains.push_back(Store);
3573 }
3574}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003575
3576// Copy byVal arg to registers and stack.
3577void MipsTargetLowering::
Andrew Trickef9de2a2013-05-25 02:42:55 +00003578passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00003579 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +00003580 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003581 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3582 const MipsCC &CC, const ByValArgInfo &ByVal,
3583 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003584 unsigned ByValSizeInBytes = Flags.getByValSize();
3585 unsigned OffsetInBytes = 0; // From beginning of struct
3586 unsigned RegSizeInBytes = CC.regSize();
3587 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
3588 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003589
3590 if (ByVal.NumRegs) {
Craig Topper840beec2014-04-04 05:16:06 +00003591 const MCPhysReg *ArgRegs = CC.intArgRegs();
Daniel Sandersac272632014-05-23 13:18:02 +00003592 bool LeftoverBytes = (ByVal.NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003593 unsigned I = 0;
3594
3595 // Copy words to registers.
Daniel Sandersac272632014-05-23 13:18:02 +00003596 for (; I < ByVal.NumRegs - LeftoverBytes;
3597 ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003598 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003599 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003600 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3601 MachinePointerInfo(), false, false, false,
3602 Alignment);
3603 MemOpChains.push_back(LoadVal.getValue(1));
3604 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3605 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3606 }
3607
3608 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003609 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003610 return;
3611
3612 // Copy the remainder of the byval argument with sub-word loads and shifts.
3613 if (LeftoverBytes) {
Daniel Sandersac272632014-05-23 13:18:02 +00003614 assert((ByValSizeInBytes > OffsetInBytes) &&
3615 (ByValSizeInBytes < OffsetInBytes + RegSizeInBytes) &&
3616 "Size of the remainder should be smaller than RegSizeInBytes.");
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003617 SDValue Val;
3618
Daniel Sandersac272632014-05-23 13:18:02 +00003619 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3620 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3621 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003622
Daniel Sandersac272632014-05-23 13:18:02 +00003623 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003624 continue;
3625
3626 // Load subword.
3627 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003628 DAG.getConstant(OffsetInBytes, PtrTy));
3629 SDValue LoadVal = DAG.getExtLoad(
3630 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00003631 MVT::getIntegerVT(LoadSizeInBytes * 8), false, false, false,
3632 Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003633 MemOpChains.push_back(LoadVal.getValue(1));
3634
3635 // Shift the loaded value.
3636 unsigned Shamt;
3637
3638 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003639 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003640 else
Daniel Sandersac272632014-05-23 13:18:02 +00003641 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003642
3643 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3644 DAG.getConstant(Shamt, MVT::i32));
3645
3646 if (Val.getNode())
3647 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3648 else
3649 Val = Shift;
3650
Daniel Sandersac272632014-05-23 13:18:02 +00003651 OffsetInBytes += LoadSizeInBytes;
3652 TotalBytesLoaded += LoadSizeInBytes;
3653 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003654 }
3655
3656 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3657 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3658 return;
3659 }
3660 }
3661
3662 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003663 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003664 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Daniel Sandersac272632014-05-23 13:18:02 +00003665 DAG.getConstant(OffsetInBytes, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003666 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3667 DAG.getIntPtrConstant(ByVal.Address));
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003668 Chain = DAG.getMemcpy(Chain, DL, Dst, Src, DAG.getConstant(MemCpySize, PtrTy),
3669 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003670 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003671 MemOpChains.push_back(Chain);
3672}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003673
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003674void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3675 const MipsCC &CC, SDValue Chain,
3676 SDLoc DL, SelectionDAG &DAG) const {
Akira Hatanaka2a134022012-10-27 00:21:13 +00003677 unsigned NumRegs = CC.numIntArgRegs();
Craig Topper840beec2014-04-04 05:16:06 +00003678 const MCPhysReg *ArgRegs = CC.intArgRegs();
Akira Hatanaka2a134022012-10-27 00:21:13 +00003679 const CCState &CCInfo = CC.getCCInfo();
3680 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3681 unsigned RegSize = CC.regSize();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00003682 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003683 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3684 MachineFunction &MF = DAG.getMachineFunction();
3685 MachineFrameInfo *MFI = MF.getFrameInfo();
3686 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3687
3688 // Offset of the first variable argument from stack pointer.
3689 int VaArgOffset;
3690
3691 if (NumRegs == Idx)
3692 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3693 else
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003694 VaArgOffset = (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003695
3696 // Record the frame index of the first variable argument
3697 // which is a value necessary to VASTART.
3698 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3699 MipsFI->setVarArgsFrameIndex(FI);
3700
3701 // Copy the integer registers that have not been used for argument passing
3702 // to the argument register save area. For O32, the save area is allocated
3703 // in the caller's stack frame, while for N32/64, it is allocated in the
3704 // callee's stack frame.
3705 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003706 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003707 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3708 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3709 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3710 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3711 MachinePointerInfo(), false, false, 0);
Eric Christopher1c29a652014-07-18 22:55:25 +00003712 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(
3713 (Value *)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003714 OutChains.push_back(Store);
3715 }
3716}