blob: add415e215cfafff7da929a32273f3b58d8c4618 [file] [log] [blame]
Tom Stellard347ac792015-06-26 21:15:07 +00001//===-- AMDGPUBaseInfo.cpp - AMDGPU Base encoding information--------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9#include "AMDGPUBaseInfo.h"
Tom Stellarde3b5aea2015-12-02 17:00:42 +000010#include "AMDGPU.h"
Tom Stellardac00eb52015-12-15 16:26:16 +000011#include "llvm/IR/LLVMContext.h"
12#include "llvm/IR/Function.h"
Tom Stellarde3b5aea2015-12-02 17:00:42 +000013#include "llvm/IR/GlobalValue.h"
Tom Stellarde135ffd2015-09-25 21:41:28 +000014#include "llvm/MC/MCContext.h"
15#include "llvm/MC/MCSectionELF.h"
Tom Stellard2b65ed32015-12-21 18:44:27 +000016#include "llvm/MC/MCSubtargetInfo.h"
Tom Stellard347ac792015-06-26 21:15:07 +000017#include "llvm/MC/SubtargetFeature.h"
18
19#define GET_SUBTARGETINFO_ENUM
20#include "AMDGPUGenSubtargetInfo.inc"
21#undef GET_SUBTARGETINFO_ENUM
22
Tom Stellard2b65ed32015-12-21 18:44:27 +000023#define GET_REGINFO_ENUM
24#include "AMDGPUGenRegisterInfo.inc"
25#undef GET_REGINFO_ENUM
26
Tom Stellard347ac792015-06-26 21:15:07 +000027namespace llvm {
28namespace AMDGPU {
29
30IsaVersion getIsaVersion(const FeatureBitset &Features) {
31
32 if (Features.test(FeatureISAVersion7_0_0))
33 return {7, 0, 0};
34
35 if (Features.test(FeatureISAVersion7_0_1))
36 return {7, 0, 1};
37
38 if (Features.test(FeatureISAVersion8_0_0))
39 return {8, 0, 0};
40
41 if (Features.test(FeatureISAVersion8_0_1))
42 return {8, 0, 1};
43
44 return {0, 0, 0};
45}
46
Tom Stellardff7416b2015-06-26 21:58:31 +000047void initDefaultAMDKernelCodeT(amd_kernel_code_t &Header,
48 const FeatureBitset &Features) {
49
50 IsaVersion ISA = getIsaVersion(Features);
51
52 memset(&Header, 0, sizeof(Header));
53
54 Header.amd_kernel_code_version_major = 1;
55 Header.amd_kernel_code_version_minor = 0;
56 Header.amd_machine_kind = 1; // AMD_MACHINE_KIND_AMDGPU
57 Header.amd_machine_version_major = ISA.Major;
58 Header.amd_machine_version_minor = ISA.Minor;
59 Header.amd_machine_version_stepping = ISA.Stepping;
60 Header.kernel_code_entry_byte_offset = sizeof(Header);
61 // wavefront_size is specified as a power of 2: 2^6 = 64 threads.
62 Header.wavefront_size = 6;
63 // These alignment values are specified in powers of two, so alignment =
64 // 2^n. The minimum alignment is 2^4 = 16.
65 Header.kernarg_segment_alignment = 4;
66 Header.group_segment_alignment = 4;
67 Header.private_segment_alignment = 4;
68}
69
Tom Stellarde135ffd2015-09-25 21:41:28 +000070MCSection *getHSATextSection(MCContext &Ctx) {
71 return Ctx.getELFSection(".hsatext", ELF::SHT_PROGBITS,
72 ELF::SHF_ALLOC | ELF::SHF_WRITE |
73 ELF::SHF_EXECINSTR |
74 ELF::SHF_AMDGPU_HSA_AGENT |
75 ELF::SHF_AMDGPU_HSA_CODE);
76}
77
Tom Stellard00f2f912015-12-02 19:47:57 +000078MCSection *getHSADataGlobalAgentSection(MCContext &Ctx) {
79 return Ctx.getELFSection(".hsadata_global_agent", ELF::SHT_PROGBITS,
80 ELF::SHF_ALLOC | ELF::SHF_WRITE |
81 ELF::SHF_AMDGPU_HSA_GLOBAL |
82 ELF::SHF_AMDGPU_HSA_AGENT);
83}
84
85MCSection *getHSADataGlobalProgramSection(MCContext &Ctx) {
86 return Ctx.getELFSection(".hsadata_global_program", ELF::SHT_PROGBITS,
87 ELF::SHF_ALLOC | ELF::SHF_WRITE |
88 ELF::SHF_AMDGPU_HSA_GLOBAL);
89}
90
Tom Stellard9760f032015-12-03 03:34:32 +000091MCSection *getHSARodataReadonlyAgentSection(MCContext &Ctx) {
92 return Ctx.getELFSection(".hsarodata_readonly_agent", ELF::SHT_PROGBITS,
93 ELF::SHF_ALLOC | ELF::SHF_AMDGPU_HSA_READONLY |
94 ELF::SHF_AMDGPU_HSA_AGENT);
95}
96
Tom Stellarde3b5aea2015-12-02 17:00:42 +000097bool isGroupSegment(const GlobalValue *GV) {
98 return GV->getType()->getAddressSpace() == AMDGPUAS::LOCAL_ADDRESS;
99}
100
Tom Stellard00f2f912015-12-02 19:47:57 +0000101bool isGlobalSegment(const GlobalValue *GV) {
102 return GV->getType()->getAddressSpace() == AMDGPUAS::GLOBAL_ADDRESS;
103}
104
105bool isReadOnlySegment(const GlobalValue *GV) {
106 return GV->getType()->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
107}
108
Tom Stellardac00eb52015-12-15 16:26:16 +0000109static const char ShaderTypeAttribute[] = "ShaderType";
110
111unsigned getShaderType(const Function &F) {
112 Attribute A = F.getFnAttribute(ShaderTypeAttribute);
113 unsigned ShaderType = ShaderType::COMPUTE;
114
115 if (A.isStringAttribute()) {
116 StringRef Str = A.getValueAsString();
117 if (Str.getAsInteger(0, ShaderType)) {
118 LLVMContext &Ctx = F.getContext();
119 Ctx.emitError("can't parse shader type");
120 }
121 }
122 return ShaderType;
123}
124
Tom Stellard2b65ed32015-12-21 18:44:27 +0000125bool isSI(const MCSubtargetInfo &STI) {
126 return STI.getFeatureBits()[AMDGPU::FeatureSouthernIslands];
127}
128
129bool isCI(const MCSubtargetInfo &STI) {
130 return STI.getFeatureBits()[AMDGPU::FeatureSeaIslands];
131}
132
133bool isVI(const MCSubtargetInfo &STI) {
134 return STI.getFeatureBits()[AMDGPU::FeatureVolcanicIslands];
135}
136
137unsigned getMCReg(unsigned Reg, const MCSubtargetInfo &STI) {
138
139 switch(Reg) {
140 default: break;
141 case AMDGPU::FLAT_SCR:
142 assert(!isSI(STI));
143 return isCI(STI) ? AMDGPU::FLAT_SCR_ci : AMDGPU::FLAT_SCR_vi;
144
145 case AMDGPU::FLAT_SCR_LO:
146 assert(!isSI(STI));
147 return isCI(STI) ? AMDGPU::FLAT_SCR_LO_ci : AMDGPU::FLAT_SCR_LO_vi;
148
149 case AMDGPU::FLAT_SCR_HI:
150 assert(!isSI(STI));
151 return isCI(STI) ? AMDGPU::FLAT_SCR_HI_ci : AMDGPU::FLAT_SCR_HI_vi;
152 }
153 return Reg;
154}
155
Tom Stellard347ac792015-06-26 21:15:07 +0000156} // End namespace AMDGPU
157} // End namespace llvm