blob: a7c99849058a735fe65685f7f79880c834ee1f26 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman1a6c47f2009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000016#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000018#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000023#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000024#include "llvm/CodeGen/Analysis.h"
25#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
28#include "llvm/CodeGen/GCStrategy.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
Bill Wendlinge38859d2012-06-28 00:05:13 +000037#include "llvm/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
41#include "llvm/IR/DerivedTypes.h"
42#include "llvm/IR/Function.h"
43#include "llvm/IR/GlobalVariable.h"
44#include "llvm/IR/InlineAsm.h"
45#include "llvm/IR/Instructions.h"
46#include "llvm/IR/IntrinsicInst.h"
47#include "llvm/IR/Intrinsics.h"
48#include "llvm/IR/LLVMContext.h"
49#include "llvm/IR/Module.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000050#include "llvm/Support/CommandLine.h"
51#include "llvm/Support/Debug.h"
52#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/MathExtras.h"
54#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000055#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000056#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000057#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Andersonbb15fec2011-12-08 22:15:21 +000058#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000060#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000061#include "llvm/Target/TargetSelectionDAGInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include <algorithm>
63using namespace llvm;
64
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000065/// LimitFloatPrecision - Generate low-precision inline sequences for
66/// some float libcalls (6, 8 or 12 bits).
67static unsigned LimitFloatPrecision;
68
69static cl::opt<unsigned, true>
70LimitFPPrecision("limit-float-precision",
71 cl::desc("Generate low-precision inline sequences "
72 "for some float libcalls"),
73 cl::location(LimitFloatPrecision),
74 cl::init(0));
75
Andrew Trick116efac2010-11-12 17:50:46 +000076// Limit the width of DAG chains. This is important in general to prevent
77// prevent DAG-based analysis from blowing up. For example, alias analysis and
78// load clustering may not complete in reasonable time. It is difficult to
79// recognize and avoid this situation within each individual analysis, and
80// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000081// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000082//
83// MaxParallelChains default is arbitrarily high to avoid affecting
84// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000085// sequence over this should have been converted to llvm.memcpy by the
86// frontend. It easy to induce this behavior with .ll code such as:
87// %buffer = alloca [4096 x i8]
88// %data = load [4096 x i8]* %argPtr
89// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000090static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000091
Andrew Trickef9de2a2013-05-25 02:42:55 +000092static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000093 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000094 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +000095
Dan Gohman575fad32008-09-03 16:12:24 +000096/// getCopyFromParts - Create a value that contains the specified legal parts
97/// combined into the value they represent. If the parts combine to a type
98/// larger then ValueVT then AssertOp can be used to specify whether the extra
99/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
100/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000101static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000102 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000103 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000104 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000105 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000106 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000107 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
108 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000109
Dan Gohman575fad32008-09-03 16:12:24 +0000110 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000111 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000112 SDValue Val = Parts[0];
113
114 if (NumParts > 1) {
115 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000116 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000117 unsigned PartBits = PartVT.getSizeInBits();
118 unsigned ValueBits = ValueVT.getSizeInBits();
119
120 // Assemble the power of 2 part.
121 unsigned RoundParts = NumParts & (NumParts - 1) ?
122 1 << Log2_32(NumParts) : NumParts;
123 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000124 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000125 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000126 SDValue Lo, Hi;
127
Owen Anderson117c9e82009-08-12 00:36:31 +0000128 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000129
Dan Gohman575fad32008-09-03 16:12:24 +0000130 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000131 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000132 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000133 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000134 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000135 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000136 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
137 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000138 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000139
Dan Gohman575fad32008-09-03 16:12:24 +0000140 if (TLI.isBigEndian())
141 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000142
Chris Lattner05bcb482010-08-24 23:20:40 +0000143 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000144
145 if (RoundParts < NumParts) {
146 // Assemble the trailing non-power-of-2 part.
147 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000148 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000149 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000150 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000151
152 // Combine the round and odd parts.
153 Lo = Val;
154 if (TLI.isBigEndian())
155 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000156 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000157 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
158 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohman575fad32008-09-03 16:12:24 +0000159 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands41826032009-01-31 15:50:11 +0000160 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000161 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
162 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000163 }
Eli Friedman9030c352009-05-20 06:02:09 +0000164 } else if (PartVT.isFloatingPoint()) {
165 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000166 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000167 "Unexpected split");
168 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000169 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
170 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman9030c352009-05-20 06:02:09 +0000171 if (TLI.isBigEndian())
172 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000173 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000174 } else {
175 // FP split into integer parts (soft fp)
176 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
177 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000178 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000179 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000180 }
181 }
182
183 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000184 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000185
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000186 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000187 return Val;
188
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000189 if (PartEVT.isInteger() && ValueVT.isInteger()) {
190 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000191 // For a truncate, see if we have any information to
192 // indicate whether the truncated bits will always be
193 // zero or sign-extension.
194 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000195 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000196 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000197 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000198 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000199 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000200 }
201
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000202 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000203 // FP_ROUND's are always exact here.
204 if (ValueVT.bitsLT(Val.getValueType()))
205 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Coopere3d305a2012-01-17 01:54:07 +0000206 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000207
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000209 }
210
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000211 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000212 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000213
Torok Edwinfbcc6632009-07-14 16:55:14 +0000214 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000215}
216
Bill Wendling81406f62012-09-26 04:04:19 +0000217/// getCopyFromPartsVector - Create a value that contains the specified legal
218/// parts combined into the value they represent. If the parts combine to a
219/// type larger then ValueVT then AssertOp can be used to specify whether the
220/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
221/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000222static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000223 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000224 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000225 assert(ValueVT.isVector() && "Not a vector value");
226 assert(NumParts > 0 && "No parts to assemble!");
227 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
228 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000229
Chris Lattner05bcb482010-08-24 23:20:40 +0000230 // Handle a multi-element vector.
231 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000232 EVT IntermediateVT;
233 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000234 unsigned NumIntermediates;
235 unsigned NumRegs =
236 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
237 NumIntermediates, RegisterVT);
238 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
239 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000240 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000241 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000242 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000243
Chris Lattner05bcb482010-08-24 23:20:40 +0000244 // Assemble the parts into intermediate operands.
245 SmallVector<SDValue, 8> Ops(NumIntermediates);
246 if (NumIntermediates == NumParts) {
247 // If the register was not expanded, truncate or copy the value,
248 // as appropriate.
249 for (unsigned i = 0; i != NumParts; ++i)
250 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000251 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000252 } else if (NumParts > 0) {
253 // If the intermediate type was expanded, build the intermediate
254 // operands from the parts.
255 assert(NumParts % NumIntermediates == 0 &&
256 "Must expand into a divisible number of parts!");
257 unsigned Factor = NumParts / NumIntermediates;
258 for (unsigned i = 0; i != NumIntermediates; ++i)
259 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000260 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000261 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000262
Chris Lattner05bcb482010-08-24 23:20:40 +0000263 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
264 // intermediate operands.
265 Val = DAG.getNode(IntermediateVT.isVector() ?
266 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
267 ValueVT, &Ops[0], NumIntermediates);
268 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000269
Chris Lattner05bcb482010-08-24 23:20:40 +0000270 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000271 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000272
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000273 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000274 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000275
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000276 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000277 // If the element type of the source/dest vectors are the same, but the
278 // parts vector has more elements than the value vector, then we have a
279 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
280 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000281 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
282 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000283 "Cannot narrow, it would be a lossy transformation");
284 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000285 DAG.getConstant(0, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000286 }
287
Chris Lattner75ff0532010-08-25 22:49:25 +0000288 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000289 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000290 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000293 "Cannot handle this kind of promotion");
294 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000295 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000296 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
297 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000298
Chris Lattner75ff0532010-08-25 22:49:25 +0000299 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000300
Eric Christopher690030c2011-06-01 19:55:10 +0000301 // Trivial bitcast if the types are the same size and the destination
302 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000303 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000304 TLI.isTypeLegal(ValueVT))
305 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000306
Nadav Rotem083837e2011-06-12 14:49:38 +0000307 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000308 if (ValueVT.getVectorNumElements() != 1) {
309 LLVMContext &Ctx = *DAG.getContext();
310 Twine ErrMsg("non-trivial scalar-to-vector conversion");
311 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
312 if (const CallInst *CI = dyn_cast<CallInst>(I))
313 if (isa<InlineAsm>(CI->getCalledValue()))
314 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
315 Ctx.emitError(I, ErrMsg);
316 } else {
317 Ctx.emitError(ErrMsg);
318 }
Chad Rosier8e4824f2013-05-01 19:49:26 +0000319 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000320 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000321
322 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000323 ValueVT.getVectorElementType() != PartEVT) {
324 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000325 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
326 DL, ValueVT.getScalarType(), Val);
327 }
328
Chris Lattner05bcb482010-08-24 23:20:40 +0000329 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
330}
331
Andrew Trickef9de2a2013-05-25 02:42:55 +0000332static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000333 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000334 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000335
Dan Gohman575fad32008-09-03 16:12:24 +0000336/// getCopyToParts - Create a series of nodes that contain the specified value
337/// split into legal parts. If the parts contain more bits than Val, then, for
338/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000339static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000340 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000341 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000342 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000343 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000344
Chris Lattner96a77eb2010-08-24 23:10:06 +0000345 // Handle the vector case separately.
346 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000347 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000348
Chris Lattner96a77eb2010-08-24 23:10:06 +0000349 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000350 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000351 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000352 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
353
Chris Lattner96a77eb2010-08-24 23:10:06 +0000354 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000355 return;
356
Chris Lattner96a77eb2010-08-24 23:10:06 +0000357 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000358 EVT PartEVT = PartVT;
359 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000361 Parts[0] = Val;
362 return;
363 }
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
366 // If the parts cover more bits than the value has, promote the value.
367 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
368 assert(NumParts == 1 && "Do not know what to promote to!");
369 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
370 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000371 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
372 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000373 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000374 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
375 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000376 if (PartVT == MVT::x86mmx)
377 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000378 }
379 } else if (PartBits == ValueVT.getSizeInBits()) {
380 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000381 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000382 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000383 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
384 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000385 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
386 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000387 "Unknown mismatch!");
388 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
389 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000390 if (PartVT == MVT::x86mmx)
391 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000392 }
393
394 // The value may have changed - recompute ValueVT.
395 ValueVT = Val.getValueType();
396 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
397 "Failed to tile the value with PartVT!");
398
399 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000400 if (PartEVT != ValueVT) {
Bill Wendling5def8912012-09-26 06:16:18 +0000401 LLVMContext &Ctx = *DAG.getContext();
402 Twine ErrMsg("scalar-to-vector conversion failed");
403 if (const Instruction *I = dyn_cast_or_null<Instruction>(V)) {
404 if (const CallInst *CI = dyn_cast<CallInst>(I))
405 if (isa<InlineAsm>(CI->getCalledValue()))
406 ErrMsg = ErrMsg + ", possible invalid constraint for vector type";
407 Ctx.emitError(I, ErrMsg);
408 } else {
409 Ctx.emitError(ErrMsg);
410 }
411 }
412
Chris Lattner96a77eb2010-08-24 23:10:06 +0000413 Parts[0] = Val;
414 return;
415 }
416
417 // Expand the value into multiple parts.
418 if (NumParts & (NumParts - 1)) {
419 // The number of parts is not a power of 2. Split off and copy the tail.
420 assert(PartVT.isInteger() && ValueVT.isInteger() &&
421 "Do not know what to expand to!");
422 unsigned RoundParts = 1 << Log2_32(NumParts);
423 unsigned RoundBits = RoundParts * PartBits;
424 unsigned OddParts = NumParts - RoundParts;
425 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
426 DAG.getIntPtrConstant(RoundBits));
Bill Wendling5def8912012-09-26 06:16:18 +0000427 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000428
429 if (TLI.isBigEndian())
430 // The odd parts were reversed by getCopyToParts - unreverse them.
431 std::reverse(Parts + RoundParts, Parts + NumParts);
432
433 NumParts = RoundParts;
434 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
435 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
436 }
437
438 // The number of parts is a power of 2. Repeatedly bisect the value using
439 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000440 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000441 EVT::getIntegerVT(*DAG.getContext(),
442 ValueVT.getSizeInBits()),
443 Val);
444
445 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
446 for (unsigned i = 0; i < NumParts; i += StepSize) {
447 unsigned ThisBits = StepSize * PartBits / 2;
448 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
449 SDValue &Part0 = Parts[i];
450 SDValue &Part1 = Parts[i+StepSize/2];
451
452 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
453 ThisVT, Part0, DAG.getIntPtrConstant(1));
454 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
455 ThisVT, Part0, DAG.getIntPtrConstant(0));
456
457 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000458 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
459 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000460 }
461 }
462 }
463
464 if (TLI.isBigEndian())
465 std::reverse(Parts, Parts + OrigNumParts);
466}
467
468
469/// getCopyToPartsVector - Create a series of nodes that contain the specified
470/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000471static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000472 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000473 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000474 EVT ValueVT = Val.getValueType();
475 assert(ValueVT.isVector() && "Not a vector");
476 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000477
Chris Lattner96a77eb2010-08-24 23:10:06 +0000478 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000479 EVT PartEVT = PartVT;
480 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000481 // Nothing to do.
482 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
483 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000484 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000485 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000486 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
487 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000488 EVT ElementVT = PartVT.getVectorElementType();
489 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
490 // undef elements.
491 SmallVector<SDValue, 16> Ops;
492 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
493 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000494 ElementVT, Val, DAG.getConstant(i,
495 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000496
Chris Lattner75ff0532010-08-25 22:49:25 +0000497 for (unsigned i = ValueVT.getVectorNumElements(),
498 e = PartVT.getVectorNumElements(); i != e; ++i)
499 Ops.push_back(DAG.getUNDEF(ElementVT));
500
501 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
502
503 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000504
Chris Lattner75ff0532010-08-25 22:49:25 +0000505 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
506 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000507 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000508 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000509 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000510 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000511
512 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000513 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000514 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
515 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000516 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000517 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000518 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000519 "Only trivial vector-to-scalar conversions should get here!");
520 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000521 PartVT, Val, DAG.getConstant(0, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000522
523 bool Smaller = ValueVT.bitsLE(PartVT);
524 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
525 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000526 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000527
Chris Lattner96a77eb2010-08-24 23:10:06 +0000528 Parts[0] = Val;
529 return;
530 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000531
Dan Gohman575fad32008-09-03 16:12:24 +0000532 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000533 EVT IntermediateVT;
534 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000535 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000536 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000537 IntermediateVT,
538 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000539 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000540
Dan Gohman575fad32008-09-03 16:12:24 +0000541 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
542 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000543 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000544
Dan Gohman575fad32008-09-03 16:12:24 +0000545 // Split the vector into intermediate operands.
546 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000547 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000548 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000549 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000550 IntermediateVT, Val,
Tom Stellardd42c5942013-08-05 22:22:01 +0000551 DAG.getConstant(i * (NumElements / NumIntermediates),
552 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000553 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000554 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000555 IntermediateVT, Val,
556 DAG.getConstant(i, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000557 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000558
Dan Gohman575fad32008-09-03 16:12:24 +0000559 // Split the intermediate operands into legal parts.
560 if (NumParts == NumIntermediates) {
561 // If the register was not expanded, promote or copy the value,
562 // as appropriate.
563 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000564 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000565 } else if (NumParts > 0) {
566 // If the intermediate type was expanded, split each the value into
567 // legal parts.
568 assert(NumParts % NumIntermediates == 0 &&
569 "Must expand into a divisible number of parts!");
570 unsigned Factor = NumParts / NumIntermediates;
571 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000572 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000573 }
574}
575
Dan Gohman4db93c92010-05-29 17:53:24 +0000576namespace {
577 /// RegsForValue - This struct represents the registers (physical or virtual)
578 /// that a particular set of values is assigned, and the type information
579 /// about the value. The most common situation is to represent one value at a
580 /// time, but struct or array values are handled element-wise as multiple
581 /// values. The splitting of aggregates is performed recursively, so that we
582 /// never have aggregate-typed registers. The values at this point do not
583 /// necessarily have legal types, so each value may require one or more
584 /// registers of some legal type.
585 ///
586 struct RegsForValue {
587 /// ValueVTs - The value types of the values, which may not be legal, and
588 /// may need be promoted or synthesized from one or more registers.
589 ///
590 SmallVector<EVT, 4> ValueVTs;
591
592 /// RegVTs - The value types of the registers. This is the same size as
593 /// ValueVTs and it records, for each value, what the type of the assigned
594 /// register or registers are. (Individual values are never synthesized
595 /// from more than one type of register.)
596 ///
597 /// With virtual registers, the contents of RegVTs is redundant with TLI's
598 /// getRegisterType member function, however when with physical registers
599 /// it is necessary to have a separate record of the types.
600 ///
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000601 SmallVector<MVT, 4> RegVTs;
Dan Gohman4db93c92010-05-29 17:53:24 +0000602
603 /// Regs - This list holds the registers assigned to the values.
604 /// Each legal or promoted value requires one register, and each
605 /// expanded value requires multiple registers.
606 ///
607 SmallVector<unsigned, 4> Regs;
608
609 RegsForValue() {}
610
611 RegsForValue(const SmallVector<unsigned, 4> &regs,
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000612 MVT regvt, EVT valuevt)
Dan Gohman4db93c92010-05-29 17:53:24 +0000613 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
614
Dan Gohman4db93c92010-05-29 17:53:24 +0000615 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattner229907c2011-07-18 04:54:35 +0000616 unsigned Reg, Type *Ty) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000617 ComputeValueVTs(tli, Ty, ValueVTs);
618
619 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
620 EVT ValueVT = ValueVTs[Value];
621 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
Patrik Hagglundbad545c2012-12-19 11:48:16 +0000622 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
Dan Gohman4db93c92010-05-29 17:53:24 +0000623 for (unsigned i = 0; i != NumRegs; ++i)
624 Regs.push_back(Reg + i);
625 RegVTs.push_back(RegisterVT);
626 Reg += NumRegs;
627 }
628 }
629
630 /// areValueTypesLegal - Return true if types of all the values are legal.
631 bool areValueTypesLegal(const TargetLowering &TLI) {
632 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000633 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000634 if (!TLI.isTypeLegal(RegisterVT))
635 return false;
636 }
637 return true;
638 }
639
640 /// append - Add the specified values to this one.
641 void append(const RegsForValue &RHS) {
642 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
643 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
644 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
645 }
646
647 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
648 /// this value and returns the result as a ValueVTs value. This uses
649 /// Chain/Flag as the input and updates them for the output Chain/Flag.
650 /// If the Flag pointer is NULL, no flag is used.
651 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000652 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000653 SDValue &Chain, SDValue *Flag,
654 const Value *V = 0) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000655
656 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
657 /// specified value into the registers specified by this object. This uses
658 /// Chain/Flag as the input and updates them for the output Chain/Flag.
659 /// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000660 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000661 SDValue &Chain, SDValue *Flag, const Value *V) const;
Dan Gohman4db93c92010-05-29 17:53:24 +0000662
663 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
664 /// operand list. This adds the code marker, matching input operand index
665 /// (if applicable), and includes the number of values added into it.
666 void AddInlineAsmOperands(unsigned Kind,
667 bool HasMatching, unsigned MatchingIdx,
668 SelectionDAG &DAG,
669 std::vector<SDValue> &Ops) const;
670 };
671}
672
673/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
674/// this value and returns the result as a ValueVT value. This uses
675/// Chain/Flag as the input and updates them for the output Chain/Flag.
676/// If the Flag pointer is NULL, no flag is used.
677SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
678 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000679 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000680 SDValue &Chain, SDValue *Flag,
681 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000682 // A Value with type {} or [0 x %t] needs no registers.
683 if (ValueVTs.empty())
684 return SDValue();
685
Dan Gohman4db93c92010-05-29 17:53:24 +0000686 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
687
688 // Assemble the legal parts into the final values.
689 SmallVector<SDValue, 4> Values(ValueVTs.size());
690 SmallVector<SDValue, 8> Parts;
691 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
692 // Copy the legal parts from the registers.
693 EVT ValueVT = ValueVTs[Value];
694 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000695 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000696
697 Parts.resize(NumRegs);
698 for (unsigned i = 0; i != NumRegs; ++i) {
699 SDValue P;
700 if (Flag == 0) {
701 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
702 } else {
703 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
704 *Flag = P.getValue(2);
705 }
706
707 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000708 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000709
710 // If the source register was virtual and if we know something about it,
711 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000712 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000713 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000714 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000715
716 const FunctionLoweringInfo::LiveOutInfo *LOI =
717 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
718 if (!LOI)
719 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000720
Chris Lattnercb404362010-12-13 01:11:17 +0000721 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000722 unsigned NumSignBits = LOI->NumSignBits;
723 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000724
Quentin Colombetb51a6862013-06-18 20:14:39 +0000725 if (NumZeroBits == RegSize) {
726 // The current value is a zero.
727 // Explicitly express that as it would be easier for
728 // optimizations to kick in.
729 Parts[i] = DAG.getConstant(0, RegisterVT);
730 continue;
731 }
732
Chris Lattnercb404362010-12-13 01:11:17 +0000733 // FIXME: We capture more information than the dag can represent. For
734 // now, just use the tightest assertzext/assertsext possible.
735 bool isSExt = true;
736 EVT FromVT(MVT::Other);
737 if (NumSignBits == RegSize)
738 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
739 else if (NumZeroBits >= RegSize-1)
740 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
741 else if (NumSignBits > RegSize-8)
742 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
743 else if (NumZeroBits >= RegSize-8)
744 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
745 else if (NumSignBits > RegSize-16)
746 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
747 else if (NumZeroBits >= RegSize-16)
748 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
749 else if (NumSignBits > RegSize-32)
750 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
751 else if (NumZeroBits >= RegSize-32)
752 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
753 else
754 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000755
Chris Lattnercb404362010-12-13 01:11:17 +0000756 // Add an assertion node.
757 assert(FromVT != MVT::Other);
758 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
759 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000760 }
761
762 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000763 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000764 Part += NumRegs;
765 Parts.clear();
766 }
767
768 return DAG.getNode(ISD::MERGE_VALUES, dl,
769 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
770 &Values[0], ValueVTs.size());
771}
772
773/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
774/// specified value into the registers specified by this object. This uses
775/// Chain/Flag as the input and updates them for the output Chain/Flag.
776/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000777void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Bill Wendling5def8912012-09-26 06:16:18 +0000778 SDValue &Chain, SDValue *Flag,
779 const Value *V) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000780 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
781
782 // Get the list of the values's legal parts.
783 unsigned NumRegs = Regs.size();
784 SmallVector<SDValue, 8> Parts(NumRegs);
785 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
786 EVT ValueVT = ValueVTs[Value];
787 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000788 MVT RegisterVT = RegVTs[Value];
Evan Cheng9ec512d2012-12-06 19:13:27 +0000789 ISD::NodeType ExtendKind =
790 TLI.isZExtFree(Val, RegisterVT)? ISD::ZERO_EXTEND: ISD::ANY_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000791
Chris Lattner05bcb482010-08-24 23:20:40 +0000792 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000793 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000794 Part += NumParts;
795 }
796
797 // Copy the parts into the registers.
798 SmallVector<SDValue, 8> Chains(NumRegs);
799 for (unsigned i = 0; i != NumRegs; ++i) {
800 SDValue Part;
801 if (Flag == 0) {
802 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
803 } else {
804 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
805 *Flag = Part.getValue(1);
806 }
807
808 Chains[i] = Part.getValue(0);
809 }
810
811 if (NumRegs == 1 || Flag)
812 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
813 // flagged to it. That is the CopyToReg nodes and the user are considered
814 // a single scheduling unit. If we create a TokenFactor and return it as
815 // chain, then the TokenFactor is both a predecessor (operand) of the
816 // user as well as a successor (the TF operands are flagged to the user).
817 // c1, f1 = CopyToReg
818 // c2, f2 = CopyToReg
819 // c3 = TokenFactor c1, c2
820 // ...
821 // = op c3, ..., f2
822 Chain = Chains[NumRegs-1];
823 else
824 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
825}
826
827/// AddInlineAsmOperands - Add this value to the specified inlineasm node
828/// operand list. This adds the code marker and includes the number of
829/// values added into it.
830void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
831 unsigned MatchingIdx,
832 SelectionDAG &DAG,
833 std::vector<SDValue> &Ops) const {
834 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
835
836 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
837 if (HasMatching)
838 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000839 else if (!Regs.empty() &&
840 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
841 // Put the register class of the virtual registers in the flag word. That
842 // way, later passes can recompute register class constraints for inline
843 // assembly as well as normal instructions.
844 // Don't do this for tied operands that can use the regclass information
845 // from the def.
846 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
847 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
848 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
849 }
850
Dan Gohman4db93c92010-05-29 17:53:24 +0000851 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
852 Ops.push_back(Res);
853
Reid Kleckneree088972013-12-10 18:27:32 +0000854 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000855 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
856 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000857 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000858 for (unsigned i = 0; i != NumRegs; ++i) {
859 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000860 unsigned TheReg = Regs[Reg++];
861 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
862
863 // Notice if we clobbered the stack pointer. Yes, inline asm can do this.
864 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
865 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
866 MFI->setHasInlineAsmWithSPAdjust(true);
867 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000868 }
869 }
870}
Dan Gohman575fad32008-09-03 16:12:24 +0000871
Owen Andersonbb15fec2011-12-08 22:15:21 +0000872void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
873 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000874 AA = &aa;
875 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000876 LibInfo = li;
Micah Villmowcdfe20b2012-10-08 16:38:25 +0000877 TD = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000878 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000879 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000880}
881
Dan Gohmanf5cca352010-04-14 18:24:06 +0000882/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000883/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000884/// for a new block. This doesn't clear out information about
885/// additional blocks that are needed to complete switch lowering
886/// or PHI node updating; that information is cleared out as it is
887/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000888void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000889 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000890 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000891 PendingLoads.clear();
892 PendingExports.clear();
Andrew Trick175143b2013-05-25 02:20:36 +0000893 CurInst = NULL;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000894 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000895 SDNodeOrder = LowestSDNodeOrder;
Dan Gohman575fad32008-09-03 16:12:24 +0000896}
897
Devang Patel799288382011-05-23 17:44:13 +0000898/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000899/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000900/// information that is dangling in a basic block can be properly
901/// resolved in a different basic block. This allows the
902/// SelectionDAG to resolve dangling debug information attached
903/// to PHI nodes.
904void SelectionDAGBuilder::clearDanglingDebugInfo() {
905 DanglingDebugInfoMap.clear();
906}
907
Dan Gohman575fad32008-09-03 16:12:24 +0000908/// getRoot - Return the current virtual root of the Selection DAG,
909/// flushing any PendingLoad items. This must be done before emitting
910/// a store or any other node that may need to be ordered after any
911/// prior load instructions.
912///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000913SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000914 if (PendingLoads.empty())
915 return DAG.getRoot();
916
917 if (PendingLoads.size() == 1) {
918 SDValue Root = PendingLoads[0];
919 DAG.setRoot(Root);
920 PendingLoads.clear();
921 return Root;
922 }
923
924 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000925 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000926 &PendingLoads[0], PendingLoads.size());
927 PendingLoads.clear();
928 DAG.setRoot(Root);
929 return Root;
930}
931
932/// getControlRoot - Similar to getRoot, but instead of flushing all the
933/// PendingLoad items, flush all the PendingExports items. It is necessary
934/// to do this before emitting a terminator instruction.
935///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000936SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000937 SDValue Root = DAG.getRoot();
938
939 if (PendingExports.empty())
940 return Root;
941
942 // Turn all of the CopyToReg chains into one factored node.
943 if (Root.getOpcode() != ISD::EntryToken) {
944 unsigned i = 0, e = PendingExports.size();
945 for (; i != e; ++i) {
946 assert(PendingExports[i].getNode()->getNumOperands() > 1);
947 if (PendingExports[i].getNode()->getOperand(0) == Root)
948 break; // Don't add the root if we already indirectly depend on it.
949 }
950
951 if (i == e)
952 PendingExports.push_back(Root);
953 }
954
Andrew Trickef9de2a2013-05-25 02:42:55 +0000955 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +0000956 &PendingExports[0],
957 PendingExports.size());
958 PendingExports.clear();
959 DAG.setRoot(Root);
960 return Root;
961}
962
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000963void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000964 // Set up outgoing PHI node register values before emitting the terminator.
965 if (isa<TerminatorInst>(&I))
966 HandlePHINodesInSuccessorBlocks(I.getParent());
967
Andrew Tricke2431c62013-05-25 03:08:10 +0000968 ++SDNodeOrder;
969
Andrew Trick175143b2013-05-25 02:20:36 +0000970 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000971
Dan Gohman575fad32008-09-03 16:12:24 +0000972 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000973
Dan Gohman950fe782010-04-20 15:03:56 +0000974 if (!isa<TerminatorInst>(&I) && !HasTailCall)
975 CopyToExportRegsIfNeeded(&I);
976
Andrew Trick175143b2013-05-25 02:20:36 +0000977 CurInst = NULL;
Dan Gohman575fad32008-09-03 16:12:24 +0000978}
979
Dan Gohmanf41ad472010-04-20 15:00:41 +0000980void SelectionDAGBuilder::visitPHI(const PHINode &) {
981 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
982}
983
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000984void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000985 // Note: this doesn't use InstVisitor, because it has to work with
986 // ConstantExpr's in addition to instructions.
987 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000988 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000989 // Build the switch statement using the Instruction.def file.
990#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000991 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000992#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000993 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000994}
Dan Gohman575fad32008-09-03 16:12:24 +0000995
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000996// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
997// generate the debug data structures now that we've seen its definition.
998void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
999 SDValue Val) {
1000 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +00001001 if (DDI.getDI()) {
1002 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001003 DebugLoc dl = DDI.getdl();
1004 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patelb12ff592010-08-26 23:35:15 +00001005 MDNode *Variable = DI->getVariable();
1006 uint64_t Offset = DI->getOffset();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001007 SDDbgValue *SDV;
1008 if (Val.getNode()) {
Devang Patel3f53d6e2010-08-25 20:39:26 +00001009 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001010 SDV = DAG.getDbgValue(Variable, Val.getNode(),
1011 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
1012 DAG.AddDbgValue(SDV, Val.getNode(), false);
1013 }
Owen Andersonb2c80da2011-02-25 21:41:48 +00001014 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +00001015 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001016 DanglingDebugInfoMap[V] = DanglingDebugInfo();
1017 }
1018}
1019
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00001020/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001021SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +00001022 // If we already have an SDValue for this value, use it. It's important
1023 // to do this first, so that we don't create a CopyFromReg if we already
1024 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +00001025 SDValue &N = NodeMap[V];
1026 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001027
Dan Gohmand4322232010-07-01 01:59:43 +00001028 // If there's a virtual register allocated and initialized for this
1029 // value, use it.
1030 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
1031 if (It != FuncInfo.ValueMap.end()) {
1032 unsigned InReg = It->second;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001033 RegsForValue RFV(*DAG.getContext(), *TM.getTargetLowering(),
1034 InReg, V->getType());
Dan Gohmand4322232010-07-01 01:59:43 +00001035 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001036 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Devang Patel70f8e592011-01-25 18:09:58 +00001037 resolveDanglingDebugInfo(V, N);
1038 return N;
Dan Gohmand4322232010-07-01 01:59:43 +00001039 }
1040
1041 // Otherwise create a new SDValue and remember it.
1042 SDValue Val = getValueImpl(V);
1043 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001044 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001045 return Val;
1046}
1047
1048/// getNonRegisterValue - Return an SDValue for the given Value, but
1049/// don't look in FuncInfo.ValueMap for a virtual register.
1050SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1051 // If we already have an SDValue for this value, use it.
1052 SDValue &N = NodeMap[V];
1053 if (N.getNode()) return N;
1054
1055 // Otherwise create a new SDValue and remember it.
1056 SDValue Val = getValueImpl(V);
1057 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001058 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001059 return Val;
1060}
1061
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001062/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001063/// Create an SDValue for the given value.
1064SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001065 const TargetLowering *TLI = TM.getTargetLowering();
1066
Dan Gohman8422e572010-04-17 15:32:28 +00001067 if (const Constant *C = dyn_cast<Constant>(V)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001068 EVT VT = TLI->getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001069
Dan Gohman8422e572010-04-17 15:32:28 +00001070 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001071 return DAG.getConstant(*CI, VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001072
Dan Gohman8422e572010-04-17 15:32:28 +00001073 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001074 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001075
Matt Arsenault19231e62013-11-16 20:24:41 +00001076 if (isa<ConstantPointerNull>(C)) {
1077 unsigned AS = V->getType()->getPointerAddressSpace();
1078 return DAG.getConstant(0, TLI->getPointerTy(AS));
1079 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001080
Dan Gohman8422e572010-04-17 15:32:28 +00001081 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohmand4322232010-07-01 01:59:43 +00001082 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001083
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001084 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001085 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001086
Dan Gohman8422e572010-04-17 15:32:28 +00001087 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001088 visit(CE->getOpcode(), *CE);
1089 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001090 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001091 return N1;
1092 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001093
Dan Gohman575fad32008-09-03 16:12:24 +00001094 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1095 SmallVector<SDValue, 4> Constants;
1096 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1097 OI != OE; ++OI) {
1098 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001099 // If the operand is an empty aggregate, there are no values.
1100 if (!Val) continue;
1101 // Add each leaf value from the operand to the Constants list
1102 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001103 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1104 Constants.push_back(SDValue(Val, i));
1105 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001106
Bill Wendling954cb182010-01-28 21:51:40 +00001107 return DAG.getMergeValues(&Constants[0], Constants.size(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001108 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001109 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001110
Chris Lattner00245f42012-01-24 13:41:11 +00001111 if (const ConstantDataSequential *CDS =
1112 dyn_cast<ConstantDataSequential>(C)) {
1113 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001114 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001115 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1116 // Add each leaf value from the operand to the Constants list
1117 // to form a flattened list of all the values.
1118 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1119 Ops.push_back(SDValue(Val, i));
1120 }
1121
1122 if (isa<ArrayType>(CDS->getType()))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001123 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurSDLoc());
1124 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Chris Lattner00245f42012-01-24 13:41:11 +00001125 VT, &Ops[0], Ops.size());
1126 }
Dan Gohman575fad32008-09-03 16:12:24 +00001127
Duncan Sands19d0b472010-02-16 11:11:14 +00001128 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001129 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1130 "Unknown struct or array constant!");
1131
Owen Anderson53aa7a92009-08-10 22:56:29 +00001132 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001133 ComputeValueVTs(*TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001134 unsigned NumElts = ValueVTs.size();
1135 if (NumElts == 0)
1136 return SDValue(); // empty struct
1137 SmallVector<SDValue, 4> Constants(NumElts);
1138 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001139 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001140 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001141 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001142 else if (EltVT.isFloatingPoint())
1143 Constants[i] = DAG.getConstantFP(0, EltVT);
1144 else
1145 Constants[i] = DAG.getConstant(0, EltVT);
1146 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001147
Bill Wendling954cb182010-01-28 21:51:40 +00001148 return DAG.getMergeValues(&Constants[0], NumElts,
Andrew Trickef9de2a2013-05-25 02:42:55 +00001149 getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001150 }
1151
Dan Gohman8422e572010-04-17 15:32:28 +00001152 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001153 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001154
Chris Lattner229907c2011-07-18 04:54:35 +00001155 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001156 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001157
Dan Gohman575fad32008-09-03 16:12:24 +00001158 // Now that we know the number and type of the elements, get that number of
1159 // elements into the Ops array based on what kind of constant it is.
1160 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001161 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001162 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001163 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001164 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001165 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001166 EVT EltVT = TLI->getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001167
1168 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001169 if (EltVT.isFloatingPoint())
Dan Gohman575fad32008-09-03 16:12:24 +00001170 Op = DAG.getConstantFP(0, EltVT);
1171 else
1172 Op = DAG.getConstant(0, EltVT);
1173 Ops.assign(NumElements, Op);
1174 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001175
Dan Gohman575fad32008-09-03 16:12:24 +00001176 // Create a BUILD_VECTOR node.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001177 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001178 VT, &Ops[0], Ops.size());
Dan Gohman575fad32008-09-03 16:12:24 +00001179 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001180
Dan Gohman575fad32008-09-03 16:12:24 +00001181 // If this is a static alloca, generate it as the frameindex instead of
1182 // computation.
1183 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1184 DenseMap<const AllocaInst*, int>::iterator SI =
1185 FuncInfo.StaticAllocaMap.find(AI);
1186 if (SI != FuncInfo.StaticAllocaMap.end())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001187 return DAG.getFrameIndex(SI->second, TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001188 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001189
Dan Gohmand4322232010-07-01 01:59:43 +00001190 // If this is an instruction which fast-isel has deferred, select it now.
1191 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001192 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001193 RegsForValue RFV(*DAG.getContext(), *TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001194 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001195 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, NULL, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001196 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001197
Dan Gohmand4322232010-07-01 01:59:43 +00001198 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001199}
1200
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001201void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001202 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001203 SDValue Chain = getControlRoot();
1204 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001205 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001206
Dan Gohmand16aa542010-05-29 17:03:36 +00001207 if (!FuncInfo.CanLowerReturn) {
1208 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001209 const Function *F = I.getParent()->getParent();
1210
1211 // Emit a store of the return value through the virtual register.
1212 // Leave Outs empty so that LowerReturn won't try to load return
1213 // registers the usual way.
1214 SmallVector<EVT, 1> PtrValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001215 ComputeValueVTs(*TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001216 PtrValueVTs);
1217
1218 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1219 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001220
Owen Anderson53aa7a92009-08-10 22:56:29 +00001221 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001222 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001223 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001224 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001225
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001226 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001227 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001228 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001229 RetPtr.getValueType(), RetPtr,
1230 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001231 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001232 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001233 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001234 // FIXME: better loc info would be nice.
1235 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001236 }
1237
Andrew Trickef9de2a2013-05-25 02:42:55 +00001238 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001239 MVT::Other, &Chains[0], NumValues);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001240 } else if (I.getNumOperands() != 0) {
1241 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001242 ComputeValueVTs(*TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001243 unsigned NumValues = ValueVTs.size();
1244 if (NumValues) {
1245 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001246 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1247 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001248
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001249 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001250
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001251 const Function *F = I.getParent()->getParent();
Bill Wendling74dba872012-12-30 13:01:51 +00001252 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1253 Attribute::SExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001254 ExtendKind = ISD::SIGN_EXTEND;
Bill Wendling74dba872012-12-30 13:01:51 +00001255 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1256 Attribute::ZExt))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001257 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman575fad32008-09-03 16:12:24 +00001258
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001259 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001260 VT = TLI->getTypeForExtArgOrReturn(VT.getSimpleVT(), ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001261
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001262 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), VT);
1263 MVT PartVT = TLI->getRegisterType(*DAG.getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001264 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001265 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001266 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001267 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001268
1269 // 'inreg' on function refers to return value
1270 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Bill Wendling74dba872012-12-30 13:01:51 +00001271 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1272 Attribute::InReg))
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001273 Flags.setInReg();
1274
1275 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001276 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001277 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001278 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001279 Flags.setZExt();
1280
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001281 for (unsigned i = 0; i < NumParts; ++i) {
1282 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001283 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001284 OutVals.push_back(Parts[i]);
1285 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001286 }
Dan Gohman575fad32008-09-03 16:12:24 +00001287 }
1288 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001289
1290 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001291 CallingConv::ID CallConv =
1292 DAG.getMachineFunction().getFunction()->getCallingConv();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001293 Chain = TM.getTargetLowering()->LowerReturn(Chain, CallConv, isVarArg,
1294 Outs, OutVals, getCurSDLoc(),
1295 DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001296
1297 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001298 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001299 "LowerReturn didn't return a valid chain!");
1300
1301 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001302 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001303}
1304
Dan Gohman9478c3f2009-04-23 23:13:24 +00001305/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1306/// created for it, emit nodes to copy the value into the virtual
1307/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001308void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001309 // Skip empty types
1310 if (V->getType()->isEmptyTy())
1311 return;
1312
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001313 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1314 if (VMI != FuncInfo.ValueMap.end()) {
1315 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1316 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001317 }
1318}
1319
Dan Gohman575fad32008-09-03 16:12:24 +00001320/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1321/// the current basic block, add it to ValueMap now so that we'll get a
1322/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001323void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001324 // No need to export constants.
1325 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001326
Dan Gohman575fad32008-09-03 16:12:24 +00001327 // Already exported?
1328 if (FuncInfo.isExportedInst(V)) return;
1329
1330 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1331 CopyValueToVirtualRegister(V, Reg);
1332}
1333
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001334bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001335 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001336 // The operands of the setcc have to be in this block. We don't know
1337 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001338 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001339 // Can export from current BB.
1340 if (VI->getParent() == FromBB)
1341 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001342
Dan Gohman575fad32008-09-03 16:12:24 +00001343 // Is already exported, noop.
1344 return FuncInfo.isExportedInst(V);
1345 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001346
Dan Gohman575fad32008-09-03 16:12:24 +00001347 // If this is an argument, we can export it if the BB is the entry block or
1348 // if it is already exported.
1349 if (isa<Argument>(V)) {
1350 if (FromBB == &FromBB->getParent()->getEntryBlock())
1351 return true;
1352
1353 // Otherwise, can only export this if it is already exported.
1354 return FuncInfo.isExportedInst(V);
1355 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001356
Dan Gohman575fad32008-09-03 16:12:24 +00001357 // Otherwise, constants can always be exported.
1358 return true;
1359}
1360
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001361/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001362uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1363 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001364 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1365 if (!BPI)
1366 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001367 const BasicBlock *SrcBB = Src->getBasicBlock();
1368 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001369 return BPI->getEdgeWeight(SrcBB, DstBB);
1370}
1371
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001372void SelectionDAGBuilder::
1373addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1374 uint32_t Weight /* = 0 */) {
1375 if (!Weight)
1376 Weight = getEdgeWeight(Src, Dst);
1377 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001378}
1379
1380
Dan Gohman575fad32008-09-03 16:12:24 +00001381static bool InBlock(const Value *V, const BasicBlock *BB) {
1382 if (const Instruction *I = dyn_cast<Instruction>(V))
1383 return I->getParent() == BB;
1384 return true;
1385}
1386
Dan Gohmand01ddb52008-10-17 21:16:08 +00001387/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1388/// This function emits a branch and is used at the leaves of an OR or an
1389/// AND operator tree.
1390///
1391void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001392SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001393 MachineBasicBlock *TBB,
1394 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001395 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001396 MachineBasicBlock *SwitchBB,
1397 uint32_t TWeight,
1398 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001399 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001400
Dan Gohmand01ddb52008-10-17 21:16:08 +00001401 // If the leaf of the tree is a comparison, merge the condition into
1402 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001403 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001404 // The operands of the cmp have to be in this block. We don't know
1405 // how to export them from some other block. If this is the first block
1406 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001407 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001408 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1409 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001410 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001411 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001412 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001413 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001414 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001415 if (TM.Options.NoNaNsFPMath)
1416 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001417 } else {
1418 Condition = ISD::SETEQ; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001419 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001420 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001421
1422 CaseBlock CB(Condition, BOp->getOperand(0),
Manman Ren4ece7452014-01-31 00:42:44 +00001423 BOp->getOperand(1), NULL, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001424 SwitchCases.push_back(CB);
1425 return;
1426 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001427 }
1428
1429 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001430 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Manman Ren4ece7452014-01-31 00:42:44 +00001431 NULL, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001432 SwitchCases.push_back(CB);
1433}
1434
Manman Ren4ece7452014-01-31 00:42:44 +00001435/// Scale down both weights to fit into uint32_t.
1436static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1437 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1438 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1439 NewTrue = NewTrue / Scale;
1440 NewFalse = NewFalse / Scale;
1441}
1442
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001443/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001444void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001445 MachineBasicBlock *TBB,
1446 MachineBasicBlock *FBB,
1447 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001448 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001449 unsigned Opc, uint32_t TWeight,
1450 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001451 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001452 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001453 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001454 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1455 BOp->getParent() != CurBB->getBasicBlock() ||
1456 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1457 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001458 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1459 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001460 return;
1461 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001462
Dan Gohman575fad32008-09-03 16:12:24 +00001463 // Create TmpBB after CurBB.
1464 MachineFunction::iterator BBI = CurBB;
1465 MachineFunction &MF = DAG.getMachineFunction();
1466 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1467 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001468
Dan Gohman575fad32008-09-03 16:12:24 +00001469 if (Opc == Instruction::Or) {
1470 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001471 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001472 // jmp_if_X TBB
1473 // jmp TmpBB
1474 // TmpBB:
1475 // jmp_if_Y TBB
1476 // jmp FBB
1477 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001478
Manman Ren4ece7452014-01-31 00:42:44 +00001479 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1480 // The requirement is that
1481 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1482 // = TrueProb for orignal BB.
1483 // Assuming the orignal weights are A and B, one choice is to set BB1's
1484 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1485 // assumes that
1486 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1487 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1488 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001489
Manman Ren4ece7452014-01-31 00:42:44 +00001490 uint64_t NewTrueWeight = TWeight;
1491 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1492 ScaleWeights(NewTrueWeight, NewFalseWeight);
1493 // Emit the LHS condition.
1494 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1495 NewTrueWeight, NewFalseWeight);
1496
1497 NewTrueWeight = TWeight;
1498 NewFalseWeight = 2 * (uint64_t)FWeight;
1499 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001500 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001501 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1502 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001503 } else {
1504 assert(Opc == Instruction::And && "Unknown merge op!");
1505 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001506 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001507 // jmp_if_X TmpBB
1508 // jmp FBB
1509 // TmpBB:
1510 // jmp_if_Y TBB
1511 // jmp FBB
1512 //
1513 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001514
Manman Ren4ece7452014-01-31 00:42:44 +00001515 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1516 // The requirement is that
1517 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1518 // = FalseProb for orignal BB.
1519 // Assuming the orignal weights are A and B, one choice is to set BB1's
1520 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1521 // assumes that
1522 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001523
Manman Ren4ece7452014-01-31 00:42:44 +00001524 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1525 uint64_t NewFalseWeight = FWeight;
1526 ScaleWeights(NewTrueWeight, NewFalseWeight);
1527 // Emit the LHS condition.
1528 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1529 NewTrueWeight, NewFalseWeight);
1530
1531 NewTrueWeight = 2 * (uint64_t)TWeight;
1532 NewFalseWeight = FWeight;
1533 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001534 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001535 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1536 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001537 }
1538}
1539
1540/// If the set of cases should be emitted as a series of branches, return true.
1541/// If we should emit this as a bunch of and/or'd together conditions, return
1542/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001543bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001544SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001545 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001546
Dan Gohman575fad32008-09-03 16:12:24 +00001547 // If this is two comparisons of the same values or'd or and'd together, they
1548 // will get folded into a single comparison, so don't emit two blocks.
1549 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1550 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1551 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1552 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1553 return false;
1554 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001555
Chris Lattner1eea3b02010-01-02 00:00:03 +00001556 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1557 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1558 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1559 Cases[0].CC == Cases[1].CC &&
1560 isa<Constant>(Cases[0].CmpRHS) &&
1561 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1562 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1563 return false;
1564 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1565 return false;
1566 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001567
Dan Gohman575fad32008-09-03 16:12:24 +00001568 return true;
1569}
1570
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001571void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001572 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001573
Dan Gohman575fad32008-09-03 16:12:24 +00001574 // Update machine-CFG edges.
1575 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1576
1577 // Figure out which block is immediately after the current one.
1578 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001579 MachineFunction::iterator BBI = BrMBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001580 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001581 NextBlock = BBI;
1582
1583 if (I.isUnconditional()) {
1584 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001585 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001586
Dan Gohman575fad32008-09-03 16:12:24 +00001587 // If this is not a fall-through branch, emit the branch.
Bill Wendling954cb182010-01-28 21:51:40 +00001588 if (Succ0MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001589 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001590 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001591 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001592
Dan Gohman575fad32008-09-03 16:12:24 +00001593 return;
1594 }
1595
1596 // If this condition is one of the special cases we handle, do special stuff
1597 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001598 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001599 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1600
1601 // If this is a series of conditions that are or'd or and'd together, emit
1602 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001603 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001604 // For example, instead of something like:
1605 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001606 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001607 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001608 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001609 // or C, F
1610 // jnz foo
1611 // Emit:
1612 // cmp A, B
1613 // je foo
1614 // cmp D, E
1615 // jle foo
1616 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001617 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001618 if (!TM.getTargetLowering()->isJumpExpensive() &&
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001619 BOp->hasOneUse() &&
Dan Gohman575fad32008-09-03 16:12:24 +00001620 (BOp->getOpcode() == Instruction::And ||
1621 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001622 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001623 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1624 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001625 // If the compares in later blocks need to use values not currently
1626 // exported from this block, export them now. This block should always
1627 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001628 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001629
Dan Gohman575fad32008-09-03 16:12:24 +00001630 // Allow some cases to be rejected.
1631 if (ShouldEmitAsBranches(SwitchCases)) {
1632 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1633 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1634 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1635 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001636
Dan Gohman575fad32008-09-03 16:12:24 +00001637 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001638 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001639 SwitchCases.erase(SwitchCases.begin());
1640 return;
1641 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001642
Dan Gohman575fad32008-09-03 16:12:24 +00001643 // Okay, we decided not to do this, remove any inserted MBB's and clear
1644 // SwitchCases.
1645 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001646 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001647
Dan Gohman575fad32008-09-03 16:12:24 +00001648 SwitchCases.clear();
1649 }
1650 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001651
Dan Gohman575fad32008-09-03 16:12:24 +00001652 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001653 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman7c0303a2010-04-19 22:41:47 +00001654 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001655
Dan Gohman575fad32008-09-03 16:12:24 +00001656 // Use visitSwitchCase to actually insert the fast branch sequence for this
1657 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001658 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001659}
1660
1661/// visitSwitchCase - Emits the necessary code to represent a single node in
1662/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001663void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1664 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001665 SDValue Cond;
1666 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001667 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001668
1669 // Build the setcc now.
Dan Gohman575fad32008-09-03 16:12:24 +00001670 if (CB.CmpMHS == NULL) {
1671 // Fold "(X == true)" to X and "(X == false)" to !X to
1672 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001673 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001674 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001675 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001676 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001677 CB.CC == ISD::SETEQ) {
Dan Gohman575fad32008-09-03 16:12:24 +00001678 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001679 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001680 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001681 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001682 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001683 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001684
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001685 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1686 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001687
1688 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001689 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001690
Bob Wilsone4077362013-09-09 19:14:35 +00001691 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson9f944592009-08-11 20:47:22 +00001692 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001693 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001694 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001695 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00001696 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001697 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohman575fad32008-09-03 16:12:24 +00001698 DAG.getConstant(High-Low, VT), ISD::SETULE);
1699 }
1700 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001701
Dan Gohman575fad32008-09-03 16:12:24 +00001702 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001703 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001704 // TrueBB and FalseBB are always different unless the incoming IR is
1705 // degenerate. This only happens when running llc on weird IR.
1706 if (CB.TrueBB != CB.FalseBB)
1707 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001708
Dan Gohman575fad32008-09-03 16:12:24 +00001709 // Set NextBlock to be the MBB immediately after the current one, if any.
1710 // This is used to avoid emitting unnecessary branches to the next block.
1711 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001712 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001713 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001714 NextBlock = BBI;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001715
Dan Gohman575fad32008-09-03 16:12:24 +00001716 // If the lhs block is the next block, invert the condition so that we can
1717 // fall through to the lhs instead of the rhs block.
1718 if (CB.TrueBB == NextBlock) {
1719 std::swap(CB.TrueBB, CB.FalseBB);
1720 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001721 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001722 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001723
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001724 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001725 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001726 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001727
Evan Cheng79687dd2010-09-23 06:51:55 +00001728 // Insert the false branch. Do this even if it's a fall through branch,
1729 // this makes it easier to do DAG optimizations which require inverting
1730 // the branch condition.
1731 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1732 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001733
1734 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001735}
1736
1737/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001738void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001739 // Emit the code for the jump table
1740 assert(JT.Reg != -1U && "Should lower JT Header first!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001741 EVT PTy = TM.getTargetLowering()->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001742 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001743 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001744 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001745 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001746 MVT::Other, Index.getValue(1),
1747 Table, Index);
1748 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001749}
1750
1751/// visitJumpTableHeader - This function emits necessary code to produce index
1752/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001753void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001754 JumpTableHeader &JTH,
1755 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001756 // Subtract the lowest switch case value from the value being switched on and
1757 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001758 // difference between smallest and largest cases.
1759 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001760 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001761 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001762 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001763
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001764 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001765 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001766 // can be used as an index into the jump table in a subsequent basic block.
1767 // This value may be smaller or larger than the target's pointer type, and
1768 // therefore require extension or truncating.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001769 const TargetLowering *TLI = TM.getTargetLowering();
1770 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), TLI->getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001771
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001772 unsigned JumpTableReg = FuncInfo.CreateReg(TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001773 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001774 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001775 JT.Reg = JumpTableReg;
1776
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001777 // Emit the range check for the jump table, and branch to the default block
1778 // for the switch statement if the value being switched on exceeds the largest
1779 // case in the switch.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001780 SDValue CMP = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001781 TLI->getSetCCResultType(*DAG.getContext(),
1782 Sub.getValueType()),
Matt Arsenault758659232013-05-18 00:21:46 +00001783 Sub,
1784 DAG.getConstant(JTH.Last - JTH.First,VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001785 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001786
1787 // Set NextBlock to be the MBB immediately after the current one, if any.
1788 // This is used to avoid emitting unnecessary branches to the next block.
1789 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001790 MachineFunction::iterator BBI = SwitchBB;
Bill Wendlingc6b47342009-12-21 23:47:40 +00001791
Dan Gohmane8c913e2009-08-15 02:06:22 +00001792 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001793 NextBlock = BBI;
1794
Andrew Trickef9de2a2013-05-25 02:42:55 +00001795 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001796 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001797 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001798
Bill Wendling954cb182010-01-28 21:51:40 +00001799 if (JT.MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001800 BrCond = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001801 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001802
Bill Wendlingc6b47342009-12-21 23:47:40 +00001803 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001804}
1805
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001806/// Codegen a new tail for a stack protector check ParentMBB which has had its
1807/// tail spliced into a stack protector check success bb.
1808///
1809/// For a high level explanation of how this fits into the stack protector
1810/// generation see the comment on the declaration of class
1811/// StackProtectorDescriptor.
1812void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1813 MachineBasicBlock *ParentBB) {
1814
1815 // First create the loads to the guard/stack slot for the comparison.
1816 const TargetLowering *TLI = TM.getTargetLowering();
1817 EVT PtrTy = TLI->getPointerTy();
1818
1819 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1820 int FI = MFI->getStackProtectorIndex();
1821
1822 const Value *IRGuard = SPD.getGuard();
1823 SDValue GuardPtr = getValue(IRGuard);
1824 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1825
1826 unsigned Align =
1827 TLI->getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
1828 SDValue Guard = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1829 GuardPtr, MachinePointerInfo(IRGuard, 0),
1830 true, false, false, Align);
1831
1832 SDValue StackSlot = DAG.getLoad(PtrTy, getCurSDLoc(), DAG.getEntryNode(),
1833 StackSlotPtr,
1834 MachinePointerInfo::getFixedStack(FI),
1835 true, false, false, Align);
1836
1837 // Perform the comparison via a subtract/getsetcc.
1838 EVT VT = Guard.getValueType();
1839 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, Guard, StackSlot);
1840
1841 SDValue Cmp = DAG.getSetCC(getCurSDLoc(),
1842 TLI->getSetCCResultType(*DAG.getContext(),
1843 Sub.getValueType()),
1844 Sub, DAG.getConstant(0, VT),
1845 ISD::SETNE);
1846
1847 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1848 // branch to failure MBB.
1849 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
1850 MVT::Other, StackSlot.getOperand(0),
1851 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1852 // Otherwise branch to success MBB.
1853 SDValue Br = DAG.getNode(ISD::BR, getCurSDLoc(),
1854 MVT::Other, BrCond,
1855 DAG.getBasicBlock(SPD.getSuccessMBB()));
1856
1857 DAG.setRoot(Br);
1858}
1859
1860/// Codegen the failure basic block for a stack protector check.
1861///
1862/// A failure stack protector machine basic block consists simply of a call to
1863/// __stack_chk_fail().
1864///
1865/// For a high level explanation of how this fits into the stack protector
1866/// generation see the comment on the declaration of class
1867/// StackProtectorDescriptor.
1868void
1869SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
1870 const TargetLowering *TLI = TM.getTargetLowering();
1871 SDValue Chain = TLI->makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL,
1872 MVT::isVoid, 0, 0, false, getCurSDLoc(),
Michael Gottesman20f25eb2013-08-22 23:45:24 +00001873 false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001874 DAG.setRoot(Chain);
1875}
1876
Dan Gohman575fad32008-09-03 16:12:24 +00001877/// visitBitTestHeader - This function emits necessary code to produce value
1878/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001879void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1880 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001881 // Subtract the minimum value
1882 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001883 EVT VT = SwitchOp.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001884 SDValue Sub = DAG.getNode(ISD::SUB, getCurSDLoc(), VT, SwitchOp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001885 DAG.getConstant(B.First, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001886
1887 // Check range
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001888 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001889 SDValue RangeCmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001890 TLI->getSetCCResultType(*DAG.getContext(),
Matt Arsenault758659232013-05-18 00:21:46 +00001891 Sub.getValueType()),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001892 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001893 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001894
Evan Chengac730dd2011-01-06 01:02:44 +00001895 // Determine the type of the test operands.
1896 bool UsePtrType = false;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001897 if (!TLI->isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001898 UsePtrType = true;
1899 else {
1900 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001901 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001902 // Switch table case range are encoded into series of masks.
1903 // Just use pointer type, it's guaranteed to fit.
1904 UsePtrType = true;
1905 break;
1906 }
1907 }
1908 if (UsePtrType) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001909 VT = TLI->getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001910 Sub = DAG.getZExtOrTrunc(Sub, getCurSDLoc(), VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001911 }
Dan Gohman575fad32008-09-03 16:12:24 +00001912
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001913 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001914 B.Reg = FuncInfo.CreateReg(B.RegVT);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001915 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001916 B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001917
1918 // Set NextBlock to be the MBB immediately after the current one, if any.
1919 // This is used to avoid emitting unnecessary branches to the next block.
1920 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001921 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001922 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001923 NextBlock = BBI;
1924
1925 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1926
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001927 addSuccessorWithWeight(SwitchBB, B.Default);
1928 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001929
Andrew Trickef9de2a2013-05-25 02:42:55 +00001930 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001931 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001932 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001933
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001934 if (MBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001935 BrRange = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, CopyTo,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001936 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001937
Bill Wendlingc6b47342009-12-21 23:47:40 +00001938 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001939}
1940
1941/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001942void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1943 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001944 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001945 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001946 BitTestCase &B,
1947 MachineBasicBlock *SwitchBB) {
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001948 MVT VT = BB.RegVT;
Andrew Trickef9de2a2013-05-25 02:42:55 +00001949 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001950 Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001951 SDValue Cmp;
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001952 unsigned PopCount = CountPopulation_64(B.Mask);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001953 const TargetLowering *TLI = TM.getTargetLowering();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001954 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001955 // Testing for a single bit; just compare the shift count with what it
1956 // would need to be to shift a 1 bit in that position.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001957 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001958 TLI->getSetCCResultType(*DAG.getContext(), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001959 ShiftOp,
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +00001960 DAG.getConstant(countTrailingZeros(B.Mask), VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001961 ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001962 } else if (PopCount == BB.Range) {
1963 // There is only one zero bit in the range, test for it directly.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001964 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001965 TLI->getSetCCResultType(*DAG.getContext(), VT),
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001966 ShiftOp,
1967 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1968 ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001969 } else {
1970 // Make desired shift
Andrew Trickef9de2a2013-05-25 02:42:55 +00001971 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurSDLoc(), VT,
Evan Chengac730dd2011-01-06 01:02:44 +00001972 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001973
Dan Gohman0695e092010-06-24 02:06:24 +00001974 // Emit bit tests and jumps
Andrew Trickef9de2a2013-05-25 02:42:55 +00001975 SDValue AndOp = DAG.getNode(ISD::AND, getCurSDLoc(),
Evan Chengac730dd2011-01-06 01:02:44 +00001976 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00001977 Cmp = DAG.getSetCC(getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001978 TLI->getSetCCResultType(*DAG.getContext(), VT),
Evan Chengac730dd2011-01-06 01:02:44 +00001979 AndOp, DAG.getConstant(0, VT),
Dan Gohman0695e092010-06-24 02:06:24 +00001980 ISD::SETNE);
1981 }
Dan Gohman575fad32008-09-03 16:12:24 +00001982
Manman Rencf104462012-08-24 18:14:27 +00001983 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1984 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1985 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1986 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001987
Andrew Trickef9de2a2013-05-25 02:42:55 +00001988 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001989 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001990 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001991
1992 // Set NextBlock to be the MBB immediately after the current one, if any.
1993 // This is used to avoid emitting unnecessary branches to the next block.
1994 MachineBasicBlock *NextBlock = 0;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001995 MachineFunction::iterator BBI = SwitchBB;
Dan Gohmane8c913e2009-08-15 02:06:22 +00001996 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00001997 NextBlock = BBI;
1998
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001999 if (NextMBB != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002000 BrAnd = DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00002001 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00002002
Bill Wendlingc6b47342009-12-21 23:47:40 +00002003 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00002004}
2005
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002006void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002007 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002008
Dan Gohman575fad32008-09-03 16:12:24 +00002009 // Retrieve successors.
2010 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
2011 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
2012
Gabor Greif08a4c282009-01-15 11:10:44 +00002013 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00002014 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00002015 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00002016 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00002017 else if (Fn && Fn->isIntrinsic()) {
2018 assert(Fn->getIntrinsicID() == Intrinsic::donothing);
Nuno Lopes21514972012-07-18 00:07:17 +00002019 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
Nuno Lopesec9653b2012-06-28 22:30:12 +00002020 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00002021 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002022
2023 // If the value of the invoke is used outside of its defining block, make it
2024 // available as a virtual register.
Dan Gohman9478c3f2009-04-23 23:13:24 +00002025 CopyToExportRegsIfNeeded(&I);
Dan Gohman575fad32008-09-03 16:12:24 +00002026
2027 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00002028 addSuccessorWithWeight(InvokeMBB, Return);
2029 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00002030
2031 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002032 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002033 MVT::Other, getControlRoot(),
2034 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00002035}
2036
Bill Wendlingf891bf82011-07-31 06:30:59 +00002037void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
2038 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
2039}
2040
Bill Wendling247fd3b2011-08-17 21:56:44 +00002041void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
2042 assert(FuncInfo.MBB->isLandingPad() &&
2043 "Call to landingpad not in landing pad!");
2044
2045 MachineBasicBlock *MBB = FuncInfo.MBB;
2046 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2047 AddLandingPadInfo(LP, MMI, MBB);
2048
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002049 // If there aren't registers to copy the values into (e.g., during SjLj
2050 // exceptions), then don't bother to create these DAG nodes.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002051 const TargetLowering *TLI = TM.getTargetLowering();
2052 if (TLI->getExceptionPointerRegister() == 0 &&
2053 TLI->getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002054 return;
2055
Bill Wendling247fd3b2011-08-17 21:56:44 +00002056 SmallVector<EVT, 2> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002057 ComputeValueVTs(*TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002058 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002059
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002060 // Get the two live-in registers as SDValues. The physregs have already been
2061 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002062 SDValue Ops[2];
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002063 Ops[0] = DAG.getZExtOrTrunc(
2064 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2065 FuncInfo.ExceptionPointerVirtReg, TLI->getPointerTy()),
2066 getCurSDLoc(), ValueVTs[0]);
2067 Ops[1] = DAG.getZExtOrTrunc(
2068 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(),
2069 FuncInfo.ExceptionSelectorVirtReg, TLI->getPointerTy()),
2070 getCurSDLoc(), ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002071
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002072 // Merge into one.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002073 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling247fd3b2011-08-17 21:56:44 +00002074 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
2075 &Ops[0], 2);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002076 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002077}
2078
Dan Gohman575fad32008-09-03 16:12:24 +00002079/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
2080/// small case ranges).
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002081bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
2082 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002083 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002084 MachineBasicBlock *Default,
2085 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002086 // Size is the number of Cases represented by this range.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002087 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohman575fad32008-09-03 16:12:24 +00002088 if (Size > 3)
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002089 return false;
2090
Dan Gohman575fad32008-09-03 16:12:24 +00002091 // Get the MachineFunction which holds the current MBB. This is used when
2092 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002093 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002094
2095 // Figure out which block is immediately after the current one.
2096 MachineBasicBlock *NextBlock = 0;
2097 MachineFunction::iterator BBI = CR.CaseBB;
2098
Dan Gohmane8c913e2009-08-15 02:06:22 +00002099 if (++BBI != FuncInfo.MF->end())
Dan Gohman575fad32008-09-03 16:12:24 +00002100 NextBlock = BBI;
2101
Manman Rencf104462012-08-24 18:14:27 +00002102 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Benjamin Kramer24656c92010-11-22 09:45:38 +00002103 // If any two of the cases has the same destination, and if one value
Dan Gohman575fad32008-09-03 16:12:24 +00002104 // is the same as the other, but has one bit unset that the other has set,
2105 // use bit manipulation to do two compares at once. For example:
2106 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramer24656c92010-11-22 09:45:38 +00002107 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
2108 // TODO: Handle cases where CR.CaseBB != SwitchBB.
2109 if (Size == 2 && CR.CaseBB == SwitchBB) {
2110 Case &Small = *CR.Range.first;
2111 Case &Big = *(CR.Range.second-1);
2112
2113 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
2114 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
2115 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
2116
2117 // Check that there is only one bit different.
2118 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
2119 (SmallValue | BigValue) == BigValue) {
2120 // Isolate the common bit.
2121 APInt CommonBit = BigValue & ~SmallValue;
2122 assert((SmallValue | CommonBit) == BigValue &&
2123 CommonBit.countPopulation() == 1 && "Not a common bit?");
2124
2125 SDValue CondLHS = getValue(SV);
2126 EVT VT = CondLHS.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002127 SDLoc DL = getCurSDLoc();
Benjamin Kramer24656c92010-11-22 09:45:38 +00002128
2129 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
2130 DAG.getConstant(CommonBit, VT));
2131 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
2132 Or, DAG.getConstant(BigValue, VT),
2133 ISD::SETEQ);
2134
2135 // Update successor info.
Manman Rencf104462012-08-24 18:14:27 +00002136 // Both Small and Big will jump to Small.BB, so we sum up the weights.
2137 addSuccessorWithWeight(SwitchBB, Small.BB,
2138 Small.ExtraWeight + Big.ExtraWeight);
2139 addSuccessorWithWeight(SwitchBB, Default,
2140 // The default destination is the first successor in IR.
2141 BPI ? BPI->getEdgeWeight(SwitchBB->getBasicBlock(), (unsigned)0) : 0);
Benjamin Kramer24656c92010-11-22 09:45:38 +00002142
2143 // Insert the true branch.
2144 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
2145 getControlRoot(), Cond,
2146 DAG.getBasicBlock(Small.BB));
2147
2148 // Insert the false branch.
2149 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
2150 DAG.getBasicBlock(Default));
2151
2152 DAG.setRoot(BrCond);
2153 return true;
2154 }
2155 }
2156 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002157
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002158 // Order cases by weight so the most likely case will be checked first.
Manman Rencf104462012-08-24 18:14:27 +00002159 uint32_t UnhandledWeights = 0;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002160 if (BPI) {
2161 for (CaseItr I = CR.Range.first, IE = CR.Range.second; I != IE; ++I) {
Manman Rencf104462012-08-24 18:14:27 +00002162 uint32_t IWeight = I->ExtraWeight;
2163 UnhandledWeights += IWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002164 for (CaseItr J = CR.Range.first; J < I; ++J) {
Manman Rencf104462012-08-24 18:14:27 +00002165 uint32_t JWeight = J->ExtraWeight;
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002166 if (IWeight > JWeight)
2167 std::swap(*I, *J);
2168 }
2169 }
2170 }
Dan Gohman575fad32008-09-03 16:12:24 +00002171 // Rearrange the case blocks so that the last one falls through if possible.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002172 Case &BackCase = *(CR.Range.second-1);
Benjamin Kramer5aad8722012-05-26 21:19:12 +00002173 if (Size > 1 &&
2174 NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
Dan Gohman575fad32008-09-03 16:12:24 +00002175 // The last case block won't fall through into 'NextBlock' if we emit the
2176 // branches in this order. See if rearranging a case value would help.
Benjamin Kramerf2beccf2012-05-26 20:01:32 +00002177 // We start at the bottom as it's the case with the least weight.
Stephen Lin6d715e82013-07-06 21:44:25 +00002178 for (Case *I = &*(CR.Range.second-2), *E = &*CR.Range.first-1; I != E; --I)
Dan Gohman575fad32008-09-03 16:12:24 +00002179 if (I->BB == NextBlock) {
2180 std::swap(*I, BackCase);
2181 break;
2182 }
Dan Gohman575fad32008-09-03 16:12:24 +00002183 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002184
Dan Gohman575fad32008-09-03 16:12:24 +00002185 // Create a CaseBlock record representing a conditional branch to
2186 // the Case's target mbb if the value being switched on SV is equal
2187 // to C.
2188 MachineBasicBlock *CurBlock = CR.CaseBB;
2189 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2190 MachineBasicBlock *FallThrough;
2191 if (I != E-1) {
2192 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
2193 CurMF->insert(BBI, FallThrough);
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002194
2195 // Put SV in a virtual register to make it available from the new blocks.
2196 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002197 } else {
2198 // If the last case doesn't match, go to the default block.
2199 FallThrough = Default;
2200 }
2201
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002202 const Value *RHS, *LHS, *MHS;
Dan Gohman575fad32008-09-03 16:12:24 +00002203 ISD::CondCode CC;
2204 if (I->High == I->Low) {
2205 // This is just small small case range :) containing exactly 1 case
2206 CC = ISD::SETEQ;
2207 LHS = SV; RHS = I->High; MHS = NULL;
2208 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00002209 CC = ISD::SETLE;
Dan Gohman575fad32008-09-03 16:12:24 +00002210 LHS = I->Low; MHS = SV; RHS = I->High;
2211 }
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002212
Manman Rencf104462012-08-24 18:14:27 +00002213 // The false weight should be sum of all un-handled cases.
2214 UnhandledWeights -= I->ExtraWeight;
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002215 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2216 /* me */ CurBlock,
Manman Rencf104462012-08-24 18:14:27 +00002217 /* trueweight */ I->ExtraWeight,
2218 /* falseweight */ UnhandledWeights);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002219
Dan Gohman575fad32008-09-03 16:12:24 +00002220 // If emitting the first comparison, just call visitSwitchCase to emit the
2221 // code into the current block. Otherwise, push the CaseBlock onto the
2222 // vector to be later processed by SDISel, and insert the node's MBB
2223 // before the next MBB.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002224 if (CurBlock == SwitchBB)
2225 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002226 else
2227 SwitchCases.push_back(CB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002228
Dan Gohman575fad32008-09-03 16:12:24 +00002229 CurBlock = FallThrough;
2230 }
2231
2232 return true;
2233}
2234
2235static inline bool areJTsAllowed(const TargetLowering &TLI) {
Evan Cheng39e90022012-07-02 22:39:56 +00002236 return TLI.supportJumpTables() &&
Owen Anderson9f944592009-08-11 20:47:22 +00002237 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2238 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohman575fad32008-09-03 16:12:24 +00002239}
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002240
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002241static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002242 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Bob Wilsone4077362013-09-09 19:14:35 +00002243 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002244 return (LastExt - FirstExt + 1ULL);
2245}
2246
Dan Gohman575fad32008-09-03 16:12:24 +00002247/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnere74e0c82011-09-09 22:06:59 +00002248bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2249 CaseRecVector &WorkList,
2250 const Value *SV,
2251 MachineBasicBlock *Default,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002252 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002253 Case& FrontCase = *CR.Range.first;
2254 Case& BackCase = *(CR.Range.second-1);
2255
Chris Lattner8e1d7222009-11-07 07:50:34 +00002256 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2257 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002258
Chris Lattner8e1d7222009-11-07 07:50:34 +00002259 APInt TSize(First.getBitWidth(), 0);
Chris Lattnere74e0c82011-09-09 22:06:59 +00002260 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohman575fad32008-09-03 16:12:24 +00002261 TSize += I->size();
2262
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002263 const TargetLowering *TLI = TM.getTargetLowering();
2264 if (!areJTsAllowed(*TLI) || TSize.ult(TLI->getMinimumJumpTableEntries()))
Dan Gohman575fad32008-09-03 16:12:24 +00002265 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002266
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002267 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002268 // The density is TSize / Range. Require at least 40%.
2269 // It should not be possible for IntTSize to saturate for sane code, but make
2270 // sure we handle Range saturation correctly.
2271 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2272 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2273 if (IntTSize * 10 < IntRange * 4)
Dan Gohman575fad32008-09-03 16:12:24 +00002274 return false;
2275
David Greene5730f202010-01-05 01:24:57 +00002276 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002277 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesene8261a22011-10-26 01:47:48 +00002278 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002279
2280 // Get the MachineFunction which holds the current MBB. This is used when
2281 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002282 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002283
2284 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002285 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002286 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002287
2288 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2289
2290 // Create a new basic block to hold the code for loading the address
2291 // of the jump table, and jumping to it. Update successor information;
2292 // we will either branch to the default case for the switch, or the jump
2293 // table.
2294 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2295 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002296
2297 addSuccessorWithWeight(CR.CaseBB, Default);
2298 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002299
Dan Gohman575fad32008-09-03 16:12:24 +00002300 // Build a vector of destination BBs, corresponding to each target
2301 // of the jump table. If the value of the jump table slot corresponds to
2302 // a case statement, push the case's BB onto the vector, otherwise, push
2303 // the default BB.
2304 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002305 APInt TEI = First;
Dan Gohman575fad32008-09-03 16:12:24 +00002306 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002307 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2308 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002309
Bob Wilsone4077362013-09-09 19:14:35 +00002310 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002311 DestBBs.push_back(I->BB);
2312 if (TEI==High)
2313 ++I;
2314 } else {
2315 DestBBs.push_back(Default);
2316 }
2317 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002318
Manman Rencf104462012-08-24 18:14:27 +00002319 // Calculate weight for each unique destination in CR.
2320 DenseMap<MachineBasicBlock*, uint32_t> DestWeights;
2321 if (FuncInfo.BPI)
2322 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
2323 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2324 DestWeights.find(I->BB);
Stephen Lincfe7f352013-07-08 00:37:03 +00002325 if (Itr != DestWeights.end())
Manman Rencf104462012-08-24 18:14:27 +00002326 Itr->second += I->ExtraWeight;
2327 else
2328 DestWeights[I->BB] = I->ExtraWeight;
2329 }
2330
Dan Gohman575fad32008-09-03 16:12:24 +00002331 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002332 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2333 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohman575fad32008-09-03 16:12:24 +00002334 E = DestBBs.end(); I != E; ++I) {
2335 if (!SuccsHandled[(*I)->getNumber()]) {
2336 SuccsHandled[(*I)->getNumber()] = true;
Manman Rencf104462012-08-24 18:14:27 +00002337 DenseMap<MachineBasicBlock*, uint32_t>::iterator Itr =
2338 DestWeights.find(*I);
2339 addSuccessorWithWeight(JumpTableBB, *I,
2340 Itr != DestWeights.end() ? Itr->second : 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002341 }
2342 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002343
Bob Wilson3c7cde42010-03-18 18:42:41 +00002344 // Create a jump table index for this jump table.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002345 unsigned JTEncoding = TLI->getJumpTableEncoding();
Chris Lattnerb6db2c62010-01-25 23:26:13 +00002346 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilson3c7cde42010-03-18 18:42:41 +00002347 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002348
Dan Gohman575fad32008-09-03 16:12:24 +00002349 // Set the jump table information so that we can codegen it as a second
2350 // MachineBasicBlock
2351 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman7c0303a2010-04-19 22:41:47 +00002352 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2353 if (CR.CaseBB == SwitchBB)
2354 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002355
Dan Gohman575fad32008-09-03 16:12:24 +00002356 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohman575fad32008-09-03 16:12:24 +00002357 return true;
2358}
2359
2360/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2361/// 2 subtrees.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002362bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2363 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002364 const Value* SV,
Stephen Lin6d715e82013-07-06 21:44:25 +00002365 MachineBasicBlock* Default,
2366 MachineBasicBlock* SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00002367 // Get the MachineFunction which holds the current MBB. This is used when
2368 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002369 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002370
2371 // Figure out which block is immediately after the current one.
Dan Gohman575fad32008-09-03 16:12:24 +00002372 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands3ee3c172009-09-06 18:03:32 +00002373 ++BBI;
Dan Gohman575fad32008-09-03 16:12:24 +00002374
2375 Case& FrontCase = *CR.Range.first;
2376 Case& BackCase = *(CR.Range.second-1);
2377 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2378
2379 // Size is the number of Cases represented by this range.
2380 unsigned Size = CR.Range.second - CR.Range.first;
2381
Chris Lattner8e1d7222009-11-07 07:50:34 +00002382 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2383 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002384 double FMetric = 0;
2385 CaseItr Pivot = CR.Range.first + Size/2;
2386
2387 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2388 // (heuristically) allow us to emit JumpTable's later.
Chris Lattner8e1d7222009-11-07 07:50:34 +00002389 APInt TSize(First.getBitWidth(), 0);
Dan Gohman575fad32008-09-03 16:12:24 +00002390 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2391 I!=E; ++I)
2392 TSize += I->size();
2393
Chris Lattner8e1d7222009-11-07 07:50:34 +00002394 APInt LSize = FrontCase.size();
2395 APInt RSize = TSize-LSize;
David Greene5730f202010-01-05 01:24:57 +00002396 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002397 << "First: " << First << ", Last: " << Last <<'\n'
2398 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002399 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2400 J!=E; ++I, ++J) {
Chris Lattner8e1d7222009-11-07 07:50:34 +00002401 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2402 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002403 APInt Range = ComputeRange(LEnd, RBegin);
Stepan Dyatkovskiye01e9862012-05-15 06:50:18 +00002404 assert((Range - 2ULL).isNonNegative() &&
2405 "Invalid case distance");
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002406 // Use volatile double here to avoid excess precision issues on some hosts,
2407 // e.g. that use 80-bit X87 registers.
2408 volatile double LDensity =
2409 (double)LSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002410 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnercfe5aa62011-04-09 06:57:13 +00002411 volatile double RDensity =
2412 (double)RSize.roundToDouble() /
Chris Lattner8e1d7222009-11-07 07:50:34 +00002413 (Last - RBegin + 1ULL).roundToDouble();
Rafael Espindolad50dbc72013-12-05 04:14:33 +00002414 volatile double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohman575fad32008-09-03 16:12:24 +00002415 // Should always split in some non-trivial place
David Greene5730f202010-01-05 01:24:57 +00002416 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002417 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2418 << "LDensity: " << LDensity
2419 << ", RDensity: " << RDensity << '\n'
2420 << "Metric: " << Metric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002421 if (FMetric < Metric) {
2422 Pivot = J;
2423 FMetric = Metric;
David Greene5730f202010-01-05 01:24:57 +00002424 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002425 }
2426
2427 LSize += J->size();
2428 RSize -= J->size();
2429 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002430
2431 const TargetLowering *TLI = TM.getTargetLowering();
2432 if (areJTsAllowed(*TLI)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002433 // If our case is dense we *really* should handle it earlier!
2434 assert((FMetric > 0) && "Should handle dense range earlier!");
2435 } else {
2436 Pivot = CR.Range.first + Size/2;
2437 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002438
Dan Gohman575fad32008-09-03 16:12:24 +00002439 CaseRange LHSR(CR.Range.first, Pivot);
2440 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002441 const Constant *C = Pivot->Low;
Dan Gohman575fad32008-09-03 16:12:24 +00002442 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002443
Dan Gohman575fad32008-09-03 16:12:24 +00002444 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002445 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohman575fad32008-09-03 16:12:24 +00002446 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002447 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohman575fad32008-09-03 16:12:24 +00002448 // Pivot's Value, then we can branch directly to the LHS's Target,
2449 // rather than creating a leaf node for it.
2450 if ((LHSR.second - LHSR.first) == 1 &&
2451 LHSR.first->High == CR.GE &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002452 cast<ConstantInt>(C)->getValue() ==
2453 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002454 TrueBB = LHSR.first->BB;
2455 } else {
2456 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2457 CurMF->insert(BBI, TrueBB);
2458 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002459
2460 // Put SV in a virtual register to make it available from the new blocks.
2461 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002462 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002463
Dan Gohman575fad32008-09-03 16:12:24 +00002464 // Similar to the optimization above, if the Value being switched on is
2465 // known to be less than the Constant CR.LT, and the current Case Value
2466 // is CR.LT - 1, then we can branch directly to the target block for
2467 // the current Case Value, rather than emitting a RHS leaf node for it.
2468 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002469 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2470 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohman575fad32008-09-03 16:12:24 +00002471 FalseBB = RHSR.first->BB;
2472 } else {
2473 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2474 CurMF->insert(BBI, FalseBB);
2475 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002476
2477 // Put SV in a virtual register to make it available from the new blocks.
2478 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002479 }
2480
2481 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002482 // the LHS node if the value being switched on SV is less than C.
Dan Gohman575fad32008-09-03 16:12:24 +00002483 // Otherwise, branch to LHS.
Bob Wilsone4077362013-09-09 19:14:35 +00002484 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002485
Dan Gohman7c0303a2010-04-19 22:41:47 +00002486 if (CR.CaseBB == SwitchBB)
2487 visitSwitchCase(CB, SwitchBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002488 else
2489 SwitchCases.push_back(CB);
2490
2491 return true;
2492}
2493
2494/// handleBitTestsSwitchCase - if current case range has few destination and
2495/// range span less, than machine word bitwidth, encode case range into series
2496/// of masks and emit bit tests with these masks.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002497bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2498 CaseRecVector& WorkList,
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002499 const Value* SV,
Dan Gohman7c0303a2010-04-19 22:41:47 +00002500 MachineBasicBlock* Default,
Stephen Lin6d715e82013-07-06 21:44:25 +00002501 MachineBasicBlock* SwitchBB) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002502 const TargetLowering *TLI = TM.getTargetLowering();
2503 EVT PTy = TLI->getPointerTy();
Owen Andersonc30530d2009-08-10 18:56:59 +00002504 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohman575fad32008-09-03 16:12:24 +00002505
2506 Case& FrontCase = *CR.Range.first;
2507 Case& BackCase = *(CR.Range.second-1);
2508
2509 // Get the MachineFunction which holds the current MBB. This is used when
2510 // inserting any additional MBBs necessary to represent the switch.
Dan Gohmane8c913e2009-08-15 02:06:22 +00002511 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohman575fad32008-09-03 16:12:24 +00002512
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002513 // If target does not have legal shift left, do not emit bit tests at all.
Matt Arsenaultbbd24902013-10-21 19:24:15 +00002514 if (!TLI->isOperationLegal(ISD::SHL, PTy))
Anton Korobeynikovc94dbf52009-05-08 18:51:34 +00002515 return false;
2516
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002517 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002518 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2519 I!=E; ++I) {
2520 // Single case counts one, case range - two.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002521 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohman575fad32008-09-03 16:12:24 +00002522 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002523
Dan Gohman575fad32008-09-03 16:12:24 +00002524 // Count unique destinations
2525 SmallSet<MachineBasicBlock*, 4> Dests;
2526 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2527 Dests.insert(I->BB);
2528 if (Dests.size() > 3)
2529 // Don't bother the code below, if there are too much unique destinations
2530 return false;
2531 }
David Greene5730f202010-01-05 01:24:57 +00002532 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002533 << Dests.size() << '\n'
2534 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002535
Dan Gohman575fad32008-09-03 16:12:24 +00002536 // Compute span of values.
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002537 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2538 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002539 APInt cmpRange = maxValue - minValue;
2540
David Greene5730f202010-01-05 01:24:57 +00002541 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002542 << "Low bound: " << minValue << '\n'
2543 << "High bound: " << maxValue << '\n');
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002544
Dan Gohman4ce1fb12010-04-08 23:03:40 +00002545 if (cmpRange.uge(IntPtrBits) ||
Dan Gohman575fad32008-09-03 16:12:24 +00002546 (!(Dests.size() == 1 && numCmps >= 3) &&
2547 !(Dests.size() == 2 && numCmps >= 5) &&
2548 !(Dests.size() >= 3 && numCmps >= 6)))
2549 return false;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002550
David Greene5730f202010-01-05 01:24:57 +00002551 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002552 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2553
Dan Gohman575fad32008-09-03 16:12:24 +00002554 // Optimize the case where all the case values fit in a
2555 // word without having to subtract minValue. In this case,
2556 // we can optimize away the subtraction.
Bob Wilsone4077362013-09-09 19:14:35 +00002557 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002558 cmpRange = maxValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002559 } else {
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002560 lowBound = minValue;
Dan Gohman575fad32008-09-03 16:12:24 +00002561 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002562
Dan Gohman575fad32008-09-03 16:12:24 +00002563 CaseBitsVector CasesBits;
2564 unsigned i, count = 0;
2565
2566 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2567 MachineBasicBlock* Dest = I->BB;
2568 for (i = 0; i < count; ++i)
2569 if (Dest == CasesBits[i].BB)
2570 break;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002571
Dan Gohman575fad32008-09-03 16:12:24 +00002572 if (i == count) {
2573 assert((count < 3) && "Too much destinations to test!");
Manman Rencf104462012-08-24 18:14:27 +00002574 CasesBits.push_back(CaseBits(0, Dest, 0, 0/*Weight*/));
Dan Gohman575fad32008-09-03 16:12:24 +00002575 count++;
2576 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002577
2578 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2579 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2580
2581 uint64_t lo = (lowValue - lowBound).getZExtValue();
2582 uint64_t hi = (highValue - lowBound).getZExtValue();
Manman Rencf104462012-08-24 18:14:27 +00002583 CasesBits[i].ExtraWeight += I->ExtraWeight;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002584
Dan Gohman575fad32008-09-03 16:12:24 +00002585 for (uint64_t j = lo; j <= hi; j++) {
2586 CasesBits[i].Mask |= 1ULL << j;
2587 CasesBits[i].Bits++;
2588 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002589
Dan Gohman575fad32008-09-03 16:12:24 +00002590 }
2591 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002592
Dan Gohman575fad32008-09-03 16:12:24 +00002593 BitTestInfo BTC;
2594
2595 // Figure out which block is immediately after the current one.
2596 MachineFunction::iterator BBI = CR.CaseBB;
2597 ++BBI;
2598
2599 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2600
David Greene5730f202010-01-05 01:24:57 +00002601 DEBUG(dbgs() << "Cases:\n");
Dan Gohman575fad32008-09-03 16:12:24 +00002602 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene5730f202010-01-05 01:24:57 +00002603 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002604 << ", Bits: " << CasesBits[i].Bits
2605 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohman575fad32008-09-03 16:12:24 +00002606
2607 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2608 CurMF->insert(BBI, CaseBB);
2609 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2610 CaseBB,
Manman Rencf104462012-08-24 18:14:27 +00002611 CasesBits[i].BB, CasesBits[i].ExtraWeight));
Dan Gohmane6db8ca2009-04-09 02:33:36 +00002612
2613 // Put SV in a virtual register to make it available from the new blocks.
2614 ExportFromCurrentBlock(SV);
Dan Gohman575fad32008-09-03 16:12:24 +00002615 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002616
2617 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengac730dd2011-01-06 01:02:44 +00002618 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohman575fad32008-09-03 16:12:24 +00002619 CR.CaseBB, Default, BTC);
2620
Dan Gohman7c0303a2010-04-19 22:41:47 +00002621 if (CR.CaseBB == SwitchBB)
2622 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002623
Dan Gohman575fad32008-09-03 16:12:24 +00002624 BitTestCases.push_back(BTB);
2625
2626 return true;
2627}
2628
Dan Gohman575fad32008-09-03 16:12:24 +00002629/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman1a6c47f2009-11-23 18:04:58 +00002630size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2631 const SwitchInst& SI) {
Bob Wilsone4077362013-09-09 19:14:35 +00002632 size_t numCmps = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002633
Manman Rencf104462012-08-24 18:14:27 +00002634 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohman575fad32008-09-03 16:12:24 +00002635 // Start with "simple" cases
Stepan Dyatkovskiy97b02fc2012-03-11 06:09:17 +00002636 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiy5b648af2012-03-08 07:06:20 +00002637 i != e; ++i) {
2638 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszak0480a8f2011-07-29 22:25:21 +00002639 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2640
Bob Wilsone4077362013-09-09 19:14:35 +00002641 uint32_t ExtraWeight =
2642 BPI ? BPI->getEdgeWeight(SI.getParent(), i.getSuccessorIndex()) : 0;
2643
2644 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
2645 SMBB, ExtraWeight));
Dan Gohman575fad32008-09-03 16:12:24 +00002646 }
Bob Wilsone4077362013-09-09 19:14:35 +00002647 std::sort(Cases.begin(), Cases.end(), CaseCmp());
Stephen Lincfe7f352013-07-08 00:37:03 +00002648
Bob Wilsone4077362013-09-09 19:14:35 +00002649 // Merge case into clusters
2650 if (Cases.size() >= 2)
2651 // Must recompute end() each iteration because it may be
2652 // invalidated by erase if we hold on to it
2653 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2654 J != Cases.end(); ) {
2655 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2656 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
2657 MachineBasicBlock* nextBB = J->BB;
2658 MachineBasicBlock* currentBB = I->BB;
Stephen Lincfe7f352013-07-08 00:37:03 +00002659
Bob Wilsone4077362013-09-09 19:14:35 +00002660 // If the two neighboring cases go to the same destination, merge them
2661 // into a single case.
2662 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
2663 I->High = J->High;
2664 I->ExtraWeight += J->ExtraWeight;
2665 J = Cases.erase(J);
2666 } else {
2667 I = J++;
2668 }
2669 }
Dan Gohman575fad32008-09-03 16:12:24 +00002670
Bob Wilsone4077362013-09-09 19:14:35 +00002671 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2672 if (I->Low != I->High)
2673 // A range counts double, since it requires two compares.
2674 ++numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002675 }
2676
2677 return numCmps;
2678}
2679
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002680void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2681 MachineBasicBlock *Last) {
2682 // Update JTCases.
2683 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2684 if (JTCases[i].first.HeaderBB == First)
2685 JTCases[i].first.HeaderBB = Last;
2686
2687 // Update BitTestCases.
2688 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2689 if (BitTestCases[i].Parent == First)
2690 BitTestCases[i].Parent = Last;
2691}
2692
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002693void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002694 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002695
Dan Gohman575fad32008-09-03 16:12:24 +00002696 // Figure out which block is immediately after the current one.
2697 MachineBasicBlock *NextBlock = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00002698 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2699
2700 // If there is only the default destination, branch to it if it is not the
2701 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy513aaa52012-02-01 07:49:51 +00002702 if (!SI.getNumCases()) {
Dan Gohman575fad32008-09-03 16:12:24 +00002703 // Update machine-CFG edges.
2704
2705 // If this is not a fall-through branch, emit the branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002706 SwitchMBB->addSuccessor(Default);
Bill Wendling954cb182010-01-28 21:51:40 +00002707 if (Default != NextBlock)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002708 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002709 MVT::Other, getControlRoot(),
2710 DAG.getBasicBlock(Default)));
Bill Wendling443d0722009-12-21 22:30:11 +00002711
Dan Gohman575fad32008-09-03 16:12:24 +00002712 return;
2713 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002714
Dan Gohman575fad32008-09-03 16:12:24 +00002715 // If there are any non-default case statements, create a vector of Cases
2716 // representing each one, and sort the vector so that we can efficiently
2717 // create a binary search tree from them.
2718 CaseVector Cases;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002719 size_t numCmps = Clusterify(Cases, SI);
David Greene5730f202010-01-05 01:24:57 +00002720 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikovf4a66e82008-12-23 22:26:18 +00002721 << ". Total compares: " << numCmps << '\n');
Duncan Sandsd278d352011-10-18 12:44:00 +00002722 (void)numCmps;
Dan Gohman575fad32008-09-03 16:12:24 +00002723
2724 // Get the Value to be switched on and default basic blocks, which will be
2725 // inserted into CaseBlock records, representing basic blocks in the binary
2726 // search tree.
Eli Friedman95031ed2011-09-29 20:21:17 +00002727 const Value *SV = SI.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00002728
2729 // Push the initial CaseRec onto the worklist
2730 CaseRecVector WorkList;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002731 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2732 CaseRange(Cases.begin(),Cases.end())));
Dan Gohman575fad32008-09-03 16:12:24 +00002733
2734 while (!WorkList.empty()) {
2735 // Grab a record representing a case range to process off the worklist
2736 CaseRec CR = WorkList.back();
2737 WorkList.pop_back();
2738
Dan Gohman7c0303a2010-04-19 22:41:47 +00002739 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002740 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002741
Dan Gohman575fad32008-09-03 16:12:24 +00002742 // If the range has few cases (two or less) emit a series of specific
2743 // tests.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002744 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002745 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002746
Sebastian Popedb31fa2012-09-25 20:35:36 +00002747 // If the switch has more than N blocks, and is at least 40% dense, and the
Anton Korobeynikovd305d002008-12-23 22:26:01 +00002748 // target supports indirect branches, then emit a jump table rather than
Dan Gohman575fad32008-09-03 16:12:24 +00002749 // lowering the switch to a binary tree of conditional branches.
Sebastian Popedb31fa2012-09-25 20:35:36 +00002750 // N defaults to 4 and is controlled via TLS.getMinimumJumpTableEntries().
Dan Gohman7c0303a2010-04-19 22:41:47 +00002751 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohman575fad32008-09-03 16:12:24 +00002752 continue;
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002753
Dan Gohman575fad32008-09-03 16:12:24 +00002754 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2755 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman7c0303a2010-04-19 22:41:47 +00002756 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00002757 }
2758}
2759
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002760void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002761 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002762
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002763 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002764 SmallSet<BasicBlock*, 32> Done;
2765 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2766 BasicBlock *BB = I.getSuccessor(i);
2767 bool Inserted = Done.insert(BB);
2768 if (!Inserted)
2769 continue;
2770
2771 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002772 addSuccessorWithWeight(IndirectBrMBB, Succ);
2773 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002774
Andrew Trickef9de2a2013-05-25 02:42:55 +00002775 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002776 MVT::Other, getControlRoot(),
2777 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002778}
Dan Gohman575fad32008-09-03 16:12:24 +00002779
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002780void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002781 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002782 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002783 if (isa<Constant>(I.getOperand(0)) &&
2784 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2785 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002786 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002787 Op2.getValueType(), Op2));
2788 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002789 }
Bill Wendling443d0722009-12-21 22:30:11 +00002790
Dan Gohmana5b96452009-06-04 22:49:04 +00002791 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002792}
2793
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002794void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002795 SDValue Op1 = getValue(I.getOperand(0));
2796 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002797 setValue(&I, DAG.getNode(OpCode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002798 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002799}
2800
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002801void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002802 SDValue Op1 = getValue(I.getOperand(0));
2803 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002804
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002805 EVT ShiftTy = TM.getTargetLowering()->getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002806
Chris Lattner2a720d92011-02-13 09:02:52 +00002807 // Coerce the shift amount to the right type if we can.
2808 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002809 unsigned ShiftSize = ShiftTy.getSizeInBits();
2810 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002811 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002812
Dan Gohman0e8d1992009-04-09 03:51:29 +00002813 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002814 if (ShiftSize > Op2Size)
2815 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002816
Dan Gohman0e8d1992009-04-09 03:51:29 +00002817 // If the operand is larger than the shift count type but the shift
2818 // count type has enough bits to represent any shift value, truncate
2819 // it now. This is a common case and it exposes the truncate to
2820 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002821 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2822 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2823 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002824 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002825 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002826 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002827 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002828
Andrew Trickef9de2a2013-05-25 02:42:55 +00002829 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002830 Op1.getValueType(), Op1, Op2));
Dan Gohman575fad32008-09-03 16:12:24 +00002831}
2832
Benjamin Kramer9960a252011-07-08 10:31:30 +00002833void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002834 SDValue Op1 = getValue(I.getOperand(0));
2835 SDValue Op2 = getValue(I.getOperand(1));
2836
2837 // Turn exact SDivs into multiplications.
2838 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2839 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002840 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2841 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002842 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002843 setValue(&I, TM.getTargetLowering()->BuildExactSDIV(Op1, Op2,
2844 getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002845 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002846 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002847 Op1, Op2));
2848}
2849
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002850void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002851 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002852 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002853 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002854 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002855 predicate = ICmpInst::Predicate(IC->getPredicate());
2856 SDValue Op1 = getValue(I.getOperand(0));
2857 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002858 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002859
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002860 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002861 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002862}
2863
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002864void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002865 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002866 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002867 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002868 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002869 predicate = FCmpInst::Predicate(FC->getPredicate());
2870 SDValue Op1 = getValue(I.getOperand(0));
2871 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002872 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002873 if (TM.Options.NoNaNsFPMath)
2874 Condition = getFCmpCodeWithoutNaN(Condition);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002875 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002876 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002877}
2878
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002879void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002880 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002881 ComputeValueVTs(*TM.getTargetLowering(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002882 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002883 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002884
Bill Wendling443d0722009-12-21 22:30:11 +00002885 SmallVector<SDValue, 4> Values(NumValues);
2886 SDValue Cond = getValue(I.getOperand(0));
2887 SDValue TrueVal = getValue(I.getOperand(1));
2888 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sandsf2641e12011-09-06 19:07:46 +00002889 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2890 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002891
Bill Wendling954cb182010-01-28 21:51:40 +00002892 for (unsigned i = 0; i != NumValues; ++i)
Andrew Trickef9de2a2013-05-25 02:42:55 +00002893 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
Duncan Sandsf2641e12011-09-06 19:07:46 +00002894 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattner53ebf8a2010-03-12 07:15:36 +00002895 Cond,
Bill Wendling443d0722009-12-21 22:30:11 +00002896 SDValue(TrueVal.getNode(),
2897 TrueVal.getResNo() + i),
2898 SDValue(FalseVal.getNode(),
2899 FalseVal.getResNo() + i));
2900
Andrew Trickef9de2a2013-05-25 02:42:55 +00002901 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002902 DAG.getVTList(&ValueVTs[0], NumValues),
2903 &Values[0], NumValues));
Bill Wendling443d0722009-12-21 22:30:11 +00002904}
Dan Gohman575fad32008-09-03 16:12:24 +00002905
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002906void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002907 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2908 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002909 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002910 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002911}
2912
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002913void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002914 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2915 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2916 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002917 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002918 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002919}
2920
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002921void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002922 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2923 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2924 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002925 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002926 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002927}
2928
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002929void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002930 // FPTrunc is never a no-op cast, no need to check
2931 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002932 const TargetLowering *TLI = TM.getTargetLowering();
2933 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002934 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurSDLoc(),
Pete Coopere3d305a2012-01-17 01:54:07 +00002935 DestVT, N,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002936 DAG.getTargetConstant(0, TLI->getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002937}
2938
Stephen Lin6d715e82013-07-06 21:44:25 +00002939void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002940 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002941 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002942 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002943 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002944}
2945
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002946void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002947 // FPToUI is never a no-op cast, no need to check
2948 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002949 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002950 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002951}
2952
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002953void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002954 // FPToSI is never a no-op cast, no need to check
2955 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002956 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002957 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002958}
2959
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002960void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002961 // UIToFP is never a no-op cast, no need to check
2962 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002963 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002964 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002965}
2966
Stephen Lin6d715e82013-07-06 21:44:25 +00002967void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002968 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002969 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002970 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002971 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002972}
2973
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002974void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002975 // What to do depends on the size of the integer and the size of the pointer.
2976 // We can either truncate, zero extend, or no-op, accordingly.
2977 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002978 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002979 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002980}
2981
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002982void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002983 // What to do depends on the size of the integer and the size of the pointer.
2984 // We can either truncate, zero extend, or no-op, accordingly.
2985 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002986 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002987 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002988}
2989
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002990void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002991 SDValue N = getValue(I.getOperand(0));
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002992 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002993
Bill Wendling443d0722009-12-21 22:30:11 +00002994 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002995 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002996 if (DestVT != N.getValueType())
Andrew Trickef9de2a2013-05-25 02:42:55 +00002997 setValue(&I, DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002998 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002999 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
3000 // might fold any kind of constant expression to an integer constant and that
3001 // is not what we are looking for. Only regcognize a bitcast of a genuine
3002 // constant integer as an opaque constant.
3003 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
3004 setValue(&I, DAG.getConstant(C->getValue(), DestVT, /*isTarget=*/false,
3005 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00003006 else
Bill Wendling443d0722009-12-21 22:30:11 +00003007 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00003008}
3009
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00003010void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
3011 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3012 const Value *SV = I.getOperand(0);
3013 SDValue N = getValue(SV);
3014 EVT DestVT = TM.getTargetLowering()->getValueType(I.getType());
3015
3016 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
3017 unsigned DestAS = I.getType()->getPointerAddressSpace();
3018
3019 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
3020 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
3021
3022 setValue(&I, N);
3023}
3024
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003025void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003026 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003027 SDValue InVec = getValue(I.getOperand(0));
3028 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00003029 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
3030 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003031 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003032 TM.getTargetLowering()->getValueType(I.getType()),
Bill Wendling954cb182010-01-28 21:51:40 +00003033 InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003034}
3035
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003036void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00003037 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00003038 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00003039 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
3040 getCurSDLoc(), TLI.getVectorIdxTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003041 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003042 TM.getTargetLowering()->getValueType(I.getType()),
3043 InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00003044}
3045
Craig Topperf726e152012-01-04 09:23:09 +00003046// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00003047// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00003048// specified sequential range [L, L+Pos). or is undef.
3049static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00003050 unsigned Pos, unsigned Size, int Low) {
3051 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00003052 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003053 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00003054 return true;
3055}
3056
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003057void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00003058 SDValue Src1 = getValue(I.getOperand(0));
3059 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00003060
Chris Lattnercf129702012-01-26 02:51:13 +00003061 SmallVector<int, 8> Mask;
3062 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
3063 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003064
3065 const TargetLowering *TLI = TM.getTargetLowering();
3066 EVT VT = TLI->getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00003067 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00003068 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00003069
Mon P Wang7a824742008-11-16 05:06:27 +00003070 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003071 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003072 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003073 return;
3074 }
3075
3076 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00003077 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
3078 // Mask is longer than the source vectors and is a multiple of the source
3079 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00003080 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00003081 if (SrcNumElts*2 == MaskNumElts) {
3082 // First check for Src1 in low and Src2 in high
3083 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
3084 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
3085 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003086 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003087 VT, Src1, Src2));
3088 return;
3089 }
3090 // Then check for Src2 in low and Src1 in high
3091 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
3092 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
3093 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003094 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00003095 VT, Src2, Src1));
3096 return;
3097 }
Mon P Wang25f01062008-11-10 04:46:22 +00003098 }
3099
Mon P Wang7a824742008-11-16 05:06:27 +00003100 // Pad both vectors with undefs to make them the same length as the mask.
3101 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003102 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
3103 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00003104 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003105
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003106 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
3107 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00003108 MOps1[0] = Src1;
3109 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003110
3111 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003112 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003113 &MOps1[0], NumConcat);
3114 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003115 getCurSDLoc(), VT,
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003116 &MOps2[0], NumConcat);
Mon P Wangc3113602008-11-21 04:25:21 +00003117
Mon P Wang25f01062008-11-10 04:46:22 +00003118 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003119 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003120 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003121 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003122 if (Idx >= (int)SrcNumElts)
3123 Idx -= SrcNumElts - MaskNumElts;
3124 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00003125 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003126
Andrew Trickef9de2a2013-05-25 02:42:55 +00003127 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003128 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00003129 return;
3130 }
3131
Mon P Wang7a824742008-11-16 05:06:27 +00003132 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00003133 // Analyze the access pattern of the vector to see if we can extract
3134 // two subvectors and do the shuffle. The analysis is done by calculating
3135 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00003136 int MinRange[2] = { static_cast<int>(SrcNumElts),
3137 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00003138 int MaxRange[2] = {-1, -1};
3139
Nate Begeman5f829d82009-04-29 05:20:52 +00003140 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003141 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00003142 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003143 if (Idx < 0)
3144 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003145
Nate Begeman5f829d82009-04-29 05:20:52 +00003146 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003147 Input = 1;
3148 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00003149 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003150 if (Idx > MaxRange[Input])
3151 MaxRange[Input] = Idx;
3152 if (Idx < MinRange[Input])
3153 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00003154 }
Mon P Wang25f01062008-11-10 04:46:22 +00003155
Mon P Wang7a824742008-11-16 05:06:27 +00003156 // Check if the access is smaller than the vector size and can we find
3157 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00003158 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
3159 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00003160 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00003161 for (unsigned Input = 0; Input < 2; ++Input) {
3162 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003163 RangeUse[Input] = 0; // Unused
3164 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00003165 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00003166 }
Craig Topperc8e2d912012-04-08 17:53:33 +00003167
3168 // Find a good start index that is a multiple of the mask length. Then
3169 // see if the rest of the elements are in range.
3170 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
3171 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
3172 StartIdx[Input] + MaskNumElts <= SrcNumElts)
3173 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00003174 }
3175
Bill Wendlingdff54ef2009-08-21 18:16:06 +00003176 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00003177 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00003178 return;
3179 }
Craig Topper6148fe62012-04-08 23:15:04 +00003180 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00003181 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00003182 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00003183 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003184 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00003185 Src = DAG.getUNDEF(VT);
Bill Wendlingfff99f02009-12-21 22:42:14 +00003186 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00003187 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurSDLoc(), VT,
Tom Stellardd42c5942013-08-05 22:22:01 +00003188 Src, DAG.getConstant(StartIdx[Input],
3189 TLI->getVectorIdxTy()));
Mon P Wang25f01062008-11-10 04:46:22 +00003190 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003191
Mon P Wang7a824742008-11-16 05:06:27 +00003192 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003193 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00003194 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00003195 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00003196 if (Idx >= 0) {
3197 if (Idx < (int)SrcNumElts)
3198 Idx -= StartIdx[0];
3199 else
3200 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
3201 }
3202 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00003203 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003204
Andrew Trickef9de2a2013-05-25 02:42:55 +00003205 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00003206 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00003207 return;
Mon P Wang25f01062008-11-10 04:46:22 +00003208 }
3209 }
3210
Mon P Wang7a824742008-11-16 05:06:27 +00003211 // We can't use either concat vectors or extract subvectors so fall back to
3212 // replacing the shuffle with extract and build vector.
3213 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00003214 EVT EltVT = VT.getVectorElementType();
Tom Stellardd42c5942013-08-05 22:22:01 +00003215 EVT IdxVT = TLI->getVectorIdxTy();
Mon P Wang25f01062008-11-10 04:46:22 +00003216 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00003217 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003218 int Idx = Mask[i];
3219 SDValue Res;
3220
3221 if (Idx < 0) {
3222 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00003223 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00003224 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
3225 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00003226
Andrew Trickef9de2a2013-05-25 02:42:55 +00003227 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
Tom Stellardd42c5942013-08-05 22:22:01 +00003228 EltVT, Src, DAG.getConstant(Idx, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00003229 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00003230
3231 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00003232 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00003233
Andrew Trickef9de2a2013-05-25 02:42:55 +00003234 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003235 VT, &Ops[0], Ops.size()));
Dan Gohman575fad32008-09-03 16:12:24 +00003236}
3237
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003238void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003239 const Value *Op0 = I.getOperand(0);
3240 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00003241 Type *AggTy = I.getType();
3242 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003243 bool IntoUndef = isa<UndefValue>(Op0);
3244 bool FromUndef = isa<UndefValue>(Op1);
3245
Jay Foad57aa6362011-07-13 10:26:04 +00003246 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003247
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003248 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003249 SmallVector<EVT, 4> AggValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003250 ComputeValueVTs(*TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00003251 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003252 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003253
3254 unsigned NumAggValues = AggValueVTs.size();
3255 unsigned NumValValues = ValValueVTs.size();
3256 SmallVector<SDValue, 4> Values(NumAggValues);
3257
3258 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003259 unsigned i = 0;
3260 // Copy the beginning value(s) from the original aggregate.
3261 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003262 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003263 SDValue(Agg.getNode(), Agg.getResNo() + i);
3264 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003265 if (NumValValues) {
3266 SDValue Val = getValue(Op1);
3267 for (; i != LinearIndex + NumValValues; ++i)
3268 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3269 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3270 }
Dan Gohman575fad32008-09-03 16:12:24 +00003271 // Copy remaining value(s) from the original aggregate.
3272 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00003273 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00003274 SDValue(Agg.getNode(), Agg.getResNo() + i);
3275
Andrew Trickef9de2a2013-05-25 02:42:55 +00003276 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003277 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3278 &Values[0], NumAggValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003279}
3280
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003281void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003282 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00003283 Type *AggTy = Op0->getType();
3284 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00003285 bool OutOfUndef = isa<UndefValue>(Op0);
3286
Jay Foad57aa6362011-07-13 10:26:04 +00003287 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00003288
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003289 const TargetLowering *TLI = TM.getTargetLowering();
Owen Anderson53aa7a92009-08-10 22:56:29 +00003290 SmallVector<EVT, 4> ValValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003291 ComputeValueVTs(*TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003292
3293 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00003294
3295 // Ignore a extractvalue that produces an empty object
3296 if (!NumValValues) {
3297 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3298 return;
3299 }
3300
Dan Gohman575fad32008-09-03 16:12:24 +00003301 SmallVector<SDValue, 4> Values(NumValValues);
3302
3303 SDValue Agg = getValue(Op0);
3304 // Copy out the selected value(s).
3305 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3306 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00003307 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00003308 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00003309 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00003310
Andrew Trickef9de2a2013-05-25 02:42:55 +00003311 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003312 DAG.getVTList(&ValValueVTs[0], NumValValues),
3313 &Values[0], NumValValues));
Dan Gohman575fad32008-09-03 16:12:24 +00003314}
3315
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003316void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00003317 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00003318 // Note that the pointer operand may be a vector of pointers. Take the scalar
3319 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00003320 Type *Ty = Op0->getType()->getScalarType();
3321 unsigned AS = Ty->getPointerAddressSpace();
3322 SDValue N = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00003323
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003324 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00003325 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003326 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00003327 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003328 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00003329 if (Field) {
3330 // N = N + Offset
3331 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003332 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003333 DAG.getConstant(Offset, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003334 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003335
Dan Gohman575fad32008-09-03 16:12:24 +00003336 Ty = StTy->getElementType(Field);
3337 } else {
3338 Ty = cast<SequentialType>(Ty)->getElementType();
3339
3340 // If this is a constant subscript, handle it quickly.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003341 const TargetLowering *TLI = TM.getTargetLowering();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003342 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmanf1d83042010-06-18 14:22:04 +00003343 if (CI->isZero()) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003344 uint64_t Offs =
Duncan Sandsaf9eaa82009-05-09 07:06:46 +00003345 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Chengfe174df2009-02-09 21:01:06 +00003346 SDValue OffsVal;
Tom Stellardfd155822013-08-26 15:05:36 +00003347 EVT PTy = TLI->getPointerTy(AS);
Owen Andersonc30530d2009-08-10 18:56:59 +00003348 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge79105b2009-12-21 23:10:19 +00003349 if (PtrBits < 64)
Tom Stellardfd155822013-08-26 15:05:36 +00003350 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), PTy,
Owen Anderson9f944592009-08-11 20:47:22 +00003351 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge79105b2009-12-21 23:10:19 +00003352 else
Tom Stellardfd155822013-08-26 15:05:36 +00003353 OffsVal = DAG.getConstant(Offs, PTy);
Bill Wendlinge79105b2009-12-21 23:10:19 +00003354
Andrew Trickef9de2a2013-05-25 02:42:55 +00003355 N = DAG.getNode(ISD::ADD, getCurSDLoc(), N.getValueType(), N,
Evan Cheng020588c2009-02-09 20:54:38 +00003356 OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00003357 continue;
3358 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003359
Dan Gohman575fad32008-09-03 16:12:24 +00003360 // N = N + Idx * ElementSize;
Tom Stellardfd155822013-08-26 15:05:36 +00003361 APInt ElementSize = APInt(TLI->getPointerSizeInBits(AS),
Dan Gohman4ef112b2009-10-23 17:57:43 +00003362 TD->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00003363 SDValue IdxN = getValue(Idx);
3364
3365 // If the index is smaller or larger than intptr_t, truncate or extend
3366 // it.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003367 IdxN = DAG.getSExtOrTrunc(IdxN, getCurSDLoc(), N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00003368
3369 // If this is a multiply by a power of two, turn it into a shl
3370 // immediately. This is a very common case.
3371 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00003372 if (ElementSize.isPowerOf2()) {
3373 unsigned Amt = ElementSize.logBase2();
Andrew Trickef9de2a2013-05-25 02:42:55 +00003374 IdxN = DAG.getNode(ISD::SHL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003375 N.getValueType(), IdxN,
Nadav Rotem3924cb02011-12-05 06:29:09 +00003376 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00003377 } else {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00003378 SDValue Scale = DAG.getConstant(ElementSize, IdxN.getValueType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00003379 IdxN = DAG.getNode(ISD::MUL, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003380 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00003381 }
3382 }
3383
Andrew Trickef9de2a2013-05-25 02:42:55 +00003384 N = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003385 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00003386 }
3387 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00003388
Dan Gohman575fad32008-09-03 16:12:24 +00003389 setValue(&I, N);
3390}
3391
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003392void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00003393 // If this is a fixed sized alloca in the entry block of the function,
3394 // allocate it statically on the stack.
3395 if (FuncInfo.StaticAllocaMap.count(&I))
3396 return; // getValue will auto-populate this.
3397
Chris Lattner229907c2011-07-18 04:54:35 +00003398 Type *Ty = I.getAllocatedType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003399 const TargetLowering *TLI = TM.getTargetLowering();
3400 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00003401 unsigned Align =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003402 std::max((unsigned)TLI->getDataLayout()->getPrefTypeAlignment(Ty),
Dan Gohman575fad32008-09-03 16:12:24 +00003403 I.getAlignment());
3404
3405 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003406
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003407 EVT IntPtr = TLI->getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00003408 if (AllocSize.getValueType() != IntPtr)
Andrew Trickef9de2a2013-05-25 02:42:55 +00003409 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurSDLoc(), IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00003410
Andrew Trickef9de2a2013-05-25 02:42:55 +00003411 AllocSize = DAG.getNode(ISD::MUL, getCurSDLoc(), IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00003412 AllocSize,
3413 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003414
Dan Gohman575fad32008-09-03 16:12:24 +00003415 // Handle alignment. If the requested alignment is less than or equal to
3416 // the stack alignment, ignore it. If the size is greater than or equal to
3417 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov2f931282011-01-10 12:39:04 +00003418 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00003419 if (Align <= StackAlign)
3420 Align = 0;
3421
3422 // Round the size of the allocation up to the stack alignment size
3423 // by add SA-1 to the size.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003424 AllocSize = DAG.getNode(ISD::ADD, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003425 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003426 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003427
Dan Gohman575fad32008-09-03 16:12:24 +00003428 // Mask out the low bits for alignment purposes.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003429 AllocSize = DAG.getNode(ISD::AND, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00003430 AllocSize.getValueType(), AllocSize,
Dan Gohman575fad32008-09-03 16:12:24 +00003431 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3432
3433 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson9f944592009-08-11 20:47:22 +00003434 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003435 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003436 VTs, Ops, 3);
Dan Gohman575fad32008-09-03 16:12:24 +00003437 setValue(&I, DSA);
3438 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003439
Dan Gohman575fad32008-09-03 16:12:24 +00003440 // Inform the Frame Information that we have just allocated a variable-sized
3441 // object.
Josh Magee22b8ba22013-12-19 03:17:11 +00003442 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1, &I);
Dan Gohman575fad32008-09-03 16:12:24 +00003443}
3444
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003445void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003446 if (I.isAtomic())
3447 return visitAtomicLoad(I);
3448
Dan Gohman575fad32008-09-03 16:12:24 +00003449 const Value *SV = I.getOperand(0);
3450 SDValue Ptr = getValue(SV);
3451
Chris Lattner229907c2011-07-18 04:54:35 +00003452 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00003453
Dan Gohman575fad32008-09-03 16:12:24 +00003454 bool isVolatile = I.isVolatile();
David Greene39c6d012010-02-15 17:00:31 +00003455 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooper82cd9e82011-11-08 18:42:53 +00003456 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohman575fad32008-09-03 16:12:24 +00003457 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003458 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Rafael Espindola80c540e2012-03-31 18:14:00 +00003459 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00003460
Owen Anderson53aa7a92009-08-10 22:56:29 +00003461 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003462 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003463 ComputeValueVTs(*TM.getTargetLowering(), Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003464 unsigned NumValues = ValueVTs.size();
3465 if (NumValues == 0)
3466 return;
3467
3468 SDValue Root;
3469 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00003470 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00003471 // Serialize volatile loads with other side effects.
3472 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003473 else if (AA->pointsToConstantMemory(
3474 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00003475 // Do not serialize (non-volatile) loads of constant memory with anything.
3476 Root = DAG.getEntryNode();
3477 ConstantMemory = true;
3478 } else {
3479 // Do not serialize non-volatile loads against each other.
3480 Root = DAG.getRoot();
3481 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003482
Richard Sandiford9afe6132013-12-10 10:36:34 +00003483 const TargetLowering *TLI = TM.getTargetLowering();
3484 if (isVolatile)
3485 Root = TLI->prepareVolatileOrAtomicLoad(Root, getCurSDLoc(), DAG);
3486
Dan Gohman575fad32008-09-03 16:12:24 +00003487 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00003488 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3489 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003490 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00003491 unsigned ChainI = 0;
3492 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3493 // Serializing loads here may result in excessive register pressure, and
3494 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3495 // could recover a bit by hoisting nodes upward in the chain by recognizing
3496 // they are side-effect free or do not alias. The optimizer should really
3497 // avoid this case by converting large object/array copies to llvm.memcpy
3498 // (MaxParallelChains should always remain as failsafe).
3499 if (ChainI == MaxParallelChains) {
3500 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Andrew Trickef9de2a2013-05-25 02:42:55 +00003501 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003502 MVT::Other, &Chains[0], ChainI);
3503 Root = Chain;
3504 ChainI = 0;
3505 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003506 SDValue A = DAG.getNode(ISD::ADD, getCurSDLoc(),
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003507 PtrVT, Ptr,
3508 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003509 SDValue L = DAG.getLoad(ValueVTs[i], getCurSDLoc(), Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00003510 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Rafael Espindola80c540e2012-03-31 18:14:00 +00003511 isNonTemporal, isInvariant, Alignment, TBAAInfo,
3512 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003513
Dan Gohman575fad32008-09-03 16:12:24 +00003514 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00003515 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003516 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003517
Dan Gohman575fad32008-09-03 16:12:24 +00003518 if (!ConstantMemory) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003519 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003520 MVT::Other, &Chains[0], ChainI);
Dan Gohman575fad32008-09-03 16:12:24 +00003521 if (isVolatile)
3522 DAG.setRoot(Chain);
3523 else
3524 PendingLoads.push_back(Chain);
3525 }
3526
Andrew Trickef9de2a2013-05-25 02:42:55 +00003527 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00003528 DAG.getVTList(&ValueVTs[0], NumValues),
3529 &Values[0], NumValues));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003530}
Dan Gohman575fad32008-09-03 16:12:24 +00003531
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003532void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00003533 if (I.isAtomic())
3534 return visitAtomicStore(I);
3535
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003536 const Value *SrcV = I.getOperand(0);
3537 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00003538
Owen Anderson53aa7a92009-08-10 22:56:29 +00003539 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00003540 SmallVector<uint64_t, 4> Offsets;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003541 ComputeValueVTs(*TM.getTargetLowering(), SrcV->getType(), ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00003542 unsigned NumValues = ValueVTs.size();
3543 if (NumValues == 0)
3544 return;
3545
3546 // Get the lowered operands. Note that we do this after
3547 // checking if NumResults is zero, because with zero results
3548 // the operands won't have values in the map.
3549 SDValue Src = getValue(SrcV);
3550 SDValue Ptr = getValue(PtrV);
3551
3552 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00003553 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3554 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00003555 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00003556 bool isVolatile = I.isVolatile();
David Greene39c6d012010-02-15 17:00:31 +00003557 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohman575fad32008-09-03 16:12:24 +00003558 unsigned Alignment = I.getAlignment();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00003559 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003560
Andrew Trick116efac2010-11-12 17:50:46 +00003561 unsigned ChainI = 0;
3562 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3563 // See visitLoad comments.
3564 if (ChainI == MaxParallelChains) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003565 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003566 MVT::Other, &Chains[0], ChainI);
3567 Root = Chain;
3568 ChainI = 0;
3569 }
Andrew Trickef9de2a2013-05-25 02:42:55 +00003570 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT, Ptr,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003571 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00003572 SDValue St = DAG.getStore(Root, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003573 SDValue(Src.getNode(), Src.getResNo() + i),
3574 Add, MachinePointerInfo(PtrV, Offsets[i]),
3575 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3576 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003577 }
3578
Andrew Trickef9de2a2013-05-25 02:42:55 +00003579 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Andrew Trick116efac2010-11-12 17:50:46 +00003580 MVT::Other, &Chains[0], ChainI);
Devang Patel05561e82010-10-26 22:14:52 +00003581 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003582}
3583
Eli Friedman30a49e92011-08-03 21:06:02 +00003584static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003585 SynchronizationScope Scope,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003586 bool Before, SDLoc dl,
Eli Friedman30a49e92011-08-03 21:06:02 +00003587 SelectionDAG &DAG,
3588 const TargetLowering &TLI) {
3589 // Fence, if necessary
3590 if (Before) {
Eli Friedman452aae62011-08-26 02:59:24 +00003591 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman30a49e92011-08-03 21:06:02 +00003592 Order = Release;
3593 else if (Order == Acquire || Order == Monotonic)
3594 return Chain;
3595 } else {
3596 if (Order == AcquireRelease)
3597 Order = Acquire;
3598 else if (Order == Release || Order == Monotonic)
3599 return Chain;
3600 }
3601 SDValue Ops[3];
3602 Ops[0] = Chain;
Eli Friedman342e8df2011-08-24 20:50:09 +00003603 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3604 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman30a49e92011-08-03 21:06:02 +00003605 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3606}
3607
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003608void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003609 SDLoc dl = getCurSDLoc();
Eli Friedman30a49e92011-08-03 21:06:02 +00003610 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003611 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003612
3613 SDValue InChain = getRoot();
3614
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003615 const TargetLowering *TLI = TM.getTargetLowering();
3616 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003617 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003618 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003619
Eli Friedmanadec5872011-07-29 03:05:32 +00003620 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003621 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003622 getValue(I.getCompareOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003623 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003624 getValue(I.getPointerOperand()),
3625 getValue(I.getCompareOperand()),
3626 getValue(I.getNewValOperand()),
3627 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003628 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003629 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003630
3631 SDValue OutChain = L.getValue(1);
3632
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003633 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003634 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003635 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003636
Eli Friedmanadec5872011-07-29 03:05:32 +00003637 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003638 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003639}
3640
3641void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003642 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003643 ISD::NodeType NT;
3644 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003645 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003646 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3647 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3648 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3649 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3650 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3651 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3652 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3653 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3654 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3655 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3656 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3657 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003658 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003659 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003660
3661 SDValue InChain = getRoot();
3662
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003663 const TargetLowering *TLI = TM.getTargetLowering();
3664 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003665 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003666 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003667
Eli Friedmanadec5872011-07-29 03:05:32 +00003668 SDValue L =
Eli Friedman30a49e92011-08-03 21:06:02 +00003669 DAG.getAtomic(NT, dl,
Craig Topperd9c27832013-08-15 02:44:19 +00003670 getValue(I.getValOperand()).getSimpleValueType(),
Eli Friedman30a49e92011-08-03 21:06:02 +00003671 InChain,
Eli Friedmanadec5872011-07-29 03:05:32 +00003672 getValue(I.getPointerOperand()),
3673 getValue(I.getValOperand()),
3674 I.getPointerOperand(), 0 /* Alignment */,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003675 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003676 Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003677
3678 SDValue OutChain = L.getValue(1);
3679
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003680 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003681 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003682 DAG, *TLI);
Eli Friedman30a49e92011-08-03 21:06:02 +00003683
Eli Friedmanadec5872011-07-29 03:05:32 +00003684 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003685 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003686}
3687
Eli Friedmanfee02c62011-07-25 23:16:38 +00003688void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003689 SDLoc dl = getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003690 const TargetLowering *TLI = TM.getTargetLowering();
Eli Friedman26a48482011-07-27 22:21:52 +00003691 SDValue Ops[3];
3692 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003693 Ops[1] = DAG.getConstant(I.getOrdering(), TLI->getPointerTy());
3694 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI->getPointerTy());
Eli Friedman26a48482011-07-27 22:21:52 +00003695 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003696}
3697
Eli Friedman342e8df2011-08-24 20:50:09 +00003698void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003699 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003700 AtomicOrdering Order = I.getOrdering();
3701 SynchronizationScope Scope = I.getSynchScope();
3702
3703 SDValue InChain = getRoot();
3704
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003705 const TargetLowering *TLI = TM.getTargetLowering();
3706 EVT VT = TLI->getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003707
Evan Chenga72b9702013-02-06 02:06:33 +00003708 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003709 report_fatal_error("Cannot generate unaligned atomic load");
3710
Richard Sandiford9afe6132013-12-10 10:36:34 +00003711 InChain = TLI->prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Eli Friedman342e8df2011-08-24 20:50:09 +00003712 SDValue L =
3713 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3714 getValue(I.getPointerOperand()),
3715 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003716 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003717 Scope);
3718
3719 SDValue OutChain = L.getValue(1);
3720
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003721 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003722 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003723 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003724
3725 setValue(&I, L);
3726 DAG.setRoot(OutChain);
3727}
3728
3729void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003730 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003731
3732 AtomicOrdering Order = I.getOrdering();
3733 SynchronizationScope Scope = I.getSynchScope();
3734
3735 SDValue InChain = getRoot();
3736
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003737 const TargetLowering *TLI = TM.getTargetLowering();
3738 EVT VT = TLI->getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003739
Evan Chenga72b9702013-02-06 02:06:33 +00003740 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003741 report_fatal_error("Cannot generate unaligned atomic store");
3742
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003743 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003744 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003745 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003746
3747 SDValue OutChain =
Eli Friedmanf1518212011-09-13 20:50:54 +00003748 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman342e8df2011-08-24 20:50:09 +00003749 InChain,
3750 getValue(I.getPointerOperand()),
3751 getValue(I.getValueOperand()),
3752 I.getPointerOperand(), I.getAlignment(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003753 TLI->getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman342e8df2011-08-24 20:50:09 +00003754 Scope);
3755
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003756 if (TLI->getInsertFencesForAtomic())
Eli Friedman342e8df2011-08-24 20:50:09 +00003757 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003758 DAG, *TLI);
Eli Friedman342e8df2011-08-24 20:50:09 +00003759
3760 DAG.setRoot(OutChain);
3761}
3762
Dan Gohman575fad32008-09-03 16:12:24 +00003763/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3764/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003765void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003766 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003767 bool HasChain = !I.doesNotAccessMemory();
3768 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3769
3770 // Build the operand list.
3771 SmallVector<SDValue, 8> Ops;
3772 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3773 if (OnlyLoad) {
3774 // We don't need to serialize loads against other loads.
3775 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003776 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003777 Ops.push_back(getRoot());
3778 }
3779 }
Mon P Wang769134b2008-11-01 20:24:53 +00003780
3781 // Info is set by getTgtMemInstrinsic
3782 TargetLowering::IntrinsicInfo Info;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003783 const TargetLowering *TLI = TM.getTargetLowering();
3784 bool IsTgtIntrinsic = TLI->getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003785
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003786 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003787 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3788 Info.opc == ISD::INTRINSIC_W_CHAIN)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003789 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003790
3791 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003792 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3793 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003794 Ops.push_back(Op);
3795 }
3796
Owen Anderson53aa7a92009-08-10 22:56:29 +00003797 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003798 ComputeValueVTs(*TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003799
Dan Gohman575fad32008-09-03 16:12:24 +00003800 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003801 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003802
Bob Wilson84aa8552009-07-31 22:41:21 +00003803 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohman575fad32008-09-03 16:12:24 +00003804
3805 // Create the node.
3806 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003807 if (IsTgtIntrinsic) {
3808 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003809 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003810 VTs, &Ops[0], Ops.size(),
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003811 Info.memVT,
3812 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003813 Info.align, Info.vol,
3814 Info.readMem, Info.writeMem);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003815 } else if (!HasChain) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003816 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003817 VTs, &Ops[0], Ops.size());
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003818 } else if (!I.getType()->isVoidTy()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003819 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003820 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003821 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003822 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(),
Dan Gohmande912e22009-04-09 23:54:40 +00003823 VTs, &Ops[0], Ops.size());
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003824 }
3825
Dan Gohman575fad32008-09-03 16:12:24 +00003826 if (HasChain) {
3827 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3828 if (OnlyLoad)
3829 PendingLoads.push_back(Chain);
3830 else
3831 DAG.setRoot(Chain);
3832 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003833
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003834 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003835 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00003836 EVT VT = TLI->getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003837 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003838 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003839
Dan Gohman575fad32008-09-03 16:12:24 +00003840 setValue(&I, Result);
3841 }
3842}
3843
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003844/// GetSignificand - Get the significand and build it into a floating-point
3845/// number with exponent of 1:
3846///
3847/// Op = (Op & 0x007fffff) | 0x3f800000;
3848///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003849/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003850static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003851GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003852 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3853 DAG.getConstant(0x007fffff, MVT::i32));
3854 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3855 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003856 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003857}
3858
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003859/// GetExponent - Get the exponent:
3860///
Bill Wendling23959162009-01-20 21:17:57 +00003861/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003862///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003863/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003864static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003865GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003866 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003867 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3868 DAG.getConstant(0x7f800000, MVT::i32));
3869 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands41826032009-01-31 15:50:11 +00003870 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003871 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3872 DAG.getConstant(127, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003873 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003874}
3875
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003876/// getF32Constant - Get 32-bit floating point constant.
3877static SDValue
3878getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Tim Northover29178a32013-01-22 09:46:31 +00003879 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)),
3880 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003881}
3882
Craig Topperd2638c12012-11-24 18:52:06 +00003883/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003884/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003885static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003886 const TargetLowering &TLI) {
3887 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003888 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003889
3890 // Put the exponent in the right bit position for later addition to the
3891 // final result:
3892 //
3893 // #define LOG2OFe 1.4426950f
3894 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson9f944592009-08-11 20:47:22 +00003895 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003896 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson9f944592009-08-11 20:47:22 +00003897 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling48217d82008-09-09 22:13:54 +00003898
3899 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00003900 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3901 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling48217d82008-09-09 22:13:54 +00003902
3903 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00003904 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00003905 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003906
Craig Topper4a981752012-11-24 08:22:37 +00003907 SDValue TwoToFracPartOfX;
Bill Wendling48217d82008-09-09 22:13:54 +00003908 if (LimitFloatPrecision <= 6) {
3909 // For floating-point precision of 6:
3910 //
3911 // TwoToFractionalPartOfX =
3912 // 0.997535578f +
3913 // (0.735607626f + 0.252464424f * x) * x;
3914 //
3915 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003916 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003917 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00003918 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003919 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00003920 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00003921 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
3922 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00003923 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48217d82008-09-09 22:13:54 +00003924 // For floating-point precision of 12:
3925 //
3926 // TwoToFractionalPartOfX =
3927 // 0.999892986f +
3928 // (0.696457318f +
3929 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3930 //
3931 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003932 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00003934 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003935 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00003936 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3937 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003938 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00003939 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00003940 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
3941 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00003942 } else { // LimitFloatPrecision <= 18
Bill Wendling48217d82008-09-09 22:13:54 +00003943 // For floating-point precision of 18:
3944 //
3945 // TwoToFractionalPartOfX =
3946 // 0.999999982f +
3947 // (0.693148872f +
3948 // (0.240227044f +
3949 // (0.554906021e-1f +
3950 // (0.961591928e-2f +
3951 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3952 //
3953 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003954 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003955 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00003956 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003957 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00003958 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3959 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00003961 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3962 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003963 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00003964 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3965 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003966 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00003967 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3968 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003969 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00003970 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00003971 TwoToFracPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
3972 getF32Constant(DAG, 0x3f800000));
Bill Wendling48217d82008-09-09 22:13:54 +00003973 }
Craig Topper4a981752012-11-24 08:22:37 +00003974
3975 // Add the exponent into the result in integer domain.
3976 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFracPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00003977 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3978 DAG.getNode(ISD::ADD, dl, MVT::i32,
3979 t13, IntegerPartOfX));
Bill Wendling48217d82008-09-09 22:13:54 +00003980 }
3981
Craig Topperd2638c12012-11-24 18:52:06 +00003982 // No special expansion.
3983 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003984}
3985
Craig Topperbef254a2012-11-23 18:38:31 +00003986/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003987/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003988static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003989 const TargetLowering &TLI) {
3990 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003991 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003992 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003993
3994 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003995 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003996 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003997 getF32Constant(DAG, 0x3f317218));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003998
3999 // Get the significand and build it into a floating-point number with
4000 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004001 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004002
Craig Topper3669de42012-11-16 19:08:44 +00004003 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00004004 if (LimitFloatPrecision <= 6) {
4005 // For floating-point precision of 6:
4006 //
4007 // LogofMantissa =
4008 // -1.1609546f +
4009 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004010 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00004011 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004012 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004013 getF32Constant(DAG, 0xbe74c456));
Owen Anderson9f944592009-08-11 20:47:22 +00004014 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004015 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson9f944592009-08-11 20:47:22 +00004016 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004017 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4018 getF32Constant(DAG, 0x3f949a29));
Craig Toppered756c52012-11-16 20:01:39 +00004019 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00004020 // For floating-point precision of 12:
4021 //
4022 // LogOfMantissa =
4023 // -1.7417939f +
4024 // (2.8212026f +
4025 // (-1.4699568f +
4026 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
4027 //
4028 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004029 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004030 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson9f944592009-08-11 20:47:22 +00004031 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004032 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson9f944592009-08-11 20:47:22 +00004033 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4034 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004035 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson9f944592009-08-11 20:47:22 +00004036 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4037 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004038 getF32Constant(DAG, 0x40348e95));
Owen Anderson9f944592009-08-11 20:47:22 +00004039 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004040 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4041 getF32Constant(DAG, 0x3fdef31a));
Craig Toppered756c52012-11-16 20:01:39 +00004042 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00004043 // For floating-point precision of 18:
4044 //
4045 // LogOfMantissa =
4046 // -2.1072184f +
4047 // (4.2372794f +
4048 // (-3.7029485f +
4049 // (2.2781945f +
4050 // (-0.87823314f +
4051 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
4052 //
4053 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004054 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004055 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson9f944592009-08-11 20:47:22 +00004056 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004057 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson9f944592009-08-11 20:47:22 +00004058 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4059 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004060 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004061 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4062 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004063 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson9f944592009-08-11 20:47:22 +00004064 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4065 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004066 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson9f944592009-08-11 20:47:22 +00004067 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4068 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004069 getF32Constant(DAG, 0x408797cb));
Owen Anderson9f944592009-08-11 20:47:22 +00004070 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004071 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4072 getF32Constant(DAG, 0x4006dcab));
Bill Wendlinged3bb782008-09-09 20:39:27 +00004073 }
Craig Topper3669de42012-11-16 19:08:44 +00004074
Craig Topperbef254a2012-11-23 18:38:31 +00004075 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00004076 }
4077
Craig Topperbef254a2012-11-23 18:38:31 +00004078 // No special expansion.
4079 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004080}
4081
Craig Topperbef254a2012-11-23 18:38:31 +00004082/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004083/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004084static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004085 const TargetLowering &TLI) {
4086 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004087 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004088 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004089
Bill Wendlinged3bb782008-09-09 20:39:27 +00004090 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004091 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00004092
Bill Wendling48416782008-09-09 00:28:24 +00004093 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004094 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004095 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004096
Bill Wendling48416782008-09-09 00:28:24 +00004097 // Different possible minimax approximations of significand in
4098 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00004099 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004100 if (LimitFloatPrecision <= 6) {
4101 // For floating-point precision of 6:
4102 //
4103 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
4104 //
4105 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004106 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004107 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson9f944592009-08-11 20:47:22 +00004108 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004109 getF32Constant(DAG, 0x40019463));
Owen Anderson9f944592009-08-11 20:47:22 +00004110 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004111 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4112 getF32Constant(DAG, 0x3fd6633d));
Craig Toppered756c52012-11-16 20:01:39 +00004113 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004114 // For floating-point precision of 12:
4115 //
4116 // Log2ofMantissa =
4117 // -2.51285454f +
4118 // (4.07009056f +
4119 // (-2.12067489f +
4120 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004121 //
Bill Wendling48416782008-09-09 00:28:24 +00004122 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004123 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004124 getF32Constant(DAG, 0xbda7262e));
Owen Anderson9f944592009-08-11 20:47:22 +00004125 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004126 getF32Constant(DAG, 0x3f25280b));
Owen Anderson9f944592009-08-11 20:47:22 +00004127 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4128 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0x4007b923));
Owen Anderson9f944592009-08-11 20:47:22 +00004130 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4131 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004132 getF32Constant(DAG, 0x40823e2f));
Owen Anderson9f944592009-08-11 20:47:22 +00004133 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00004134 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
4135 getF32Constant(DAG, 0x4020d29c));
Craig Toppered756c52012-11-16 20:01:39 +00004136 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00004137 // For floating-point precision of 18:
4138 //
4139 // Log2ofMantissa =
4140 // -3.0400495f +
4141 // (6.1129976f +
4142 // (-5.3420409f +
4143 // (3.2865683f +
4144 // (-1.2669343f +
4145 // (0.27515199f -
4146 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
4147 //
4148 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004149 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004150 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson9f944592009-08-11 20:47:22 +00004151 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004152 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson9f944592009-08-11 20:47:22 +00004153 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4154 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004155 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson9f944592009-08-11 20:47:22 +00004156 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4157 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004158 getF32Constant(DAG, 0x40525723));
Owen Anderson9f944592009-08-11 20:47:22 +00004159 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4160 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004161 getF32Constant(DAG, 0x40aaf200));
Owen Anderson9f944592009-08-11 20:47:22 +00004162 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4163 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004164 getF32Constant(DAG, 0x40c39dad));
Owen Anderson9f944592009-08-11 20:47:22 +00004165 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00004166 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
4167 getF32Constant(DAG, 0x4042902c));
Bill Wendling48416782008-09-09 00:28:24 +00004168 }
Craig Topper3669de42012-11-16 19:08:44 +00004169
Craig Topperbef254a2012-11-23 18:38:31 +00004170 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00004171 }
Bill Wendling48416782008-09-09 00:28:24 +00004172
Craig Topperbef254a2012-11-23 18:38:31 +00004173 // No special expansion.
4174 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004175}
4176
Craig Topperbef254a2012-11-23 18:38:31 +00004177/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00004178/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004179static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00004180 const TargetLowering &TLI) {
4181 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00004182 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00004183 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00004184
Bill Wendlinged3bb782008-09-09 20:39:27 +00004185 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004186 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00004187 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004188 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling48416782008-09-09 00:28:24 +00004189
4190 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00004191 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00004192 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00004193
Craig Topper3669de42012-11-16 19:08:44 +00004194 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00004195 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004196 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004197 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004198 // Log10ofMantissa =
4199 // -0.50419619f +
4200 // (0.60948995f - 0.10380950f * x) * x;
4201 //
4202 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004203 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004204 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson9f944592009-08-11 20:47:22 +00004205 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004206 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson9f944592009-08-11 20:47:22 +00004207 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00004208 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
4209 getF32Constant(DAG, 0x3f011300));
Craig Toppered756c52012-11-16 20:01:39 +00004210 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00004211 // For floating-point precision of 12:
4212 //
4213 // Log10ofMantissa =
4214 // -0.64831180f +
4215 // (0.91751397f +
4216 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4217 //
4218 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004219 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004220 getF32Constant(DAG, 0x3d431f31));
Owen Anderson9f944592009-08-11 20:47:22 +00004221 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004222 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson9f944592009-08-11 20:47:22 +00004223 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4224 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004225 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson9f944592009-08-11 20:47:22 +00004226 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00004227 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
4228 getF32Constant(DAG, 0x3f25f7c3));
Craig Toppered756c52012-11-16 20:01:39 +00004229 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00004230 // For floating-point precision of 18:
4231 //
4232 // Log10ofMantissa =
4233 // -0.84299375f +
4234 // (1.5327582f +
4235 // (-1.0688956f +
4236 // (0.49102474f +
4237 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4238 //
4239 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004240 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004241 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson9f944592009-08-11 20:47:22 +00004242 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004243 getF32Constant(DAG, 0x3e00685a));
Owen Anderson9f944592009-08-11 20:47:22 +00004244 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4245 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004246 getF32Constant(DAG, 0x3efb6798));
Owen Anderson9f944592009-08-11 20:47:22 +00004247 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4248 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004249 getF32Constant(DAG, 0x3f88d192));
Owen Anderson9f944592009-08-11 20:47:22 +00004250 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4251 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004252 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson9f944592009-08-11 20:47:22 +00004253 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00004254 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
4255 getF32Constant(DAG, 0x3f57ce70));
Bill Wendling48416782008-09-09 00:28:24 +00004256 }
Craig Topper3669de42012-11-16 19:08:44 +00004257
Craig Topperbef254a2012-11-23 18:38:31 +00004258 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00004259 }
Bill Wendling48416782008-09-09 00:28:24 +00004260
Craig Topperbef254a2012-11-23 18:38:31 +00004261 // No special expansion.
4262 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00004263}
4264
Craig Topperd2638c12012-11-24 18:52:06 +00004265/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00004266/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004267static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00004268 const TargetLowering &TLI) {
4269 if (Op.getValueType() == MVT::f32 &&
Bill Wendlingab6676a2008-09-09 22:39:21 +00004270 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Owen Anderson9f944592009-08-11 20:47:22 +00004271 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004272
4273 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004274 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4275 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlingab6676a2008-09-09 22:39:21 +00004276
4277 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004278 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004279 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004280
Craig Topper4a981752012-11-24 08:22:37 +00004281 SDValue TwoToFractionalPartOfX;
Bill Wendlingab6676a2008-09-09 22:39:21 +00004282 if (LimitFloatPrecision <= 6) {
4283 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004284 //
Bill Wendlingab6676a2008-09-09 22:39:21 +00004285 // TwoToFractionalPartOfX =
4286 // 0.997535578f +
4287 // (0.735607626f + 0.252464424f * x) * x;
4288 //
4289 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004290 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004291 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004292 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004293 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004294 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper4a981752012-11-24 08:22:37 +00004295 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4296 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004297 } else if (LimitFloatPrecision <= 12) {
Bill Wendlingab6676a2008-09-09 22:39:21 +00004298 // For floating-point precision of 12:
4299 //
4300 // TwoToFractionalPartOfX =
4301 // 0.999892986f +
4302 // (0.696457318f +
4303 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4304 //
4305 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004306 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004307 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004308 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004309 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004310 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4311 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004312 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004313 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper4a981752012-11-24 08:22:37 +00004314 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4315 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004316 } else { // LimitFloatPrecision <= 18
Bill Wendlingab6676a2008-09-09 22:39:21 +00004317 // For floating-point precision of 18:
4318 //
4319 // TwoToFractionalPartOfX =
4320 // 0.999999982f +
4321 // (0.693148872f +
4322 // (0.240227044f +
4323 // (0.554906021e-1f +
4324 // (0.961591928e-2f +
4325 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4326 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004327 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004328 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004329 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004330 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004331 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4332 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004333 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004334 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4335 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004336 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004337 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4338 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004339 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004340 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4341 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004342 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004343 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper4a981752012-11-24 08:22:37 +00004344 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4345 getF32Constant(DAG, 0x3f800000));
Bill Wendlingab6676a2008-09-09 22:39:21 +00004346 }
Craig Topper4a981752012-11-24 08:22:37 +00004347
4348 // Add the exponent into the result in integer domain.
4349 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32,
4350 TwoToFractionalPartOfX);
Craig Topperd2638c12012-11-24 18:52:06 +00004351 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4352 DAG.getNode(ISD::ADD, dl, MVT::i32,
4353 t13, IntegerPartOfX));
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004354 }
Bill Wendlingab6676a2008-09-09 22:39:21 +00004355
Craig Topperd2638c12012-11-24 18:52:06 +00004356 // No special expansion.
4357 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00004358}
4359
Bill Wendling648930b2008-09-10 00:20:20 +00004360/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4361/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004362static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00004363 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00004364 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00004365 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00004366 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00004367 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
4368 APFloat Ten(10.0f);
4369 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00004370 }
4371 }
4372
Craig Topper268b6222012-11-25 00:48:58 +00004373 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00004374 // Put the exponent in the right bit position for later addition to the
4375 // final result:
4376 //
4377 // #define LOG2OF10 3.3219281f
4378 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Craig Topper79bd2052012-11-25 08:08:58 +00004379 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004380 getF32Constant(DAG, 0x40549a78));
Owen Anderson9f944592009-08-11 20:47:22 +00004381 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendling648930b2008-09-10 00:20:20 +00004382
4383 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson9f944592009-08-11 20:47:22 +00004384 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4385 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendling648930b2008-09-10 00:20:20 +00004386
4387 // IntegerPartOfX <<= 23;
Owen Anderson9f944592009-08-11 20:47:22 +00004388 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands41826032009-01-31 15:50:11 +00004389 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling648930b2008-09-10 00:20:20 +00004390
Craig Topper85719442012-11-25 00:15:07 +00004391 SDValue TwoToFractionalPartOfX;
Bill Wendling648930b2008-09-10 00:20:20 +00004392 if (LimitFloatPrecision <= 6) {
4393 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004394 //
Bill Wendling648930b2008-09-10 00:20:20 +00004395 // twoToFractionalPartOfX =
4396 // 0.997535578f +
4397 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004398 //
Bill Wendling648930b2008-09-10 00:20:20 +00004399 // error 0.0144103317, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004400 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004401 getF32Constant(DAG, 0x3e814304));
Owen Anderson9f944592009-08-11 20:47:22 +00004402 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004403 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson9f944592009-08-11 20:47:22 +00004404 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper85719442012-11-25 00:15:07 +00004405 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
4406 getF32Constant(DAG, 0x3f7f5e7e));
Craig Toppered756c52012-11-16 20:01:39 +00004407 } else if (LimitFloatPrecision <= 12) {
Bill Wendling648930b2008-09-10 00:20:20 +00004408 // For floating-point precision of 12:
4409 //
4410 // TwoToFractionalPartOfX =
4411 // 0.999892986f +
4412 // (0.696457318f +
4413 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4414 //
4415 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004416 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004417 getF32Constant(DAG, 0x3da235e3));
Owen Anderson9f944592009-08-11 20:47:22 +00004418 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004419 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson9f944592009-08-11 20:47:22 +00004420 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4421 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004422 getF32Constant(DAG, 0x3f324b07));
Owen Anderson9f944592009-08-11 20:47:22 +00004423 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper85719442012-11-25 00:15:07 +00004424 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
4425 getF32Constant(DAG, 0x3f7ff8fd));
Craig Toppered756c52012-11-16 20:01:39 +00004426 } else { // LimitFloatPrecision <= 18
Bill Wendling648930b2008-09-10 00:20:20 +00004427 // For floating-point precision of 18:
4428 //
4429 // TwoToFractionalPartOfX =
4430 // 0.999999982f +
4431 // (0.693148872f +
4432 // (0.240227044f +
4433 // (0.554906021e-1f +
4434 // (0.961591928e-2f +
4435 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4436 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00004437 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004438 getF32Constant(DAG, 0x3924b03e));
Owen Anderson9f944592009-08-11 20:47:22 +00004439 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004440 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson9f944592009-08-11 20:47:22 +00004441 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4442 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004443 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson9f944592009-08-11 20:47:22 +00004444 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4445 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004446 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson9f944592009-08-11 20:47:22 +00004447 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4448 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004449 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson9f944592009-08-11 20:47:22 +00004450 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4451 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendling91ef8fc2008-09-22 00:44:35 +00004452 getF32Constant(DAG, 0x3f317234));
Owen Anderson9f944592009-08-11 20:47:22 +00004453 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
Craig Topper85719442012-11-25 00:15:07 +00004454 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
4455 getF32Constant(DAG, 0x3f800000));
Bill Wendling648930b2008-09-10 00:20:20 +00004456 }
Craig Topper85719442012-11-25 00:15:07 +00004457
4458 SDValue t13 = DAG.getNode(ISD::BITCAST, dl,MVT::i32,TwoToFractionalPartOfX);
Craig Topper79bd2052012-11-25 08:08:58 +00004459 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
4460 DAG.getNode(ISD::ADD, dl, MVT::i32,
4461 t13, IntegerPartOfX));
Bill Wendling648930b2008-09-10 00:20:20 +00004462 }
4463
Craig Topper79bd2052012-11-25 08:08:58 +00004464 // No special expansion.
4465 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00004466}
4467
Chris Lattner39f18e52010-01-01 03:32:16 +00004468
4469/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00004470static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00004471 SelectionDAG &DAG) {
4472 // If RHS is a constant, we can expand this out to a multiplication tree,
4473 // otherwise we end up lowering to a call to __powidf2 (for example). When
4474 // optimizing for size, we only want to do this if the expansion would produce
4475 // a small number of multiplies, otherwise we do the full expansion.
4476 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4477 // Get the exponent as a positive value.
4478 unsigned Val = RHSC->getSExtValue();
4479 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004480
Chris Lattner39f18e52010-01-01 03:32:16 +00004481 // powi(x, 0) -> 1.0
4482 if (Val == 0)
4483 return DAG.getConstantFP(1.0, LHS.getValueType());
4484
Dan Gohman913c9982010-04-15 04:33:49 +00004485 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling698e84f2012-12-30 10:32:01 +00004486 if (!F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
4487 Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00004488 // If optimizing for size, don't insert too many multiplies. This
4489 // inserts up to 5 multiplies.
4490 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4491 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004492 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00004493 // powi(x,15) generates one more multiply than it should), but this has
4494 // the benefit of being both really simple and much better than a libcall.
4495 SDValue Res; // Logically starts equal to 1.0
4496 SDValue CurSquare = LHS;
4497 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004498 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00004499 if (Res.getNode())
4500 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4501 else
4502 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00004503 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004504
Chris Lattner39f18e52010-01-01 03:32:16 +00004505 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4506 CurSquare, CurSquare);
4507 Val >>= 1;
4508 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00004509
Chris Lattner39f18e52010-01-01 03:32:16 +00004510 // If the original was negative, invert the result, producing 1/(x*x*x).
4511 if (RHSC->getSExtValue() < 0)
4512 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4513 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4514 return Res;
4515 }
4516 }
4517
4518 // Otherwise, expand to a libcall.
4519 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4520}
4521
Devang Patel8e60ff12011-05-16 21:24:05 +00004522// getTruncatedArgReg - Find underlying register used for an truncated
4523// argument.
4524static unsigned getTruncatedArgReg(const SDValue &N) {
4525 if (N.getOpcode() != ISD::TRUNCATE)
4526 return 0;
4527
4528 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00004529 if (Ext.getOpcode() == ISD::AssertZext ||
4530 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00004531 const SDValue &CFR = Ext.getOperand(0);
4532 if (CFR.getOpcode() == ISD::CopyFromReg)
4533 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00004534 if (CFR.getOpcode() == ISD::TRUNCATE)
4535 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00004536 }
4537 return 0;
4538}
4539
Evan Cheng6e822452010-04-28 23:08:54 +00004540/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4541/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4542/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng5fb45a22010-04-29 01:40:30 +00004543bool
Devang Patel3f53d6e2010-08-25 20:39:26 +00004544SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004545 int64_t Offset,
Dan Gohman63f31112010-05-01 00:33:16 +00004546 const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00004547 const Argument *Arg = dyn_cast<Argument>(V);
4548 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00004549 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00004550
Devang Patel03955532010-04-29 20:40:36 +00004551 MachineFunction &MF = DAG.getMachineFunction();
Devang Patel94f2a252010-11-02 17:01:30 +00004552 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00004553
Devang Patela46953d2010-04-29 18:50:36 +00004554 // Ignore inlined function arguments here.
4555 DIVariable DV(Variable);
Devang Patel03955532010-04-29 20:40:36 +00004556 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00004557 return false;
4558
David Blaikie0252265b2013-06-16 20:34:15 +00004559 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00004560 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00004561 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4562 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004563
David Blaikie0252265b2013-06-16 20:34:15 +00004564 if (!Op && N.getNode()) {
4565 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004566 if (N.getOpcode() == ISD::CopyFromReg)
4567 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4568 else
4569 Reg = getTruncatedArgReg(N);
4570 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004571 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4572 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4573 if (PR)
4574 Reg = PR;
4575 }
David Blaikie0252265b2013-06-16 20:34:15 +00004576 if (Reg)
4577 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004578 }
4579
David Blaikie0252265b2013-06-16 20:34:15 +00004580 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004581 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004582 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004583 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004584 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004585 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004586
David Blaikie0252265b2013-06-16 20:34:15 +00004587 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004588 // Check if frame index is available.
4589 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004590 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004591 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4592 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004593
David Blaikie0252265b2013-06-16 20:34:15 +00004594 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004595 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004596
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004597 // FIXME: This does not handle register-indirect values at offset 0.
4598 bool IsIndirect = Offset != 0;
David Blaikie0252265b2013-06-16 20:34:15 +00004599 if (Op->isReg())
Adrian Prantl418d1d12013-07-09 20:28:37 +00004600 FuncInfo.ArgDbgValues.push_back(BuildMI(MF, getCurDebugLoc(),
4601 TII->get(TargetOpcode::DBG_VALUE),
Adrian Prantlfacc9f42013-07-10 01:53:30 +00004602 IsIndirect,
Adrian Prantl418d1d12013-07-09 20:28:37 +00004603 Op->getReg(), Offset, Variable));
4604 else
4605 FuncInfo.ArgDbgValues.push_back(
David Blaikie0252265b2013-06-16 20:34:15 +00004606 BuildMI(MF, getCurDebugLoc(), TII->get(TargetOpcode::DBG_VALUE))
4607 .addOperand(*Op).addImm(Offset).addMetadata(Variable));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004608
Evan Cheng5fb45a22010-04-29 01:40:30 +00004609 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004610}
Chris Lattner39f18e52010-01-01 03:32:16 +00004611
Douglas Gregor6739a892010-05-11 06:17:44 +00004612// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004613#if defined(_MSC_VER) && defined(setjmp) && \
4614 !defined(setjmp_undefined_for_msvc)
4615# pragma push_macro("setjmp")
4616# undef setjmp
4617# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004618#endif
4619
Dan Gohman575fad32008-09-03 16:12:24 +00004620/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4621/// we want to emit this as a call to a named external function, return the name
4622/// otherwise lower it and return null.
4623const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004624SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004625 const TargetLowering *TLI = TM.getTargetLowering();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004626 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004627 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004628 SDValue Res;
4629
Dan Gohman575fad32008-09-03 16:12:24 +00004630 switch (Intrinsic) {
4631 default:
4632 // By default, turn this into a target intrinsic node.
4633 visitTargetIntrinsic(I, Intrinsic);
4634 return 0;
4635 case Intrinsic::vastart: visitVAStart(I); return 0;
4636 case Intrinsic::vaend: visitVAEnd(I); return 0;
4637 case Intrinsic::vacopy: visitVACopy(I); return 0;
4638 case Intrinsic::returnaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004639 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004640 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004641 return 0;
Bill Wendlingc966a732008-09-26 22:10:44 +00004642 case Intrinsic::frameaddress:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004643 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI->getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004644 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004645 return 0;
4646 case Intrinsic::setjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004647 return &"_setjmp"[!TLI->usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004648 case Intrinsic::longjmp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004649 return &"_longjmp"[!TLI->usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004650 case Intrinsic::memcpy: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004651 // Assert for address < 256 since we support only user defined address
4652 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004653 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004654 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004655 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004656 < 256 &&
4657 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004658 SDValue Op1 = getValue(I.getArgOperand(0));
4659 SDValue Op2 = getValue(I.getArgOperand(1));
4660 SDValue Op3 = getValue(I.getArgOperand(2));
4661 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004662 if (!Align)
4663 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004664 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004665 DAG.setRoot(DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattner2510de22010-09-21 05:40:29 +00004666 MachinePointerInfo(I.getArgOperand(0)),
4667 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004668 return 0;
4669 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004670 case Intrinsic::memset: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004671 // Assert for address < 256 since we support only user defined address
4672 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004673 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004674 < 256 &&
4675 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004676 SDValue Op1 = getValue(I.getArgOperand(0));
4677 SDValue Op2 = getValue(I.getArgOperand(1));
4678 SDValue Op3 = getValue(I.getArgOperand(2));
4679 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004680 if (!Align)
4681 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004682 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004683 DAG.setRoot(DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004684 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00004685 return 0;
4686 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004687 case Intrinsic::memmove: {
Mon P Wangc576ee92010-04-04 03:10:48 +00004688 // Assert for address < 256 since we support only user defined address
4689 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004690 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004691 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004692 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004693 < 256 &&
4694 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004695 SDValue Op1 = getValue(I.getArgOperand(0));
4696 SDValue Op2 = getValue(I.getArgOperand(1));
4697 SDValue Op3 = getValue(I.getArgOperand(2));
4698 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004699 if (!Align)
4700 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004701 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004702 DAG.setRoot(DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
Chris Lattner2510de22010-09-21 05:40:29 +00004703 MachinePointerInfo(I.getArgOperand(0)),
4704 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004705 return 0;
4706 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004707 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004708 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Pateldf45c7f2009-10-09 22:42:28 +00004709 MDNode *Variable = DI.getVariable();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004710 const Value *Address = DI.getAddress();
Manman Ren983a16c2013-06-28 05:43:10 +00004711 DIVariable DIVar(Variable);
4712 assert((!DIVar || DIVar.isVariable()) &&
4713 "Variable in DbgDeclareInst should be either null or a DIVariable.");
4714 if (!Address || !DIVar) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004715 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen120cfe22010-02-08 21:53:27 +00004716 return 0;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004717 }
Dale Johannesene0983522010-04-26 20:06:49 +00004718
Devang Patel3bffd522010-09-02 21:29:42 +00004719 // Check if address has undef value.
4720 if (isa<UndefValue>(Address) ||
4721 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004722 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3bffd522010-09-02 21:29:42 +00004723 return 0;
4724 }
4725
Dale Johannesene0983522010-04-26 20:06:49 +00004726 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004727 if (!N.getNode() && isa<Argument>(Address))
4728 // Check unused arguments map.
4729 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004730 SDDbgValue *SDV;
4731 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004732 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4733 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004734 // Parameters are handled specially.
4735 bool isParameter =
4736 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4737 isa<Argument>(Address));
4738
Devang Patel98d3edf2010-09-02 21:02:27 +00004739 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4740
Dale Johannesene0983522010-04-26 20:06:49 +00004741 if (isParameter && !AI) {
4742 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4743 if (FINode)
4744 // Byval parameter. We have a frame index at this point.
4745 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4746 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004747 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004748 // Address is an argument, so try to emit its dbg value using
4749 // virtual register info from the FuncInfo.ValueMap.
4750 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesene0983522010-04-26 20:06:49 +00004751 return 0;
Devang Patelc24048a2010-12-06 22:39:26 +00004752 }
Dale Johannesene0983522010-04-26 20:06:49 +00004753 } else if (AI)
4754 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4755 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004756 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004757 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004758 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004759 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4760 DEBUG(Address->dump());
Dale Johannesene0983522010-04-26 20:06:49 +00004761 return 0;
Devang Patelc24048a2010-12-06 22:39:26 +00004762 }
Dale Johannesene0983522010-04-26 20:06:49 +00004763 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4764 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004765 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004766 // virtual register info from the FuncInfo.ValueMap.
Devang Patelea134f52010-08-26 22:53:27 +00004767 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004768 // If variable is pinned by a alloca in dominating bb then
4769 // use StaticAllocaMap.
4770 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004771 if (AI->getParent() != DI.getParent()) {
4772 DenseMap<const AllocaInst*, int>::iterator SI =
4773 FuncInfo.StaticAllocaMap.find(AI);
4774 if (SI != FuncInfo.StaticAllocaMap.end()) {
4775 SDV = DAG.getDbgValue(Variable, SI->second,
4776 0, dl, SDNodeOrder);
4777 DAG.AddDbgValue(SDV, 0, false);
4778 return 0;
4779 }
Devang Patelda25de82010-09-15 14:48:53 +00004780 }
4781 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004782 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004783 }
Dale Johannesene0983522010-04-26 20:06:49 +00004784 }
Dan Gohman575fad32008-09-03 16:12:24 +00004785 return 0;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004786 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004787 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004788 const DbgValueInst &DI = cast<DbgValueInst>(I);
Manman Ren983a16c2013-06-28 05:43:10 +00004789 DIVariable DIVar(DI.getVariable());
4790 assert((!DIVar || DIVar.isVariable()) &&
4791 "Variable in DbgValueInst should be either null or a DIVariable.");
4792 if (!DIVar)
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004793 return 0;
4794
4795 MDNode *Variable = DI.getVariable();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004796 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004797 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004798 if (!V)
4799 return 0;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004800
Dale Johannesene0983522010-04-26 20:06:49 +00004801 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004802 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesene0983522010-04-26 20:06:49 +00004803 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4804 DAG.AddDbgValue(SDV, 0, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004805 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004806 // Do not use getValue() in here; we don't want to generate code at
4807 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004808 SDValue N = NodeMap[V];
4809 if (!N.getNode() && isa<Argument>(V))
4810 // Check unused arguments map.
4811 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004812 if (N.getNode()) {
Devang Patel3f53d6e2010-08-25 20:39:26 +00004813 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng5fb45a22010-04-29 01:40:30 +00004814 SDV = DAG.getDbgValue(Variable, N.getNode(),
4815 N.getResNo(), Offset, dl, SDNodeOrder);
4816 DAG.AddDbgValue(SDV, N.getNode(), false);
4817 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004818 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004819 // Do not call getValue(V) yet, as we don't want to generate code.
4820 // Remember it for later.
4821 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4822 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004823 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004824 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004825 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004826 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004827 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004828 }
4829
4830 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004831 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004832 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004833 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004834 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004835 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004836 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4837 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004838 return 0;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004839 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004840 DenseMap<const AllocaInst*, int>::iterator SI =
4841 FuncInfo.StaticAllocaMap.find(AI);
4842 if (SI == FuncInfo.StaticAllocaMap.end())
4843 return 0; // VLAs.
4844 int FI = SI->second;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004845
Chris Lattnerfb964e52010-04-05 06:19:28 +00004846 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4847 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4848 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004849 return 0;
4850 }
Dan Gohman575fad32008-09-03 16:12:24 +00004851
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004852 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004853 // Find the type id for the given typeinfo.
Gabor Greifeba0be72010-06-25 09:38:13 +00004854 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004855 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4856 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004857 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00004858 return 0;
4859 }
4860
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004861 case Intrinsic::eh_return_i32:
4862 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004863 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004864 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004865 MVT::Other,
4866 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004867 getValue(I.getArgOperand(0)),
4868 getValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00004869 return 0;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004870 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004871 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004872 return 0;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004873 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004874 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004875 TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004876 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004877 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004878 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004879 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004880 CfaArg);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004881 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004882 TLI->getPointerTy(),
4883 DAG.getConstant(0, TLI->getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004884 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004885 FA, Offset));
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004886 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00004887 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004888 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004889 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004890 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004891 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004892 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004893
Chris Lattnerfb964e52010-04-05 06:19:28 +00004894 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbach54c05302010-01-28 01:45:32 +00004895 return 0;
4896 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004897 case Intrinsic::eh_sjlj_functioncontext: {
4898 // Get and store the index of the function context.
4899 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004900 AllocaInst *FnCtx =
4901 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004902 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4903 MFI->setFunctionContextIndex(FI);
4904 return 0;
4905 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004906 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004907 SDValue Ops[2];
4908 Ops[0] = getRoot();
4909 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004910 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004911 DAG.getVTList(MVT::i32, MVT::Other),
4912 Ops, 2);
4913 setValue(&I, Op.getValue(0));
4914 DAG.setRoot(Op.getValue(1));
Jim Grosbachc98892f2010-05-26 20:22:18 +00004915 return 0;
4916 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004917 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004918 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004919 getRoot(), getValue(I.getArgOperand(0))));
4920 return 0;
4921 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004922
Dale Johannesendd224d22010-09-30 23:57:10 +00004923 case Intrinsic::x86_mmx_pslli_w:
4924 case Intrinsic::x86_mmx_pslli_d:
4925 case Intrinsic::x86_mmx_pslli_q:
4926 case Intrinsic::x86_mmx_psrli_w:
4927 case Intrinsic::x86_mmx_psrli_d:
4928 case Intrinsic::x86_mmx_psrli_q:
4929 case Intrinsic::x86_mmx_psrai_w:
4930 case Intrinsic::x86_mmx_psrai_d: {
4931 SDValue ShAmt = getValue(I.getArgOperand(1));
4932 if (isa<ConstantSDNode>(ShAmt)) {
4933 visitTargetIntrinsic(I, Intrinsic);
4934 return 0;
4935 }
4936 unsigned NewIntrinsic = 0;
4937 EVT ShAmtVT = MVT::v2i32;
4938 switch (Intrinsic) {
4939 case Intrinsic::x86_mmx_pslli_w:
4940 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4941 break;
4942 case Intrinsic::x86_mmx_pslli_d:
4943 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4944 break;
4945 case Intrinsic::x86_mmx_pslli_q:
4946 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4947 break;
4948 case Intrinsic::x86_mmx_psrli_w:
4949 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4950 break;
4951 case Intrinsic::x86_mmx_psrli_d:
4952 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4953 break;
4954 case Intrinsic::x86_mmx_psrli_q:
4955 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4956 break;
4957 case Intrinsic::x86_mmx_psrai_w:
4958 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4959 break;
4960 case Intrinsic::x86_mmx_psrai_d:
4961 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4962 break;
4963 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4964 }
4965
4966 // The vector shift intrinsics with scalars uses 32b shift amounts but
4967 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4968 // to be zero.
4969 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004970 SDValue ShOps[2];
4971 ShOps[0] = ShAmt;
4972 ShOps[1] = DAG.getConstant(0, MVT::i32);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004973 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, &ShOps[0], 2);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004974 EVT DestVT = TLI->getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004975 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4976 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Dale Johannesendd224d22010-09-30 23:57:10 +00004977 DAG.getConstant(NewIntrinsic, MVT::i32),
4978 getValue(I.getArgOperand(0)), ShAmt);
4979 setValue(&I, Res);
4980 return 0;
4981 }
Pete Cooper682c76b2012-02-24 03:51:49 +00004982 case Intrinsic::x86_avx_vinsertf128_pd_256:
4983 case Intrinsic::x86_avx_vinsertf128_ps_256:
Craig Topperd024cef2012-04-07 22:32:29 +00004984 case Intrinsic::x86_avx_vinsertf128_si_256:
4985 case Intrinsic::x86_avx2_vinserti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00004986 EVT DestVT = TLI->getValueType(I.getType());
4987 EVT ElVT = TLI->getValueType(I.getArgOperand(1)->getType());
Pete Cooper682c76b2012-02-24 03:51:49 +00004988 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4989 ElVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004990 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, sdl, DestVT,
Pete Cooper682c76b2012-02-24 03:51:49 +00004991 getValue(I.getArgOperand(0)),
4992 getValue(I.getArgOperand(1)),
Tom Stellardd42c5942013-08-05 22:22:01 +00004993 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Craig Topper2db23532012-09-05 05:48:09 +00004994 setValue(&I, Res);
4995 return 0;
4996 }
4997 case Intrinsic::x86_avx_vextractf128_pd_256:
4998 case Intrinsic::x86_avx_vextractf128_ps_256:
4999 case Intrinsic::x86_avx_vextractf128_si_256:
5000 case Intrinsic::x86_avx2_vextracti128: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005001 EVT DestVT = TLI->getValueType(I.getType());
Craig Topper2db23532012-09-05 05:48:09 +00005002 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(1))->getZExtValue() & 1) *
5003 DestVT.getVectorNumElements();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005004 Res = DAG.getNode(ISD::EXTRACT_SUBVECTOR, sdl, DestVT,
Craig Topper2db23532012-09-05 05:48:09 +00005005 getValue(I.getArgOperand(0)),
Tom Stellardd42c5942013-08-05 22:22:01 +00005006 DAG.getConstant(Idx, TLI->getVectorIdxTy()));
Pete Cooper682c76b2012-02-24 03:51:49 +00005007 setValue(&I, Res);
5008 return 0;
5009 }
Mon P Wang58fb9132008-11-10 20:54:11 +00005010 case Intrinsic::convertff:
5011 case Intrinsic::convertfsi:
5012 case Intrinsic::convertfui:
5013 case Intrinsic::convertsif:
5014 case Intrinsic::convertuif:
5015 case Intrinsic::convertss:
5016 case Intrinsic::convertsu:
5017 case Intrinsic::convertus:
5018 case Intrinsic::convertuu: {
5019 ISD::CvtCode Code = ISD::CVT_INVALID;
5020 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00005021 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00005022 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
5023 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
5024 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
5025 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
5026 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
5027 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
5028 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
5029 case Intrinsic::convertus: Code = ISD::CVT_US; break;
5030 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
5031 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005032 EVT DestVT = TLI->getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00005033 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005034 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005035 DAG.getValueType(DestVT),
5036 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00005037 getValue(I.getArgOperand(1)),
5038 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00005039 Code);
5040 setValue(&I, Res);
Mon P Wang58fb9132008-11-10 20:54:11 +00005041 return 0;
5042 }
Dan Gohman575fad32008-09-03 16:12:24 +00005043 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005044 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00005045 getValue(I.getArgOperand(1)), DAG));
Dan Gohman575fad32008-09-03 16:12:24 +00005046 return 0;
Dale Johannesenda2d8062008-09-04 00:47:13 +00005047 case Intrinsic::log:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005048 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005049 return 0;
5050 case Intrinsic::log2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005051 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005052 return 0;
5053 case Intrinsic::log10:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005054 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005055 return 0;
5056 case Intrinsic::exp:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005057 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005058 return 0;
5059 case Intrinsic::exp2:
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005060 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, *TLI));
Dale Johannesenda2d8062008-09-04 00:47:13 +00005061 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005062 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005063 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005064 getValue(I.getArgOperand(1)), DAG, *TLI));
Dan Gohman575fad32008-09-03 16:12:24 +00005065 return 0;
Craig Topperae894262012-11-16 07:48:23 +00005066 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00005067 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00005068 case Intrinsic::sin:
5069 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00005070 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00005071 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00005072 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00005073 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00005074 case Intrinsic::nearbyint:
5075 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00005076 unsigned Opcode;
5077 switch (Intrinsic) {
5078 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5079 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
5080 case Intrinsic::fabs: Opcode = ISD::FABS; break;
5081 case Intrinsic::sin: Opcode = ISD::FSIN; break;
5082 case Intrinsic::cos: Opcode = ISD::FCOS; break;
5083 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
5084 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
5085 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
5086 case Intrinsic::rint: Opcode = ISD::FRINT; break;
5087 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00005088 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00005089 }
5090
Andrew Trickef9de2a2013-05-25 02:42:55 +00005091 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00005092 getValue(I.getArgOperand(0)).getValueType(),
5093 getValue(I.getArgOperand(0))));
5094 return 0;
Craig Topperae894262012-11-16 07:48:23 +00005095 }
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00005096 case Intrinsic::copysign:
5097 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
5098 getValue(I.getArgOperand(0)).getValueType(),
5099 getValue(I.getArgOperand(0)),
5100 getValue(I.getArgOperand(1))));
5101 return 0;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005102 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005103 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00005104 getValue(I.getArgOperand(0)).getValueType(),
5105 getValue(I.getArgOperand(0)),
5106 getValue(I.getArgOperand(1)),
5107 getValue(I.getArgOperand(2))));
5108 return 0;
Lang Hamesa59100c2012-06-05 19:07:46 +00005109 case Intrinsic::fmuladd: {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005110 EVT VT = TLI->getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00005111 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Stephen Lin73de7bf2013-07-09 18:16:56 +00005112 TLI->isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005113 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005114 getValue(I.getArgOperand(0)).getValueType(),
5115 getValue(I.getArgOperand(0)),
5116 getValue(I.getArgOperand(1)),
5117 getValue(I.getArgOperand(2))));
5118 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005119 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005120 getValue(I.getArgOperand(0)).getValueType(),
5121 getValue(I.getArgOperand(0)),
5122 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005123 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00005124 getValue(I.getArgOperand(0)).getValueType(),
5125 Mul,
5126 getValue(I.getArgOperand(2)));
5127 setValue(&I, Add);
5128 }
5129 return 0;
5130 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005131 case Intrinsic::convert_to_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005132 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005133 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005134 return 0;
5135 case Intrinsic::convert_from_fp16:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005136 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005137 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00005138 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005139 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005140 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005141 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Dan Gohman575fad32008-09-03 16:12:24 +00005142 return 0;
5143 }
5144 case Intrinsic::readcyclecounter: {
5145 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005146 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Bill Wendlingb99b2692009-12-22 00:40:51 +00005147 DAG.getVTList(MVT::i64, MVT::Other),
5148 &Op, 1);
5149 setValue(&I, Res);
5150 DAG.setRoot(Res.getValue(1));
Dan Gohman575fad32008-09-03 16:12:24 +00005151 return 0;
5152 }
Dan Gohman575fad32008-09-03 16:12:24 +00005153 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005154 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00005155 getValue(I.getArgOperand(0)).getValueType(),
5156 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00005157 return 0;
5158 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005159 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005160 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005161 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005162 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005163 sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005164 return 0;
5165 }
5166 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005167 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005168 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005169 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00005170 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005171 sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005172 return 0;
5173 }
5174 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005175 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00005176 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005177 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Dan Gohman575fad32008-09-03 16:12:24 +00005178 return 0;
5179 }
5180 case Intrinsic::stacksave: {
5181 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005182 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005183 DAG.getVTList(TLI->getPointerTy(), MVT::Other), &Op, 1);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005184 setValue(&I, Res);
5185 DAG.setRoot(Res.getValue(1));
Dan Gohman575fad32008-09-03 16:12:24 +00005186 return 0;
5187 }
5188 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005189 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005190 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Dan Gohman575fad32008-09-03 16:12:24 +00005191 return 0;
5192 }
Bill Wendling13020d22008-11-18 11:01:33 +00005193 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00005194 // Emit code into the DAG to store the stack guard onto the stack.
5195 MachineFunction &MF = DAG.getMachineFunction();
5196 MachineFrameInfo *MFI = MF.getFrameInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005197 EVT PtrTy = TLI->getPointerTy();
Bill Wendlingd970ea32008-11-06 02:29:10 +00005198
Gabor Greifeba0be72010-06-25 09:38:13 +00005199 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5200 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00005201
Bill Wendlingeb4268d2008-11-07 01:23:58 +00005202 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00005203 MFI->setStackProtectorIndex(FI);
5204
5205 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5206
5207 // Store the stack protector onto the stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +00005208 Res = DAG.getStore(getRoot(), sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00005209 MachinePointerInfo::getFixedStack(FI),
5210 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00005211 setValue(&I, Res);
5212 DAG.setRoot(Res);
Bill Wendlingd970ea32008-11-06 02:29:10 +00005213 return 0;
5214 }
Eric Christopher7a50b282009-10-27 00:52:25 +00005215 case Intrinsic::objectsize: {
5216 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00005217 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00005218
5219 assert(CI && "Non-constant type in __builtin_object_size?");
5220
Gabor Greifeba0be72010-06-25 09:38:13 +00005221 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00005222 EVT Ty = Arg.getValueType();
5223
Dan Gohmanf1d83042010-06-18 14:22:04 +00005224 if (CI->isZero())
Bill Wendlingb99b2692009-12-22 00:40:51 +00005225 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00005226 else
Bill Wendlingb99b2692009-12-22 00:40:51 +00005227 Res = DAG.getConstant(0, Ty);
5228
5229 setValue(&I, Res);
Eric Christopher7a50b282009-10-27 00:52:25 +00005230 return 0;
5231 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00005232 case Intrinsic::annotation:
5233 case Intrinsic::ptr_annotation:
5234 // Drop the intrinsic, but forward the value
5235 setValue(&I, getValue(I.getOperand(0)));
5236 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005237 case Intrinsic::var_annotation:
5238 // Discard annotate attributes
5239 return 0;
5240
5241 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00005242 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00005243
5244 SDValue Ops[6];
5245 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005246 Ops[1] = getValue(I.getArgOperand(0));
5247 Ops[2] = getValue(I.getArgOperand(1));
5248 Ops[3] = getValue(I.getArgOperand(2));
5249 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00005250 Ops[5] = DAG.getSrcValue(F);
5251
Andrew Trickef9de2a2013-05-25 02:42:55 +00005252 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops, 6);
Dan Gohman575fad32008-09-03 16:12:24 +00005253
Duncan Sandsa0984362011-09-06 13:37:06 +00005254 DAG.setRoot(Res);
5255 return 0;
5256 }
5257 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005258 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005259 TLI->getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00005260 getValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00005261 return 0;
5262 }
Dan Gohman575fad32008-09-03 16:12:24 +00005263 case Intrinsic::gcroot:
5264 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00005265 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00005266 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005267
Dan Gohman575fad32008-09-03 16:12:24 +00005268 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5269 GFI->addStackRoot(FI->getIndex(), TypeMap);
5270 }
5271 return 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005272 case Intrinsic::gcread:
5273 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00005274 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00005275 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00005276 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00005277 return 0;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00005278
5279 case Intrinsic::expect: {
5280 // Just replace __builtin_expect(exp, c) with EXP.
5281 setValue(&I, getValue(I.getArgOperand(0)));
5282 return 0;
5283 }
5284
Shuxin Yangcdde0592012-10-19 20:11:16 +00005285 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00005286 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00005287 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00005288 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00005289 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00005290 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00005291 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Evan Cheng74d92c12011-04-08 21:37:21 +00005292 return 0;
5293 }
5294 TargetLowering::ArgListTy Args;
Justin Holewinskiaa583972012-05-25 16:35:28 +00005295 TargetLowering::
5296 CallLoweringInfo CLI(getRoot(), I.getType(),
Evan Cheng74d92c12011-04-08 21:37:21 +00005297 false, false, false, false, 0, CallingConv::C,
Evan Cheng65f9d192012-02-28 18:51:51 +00005298 /*isTailCall=*/false,
5299 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005300 DAG.getExternalSymbol(TrapFuncName.data(),
5301 TLI->getPointerTy()),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005302 Args, DAG, sdl);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005303 std::pair<SDValue, SDValue> Result = TLI->LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00005304 DAG.setRoot(Result.second);
Dan Gohman575fad32008-09-03 16:12:24 +00005305 return 0;
Evan Cheng74d92c12011-04-08 21:37:21 +00005306 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00005307
Bill Wendling5eee7442008-11-21 02:38:44 +00005308 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005309 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005310 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005311 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00005312 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00005313 case Intrinsic::smul_with_overflow: {
5314 ISD::NodeType Op;
5315 switch (Intrinsic) {
5316 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
5317 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
5318 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
5319 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
5320 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
5321 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
5322 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
5323 }
5324 SDValue Op1 = getValue(I.getArgOperand(0));
5325 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00005326
Craig Topperbc680062012-04-11 04:34:11 +00005327 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005328 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperbc680062012-04-11 04:34:11 +00005329 return 0;
5330 }
Dan Gohman575fad32008-09-03 16:12:24 +00005331 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005332 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00005333 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00005334 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00005335 Ops[1] = getValue(I.getArgOperand(0));
5336 Ops[2] = getValue(I.getArgOperand(1));
5337 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005338 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005339 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005340 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00005341 &Ops[0], 5,
Dale Johannesene660f4d2010-10-26 23:11:10 +00005342 EVT::getIntegerVT(*Context, 8),
5343 MachinePointerInfo(I.getArgOperand(0)),
5344 0, /* align */
5345 false, /* volatile */
5346 rw==0, /* read */
5347 rw==1)); /* write */
Dan Gohman575fad32008-09-03 16:12:24 +00005348 return 0;
5349 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00005350 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00005351 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00005352 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00005353 // Stack coloring is not enabled in O0, discard region information.
5354 if (TM.getOptLevel() == CodeGenOpt::None)
5355 return 0;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005356
Nadav Rotemd753a952012-09-10 08:43:23 +00005357 SmallVector<Value *, 4> Allocas;
5358 GetUnderlyingObjects(I.getArgOperand(1), Allocas, TD);
5359
Craig Toppere1c1d362013-07-03 05:11:49 +00005360 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
5361 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00005362 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
5363
5364 // Could not find an Alloca.
5365 if (!LifetimeObject)
5366 continue;
5367
5368 int FI = FuncInfo.StaticAllocaMap[LifetimeObject];
5369
5370 SDValue Ops[2];
5371 Ops[0] = getRoot();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005372 Ops[1] = DAG.getFrameIndex(FI, TLI->getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00005373 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
5374
Andrew Trickef9de2a2013-05-25 02:42:55 +00005375 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops, 2);
Nadav Rotemd753a952012-09-10 08:43:23 +00005376 DAG.setRoot(Res);
5377 }
Nadav Rotemf04cbeb2013-02-01 19:25:23 +00005378 return 0;
Nadav Rotem7c277da2012-09-06 09:17:37 +00005379 }
5380 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005381 // Discard region information.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005382 setValue(&I, DAG.getUNDEF(TLI->getPointerTy()));
Duncan Sandsdca0c282009-11-10 09:08:09 +00005383 return 0;
5384 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00005385 // Discard region information.
5386 return 0;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00005387 case Intrinsic::stackprotectorcheck: {
5388 // Do not actually emit anything for this basic block. Instead we initialize
5389 // the stack protector descriptor and export the guard variable so we can
5390 // access it in FinishBasicBlock.
5391 const BasicBlock *BB = I.getParent();
5392 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
5393 ExportFromCurrentBlock(SPDescriptor.getGuard());
5394
5395 // Flush our exports since we are going to process a terminator.
5396 (void)getControlRoot();
5397 return 0;
5398 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00005399 case Intrinsic::donothing:
5400 // ignore
5401 return 0;
Andrew Trick74f4c742013-10-31 17:18:24 +00005402 case Intrinsic::experimental_stackmap: {
5403 visitStackmap(I);
5404 return 0;
5405 }
5406 case Intrinsic::experimental_patchpoint_void:
5407 case Intrinsic::experimental_patchpoint_i64: {
5408 visitPatchpoint(I);
5409 return 0;
5410 }
Dan Gohman575fad32008-09-03 16:12:24 +00005411 }
5412}
5413
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005414void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00005415 bool isTailCall,
5416 MachineBasicBlock *LandingPad) {
Chris Lattner229907c2011-07-18 04:54:35 +00005417 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5418 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5419 Type *RetTy = FTy->getReturnType();
Chris Lattnerfb964e52010-04-05 06:19:28 +00005420 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner34adc8d2010-03-14 01:41:15 +00005421 MCSymbol *BeginLabel = 0;
Dan Gohman575fad32008-09-03 16:12:24 +00005422
5423 TargetLowering::ArgListTy Args;
5424 TargetLowering::ArgListEntry Entry;
5425 Args.reserve(CS.arg_size());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005426
5427 // Check whether the function can return without sret-demotion.
Dan Gohmand7b5ce32010-07-10 09:00:22 +00005428 SmallVector<ISD::OutputArg, 4> Outs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005429 const TargetLowering *TLI = TM.getTargetLowering();
5430 GetReturnInfo(RetTy, CS.getAttributes(), Outs, *TLI);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005431
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005432 bool CanLowerReturn = TLI->CanLowerReturn(CS.getCallingConv(),
5433 DAG.getMachineFunction(),
5434 FTy->isVarArg(), Outs,
5435 FTy->getContext());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005436
5437 SDValue DemoteStackSlot;
Chris Lattner1ffcf522010-09-21 16:36:31 +00005438 int DemoteStackIdx = -100;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005439
5440 if (!CanLowerReturn) {
Reid Klecknerf5b76512014-01-31 23:50:57 +00005441 assert(!CS.hasInAllocaArgument() &&
5442 "sret demotion is incompatible with inalloca");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005443 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005444 FTy->getReturnType());
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005445 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005446 FTy->getReturnType());
5447 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1ffcf522010-09-21 16:36:31 +00005448 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattner229907c2011-07-18 04:54:35 +00005449 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005450
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005451 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI->getPointerTy());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005452 Entry.Node = DemoteStackSlot;
5453 Entry.Ty = StackSlotPtrType;
5454 Entry.isSExt = false;
5455 Entry.isZExt = false;
5456 Entry.isInReg = false;
5457 Entry.isSRet = true;
5458 Entry.isNest = false;
5459 Entry.isByVal = false;
Stephen Linb8bd2322013-04-20 05:14:40 +00005460 Entry.isReturned = false;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005461 Entry.Alignment = Align;
5462 Args.push_back(Entry);
5463 RetTy = Type::getVoidTy(FTy->getContext());
5464 }
5465
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005466 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005467 i != e; ++i) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00005468 const Value *V = *i;
5469
5470 // Skip empty types
5471 if (V->getType()->isEmptyTy())
5472 continue;
5473
5474 SDValue ArgNode = getValue(V);
5475 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00005476
Andrew Trick74f4c742013-10-31 17:18:24 +00005477 // Skip the first return-type Attribute to get to params.
5478 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
Dan Gohman575fad32008-09-03 16:12:24 +00005479 Args.push_back(Entry);
5480 }
5481
Chris Lattnerfb964e52010-04-05 06:19:28 +00005482 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005483 // Insert a label before the invoke call to mark the try range. This can be
5484 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005485 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005486
Jim Grosbach54c05302010-01-28 01:45:32 +00005487 // For SjLj, keep track of which landing pads go with which invokes
5488 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005489 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005490 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005491 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005492 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005493
Jim Grosbach54c05302010-01-28 01:45:32 +00005494 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005495 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005496 }
5497
Dan Gohman575fad32008-09-03 16:12:24 +00005498 // Both PendingLoads and PendingExports must be flushed here;
5499 // this call might not return.
5500 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005501 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005502 }
5503
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005504 // Check if target-independent constraints permit a tail call here.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005505 // Target-dependent constraints are checked within TLI->LowerCallTo.
5506 if (isTailCall && !isInTailCallPosition(CS, *TLI))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005507 isTailCall = false;
5508
Justin Holewinskiaa583972012-05-25 16:35:28 +00005509 TargetLowering::
5510 CallLoweringInfo CLI(getRoot(), RetTy, FTy, isTailCall, Callee, Args, DAG,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005511 getCurSDLoc(), CS);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005512 std::pair<SDValue,SDValue> Result = TLI->LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005513 assert((isTailCall || Result.second.getNode()) &&
5514 "Non-null chain expected with non-tail call!");
5515 assert((Result.second.getNode() || !Result.first.getNode()) &&
5516 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005517 if (Result.first.getNode()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005518 setValue(CS.getInstruction(), Result.first);
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005519 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005520 // The instruction result is the result of loading from the
5521 // hidden sret parameter.
5522 SmallVector<EVT, 1> PVTs;
Chris Lattner229907c2011-07-18 04:54:35 +00005523 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005524
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005525 ComputeValueVTs(*TLI, PtrRetTy, PVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005526 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5527 EVT PtrVT = PVTs[0];
Eli Friedman315a0c72012-05-25 00:09:29 +00005528
5529 SmallVector<EVT, 4> RetTys;
5530 SmallVector<uint64_t, 4> Offsets;
5531 RetTy = FTy->getReturnType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005532 ComputeValueVTs(*TLI, RetTy, RetTys, &Offsets);
Eli Friedman315a0c72012-05-25 00:09:29 +00005533
5534 unsigned NumValues = RetTys.size();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005535 SmallVector<SDValue, 4> Values(NumValues);
5536 SmallVector<SDValue, 4> Chains(NumValues);
5537
5538 for (unsigned i = 0; i < NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00005539 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(), PtrVT,
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005540 DemoteStackSlot,
5541 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005542 SDValue L = DAG.getLoad(RetTys[i], getCurSDLoc(), Result.second, Add,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005543 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooper82cd9e82011-11-08 18:42:53 +00005544 false, false, false, 1);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005545 Values[i] = L;
5546 Chains[i] = L.getValue(1);
5547 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005548
Andrew Trickef9de2a2013-05-25 02:42:55 +00005549 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005550 MVT::Other, &Chains[0], NumValues);
5551 PendingLoads.push_back(Chain);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005552
Bill Wendling954cb182010-01-28 21:51:40 +00005553 setValue(CS.getInstruction(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00005554 DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00005555 DAG.getVTList(&RetTys[0], RetTys.size()),
Eli Friedman315a0c72012-05-25 00:09:29 +00005556 &Values[0], Values.size()));
Kenneth Uildriks9f344062009-11-11 19:59:24 +00005557 }
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005558
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005559 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005560 // As a special case, a null chain means that a tail call has been emitted
5561 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005562 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005563
5564 // Since there's no actual continuation from this block, nothing can be
5565 // relying on us setting vregs for them.
5566 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005567 } else {
5568 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005569 }
Dan Gohman575fad32008-09-03 16:12:24 +00005570
Chris Lattnerfb964e52010-04-05 06:19:28 +00005571 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005572 // Insert a label at the end of the invoke call to mark the try range. This
5573 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005574 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005575 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005576
5577 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005578 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005579 }
5580}
5581
Chris Lattner1a32ede2009-12-24 00:37:38 +00005582/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5583/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005584static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5585 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner1a32ede2009-12-24 00:37:38 +00005586 UI != E; ++UI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005587 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005588 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005589 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005590 if (C->isNullValue())
5591 continue;
5592 // Unknown instruction.
5593 return false;
5594 }
5595 return true;
5596}
5597
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005598static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005599 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005600 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005601
Chris Lattner1a32ede2009-12-24 00:37:38 +00005602 // Check to see if this load can be trivially constant folded, e.g. if the
5603 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005604 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005605 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005606 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005607 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005608
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005609 if (const Constant *LoadCst =
5610 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5611 Builder.TD))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005612 return Builder.getValue(LoadCst);
5613 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005614
Chris Lattner1a32ede2009-12-24 00:37:38 +00005615 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5616 // still constant memory, the input chain can be the entry node.
5617 SDValue Root;
5618 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005619
Chris Lattner1a32ede2009-12-24 00:37:38 +00005620 // Do not serialize (non-volatile) loads of constant memory with anything.
5621 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5622 Root = Builder.DAG.getEntryNode();
5623 ConstantMemory = true;
5624 } else {
5625 // Do not serialize non-volatile loads against each other.
5626 Root = Builder.DAG.getRoot();
5627 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005628
Chris Lattner1a32ede2009-12-24 00:37:38 +00005629 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005630 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005631 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005632 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005633 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005634 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005635
Chris Lattner1a32ede2009-12-24 00:37:38 +00005636 if (!ConstantMemory)
5637 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5638 return LoadVal;
5639}
5640
Richard Sandiforde3827752013-08-16 10:55:47 +00005641/// processIntegerCallValue - Record the value for an instruction that
5642/// produces an integer result, converting the type where necessary.
5643void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5644 SDValue Value,
5645 bool IsSigned) {
5646 EVT VT = TM.getTargetLowering()->getValueType(I.getType(), true);
5647 if (IsSigned)
5648 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5649 else
5650 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5651 setValue(&I, Value);
5652}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005653
5654/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5655/// If so, return true and lower it, otherwise return false and it will be
5656/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005657bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005658 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005659 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005660 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005661
Gabor Greifeba0be72010-06-25 09:38:13 +00005662 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005663 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005664 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005665 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005666 return false;
5667
Richard Sandiforde3827752013-08-16 10:55:47 +00005668 const Value *Size = I.getArgOperand(2);
5669 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5670 if (CSize && CSize->getZExtValue() == 0) {
Richard Sandiford564681c2013-08-12 10:28:10 +00005671 EVT CallVT = TM.getTargetLowering()->getValueType(I.getType(), true);
5672 setValue(&I, DAG.getConstant(0, CallVT));
5673 return true;
5674 }
5675
Richard Sandiford564681c2013-08-12 10:28:10 +00005676 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5677 std::pair<SDValue, SDValue> Res =
5678 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005679 getValue(LHS), getValue(RHS), getValue(Size),
5680 MachinePointerInfo(LHS),
5681 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005682 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005683 processIntegerCallValue(I, Res.first, true);
5684 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005685 return true;
5686 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005687
Chris Lattner1a32ede2009-12-24 00:37:38 +00005688 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5689 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005690 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005691 bool ActuallyDoIt = true;
5692 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005693 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005694 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005695 default:
5696 LoadVT = MVT::Other;
5697 LoadTy = 0;
5698 ActuallyDoIt = false;
5699 break;
5700 case 2:
5701 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005702 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005703 break;
5704 case 4:
5705 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005706 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005707 break;
5708 case 8:
5709 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005710 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005711 break;
5712 /*
5713 case 16:
5714 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005715 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005716 LoadTy = VectorType::get(LoadTy, 4);
5717 break;
5718 */
5719 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005720
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005721 // This turns into unaligned loads. We only do this if the target natively
5722 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5723 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005724
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005725 // Require that we can find a legal MVT, and only do this if the target
5726 // supports unaligned loads of that type. Expanding into byte loads would
5727 // bloat the code.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00005728 const TargetLowering *TLI = TM.getTargetLowering();
Richard Sandiforde3827752013-08-16 10:55:47 +00005729 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005730 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5731 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005732 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5733 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005734 if (!TLI->isTypeLegal(LoadVT) ||
5735 !TLI->allowsUnalignedMemoryAccesses(LoadVT, SrcAS) ||
5736 !TLI->allowsUnalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005737 ActuallyDoIt = false;
5738 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005739
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005740 if (ActuallyDoIt) {
5741 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5742 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005743
Andrew Trickef9de2a2013-05-25 02:42:55 +00005744 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005745 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005746 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005747 return true;
5748 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005749 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005750
5751
Chris Lattner1a32ede2009-12-24 00:37:38 +00005752 return false;
5753}
5754
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005755/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5756/// form. If so, return true and lower it, otherwise return false and it
5757/// will be lowered like a normal call.
5758bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5759 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5760 if (I.getNumArgOperands() != 3)
5761 return false;
5762
5763 const Value *Src = I.getArgOperand(0);
5764 const Value *Char = I.getArgOperand(1);
5765 const Value *Length = I.getArgOperand(2);
5766 if (!Src->getType()->isPointerTy() ||
5767 !Char->getType()->isIntegerTy() ||
5768 !Length->getType()->isIntegerTy() ||
5769 !I.getType()->isPointerTy())
5770 return false;
5771
5772 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5773 std::pair<SDValue, SDValue> Res =
5774 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5775 getValue(Src), getValue(Char), getValue(Length),
5776 MachinePointerInfo(Src));
5777 if (Res.first.getNode()) {
5778 setValue(&I, Res.first);
5779 PendingLoads.push_back(Res.second);
5780 return true;
5781 }
5782
5783 return false;
5784}
5785
Richard Sandifordbb83a502013-08-16 11:29:37 +00005786/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5787/// optimized form. If so, return true and lower it, otherwise return false
5788/// and it will be lowered like a normal call.
5789bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5790 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5791 if (I.getNumArgOperands() != 2)
5792 return false;
5793
5794 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5795 if (!Arg0->getType()->isPointerTy() ||
5796 !Arg1->getType()->isPointerTy() ||
5797 !I.getType()->isPointerTy())
5798 return false;
5799
5800 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5801 std::pair<SDValue, SDValue> Res =
5802 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5803 getValue(Arg0), getValue(Arg1),
5804 MachinePointerInfo(Arg0),
5805 MachinePointerInfo(Arg1), isStpcpy);
5806 if (Res.first.getNode()) {
5807 setValue(&I, Res.first);
5808 DAG.setRoot(Res.second);
5809 return true;
5810 }
5811
5812 return false;
5813}
5814
Richard Sandifordca232712013-08-16 11:21:54 +00005815/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5816/// If so, return true and lower it, otherwise return false and it will be
5817/// lowered like a normal call.
5818bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5819 // Verify that the prototype makes sense. int strcmp(void*,void*)
5820 if (I.getNumArgOperands() != 2)
5821 return false;
5822
5823 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5824 if (!Arg0->getType()->isPointerTy() ||
5825 !Arg1->getType()->isPointerTy() ||
5826 !I.getType()->isIntegerTy())
5827 return false;
5828
5829 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5830 std::pair<SDValue, SDValue> Res =
5831 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5832 getValue(Arg0), getValue(Arg1),
5833 MachinePointerInfo(Arg0),
5834 MachinePointerInfo(Arg1));
5835 if (Res.first.getNode()) {
5836 processIntegerCallValue(I, Res.first, true);
5837 PendingLoads.push_back(Res.second);
5838 return true;
5839 }
5840
5841 return false;
5842}
5843
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005844/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5845/// form. If so, return true and lower it, otherwise return false and it
5846/// will be lowered like a normal call.
5847bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5848 // Verify that the prototype makes sense. size_t strlen(char *)
5849 if (I.getNumArgOperands() != 1)
5850 return false;
5851
5852 const Value *Arg0 = I.getArgOperand(0);
5853 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5854 return false;
5855
5856 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5857 std::pair<SDValue, SDValue> Res =
5858 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5859 getValue(Arg0), MachinePointerInfo(Arg0));
5860 if (Res.first.getNode()) {
5861 processIntegerCallValue(I, Res.first, false);
5862 PendingLoads.push_back(Res.second);
5863 return true;
5864 }
5865
5866 return false;
5867}
5868
5869/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5870/// form. If so, return true and lower it, otherwise return false and it
5871/// will be lowered like a normal call.
5872bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5873 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5874 if (I.getNumArgOperands() != 2)
5875 return false;
5876
5877 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5878 if (!Arg0->getType()->isPointerTy() ||
5879 !Arg1->getType()->isIntegerTy() ||
5880 !I.getType()->isIntegerTy())
5881 return false;
5882
5883 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5884 std::pair<SDValue, SDValue> Res =
5885 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5886 getValue(Arg0), getValue(Arg1),
5887 MachinePointerInfo(Arg0));
5888 if (Res.first.getNode()) {
5889 processIntegerCallValue(I, Res.first, false);
5890 PendingLoads.push_back(Res.second);
5891 return true;
5892 }
5893
5894 return false;
5895}
5896
Bob Wilson874886c2012-08-03 23:29:17 +00005897/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5898/// operation (as expected), translate it to an SDNode with the specified opcode
5899/// and return true.
5900bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5901 unsigned Opcode) {
5902 // Sanity check that it really is a unary floating-point call.
5903 if (I.getNumArgOperands() != 1 ||
5904 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5905 I.getType() != I.getArgOperand(0)->getType() ||
5906 !I.onlyReadsMemory())
5907 return false;
5908
5909 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005910 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005911 return true;
5912}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005913
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005914void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005915 // Handle inline assembly differently.
5916 if (isa<InlineAsm>(I.getCalledValue())) {
5917 visitInlineAsm(&I);
5918 return;
5919 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005920
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005921 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005922 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005923
Dan Gohman575fad32008-09-03 16:12:24 +00005924 const char *RenameFn = 0;
5925 if (Function *F = I.getCalledFunction()) {
5926 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005927 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005928 if (unsigned IID = II->getIntrinsicID(F)) {
5929 RenameFn = visitIntrinsicCall(I, IID);
5930 if (!RenameFn)
5931 return;
5932 }
5933 }
Dan Gohman575fad32008-09-03 16:12:24 +00005934 if (unsigned IID = F->getIntrinsicID()) {
5935 RenameFn = visitIntrinsicCall(I, IID);
5936 if (!RenameFn)
5937 return;
5938 }
5939 }
5940
5941 // Check for well-known libc/libm calls. If the function is internal, it
5942 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005943 LibFunc::Func Func;
5944 if (!F->hasLocalLinkage() && F->hasName() &&
5945 LibInfo->getLibFunc(F->getName(), Func) &&
5946 LibInfo->hasOptimizedCodeGen(Func)) {
5947 switch (Func) {
5948 default: break;
5949 case LibFunc::copysign:
5950 case LibFunc::copysignf:
5951 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005952 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005953 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5954 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005955 I.getType() == I.getArgOperand(1)->getType() &&
5956 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005957 SDValue LHS = getValue(I.getArgOperand(0));
5958 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005959 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005960 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005961 return;
5962 }
Bob Wilson871701c2012-08-03 21:26:24 +00005963 break;
5964 case LibFunc::fabs:
5965 case LibFunc::fabsf:
5966 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005967 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005968 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005969 break;
5970 case LibFunc::sin:
5971 case LibFunc::sinf:
5972 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005973 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005974 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005975 break;
5976 case LibFunc::cos:
5977 case LibFunc::cosf:
5978 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005979 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005980 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005981 break;
5982 case LibFunc::sqrt:
5983 case LibFunc::sqrtf:
5984 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005985 case LibFunc::sqrt_finite:
5986 case LibFunc::sqrtf_finite:
5987 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005988 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005989 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005990 break;
5991 case LibFunc::floor:
5992 case LibFunc::floorf:
5993 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005994 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005995 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005996 break;
5997 case LibFunc::nearbyint:
5998 case LibFunc::nearbyintf:
5999 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006000 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006001 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006002 break;
6003 case LibFunc::ceil:
6004 case LibFunc::ceilf:
6005 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00006006 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006007 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006008 break;
6009 case LibFunc::rint:
6010 case LibFunc::rintf:
6011 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00006012 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006013 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006014 break;
Hal Finkel171817e2013-08-07 22:49:12 +00006015 case LibFunc::round:
6016 case LibFunc::roundf:
6017 case LibFunc::roundl:
6018 if (visitUnaryFloatCall(I, ISD::FROUND))
6019 return;
6020 break;
Bob Wilson871701c2012-08-03 21:26:24 +00006021 case LibFunc::trunc:
6022 case LibFunc::truncf:
6023 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00006024 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00006025 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006026 break;
6027 case LibFunc::log2:
6028 case LibFunc::log2f:
6029 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006030 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006031 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006032 break;
6033 case LibFunc::exp2:
6034 case LibFunc::exp2f:
6035 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00006036 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00006037 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006038 break;
6039 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00006040 if (visitMemCmpCall(I))
6041 return;
Bob Wilson871701c2012-08-03 21:26:24 +00006042 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00006043 case LibFunc::memchr:
6044 if (visitMemChrCall(I))
6045 return;
6046 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00006047 case LibFunc::strcpy:
6048 if (visitStrCpyCall(I, false))
6049 return;
6050 break;
6051 case LibFunc::stpcpy:
6052 if (visitStrCpyCall(I, true))
6053 return;
6054 break;
Richard Sandifordca232712013-08-16 11:21:54 +00006055 case LibFunc::strcmp:
6056 if (visitStrCmpCall(I))
6057 return;
6058 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00006059 case LibFunc::strlen:
6060 if (visitStrLenCall(I))
6061 return;
6062 break;
6063 case LibFunc::strnlen:
6064 if (visitStrNLenCall(I))
6065 return;
6066 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006067 }
6068 }
Dan Gohman575fad32008-09-03 16:12:24 +00006069 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006070
Dan Gohman575fad32008-09-03 16:12:24 +00006071 SDValue Callee;
6072 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00006073 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006074 else
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006075 Callee = DAG.getExternalSymbol(RenameFn,
6076 TM.getTargetLowering()->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006077
Bill Wendling0602f392009-12-23 01:28:19 +00006078 // Check if we can potentially perform a tail call. More detailed checking is
6079 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00006080 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00006081}
6082
Benjamin Kramer355ce072011-03-26 16:35:10 +00006083namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00006084
Dan Gohman575fad32008-09-03 16:12:24 +00006085/// AsmOperandInfo - This contains information for each constraint that we are
6086/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00006087class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00006088public:
Dan Gohman575fad32008-09-03 16:12:24 +00006089 /// CallOperand - If this is the result output operand or a clobber
6090 /// this is null, otherwise it is the incoming operand to the CallInst.
6091 /// This gets modified as the asm is processed.
6092 SDValue CallOperand;
6093
6094 /// AssignedRegs - If this is a register or register class operand, this
6095 /// contains the set of register corresponding to the operand.
6096 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006097
John Thompson1094c802010-09-13 18:15:37 +00006098 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohman575fad32008-09-03 16:12:24 +00006099 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
6100 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006101
Owen Anderson53aa7a92009-08-10 22:56:29 +00006102 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00006103 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00006104 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006105 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00006106 const TargetLowering &TLI,
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006107 const DataLayout *TD) const {
Owen Anderson9f944592009-08-11 20:47:22 +00006108 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006109
Chris Lattner3b1833c2008-10-17 17:05:25 +00006110 if (isa<BasicBlock>(CallOperandVal))
6111 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006112
Chris Lattner229907c2011-07-18 04:54:35 +00006113 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006114
Eric Christopher44804282011-05-09 20:04:43 +00006115 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00006116 // If this is an indirect operand, the operand is a pointer to the
6117 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006118 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00006119 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006120 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00006121 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00006122 OpTy = PtrTy->getElementType();
6123 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006124
Eric Christopher44804282011-05-09 20:04:43 +00006125 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00006126 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00006127 if (STy->getNumElements() == 1)
6128 OpTy = STy->getElementType(0);
6129
Chris Lattner3b1833c2008-10-17 17:05:25 +00006130 // If OpTy is not a single value, it may be a struct/union that we
6131 // can tile with integers.
6132 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
6133 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
6134 switch (BitSize) {
6135 default: break;
6136 case 1:
6137 case 8:
6138 case 16:
6139 case 32:
6140 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00006141 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00006142 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006143 break;
6144 }
6145 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006146
Chris Lattner3b1833c2008-10-17 17:05:25 +00006147 return TLI.getValueType(OpTy, true);
6148 }
Dan Gohman575fad32008-09-03 16:12:24 +00006149};
Dan Gohman4db93c92010-05-29 17:53:24 +00006150
John Thompsone8360b72010-10-29 17:29:13 +00006151typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
6152
Benjamin Kramer355ce072011-03-26 16:35:10 +00006153} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00006154
Dan Gohman575fad32008-09-03 16:12:24 +00006155/// GetRegistersForValue - Assign registers (virtual or physical) for the
6156/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00006157/// register allocator to handle the assignment process. However, if the asm
6158/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00006159/// allocation. This produces generally horrible, but correct, code.
6160///
6161/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00006162///
Benjamin Kramer355ce072011-03-26 16:35:10 +00006163static void GetRegistersForValue(SelectionDAG &DAG,
6164 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00006165 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00006166 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006167 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00006168
Dan Gohman575fad32008-09-03 16:12:24 +00006169 MachineFunction &MF = DAG.getMachineFunction();
6170 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006171
Dan Gohman575fad32008-09-03 16:12:24 +00006172 // If this is a constraint for a single physreg, or a constraint for a
6173 // register class, find it.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006174 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohman575fad32008-09-03 16:12:24 +00006175 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6176 OpInfo.ConstraintVT);
6177
6178 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00006179 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00006180 // If this is a FP input in an integer register (or visa versa) insert a bit
6181 // cast of the input value. More generally, handle any case where the input
6182 // value disagrees with the register class we plan to stick this in.
6183 if (OpInfo.Type == InlineAsm::isInput &&
6184 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006185 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00006186 // types are identical size, use a bitcast to convert (e.g. two differing
6187 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006188 MVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner4396e0d2008-10-21 00:45:36 +00006189 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00006190 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006191 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006192 OpInfo.ConstraintVT = RegVT;
6193 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
6194 // If the input is a FP value and we want it in FP registers, do a
6195 // bitcast to the corresponding integer type. This turns an f64 value
6196 // into i64, which can be passed with two i32 values on a 32-bit
6197 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006198 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00006199 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00006200 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006201 OpInfo.ConstraintVT = RegVT;
6202 }
6203 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006204
Owen Anderson117c9e82009-08-12 00:36:31 +00006205 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00006206 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006207
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00006208 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00006209 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006210
6211 // If this is a constraint for a specific physical register, like {r17},
6212 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006213 if (unsigned AssignedReg = PhysReg.first) {
6214 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00006215 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00006216 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006217
Dan Gohman575fad32008-09-03 16:12:24 +00006218 // Get the actual register value type. This is important, because the user
6219 // may have asked for (e.g.) the AX register in i32 type. We need to
6220 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006221 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006222
Dan Gohman575fad32008-09-03 16:12:24 +00006223 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00006224 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00006225
6226 // If this is an expanded reference, add the rest of the regs to Regs.
6227 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006228 TargetRegisterClass::iterator I = RC->begin();
6229 for (; *I != AssignedReg; ++I)
6230 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006231
Dan Gohman575fad32008-09-03 16:12:24 +00006232 // Already added the first reg.
6233 --NumRegs; ++I;
6234 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00006235 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00006236 Regs.push_back(*I);
6237 }
6238 }
Bill Wendlingac087582009-12-22 01:25:10 +00006239
Dan Gohmand16aa542010-05-29 17:03:36 +00006240 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00006241 return;
6242 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006243
Dan Gohman575fad32008-09-03 16:12:24 +00006244 // Otherwise, if this was a reference to an LLVM register class, create vregs
6245 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00006246 if (const TargetRegisterClass *RC = PhysReg.second) {
6247 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00006248 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00006249 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00006250
Evan Cheng968c3b02009-03-23 08:01:15 +00006251 // Create the appropriate number of virtual registers.
6252 MachineRegisterInfo &RegInfo = MF.getRegInfo();
6253 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00006254 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006255
Dan Gohmand16aa542010-05-29 17:03:36 +00006256 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00006257 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006258 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00006259
Dan Gohman575fad32008-09-03 16:12:24 +00006260 // Otherwise, we couldn't allocate enough registers for this.
6261}
6262
Dan Gohman575fad32008-09-03 16:12:24 +00006263/// visitInlineAsm - Handle a call to an InlineAsm object.
6264///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006265void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
6266 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00006267
6268 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00006269 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006270
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006271 const TargetLowering *TLI = TM.getTargetLowering();
Evan Chengd26fc5e2011-05-06 20:52:23 +00006272 TargetLowering::AsmOperandInfoVector
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006273 TargetConstraints = TLI->ParseConstraints(CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00006274
John Thompson1094c802010-09-13 18:15:37 +00006275 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006276
Dan Gohman575fad32008-09-03 16:12:24 +00006277 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
6278 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00006279 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6280 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00006281 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006282
Patrik Hagglundf9934612012-12-19 15:19:11 +00006283 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00006284
6285 // Compute the value type for each operand.
6286 switch (OpInfo.Type) {
6287 case InlineAsm::isOutput:
6288 // Indirect outputs just consume an argument.
6289 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006290 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006291 break;
6292 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006293
Dan Gohman575fad32008-09-03 16:12:24 +00006294 // The return value of the call is this value. As such, there is no
6295 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00006296 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00006297 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006298 OpVT = TLI->getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00006299 } else {
6300 assert(ResNo == 0 && "Asm only has one result!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006301 OpVT = TLI->getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006302 }
6303 ++ResNo;
6304 break;
6305 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006306 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00006307 break;
6308 case InlineAsm::isClobber:
6309 // Nothing to do.
6310 break;
6311 }
6312
6313 // If this is an input or an indirect output, process the call argument.
6314 // BasicBlocks are labels, currently appearing only in asm's.
6315 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006316 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006317 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00006318 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00006319 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00006320 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006321
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006322 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), *TLI, TD).
Patrik Hagglundf9934612012-12-19 15:19:11 +00006323 getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00006324 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006325
Dan Gohman575fad32008-09-03 16:12:24 +00006326 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006327
John Thompson1094c802010-09-13 18:15:37 +00006328 // Indirect operand accesses access memory.
6329 if (OpInfo.isIndirect)
6330 hasMemory = true;
6331 else {
6332 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006333 TargetLowering::ConstraintType
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006334 CType = TLI->getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00006335 if (CType == TargetLowering::C_Memory) {
6336 hasMemory = true;
6337 break;
6338 }
6339 }
6340 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00006341 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006342
John Thompson1094c802010-09-13 18:15:37 +00006343 SDValue Chain, Flag;
6344
6345 // We won't need to flush pending loads if this asm doesn't touch
6346 // memory and is nonvolatile.
6347 if (hasMemory || IA->hasSideEffects())
6348 Chain = getRoot();
6349 else
6350 Chain = DAG.getRoot();
6351
Chris Lattner160e8ab2008-10-18 18:49:30 +00006352 // Second pass over the constraints: compute which constraint option to use
6353 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00006354 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00006355 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006356
John Thompson8118ef82010-09-24 22:24:05 +00006357 // If this is an output operand with a matching input operand, look up the
6358 // matching input. If their types mismatch, e.g. one is an integer, the
6359 // other is floating point, or their sizes are different, flag it as an
6360 // error.
6361 if (OpInfo.hasMatchingInput()) {
6362 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006363
John Thompson8118ef82010-09-24 22:24:05 +00006364 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Bill Wendlingd1634052012-07-19 00:04:14 +00006365 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006366 TLI->getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
6367 OpInfo.ConstraintVT);
Bill Wendlingd1634052012-07-19 00:04:14 +00006368 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006369 TLI->getRegForInlineAsmConstraint(Input.ConstraintCode,
6370 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00006371 if ((OpInfo.ConstraintVT.isInteger() !=
6372 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00006373 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00006374 report_fatal_error("Unsupported asm: input constraint"
6375 " with a matching output constraint of"
6376 " incompatible type!");
6377 }
6378 Input.ConstraintVT = OpInfo.ConstraintVT;
6379 }
6380 }
6381
Dan Gohman575fad32008-09-03 16:12:24 +00006382 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006383 TLI->ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00006384
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006385 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6386 OpInfo.Type == InlineAsm::isClobber)
6387 continue;
6388
Dan Gohman575fad32008-09-03 16:12:24 +00006389 // If this is a memory input, and if the operand is not indirect, do what we
6390 // need to to provide an address for the memory input.
6391 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
6392 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00006393 assert((OpInfo.isMultipleAlternative ||
6394 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00006395 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006396
Dan Gohman575fad32008-09-03 16:12:24 +00006397 // Memory operands really want the address of the value. If we don't have
6398 // an indirect input, put it in the constpool if we can, otherwise spill
6399 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00006400 // TODO: This isn't quite right. We need to handle these according to
6401 // the addressing mode that the constraint wants. Also, this may take
6402 // an additional register for the computation and we don't want that
6403 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00006404
Dan Gohman575fad32008-09-03 16:12:24 +00006405 // If the operand is a float, integer, or vector constant, spill to a
6406 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006407 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00006408 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00006409 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00006410 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006411 TLI->getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00006412 } else {
6413 // Otherwise, create a stack slot and emit a store to it before the
6414 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00006415 Type *Ty = OpVal->getType();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006416 uint64_t TySize = TLI->getDataLayout()->getTypeAllocSize(Ty);
6417 unsigned Align = TLI->getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00006418 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00006419 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006420 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI->getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00006421 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00006422 OpInfo.CallOperand, StackSlot,
6423 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00006424 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00006425 OpInfo.CallOperand = StackSlot;
6426 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006427
Dan Gohman575fad32008-09-03 16:12:24 +00006428 // There is no longer a Value* corresponding to this operand.
6429 OpInfo.CallOperandVal = 0;
Bill Wendlingac087582009-12-22 01:25:10 +00006430
Dan Gohman575fad32008-09-03 16:12:24 +00006431 // It is now an indirect operand.
6432 OpInfo.isIndirect = true;
6433 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006434
Dan Gohman575fad32008-09-03 16:12:24 +00006435 // If this constraint is for a specific register, allocate it before
6436 // anything else.
6437 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006438 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006439 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006440
Dan Gohman575fad32008-09-03 16:12:24 +00006441 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006442 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006443 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6444 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006445
Dan Gohman575fad32008-09-03 16:12:24 +00006446 // C_Register operands have already been allocated, Other/Memory don't need
6447 // to be.
6448 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006449 GetRegistersForValue(DAG, *TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006450 }
6451
Dan Gohman575fad32008-09-03 16:12:24 +00006452 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6453 std::vector<SDValue> AsmNodeOperands;
6454 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6455 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006456 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006457 TLI->getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006458
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006459 // If we have a !srcloc metadata node associated with it, we want to attach
6460 // this to the ultimately generated inline asm machineinstr. To do this, we
6461 // pass in the third operand as this (potentially null) inline asm MDNode.
6462 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6463 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006464
Chad Rosier9e1274f2012-10-30 19:11:54 +00006465 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6466 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006467 unsigned ExtraInfo = 0;
6468 if (IA->hasSideEffects())
6469 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6470 if (IA->isAlignStack())
6471 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006472 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006473 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006474
6475 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6476 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6477 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6478
6479 // Compute the constraint code and ConstraintType to use.
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006480 TLI->ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006481
Chad Rosier86f60502012-10-30 20:01:12 +00006482 // Ideally, we would only check against memory constraints. However, the
6483 // meaning of an other constraint can be target-specific and we can't easily
6484 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6485 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006486 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6487 OpInfo.ConstraintType == TargetLowering::C_Other) {
6488 if (OpInfo.Type == InlineAsm::isInput)
6489 ExtraInfo |= InlineAsm::Extra_MayLoad;
6490 else if (OpInfo.Type == InlineAsm::isOutput)
6491 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006492 else if (OpInfo.Type == InlineAsm::isClobber)
6493 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006494 }
6495 }
6496
Evan Cheng6eb516d2011-01-07 23:50:32 +00006497 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006498 TLI->getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006499
Dan Gohman575fad32008-09-03 16:12:24 +00006500 // Loop over all of the inputs, copying the operand values into the
6501 // appropriate registers and processing the output regs.
6502 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006503
Dan Gohman575fad32008-09-03 16:12:24 +00006504 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6505 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006506
Dan Gohman575fad32008-09-03 16:12:24 +00006507 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6508 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6509
6510 switch (OpInfo.Type) {
6511 case InlineAsm::isOutput: {
6512 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6513 OpInfo.ConstraintType != TargetLowering::C_Register) {
6514 // Memory output, or 'other' output (e.g. 'X' constraint).
6515 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6516
6517 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006518 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6519 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006520 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006521 AsmNodeOperands.push_back(OpInfo.CallOperand);
6522 break;
6523 }
6524
6525 // Otherwise, this is a register or register class output.
6526
6527 // Copy the output from the appropriate register. Find a register that
6528 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006529 if (OpInfo.AssignedRegs.Regs.empty()) {
6530 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006531 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006532 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006533 Twine(OpInfo.ConstraintCode) + "'");
6534 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006535 }
Dan Gohman575fad32008-09-03 16:12:24 +00006536
6537 // If this is an indirect operand, store through the pointer after the
6538 // asm.
6539 if (OpInfo.isIndirect) {
6540 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6541 OpInfo.CallOperandVal));
6542 } else {
6543 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006544 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006545 // Concatenate this output onto the outputs list.
6546 RetValRegs.append(OpInfo.AssignedRegs);
6547 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006548
Dan Gohman575fad32008-09-03 16:12:24 +00006549 // Add information to the INLINEASM node to know that this register is
6550 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006551 OpInfo.AssignedRegs
6552 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6553 ? InlineAsm::Kind_RegDefEarlyClobber
6554 : InlineAsm::Kind_RegDef,
6555 false, 0, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006556 break;
6557 }
6558 case InlineAsm::isInput: {
6559 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006560
Chris Lattner860df6e2008-10-17 16:47:46 +00006561 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006562 // If this is required to match an output register we have already set,
6563 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006564 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006565
Dan Gohman575fad32008-09-03 16:12:24 +00006566 // Scan until we find the definition we already emitted of this operand.
6567 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006568 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006569 for (; OperandNo; --OperandNo) {
6570 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006571 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006572 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006573 assert((InlineAsm::isRegDefKind(OpFlag) ||
6574 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6575 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006576 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006577 }
6578
Evan Cheng2e559232009-03-20 18:03:34 +00006579 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006580 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006581 if (InlineAsm::isRegDefKind(OpFlag) ||
6582 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006583 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006584 if (OpInfo.isIndirect) {
6585 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006586 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006587 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6588 " don't know how to handle tied "
6589 "indirect register inputs");
6590 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006591 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006592
Dan Gohman575fad32008-09-03 16:12:24 +00006593 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006594 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006595 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006596 MatchedRegs.RegVTs.push_back(RegVT);
6597 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006598 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006599 i != e; ++i) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006600 if (const TargetRegisterClass *RC = TLI->getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006601 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6602 else {
6603 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006604 Ctx.emitError(CS.getInstruction(),
6605 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006606 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006607 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006608 }
6609 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006610 // Use the produced MatchedRegs object to
Andrew Trickef9de2a2013-05-25 02:42:55 +00006611 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006612 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006613 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Cheng968c3b02009-03-23 08:01:15 +00006614 true, OpInfo.getMatchedOperand(),
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006615 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006616 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006617 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006618
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006619 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6620 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6621 "Unexpected number of operands");
6622 // Add information to the INLINEASM node to know about this input.
6623 // See InlineAsm.h isUseOperandTiedToDef.
6624 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6625 OpInfo.getMatchedOperand());
6626 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006627 TLI->getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006628 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6629 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006630 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006631
Dale Johannesencaca5482010-07-13 20:17:05 +00006632 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006633 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6634 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006635 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006636
Dale Johannesencaca5482010-07-13 20:17:05 +00006637 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006638 std::vector<SDValue> Ops;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006639 TLI->LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
6640 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006641 if (Ops.empty()) {
6642 LLVMContext &Ctx = *DAG.getContext();
6643 Ctx.emitError(CS.getInstruction(),
6644 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006645 Twine(OpInfo.ConstraintCode) + "'");
6646 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006647 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006648
Dan Gohman575fad32008-09-03 16:12:24 +00006649 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006650 unsigned ResOpType =
6651 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006652 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006653 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006654 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6655 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006656 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006657
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006658 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006659 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006660 assert(InOperandVal.getValueType() == TLI->getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006661 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006662
Dan Gohman575fad32008-09-03 16:12:24 +00006663 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006664 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesenc36660d2008-09-24 01:07:17 +00006665 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006666 TLI->getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006667 AsmNodeOperands.push_back(InOperandVal);
6668 break;
6669 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006670
Dan Gohman575fad32008-09-03 16:12:24 +00006671 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6672 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6673 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006674
6675 // TODO: Support this.
6676 if (OpInfo.isIndirect) {
6677 LLVMContext &Ctx = *DAG.getContext();
6678 Ctx.emitError(CS.getInstruction(),
6679 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006680 "for constraint '" +
6681 Twine(OpInfo.ConstraintCode) + "'");
6682 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006683 }
Dan Gohman575fad32008-09-03 16:12:24 +00006684
6685 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006686 if (OpInfo.AssignedRegs.Regs.empty()) {
6687 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006688 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006689 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006690 Twine(OpInfo.ConstraintCode) + "'");
6691 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006692 }
Dan Gohman575fad32008-09-03 16:12:24 +00006693
Andrew Trickef9de2a2013-05-25 02:42:55 +00006694 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurSDLoc(),
Bill Wendling5def8912012-09-26 06:16:18 +00006695 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006696
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006697 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006698 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006699 break;
6700 }
6701 case InlineAsm::isClobber: {
6702 // Add the clobbered value to the operand list, so that the register
6703 // allocator is aware that the physreg got clobbered.
6704 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006705 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006706 false, 0, DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006707 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006708 break;
6709 }
6710 }
6711 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006712
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006713 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006714 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006715 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006716
Andrew Trickef9de2a2013-05-25 02:42:55 +00006717 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Chris Lattner3e5fbd72010-12-21 02:38:05 +00006718 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohman575fad32008-09-03 16:12:24 +00006719 &AsmNodeOperands[0], AsmNodeOperands.size());
6720 Flag = Chain.getValue(1);
6721
6722 // If this asm returns a register value, copy the result from that register
6723 // and set it as the value of the call.
6724 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006725 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006726 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006727
Chris Lattner160e8ab2008-10-18 18:49:30 +00006728 // FIXME: Why don't we do this for inline asms with MRVs?
6729 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006730 EVT ResultType = TLI->getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006731
Chris Lattner160e8ab2008-10-18 18:49:30 +00006732 // If any of the results of the inline asm is a vector, it may have the
6733 // wrong width/num elts. This can happen for register classes that can
6734 // contain multiple different value types. The preg or vreg allocated may
6735 // not have the same VT as was expected. Convert it to the right type
6736 // with bit_convert.
6737 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006738 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006739 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006740
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006741 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006742 ResultType.isInteger() && Val.getValueType().isInteger()) {
6743 // If a result value was tied to an input value, the computed result may
6744 // have a wider width than the expected result. Extract the relevant
6745 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006746 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006747 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006748
Chris Lattner160e8ab2008-10-18 18:49:30 +00006749 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006750 }
Dan Gohman6de25562008-10-18 01:03:45 +00006751
Dan Gohman575fad32008-09-03 16:12:24 +00006752 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006753 // Don't need to use this as a chain in this case.
6754 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6755 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006756 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006757
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006758 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006759
Dan Gohman575fad32008-09-03 16:12:24 +00006760 // Process indirect outputs, first output all of the flagged copies out of
6761 // physregs.
6762 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6763 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006764 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006765 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006766 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006767 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6768 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006769
Dan Gohman575fad32008-09-03 16:12:24 +00006770 // Emit the non-flagged stores from the physregs.
6771 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006772 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006773 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006774 StoresToEmit[i].first,
6775 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006776 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006777 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006778 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006779 }
6780
Dan Gohman575fad32008-09-03 16:12:24 +00006781 if (!OutChains.empty())
Andrew Trickef9de2a2013-05-25 02:42:55 +00006782 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Dan Gohman575fad32008-09-03 16:12:24 +00006783 &OutChains[0], OutChains.size());
Bill Wendlingac087582009-12-22 01:25:10 +00006784
Dan Gohman575fad32008-09-03 16:12:24 +00006785 DAG.setRoot(Chain);
6786}
6787
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006788void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006789 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006790 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006791 getValue(I.getArgOperand(0)),
6792 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006793}
6794
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006795void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006796 const TargetLowering *TLI = TM.getTargetLowering();
6797 const DataLayout &TD = *TLI->getDataLayout();
6798 SDValue V = DAG.getVAArg(TLI->getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006799 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006800 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindolaa18c5a02010-07-12 18:11:17 +00006801 TD.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006802 setValue(&I, V);
6803 DAG.setRoot(V.getValue(1));
6804}
6805
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006806void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006807 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006808 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006809 getValue(I.getArgOperand(0)),
6810 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006811}
6812
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006813void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006814 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006815 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006816 getValue(I.getArgOperand(0)),
6817 getValue(I.getArgOperand(1)),
6818 DAG.getSrcValue(I.getArgOperand(0)),
6819 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006820}
6821
Andrew Trick74f4c742013-10-31 17:18:24 +00006822/// \brief Lower an argument list according to the target calling convention.
6823///
6824/// \return A tuple of <return-value, token-chain>
6825///
6826/// This is a helper for lowering intrinsics that follow a target calling
6827/// convention or require stack pointer adjustment. Only a subset of the
6828/// intrinsic's operands need to participate in the calling convention.
6829std::pair<SDValue, SDValue>
6830SelectionDAGBuilder::LowerCallOperands(const CallInst &CI, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006831 unsigned NumArgs, SDValue Callee,
6832 bool useVoidTy) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006833 TargetLowering::ArgListTy Args;
6834 Args.reserve(NumArgs);
6835
6836 // Populate the argument list.
6837 // Attributes for args start at offset 1, after the return attribute.
6838 ImmutableCallSite CS(&CI);
6839 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6840 ArgI != ArgE; ++ArgI) {
6841 const Value *V = CI.getOperand(ArgI);
6842
6843 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6844
6845 TargetLowering::ArgListEntry Entry;
6846 Entry.Node = getValue(V);
6847 Entry.Ty = V->getType();
6848 Entry.setAttributes(&CS, AttrI);
6849 Args.push_back(Entry);
6850 }
6851
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006852 Type *retTy = useVoidTy ? Type::getVoidTy(*DAG.getContext()) : CI.getType();
6853 TargetLowering::CallLoweringInfo CLI(getRoot(), retTy, /*retSExt*/ false,
6854 /*retZExt*/ false, /*isVarArg*/ false, /*isInReg*/ false, NumArgs,
6855 CI.getCallingConv(), /*isTailCall*/ false, /*doesNotReturn*/ false,
Andrew Trick74f4c742013-10-31 17:18:24 +00006856 /*isReturnValueUsed*/ CI.use_empty(), Callee, Args, DAG, getCurSDLoc());
6857
6858 const TargetLowering *TLI = TM.getTargetLowering();
6859 return TLI->LowerCallTo(CLI);
6860}
6861
Andrew Trick4a1abb72013-11-22 19:07:36 +00006862/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6863/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006864///
6865/// Constants are converted to TargetConstants purely as an optimization to
6866/// avoid constant materialization and register allocation.
6867///
6868/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6869/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6870/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6871/// address materialization and register allocation, but may also be required
6872/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6873/// alloca in the entry block, then the runtime may assume that the alloca's
6874/// StackMap location can be read immediately after compilation and that the
6875/// location is valid at any point during execution (this is similar to the
6876/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6877/// only available in a register, then the runtime would need to trap when
6878/// execution reaches the StackMap in order to read the alloca's location.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006879static void addStackMapLiveVars(const CallInst &CI, unsigned StartIdx,
6880 SmallVectorImpl<SDValue> &Ops,
6881 SelectionDAGBuilder &Builder) {
6882 for (unsigned i = StartIdx, e = CI.getNumArgOperands(); i != e; ++i) {
6883 SDValue OpVal = Builder.getValue(CI.getArgOperand(i));
6884 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6885 Ops.push_back(
6886 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, MVT::i64));
6887 Ops.push_back(
6888 Builder.DAG.getTargetConstant(C->getSExtValue(), MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006889 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6890 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6891 Ops.push_back(
6892 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006893 } else
6894 Ops.push_back(OpVal);
6895 }
6896}
6897
Andrew Trick74f4c742013-10-31 17:18:24 +00006898/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6899void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6900 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6901 // [live variables...])
6902
6903 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6904
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006905 SDValue Chain, InFlag, Callee, NullPtr;
6906 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006907
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006908 SDLoc DL = getCurSDLoc();
6909 Callee = getValue(CI.getCalledValue());
6910 NullPtr = DAG.getIntPtrConstant(0, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006911
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006912 // The stackmap intrinsic only records the live variables (the arguemnts
6913 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6914 // intrinsic, this won't be lowered to a function call. This means we don't
6915 // have to worry about calling conventions and target specific lowering code.
6916 // Instead we perform the call lowering right here.
6917 //
6918 // chain, flag = CALLSEQ_START(chain, 0)
6919 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6920 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6921 //
6922 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6923 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006924
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006925 // Add the <id> and <numBytes> constants.
6926 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6927 Ops.push_back(DAG.getTargetConstant(
6928 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
6929 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6930 Ops.push_back(DAG.getTargetConstant(
6931 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006932
Andrew Trick74f4c742013-10-31 17:18:24 +00006933 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00006934 addStackMapLiveVars(CI, 2, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006935
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006936 // We are not pushing any register mask info here on the operands list,
6937 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006938
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006939 // Push the chain and the glue flag.
6940 Ops.push_back(Chain);
6941 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006942
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006943 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006944 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006945 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6946 Chain = SDValue(SM, 0);
6947 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006948
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006949 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006950
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006951 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006952
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006953 // Set the root to the target-lowered call chain.
6954 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006955
6956 // Inform the Frame Information that we have a stackmap in this function.
6957 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006958}
6959
6960/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
6961void SelectionDAGBuilder::visitPatchpoint(const CallInst &CI) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006962 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006963 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006964 // i8* <target>,
6965 // i32 <numArgs>,
6966 // [Args...],
6967 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006968
Juergen Ributzka87ed9062013-11-09 01:51:33 +00006969 CallingConv::ID CC = CI.getCallingConv();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006970 bool isAnyRegCC = CC == CallingConv::AnyReg;
6971 bool hasDef = !CI.getType()->isVoidTy();
Andrew Trick74f4c742013-10-31 17:18:24 +00006972 SDValue Callee = getValue(CI.getOperand(2)); // <target>
6973
6974 // Get the real number of arguments participating in the call <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006975 SDValue NArgVal = getValue(CI.getArgOperand(PatchPointOpers::NArgPos));
6976 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006977
6978 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006979 // Intrinsics include all meta-operands up to but not including CC.
6980 unsigned NumMetaOpers = PatchPointOpers::CCPos;
6981 assert(CI.getNumArgOperands() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006982 "Not enough arguments provided to the patchpoint intrinsic");
6983
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006984 // For AnyRegCC the arguments are lowered later on manually.
6985 unsigned NumCallArgs = isAnyRegCC ? 0 : NumArgs;
Andrew Trick74f4c742013-10-31 17:18:24 +00006986 std::pair<SDValue, SDValue> Result =
Andrew Tricka2428e02013-11-22 19:07:33 +00006987 LowerCallOperands(CI, NumMetaOpers, NumCallArgs, Callee, isAnyRegCC);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006988
Andrew Trick74f4c742013-10-31 17:18:24 +00006989 // Set the root to the target-lowered call chain.
6990 SDValue Chain = Result.second;
6991 DAG.setRoot(Chain);
6992
6993 SDNode *CallEnd = Chain.getNode();
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006994 if (hasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
6995 CallEnd = CallEnd->getOperand(0).getNode();
6996
Andrew Trick74f4c742013-10-31 17:18:24 +00006997 /// Get a call instruction from the call sequence chain.
6998 /// Tail calls are not allowed.
6999 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
7000 "Expected a callseq node.");
7001 SDNode *Call = CallEnd->getOperand(0).getNode();
7002 bool hasGlue = Call->getGluedNode();
7003
7004 // Replace the target specific call node with the patchable intrinsic.
7005 SmallVector<SDValue, 8> Ops;
7006
Andrew Tricka2428e02013-11-22 19:07:33 +00007007 // Add the <id> and <numBytes> constants.
7008 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
7009 Ops.push_back(DAG.getTargetConstant(
Andrew Tricke8cba372013-12-13 18:37:10 +00007010 cast<ConstantSDNode>(IDVal)->getZExtValue(), MVT::i64));
Andrew Tricka2428e02013-11-22 19:07:33 +00007011 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
7012 Ops.push_back(DAG.getTargetConstant(
7013 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), MVT::i32));
7014
Andrew Trick74f4c742013-10-31 17:18:24 +00007015 // Assume that the Callee is a constant address.
Andrew Tricka2428e02013-11-22 19:07:33 +00007016 // FIXME: handle function symbols in the future.
Andrew Trick74f4c742013-10-31 17:18:24 +00007017 Ops.push_back(
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007018 DAG.getIntPtrConstant(cast<ConstantSDNode>(Callee)->getZExtValue(),
7019 /*isTarget=*/true));
Andrew Trick74f4c742013-10-31 17:18:24 +00007020
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007021 // Adjust <numArgs> to account for any arguments that have been passed on the
7022 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00007023 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007024 unsigned NumCallRegArgs = Call->getNumOperands() - (hasGlue ? 4 : 3);
7025 NumCallRegArgs = isAnyRegCC ? NumArgs : NumCallRegArgs;
7026 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, MVT::i32));
7027
7028 // Add the calling convention
Juergen Ributzka87ed9062013-11-09 01:51:33 +00007029 Ops.push_back(DAG.getTargetConstant((unsigned)CC, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007030
7031 // Add the arguments we omitted previously. The register allocator should
7032 // place these in any free register.
7033 if (isAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00007034 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007035 Ops.push_back(getValue(CI.getArgOperand(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00007036
Andrew Tricka2428e02013-11-22 19:07:33 +00007037 // Push the arguments from the call instruction up to the register mask.
Andrew Trick74f4c742013-10-31 17:18:24 +00007038 SDNode::op_iterator e = hasGlue ? Call->op_end()-2 : Call->op_end()-1;
7039 for (SDNode::op_iterator i = Call->op_begin()+2; i != e; ++i)
7040 Ops.push_back(*i);
7041
7042 // Push live variables for the stack map.
Andrew Trick4a1abb72013-11-22 19:07:36 +00007043 addStackMapLiveVars(CI, NumMetaOpers + NumArgs, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00007044
7045 // Push the register mask info.
7046 if (hasGlue)
7047 Ops.push_back(*(Call->op_end()-2));
7048 else
7049 Ops.push_back(*(Call->op_end()-1));
7050
7051 // Push the chain (this is originally the first operand of the call, but
7052 // becomes now the last or second to last operand).
7053 Ops.push_back(*(Call->op_begin()));
7054
7055 // Push the glue flag (last operand).
7056 if (hasGlue)
7057 Ops.push_back(*(Call->op_end()-1));
7058
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007059 SDVTList NodeTys;
7060 if (isAnyRegCC && hasDef) {
7061 // Create the return types based on the intrinsic definition
7062 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7063 SmallVector<EVT, 3> ValueVTs;
7064 ComputeValueVTs(TLI, CI.getType(), ValueVTs);
7065 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00007066
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007067 // There is always a chain and a glue type at the end
7068 ValueVTs.push_back(MVT::Other);
7069 ValueVTs.push_back(MVT::Glue);
7070 NodeTys = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
7071 } else
7072 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
7073
7074 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00007075 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
7076 getCurSDLoc(), NodeTys, Ops);
7077
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007078 // Update the NodeMap.
7079 if (hasDef) {
7080 if (isAnyRegCC)
7081 setValue(&CI, SDValue(MN, 0));
7082 else
7083 setValue(&CI, Result.first);
7084 }
Andrew Trick6664df12013-11-05 22:44:04 +00007085
7086 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00007087 // call sequence. Furthermore the location of the chain and glue can change
7088 // when the AnyReg calling convention is used and the intrinsic returns a
7089 // value.
7090 if (isAnyRegCC && hasDef) {
7091 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
7092 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
7093 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
7094 } else
7095 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00007096 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00007097
7098 // Inform the Frame Information that we have a patchpoint in this function.
7099 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00007100}
7101
Dan Gohman575fad32008-09-03 16:12:24 +00007102/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007103/// implementation, which just calls LowerCall.
7104/// FIXME: When all targets are
7105/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00007106std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00007107TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00007108 // Handle the incoming return values from the call.
7109 CLI.Ins.clear();
7110 SmallVector<EVT, 4> RetTys;
7111 ComputeValueVTs(*this, CLI.RetTy, RetTys);
7112 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
7113 EVT VT = RetTys[I];
7114 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
7115 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
7116 for (unsigned i = 0; i != NumRegs; ++i) {
7117 ISD::InputArg MyFlags;
7118 MyFlags.VT = RegisterVT;
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007119 MyFlags.ArgVT = VT;
Stephen Lin699808c2013-04-30 22:49:28 +00007120 MyFlags.Used = CLI.IsReturnValueUsed;
7121 if (CLI.RetSExt)
7122 MyFlags.Flags.setSExt();
7123 if (CLI.RetZExt)
7124 MyFlags.Flags.setZExt();
7125 if (CLI.IsInReg)
7126 MyFlags.Flags.setInReg();
7127 CLI.Ins.push_back(MyFlags);
7128 }
7129 }
7130
Dan Gohman575fad32008-09-03 16:12:24 +00007131 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007132 CLI.Outs.clear();
7133 CLI.OutVals.clear();
7134 ArgListTy &Args = CLI.Args;
Dan Gohman575fad32008-09-03 16:12:24 +00007135 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007136 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00007137 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
7138 for (unsigned Value = 0, NumValues = ValueVTs.size();
7139 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007140 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00007141 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00007142 SDValue Op = SDValue(Args[i].Node.getNode(),
7143 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00007144 ISD::ArgFlagsTy Flags;
7145 unsigned OriginalAlignment =
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007146 getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007147
7148 if (Args[i].isZExt)
7149 Flags.setZExt();
7150 if (Args[i].isSExt)
7151 Flags.setSExt();
7152 if (Args[i].isInReg)
7153 Flags.setInReg();
7154 if (Args[i].isSRet)
7155 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007156 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00007157 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007158 if (Args[i].isInAlloca) {
7159 Flags.setInAlloca();
7160 // Set the byval flag for CCAssignFn callbacks that don't know about
7161 // inalloca. This way we can know how many bytes we should've allocated
7162 // and how many bytes a callee cleanup function will pop. If we port
7163 // inalloca to more targets, we'll have to add custom inalloca handling
7164 // in the various CC lowering callbacks.
7165 Flags.setByVal();
7166 }
7167 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00007168 PointerType *Ty = cast<PointerType>(Args[i].Ty);
7169 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00007170 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00007171 // For ByVal, alignment should come from FE. BE will guess if this
7172 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007173 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00007174 if (Args[i].Alignment)
7175 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00007176 else
7177 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00007178 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00007179 }
7180 if (Args[i].isNest)
7181 Flags.setNest();
7182 Flags.setOrigAlign(OriginalAlignment);
7183
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007184 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007185 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007186 SmallVector<SDValue, 4> Parts(NumParts);
7187 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
7188
7189 if (Args[i].isSExt)
7190 ExtendKind = ISD::SIGN_EXTEND;
7191 else if (Args[i].isZExt)
7192 ExtendKind = ISD::ZERO_EXTEND;
7193
Stephen Lin699808c2013-04-30 22:49:28 +00007194 // Conservatively only handle 'returned' on non-vectors for now
7195 if (Args[i].isReturned && !Op.getValueType().isVector()) {
7196 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
7197 "unexpected use of 'returned'");
7198 // Before passing 'returned' to the target lowering code, ensure that
7199 // either the register MVT and the actual EVT are the same size or that
7200 // the return value and argument are extended in the same way; in these
7201 // cases it's safe to pass the argument register value unchanged as the
7202 // return register value (although it's at the target's option whether
7203 // to do so)
7204 // TODO: allow code generation to take advantage of partially preserved
7205 // registers rather than clobbering the entire register when the
7206 // parameter extension method is not compatible with the return
7207 // extension method
7208 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
7209 (ExtendKind != ISD::ANY_EXTEND &&
7210 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
7211 Flags.setReturned();
7212 }
7213
Justin Holewinskiaa583972012-05-25 16:35:28 +00007214 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts,
Bill Wendling5def8912012-09-26 06:16:18 +00007215 PartVT, CLI.CS ? CLI.CS->getInstruction() : 0, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00007216
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007217 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00007218 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007219 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00007220 i < CLI.NumFixedArgs,
7221 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007222 if (NumParts > 1 && j == 0)
7223 MyFlags.Flags.setSplit();
7224 else if (j != 0)
7225 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00007226
Justin Holewinskiaa583972012-05-25 16:35:28 +00007227 CLI.Outs.push_back(MyFlags);
7228 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00007229 }
7230 }
7231 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007232
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007233 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007234 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007235
7236 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007237 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007238 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007239 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007240 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007241 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00007242 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007243
7244 // For a tail call, the return value is merely live-out and there aren't
7245 // any nodes in the DAG representing it. Return a special value to
7246 // indicate that a tail call has been emitted and no more Instructions
7247 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00007248 if (CLI.IsTailCall) {
7249 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007250 return std::make_pair(SDValue(), SDValue());
7251 }
7252
Justin Holewinskiaa583972012-05-25 16:35:28 +00007253 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00007254 assert(InVals[i].getNode() &&
7255 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00007256 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00007257 "LowerCall emitted a value with the wrong type!");
7258 });
7259
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007260 // Collect the legal value parts into potentially illegal values
7261 // that correspond to the original function's return values.
7262 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007263 if (CLI.RetSExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007264 AssertOp = ISD::AssertSext;
Justin Holewinskiaa583972012-05-25 16:35:28 +00007265 else if (CLI.RetZExt)
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007266 AssertOp = ISD::AssertZext;
7267 SmallVector<SDValue, 4> ReturnValues;
7268 unsigned CurReg = 0;
7269 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007270 EVT VT = RetTys[I];
Patrik Hagglundbad545c2012-12-19 11:48:16 +00007271 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00007272 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007273
Justin Holewinskiaa583972012-05-25 16:35:28 +00007274 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
Bill Wendling81406f62012-09-26 04:04:19 +00007275 NumRegs, RegisterVT, VT, NULL,
Bill Wendling954cb182010-01-28 21:51:40 +00007276 AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007277 CurReg += NumRegs;
7278 }
7279
7280 // For a function returning void, there is no return value. We can't create
7281 // such a node, so we just return a null return value in that case. In
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00007282 // that case, nothing will actually look at the value.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007283 if (ReturnValues.empty())
Justin Holewinskiaa583972012-05-25 16:35:28 +00007284 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007285
Justin Holewinskiaa583972012-05-25 16:35:28 +00007286 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
7287 CLI.DAG.getVTList(&RetTys[0], RetTys.size()),
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007288 &ReturnValues[0], ReturnValues.size());
Justin Holewinskiaa583972012-05-25 16:35:28 +00007289 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00007290}
7291
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007292void TargetLowering::LowerOperationWrapper(SDNode *N,
7293 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00007294 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00007295 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00007296 if (Res.getNode())
7297 Results.push_back(Res);
7298}
7299
Dan Gohman21cea8a2010-04-17 15:26:15 +00007300SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00007301 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00007302}
7303
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007304void
7305SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00007306 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00007307 assert((Op.getOpcode() != ISD::CopyFromReg ||
7308 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
7309 "Copy from a reg to the same reg!");
7310 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7311
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007312 const TargetLowering *TLI = TM.getTargetLowering();
7313 RegsForValue RFV(V->getContext(), *TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007314 SDValue Chain = DAG.getEntryNode();
Andrew Trickef9de2a2013-05-25 02:42:55 +00007315 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, 0, V);
Dan Gohman575fad32008-09-03 16:12:24 +00007316 PendingExports.push_back(Chain);
7317}
7318
7319#include "llvm/CodeGen/SelectionDAGISel.h"
7320
Eli Friedman441a01a2011-05-05 16:53:34 +00007321/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7322/// entry block, return true. This includes arguments used by switches, since
7323/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007324static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007325 // With FastISel active, we may be splitting blocks, so force creation
7326 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007327 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007328 return A->use_empty();
7329
7330 const BasicBlock *Entry = A->getParent()->begin();
7331 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
7332 UI != E; ++UI) {
7333 const User *U = *UI;
7334 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7335 return false; // Use not in entry block.
7336 }
7337 return true;
7338}
7339
Eli Bendersky33ebf832013-02-28 23:09:18 +00007340void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007341 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007342 SDLoc dl = SDB->getCurSDLoc();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007343 const TargetLowering *TLI = getTargetLowering();
Bill Wendlingf7719082013-06-06 00:43:09 +00007344 const DataLayout *TD = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007345 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007346
Dan Gohmand16aa542010-05-29 17:03:36 +00007347 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007348 // Put in an sret pointer parameter before all the other parameters.
7349 SmallVector<EVT, 1> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007350 ComputeValueVTs(*getTargetLowering(),
7351 PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007352
7353 // NOTE: Assuming that a pointer will never break down to more than one VT
7354 // or one register.
7355 ISD::ArgFlagsTy Flags;
7356 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007357 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007358 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true, 0, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007359 Ins.push_back(RetArg);
7360 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007361
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007362 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007363 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007364 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007365 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007366 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007367 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007368 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007369 unsigned PartBase = 0;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007370 for (unsigned Value = 0, NumValues = ValueVTs.size();
7371 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007372 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007373 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007374 ISD::ArgFlagsTy Flags;
7375 unsigned OriginalAlignment =
7376 TD->getABITypeAlignment(ArgTy);
7377
Bill Wendling94dcaf82012-12-30 12:45:13 +00007378 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007379 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007380 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007381 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007382 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007383 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007384 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007385 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007386 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007387 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007388 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7389 Flags.setInAlloca();
7390 // Set the byval flag for CCAssignFn callbacks that don't know about
7391 // inalloca. This way we can know how many bytes we should've allocated
7392 // and how many bytes a callee cleanup function will pop. If we port
7393 // inalloca to more targets, we'll have to add custom inalloca handling
7394 // in the various CC lowering callbacks.
7395 Flags.setByVal();
7396 }
7397 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007398 PointerType *Ty = cast<PointerType>(I->getType());
7399 Type *ElementTy = Ty->getElementType();
Chris Lattner68254fc2011-05-22 23:23:02 +00007400 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007401 // For ByVal, alignment should be passed from FE. BE will guess if
7402 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007403 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007404 if (F.getParamAlignment(Idx))
7405 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007406 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007407 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007408 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007409 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007410 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007411 Flags.setNest();
7412 Flags.setOrigAlign(OriginalAlignment);
7413
Bill Wendlingf7719082013-06-06 00:43:09 +00007414 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7415 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007416 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007417 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7418 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007419 if (NumRegs > 1 && i == 0)
7420 MyFlags.Flags.setSplit();
7421 // if it isn't first piece, alignment must be 1
7422 else if (i > 0)
7423 MyFlags.Flags.setOrigAlign(1);
7424 Ins.push_back(MyFlags);
7425 }
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007426 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007427 }
7428 }
7429
7430 // Call the target to set up the argument values.
7431 SmallVector<SDValue, 8> InVals;
Bill Wendlingf7719082013-06-06 00:43:09 +00007432 SDValue NewRoot = TLI->LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
7433 F.isVarArg(), Ins,
7434 dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007435
7436 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007437 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007438 "LowerFormalArguments didn't return a valid chain!");
7439 assert(InVals.size() == Ins.size() &&
7440 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007441 DEBUG({
7442 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7443 assert(InVals[i].getNode() &&
7444 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007445 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007446 "LowerFormalArguments emitted a value with the wrong type!");
7447 }
7448 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007449
Dan Gohman695d8112009-08-06 15:37:27 +00007450 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007451 DAG.setRoot(NewRoot);
7452
7453 // Set up the argument values.
7454 unsigned i = 0;
7455 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007456 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007457 // Create a virtual register for the sret pointer, and put in a copy
7458 // from the sret argument into it.
7459 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007460 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007461 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007462 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007463 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007464 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling81406f62012-09-26 04:04:19 +00007465 RegVT, VT, NULL, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007466
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007467 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007468 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007469 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007470 FuncInfo->DemoteRegister = SRetReg;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007471 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(),
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00007472 SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007473 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007474
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007475 // i indexes lowered arguments. Bump it past the hidden sret argument.
7476 // Idx indexes LLVM arguments. Don't touch it.
7477 ++i;
7478 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007479
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007480 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007481 ++I, ++Idx) {
7482 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007483 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007484 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007485 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007486
7487 // If this argument is unused then remember its value. It is used to generate
7488 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007489 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007490 SDB->setUnusedArgValue(I, InVals[i]);
7491
Adrian Prantl9c930592013-05-16 23:44:12 +00007492 // Also remember any frame index for use in FastISel.
7493 if (FrameIndexSDNode *FI =
7494 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7495 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7496 }
7497
Eli Friedman441a01a2011-05-05 16:53:34 +00007498 for (unsigned Val = 0; Val != NumValues; ++Val) {
7499 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007500 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7501 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007502
7503 if (!I->use_empty()) {
7504 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007505 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007506 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007507 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007508 AssertOp = ISD::AssertZext;
7509
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007510 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007511 NumParts, PartVT, VT,
Bill Wendling81406f62012-09-26 04:04:19 +00007512 NULL, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007513 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007514
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007515 i += NumParts;
7516 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007517
Eli Friedman441a01a2011-05-05 16:53:34 +00007518 // We don't need to do anything else for unused arguments.
7519 if (ArgValues.empty())
7520 continue;
7521
Devang Patel9d904e12011-09-08 22:59:09 +00007522 // Note down frame index.
7523 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007524 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007525 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007526
Eli Friedman441a01a2011-05-05 16:53:34 +00007527 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
Andrew Trickef9de2a2013-05-25 02:42:55 +00007528 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007529
Eli Friedman441a01a2011-05-05 16:53:34 +00007530 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007531 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007532 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007533 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7534 if (FrameIndexSDNode *FI =
7535 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7536 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7537 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007538
Eli Friedman441a01a2011-05-05 16:53:34 +00007539 // If this argument is live outside of the entry block, insert a copy from
7540 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007541 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007542 // If we can, though, try to skip creating an unnecessary vreg.
7543 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007544 // general. It's also subtly incompatible with the hacks FastISel
7545 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007546 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7547 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7548 FuncInfo->ValueMap[I] = Reg;
7549 continue;
7550 }
7551 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007552 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007553 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007554 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007555 }
Dan Gohman575fad32008-09-03 16:12:24 +00007556 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007557
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007558 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007559
7560 // Finally, if the target has anything special to do, allow it to do so.
7561 // FIXME: this should insert code into the DAG!
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007562 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007563}
7564
7565/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7566/// ensure constants are generated when needed. Remember the virtual registers
7567/// that need to be added to the Machine PHI nodes as input. We cannot just
7568/// directly add them, because expansion might result in multiple MBB's for one
7569/// BB. As such, the start of the BB might correspond to a different MBB than
7570/// the end.
7571///
7572void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007573SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007574 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007575
7576 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7577
7578 // Check successor nodes' PHI nodes that expect a constant to be available
7579 // from this block.
7580 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007581 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007582 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007583 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007584
Dan Gohman575fad32008-09-03 16:12:24 +00007585 // If this terminator has multiple identical successors (common for
7586 // switches), only handle each succ once.
7587 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007588
Dan Gohman575fad32008-09-03 16:12:24 +00007589 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007590
7591 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7592 // nodes and Machine PHI nodes, but the incoming operands have not been
7593 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007594 for (BasicBlock::const_iterator I = SuccBB->begin();
7595 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007596 // Ignore dead phi's.
7597 if (PN->use_empty()) continue;
7598
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007599 // Skip empty types
7600 if (PN->getType()->isEmptyTy())
7601 continue;
7602
Dan Gohman575fad32008-09-03 16:12:24 +00007603 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007604 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007605
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007606 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007607 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007608 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007609 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007610 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007611 }
7612 Reg = RegOut;
7613 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007614 DenseMap<const Value *, unsigned>::iterator I =
7615 FuncInfo.ValueMap.find(PHIOp);
7616 if (I != FuncInfo.ValueMap.end())
7617 Reg = I->second;
7618 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007619 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007620 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007621 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007622 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007623 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007624 }
7625 }
7626
7627 // Remember that this register needs to added to the machine PHI node as
7628 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007629 SmallVector<EVT, 4> ValueVTs;
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007630 const TargetLowering *TLI = TM.getTargetLowering();
7631 ComputeValueVTs(*TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007632 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007633 EVT VT = ValueVTs[vti];
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007634 unsigned NumRegisters = TLI->getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007635 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007636 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007637 Reg += NumRegisters;
7638 }
7639 }
7640 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007641
Dan Gohmanc594eab2010-04-22 20:46:50 +00007642 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007643}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007644
7645/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7646/// is 0.
7647MachineBasicBlock *
7648SelectionDAGBuilder::StackProtectorDescriptor::
7649AddSuccessorMBB(const BasicBlock *BB,
7650 MachineBasicBlock *ParentMBB,
7651 MachineBasicBlock *SuccMBB) {
7652 // If SuccBB has not been created yet, create it.
7653 if (!SuccMBB) {
7654 MachineFunction *MF = ParentMBB->getParent();
7655 MachineFunction::iterator BBI = ParentMBB;
7656 SuccMBB = MF->CreateMachineBasicBlock(BB);
7657 MF->insert(++BBI, SuccMBB);
7658 }
7659 // Add it as a successor of ParentMBB.
7660 ParentMBB->addSuccessor(SuccMBB);
7661 return SuccMBB;
7662}