blob: 3d7b4a47d1a822372900f0c0d4acd3c331818c47 [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner158e1f52006-02-05 05:50:24 +00007//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000013#include "Sparc.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000014#include "SparcTargetMachine.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000015#include "llvm/PassManager.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000016#include "llvm/Support/TargetRegistry.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000017using namespace llvm;
18
Daniel Dunbar5680b4f2009-07-25 06:49:55 +000019extern "C" void LLVMInitializeSparcTarget() {
20 // Register the target.
Chris Lattner8228b112010-02-04 06:34:01 +000021 RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget);
22 RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target);
Jim Laskeyae92ce82006-09-07 23:39:26 +000023}
24
Chris Lattner158e1f52006-02-05 05:50:24 +000025/// SparcTargetMachine ctor - Create an ILP32 architecture model
26///
Evan Cheng2129f592011-07-19 06:37:02 +000027SparcTargetMachine::SparcTargetMachine(const Target &T, StringRef TT,
28 StringRef CPU, StringRef FS,
Evan Chengefd9b422011-07-20 07:51:56 +000029 Reloc::Model RM, CodeModel::Model CM,
30 bool is64bit)
31 : LLVMTargetMachine(T, TT, CPU, FS, RM, CM),
Evan Chengfe6e4052011-06-30 01:53:36 +000032 Subtarget(TT, CPU, FS, is64bit),
Chris Lattner8228b112010-02-04 06:34:01 +000033 DataLayout(Subtarget.getDataLayout()),
Anton Korobeynikovf7183ed2010-11-15 00:06:54 +000034 TLInfo(*this), TSInfo(*this), InstrInfo(Subtarget),
Anton Korobeynikov2f931282011-01-10 12:39:04 +000035 FrameLowering(Subtarget) {
Chris Lattner158e1f52006-02-05 05:50:24 +000036}
37
Bill Wendling084669a2009-04-29 00:15:41 +000038bool SparcTargetMachine::addInstSelector(PassManagerBase &PM,
Bill Wendling026e5d72009-04-29 23:29:43 +000039 CodeGenOpt::Level OptLevel) {
Chris Lattner158e1f52006-02-05 05:50:24 +000040 PM.add(createSparcISelDag(*this));
Chris Lattner158e1f52006-02-05 05:50:24 +000041 return false;
42}
43
Chris Lattner12e97302006-09-04 04:14:57 +000044/// addPreEmitPass - This pass may be implemented by targets that want to run
45/// passes immediately before machine code is emitted. This should return
46/// true if -print-machineinstrs should print out the code after the passes.
Bill Wendling026e5d72009-04-29 23:29:43 +000047bool SparcTargetMachine::addPreEmitPass(PassManagerBase &PM,
48 CodeGenOpt::Level OptLevel){
Chris Lattner12e97302006-09-04 04:14:57 +000049 PM.add(createSparcFPMoverPass(*this));
50 PM.add(createSparcDelaySlotFillerPass(*this));
51 return true;
52}
Chris Lattner8228b112010-02-04 06:34:01 +000053
54SparcV8TargetMachine::SparcV8TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +000055 StringRef TT, StringRef CPU,
56 StringRef FS, Reloc::Model RM,
57 CodeModel::Model CM)
58 : SparcTargetMachine(T, TT, CPU, FS, RM, CM, false) {
Chris Lattner8228b112010-02-04 06:34:01 +000059}
60
61SparcV9TargetMachine::SparcV9TargetMachine(const Target &T,
Evan Chengefd9b422011-07-20 07:51:56 +000062 StringRef TT, StringRef CPU,
63 StringRef FS, Reloc::Model RM,
64 CodeModel::Model CM)
65 : SparcTargetMachine(T, TT, CPU, FS, RM, CM, true) {
Chris Lattner8228b112010-02-04 06:34:01 +000066}