blob: 4d5cbfbadc9dc89c34fe0c04bec8ae5277b485ac [file] [log] [blame]
Chris Lattner158e1f52006-02-05 05:50:24 +00001//===-- SparcAsmPrinter.cpp - Sparc LLVM assembly writer ------------------===//
2//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Chris Lattner158e1f52006-02-05 05:50:24 +00006//
7//===----------------------------------------------------------------------===//
8//
9// This file contains a printer that converts from our internal representation
10// of machine-dependent LLVM code to GAS-format SPARC assembly language.
11//
12//===----------------------------------------------------------------------===//
13
Richard Trieu03fe9d82019-05-11 02:59:02 +000014#include "MCTargetDesc/SparcInstPrinter.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000015#include "MCTargetDesc/SparcMCExpr.h"
Benjamin Kramer07d106d2018-09-10 13:55:38 +000016#include "MCTargetDesc/SparcTargetStreamer.h"
Chandler Carruth6bda14b2017-06-06 11:49:48 +000017#include "Sparc.h"
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000018#include "SparcInstrInfo.h"
19#include "SparcTargetMachine.h"
Richard Trieucf82d4a2019-05-15 00:35:37 +000020#include "TargetInfo/SparcTargetInfo.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000021#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000022#include "llvm/CodeGen/MachineInstr.h"
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000023#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen83c67732014-01-28 02:52:26 +000025#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Rafael Espindola894843c2014-01-07 21:19:40 +000026#include "llvm/IR/Mangler.h"
Chris Lattner7b26fce2009-08-22 20:48:53 +000027#include "llvm/MC/MCAsmInfo.h"
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000028#include "llvm/MC/MCContext.h"
29#include "llvm/MC/MCInst.h"
Chris Lattnerff68a422010-02-10 00:36:00 +000030#include "llvm/MC/MCStreamer.h"
Chris Lattner4cd44982009-09-13 17:14:04 +000031#include "llvm/MC/MCSymbol.h"
Evan Cheng2bb40352011-08-24 18:08:43 +000032#include "llvm/Support/TargetRegistry.h"
Chris Lattnerd20699b2010-04-04 08:18:47 +000033#include "llvm/Support/raw_ostream.h"
Chris Lattner158e1f52006-02-05 05:50:24 +000034using namespace llvm;
35
Chandler Carruth84e68b22014-04-22 02:41:26 +000036#define DEBUG_TYPE "asm-printer"
37
Chris Lattner1ef9cd42006-12-19 22:59:26 +000038namespace {
Nick Lewycky02d5f772009-10-25 06:33:48 +000039 class SparcAsmPrinter : public AsmPrinter {
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000040 SparcTargetStreamer &getTargetStreamer() {
Rafael Espindola4a1a3602014-01-14 01:21:46 +000041 return static_cast<SparcTargetStreamer &>(
Lang Hames9ff69c82015-04-24 19:11:51 +000042 *OutStreamer->getTargetStreamer());
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000043 }
Bill Wendlingc5437ea2009-02-24 08:30:20 +000044 public:
David Blaikie94598322015-01-18 20:29:04 +000045 explicit SparcAsmPrinter(TargetMachine &TM,
46 std::unique_ptr<MCStreamer> Streamer)
47 : AsmPrinter(TM, std::move(Streamer)) {}
Chris Lattner158e1f52006-02-05 05:50:24 +000048
Mehdi Amini117296c2016-10-01 02:56:57 +000049 StringRef getPassName() const override { return "Sparc Assembly Printer"; }
Chris Lattner158e1f52006-02-05 05:50:24 +000050
Chris Lattner76c564b2010-04-04 04:47:45 +000051 void printOperand(const MachineInstr *MI, int opNum, raw_ostream &OS);
52 void printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &OS,
Craig Topper062a2ba2014-04-25 05:30:21 +000053 const char *Modifier = nullptr);
Chris Lattner158e1f52006-02-05 05:50:24 +000054
Craig Topperb0c941b2014-04-29 07:57:13 +000055 void EmitFunctionBodyStart() override;
56 void EmitInstruction(const MachineInstr *MI) override;
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000057
58 static const char *getRegisterName(unsigned RegNo) {
59 return SparcInstPrinter::getRegisterName(RegNo);
Chris Lattnerfd97a332010-01-28 01:48:52 +000060 }
Chris Lattner06c5eed2009-09-13 20:08:00 +000061
Anton Korobeynikov3db21732008-10-10 10:15:03 +000062 bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Nick Desaulniers5277b3f2019-04-10 16:38:43 +000063 const char *ExtraCode, raw_ostream &O) override;
Anton Korobeynikov3db21732008-10-10 10:15:03 +000064 bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNo,
Nick Desaulniers5277b3f2019-04-10 16:38:43 +000065 const char *ExtraCode, raw_ostream &O) override;
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000066
David Woodhousea86694c2014-01-28 23:38:16 +000067 void LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
68 const MCSubtargetInfo &STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000069
Chris Lattner158e1f52006-02-05 05:50:24 +000070 };
71} // end of anonymous namespace
72
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000073static MCOperand createSparcMCOperand(SparcMCExpr::VariantKind Kind,
74 MCSymbol *Sym, MCContext &OutContext) {
Jim Grosbach13760bd2015-05-30 01:25:56 +000075 const MCSymbolRefExpr *MCSym = MCSymbolRefExpr::create(Sym,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000076 OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +000077 const SparcMCExpr *expr = SparcMCExpr::create(Kind, MCSym, OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +000078 return MCOperand::createExpr(expr);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +000079
80}
81static MCOperand createPCXCallOP(MCSymbol *Label,
82 MCContext &OutContext) {
83 return createSparcMCOperand(SparcMCExpr::VK_Sparc_None, Label, OutContext);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000084}
85
86static MCOperand createPCXRelExprOp(SparcMCExpr::VariantKind Kind,
87 MCSymbol *GOTLabel, MCSymbol *StartLabel,
88 MCSymbol *CurLabel,
89 MCContext &OutContext)
90{
Jim Grosbach13760bd2015-05-30 01:25:56 +000091 const MCSymbolRefExpr *GOT = MCSymbolRefExpr::create(GOTLabel, OutContext);
92 const MCSymbolRefExpr *Start = MCSymbolRefExpr::create(StartLabel,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000093 OutContext);
Jim Grosbach13760bd2015-05-30 01:25:56 +000094 const MCSymbolRefExpr *Cur = MCSymbolRefExpr::create(CurLabel,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +000095 OutContext);
96
Jim Grosbach13760bd2015-05-30 01:25:56 +000097 const MCBinaryExpr *Sub = MCBinaryExpr::createSub(Cur, Start, OutContext);
98 const MCBinaryExpr *Add = MCBinaryExpr::createAdd(GOT, Sub, OutContext);
99 const SparcMCExpr *expr = SparcMCExpr::create(Kind,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000100 Add, OutContext);
Jim Grosbache9119e42015-05-13 18:37:00 +0000101 return MCOperand::createExpr(expr);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000102}
103
104static void EmitCall(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000105 MCOperand &Callee,
106 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000107{
108 MCInst CallInst;
109 CallInst.setOpcode(SP::CALL);
110 CallInst.addOperand(Callee);
David Woodhousee6c13e42014-01-28 23:12:42 +0000111 OutStreamer.EmitInstruction(CallInst, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000112}
113
114static void EmitSETHI(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000115 MCOperand &Imm, MCOperand &RD,
116 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000117{
118 MCInst SETHIInst;
119 SETHIInst.setOpcode(SP::SETHIi);
120 SETHIInst.addOperand(RD);
121 SETHIInst.addOperand(Imm);
David Woodhousee6c13e42014-01-28 23:12:42 +0000122 OutStreamer.EmitInstruction(SETHIInst, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000123}
124
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000125static void EmitBinary(MCStreamer &OutStreamer, unsigned Opcode,
David Woodhousee6c13e42014-01-28 23:12:42 +0000126 MCOperand &RS1, MCOperand &Src2, MCOperand &RD,
127 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000128{
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000129 MCInst Inst;
130 Inst.setOpcode(Opcode);
131 Inst.addOperand(RD);
132 Inst.addOperand(RS1);
133 Inst.addOperand(Src2);
David Woodhousee6c13e42014-01-28 23:12:42 +0000134 OutStreamer.EmitInstruction(Inst, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000135}
136
137static void EmitOR(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000138 MCOperand &RS1, MCOperand &Imm, MCOperand &RD,
139 const MCSubtargetInfo &STI) {
140 EmitBinary(OutStreamer, SP::ORri, RS1, Imm, RD, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000141}
142
Benjamin Kramerdb5122f2014-01-05 20:26:05 +0000143static void EmitADD(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000144 MCOperand &RS1, MCOperand &RS2, MCOperand &RD,
145 const MCSubtargetInfo &STI) {
146 EmitBinary(OutStreamer, SP::ADDrr, RS1, RS2, RD, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000147}
148
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000149static void EmitSHL(MCStreamer &OutStreamer,
David Woodhousee6c13e42014-01-28 23:12:42 +0000150 MCOperand &RS1, MCOperand &Imm, MCOperand &RD,
151 const MCSubtargetInfo &STI) {
152 EmitBinary(OutStreamer, SP::SLLri, RS1, Imm, RD, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000153}
154
155
156static void EmitHiLo(MCStreamer &OutStreamer, MCSymbol *GOTSym,
157 SparcMCExpr::VariantKind HiKind,
158 SparcMCExpr::VariantKind LoKind,
159 MCOperand &RD,
David Woodhousee6c13e42014-01-28 23:12:42 +0000160 MCContext &OutContext,
161 const MCSubtargetInfo &STI) {
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000162
163 MCOperand hi = createSparcMCOperand(HiKind, GOTSym, OutContext);
164 MCOperand lo = createSparcMCOperand(LoKind, GOTSym, OutContext);
David Woodhousee6c13e42014-01-28 23:12:42 +0000165 EmitSETHI(OutStreamer, hi, RD, STI);
166 EmitOR(OutStreamer, RD, lo, RD, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000167}
168
David Woodhousee6c13e42014-01-28 23:12:42 +0000169void SparcAsmPrinter::LowerGETPCXAndEmitMCInsts(const MachineInstr *MI,
170 const MCSubtargetInfo &STI)
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000171{
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000172 MCSymbol *GOTLabel =
Jim Grosbach6f482002015-05-18 18:43:14 +0000173 OutContext.getOrCreateSymbol(Twine("_GLOBAL_OFFSET_TABLE_"));
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000174
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000175 const MachineOperand &MO = MI->getOperand(0);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000176 assert(MO.getReg() != SP::O7 &&
177 "%o7 is assigned as destination for getpcx!");
178
Jim Grosbache9119e42015-05-13 18:37:00 +0000179 MCOperand MCRegOP = MCOperand::createReg(MO.getReg());
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000180
181
Rafael Espindolacbfeb9f2016-06-27 18:37:44 +0000182 if (!isPositionIndependent()) {
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000183 // Just load the address of GOT to MCRegOP.
184 switch(TM.getCodeModel()) {
185 default:
186 llvm_unreachable("Unsupported absolute code model");
187 case CodeModel::Small:
Lang Hames9ff69c82015-04-24 19:11:51 +0000188 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000189 SparcMCExpr::VK_Sparc_HI, SparcMCExpr::VK_Sparc_LO,
David Woodhousea86694c2014-01-28 23:38:16 +0000190 MCRegOP, OutContext, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000191 break;
192 case CodeModel::Medium: {
Lang Hames9ff69c82015-04-24 19:11:51 +0000193 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000194 SparcMCExpr::VK_Sparc_H44, SparcMCExpr::VK_Sparc_M44,
David Woodhousea86694c2014-01-28 23:38:16 +0000195 MCRegOP, OutContext, STI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000196 MCOperand imm = MCOperand::createExpr(MCConstantExpr::create(12,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000197 OutContext));
Lang Hames9ff69c82015-04-24 19:11:51 +0000198 EmitSHL(*OutStreamer, MCRegOP, imm, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000199 MCOperand lo = createSparcMCOperand(SparcMCExpr::VK_Sparc_L44,
200 GOTLabel, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000201 EmitOR(*OutStreamer, MCRegOP, lo, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000202 break;
203 }
204 case CodeModel::Large: {
Lang Hames9ff69c82015-04-24 19:11:51 +0000205 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000206 SparcMCExpr::VK_Sparc_HH, SparcMCExpr::VK_Sparc_HM,
David Woodhousea86694c2014-01-28 23:38:16 +0000207 MCRegOP, OutContext, STI);
Jim Grosbach13760bd2015-05-30 01:25:56 +0000208 MCOperand imm = MCOperand::createExpr(MCConstantExpr::create(32,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000209 OutContext));
Lang Hames9ff69c82015-04-24 19:11:51 +0000210 EmitSHL(*OutStreamer, MCRegOP, imm, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000211 // Use register %o7 to load the lower 32 bits.
Jim Grosbache9119e42015-05-13 18:37:00 +0000212 MCOperand RegO7 = MCOperand::createReg(SP::O7);
Lang Hames9ff69c82015-04-24 19:11:51 +0000213 EmitHiLo(*OutStreamer, GOTLabel,
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000214 SparcMCExpr::VK_Sparc_HI, SparcMCExpr::VK_Sparc_LO,
David Woodhousea86694c2014-01-28 23:38:16 +0000215 RegO7, OutContext, STI);
Lang Hames9ff69c82015-04-24 19:11:51 +0000216 EmitADD(*OutStreamer, MCRegOP, RegO7, MCRegOP, STI);
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000217 }
218 }
219 return;
220 }
221
Jim Grosbach6f482002015-05-18 18:43:14 +0000222 MCSymbol *StartLabel = OutContext.createTempSymbol();
223 MCSymbol *EndLabel = OutContext.createTempSymbol();
224 MCSymbol *SethiLabel = OutContext.createTempSymbol();
Venkatraman Govindarajuf52927f2014-01-22 00:13:18 +0000225
Jim Grosbache9119e42015-05-13 18:37:00 +0000226 MCOperand RegO7 = MCOperand::createReg(SP::O7);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000227
228 // <StartLabel>:
229 // call <EndLabel>
230 // <SethiLabel>:
231 // sethi %hi(_GLOBAL_OFFSET_TABLE_+(<SethiLabel>-<StartLabel>)), <MO>
232 // <EndLabel>:
233 // or <MO>, %lo(_GLOBAL_OFFSET_TABLE_+(<EndLabel>-<StartLabel>))), <MO>
234 // add <MO>, %o7, <MO>
235
Lang Hames9ff69c82015-04-24 19:11:51 +0000236 OutStreamer->EmitLabel(StartLabel);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000237 MCOperand Callee = createPCXCallOP(EndLabel, OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000238 EmitCall(*OutStreamer, Callee, STI);
239 OutStreamer->EmitLabel(SethiLabel);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000240 MCOperand hiImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_PC22,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000241 GOTLabel, StartLabel, SethiLabel,
242 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000243 EmitSETHI(*OutStreamer, hiImm, MCRegOP, STI);
244 OutStreamer->EmitLabel(EndLabel);
Venkatraman Govindaraju104643d2014-02-07 04:24:35 +0000245 MCOperand loImm = createPCXRelExprOp(SparcMCExpr::VK_Sparc_PC10,
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000246 GOTLabel, StartLabel, EndLabel,
247 OutContext);
Lang Hames9ff69c82015-04-24 19:11:51 +0000248 EmitOR(*OutStreamer, MCRegOP, loImm, MCRegOP, STI);
249 EmitADD(*OutStreamer, MCRegOP, RegO7, MCRegOP, STI);
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000250}
251
252void SparcAsmPrinter::EmitInstruction(const MachineInstr *MI)
253{
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000254
255 switch (MI->getOpcode()) {
256 default: break;
257 case TargetOpcode::DBG_VALUE:
258 // FIXME: Debug Value.
259 return;
260 case SP::GETPCX:
David Woodhousee6c13e42014-01-28 23:12:42 +0000261 LowerGETPCXAndEmitMCInsts(MI, getSubtargetInfo());
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000262 return;
263 }
Duncan P. N. Exon Smithc5b668d2016-02-22 20:49:58 +0000264 MachineBasicBlock::const_instr_iterator I = MI->getIterator();
265 MachineBasicBlock::const_instr_iterator E = MI->getParent()->instr_end();
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000266 do {
267 MCInst TmpInst;
Duncan P. N. Exon Smithc3f79882015-10-20 00:59:43 +0000268 LowerSparcMachineInstrToMCInst(&*I, TmpInst, *this);
Lang Hames9ff69c82015-04-24 19:11:51 +0000269 EmitToStreamer(*OutStreamer, TmpInst);
Venkatraman Govindaraju06532182014-01-11 19:38:03 +0000270 } while ((++I != E) && I->isInsideBundle()); // Delay slot check.
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000271}
Chris Lattner158e1f52006-02-05 05:50:24 +0000272
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000273void SparcAsmPrinter::EmitFunctionBodyStart() {
Eric Christopherf5e94062015-01-30 23:46:43 +0000274 if (!MF->getSubtarget<SparcSubtarget>().is64Bit())
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000275 return;
276
277 const MachineRegisterInfo &MRI = MF->getRegInfo();
278 const unsigned globalRegs[] = { SP::G2, SP::G3, SP::G6, SP::G7, 0 };
279 for (unsigned i = 0; globalRegs[i] != 0; ++i) {
280 unsigned reg = globalRegs[i];
Venkatraman Govindarajuf79528c2013-11-24 18:41:49 +0000281 if (MRI.use_empty(reg))
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000282 continue;
Venkatraman Govindarajubf683fd2013-12-26 01:49:59 +0000283
284 if (reg == SP::G6 || reg == SP::G7)
285 getTargetStreamer().emitSparcRegisterIgnore(reg);
286 else
287 getTargetStreamer().emitSparcRegisterScratch(reg);
Venkatraman Govindarajue9ef5122013-09-22 00:42:30 +0000288 }
289}
290
Chris Lattner76c564b2010-04-04 04:47:45 +0000291void SparcAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
292 raw_ostream &O) {
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000293 const DataLayout &DL = getDataLayout();
Chris Lattner158e1f52006-02-05 05:50:24 +0000294 const MachineOperand &MO = MI->getOperand (opNum);
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000295 SparcMCExpr::VariantKind TF = (SparcMCExpr::VariantKind) MO.getTargetFlags();
296
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000297#ifndef NDEBUG
298 // Verify the target flags.
299 if (MO.isGlobal() || MO.isSymbol() || MO.isCPI()) {
300 if (MI->getOpcode() == SP::CALL)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000301 assert(TF == SparcMCExpr::VK_Sparc_None &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000302 "Cannot handle target flags on call address");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000303 else if (MI->getOpcode() == SP::SETHIi || MI->getOpcode() == SP::SETHIXi)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000304 assert((TF == SparcMCExpr::VK_Sparc_HI
305 || TF == SparcMCExpr::VK_Sparc_H44
306 || TF == SparcMCExpr::VK_Sparc_HH
307 || TF == SparcMCExpr::VK_Sparc_TLS_GD_HI22
308 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_HI22
309 || TF == SparcMCExpr::VK_Sparc_TLS_LDO_HIX22
310 || TF == SparcMCExpr::VK_Sparc_TLS_IE_HI22
311 || TF == SparcMCExpr::VK_Sparc_TLS_LE_HIX22) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000312 "Invalid target flags for address operand on sethi");
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000313 else if (MI->getOpcode() == SP::TLS_CALL)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000314 assert((TF == SparcMCExpr::VK_Sparc_None
315 || TF == SparcMCExpr::VK_Sparc_TLS_GD_CALL
316 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_CALL) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000317 "Cannot handle target flags on tls call address");
318 else if (MI->getOpcode() == SP::TLS_ADDrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000319 assert((TF == SparcMCExpr::VK_Sparc_TLS_GD_ADD
320 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_ADD
321 || TF == SparcMCExpr::VK_Sparc_TLS_LDO_ADD
322 || TF == SparcMCExpr::VK_Sparc_TLS_IE_ADD) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000323 "Cannot handle target flags on add for TLS");
324 else if (MI->getOpcode() == SP::TLS_LDrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000325 assert(TF == SparcMCExpr::VK_Sparc_TLS_IE_LD &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000326 "Cannot handle target flags on ld for TLS");
327 else if (MI->getOpcode() == SP::TLS_LDXrr)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000328 assert(TF == SparcMCExpr::VK_Sparc_TLS_IE_LDX &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000329 "Cannot handle target flags on ldx for TLS");
Venkatraman Govindaraju3e3a29a2013-12-29 07:15:09 +0000330 else if (MI->getOpcode() == SP::XORri || MI->getOpcode() == SP::XORXri)
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000331 assert((TF == SparcMCExpr::VK_Sparc_TLS_LDO_LOX10
332 || TF == SparcMCExpr::VK_Sparc_TLS_LE_LOX10) &&
Venkatraman Govindarajucb1dca62013-09-22 06:48:52 +0000333 "Cannot handle target flags on xor for TLS");
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000334 else
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000335 assert((TF == SparcMCExpr::VK_Sparc_LO
336 || TF == SparcMCExpr::VK_Sparc_M44
337 || TF == SparcMCExpr::VK_Sparc_L44
338 || TF == SparcMCExpr::VK_Sparc_HM
339 || TF == SparcMCExpr::VK_Sparc_TLS_GD_LO10
340 || TF == SparcMCExpr::VK_Sparc_TLS_LDM_LO10
341 || TF == SparcMCExpr::VK_Sparc_TLS_IE_LO10 ) &&
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000342 "Invalid target flags for small address operand");
Chris Lattner158e1f52006-02-05 05:50:24 +0000343 }
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000344#endif
345
Venkatraman Govindarajudfe09b12014-02-07 02:36:06 +0000346
347 bool CloseParen = SparcMCExpr::printVariantKind(O, TF);
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000348
Chris Lattner158e1f52006-02-05 05:50:24 +0000349 switch (MO.getType()) {
Chris Lattner10b71c02006-05-04 18:05:43 +0000350 case MachineOperand::MO_Register:
Benjamin Kramer20baffb2011-11-06 20:37:06 +0000351 O << "%" << StringRef(getRegisterName(MO.getReg())).lower();
Chris Lattner158e1f52006-02-05 05:50:24 +0000352 break;
353
Chris Lattnerfef7a2d2006-05-04 17:21:20 +0000354 case MachineOperand::MO_Immediate:
Chris Lattner5c463782007-12-30 20:49:49 +0000355 O << (int)MO.getImm();
Chris Lattner158e1f52006-02-05 05:50:24 +0000356 break;
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000357 case MachineOperand::MO_MachineBasicBlock:
Matt Arsenault8b643552015-06-09 00:31:39 +0000358 MO.getMBB()->getSymbol()->print(O, MAI);
Chris Lattner158e1f52006-02-05 05:50:24 +0000359 return;
Chris Lattner158e1f52006-02-05 05:50:24 +0000360 case MachineOperand::MO_GlobalAddress:
Nick Desaulniers7ab164c2019-04-26 18:45:04 +0000361 PrintSymbolOperand(MO, O);
Chris Lattner158e1f52006-02-05 05:50:24 +0000362 break;
Venkatraman Govindarajuf80d72f2013-06-03 05:58:33 +0000363 case MachineOperand::MO_BlockAddress:
364 O << GetBlockAddressSymbol(MO.getBlockAddress())->getName();
365 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000366 case MachineOperand::MO_ExternalSymbol:
367 O << MO.getSymbolName();
368 break;
369 case MachineOperand::MO_ConstantPoolIndex:
Mehdi Aminibd7287e2015-07-16 06:11:10 +0000370 O << DL.getPrivateGlobalPrefix() << "CPI" << getFunctionNumber() << "_"
Chris Lattnera5bb3702007-12-30 23:10:15 +0000371 << MO.getIndex();
Chris Lattner158e1f52006-02-05 05:50:24 +0000372 break;
Chris Dewhurst9013d062016-05-26 07:28:31 +0000373 case MachineOperand::MO_Metadata:
374 MO.getMetadata()->printAsOperand(O, MMI->getModule());
375 break;
Chris Lattner158e1f52006-02-05 05:50:24 +0000376 default:
Torok Edwinfbcc6632009-07-14 16:55:14 +0000377 llvm_unreachable("<unknown operand type>");
Chris Lattner158e1f52006-02-05 05:50:24 +0000378 }
379 if (CloseParen) O << ")";
380}
381
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000382void SparcAsmPrinter::printMemOperand(const MachineInstr *MI, int opNum,
Chris Lattner76c564b2010-04-04 04:47:45 +0000383 raw_ostream &O, const char *Modifier) {
384 printOperand(MI, opNum, O);
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000385
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000386 // If this is an ADD operand, emit it like normal operands.
387 if (Modifier && !strcmp(Modifier, "arith")) {
388 O << ", ";
Chris Lattner76c564b2010-04-04 04:47:45 +0000389 printOperand(MI, opNum+1, O);
Chris Lattnerfcb8a3a2006-02-10 07:35:42 +0000390 return;
391 }
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000392
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000393 if (MI->getOperand(opNum+1).isReg() &&
Chris Lattner158e1f52006-02-05 05:50:24 +0000394 MI->getOperand(opNum+1).getReg() == SP::G0)
395 return; // don't print "+%g0"
Dan Gohman0d1e9a82008-10-03 15:45:36 +0000396 if (MI->getOperand(opNum+1).isImm() &&
Chris Lattner5c463782007-12-30 20:49:49 +0000397 MI->getOperand(opNum+1).getImm() == 0)
Chris Lattner158e1f52006-02-05 05:50:24 +0000398 return; // don't print "+0"
Anton Korobeynikov1a11e8a2008-08-07 09:51:25 +0000399
Chris Lattner158e1f52006-02-05 05:50:24 +0000400 O << "+";
Jakob Stoklund Olesen2e64d7a2013-04-14 04:35:19 +0000401 printOperand(MI, opNum+1, O);
Chris Lattner158e1f52006-02-05 05:50:24 +0000402}
403
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000404/// PrintAsmOperand - Print out an operand for an inline asm expression.
405///
406bool SparcAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +0000407 const char *ExtraCode,
408 raw_ostream &O) {
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000409 if (ExtraCode && ExtraCode[0]) {
410 if (ExtraCode[1] != 0) return true; // Unknown modifier.
411
412 switch (ExtraCode[0]) {
Jack Carter5e69cff2012-06-26 13:49:27 +0000413 default:
414 // See if this is a generic print operand
Nick Desaulniers5277b3f2019-04-10 16:38:43 +0000415 return AsmPrinter::PrintAsmOperand(MI, OpNo, ExtraCode, O);
Chris Dewhurst9013d062016-05-26 07:28:31 +0000416 case 'f':
Anton Korobeynikovb80b4852008-10-10 20:29:50 +0000417 case 'r':
418 break;
419 }
420 }
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000421
Chris Lattner76c564b2010-04-04 04:47:45 +0000422 printOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000423
424 return false;
425}
426
427bool SparcAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Nick Desaulniers5277b3f2019-04-10 16:38:43 +0000428 unsigned OpNo,
Chris Lattner3bb09762010-04-04 05:29:35 +0000429 const char *ExtraCode,
430 raw_ostream &O) {
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000431 if (ExtraCode && ExtraCode[0])
432 return true; // Unknown modifier
433
434 O << '[';
Chris Lattner76c564b2010-04-04 04:47:45 +0000435 printMemOperand(MI, OpNo, O);
Anton Korobeynikov3db21732008-10-10 10:15:03 +0000436 O << ']';
437
438 return false;
439}
Douglas Gregor1b731d52009-06-16 20:12:29 +0000440
Bob Wilson5a495fe2009-06-23 23:59:40 +0000441// Force static initialization.
Tom Stellard4b0b2612019-06-11 03:21:13 +0000442extern "C" void LLVMInitializeSparcAsmPrinter() {
Mehdi Aminif42454b2016-10-09 23:00:34 +0000443 RegisterAsmPrinter<SparcAsmPrinter> X(getTheSparcTarget());
444 RegisterAsmPrinter<SparcAsmPrinter> Y(getTheSparcV9Target());
445 RegisterAsmPrinter<SparcAsmPrinter> Z(getTheSparcelTarget());
Daniel Dunbare8338102009-07-15 20:24:03 +0000446}