blob: 96d95673914c137d519047773ec31bc2bd5eb9b3 [file] [log] [blame]
Quentin Colombet2ad1f852016-02-11 17:44:59 +00001//===-- llvm/CodeGen/GlobalISel/MachineIRBuilder.cpp - MIBuilder--*- C++ -*-==//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9/// \file
10/// This file implements the MachineIRBuidler class.
11//===----------------------------------------------------------------------===//
12#include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h"
13
14#include "llvm/CodeGen/MachineFunction.h"
15#include "llvm/CodeGen/MachineInstr.h"
16#include "llvm/CodeGen/MachineInstrBuilder.h"
Tim Northover0f140c72016-09-09 11:46:34 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
David Blaikie3f833ed2017-11-08 01:01:31 +000018#include "llvm/CodeGen/TargetInstrInfo.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000019#include "llvm/CodeGen/TargetOpcodes.h"
20#include "llvm/CodeGen/TargetSubtargetInfo.h"
Tim Northover09aac4a2017-01-26 23:39:14 +000021#include "llvm/IR/DebugInfo.h"
Quentin Colombet2ad1f852016-02-11 17:44:59 +000022
23using namespace llvm;
24
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000025void MachineIRBuilderBase::setMF(MachineFunction &MF) {
26 State.MF = &MF;
27 State.MBB = nullptr;
28 State.MRI = &MF.getRegInfo();
29 State.TII = MF.getSubtarget().getInstrInfo();
30 State.DL = DebugLoc();
31 State.II = MachineBasicBlock::iterator();
32 State.InsertedInstr = nullptr;
Quentin Colombet2ad1f852016-02-11 17:44:59 +000033}
34
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000035void MachineIRBuilderBase::setMBB(MachineBasicBlock &MBB) {
36 State.MBB = &MBB;
37 State.II = MBB.end();
Quentin Colombet2ad1f852016-02-11 17:44:59 +000038 assert(&getMF() == MBB.getParent() &&
39 "Basic block is in a different function");
40}
41
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000042void MachineIRBuilderBase::setInstr(MachineInstr &MI) {
Quentin Colombet2ad1f852016-02-11 17:44:59 +000043 assert(MI.getParent() && "Instruction is not part of a basic block");
Quentin Colombet91ebd712016-03-11 17:27:47 +000044 setMBB(*MI.getParent());
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000045 State.II = MI.getIterator();
Quentin Colombet2ad1f852016-02-11 17:44:59 +000046}
47
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000048void MachineIRBuilderBase::setInsertPt(MachineBasicBlock &MBB,
49 MachineBasicBlock::iterator II) {
Tim Northover05cc4852016-12-07 21:05:38 +000050 assert(MBB.getParent() == &getMF() &&
51 "Basic block is in a different function");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000052 State.MBB = &MBB;
53 State.II = II;
Quentin Colombet2ad1f852016-02-11 17:44:59 +000054}
55
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000056void MachineIRBuilderBase::recordInsertions(
Tim Northover438c77c2016-08-25 17:37:32 +000057 std::function<void(MachineInstr *)> Inserted) {
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000058 State.InsertedInstr = std::move(Inserted);
Tim Northover438c77c2016-08-25 17:37:32 +000059}
60
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000061void MachineIRBuilderBase::stopRecordingInsertions() {
62 State.InsertedInstr = nullptr;
Tim Northover438c77c2016-08-25 17:37:32 +000063}
64
Quentin Colombetf9b49342016-03-11 17:27:58 +000065//------------------------------------------------------------------------------
66// Build instruction variants.
67//------------------------------------------------------------------------------
Tim Northovercc5f7622016-07-26 16:45:26 +000068
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000069MachineInstrBuilder MachineIRBuilderBase::buildInstr(unsigned Opcode) {
Tim Northovera5e38fa2016-09-22 13:49:25 +000070 return insertInstr(buildInstrNoInsert(Opcode));
71}
72
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000073MachineInstrBuilder MachineIRBuilderBase::buildInstrNoInsert(unsigned Opcode) {
74 MachineInstrBuilder MIB = BuildMI(getMF(), getDL(), getTII().get(Opcode));
Tim Northovera5e38fa2016-09-22 13:49:25 +000075 return MIB;
76}
77
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000078MachineInstrBuilder MachineIRBuilderBase::insertInstr(MachineInstrBuilder MIB) {
Tim Northovera51575f2016-07-29 17:43:52 +000079 getMBB().insert(getInsertPt(), MIB);
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000080 if (State.InsertedInstr)
81 State.InsertedInstr(MIB);
Tim Northovera51575f2016-07-29 17:43:52 +000082 return MIB;
Quentin Colombet74d7d2f2016-02-11 18:53:28 +000083}
84
Adrian Prantlaac78ce2017-08-01 22:37:35 +000085MachineInstrBuilder
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000086MachineIRBuilderBase::buildDirectDbgValue(unsigned Reg, const MDNode *Variable,
87 const MDNode *Expr) {
Tim Northover09aac4a2017-01-26 23:39:14 +000088 assert(isa<DILocalVariable>(Variable) && "not a variable");
89 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000090 assert(
91 cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
92 "Expected inlined-at fields to agree");
93 return insertInstr(BuildMI(getMF(), getDL(),
94 getTII().get(TargetOpcode::DBG_VALUE),
Adrian Prantlaac78ce2017-08-01 22:37:35 +000095 /*IsIndirect*/ false, Reg, Variable, Expr));
Tim Northover09aac4a2017-01-26 23:39:14 +000096}
97
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +000098MachineInstrBuilder MachineIRBuilderBase::buildIndirectDbgValue(
99 unsigned Reg, const MDNode *Variable, const MDNode *Expr) {
Tim Northover09aac4a2017-01-26 23:39:14 +0000100 assert(isa<DILocalVariable>(Variable) && "not a variable");
101 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000102 assert(
103 cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
104 "Expected inlined-at fields to agree");
105 return insertInstr(BuildMI(getMF(), getDL(),
106 getTII().get(TargetOpcode::DBG_VALUE),
Adrian Prantlaac78ce2017-08-01 22:37:35 +0000107 /*IsIndirect*/ true, Reg, Variable, Expr));
Tim Northover09aac4a2017-01-26 23:39:14 +0000108}
109
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000110MachineInstrBuilder
111MachineIRBuilderBase::buildFIDbgValue(int FI, const MDNode *Variable,
112 const MDNode *Expr) {
Tim Northover09aac4a2017-01-26 23:39:14 +0000113 assert(isa<DILocalVariable>(Variable) && "not a variable");
114 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000115 assert(
116 cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
117 "Expected inlined-at fields to agree");
Tim Northover09aac4a2017-01-26 23:39:14 +0000118 return buildInstr(TargetOpcode::DBG_VALUE)
119 .addFrameIndex(FI)
120 .addImm(0)
121 .addMetadata(Variable)
122 .addMetadata(Expr);
123}
124
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000125MachineInstrBuilder MachineIRBuilderBase::buildConstDbgValue(
126 const Constant &C, const MDNode *Variable, const MDNode *Expr) {
Tim Northover09aac4a2017-01-26 23:39:14 +0000127 assert(isa<DILocalVariable>(Variable) && "not a variable");
128 assert(cast<DIExpression>(Expr)->isValid() && "not an expression");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000129 assert(
130 cast<DILocalVariable>(Variable)->isValidLocationForIntrinsic(getDL()) &&
131 "Expected inlined-at fields to agree");
Tim Northover09aac4a2017-01-26 23:39:14 +0000132 auto MIB = buildInstr(TargetOpcode::DBG_VALUE);
133 if (auto *CI = dyn_cast<ConstantInt>(&C)) {
134 if (CI->getBitWidth() > 64)
135 MIB.addCImm(CI);
136 else
137 MIB.addImm(CI->getZExtValue());
Ahmed Bougacha4826bae2017-03-07 20:34:20 +0000138 } else if (auto *CFP = dyn_cast<ConstantFP>(&C)) {
Ahmed Bougachaadce3ee2017-03-07 20:52:57 +0000139 MIB.addFPImm(CFP);
Ahmed Bougacha4826bae2017-03-07 20:34:20 +0000140 } else {
141 // Insert %noreg if we didn't find a usable constant and had to drop it.
142 MIB.addReg(0U);
143 }
Tim Northover09aac4a2017-01-26 23:39:14 +0000144
Adrian Prantld92ac5a2017-07-28 22:46:20 +0000145 return MIB.addImm(0).addMetadata(Variable).addMetadata(Expr);
Tim Northover09aac4a2017-01-26 23:39:14 +0000146}
147
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000148MachineInstrBuilder MachineIRBuilderBase::buildFrameIndex(unsigned Res,
149 int Idx) {
150 assert(getMRI()->getType(Res).isPointer() && "invalid operand type");
Tim Northover0f140c72016-09-09 11:46:34 +0000151 return buildInstr(TargetOpcode::G_FRAME_INDEX)
Tim Northovera51575f2016-07-29 17:43:52 +0000152 .addDef(Res)
153 .addFrameIndex(Idx);
Tim Northoverbd505462016-07-22 16:59:52 +0000154}
Tim Northover33b07d62016-07-22 20:03:43 +0000155
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000156MachineInstrBuilder
157MachineIRBuilderBase::buildGlobalValue(unsigned Res, const GlobalValue *GV) {
158 assert(getMRI()->getType(Res).isPointer() && "invalid operand type");
159 assert(getMRI()->getType(Res).getAddressSpace() ==
Tim Northover032548f2016-09-12 12:10:41 +0000160 GV->getType()->getAddressSpace() &&
161 "address space mismatch");
162
163 return buildInstr(TargetOpcode::G_GLOBAL_VALUE)
164 .addDef(Res)
165 .addGlobalAddress(GV);
166}
167
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000168void MachineIRBuilderBase::validateBinaryOp(unsigned Res, unsigned Op0,
169 unsigned Op1) {
170 assert((getMRI()->getType(Res).isScalar() ||
171 getMRI()->getType(Res).isVector()) &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000172 "invalid operand type");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000173 assert(getMRI()->getType(Res) == getMRI()->getType(Op0) &&
174 getMRI()->getType(Res) == getMRI()->getType(Op1) && "type mismatch");
Tim Northover33b07d62016-07-22 20:03:43 +0000175}
176
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000177MachineInstrBuilder MachineIRBuilderBase::buildGEP(unsigned Res, unsigned Op0,
178 unsigned Op1) {
179 assert(getMRI()->getType(Res).isPointer() &&
180 getMRI()->getType(Res) == getMRI()->getType(Op0) && "type mismatch");
181 assert(getMRI()->getType(Op1).isScalar() && "invalid offset type");
Tim Northovera7653b32016-09-12 11:20:22 +0000182
183 return buildInstr(TargetOpcode::G_GEP)
184 .addDef(Res)
185 .addUse(Op0)
186 .addUse(Op1);
187}
188
Daniel Sanders4e523662017-06-13 23:42:32 +0000189Optional<MachineInstrBuilder>
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000190MachineIRBuilderBase::materializeGEP(unsigned &Res, unsigned Op0,
191 const LLT &ValueTy, uint64_t Value) {
Daniel Sanders4e523662017-06-13 23:42:32 +0000192 assert(Res == 0 && "Res is a result argument");
193 assert(ValueTy.isScalar() && "invalid offset type");
194
195 if (Value == 0) {
196 Res = Op0;
197 return None;
198 }
199
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000200 Res = getMRI()->createGenericVirtualRegister(getMRI()->getType(Op0));
201 unsigned TmpReg = getMRI()->createGenericVirtualRegister(ValueTy);
Daniel Sanders4e523662017-06-13 23:42:32 +0000202
203 buildConstant(TmpReg, Value);
204 return buildGEP(Res, Op0, TmpReg);
205}
206
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000207MachineInstrBuilder MachineIRBuilderBase::buildPtrMask(unsigned Res,
208 unsigned Op0,
209 uint32_t NumBits) {
210 assert(getMRI()->getType(Res).isPointer() &&
211 getMRI()->getType(Res) == getMRI()->getType(Op0) && "type mismatch");
Tim Northoverc2f89562017-02-14 20:56:18 +0000212
213 return buildInstr(TargetOpcode::G_PTR_MASK)
214 .addDef(Res)
215 .addUse(Op0)
216 .addImm(NumBits);
217}
218
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000219MachineInstrBuilder MachineIRBuilderBase::buildBr(MachineBasicBlock &Dest) {
Tim Northover0f140c72016-09-09 11:46:34 +0000220 return buildInstr(TargetOpcode::G_BR).addMBB(&Dest);
Tim Northovercc5f7622016-07-26 16:45:26 +0000221}
222
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000223MachineInstrBuilder MachineIRBuilderBase::buildBrIndirect(unsigned Tgt) {
224 assert(getMRI()->getType(Tgt).isPointer() && "invalid branch destination");
Kristof Beyls65a12c02017-01-30 09:13:18 +0000225 return buildInstr(TargetOpcode::G_BRINDIRECT).addUse(Tgt);
226}
227
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000228MachineInstrBuilder MachineIRBuilderBase::buildCopy(unsigned Res, unsigned Op) {
229 assert(getMRI()->getType(Res) == LLT() || getMRI()->getType(Op) == LLT() ||
230 getMRI()->getType(Res) == getMRI()->getType(Op));
Tim Northovera51575f2016-07-29 17:43:52 +0000231 return buildInstr(TargetOpcode::COPY).addDef(Res).addUse(Op);
Tim Northover756eca32016-07-26 16:45:30 +0000232}
233
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000234MachineInstrBuilder
235MachineIRBuilderBase::buildConstant(unsigned Res, const ConstantInt &Val) {
236 LLT Ty = getMRI()->getType(Res);
Tim Northover1f8b1db2016-09-09 11:46:58 +0000237
Sam McCall03435f52016-12-06 10:14:36 +0000238 assert((Ty.isScalar() || Ty.isPointer()) && "invalid operand type");
Tim Northover9267ac52016-12-05 21:47:07 +0000239
240 const ConstantInt *NewVal = &Val;
241 if (Ty.getSizeInBits() != Val.getBitWidth())
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000242 NewVal = ConstantInt::get(getMF().getFunction().getContext(),
Tim Northover9267ac52016-12-05 21:47:07 +0000243 Val.getValue().sextOrTrunc(Ty.getSizeInBits()));
244
245 return buildInstr(TargetOpcode::G_CONSTANT).addDef(Res).addCImm(NewVal);
246}
247
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000248MachineInstrBuilder MachineIRBuilderBase::buildConstant(unsigned Res,
249 int64_t Val) {
250 auto IntN = IntegerType::get(getMF().getFunction().getContext(),
251 getMRI()->getType(Res).getSizeInBits());
Tim Northover9267ac52016-12-05 21:47:07 +0000252 ConstantInt *CI = ConstantInt::get(IntN, Val, true);
253 return buildConstant(Res, *CI);
Tim Northover9656f142016-08-04 20:54:13 +0000254}
255
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000256MachineInstrBuilder
257MachineIRBuilderBase::buildFConstant(unsigned Res, const ConstantFP &Val) {
258 assert(getMRI()->getType(Res).isScalar() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000259
Tim Northover0f140c72016-09-09 11:46:34 +0000260 return buildInstr(TargetOpcode::G_FCONSTANT).addDef(Res).addFPImm(&Val);
Tim Northoverb16734f2016-08-19 20:09:15 +0000261}
262
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000263MachineInstrBuilder MachineIRBuilderBase::buildFConstant(unsigned Res,
264 double Val) {
265 LLT DstTy = getMRI()->getType(Res);
266 auto &Ctx = getMF().getFunction().getContext();
Aditya Nandakumar91fc4e02018-03-09 17:31:51 +0000267 auto *CFP =
268 ConstantFP::get(Ctx, getAPFloatFromSize(Val, DstTy.getSizeInBits()));
269 return buildFConstant(Res, *CFP);
270}
271
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000272MachineInstrBuilder MachineIRBuilderBase::buildBrCond(unsigned Tst,
273 MachineBasicBlock &Dest) {
274 assert(getMRI()->getType(Tst).isScalar() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000275
Tim Northover0f140c72016-09-09 11:46:34 +0000276 return buildInstr(TargetOpcode::G_BRCOND).addUse(Tst).addMBB(&Dest);
Tim Northover69c2ba52016-07-29 17:58:00 +0000277}
278
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000279MachineInstrBuilder MachineIRBuilderBase::buildLoad(unsigned Res, unsigned Addr,
280 MachineMemOperand &MMO) {
281 assert(getMRI()->getType(Res).isValid() && "invalid operand type");
282 assert(getMRI()->getType(Addr).isPointer() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000283
Tim Northover0f140c72016-09-09 11:46:34 +0000284 return buildInstr(TargetOpcode::G_LOAD)
Tim Northovera51575f2016-07-29 17:43:52 +0000285 .addDef(Res)
286 .addUse(Addr)
287 .addMemOperand(&MMO);
Tim Northoverad2b7172016-07-26 20:23:26 +0000288}
289
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000290MachineInstrBuilder MachineIRBuilderBase::buildStore(unsigned Val,
291 unsigned Addr,
292 MachineMemOperand &MMO) {
293 assert(getMRI()->getType(Val).isValid() && "invalid operand type");
294 assert(getMRI()->getType(Addr).isPointer() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000295
Tim Northover0f140c72016-09-09 11:46:34 +0000296 return buildInstr(TargetOpcode::G_STORE)
Tim Northovera51575f2016-07-29 17:43:52 +0000297 .addUse(Val)
298 .addUse(Addr)
299 .addMemOperand(&MMO);
Tim Northoverad2b7172016-07-26 20:23:26 +0000300}
301
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000302MachineInstrBuilder MachineIRBuilderBase::buildUAdde(unsigned Res,
303 unsigned CarryOut,
304 unsigned Op0, unsigned Op1,
305 unsigned CarryIn) {
306 assert(getMRI()->getType(Res).isScalar() && "invalid operand type");
307 assert(getMRI()->getType(Res) == getMRI()->getType(Op0) &&
308 getMRI()->getType(Res) == getMRI()->getType(Op1) && "type mismatch");
309 assert(getMRI()->getType(CarryOut).isScalar() && "invalid operand type");
310 assert(getMRI()->getType(CarryOut) == getMRI()->getType(CarryIn) &&
311 "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000312
Tim Northover0f140c72016-09-09 11:46:34 +0000313 return buildInstr(TargetOpcode::G_UADDE)
Tim Northover9656f142016-08-04 20:54:13 +0000314 .addDef(Res)
315 .addDef(CarryOut)
316 .addUse(Op0)
317 .addUse(Op1)
318 .addUse(CarryIn);
319}
320
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000321MachineInstrBuilder MachineIRBuilderBase::buildAnyExt(unsigned Res,
322 unsigned Op) {
Tim Northover0f140c72016-09-09 11:46:34 +0000323 validateTruncExt(Res, Op, true);
324 return buildInstr(TargetOpcode::G_ANYEXT).addDef(Res).addUse(Op);
Tim Northover32335812016-08-04 18:35:11 +0000325}
326
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000327MachineInstrBuilder MachineIRBuilderBase::buildSExt(unsigned Res, unsigned Op) {
Tim Northover0f140c72016-09-09 11:46:34 +0000328 validateTruncExt(Res, Op, true);
329 return buildInstr(TargetOpcode::G_SEXT).addDef(Res).addUse(Op);
Tim Northover6cd4b232016-08-23 21:01:26 +0000330}
331
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000332MachineInstrBuilder MachineIRBuilderBase::buildZExt(unsigned Res, unsigned Op) {
Tim Northover0f140c72016-09-09 11:46:34 +0000333 validateTruncExt(Res, Op, true);
334 return buildInstr(TargetOpcode::G_ZEXT).addDef(Res).addUse(Op);
Tim Northover6cd4b232016-08-23 21:01:26 +0000335}
336
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000337MachineInstrBuilder MachineIRBuilderBase::buildExtOrTrunc(unsigned ExtOpc,
338 unsigned Res,
339 unsigned Op) {
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000340 assert((TargetOpcode::G_ANYEXT == ExtOpc || TargetOpcode::G_ZEXT == ExtOpc ||
341 TargetOpcode::G_SEXT == ExtOpc) &&
342 "Expecting Extending Opc");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000343 assert(getMRI()->getType(Res).isScalar() ||
344 getMRI()->getType(Res).isVector());
345 assert(getMRI()->getType(Res).isScalar() == getMRI()->getType(Op).isScalar());
Tim Northoverc9902362017-06-27 22:45:35 +0000346
Tim Northovera7653b32016-09-12 11:20:22 +0000347 unsigned Opcode = TargetOpcode::COPY;
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000348 if (getMRI()->getType(Res).getSizeInBits() >
349 getMRI()->getType(Op).getSizeInBits())
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000350 Opcode = ExtOpc;
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000351 else if (getMRI()->getType(Res).getSizeInBits() <
352 getMRI()->getType(Op).getSizeInBits())
Tim Northovera7653b32016-09-12 11:20:22 +0000353 Opcode = TargetOpcode::G_TRUNC;
Tim Northoverc9902362017-06-27 22:45:35 +0000354 else
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000355 assert(getMRI()->getType(Res) == getMRI()->getType(Op));
Tim Northovera7653b32016-09-12 11:20:22 +0000356
357 return buildInstr(Opcode).addDef(Res).addUse(Op);
358}
359
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000360MachineInstrBuilder MachineIRBuilderBase::buildSExtOrTrunc(unsigned Res,
361 unsigned Op) {
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000362 return buildExtOrTrunc(TargetOpcode::G_SEXT, Res, Op);
363}
364
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000365MachineInstrBuilder MachineIRBuilderBase::buildZExtOrTrunc(unsigned Res,
366 unsigned Op) {
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000367 return buildExtOrTrunc(TargetOpcode::G_ZEXT, Res, Op);
368}
Tim Northoverc9902362017-06-27 22:45:35 +0000369
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000370MachineInstrBuilder MachineIRBuilderBase::buildAnyExtOrTrunc(unsigned Res,
371 unsigned Op) {
Aditya Nandakumar892979e2017-08-25 04:57:27 +0000372 return buildExtOrTrunc(TargetOpcode::G_ANYEXT, Res, Op);
Tim Northoverc3e3f592017-02-03 18:22:45 +0000373}
374
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000375MachineInstrBuilder MachineIRBuilderBase::buildCast(unsigned Dst,
376 unsigned Src) {
377 LLT SrcTy = getMRI()->getType(Src);
378 LLT DstTy = getMRI()->getType(Dst);
Tim Northover95b6d5f2017-03-06 19:04:17 +0000379 if (SrcTy == DstTy)
380 return buildCopy(Dst, Src);
381
382 unsigned Opcode;
383 if (SrcTy.isPointer() && DstTy.isScalar())
384 Opcode = TargetOpcode::G_PTRTOINT;
385 else if (DstTy.isPointer() && SrcTy.isScalar())
386 Opcode = TargetOpcode::G_INTTOPTR;
387 else {
388 assert(!SrcTy.isPointer() && !DstTy.isPointer() && "n G_ADDRCAST yet");
389 Opcode = TargetOpcode::G_BITCAST;
390 }
391
392 return buildInstr(Opcode).addDef(Dst).addUse(Src);
393}
394
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000395MachineInstrBuilder
396MachineIRBuilderBase::buildExtract(unsigned Res, unsigned Src, uint64_t Index) {
Tim Northover1f8b1db2016-09-09 11:46:58 +0000397#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000398 assert(getMRI()->getType(Src).isValid() && "invalid operand type");
399 assert(getMRI()->getType(Res).isValid() && "invalid operand type");
400 assert(Index + getMRI()->getType(Res).getSizeInBits() <=
401 getMRI()->getType(Src).getSizeInBits() &&
Tim Northoverc2c545b2017-03-06 23:50:28 +0000402 "extracting off end of register");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000403#endif
404
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000405 if (getMRI()->getType(Res).getSizeInBits() ==
406 getMRI()->getType(Src).getSizeInBits()) {
Tim Northoverc2c545b2017-03-06 23:50:28 +0000407 assert(Index == 0 && "insertion past the end of a register");
408 return buildCast(Res, Src);
409 }
Tim Northover33b07d62016-07-22 20:03:43 +0000410
Tim Northoverc2c545b2017-03-06 23:50:28 +0000411 return buildInstr(TargetOpcode::G_EXTRACT)
412 .addDef(Res)
413 .addUse(Src)
414 .addImm(Index);
Tim Northover33b07d62016-07-22 20:03:43 +0000415}
416
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000417void MachineIRBuilderBase::buildSequence(unsigned Res, ArrayRef<unsigned> Ops,
418 ArrayRef<uint64_t> Indices) {
Tim Northover1f8b1db2016-09-09 11:46:58 +0000419#ifndef NDEBUG
Tim Northover0f140c72016-09-09 11:46:34 +0000420 assert(Ops.size() == Indices.size() && "incompatible args");
Tim Northover26b76f22016-08-19 18:32:14 +0000421 assert(!Ops.empty() && "invalid trivial sequence");
Tim Northover991b12b2016-08-30 20:51:25 +0000422 assert(std::is_sorted(Indices.begin(), Indices.end()) &&
423 "sequence offsets must be in ascending order");
Tim Northover91c81732016-08-19 17:17:06 +0000424
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000425 assert(getMRI()->getType(Res).isValid() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000426 for (auto Op : Ops)
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000427 assert(getMRI()->getType(Op).isValid() && "invalid operand type");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000428#endif
429
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000430 LLT ResTy = getMRI()->getType(Res);
431 LLT OpTy = getMRI()->getType(Ops[0]);
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000432 unsigned OpSize = OpTy.getSizeInBits();
433 bool MaybeMerge = true;
Tim Northover91c81732016-08-19 17:17:06 +0000434 for (unsigned i = 0; i < Ops.size(); ++i) {
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000435 if (getMRI()->getType(Ops[i]) != OpTy || Indices[i] != i * OpSize) {
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000436 MaybeMerge = false;
437 break;
438 }
Tim Northover91c81732016-08-19 17:17:06 +0000439 }
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000440
441 if (MaybeMerge && Ops.size() * OpSize == ResTy.getSizeInBits()) {
442 buildMerge(Res, Ops);
443 return;
444 }
445
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000446 unsigned ResIn = getMRI()->createGenericVirtualRegister(ResTy);
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000447 buildUndef(ResIn);
448
449 for (unsigned i = 0; i < Ops.size(); ++i) {
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000450 unsigned ResOut = i + 1 == Ops.size()
451 ? Res
452 : getMRI()->createGenericVirtualRegister(ResTy);
Tim Northoverb57bf2a2017-06-23 16:15:37 +0000453 buildInsert(ResOut, ResIn, Ops[i], Indices[i]);
454 ResIn = ResOut;
455 }
Tim Northover33b07d62016-07-22 20:03:43 +0000456}
Tim Northover5fb414d2016-07-29 22:32:36 +0000457
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000458MachineInstrBuilder MachineIRBuilderBase::buildUndef(unsigned Res) {
Tim Northoverff5e7e12017-06-30 20:27:36 +0000459 return buildInstr(TargetOpcode::G_IMPLICIT_DEF).addDef(Res);
Tim Northover81dafc12017-03-06 18:36:40 +0000460}
461
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000462MachineInstrBuilder MachineIRBuilderBase::buildMerge(unsigned Res,
463 ArrayRef<unsigned> Ops) {
Tim Northoverbf017292017-03-03 22:46:09 +0000464
465#ifndef NDEBUG
466 assert(!Ops.empty() && "invalid trivial sequence");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000467 LLT Ty = getMRI()->getType(Ops[0]);
Tim Northoverbf017292017-03-03 22:46:09 +0000468 for (auto Reg : Ops)
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000469 assert(getMRI()->getType(Reg) == Ty && "type mismatch in input list");
470 assert(Ops.size() * getMRI()->getType(Ops[0]).getSizeInBits() ==
471 getMRI()->getType(Res).getSizeInBits() &&
Tim Northoverbf017292017-03-03 22:46:09 +0000472 "input operands do not cover output register");
473#endif
474
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000475 if (Ops.size() == 1)
Tim Northover849fcca2017-06-27 21:41:40 +0000476 return buildCast(Res, Ops[0]);
Tim Northoverc2d5e6d2017-06-26 20:34:13 +0000477
Tim Northoverbf017292017-03-03 22:46:09 +0000478 MachineInstrBuilder MIB = buildInstr(TargetOpcode::G_MERGE_VALUES);
479 MIB.addDef(Res);
480 for (unsigned i = 0; i < Ops.size(); ++i)
481 MIB.addUse(Ops[i]);
482 return MIB;
483}
484
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000485MachineInstrBuilder MachineIRBuilderBase::buildUnmerge(ArrayRef<unsigned> Res,
486 unsigned Op) {
Tim Northoverbf017292017-03-03 22:46:09 +0000487
488#ifndef NDEBUG
489 assert(!Res.empty() && "invalid trivial sequence");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000490 LLT Ty = getMRI()->getType(Res[0]);
Tim Northoverbf017292017-03-03 22:46:09 +0000491 for (auto Reg : Res)
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000492 assert(getMRI()->getType(Reg) == Ty && "type mismatch in input list");
493 assert(Res.size() * getMRI()->getType(Res[0]).getSizeInBits() ==
494 getMRI()->getType(Op).getSizeInBits() &&
Tim Northoverbf017292017-03-03 22:46:09 +0000495 "input operands do not cover output register");
496#endif
497
498 MachineInstrBuilder MIB = buildInstr(TargetOpcode::G_UNMERGE_VALUES);
499 for (unsigned i = 0; i < Res.size(); ++i)
500 MIB.addDef(Res[i]);
501 MIB.addUse(Op);
502 return MIB;
503}
504
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000505MachineInstrBuilder MachineIRBuilderBase::buildInsert(unsigned Res,
506 unsigned Src, unsigned Op,
507 unsigned Index) {
508 assert(Index + getMRI()->getType(Op).getSizeInBits() <=
509 getMRI()->getType(Res).getSizeInBits() &&
Tim Northoverc9902362017-06-27 22:45:35 +0000510 "insertion past the end of a register");
511
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000512 if (getMRI()->getType(Res).getSizeInBits() ==
513 getMRI()->getType(Op).getSizeInBits()) {
Tim Northover95b6d5f2017-03-06 19:04:17 +0000514 return buildCast(Res, Op);
515 }
516
Tim Northover3e6a7af2017-03-03 23:05:47 +0000517 return buildInstr(TargetOpcode::G_INSERT)
518 .addDef(Res)
519 .addUse(Src)
520 .addUse(Op)
521 .addImm(Index);
522}
523
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000524MachineInstrBuilder MachineIRBuilderBase::buildIntrinsic(Intrinsic::ID ID,
525 unsigned Res,
526 bool HasSideEffects) {
Tim Northover5fb414d2016-07-29 22:32:36 +0000527 auto MIB =
528 buildInstr(HasSideEffects ? TargetOpcode::G_INTRINSIC_W_SIDE_EFFECTS
Tim Northover0f140c72016-09-09 11:46:34 +0000529 : TargetOpcode::G_INTRINSIC);
Tim Northover5fb414d2016-07-29 22:32:36 +0000530 if (Res)
531 MIB.addDef(Res);
532 MIB.addIntrinsicID(ID);
533 return MIB;
534}
Tim Northover32335812016-08-04 18:35:11 +0000535
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000536MachineInstrBuilder MachineIRBuilderBase::buildTrunc(unsigned Res,
537 unsigned Op) {
Tim Northover0f140c72016-09-09 11:46:34 +0000538 validateTruncExt(Res, Op, false);
539 return buildInstr(TargetOpcode::G_TRUNC).addDef(Res).addUse(Op);
Tim Northover32335812016-08-04 18:35:11 +0000540}
Tim Northoverde3aea0412016-08-17 20:25:25 +0000541
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000542MachineInstrBuilder MachineIRBuilderBase::buildFPTrunc(unsigned Res,
543 unsigned Op) {
Tim Northover0f140c72016-09-09 11:46:34 +0000544 validateTruncExt(Res, Op, false);
545 return buildInstr(TargetOpcode::G_FPTRUNC).addDef(Res).addUse(Op);
Tim Northovera11be042016-08-19 22:40:08 +0000546}
547
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000548MachineInstrBuilder MachineIRBuilderBase::buildICmp(CmpInst::Predicate Pred,
549 unsigned Res, unsigned Op0,
550 unsigned Op1) {
Tim Northover1f8b1db2016-09-09 11:46:58 +0000551#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000552 assert(getMRI()->getType(Op0) == getMRI()->getType(Op0) && "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000553 assert(CmpInst::isIntPredicate(Pred) && "invalid predicate");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000554 if (getMRI()->getType(Op0).isScalar() || getMRI()->getType(Op0).isPointer())
555 assert(getMRI()->getType(Res).isScalar() && "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000556 else
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000557 assert(getMRI()->getType(Res).isVector() &&
558 getMRI()->getType(Res).getNumElements() ==
559 getMRI()->getType(Op0).getNumElements() &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000560 "type mismatch");
561#endif
562
Tim Northover0f140c72016-09-09 11:46:34 +0000563 return buildInstr(TargetOpcode::G_ICMP)
Tim Northoverde3aea0412016-08-17 20:25:25 +0000564 .addDef(Res)
565 .addPredicate(Pred)
566 .addUse(Op0)
567 .addUse(Op1);
568}
Tim Northover5a28c362016-08-19 20:09:07 +0000569
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000570MachineInstrBuilder MachineIRBuilderBase::buildFCmp(CmpInst::Predicate Pred,
571 unsigned Res, unsigned Op0,
572 unsigned Op1) {
Tim Northover1f8b1db2016-09-09 11:46:58 +0000573#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000574 assert((getMRI()->getType(Op0).isScalar() ||
575 getMRI()->getType(Op0).isVector()) &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000576 "invalid operand type");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000577 assert(getMRI()->getType(Op0) == getMRI()->getType(Op1) && "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000578 assert(CmpInst::isFPPredicate(Pred) && "invalid predicate");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000579 if (getMRI()->getType(Op0).isScalar())
580 assert(getMRI()->getType(Res).isScalar() && "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000581 else
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000582 assert(getMRI()->getType(Res).isVector() &&
583 getMRI()->getType(Res).getNumElements() ==
584 getMRI()->getType(Op0).getNumElements() &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000585 "type mismatch");
586#endif
587
Tim Northover0f140c72016-09-09 11:46:34 +0000588 return buildInstr(TargetOpcode::G_FCMP)
Tim Northoverd5c23bc2016-08-19 20:48:16 +0000589 .addDef(Res)
590 .addPredicate(Pred)
591 .addUse(Op0)
592 .addUse(Op1);
593}
594
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000595MachineInstrBuilder MachineIRBuilderBase::buildSelect(unsigned Res,
596 unsigned Tst,
597 unsigned Op0,
598 unsigned Op1) {
Tim Northover1f8b1db2016-09-09 11:46:58 +0000599#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000600 LLT ResTy = getMRI()->getType(Res);
Tim Northoverf50f2f32016-12-06 18:38:34 +0000601 assert((ResTy.isScalar() || ResTy.isVector() || ResTy.isPointer()) &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000602 "invalid operand type");
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000603 assert(ResTy == getMRI()->getType(Op0) && ResTy == getMRI()->getType(Op1) &&
Tim Northoverf50f2f32016-12-06 18:38:34 +0000604 "type mismatch");
605 if (ResTy.isScalar() || ResTy.isPointer())
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000606 assert(getMRI()->getType(Tst).isScalar() && "type mismatch");
Tim Northover1f8b1db2016-09-09 11:46:58 +0000607 else
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000608 assert((getMRI()->getType(Tst).isScalar() ||
609 (getMRI()->getType(Tst).isVector() &&
610 getMRI()->getType(Tst).getNumElements() ==
611 getMRI()->getType(Op0).getNumElements())) &&
Tim Northover1f8b1db2016-09-09 11:46:58 +0000612 "type mismatch");
613#endif
614
Tim Northover0f140c72016-09-09 11:46:34 +0000615 return buildInstr(TargetOpcode::G_SELECT)
Tim Northover5a28c362016-08-19 20:09:07 +0000616 .addDef(Res)
617 .addUse(Tst)
618 .addUse(Op0)
619 .addUse(Op1);
620}
Tim Northoverbdf67c92016-08-23 21:01:33 +0000621
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000622MachineInstrBuilder
623MachineIRBuilderBase::buildInsertVectorElement(unsigned Res, unsigned Val,
624 unsigned Elt, unsigned Idx) {
Volkan Keles04cb08c2017-03-10 19:08:28 +0000625#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000626 LLT ResTy = getMRI()->getType(Res);
627 LLT ValTy = getMRI()->getType(Val);
628 LLT EltTy = getMRI()->getType(Elt);
629 LLT IdxTy = getMRI()->getType(Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +0000630 assert(ResTy.isVector() && ValTy.isVector() && "invalid operand type");
Kristof Beyls0f36e682017-04-19 07:23:57 +0000631 assert(IdxTy.isScalar() && "invalid operand type");
Volkan Keles04cb08c2017-03-10 19:08:28 +0000632 assert(ResTy.getNumElements() == ValTy.getNumElements() && "type mismatch");
633 assert(ResTy.getElementType() == EltTy && "type mismatch");
634#endif
635
636 return buildInstr(TargetOpcode::G_INSERT_VECTOR_ELT)
637 .addDef(Res)
638 .addUse(Val)
639 .addUse(Elt)
640 .addUse(Idx);
641}
642
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000643MachineInstrBuilder
644MachineIRBuilderBase::buildExtractVectorElement(unsigned Res, unsigned Val,
645 unsigned Idx) {
Volkan Keles04cb08c2017-03-10 19:08:28 +0000646#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000647 LLT ResTy = getMRI()->getType(Res);
648 LLT ValTy = getMRI()->getType(Val);
649 LLT IdxTy = getMRI()->getType(Idx);
Volkan Keles04cb08c2017-03-10 19:08:28 +0000650 assert(ValTy.isVector() && "invalid operand type");
Kristof Beyls0f36e682017-04-19 07:23:57 +0000651 assert((ResTy.isScalar() || ResTy.isPointer()) && "invalid operand type");
652 assert(IdxTy.isScalar() && "invalid operand type");
Volkan Keles04cb08c2017-03-10 19:08:28 +0000653 assert(ValTy.getElementType() == ResTy && "type mismatch");
654#endif
655
656 return buildInstr(TargetOpcode::G_EXTRACT_VECTOR_ELT)
657 .addDef(Res)
658 .addUse(Val)
659 .addUse(Idx);
660}
661
Daniel Sandersaef1dfc2017-11-30 20:11:42 +0000662MachineInstrBuilder
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000663MachineIRBuilderBase::buildAtomicCmpXchg(unsigned OldValRes, unsigned Addr,
664 unsigned CmpVal, unsigned NewVal,
665 MachineMemOperand &MMO) {
Daniel Sandersaef1dfc2017-11-30 20:11:42 +0000666#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000667 LLT OldValResTy = getMRI()->getType(OldValRes);
668 LLT AddrTy = getMRI()->getType(Addr);
669 LLT CmpValTy = getMRI()->getType(CmpVal);
670 LLT NewValTy = getMRI()->getType(NewVal);
Daniel Sandersaef1dfc2017-11-30 20:11:42 +0000671 assert(OldValResTy.isScalar() && "invalid operand type");
672 assert(AddrTy.isPointer() && "invalid operand type");
673 assert(CmpValTy.isValid() && "invalid operand type");
674 assert(NewValTy.isValid() && "invalid operand type");
675 assert(OldValResTy == CmpValTy && "type mismatch");
676 assert(OldValResTy == NewValTy && "type mismatch");
677#endif
678
679 return buildInstr(TargetOpcode::G_ATOMIC_CMPXCHG)
680 .addDef(OldValRes)
681 .addUse(Addr)
682 .addUse(CmpVal)
683 .addUse(NewVal)
684 .addMemOperand(&MMO);
685}
686
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000687void MachineIRBuilderBase::validateTruncExt(unsigned Dst, unsigned Src,
688 bool IsExtend) {
Richard Smith418237b2016-08-23 22:14:15 +0000689#ifndef NDEBUG
Aditya Nandakumarb1c467d2018-04-09 17:30:56 +0000690 LLT SrcTy = getMRI()->getType(Src);
691 LLT DstTy = getMRI()->getType(Dst);
Tim Northoverbdf67c92016-08-23 21:01:33 +0000692
693 if (DstTy.isVector()) {
694 assert(SrcTy.isVector() && "mismatched cast between vecot and non-vector");
695 assert(SrcTy.getNumElements() == DstTy.getNumElements() &&
696 "different number of elements in a trunc/ext");
697 } else
698 assert(DstTy.isScalar() && SrcTy.isScalar() && "invalid extend/trunc");
699
700 if (IsExtend)
701 assert(DstTy.getSizeInBits() > SrcTy.getSizeInBits() &&
702 "invalid narrowing extend");
703 else
704 assert(DstTy.getSizeInBits() < SrcTy.getSizeInBits() &&
705 "invalid widening trunc");
Richard Smith418237b2016-08-23 22:14:15 +0000706#endif
Tim Northoverbdf67c92016-08-23 21:01:33 +0000707}