blob: 381fa8eb94f3a7c92f8b70ad6093d445f753c573 [file] [log] [blame]
Tom Stellard75aadc22012-12-11 21:25:42 +00001//===-- AMDILISelDAGToDAG.cpp - A dag to dag inst selector for AMDIL ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
14#include "AMDGPUInstrInfo.h"
15#include "AMDGPUISelLowering.h" // For AMDGPUISD
16#include "AMDGPURegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000017#include "R600InstrInfo.h"
Christian Konigf82901a2013-02-26 17:52:23 +000018#include "SIISelLowering.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000019#include "llvm/CodeGen/FunctionLoweringInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000020#include "llvm/CodeGen/PseudoSourceValue.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000021#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000022#include "llvm/CodeGen/SelectionDAGISel.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000023#include "llvm/IR/Function.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000024
25using namespace llvm;
26
27//===----------------------------------------------------------------------===//
28// Instruction Selector Implementation
29//===----------------------------------------------------------------------===//
30
31namespace {
32/// AMDGPU specific code to select AMDGPU machine instructions for
33/// SelectionDAG operations.
34class AMDGPUDAGToDAGISel : public SelectionDAGISel {
35 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
36 // make the right decision when generating code for different targets.
37 const AMDGPUSubtarget &Subtarget;
38public:
39 AMDGPUDAGToDAGISel(TargetMachine &TM);
40 virtual ~AMDGPUDAGToDAGISel();
41
Craig Topper5656db42014-04-29 07:57:24 +000042 SDNode *Select(SDNode *N) override;
43 const char *getPassName() const override;
44 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000045
46private:
Tom Stellard7ed0b522014-04-03 20:19:27 +000047 bool isInlineImmediate(SDNode *N) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000048 inline SDValue getSmallIPtrImm(unsigned Imm);
Vincent Lejeunec6896792013-06-04 23:17:15 +000049 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000050 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000051 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000052 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000053
54 // Complex pattern selectors
55 bool SelectADDRParam(SDValue Addr, SDValue& R1, SDValue& R2);
56 bool SelectADDR(SDValue N, SDValue &R1, SDValue &R2);
57 bool SelectADDR64(SDValue N, SDValue &R1, SDValue &R2);
58
59 static bool checkType(const Value *ptr, unsigned int addrspace);
Nick Lewyckyaad475b2014-04-15 07:22:52 +000060 static bool checkPrivateAddress(const MachineMemOperand *Op);
Tom Stellard75aadc22012-12-11 21:25:42 +000061
62 static bool isGlobalStore(const StoreSDNode *N);
63 static bool isPrivateStore(const StoreSDNode *N);
64 static bool isLocalStore(const StoreSDNode *N);
65 static bool isRegionStore(const StoreSDNode *N);
66
Matt Arsenault2aabb062013-06-18 23:37:58 +000067 bool isCPLoad(const LoadSDNode *N) const;
68 bool isConstantLoad(const LoadSDNode *N, int cbID) const;
69 bool isGlobalLoad(const LoadSDNode *N) const;
70 bool isParamLoad(const LoadSDNode *N) const;
71 bool isPrivateLoad(const LoadSDNode *N) const;
72 bool isLocalLoad(const LoadSDNode *N) const;
73 bool isRegionLoad(const LoadSDNode *N) const;
Tom Stellard75aadc22012-12-11 21:25:42 +000074
Tom Stellard58ac7442014-04-29 23:12:48 +000075 /// \returns True if the current basic block being selected is at control
76 /// flow depth 0. Meaning that the current block dominates the
77 // exit block.
78 bool isCFDepth0() const;
79
Tom Stellarddf94dc32013-08-14 23:24:24 +000080 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000081 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +000082 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
83 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +000084 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000085 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +000086
87 // Include the pieces autogenerated from the target description.
88#include "AMDGPUGenDAGISel.inc"
89};
90} // end anonymous namespace
91
92/// \brief This pass converts a legalized DAG into a AMDGPU-specific
93// DAG, ready for instruction scheduling.
Matt Arsenault209a7b92014-04-18 07:40:20 +000094FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM) {
Tom Stellard75aadc22012-12-11 21:25:42 +000095 return new AMDGPUDAGToDAGISel(TM);
96}
97
Bill Wendlinga3cd3502013-06-19 21:36:55 +000098AMDGPUDAGToDAGISel::AMDGPUDAGToDAGISel(TargetMachine &TM)
Tom Stellard75aadc22012-12-11 21:25:42 +000099 : SelectionDAGISel(TM), Subtarget(TM.getSubtarget<AMDGPUSubtarget>()) {
100}
101
102AMDGPUDAGToDAGISel::~AMDGPUDAGToDAGISel() {
103}
104
Tom Stellard7ed0b522014-04-03 20:19:27 +0000105bool AMDGPUDAGToDAGISel::isInlineImmediate(SDNode *N) const {
106 const SITargetLowering *TL
107 = static_cast<const SITargetLowering *>(getTargetLowering());
108 return TL->analyzeImmediate(N) == 0;
109}
110
Tom Stellarddf94dc32013-08-14 23:24:24 +0000111/// \brief Determine the register class for \p OpNo
112/// \returns The register class of the virtual register that will be used for
113/// the given operand number \OpNo or NULL if the register class cannot be
114/// determined.
115const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
116 unsigned OpNo) const {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000117 if (!N->isMachineOpcode())
118 return nullptr;
119
Tom Stellarddf94dc32013-08-14 23:24:24 +0000120 switch (N->getMachineOpcode()) {
121 default: {
122 const MCInstrDesc &Desc = TM.getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000123 unsigned OpIdx = Desc.getNumDefs() + OpNo;
124 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000125 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000126 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000127 if (RegClass == -1)
128 return nullptr;
129
Tom Stellarddf94dc32013-08-14 23:24:24 +0000130 return TM.getRegisterInfo()->getRegClass(RegClass);
131 }
132 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000133 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
134 const TargetRegisterClass *SuperRC = TM.getRegisterInfo()->getRegClass(RCID);
135
136 SDValue SubRegOp = N->getOperand(OpNo + 1);
137 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Tom Stellarddf94dc32013-08-14 23:24:24 +0000138 return TM.getRegisterInfo()->getSubClassWithSubReg(SuperRC, SubRegIdx);
139 }
140 }
141}
142
Tom Stellard75aadc22012-12-11 21:25:42 +0000143SDValue AMDGPUDAGToDAGISel::getSmallIPtrImm(unsigned int Imm) {
144 return CurDAG->getTargetConstant(Imm, MVT::i32);
145}
146
147bool AMDGPUDAGToDAGISel::SelectADDRParam(
Matt Arsenault209a7b92014-04-18 07:40:20 +0000148 SDValue Addr, SDValue& R1, SDValue& R2) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000149
150 if (Addr.getOpcode() == ISD::FrameIndex) {
151 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
152 R1 = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i32);
153 R2 = CurDAG->getTargetConstant(0, MVT::i32);
154 } else {
155 R1 = Addr;
156 R2 = CurDAG->getTargetConstant(0, MVT::i32);
157 }
158 } else if (Addr.getOpcode() == ISD::ADD) {
159 R1 = Addr.getOperand(0);
160 R2 = Addr.getOperand(1);
161 } else {
162 R1 = Addr;
163 R2 = CurDAG->getTargetConstant(0, MVT::i32);
164 }
165 return true;
166}
167
168bool AMDGPUDAGToDAGISel::SelectADDR(SDValue Addr, SDValue& R1, SDValue& R2) {
169 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
170 Addr.getOpcode() == ISD::TargetGlobalAddress) {
171 return false;
172 }
173 return SelectADDRParam(Addr, R1, R2);
174}
175
176
177bool AMDGPUDAGToDAGISel::SelectADDR64(SDValue Addr, SDValue& R1, SDValue& R2) {
178 if (Addr.getOpcode() == ISD::TargetExternalSymbol ||
179 Addr.getOpcode() == ISD::TargetGlobalAddress) {
180 return false;
181 }
182
183 if (Addr.getOpcode() == ISD::FrameIndex) {
184 if (FrameIndexSDNode *FIN = dyn_cast<FrameIndexSDNode>(Addr)) {
185 R1 = CurDAG->getTargetFrameIndex(FIN->getIndex(), MVT::i64);
186 R2 = CurDAG->getTargetConstant(0, MVT::i64);
187 } else {
188 R1 = Addr;
189 R2 = CurDAG->getTargetConstant(0, MVT::i64);
190 }
191 } else if (Addr.getOpcode() == ISD::ADD) {
192 R1 = Addr.getOperand(0);
193 R2 = Addr.getOperand(1);
194 } else {
195 R1 = Addr;
196 R2 = CurDAG->getTargetConstant(0, MVT::i64);
197 }
198 return true;
199}
200
201SDNode *AMDGPUDAGToDAGISel::Select(SDNode *N) {
202 unsigned int Opc = N->getOpcode();
203 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000204 N->setNodeId(-1);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000205 return nullptr; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000206 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000207
208 const AMDGPUSubtarget &ST = TM.getSubtarget<AMDGPUSubtarget>();
Tom Stellard75aadc22012-12-11 21:25:42 +0000209 switch (Opc) {
210 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000211 // We are selecting i64 ADD here instead of custom lower it during
212 // DAG legalization, so we can fold some i64 ADDs used for address
213 // calculation into the LOAD and STORE instructions.
214 case ISD::ADD: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000215 if (N->getValueType(0) != MVT::i64 ||
216 ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
217 break;
218
219 SDLoc DL(N);
220 SDValue LHS = N->getOperand(0);
221 SDValue RHS = N->getOperand(1);
222
223 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32);
224 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32);
225
226 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
227 DL, MVT::i32, LHS, Sub0);
228 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
229 DL, MVT::i32, LHS, Sub1);
230
231 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
232 DL, MVT::i32, RHS, Sub0);
233 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
234 DL, MVT::i32, RHS, Sub1);
235
236 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
237
238 SmallVector<SDValue, 8> AddLoArgs;
239 AddLoArgs.push_back(SDValue(Lo0, 0));
240 AddLoArgs.push_back(SDValue(Lo1, 0));
241
Tom Stellard73b98ed2014-05-15 14:41:54 +0000242 SDNode *AddLo = CurDAG->getMachineNode(
243 isCFDepth0() ? AMDGPU::S_ADD_I32 : AMDGPU::V_ADD_I32_e32,
244 DL, VTList, AddLoArgs);
Tom Stellard1f15bff2014-02-25 21:36:18 +0000245 SDValue Carry = SDValue(AddLo, 1);
Tom Stellard73b98ed2014-05-15 14:41:54 +0000246 SDNode *AddHi = CurDAG->getMachineNode(
247 isCFDepth0() ? AMDGPU::S_ADDC_U32 : AMDGPU::V_ADDC_U32_e32,
248 DL, MVT::i32, SDValue(Hi0, 0), SDValue(Hi1, 0), Carry);
Tom Stellard1f15bff2014-02-25 21:36:18 +0000249
250 SDValue Args[5] = {
251 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, MVT::i32),
252 SDValue(AddLo,0),
253 Sub0,
254 SDValue(AddHi,0),
255 Sub1,
256 };
Craig Topper481fb282014-04-27 19:21:11 +0000257 return CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, MVT::i64, Args);
Tom Stellard1f15bff2014-02-25 21:36:18 +0000258 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000259 case ISD::SCALAR_TO_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000260 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000261 unsigned RegClassID;
Tom Stellard8e5da412013-08-14 23:24:32 +0000262 const AMDGPURegisterInfo *TRI =
263 static_cast<const AMDGPURegisterInfo*>(TM.getRegisterInfo());
264 const SIRegisterInfo *SIRI =
265 static_cast<const SIRegisterInfo*>(TM.getRegisterInfo());
266 EVT VT = N->getValueType(0);
267 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000268 EVT EltVT = VT.getVectorElementType();
269 assert(EltVT.bitsEq(MVT::i32));
Tom Stellard8e5da412013-08-14 23:24:32 +0000270 if (ST.getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
271 bool UseVReg = true;
272 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
273 U != E; ++U) {
274 if (!U->isMachineOpcode()) {
275 continue;
276 }
277 const TargetRegisterClass *RC = getOperandRegClass(*U, U.getOperandNo());
278 if (!RC) {
279 continue;
280 }
281 if (SIRI->isSGPRClass(RC)) {
282 UseVReg = false;
283 }
284 }
285 switch(NumVectorElts) {
286 case 1: RegClassID = UseVReg ? AMDGPU::VReg_32RegClassID :
287 AMDGPU::SReg_32RegClassID;
288 break;
289 case 2: RegClassID = UseVReg ? AMDGPU::VReg_64RegClassID :
290 AMDGPU::SReg_64RegClassID;
291 break;
292 case 4: RegClassID = UseVReg ? AMDGPU::VReg_128RegClassID :
293 AMDGPU::SReg_128RegClassID;
294 break;
295 case 8: RegClassID = UseVReg ? AMDGPU::VReg_256RegClassID :
296 AMDGPU::SReg_256RegClassID;
297 break;
298 case 16: RegClassID = UseVReg ? AMDGPU::VReg_512RegClassID :
299 AMDGPU::SReg_512RegClassID;
300 break;
Benjamin Kramerbda73ff2013-08-31 21:20:04 +0000301 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
Tom Stellard8e5da412013-08-14 23:24:32 +0000302 }
303 } else {
304 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
305 // that adds a 128 bits reg copy when going through TwoAddressInstructions
306 // pass. We want to avoid 128 bits copies as much as possible because they
307 // can't be bundled by our scheduler.
308 switch(NumVectorElts) {
309 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
310 case 4: RegClassID = AMDGPU::R600_Reg128RegClassID; break;
311 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
312 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000313 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000314
Tom Stellard8e5da412013-08-14 23:24:32 +0000315 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, MVT::i32);
316
317 if (NumVectorElts == 1) {
Matt Arsenault064c2062014-06-11 17:40:32 +0000318 return CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT,
Tom Stellard8e5da412013-08-14 23:24:32 +0000319 N->getOperand(0), RegClass);
Tom Stellard0344cdf2013-08-01 15:23:42 +0000320 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000321
322 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
323 "supported yet");
324 // 16 = Max Num Vector Elements
325 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
326 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000327 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000328
329 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000330 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000331 unsigned NOps = N->getNumOperands();
332 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000333 // XXX: Why is this here?
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000334 if (dyn_cast<RegisterSDNode>(N->getOperand(i))) {
335 IsRegSeq = false;
336 break;
337 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000338 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
339 RegSeqArgs[1 + (2 * i) + 1] =
340 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000341 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000342
343 if (NOps != NumVectorElts) {
344 // Fill in the missing undef elements if this was a scalar_to_vector.
345 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
346
347 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
348 SDLoc(N), EltVT);
349 for (unsigned i = NOps; i < NumVectorElts; ++i) {
350 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
351 RegSeqArgs[1 + (2 * i) + 1] =
352 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), MVT::i32);
353 }
354 }
355
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000356 if (!IsRegSeq)
357 break;
358 return CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(),
Craig Topper481fb282014-04-27 19:21:11 +0000359 RegSeqArgs);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000360 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000361 case ISD::BUILD_PAIR: {
362 SDValue RC, SubReg0, SubReg1;
Tom Stellarda6c6e1b2013-06-07 20:37:48 +0000363 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000364 break;
365 }
366 if (N->getValueType(0) == MVT::i128) {
367 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, MVT::i32);
368 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, MVT::i32);
369 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, MVT::i32);
370 } else if (N->getValueType(0) == MVT::i64) {
Tom Stellard1aa6cb42014-04-18 00:36:21 +0000371 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000372 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32);
373 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32);
374 } else {
375 llvm_unreachable("Unhandled value type for BUILD_PAIR");
376 }
377 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
378 N->getOperand(1), SubReg1 };
379 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000380 SDLoc(N), N->getValueType(0), Ops);
Tom Stellard754f80f2013-04-05 23:31:51 +0000381 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000382
383 case ISD::Constant:
384 case ISD::ConstantFP: {
385 const AMDGPUSubtarget &ST = TM.getSubtarget<AMDGPUSubtarget>();
386 if (ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
387 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
388 break;
389
390 uint64_t Imm;
391 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
392 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
393 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000394 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000395 Imm = C->getZExtValue();
396 }
397
398 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SDLoc(N), MVT::i32,
399 CurDAG->getConstant(Imm & 0xFFFFFFFF, MVT::i32));
400 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SDLoc(N), MVT::i32,
401 CurDAG->getConstant(Imm >> 32, MVT::i32));
402 const SDValue Ops[] = {
403 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, MVT::i32),
404 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, MVT::i32),
405 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, MVT::i32)
406 };
407
408 return CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, SDLoc(N),
409 N->getValueType(0), Ops);
410 }
411
Tom Stellard81d871d2013-11-13 23:36:50 +0000412 case AMDGPUISD::REGISTER_LOAD: {
Tom Stellard81d871d2013-11-13 23:36:50 +0000413 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
414 break;
415 SDValue Addr, Offset;
416
417 SelectADDRIndirect(N->getOperand(1), Addr, Offset);
418 const SDValue Ops[] = {
419 Addr,
420 Offset,
421 CurDAG->getTargetConstant(0, MVT::i32),
422 N->getOperand(0),
423 };
424 return CurDAG->getMachineNode(AMDGPU::SI_RegisterLoad, SDLoc(N),
425 CurDAG->getVTList(MVT::i32, MVT::i64, MVT::Other),
426 Ops);
427 }
428 case AMDGPUISD::REGISTER_STORE: {
Tom Stellard81d871d2013-11-13 23:36:50 +0000429 if (ST.getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS)
430 break;
431 SDValue Addr, Offset;
432 SelectADDRIndirect(N->getOperand(2), Addr, Offset);
433 const SDValue Ops[] = {
434 N->getOperand(1),
435 Addr,
436 Offset,
437 CurDAG->getTargetConstant(0, MVT::i32),
438 N->getOperand(0),
439 };
440 return CurDAG->getMachineNode(AMDGPU::SI_RegisterStorePseudo, SDLoc(N),
441 CurDAG->getVTList(MVT::Other),
442 Ops);
443 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000444
445 case AMDGPUISD::BFE_I32:
446 case AMDGPUISD::BFE_U32: {
447 if (ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
448 break;
449
450 // There is a scalar version available, but unlike the vector version which
451 // has a separate operand for the offset and width, the scalar version packs
452 // the width and offset into a single operand. Try to move to the scalar
453 // version if the offsets are constant, so that we can try to keep extended
454 // loads of kernel arguments in SGPRs.
455
456 // TODO: Technically we could try to pattern match scalar bitshifts of
457 // dynamic values, but it's probably not useful.
458 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
459 if (!Offset)
460 break;
461
462 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
463 if (!Width)
464 break;
465
466 bool Signed = Opc == AMDGPUISD::BFE_I32;
467
468 // Transformation function, pack the offset and width of a BFE into
469 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
470 // source, bits [5:0] contain the offset and bits [22:16] the width.
471
472 uint32_t OffsetVal = Offset->getZExtValue();
473 uint32_t WidthVal = Width->getZExtValue();
474
475 uint32_t PackedVal = OffsetVal | WidthVal << 16;
476
477 SDValue PackedOffsetWidth = CurDAG->getTargetConstant(PackedVal, MVT::i32);
478 return CurDAG->getMachineNode(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
479 SDLoc(N),
480 MVT::i32,
481 N->getOperand(0),
482 PackedOffsetWidth);
483
484 }
Tom Stellard75aadc22012-12-11 21:25:42 +0000485 }
Vincent Lejeune0167a312013-09-12 23:45:00 +0000486 return SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000487}
488
Tom Stellard75aadc22012-12-11 21:25:42 +0000489
Matt Arsenault209a7b92014-04-18 07:40:20 +0000490bool AMDGPUDAGToDAGISel::checkType(const Value *Ptr, unsigned AS) {
491 assert(AS != 0 && "Use checkPrivateAddress instead.");
492 if (!Ptr)
Tom Stellard75aadc22012-12-11 21:25:42 +0000493 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000494
495 return Ptr->getType()->getPointerAddressSpace() == AS;
Tom Stellard75aadc22012-12-11 21:25:42 +0000496}
497
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000498bool AMDGPUDAGToDAGISel::checkPrivateAddress(const MachineMemOperand *Op) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000499 if (Op->getPseudoValue())
500 return true;
501
502 if (PointerType *PT = dyn_cast<PointerType>(Op->getValue()->getType()))
503 return PT->getAddressSpace() == AMDGPUAS::PRIVATE_ADDRESS;
504
505 return false;
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000506}
507
Tom Stellard75aadc22012-12-11 21:25:42 +0000508bool AMDGPUDAGToDAGISel::isGlobalStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000509 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::GLOBAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000510}
511
512bool AMDGPUDAGToDAGISel::isPrivateStore(const StoreSDNode *N) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000513 const Value *MemVal = N->getMemOperand()->getValue();
514 return (!checkType(MemVal, AMDGPUAS::LOCAL_ADDRESS) &&
515 !checkType(MemVal, AMDGPUAS::GLOBAL_ADDRESS) &&
516 !checkType(MemVal, AMDGPUAS::REGION_ADDRESS));
Tom Stellard75aadc22012-12-11 21:25:42 +0000517}
518
519bool AMDGPUDAGToDAGISel::isLocalStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000520 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::LOCAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000521}
522
523bool AMDGPUDAGToDAGISel::isRegionStore(const StoreSDNode *N) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000524 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::REGION_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000525}
526
Tom Stellard1e803092013-07-23 01:48:18 +0000527bool AMDGPUDAGToDAGISel::isConstantLoad(const LoadSDNode *N, int CbId) const {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000528 const Value *MemVal = N->getMemOperand()->getValue();
529 if (CbId == -1)
530 return checkType(MemVal, AMDGPUAS::CONSTANT_ADDRESS);
531
532 return checkType(MemVal, AMDGPUAS::CONSTANT_BUFFER_0 + CbId);
Tom Stellard75aadc22012-12-11 21:25:42 +0000533}
534
Matt Arsenault2aabb062013-06-18 23:37:58 +0000535bool AMDGPUDAGToDAGISel::isGlobalLoad(const LoadSDNode *N) const {
Tom Stellard8cb0e472013-07-23 23:54:56 +0000536 if (N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS) {
537 const AMDGPUSubtarget &ST = TM.getSubtarget<AMDGPUSubtarget>();
538 if (ST.getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
539 N->getMemoryVT().bitsLT(MVT::i32)) {
540 return true;
541 }
542 }
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000543 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::GLOBAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000544}
545
Matt Arsenault2aabb062013-06-18 23:37:58 +0000546bool AMDGPUDAGToDAGISel::isParamLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000547 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::PARAM_I_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000548}
549
Matt Arsenault2aabb062013-06-18 23:37:58 +0000550bool AMDGPUDAGToDAGISel::isLocalLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000551 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::LOCAL_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000552}
553
Matt Arsenault2aabb062013-06-18 23:37:58 +0000554bool AMDGPUDAGToDAGISel::isRegionLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000555 return checkType(N->getMemOperand()->getValue(), AMDGPUAS::REGION_ADDRESS);
Tom Stellard75aadc22012-12-11 21:25:42 +0000556}
557
Matt Arsenault2aabb062013-06-18 23:37:58 +0000558bool AMDGPUDAGToDAGISel::isCPLoad(const LoadSDNode *N) const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000559 MachineMemOperand *MMO = N->getMemOperand();
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000560 if (checkPrivateAddress(N->getMemOperand())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000561 if (MMO) {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000562 const PseudoSourceValue *PSV = MMO->getPseudoValue();
Tom Stellard75aadc22012-12-11 21:25:42 +0000563 if (PSV && PSV == PseudoSourceValue::getConstantPool()) {
564 return true;
565 }
566 }
567 }
568 return false;
569}
570
Matt Arsenault2aabb062013-06-18 23:37:58 +0000571bool AMDGPUDAGToDAGISel::isPrivateLoad(const LoadSDNode *N) const {
Nick Lewyckyaad475b2014-04-15 07:22:52 +0000572 if (checkPrivateAddress(N->getMemOperand())) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000573 // Check to make sure we are not a constant pool load or a constant load
574 // that is marked as a private load
575 if (isCPLoad(N) || isConstantLoad(N, -1)) {
576 return false;
577 }
578 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000579
580 const Value *MemVal = N->getMemOperand()->getValue();
581 if (!checkType(MemVal, AMDGPUAS::LOCAL_ADDRESS) &&
582 !checkType(MemVal, AMDGPUAS::GLOBAL_ADDRESS) &&
583 !checkType(MemVal, AMDGPUAS::REGION_ADDRESS) &&
584 !checkType(MemVal, AMDGPUAS::CONSTANT_ADDRESS) &&
585 !checkType(MemVal, AMDGPUAS::PARAM_D_ADDRESS) &&
586 !checkType(MemVal, AMDGPUAS::PARAM_I_ADDRESS)){
Tom Stellard75aadc22012-12-11 21:25:42 +0000587 return true;
588 }
589 return false;
590}
591
Tom Stellard58ac7442014-04-29 23:12:48 +0000592bool AMDGPUDAGToDAGISel::isCFDepth0() const {
593 // FIXME: Figure out a way to use DominatorTree analysis here.
594 const BasicBlock *CurBlock = FuncInfo->MBB->getBasicBlock();
595 const Function *Fn = FuncInfo->Fn;
596 return &Fn->front() == CurBlock || &Fn->back() == CurBlock;
597}
598
599
Tom Stellard75aadc22012-12-11 21:25:42 +0000600const char *AMDGPUDAGToDAGISel::getPassName() const {
601 return "AMDGPU DAG->DAG Pattern Instruction Selection";
602}
603
604#ifdef DEBUGTMP
605#undef INT64_C
606#endif
607#undef DEBUGTMP
608
Tom Stellard41fc7852013-07-23 01:48:42 +0000609//===----------------------------------------------------------------------===//
610// Complex Patterns
611//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000612
Tom Stellard365366f2013-01-23 02:09:06 +0000613bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000614 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000615 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
616 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, true);
617 return true;
618 }
619 return false;
620}
621
622bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
623 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000624 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000625 BaseReg = Addr;
626 Offset = CurDAG->getIntPtrConstant(0, true);
627 return true;
628 }
629 return false;
630}
631
Tom Stellard75aadc22012-12-11 21:25:42 +0000632bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
633 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000634 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000635
636 if (Addr.getOpcode() == ISD::ADD
637 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
638 && isInt<16>(IMMOffset->getZExtValue())) {
639
640 Base = Addr.getOperand(0);
641 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), MVT::i32);
642 return true;
643 // If the pointer address is constant, we can move it to the offset field.
644 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
645 && isInt<16>(IMMOffset->getZExtValue())) {
646 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000647 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000648 AMDGPU::ZERO, MVT::i32);
649 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), MVT::i32);
650 return true;
651 }
652
653 // Default case, no offset
654 Base = Addr;
655 Offset = CurDAG->getTargetConstant(0, MVT::i32);
656 return true;
657}
658
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000659bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
660 SDValue &Offset) {
661 ConstantSDNode *C;
662
663 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
664 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
665 Offset = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
666 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
667 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
668 Base = Addr.getOperand(0);
669 Offset = CurDAG->getTargetConstant(C->getZExtValue(), MVT::i32);
670 } else {
671 Base = Addr;
672 Offset = CurDAG->getTargetConstant(0, MVT::i32);
673 }
674
675 return true;
676}
Christian Konigd910b7d2013-02-26 17:52:16 +0000677
678void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +0000679 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +0000680 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +0000681 bool IsModified = false;
682 do {
683 IsModified = false;
684 // Go over all selected nodes and try to fold them a bit more
685 for (SelectionDAG::allnodes_iterator I = CurDAG->allnodes_begin(),
686 E = CurDAG->allnodes_end(); I != E; ++I) {
Christian Konigd910b7d2013-02-26 17:52:16 +0000687
Vincent Lejeuneab3baf82013-09-12 23:44:44 +0000688 SDNode *Node = I;
Tom Stellard2183b702013-06-03 17:39:46 +0000689
Vincent Lejeuneab3baf82013-09-12 23:44:44 +0000690 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(I);
691 if (!MachineNode)
692 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +0000693
Vincent Lejeuneab3baf82013-09-12 23:44:44 +0000694 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
695 if (ResNode != Node) {
696 ReplaceUses(Node, ResNode);
697 IsModified = true;
698 }
Tom Stellard2183b702013-06-03 17:39:46 +0000699 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +0000700 CurDAG->RemoveDeadNodes();
701 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +0000702}