blob: 1530c42f76a5fb246426037ba188afaa303aad6c [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000062 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000063 RawFrmSrc = 8,
Craig Topperac172e22012-07-30 04:48:12 +000064 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000065 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
66 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
67 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Richard Trieu9208abd2012-07-18 23:04:22 +000068 RawFrmImm8 = 43,
69 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000070#define MAP(from, to) MRM_##from = to,
71 MRM_MAPPING
72#undef MAP
73 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000074 };
Craig Topperac172e22012-07-30 04:48:12 +000075
Sean Callanan04cc3072009-12-19 02:59:52 +000076 enum {
77 TB = 1,
78 REP = 2,
79 D8 = 3, D9 = 4, DA = 5, DB = 6,
80 DC = 7, DD = 8, DE = 9, DF = 10,
81 XD = 11, XS = 12,
Chris Lattnerf7477e52010-02-12 02:06:33 +000082 T8 = 13, P_TA = 14,
Craig Topper9e3e38a2013-10-03 05:17:48 +000083 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19,
Craig Topperad607082014-01-14 08:07:10 +000084 XOP8 = 20, XOP9 = 21, XOPA = 22, PD = 23, T8PD = 24, TAPD = 25
Sean Callanan04cc3072009-12-19 02:59:52 +000085 };
86}
Sean Callanandde9c122010-02-12 23:39:46 +000087
88// If rows are added to the opcode extension tables, then corresponding entries
Craig Topperac172e22012-07-30 04:48:12 +000089// must be added here.
Sean Callanandde9c122010-02-12 23:39:46 +000090//
91// If the row corresponds to a single byte (i.e., 8f), then add an entry for
92// that byte to ONE_BYTE_EXTENSION_TABLES.
93//
Craig Topperac172e22012-07-30 04:48:12 +000094// If the row corresponds to two bytes where the first is 0f, add an entry for
Sean Callanandde9c122010-02-12 23:39:46 +000095// the second byte to TWO_BYTE_EXTENSION_TABLES.
96//
97// If the row corresponds to some other set of bytes, you will need to modify
98// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
Craig Topperac172e22012-07-30 04:48:12 +000099// to the X86 TD files, except in two cases: if the first two bytes of such a
Sean Callanandde9c122010-02-12 23:39:46 +0000100// new combination are 0f 38 or 0f 3a, you just have to add maps called
101// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
102// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
103// in RecognizableInstr::emitDecodePath().
104
Sean Callanan04cc3072009-12-19 02:59:52 +0000105#define ONE_BYTE_EXTENSION_TABLES \
106 EXTENSION_TABLE(80) \
107 EXTENSION_TABLE(81) \
108 EXTENSION_TABLE(82) \
109 EXTENSION_TABLE(83) \
110 EXTENSION_TABLE(8f) \
111 EXTENSION_TABLE(c0) \
112 EXTENSION_TABLE(c1) \
113 EXTENSION_TABLE(c6) \
114 EXTENSION_TABLE(c7) \
115 EXTENSION_TABLE(d0) \
116 EXTENSION_TABLE(d1) \
117 EXTENSION_TABLE(d2) \
118 EXTENSION_TABLE(d3) \
119 EXTENSION_TABLE(f6) \
120 EXTENSION_TABLE(f7) \
121 EXTENSION_TABLE(fe) \
122 EXTENSION_TABLE(ff)
Craig Topperac172e22012-07-30 04:48:12 +0000123
Sean Callanan04cc3072009-12-19 02:59:52 +0000124#define TWO_BYTE_EXTENSION_TABLES \
125 EXTENSION_TABLE(00) \
126 EXTENSION_TABLE(01) \
Kay Tiong Khooab588ef2013-02-12 00:19:12 +0000127 EXTENSION_TABLE(0d) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000128 EXTENSION_TABLE(18) \
129 EXTENSION_TABLE(71) \
130 EXTENSION_TABLE(72) \
131 EXTENSION_TABLE(73) \
132 EXTENSION_TABLE(ae) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000133 EXTENSION_TABLE(ba) \
134 EXTENSION_TABLE(c7)
Sean Callanan04cc3072009-12-19 02:59:52 +0000135
Craig Topper27ad1252011-10-15 20:46:47 +0000136#define THREE_BYTE_38_EXTENSION_TABLES \
137 EXTENSION_TABLE(F3)
138
Craig Topper9e3e38a2013-10-03 05:17:48 +0000139#define XOP9_MAP_EXTENSION_TABLES \
140 EXTENSION_TABLE(01) \
141 EXTENSION_TABLE(02)
142
Sean Callanan04cc3072009-12-19 02:59:52 +0000143using namespace X86Disassembler;
144
145/// needsModRMForDecode - Indicates whether a particular instruction requires a
Craig Topperac172e22012-07-30 04:48:12 +0000146/// ModR/M byte for the instruction to be properly decoded. For example, a
Sean Callanan04cc3072009-12-19 02:59:52 +0000147/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
148/// 0b11.
149///
150/// @param form - The form of the instruction.
151/// @return - true if the form implies that a ModR/M byte is required, false
152/// otherwise.
153static bool needsModRMForDecode(uint8_t form) {
154 if (form == X86Local::MRMDestReg ||
155 form == X86Local::MRMDestMem ||
156 form == X86Local::MRMSrcReg ||
157 form == X86Local::MRMSrcMem ||
158 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
159 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
160 return true;
161 else
162 return false;
163}
164
165/// isRegFormat - Indicates whether a particular form requires the Mod field of
166/// the ModR/M byte to be 0b11.
167///
168/// @param form - The form of the instruction.
169/// @return - true if the form implies that Mod must be 0b11, false
170/// otherwise.
171static bool isRegFormat(uint8_t form) {
172 if (form == X86Local::MRMDestReg ||
173 form == X86Local::MRMSrcReg ||
174 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
175 return true;
176 else
177 return false;
178}
179
180/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
181/// Useful for switch statements and the like.
182///
183/// @param init - A reference to the BitsInit to be decoded.
184/// @return - The field, with the first bit in the BitsInit as the lowest
185/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000186static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000187 int width = init.getNumBits();
188
189 assert(width <= 8 && "Field is too large for uint8_t!");
190
191 int index;
192 uint8_t mask = 0x01;
193
194 uint8_t ret = 0;
195
196 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000197 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000198 ret |= mask;
199
200 mask <<= 1;
201 }
202
203 return ret;
204}
205
206/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
207/// name of the field.
208///
209/// @param rec - The record from which to extract the value.
210/// @param name - The name of the field in the record.
211/// @return - The field, as translated by byteFromBitsInit().
212static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000213 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000214 return byteFromBitsInit(*bits);
215}
216
217RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
218 const CodeGenInstruction &insn,
219 InstrUID uid) {
220 UID = uid;
221
222 Rec = insn.TheDef;
223 Name = Rec->getName();
224 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000225
Sean Callanan04cc3072009-12-19 02:59:52 +0000226 if (!Rec->isSubClassOf("X86Inst")) {
227 ShouldBeEmitted = false;
228 return;
229 }
Craig Topperac172e22012-07-30 04:48:12 +0000230
Sean Callanan04cc3072009-12-19 02:59:52 +0000231 Prefix = byteFromRec(Rec, "Prefix");
232 Opcode = byteFromRec(Rec, "Opcode");
233 Form = byteFromRec(Rec, "FormBits");
Craig Topperac172e22012-07-30 04:48:12 +0000234
Sean Callanan04cc3072009-12-19 02:59:52 +0000235 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
Craig Topperb7c7f382014-01-15 05:02:02 +0000236 HasOpSize16Prefix = Rec->getValueAsBit("hasOpSize16Prefix");
Craig Topper6491c802012-02-27 01:54:29 +0000237 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000238 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000239 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000240 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperaea148c2011-10-16 07:55:05 +0000241 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000242 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000243 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000244 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000245 HasEVEXPrefix = Rec->getValueAsBit("hasEVEXPrefix");
246 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
247 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000248 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000249 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000250 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
251 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000252 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000253
Sean Callanan04cc3072009-12-19 02:59:52 +0000254 Name = Rec->getName();
255 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000256
Chris Lattnerd8adec72010-11-01 04:03:32 +0000257 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000258
Craig Topper3f23c1a2012-09-19 06:37:45 +0000259 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000260
Eli Friedman03180362011-07-16 02:41:28 +0000261 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000262 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000263 Is64Bit = false;
264 // FIXME: Is there some better way to check for In64BitMode?
265 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
266 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000267 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
268 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000269 Is32Bit = true;
270 break;
271 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000272 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000273 Is64Bit = true;
274 break;
275 }
276 }
Eli Friedman03180362011-07-16 02:41:28 +0000277
Sean Callanan04cc3072009-12-19 02:59:52 +0000278 ShouldBeEmitted = true;
279}
Craig Topperac172e22012-07-30 04:48:12 +0000280
Sean Callanan04cc3072009-12-19 02:59:52 +0000281void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000282 const CodeGenInstruction &insn,
283 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000284{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000285 // Ignore "asm parser only" instructions.
286 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
287 return;
Craig Topperac172e22012-07-30 04:48:12 +0000288
Sean Callanan04cc3072009-12-19 02:59:52 +0000289 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000290
Craig Topper83b7e242014-01-02 03:58:45 +0000291 recogInstr.emitInstructionSpecifier();
Craig Topperac172e22012-07-30 04:48:12 +0000292
Sean Callanan04cc3072009-12-19 02:59:52 +0000293 if (recogInstr.shouldBeEmitted())
294 recogInstr.emitDecodePath(tables);
295}
296
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000297#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
298 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
299 (HasEVEX_KZ ? n##_KZ : \
300 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000301
Sean Callanan04cc3072009-12-19 02:59:52 +0000302InstructionContext RecognizableInstr::insnContext() const {
303 InstructionContext insnContext;
304
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000305 if (HasEVEXPrefix) {
306 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000307 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
308 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000309 }
310 // VEX_L & VEX_W
311 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000312 if (HasOpSizePrefix || Prefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000313 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
314 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
315 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
316 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
317 Prefix == X86Local::TAXD)
318 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
319 else
320 insnContext = EVEX_KB(IC_EVEX_L_W);
321 } else if (HasVEX_LPrefix) {
322 // VEX_L
Craig Topperae11aed2014-01-14 07:41:20 +0000323 if (HasOpSizePrefix || Prefix == X86Local::PD ||
324 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000325 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
326 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
327 insnContext = EVEX_KB(IC_EVEX_L_XS);
328 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
329 Prefix == X86Local::TAXD)
330 insnContext = EVEX_KB(IC_EVEX_L_XD);
331 else
332 insnContext = EVEX_KB(IC_EVEX_L);
333 }
334 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
335 // EVEX_L2 & VEX_W
Craig Topperae11aed2014-01-14 07:41:20 +0000336 if (HasOpSizePrefix || Prefix == X86Local::PD ||
337 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000338 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
339 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
340 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
341 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
342 Prefix == X86Local::TAXD)
343 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
344 else
345 insnContext = EVEX_KB(IC_EVEX_L2_W);
346 } else if (HasEVEX_L2Prefix) {
347 // EVEX_L2
Craig Topperae11aed2014-01-14 07:41:20 +0000348 if (HasOpSizePrefix || Prefix == X86Local::PD ||
349 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000350 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
351 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
Craig Topperae11aed2014-01-14 07:41:20 +0000352 Prefix == X86Local::TAXD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000353 insnContext = EVEX_KB(IC_EVEX_L2_XD);
354 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
355 insnContext = EVEX_KB(IC_EVEX_L2_XS);
356 else
357 insnContext = EVEX_KB(IC_EVEX_L2);
358 }
359 else if (HasVEX_WPrefix) {
360 // VEX_W
Craig Topperae11aed2014-01-14 07:41:20 +0000361 if (HasOpSizePrefix || Prefix == X86Local::PD ||
362 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000363 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
364 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
365 insnContext = EVEX_KB(IC_EVEX_W_XS);
366 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
367 Prefix == X86Local::TAXD)
368 insnContext = EVEX_KB(IC_EVEX_W_XD);
369 else
370 insnContext = EVEX_KB(IC_EVEX_W);
371 }
372 // No L, no W
Craig Topperae11aed2014-01-14 07:41:20 +0000373 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
374 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000375 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
376 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
377 Prefix == X86Local::TAXD)
378 insnContext = EVEX_KB(IC_EVEX_XD);
379 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
380 insnContext = EVEX_KB(IC_EVEX_XS);
381 else
382 insnContext = EVEX_KB(IC_EVEX);
383 /// eof EVEX
384 } else if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000385 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000386 if (HasOpSizePrefix || Prefix == X86Local::PD ||
387 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000388 insnContext = IC_VEX_L_W_OPSIZE;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000389 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
390 insnContext = IC_VEX_L_W_XS;
391 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
392 Prefix == X86Local::TAXD)
393 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000394 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000395 insnContext = IC_VEX_L_W;
Craig Topperae11aed2014-01-14 07:41:20 +0000396 } else if ((HasOpSizePrefix || Prefix == X86Local::PD ||
397 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD) &&
398 HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000399 insnContext = IC_VEX_L_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000400 else if ((HasOpSizePrefix || Prefix == X86Local::PD ||
401 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD) &&
402 HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000403 insnContext = IC_VEX_W_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000404 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
405 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000406 insnContext = IC_VEX_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000407 else if (HasVEX_LPrefix &&
408 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000409 insnContext = IC_VEX_L_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000410 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
411 Prefix == X86Local::T8XD ||
412 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000413 insnContext = IC_VEX_L_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000414 else if (HasVEX_WPrefix &&
415 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000416 insnContext = IC_VEX_W_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000417 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
418 Prefix == X86Local::T8XD ||
419 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000420 insnContext = IC_VEX_W_XD;
421 else if (HasVEX_WPrefix)
422 insnContext = IC_VEX_W;
423 else if (HasVEX_LPrefix)
424 insnContext = IC_VEX_L;
Craig Topper980d5982011-10-23 07:34:00 +0000425 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
426 Prefix == X86Local::TAXD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000427 insnContext = IC_VEX_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000428 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000429 insnContext = IC_VEX_XS;
430 else
431 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000432 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topperae11aed2014-01-14 07:41:20 +0000433 if (HasREX_WPrefix && (HasOpSizePrefix || Prefix == X86Local::PD ||
434 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000435 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000436 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
437 Prefix == X86Local::T8XD ||
438 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000439 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000440 else if (HasOpSizePrefix &&
441 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000442 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000443 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
444 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000445 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000446 else if (HasAdSizePrefix)
447 insnContext = IC_64BIT_ADSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000448 else if (HasREX_WPrefix &&
449 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanan04cc3072009-12-19 02:59:52 +0000450 insnContext = IC_64BIT_REXW_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000451 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
452 Prefix == X86Local::T8XD ||
453 Prefix == X86Local::TAXD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000454 insnContext = IC_64BIT_REXW_XD;
Craig Topper980d5982011-10-23 07:34:00 +0000455 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
456 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000457 insnContext = IC_64BIT_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000458 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000459 insnContext = IC_64BIT_XS;
460 else if (HasREX_WPrefix)
461 insnContext = IC_64BIT_REXW;
462 else
463 insnContext = IC_64BIT;
464 } else {
Craig Topper980d5982011-10-23 07:34:00 +0000465 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
466 Prefix == X86Local::T8XD ||
467 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000468 insnContext = IC_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000469 else if (HasOpSizePrefix &&
470 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000471 insnContext = IC_XS_OPSIZE;
Craig Topperae11aed2014-01-14 07:41:20 +0000472 else if (HasOpSizePrefix || Prefix == X86Local::PD ||
473 Prefix == X86Local::T8PD || Prefix == X86Local::TAPD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000474 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000475 else if (HasAdSizePrefix)
476 insnContext = IC_ADSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000477 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
478 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000479 insnContext = IC_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000480 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
481 Prefix == X86Local::REP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000482 insnContext = IC_XS;
483 else
484 insnContext = IC;
485 }
486
487 return insnContext;
488}
Craig Topperac172e22012-07-30 04:48:12 +0000489
Sean Callanan04cc3072009-12-19 02:59:52 +0000490RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000491 ///////////////////
492 // FILTER_STRONG
493 //
Craig Topperac172e22012-07-30 04:48:12 +0000494
Sean Callanan04cc3072009-12-19 02:59:52 +0000495 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000496
Craig Topper6f4ad802012-07-30 05:39:34 +0000497 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000498
Craig Topper5165cf72014-01-05 04:32:42 +0000499 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble))
Sean Callanan04cc3072009-12-19 02:59:52 +0000500 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000501
Craig Topperac172e22012-07-30 04:48:12 +0000502
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000503 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
504 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000505
Sean Callananc3fd5232011-03-15 01:23:15 +0000506
507 /////////////////
508 // FILTER_WEAK
509 //
510
Craig Topperac172e22012-07-30 04:48:12 +0000511
Sean Callanan04cc3072009-12-19 02:59:52 +0000512 // Filter out instructions with a LOCK prefix;
513 // prefer forms that do not have the prefix
514 if (HasLockPrefix)
515 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000516
Sean Callanan04cc3072009-12-19 02:59:52 +0000517 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000518
Craig Topperd9e16692014-01-05 06:55:48 +0000519 if (Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000520 return FILTER_WEAK;
521
Stefanus Du Toit8811ad42013-06-18 17:08:10 +0000522 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
523 // For now, just prefer the REP versions.
524 if (Name == "XACQUIRE_PREFIX" ||
525 Name == "XRELEASE_PREFIX")
526 return FILTER_WEAK;
527
Sean Callanan04cc3072009-12-19 02:59:52 +0000528 return FILTER_NORMAL;
529}
Sean Callananc3fd5232011-03-15 01:23:15 +0000530
Craig Topperf7755df2012-07-12 06:52:41 +0000531void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
532 unsigned &physicalOperandIndex,
533 unsigned &numPhysicalOperands,
534 const unsigned *operandMapping,
535 OperandEncoding (*encodingFromString)
536 (const std::string&,
537 bool hasOpSizePrefix)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000538 if (optional) {
539 if (physicalOperandIndex >= numPhysicalOperands)
540 return;
541 } else {
542 assert(physicalOperandIndex < numPhysicalOperands);
543 }
Craig Topperac172e22012-07-30 04:48:12 +0000544
Sean Callanan04cc3072009-12-19 02:59:52 +0000545 while (operandMapping[operandIndex] != operandIndex) {
546 Spec->operands[operandIndex].encoding = ENCODING_DUP;
547 Spec->operands[operandIndex].type =
548 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
549 ++operandIndex;
550 }
Craig Topperac172e22012-07-30 04:48:12 +0000551
Sean Callanan04cc3072009-12-19 02:59:52 +0000552 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000553
Sean Callanan04cc3072009-12-19 02:59:52 +0000554 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
555 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000556 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callananc3fd5232011-03-15 01:23:15 +0000557 HasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +0000558 HasOpSizePrefix,
559 HasOpSize16Prefix);
Craig Topperac172e22012-07-30 04:48:12 +0000560
Sean Callanan04cc3072009-12-19 02:59:52 +0000561 ++operandIndex;
562 ++physicalOperandIndex;
563}
564
Craig Topper83b7e242014-01-02 03:58:45 +0000565void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000566 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000567
Craig Topper6f4ad802012-07-30 05:39:34 +0000568 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000569 return;
Craig Topperac172e22012-07-30 04:48:12 +0000570
Sean Callanan04cc3072009-12-19 02:59:52 +0000571 switch (filter()) {
572 case FILTER_WEAK:
573 Spec->filtered = true;
574 break;
575 case FILTER_STRONG:
576 ShouldBeEmitted = false;
577 return;
578 case FILTER_NORMAL:
579 break;
580 }
Craig Topperac172e22012-07-30 04:48:12 +0000581
Sean Callanan04cc3072009-12-19 02:59:52 +0000582 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000583
Chris Lattnerd8adec72010-11-01 04:03:32 +0000584 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000585
Sean Callanan04cc3072009-12-19 02:59:52 +0000586 unsigned numOperands = OperandList.size();
587 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000588
Sean Callanan04cc3072009-12-19 02:59:52 +0000589 // operandMapping maps from operands in OperandList to their originals.
590 // If operandMapping[i] != i, then the entry is a duplicate.
591 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000592 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000593
Craig Topperf7755df2012-07-12 06:52:41 +0000594 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000595 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000596 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000597 OperandList[operandIndex].Constraints[0];
598 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000599 operandMapping[operandIndex] = operandIndex;
600 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000601 } else {
602 ++numPhysicalOperands;
603 operandMapping[operandIndex] = operandIndex;
604 }
605 } else {
606 ++numPhysicalOperands;
607 operandMapping[operandIndex] = operandIndex;
608 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000609 }
Craig Topperac172e22012-07-30 04:48:12 +0000610
Sean Callanan04cc3072009-12-19 02:59:52 +0000611#define HANDLE_OPERAND(class) \
612 handleOperand(false, \
613 operandIndex, \
614 physicalOperandIndex, \
615 numPhysicalOperands, \
616 operandMapping, \
617 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000618
Sean Callanan04cc3072009-12-19 02:59:52 +0000619#define HANDLE_OPTIONAL(class) \
620 handleOperand(true, \
621 operandIndex, \
622 physicalOperandIndex, \
623 numPhysicalOperands, \
624 operandMapping, \
625 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000626
Sean Callanan04cc3072009-12-19 02:59:52 +0000627 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000628 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000629 // physicalOperandIndex should always be < numPhysicalOperands
630 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000631
Sean Callanan04cc3072009-12-19 02:59:52 +0000632 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000633 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000634 case X86Local::RawFrmSrc:
635 HANDLE_OPERAND(relocation);
636 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000637 case X86Local::RawFrm:
638 // Operand 1 (optional) is an address or immediate.
639 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000640 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000641 "Unexpected number of operands for RawFrm");
642 HANDLE_OPTIONAL(relocation)
643 HANDLE_OPTIONAL(immediate)
644 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000645 case X86Local::RawFrmMemOffs:
646 // Operand 1 is an address.
647 HANDLE_OPERAND(relocation);
648 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000649 case X86Local::AddRegFrm:
650 // Operand 1 is added to the opcode.
651 // Operand 2 (optional) is an address.
652 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
653 "Unexpected number of operands for AddRegFrm");
654 HANDLE_OPERAND(opcodeModifier)
655 HANDLE_OPTIONAL(relocation)
656 break;
657 case X86Local::MRMDestReg:
658 // Operand 1 is a register operand in the R/M field.
659 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000660 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000661 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000662 if (HasVEX_4VPrefix)
663 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
664 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
665 else
666 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
667 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000668
Sean Callanan04cc3072009-12-19 02:59:52 +0000669 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000670
671 if (HasVEX_4VPrefix)
672 // FIXME: In AVX, the register below becomes the one encoded
673 // in ModRMVEX and the one above the one in the VEX.VVVV field
674 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000675
Sean Callanan04cc3072009-12-19 02:59:52 +0000676 HANDLE_OPERAND(roRegister)
677 HANDLE_OPTIONAL(immediate)
678 break;
679 case X86Local::MRMDestMem:
680 // Operand 1 is a memory operand (possibly SIB-extended)
681 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000682 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000683 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000684 if (HasVEX_4VPrefix)
685 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
686 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
687 else
688 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
689 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000690 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000691
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000692 if (HasEVEX_K)
693 HANDLE_OPERAND(writemaskRegister)
694
Craig Topper4f2fba12011-08-30 07:09:35 +0000695 if (HasVEX_4VPrefix)
696 // FIXME: In AVX, the register below becomes the one encoded
697 // in ModRMVEX and the one above the one in the VEX.VVVV field
698 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000699
Sean Callanan04cc3072009-12-19 02:59:52 +0000700 HANDLE_OPERAND(roRegister)
701 HANDLE_OPTIONAL(immediate)
702 break;
703 case X86Local::MRMSrcReg:
704 // Operand 1 is a register operand in the Reg/Opcode field.
705 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000706 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000707 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000708 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000709
Craig Topperaea148c2011-10-16 07:55:05 +0000710 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000711 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000712 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000713 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000714 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000715 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000716
Sean Callananc3fd5232011-03-15 01:23:15 +0000717 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000718
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000719 if (HasEVEX_K)
720 HANDLE_OPERAND(writemaskRegister)
721
Craig Topperaea148c2011-10-16 07:55:05 +0000722 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000723 // FIXME: In AVX, the register below becomes the one encoded
724 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000725 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000726
Craig Topper03a0bed2011-12-30 05:20:36 +0000727 if (HasMemOp4Prefix)
728 HANDLE_OPERAND(immediate)
729
Sean Callananc3fd5232011-03-15 01:23:15 +0000730 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000731
Craig Topperaea148c2011-10-16 07:55:05 +0000732 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000733 HANDLE_OPERAND(vvvvRegister)
734
Craig Topper2ba766a2011-12-30 06:23:39 +0000735 if (!HasMemOp4Prefix)
736 HANDLE_OPTIONAL(immediate)
737 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000738 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000739 break;
740 case X86Local::MRMSrcMem:
741 // Operand 1 is a register operand in the Reg/Opcode field.
742 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000743 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000744 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000745
746 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000747 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000748 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000749 else
750 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
751 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000752
Sean Callanan04cc3072009-12-19 02:59:52 +0000753 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000754
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000755 if (HasEVEX_K)
756 HANDLE_OPERAND(writemaskRegister)
757
Craig Topperaea148c2011-10-16 07:55:05 +0000758 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000759 // FIXME: In AVX, the register below becomes the one encoded
760 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000761 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000762
Craig Topper03a0bed2011-12-30 05:20:36 +0000763 if (HasMemOp4Prefix)
764 HANDLE_OPERAND(immediate)
765
Sean Callanan04cc3072009-12-19 02:59:52 +0000766 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000767
Craig Topperaea148c2011-10-16 07:55:05 +0000768 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000769 HANDLE_OPERAND(vvvvRegister)
770
Craig Topper2ba766a2011-12-30 06:23:39 +0000771 if (!HasMemOp4Prefix)
772 HANDLE_OPTIONAL(immediate)
773 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000774 break;
775 case X86Local::MRM0r:
776 case X86Local::MRM1r:
777 case X86Local::MRM2r:
778 case X86Local::MRM3r:
779 case X86Local::MRM4r:
780 case X86Local::MRM5r:
781 case X86Local::MRM6r:
782 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000783 {
784 // Operand 1 is a register operand in the R/M field.
785 // Operand 2 (optional) is an immediate or relocation.
786 // Operand 3 (optional) is an immediate.
787 unsigned kOp = (HasEVEX_K) ? 1:0;
788 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
789 if (numPhysicalOperands > 3 + kOp + Op4v)
790 llvm_unreachable("Unexpected number of operands for MRMnr");
791 }
Sean Callananc3fd5232011-03-15 01:23:15 +0000792 if (HasVEX_4VPrefix)
Craig Topper27ad1252011-10-15 20:46:47 +0000793 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000794
795 if (HasEVEX_K)
796 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000797 HANDLE_OPTIONAL(rmRegister)
798 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000799 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000800 break;
801 case X86Local::MRM0m:
802 case X86Local::MRM1m:
803 case X86Local::MRM2m:
804 case X86Local::MRM3m:
805 case X86Local::MRM4m:
806 case X86Local::MRM5m:
807 case X86Local::MRM6m:
808 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000809 {
810 // Operand 1 is a memory operand (possibly SIB-extended)
811 // Operand 2 (optional) is an immediate or relocation.
812 unsigned kOp = (HasEVEX_K) ? 1:0;
813 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
814 if (numPhysicalOperands < 1 + kOp + Op4v ||
815 numPhysicalOperands > 2 + kOp + Op4v)
816 llvm_unreachable("Unexpected number of operands for MRMnm");
817 }
Craig Topper27ad1252011-10-15 20:46:47 +0000818 if (HasVEX_4VPrefix)
819 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000820 if (HasEVEX_K)
821 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000822 HANDLE_OPERAND(memory)
823 HANDLE_OPTIONAL(relocation)
824 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000825 case X86Local::RawFrmImm8:
826 // operand 1 is a 16-bit immediate
827 // operand 2 is an 8-bit immediate
828 assert(numPhysicalOperands == 2 &&
829 "Unexpected number of operands for X86Local::RawFrmImm8");
830 HANDLE_OPERAND(immediate)
831 HANDLE_OPERAND(immediate)
832 break;
833 case X86Local::RawFrmImm16:
834 // operand 1 is a 16-bit immediate
835 // operand 2 is a 16-bit immediate
836 HANDLE_OPERAND(immediate)
837 HANDLE_OPERAND(immediate)
838 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000839 case X86Local::MRM_F8:
840 if (Opcode == 0xc6) {
841 assert(numPhysicalOperands == 1 &&
842 "Unexpected number of operands for X86Local::MRM_F8");
843 HANDLE_OPERAND(immediate)
844 } else if (Opcode == 0xc7) {
845 assert(numPhysicalOperands == 1 &&
846 "Unexpected number of operands for X86Local::MRM_F8");
847 HANDLE_OPERAND(relocation)
848 }
849 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000850 case X86Local::MRM_C1:
851 case X86Local::MRM_C2:
852 case X86Local::MRM_C3:
853 case X86Local::MRM_C4:
854 case X86Local::MRM_C8:
855 case X86Local::MRM_C9:
856 case X86Local::MRM_CA:
857 case X86Local::MRM_CB:
858 case X86Local::MRM_E8:
859 case X86Local::MRM_F0:
860 case X86Local::MRM_F9:
861 case X86Local::MRM_D0:
862 case X86Local::MRM_D1:
863 case X86Local::MRM_D4:
864 case X86Local::MRM_D5:
865 case X86Local::MRM_D6:
866 case X86Local::MRM_D8:
867 case X86Local::MRM_D9:
868 case X86Local::MRM_DA:
869 case X86Local::MRM_DB:
870 case X86Local::MRM_DC:
871 case X86Local::MRM_DD:
872 case X86Local::MRM_DE:
873 case X86Local::MRM_DF:
Sean Callanan04cc3072009-12-19 02:59:52 +0000874 // Ignored.
875 break;
876 }
Craig Topperac172e22012-07-30 04:48:12 +0000877
Sean Callanan04cc3072009-12-19 02:59:52 +0000878 #undef HANDLE_OPERAND
879 #undef HANDLE_OPTIONAL
880}
881
882void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
883 // Special cases where the LLVM tables are not complete
884
Sean Callanandde9c122010-02-12 23:39:46 +0000885#define MAP(from, to) \
886 case X86Local::MRM_##from: \
887 filter = new ExactFilter(0x##from); \
888 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000889
890 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000891
892 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000893 uint8_t opcodeToSet = 0;
894
895 switch (Prefix) {
Craig Topper9e3e38a2013-10-03 05:17:48 +0000896 default: llvm_unreachable("Invalid prefix!");
Craig Topperae11aed2014-01-14 07:41:20 +0000897 // Extended two-byte opcodes can start with 66 0f, f2 0f, f3 0f, or 0f
898 case X86Local::PD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000899 case X86Local::XD:
900 case X86Local::XS:
901 case X86Local::TB:
902 opcodeType = TWOBYTE;
903
904 switch (Opcode) {
Sean Callanan44232af2010-02-13 01:48:34 +0000905 default:
906 if (needsModRMForDecode(Form))
907 filter = new ModFilter(isRegFormat(Form));
908 else
909 filter = new DumbFilter();
910 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000911#define EXTENSION_TABLE(n) case 0x##n:
912 TWO_BYTE_EXTENSION_TABLES
913#undef EXTENSION_TABLE
914 switch (Form) {
915 default:
916 llvm_unreachable("Unhandled two-byte extended opcode");
917 case X86Local::MRM0r:
918 case X86Local::MRM1r:
919 case X86Local::MRM2r:
920 case X86Local::MRM3r:
921 case X86Local::MRM4r:
922 case X86Local::MRM5r:
923 case X86Local::MRM6r:
924 case X86Local::MRM7r:
925 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
926 break;
927 case X86Local::MRM0m:
928 case X86Local::MRM1m:
929 case X86Local::MRM2m:
930 case X86Local::MRM3m:
931 case X86Local::MRM4m:
932 case X86Local::MRM5m:
933 case X86Local::MRM6m:
934 case X86Local::MRM7m:
935 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
936 break;
Sean Callanandde9c122010-02-12 23:39:46 +0000937 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +0000938 } // switch (Form)
939 break;
Sean Callanan44232af2010-02-13 01:48:34 +0000940 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000941 opcodeToSet = Opcode;
942 break;
943 case X86Local::T8:
Craig Topperae11aed2014-01-14 07:41:20 +0000944 case X86Local::T8PD:
Craig Topper96fa5972011-10-16 16:50:08 +0000945 case X86Local::T8XD:
946 case X86Local::T8XS:
Sean Callanan04cc3072009-12-19 02:59:52 +0000947 opcodeType = THREEBYTE_38;
Craig Topper27ad1252011-10-15 20:46:47 +0000948 switch (Opcode) {
949 default:
950 if (needsModRMForDecode(Form))
951 filter = new ModFilter(isRegFormat(Form));
952 else
953 filter = new DumbFilter();
954 break;
955#define EXTENSION_TABLE(n) case 0x##n:
956 THREE_BYTE_38_EXTENSION_TABLES
957#undef EXTENSION_TABLE
958 switch (Form) {
959 default:
960 llvm_unreachable("Unhandled two-byte extended opcode");
961 case X86Local::MRM0r:
962 case X86Local::MRM1r:
963 case X86Local::MRM2r:
964 case X86Local::MRM3r:
965 case X86Local::MRM4r:
966 case X86Local::MRM5r:
967 case X86Local::MRM6r:
968 case X86Local::MRM7r:
969 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
970 break;
971 case X86Local::MRM0m:
972 case X86Local::MRM1m:
973 case X86Local::MRM2m:
974 case X86Local::MRM3m:
975 case X86Local::MRM4m:
976 case X86Local::MRM5m:
977 case X86Local::MRM6m:
978 case X86Local::MRM7m:
979 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
980 break;
981 MRM_MAPPING
982 } // switch (Form)
983 break;
984 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000985 opcodeToSet = Opcode;
986 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +0000987 case X86Local::P_TA:
Craig Topperae11aed2014-01-14 07:41:20 +0000988 case X86Local::TAPD:
Craig Topper980d5982011-10-23 07:34:00 +0000989 case X86Local::TAXD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000990 opcodeType = THREEBYTE_3A;
991 if (needsModRMForDecode(Form))
992 filter = new ModFilter(isRegFormat(Form));
993 else
994 filter = new DumbFilter();
995 opcodeToSet = Opcode;
996 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000997 case X86Local::A6:
998 opcodeType = THREEBYTE_A6;
999 if (needsModRMForDecode(Form))
1000 filter = new ModFilter(isRegFormat(Form));
1001 else
1002 filter = new DumbFilter();
1003 opcodeToSet = Opcode;
1004 break;
1005 case X86Local::A7:
1006 opcodeType = THREEBYTE_A7;
1007 if (needsModRMForDecode(Form))
1008 filter = new ModFilter(isRegFormat(Form));
1009 else
1010 filter = new DumbFilter();
1011 opcodeToSet = Opcode;
1012 break;
Craig Topper9e3e38a2013-10-03 05:17:48 +00001013 case X86Local::XOP8:
1014 opcodeType = XOP8_MAP;
1015 if (needsModRMForDecode(Form))
1016 filter = new ModFilter(isRegFormat(Form));
1017 else
1018 filter = new DumbFilter();
1019 opcodeToSet = Opcode;
1020 break;
1021 case X86Local::XOP9:
1022 opcodeType = XOP9_MAP;
1023 switch (Opcode) {
1024 default:
1025 if (needsModRMForDecode(Form))
1026 filter = new ModFilter(isRegFormat(Form));
1027 else
1028 filter = new DumbFilter();
1029 break;
1030#define EXTENSION_TABLE(n) case 0x##n:
1031 XOP9_MAP_EXTENSION_TABLES
1032#undef EXTENSION_TABLE
1033 switch (Form) {
1034 default:
1035 llvm_unreachable("Unhandled XOP9 extended opcode");
1036 case X86Local::MRM0r:
1037 case X86Local::MRM1r:
1038 case X86Local::MRM2r:
1039 case X86Local::MRM3r:
1040 case X86Local::MRM4r:
1041 case X86Local::MRM5r:
1042 case X86Local::MRM6r:
1043 case X86Local::MRM7r:
1044 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1045 break;
1046 case X86Local::MRM0m:
1047 case X86Local::MRM1m:
1048 case X86Local::MRM2m:
1049 case X86Local::MRM3m:
1050 case X86Local::MRM4m:
1051 case X86Local::MRM5m:
1052 case X86Local::MRM6m:
1053 case X86Local::MRM7m:
1054 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1055 break;
1056 MRM_MAPPING
1057 } // switch (Form)
1058 break;
1059 } // switch (Opcode)
1060 opcodeToSet = Opcode;
1061 break;
1062 case X86Local::XOPA:
1063 opcodeType = XOPA_MAP;
1064 if (needsModRMForDecode(Form))
1065 filter = new ModFilter(isRegFormat(Form));
1066 else
1067 filter = new DumbFilter();
1068 opcodeToSet = Opcode;
1069 break;
Sean Callanan04cc3072009-12-19 02:59:52 +00001070 case X86Local::D8:
1071 case X86Local::D9:
1072 case X86Local::DA:
1073 case X86Local::DB:
1074 case X86Local::DC:
1075 case X86Local::DD:
1076 case X86Local::DE:
1077 case X86Local::DF:
1078 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +00001079 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +00001080 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +00001081 filter = new ExactFilter(Opcode);
Sean Callanan04cc3072009-12-19 02:59:52 +00001082 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
1083 break;
Craig Toppera948cb92011-09-11 20:23:20 +00001084 case X86Local::REP:
Craig Topper9e3e38a2013-10-03 05:17:48 +00001085 case 0:
Sean Callanan04cc3072009-12-19 02:59:52 +00001086 opcodeType = ONEBYTE;
1087 switch (Opcode) {
1088#define EXTENSION_TABLE(n) case 0x##n:
1089 ONE_BYTE_EXTENSION_TABLES
1090#undef EXTENSION_TABLE
1091 switch (Form) {
1092 default:
1093 llvm_unreachable("Fell through the cracks of a single-byte "
1094 "extended opcode");
1095 case X86Local::MRM0r:
1096 case X86Local::MRM1r:
1097 case X86Local::MRM2r:
1098 case X86Local::MRM3r:
1099 case X86Local::MRM4r:
1100 case X86Local::MRM5r:
1101 case X86Local::MRM6r:
1102 case X86Local::MRM7r:
1103 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1104 break;
1105 case X86Local::MRM0m:
1106 case X86Local::MRM1m:
1107 case X86Local::MRM2m:
1108 case X86Local::MRM3m:
1109 case X86Local::MRM4m:
1110 case X86Local::MRM5m:
1111 case X86Local::MRM6m:
1112 case X86Local::MRM7m:
1113 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1114 break;
Sean Callanandde9c122010-02-12 23:39:46 +00001115 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +00001116 } // switch (Form)
1117 break;
1118 case 0xd8:
1119 case 0xd9:
1120 case 0xda:
1121 case 0xdb:
1122 case 0xdc:
1123 case 0xdd:
1124 case 0xde:
1125 case 0xdf:
Craig Topper6d776e22013-12-30 17:37:10 +00001126 switch (Form) {
1127 default:
1128 llvm_unreachable("Unhandled escape opcode form");
Craig Topper623b0d62014-01-01 14:22:37 +00001129 case X86Local::MRM0r:
1130 case X86Local::MRM1r:
1131 case X86Local::MRM2r:
1132 case X86Local::MRM3r:
1133 case X86Local::MRM4r:
1134 case X86Local::MRM5r:
1135 case X86Local::MRM6r:
1136 case X86Local::MRM7r:
1137 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1138 break;
Craig Topper6d776e22013-12-30 17:37:10 +00001139 case X86Local::MRM0m:
1140 case X86Local::MRM1m:
1141 case X86Local::MRM2m:
1142 case X86Local::MRM3m:
1143 case X86Local::MRM4m:
1144 case X86Local::MRM5m:
1145 case X86Local::MRM6m:
1146 case X86Local::MRM7m:
1147 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1148 break;
1149 } // switch (Form)
Sean Callanan04cc3072009-12-19 02:59:52 +00001150 break;
1151 default:
1152 if (needsModRMForDecode(Form))
1153 filter = new ModFilter(isRegFormat(Form));
1154 else
1155 filter = new DumbFilter();
1156 break;
1157 } // switch (Opcode)
1158 opcodeToSet = Opcode;
1159 } // switch (Prefix)
1160
1161 assert(opcodeType != (OpcodeType)-1 &&
1162 "Opcode type not set");
1163 assert(filter && "Filter not set");
1164
1165 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +00001166 assert(((opcodeToSet & 7) == 0) &&
1167 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +00001168
Craig Topper623b0d62014-01-01 14:22:37 +00001169 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +00001170
Craig Topper623b0d62014-01-01 14:22:37 +00001171 for (currentOpcode = opcodeToSet;
1172 currentOpcode < opcodeToSet + 8;
1173 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +00001174 tables.setTableFields(opcodeType,
1175 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +00001176 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +00001177 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001178 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001179 } else {
1180 tables.setTableFields(opcodeType,
1181 insnContext(),
1182 opcodeToSet,
1183 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001184 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001185 }
Craig Topperac172e22012-07-30 04:48:12 +00001186
Sean Callanan04cc3072009-12-19 02:59:52 +00001187 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +00001188
Sean Callanandde9c122010-02-12 23:39:46 +00001189#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +00001190}
1191
1192#define TYPE(str, type) if (s == str) return type;
1193OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +00001194 bool hasREX_WPrefix,
Craig Topperb7c7f382014-01-15 05:02:02 +00001195 bool hasOpSizePrefix,
1196 bool hasOpSize16Prefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001197 if(hasREX_WPrefix) {
1198 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1199 // is special.
1200 TYPE("GR32", TYPE_R32)
1201 }
Craig Topperb7c7f382014-01-15 05:02:02 +00001202 if(hasOpSizePrefix) {
1203 // For instructions with an OpSize prefix, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +00001204 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +00001205 TYPE("GR16", TYPE_Rv)
1206 TYPE("i16imm", TYPE_IMMv)
1207 }
1208 if(hasOpSize16Prefix) {
1209 // For instructions with an OpSize16 prefix, a declared 32-bit register or
1210 // immediate encoding is special.
1211 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001212 }
1213 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001214 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001215 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +00001216 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001217 TYPE("i32mem", TYPE_Mv)
1218 TYPE("i32imm", TYPE_IMMv)
1219 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001220 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +00001221 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +00001222 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001223 TYPE("i64mem", TYPE_Mv)
1224 TYPE("i64i32imm", TYPE_IMM64)
1225 TYPE("i64i8imm", TYPE_IMM64)
1226 TYPE("GR64", TYPE_R64)
1227 TYPE("i8mem", TYPE_M8)
1228 TYPE("i8imm", TYPE_IMM8)
1229 TYPE("GR8", TYPE_R8)
1230 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001231 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +00001232 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001233 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001234 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001235 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001236 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001237 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001238 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001239 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001240 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001241 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001242 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001243 TYPE("RST", TYPE_ST)
1244 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +00001245 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001246 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001247 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +00001248 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001249 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +00001250 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +00001251 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001252 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001253 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +00001254 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001255 TYPE("brtarget8", TYPE_REL8)
1256 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001257 TYPE("lea32mem", TYPE_LEA)
1258 TYPE("lea64_32mem", TYPE_LEA)
1259 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001260 TYPE("VR64", TYPE_MM64)
1261 TYPE("i64imm", TYPE_IMMv)
1262 TYPE("opaque32mem", TYPE_M1616)
1263 TYPE("opaque48mem", TYPE_M1632)
1264 TYPE("opaque80mem", TYPE_M1664)
1265 TYPE("opaque512mem", TYPE_M512)
1266 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1267 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001268 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001269 TYPE("srcidx8", TYPE_SRCIDX8)
1270 TYPE("srcidx16", TYPE_SRCIDX16)
1271 TYPE("srcidx32", TYPE_SRCIDX32)
1272 TYPE("srcidx64", TYPE_SRCIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001273 TYPE("offset8", TYPE_MOFFS8)
1274 TYPE("offset16", TYPE_MOFFS16)
1275 TYPE("offset32", TYPE_MOFFS32)
1276 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001277 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001278 TYPE("VR256X", TYPE_XMM256)
1279 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001280 TYPE("VK1", TYPE_VK1)
1281 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001282 TYPE("VK8", TYPE_VK8)
1283 TYPE("VK8WM", TYPE_VK8)
1284 TYPE("VK16", TYPE_VK16)
1285 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +00001286 TYPE("GR16_NOAX", TYPE_Rv)
1287 TYPE("GR32_NOAX", TYPE_Rv)
1288 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001289 TYPE("vx32mem", TYPE_M32)
1290 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001291 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001292 TYPE("vx64mem", TYPE_M64)
1293 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001294 TYPE("vy64xmem", TYPE_M64)
1295 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001296 errs() << "Unhandled type string " << s << "\n";
1297 llvm_unreachable("Unhandled type string");
1298}
1299#undef TYPE
1300
1301#define ENCODING(str, encoding) if (s == str) return encoding;
1302OperandEncoding RecognizableInstr::immediateEncodingFromString
1303 (const std::string &s,
1304 bool hasOpSizePrefix) {
1305 if(!hasOpSizePrefix) {
1306 // For instructions without an OpSize prefix, a declared 16-bit register or
1307 // immediate encoding is special.
1308 ENCODING("i16imm", ENCODING_IW)
1309 }
1310 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001311 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001312 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001313 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001314 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001315 ENCODING("i16imm", ENCODING_Iv)
1316 ENCODING("i16i8imm", ENCODING_IB)
1317 ENCODING("i32imm", ENCODING_Iv)
1318 ENCODING("i64i32imm", ENCODING_ID)
1319 ENCODING("i64i8imm", ENCODING_IB)
1320 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001321 // This is not a typo. Instructions like BLENDVPD put
1322 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001323 ENCODING("FR32", ENCODING_IB)
1324 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001325 ENCODING("VR128", ENCODING_IB)
1326 ENCODING("VR256", ENCODING_IB)
1327 ENCODING("FR32X", ENCODING_IB)
1328 ENCODING("FR64X", ENCODING_IB)
1329 ENCODING("VR128X", ENCODING_IB)
1330 ENCODING("VR256X", ENCODING_IB)
1331 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001332 errs() << "Unhandled immediate encoding " << s << "\n";
1333 llvm_unreachable("Unhandled immediate encoding");
1334}
1335
1336OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1337 (const std::string &s,
1338 bool hasOpSizePrefix) {
Craig Topper623b0d62014-01-01 14:22:37 +00001339 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001340 ENCODING("GR16", ENCODING_RM)
1341 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001342 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001343 ENCODING("GR64", ENCODING_RM)
1344 ENCODING("GR8", ENCODING_RM)
1345 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001346 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001347 ENCODING("FR64", ENCODING_RM)
1348 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001349 ENCODING("FR64X", ENCODING_RM)
1350 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001351 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001352 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001353 ENCODING("VR256X", ENCODING_RM)
1354 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001355 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001356 ENCODING("VK8", ENCODING_RM)
1357 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001358 errs() << "Unhandled R/M register encoding " << s << "\n";
1359 llvm_unreachable("Unhandled R/M register encoding");
1360}
1361
1362OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1363 (const std::string &s,
1364 bool hasOpSizePrefix) {
1365 ENCODING("GR16", ENCODING_REG)
1366 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001367 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001368 ENCODING("GR64", ENCODING_REG)
1369 ENCODING("GR8", ENCODING_REG)
1370 ENCODING("VR128", ENCODING_REG)
1371 ENCODING("FR64", ENCODING_REG)
1372 ENCODING("FR32", ENCODING_REG)
1373 ENCODING("VR64", ENCODING_REG)
1374 ENCODING("SEGMENT_REG", ENCODING_REG)
1375 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001376 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001377 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001378 ENCODING("VR256X", ENCODING_REG)
1379 ENCODING("VR128X", ENCODING_REG)
1380 ENCODING("FR64X", ENCODING_REG)
1381 ENCODING("FR32X", ENCODING_REG)
1382 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001383 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001384 ENCODING("VK8", ENCODING_REG)
1385 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001386 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001387 ENCODING("VK8WM", ENCODING_REG)
1388 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001389 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1390 llvm_unreachable("Unhandled reg/opcode register encoding");
1391}
1392
Sean Callananc3fd5232011-03-15 01:23:15 +00001393OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1394 (const std::string &s,
1395 bool hasOpSizePrefix) {
Craig Topper965de2c2011-10-14 07:06:56 +00001396 ENCODING("GR32", ENCODING_VVVV)
1397 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001398 ENCODING("FR32", ENCODING_VVVV)
1399 ENCODING("FR64", ENCODING_VVVV)
1400 ENCODING("VR128", ENCODING_VVVV)
1401 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001402 ENCODING("FR32X", ENCODING_VVVV)
1403 ENCODING("FR64X", ENCODING_VVVV)
1404 ENCODING("VR128X", ENCODING_VVVV)
1405 ENCODING("VR256X", ENCODING_VVVV)
1406 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001407 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001408 ENCODING("VK8", ENCODING_VVVV)
1409 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001410 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1411 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1412}
1413
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001414OperandEncoding RecognizableInstr::writemaskRegisterEncodingFromString
1415 (const std::string &s,
1416 bool hasOpSizePrefix) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001417 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001418 ENCODING("VK8WM", ENCODING_WRITEMASK)
1419 ENCODING("VK16WM", ENCODING_WRITEMASK)
1420 errs() << "Unhandled mask register encoding " << s << "\n";
1421 llvm_unreachable("Unhandled mask register encoding");
1422}
1423
Sean Callanan04cc3072009-12-19 02:59:52 +00001424OperandEncoding RecognizableInstr::memoryEncodingFromString
1425 (const std::string &s,
1426 bool hasOpSizePrefix) {
1427 ENCODING("i16mem", ENCODING_RM)
1428 ENCODING("i32mem", ENCODING_RM)
1429 ENCODING("i64mem", ENCODING_RM)
1430 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001431 ENCODING("ssmem", ENCODING_RM)
1432 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001433 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001434 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001435 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001436 ENCODING("f64mem", ENCODING_RM)
1437 ENCODING("f32mem", ENCODING_RM)
1438 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001439 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001440 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001441 ENCODING("f80mem", ENCODING_RM)
1442 ENCODING("lea32mem", ENCODING_RM)
1443 ENCODING("lea64_32mem", ENCODING_RM)
1444 ENCODING("lea64mem", ENCODING_RM)
1445 ENCODING("opaque32mem", ENCODING_RM)
1446 ENCODING("opaque48mem", ENCODING_RM)
1447 ENCODING("opaque80mem", ENCODING_RM)
1448 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001449 ENCODING("vx32mem", ENCODING_RM)
1450 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001451 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001452 ENCODING("vx64mem", ENCODING_RM)
1453 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001454 ENCODING("vy64xmem", ENCODING_RM)
1455 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001456 errs() << "Unhandled memory encoding " << s << "\n";
1457 llvm_unreachable("Unhandled memory encoding");
1458}
1459
1460OperandEncoding RecognizableInstr::relocationEncodingFromString
1461 (const std::string &s,
1462 bool hasOpSizePrefix) {
1463 if(!hasOpSizePrefix) {
1464 // For instructions without an OpSize prefix, a declared 16-bit register or
1465 // immediate encoding is special.
1466 ENCODING("i16imm", ENCODING_IW)
1467 }
1468 ENCODING("i16imm", ENCODING_Iv)
1469 ENCODING("i16i8imm", ENCODING_IB)
1470 ENCODING("i32imm", ENCODING_Iv)
1471 ENCODING("i32i8imm", ENCODING_IB)
1472 ENCODING("i64i32imm", ENCODING_ID)
1473 ENCODING("i64i8imm", ENCODING_IB)
1474 ENCODING("i8imm", ENCODING_IB)
1475 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001476 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001477 ENCODING("i32imm_pcrel", ENCODING_ID)
1478 ENCODING("brtarget", ENCODING_Iv)
1479 ENCODING("brtarget8", ENCODING_IB)
1480 ENCODING("i64imm", ENCODING_IO)
1481 ENCODING("offset8", ENCODING_Ia)
1482 ENCODING("offset16", ENCODING_Ia)
1483 ENCODING("offset32", ENCODING_Ia)
1484 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001485 ENCODING("srcidx8", ENCODING_SI)
1486 ENCODING("srcidx16", ENCODING_SI)
1487 ENCODING("srcidx32", ENCODING_SI)
1488 ENCODING("srcidx64", ENCODING_SI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001489 errs() << "Unhandled relocation encoding " << s << "\n";
1490 llvm_unreachable("Unhandled relocation encoding");
1491}
1492
1493OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1494 (const std::string &s,
1495 bool hasOpSizePrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001496 ENCODING("GR32", ENCODING_Rv)
1497 ENCODING("GR64", ENCODING_RO)
1498 ENCODING("GR16", ENCODING_Rv)
1499 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001500 ENCODING("GR16_NOAX", ENCODING_Rv)
1501 ENCODING("GR32_NOAX", ENCODING_Rv)
1502 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001503 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1504 llvm_unreachable("Unhandled opcode modifier encoding");
1505}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001506#undef ENCODING