blob: 1a6af715f627d6153a605e3d3af7bf4e0f13fca8 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
Craig Topper0d1fd552014-02-19 05:34:21 +000026 MAP(C0, 32) \
Sean Callanandde9c122010-02-12 23:39:46 +000027 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000028 MAP(C2, 34) \
29 MAP(C3, 35) \
30 MAP(C4, 36) \
31 MAP(C8, 37) \
32 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000033 MAP(CA, 39) \
34 MAP(CB, 40) \
Craig Topper2fb696b2014-02-19 06:59:13 +000035 MAP(D0, 41) \
36 MAP(D1, 42) \
37 MAP(D4, 43) \
38 MAP(D5, 44) \
39 MAP(D6, 45) \
40 MAP(D8, 46) \
41 MAP(D9, 47) \
42 MAP(DA, 48) \
43 MAP(DB, 49) \
44 MAP(DC, 50) \
45 MAP(DD, 51) \
46 MAP(DE, 52) \
47 MAP(DF, 53) \
48 MAP(E0, 54) \
49 MAP(E8, 55) \
50 MAP(F0, 56) \
51 MAP(F8, 57) \
52 MAP(F9, 58)
Sean Callanandde9c122010-02-12 23:39:46 +000053
Sean Callanan04cc3072009-12-19 02:59:52 +000054// A clone of X86 since we can't depend on something that is generated.
55namespace X86Local {
56 enum {
57 Pseudo = 0,
58 RawFrm = 1,
59 AddRegFrm = 2,
60 MRMDestReg = 3,
61 MRMDestMem = 4,
62 MRMSrcReg = 5,
63 MRMSrcMem = 6,
Craig Topper35da3d12014-01-16 07:36:58 +000064 RawFrmMemOffs = 7,
David Woodhouse2ef8d9c2014-01-22 15:08:08 +000065 RawFrmSrc = 8,
David Woodhouseb33c2ef2014-01-22 15:08:21 +000066 RawFrmDst = 9,
David Woodhouse9bbf7ca2014-01-22 15:08:36 +000067 RawFrmDstSrc = 10,
Craig Topper2fb696b2014-02-19 06:59:13 +000068 RawFrmImm8 = 11,
69 RawFrmImm16 = 12,
Craig Toppera0869dc2014-02-10 06:55:41 +000070 MRMXr = 14, MRMXm = 15,
Craig Topperac172e22012-07-30 04:48:12 +000071 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000072 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
73 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
74 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanandde9c122010-02-12 23:39:46 +000075#define MAP(from, to) MRM_##from = to,
76 MRM_MAPPING
77#undef MAP
78 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000079 };
Craig Topperac172e22012-07-30 04:48:12 +000080
Sean Callanan04cc3072009-12-19 02:59:52 +000081 enum {
Craig Topper10243c82014-01-31 08:47:06 +000082 OB = 0, TB = 1, T8 = 2, TA = 3, XOP8 = 4, XOP9 = 5, XOPA = 6,
83 D8 = 7, D9 = 8, DA = 9, DB = 10,
Craig Topper0d1fd552014-02-19 05:34:21 +000084 DC = 11, DD = 12, DE = 13, DF = 14
Craig Topper10243c82014-01-31 08:47:06 +000085 };
86
87 enum {
Craig Topper5ccb6172014-02-18 00:21:49 +000088 PS = 1, PD = 2, XS = 3, XD = 4
Sean Callanan04cc3072009-12-19 02:59:52 +000089 };
Craig Topperd402df32014-02-02 07:08:01 +000090
91 enum {
92 VEX = 1, XOP = 2, EVEX = 3
93 };
Craig Topperfa6298a2014-02-02 09:25:09 +000094
95 enum {
96 OpSize16 = 1, OpSize32 = 2
97 };
Sean Callanan04cc3072009-12-19 02:59:52 +000098}
Sean Callanandde9c122010-02-12 23:39:46 +000099
Sean Callanan04cc3072009-12-19 02:59:52 +0000100using namespace X86Disassembler;
101
Sean Callanan04cc3072009-12-19 02:59:52 +0000102/// isRegFormat - Indicates whether a particular form requires the Mod field of
103/// the ModR/M byte to be 0b11.
104///
105/// @param form - The form of the instruction.
106/// @return - true if the form implies that Mod must be 0b11, false
107/// otherwise.
108static bool isRegFormat(uint8_t form) {
Craig Topper10243c82014-01-31 08:47:06 +0000109 return (form == X86Local::MRMDestReg ||
110 form == X86Local::MRMSrcReg ||
Craig Toppera0869dc2014-02-10 06:55:41 +0000111 form == X86Local::MRMXr ||
Craig Topper10243c82014-01-31 08:47:06 +0000112 (form >= X86Local::MRM0r && form <= X86Local::MRM7r));
Sean Callanan04cc3072009-12-19 02:59:52 +0000113}
114
115/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
116/// Useful for switch statements and the like.
117///
118/// @param init - A reference to the BitsInit to be decoded.
119/// @return - The field, with the first bit in the BitsInit as the lowest
120/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000121static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000122 int width = init.getNumBits();
123
124 assert(width <= 8 && "Field is too large for uint8_t!");
125
126 int index;
127 uint8_t mask = 0x01;
128
129 uint8_t ret = 0;
130
131 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000132 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000133 ret |= mask;
134
135 mask <<= 1;
136 }
137
138 return ret;
139}
140
141/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
142/// name of the field.
143///
144/// @param rec - The record from which to extract the value.
145/// @param name - The name of the field in the record.
146/// @return - The field, as translated by byteFromBitsInit().
147static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000148 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000149 return byteFromBitsInit(*bits);
150}
151
152RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
153 const CodeGenInstruction &insn,
154 InstrUID uid) {
155 UID = uid;
156
157 Rec = insn.TheDef;
158 Name = Rec->getName();
159 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000160
Sean Callanan04cc3072009-12-19 02:59:52 +0000161 if (!Rec->isSubClassOf("X86Inst")) {
162 ShouldBeEmitted = false;
163 return;
164 }
Craig Topperac172e22012-07-30 04:48:12 +0000165
Craig Topper10243c82014-01-31 08:47:06 +0000166 OpPrefix = byteFromRec(Rec->getValueAsDef("OpPrefix"), "Value");
167 OpMap = byteFromRec(Rec->getValueAsDef("OpMap"), "Value");
Sean Callanan04cc3072009-12-19 02:59:52 +0000168 Opcode = byteFromRec(Rec, "Opcode");
169 Form = byteFromRec(Rec, "FormBits");
Craig Topperd402df32014-02-02 07:08:01 +0000170 Encoding = byteFromRec(Rec->getValueAsDef("OpEnc"), "Value");
Craig Topperac172e22012-07-30 04:48:12 +0000171
Craig Topperfa6298a2014-02-02 09:25:09 +0000172 OpSize = byteFromRec(Rec->getValueAsDef("OpSize"), "Value");
Craig Topper6491c802012-02-27 01:54:29 +0000173 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000174 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Craig Topperd402df32014-02-02 07:08:01 +0000175 HasVEX_4V = Rec->getValueAsBit("hasVEX_4V");
176 HasVEX_4VOp3 = Rec->getValueAsBit("hasVEX_4VOp3");
Sean Callananc3fd5232011-03-15 01:23:15 +0000177 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000178 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000179 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000180 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
181 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000182 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000183 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Craig Topperec688662014-01-31 07:00:55 +0000184 HasREPPrefix = Rec->getValueAsBit("hasREPPrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000185 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topper3484fc22014-01-05 04:17:28 +0000186 ForceDisassemble = Rec->getValueAsBit("ForceDisassemble");
Craig Topperac172e22012-07-30 04:48:12 +0000187
Sean Callanan04cc3072009-12-19 02:59:52 +0000188 Name = Rec->getName();
189 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000190
Chris Lattnerd8adec72010-11-01 04:03:32 +0000191 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000192
Craig Topper3f23c1a2012-09-19 06:37:45 +0000193 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000194
Eli Friedman03180362011-07-16 02:41:28 +0000195 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000196 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000197 Is64Bit = false;
198 // FIXME: Is there some better way to check for In64BitMode?
199 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
200 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000201 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
202 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000203 Is32Bit = true;
204 break;
205 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000206 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000207 Is64Bit = true;
208 break;
209 }
210 }
Eli Friedman03180362011-07-16 02:41:28 +0000211
Craig Topper69e245c2014-02-13 07:07:16 +0000212 if (Form == X86Local::Pseudo || (IsCodeGenOnly && !ForceDisassemble)) {
213 ShouldBeEmitted = false;
214 return;
215 }
216
217 // Special case since there is no attribute class for 64-bit and VEX
218 if (Name == "VMASKMOVDQU64") {
219 ShouldBeEmitted = false;
220 return;
221 }
222
Sean Callanan04cc3072009-12-19 02:59:52 +0000223 ShouldBeEmitted = true;
224}
Craig Topperac172e22012-07-30 04:48:12 +0000225
Sean Callanan04cc3072009-12-19 02:59:52 +0000226void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000227 const CodeGenInstruction &insn,
228 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000229{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000230 // Ignore "asm parser only" instructions.
231 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
232 return;
Craig Topperac172e22012-07-30 04:48:12 +0000233
Sean Callanan04cc3072009-12-19 02:59:52 +0000234 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000235
Craig Topper69e245c2014-02-13 07:07:16 +0000236 if (recogInstr.shouldBeEmitted()) {
237 recogInstr.emitInstructionSpecifier();
Sean Callanan04cc3072009-12-19 02:59:52 +0000238 recogInstr.emitDecodePath(tables);
Craig Topper69e245c2014-02-13 07:07:16 +0000239 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000240}
241
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000242#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
243 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
244 (HasEVEX_KZ ? n##_KZ : \
245 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000246
Sean Callanan04cc3072009-12-19 02:59:52 +0000247InstructionContext RecognizableInstr::insnContext() const {
248 InstructionContext insnContext;
249
Craig Topperd402df32014-02-02 07:08:01 +0000250 if (Encoding == X86Local::EVEX) {
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000251 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000252 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
253 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000254 }
255 // VEX_L & VEX_W
256 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000257 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000258 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000259 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000260 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000261 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000262 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000263 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000264 insnContext = EVEX_KB(IC_EVEX_L_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000265 else {
266 errs() << "Instruction does not use a prefix: " << Name << "\n";
267 llvm_unreachable("Invalid prefix");
268 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000269 } else if (HasVEX_LPrefix) {
270 // VEX_L
Craig Topper8e92e852014-02-02 07:46:05 +0000271 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000272 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000273 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000274 insnContext = EVEX_KB(IC_EVEX_L_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000275 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000276 insnContext = EVEX_KB(IC_EVEX_L_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000277 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000278 insnContext = EVEX_KB(IC_EVEX_L);
Craig Topper5ccb6172014-02-18 00:21:49 +0000279 else {
280 errs() << "Instruction does not use a prefix: " << Name << "\n";
281 llvm_unreachable("Invalid prefix");
282 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000283 }
284 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
285 // EVEX_L2 & VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000286 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000287 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000288 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000289 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000290 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000291 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000292 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000293 insnContext = EVEX_KB(IC_EVEX_L2_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000294 else {
295 errs() << "Instruction does not use a prefix: " << Name << "\n";
296 llvm_unreachable("Invalid prefix");
297 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000298 } else if (HasEVEX_L2Prefix) {
299 // EVEX_L2
Craig Topper8e92e852014-02-02 07:46:05 +0000300 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000301 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000302 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000303 insnContext = EVEX_KB(IC_EVEX_L2_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000304 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000305 insnContext = EVEX_KB(IC_EVEX_L2_XS);
Craig Topper5ccb6172014-02-18 00:21:49 +0000306 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000307 insnContext = EVEX_KB(IC_EVEX_L2);
Craig Topper5ccb6172014-02-18 00:21:49 +0000308 else {
309 errs() << "Instruction does not use a prefix: " << Name << "\n";
310 llvm_unreachable("Invalid prefix");
311 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000312 }
313 else if (HasVEX_WPrefix) {
314 // VEX_W
Craig Topper8e92e852014-02-02 07:46:05 +0000315 if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000316 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000317 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000318 insnContext = EVEX_KB(IC_EVEX_W_XS);
Craig Topper10243c82014-01-31 08:47:06 +0000319 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000320 insnContext = EVEX_KB(IC_EVEX_W_XD);
Craig Topper5ccb6172014-02-18 00:21:49 +0000321 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000322 insnContext = EVEX_KB(IC_EVEX_W);
Craig Topper5ccb6172014-02-18 00:21:49 +0000323 else {
324 errs() << "Instruction does not use a prefix: " << Name << "\n";
325 llvm_unreachable("Invalid prefix");
326 }
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000327 }
328 // No L, no W
Craig Topper8e92e852014-02-02 07:46:05 +0000329 else if (OpPrefix == X86Local::PD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000330 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
Craig Topper10243c82014-01-31 08:47:06 +0000331 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000332 insnContext = EVEX_KB(IC_EVEX_XD);
Craig Topper10243c82014-01-31 08:47:06 +0000333 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000334 insnContext = EVEX_KB(IC_EVEX_XS);
335 else
336 insnContext = EVEX_KB(IC_EVEX);
337 /// eof EVEX
Craig Topperd402df32014-02-02 07:08:01 +0000338 } else if (Encoding == X86Local::VEX || Encoding == X86Local::XOP) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000339 if (HasVEX_LPrefix && HasVEX_WPrefix) {
Craig Topper8e92e852014-02-02 07:46:05 +0000340 if (OpPrefix == X86Local::PD)
Craig Topperf01f1b52011-11-06 23:04:08 +0000341 insnContext = IC_VEX_L_W_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000342 else if (OpPrefix == X86Local::XS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000343 insnContext = IC_VEX_L_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000344 else if (OpPrefix == X86Local::XD)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000345 insnContext = IC_VEX_L_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000346 else if (OpPrefix == X86Local::PS)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000347 insnContext = IC_VEX_L_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000348 else {
349 errs() << "Instruction does not use a prefix: " << Name << "\n";
350 llvm_unreachable("Invalid prefix");
351 }
Craig Topper8e92e852014-02-02 07:46:05 +0000352 } else if (OpPrefix == X86Local::PD && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000353 insnContext = IC_VEX_L_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000354 else if (OpPrefix == X86Local::PD && HasVEX_WPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000355 insnContext = IC_VEX_W_OPSIZE;
Craig Topper8e92e852014-02-02 07:46:05 +0000356 else if (OpPrefix == X86Local::PD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000357 insnContext = IC_VEX_OPSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000358 else if (HasVEX_LPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000359 insnContext = IC_VEX_L_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000360 else if (HasVEX_LPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000361 insnContext = IC_VEX_L_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000362 else if (HasVEX_WPrefix && OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000363 insnContext = IC_VEX_W_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000364 else if (HasVEX_WPrefix && OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000365 insnContext = IC_VEX_W_XD;
Craig Topper5ccb6172014-02-18 00:21:49 +0000366 else if (HasVEX_WPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000367 insnContext = IC_VEX_W;
Craig Topper5ccb6172014-02-18 00:21:49 +0000368 else if (HasVEX_LPrefix && OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000369 insnContext = IC_VEX_L;
Craig Topper10243c82014-01-31 08:47:06 +0000370 else if (OpPrefix == X86Local::XD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000371 insnContext = IC_VEX_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000372 else if (OpPrefix == X86Local::XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000373 insnContext = IC_VEX_XS;
Craig Topper5ccb6172014-02-18 00:21:49 +0000374 else if (OpPrefix == X86Local::PS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000375 insnContext = IC_VEX;
Craig Topper5ccb6172014-02-18 00:21:49 +0000376 else {
377 errs() << "Instruction does not use a prefix: " << Name << "\n";
378 llvm_unreachable("Invalid prefix");
379 }
Eli Friedman03180362011-07-16 02:41:28 +0000380 } else if (Is64Bit || HasREX_WPrefix) {
Craig Topperfa6298a2014-02-02 09:25:09 +0000381 if (HasREX_WPrefix && (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000382 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000383 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000384 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000385 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000386 insnContext = IC_64BIT_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000387 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000388 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000389 else if (HasAdSizePrefix)
390 insnContext = IC_64BIT_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000391 else if (HasREX_WPrefix && OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000392 insnContext = IC_64BIT_REXW_XS;
Craig Topper10243c82014-01-31 08:47:06 +0000393 else if (HasREX_WPrefix && OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000394 insnContext = IC_64BIT_REXW_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000395 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000396 insnContext = IC_64BIT_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000397 else if (OpPrefix == X86Local::XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000398 insnContext = IC_64BIT_XS;
399 else if (HasREX_WPrefix)
400 insnContext = IC_64BIT_REXW;
401 else
402 insnContext = IC_64BIT;
403 } else {
Craig Topperfa6298a2014-02-02 09:25:09 +0000404 if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XD)
Craig Topper88cb33e2011-10-01 19:54:56 +0000405 insnContext = IC_XD_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000406 else if (OpSize == X86Local::OpSize16 && OpPrefix == X86Local::XS)
Craig Toppera6978522011-10-11 04:34:23 +0000407 insnContext = IC_XS_OPSIZE;
Craig Topperfa6298a2014-02-02 09:25:09 +0000408 else if (OpSize == X86Local::OpSize16 || OpPrefix == X86Local::PD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000409 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000410 else if (HasAdSizePrefix)
411 insnContext = IC_ADSIZE;
Craig Topper10243c82014-01-31 08:47:06 +0000412 else if (OpPrefix == X86Local::XD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000413 insnContext = IC_XD;
Craig Topper10243c82014-01-31 08:47:06 +0000414 else if (OpPrefix == X86Local::XS || HasREPPrefix)
Sean Callanan04cc3072009-12-19 02:59:52 +0000415 insnContext = IC_XS;
416 else
417 insnContext = IC;
418 }
419
420 return insnContext;
421}
Craig Topperac172e22012-07-30 04:48:12 +0000422
Craig Topperf7755df2012-07-12 06:52:41 +0000423void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
424 unsigned &physicalOperandIndex,
425 unsigned &numPhysicalOperands,
426 const unsigned *operandMapping,
427 OperandEncoding (*encodingFromString)
428 (const std::string&,
Craig Topperfa6298a2014-02-02 09:25:09 +0000429 uint8_t OpSize)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000430 if (optional) {
431 if (physicalOperandIndex >= numPhysicalOperands)
432 return;
433 } else {
434 assert(physicalOperandIndex < numPhysicalOperands);
435 }
Craig Topperac172e22012-07-30 04:48:12 +0000436
Sean Callanan04cc3072009-12-19 02:59:52 +0000437 while (operandMapping[operandIndex] != operandIndex) {
438 Spec->operands[operandIndex].encoding = ENCODING_DUP;
439 Spec->operands[operandIndex].type =
440 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
441 ++operandIndex;
442 }
Craig Topperac172e22012-07-30 04:48:12 +0000443
Sean Callanan04cc3072009-12-19 02:59:52 +0000444 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000445
Sean Callanan04cc3072009-12-19 02:59:52 +0000446 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000447 OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000448 Spec->operands[operandIndex].type = typeFromString(typeName,
Craig Topperfa6298a2014-02-02 09:25:09 +0000449 HasREX_WPrefix, OpSize);
Craig Topperac172e22012-07-30 04:48:12 +0000450
Sean Callanan04cc3072009-12-19 02:59:52 +0000451 ++operandIndex;
452 ++physicalOperandIndex;
453}
454
Craig Topper83b7e242014-01-02 03:58:45 +0000455void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000456 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000457
Sean Callanan04cc3072009-12-19 02:59:52 +0000458 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000459
Chris Lattnerd8adec72010-11-01 04:03:32 +0000460 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000461
Sean Callanan04cc3072009-12-19 02:59:52 +0000462 unsigned numOperands = OperandList.size();
463 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000464
Sean Callanan04cc3072009-12-19 02:59:52 +0000465 // operandMapping maps from operands in OperandList to their originals.
466 // If operandMapping[i] != i, then the entry is a duplicate.
467 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000468 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000469
Craig Topperf7755df2012-07-12 06:52:41 +0000470 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000471 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000472 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000473 OperandList[operandIndex].Constraints[0];
474 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000475 operandMapping[operandIndex] = operandIndex;
476 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000477 } else {
478 ++numPhysicalOperands;
479 operandMapping[operandIndex] = operandIndex;
480 }
481 } else {
482 ++numPhysicalOperands;
483 operandMapping[operandIndex] = operandIndex;
484 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000485 }
Craig Topperac172e22012-07-30 04:48:12 +0000486
Sean Callanan04cc3072009-12-19 02:59:52 +0000487#define HANDLE_OPERAND(class) \
488 handleOperand(false, \
489 operandIndex, \
490 physicalOperandIndex, \
491 numPhysicalOperands, \
492 operandMapping, \
493 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000494
Sean Callanan04cc3072009-12-19 02:59:52 +0000495#define HANDLE_OPTIONAL(class) \
496 handleOperand(true, \
497 operandIndex, \
498 physicalOperandIndex, \
499 numPhysicalOperands, \
500 operandMapping, \
501 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000502
Sean Callanan04cc3072009-12-19 02:59:52 +0000503 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000504 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000505 // physicalOperandIndex should always be < numPhysicalOperands
506 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000507
Sean Callanan04cc3072009-12-19 02:59:52 +0000508 switch (Form) {
Craig Topper35da3d12014-01-16 07:36:58 +0000509 default: llvm_unreachable("Unhandled form");
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000510 case X86Local::RawFrmSrc:
511 HANDLE_OPERAND(relocation);
512 return;
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000513 case X86Local::RawFrmDst:
514 HANDLE_OPERAND(relocation);
515 return;
David Woodhouse9bbf7ca2014-01-22 15:08:36 +0000516 case X86Local::RawFrmDstSrc:
517 HANDLE_OPERAND(relocation);
518 HANDLE_OPERAND(relocation);
519 return;
Sean Callanan04cc3072009-12-19 02:59:52 +0000520 case X86Local::RawFrm:
521 // Operand 1 (optional) is an address or immediate.
522 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000523 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000524 "Unexpected number of operands for RawFrm");
525 HANDLE_OPTIONAL(relocation)
526 HANDLE_OPTIONAL(immediate)
527 break;
Craig Topper35da3d12014-01-16 07:36:58 +0000528 case X86Local::RawFrmMemOffs:
529 // Operand 1 is an address.
530 HANDLE_OPERAND(relocation);
531 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000532 case X86Local::AddRegFrm:
533 // Operand 1 is added to the opcode.
534 // Operand 2 (optional) is an address.
535 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
536 "Unexpected number of operands for AddRegFrm");
537 HANDLE_OPERAND(opcodeModifier)
538 HANDLE_OPTIONAL(relocation)
539 break;
540 case X86Local::MRMDestReg:
541 // Operand 1 is a register operand in the R/M field.
542 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000543 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000544 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000545 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000546 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
547 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
548 else
549 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
550 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000551
Sean Callanan04cc3072009-12-19 02:59:52 +0000552 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000553
Craig Topperd402df32014-02-02 07:08:01 +0000554 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000555 // FIXME: In AVX, the register below becomes the one encoded
556 // in ModRMVEX and the one above the one in the VEX.VVVV field
557 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000558
Sean Callanan04cc3072009-12-19 02:59:52 +0000559 HANDLE_OPERAND(roRegister)
560 HANDLE_OPTIONAL(immediate)
561 break;
562 case X86Local::MRMDestMem:
563 // Operand 1 is a memory operand (possibly SIB-extended)
564 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000565 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000566 // Operand 3 (optional) is an immediate.
Craig Topperd402df32014-02-02 07:08:01 +0000567 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000568 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
569 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
570 else
571 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
572 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000573 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000574
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000575 if (HasEVEX_K)
576 HANDLE_OPERAND(writemaskRegister)
577
Craig Topperd402df32014-02-02 07:08:01 +0000578 if (HasVEX_4V)
Craig Topper4f2fba12011-08-30 07:09:35 +0000579 // FIXME: In AVX, the register below becomes the one encoded
580 // in ModRMVEX and the one above the one in the VEX.VVVV field
581 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000582
Sean Callanan04cc3072009-12-19 02:59:52 +0000583 HANDLE_OPERAND(roRegister)
584 HANDLE_OPTIONAL(immediate)
585 break;
586 case X86Local::MRMSrcReg:
587 // Operand 1 is a register operand in the Reg/Opcode field.
588 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000589 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000590 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000591 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000592
Craig Topperd402df32014-02-02 07:08:01 +0000593 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000594 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000595 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000596 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000597 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000598 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000599
Sean Callananc3fd5232011-03-15 01:23:15 +0000600 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000601
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000602 if (HasEVEX_K)
603 HANDLE_OPERAND(writemaskRegister)
604
Craig Topperd402df32014-02-02 07:08:01 +0000605 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000606 // FIXME: In AVX, the register below becomes the one encoded
607 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000608 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000609
Craig Topper03a0bed2011-12-30 05:20:36 +0000610 if (HasMemOp4Prefix)
611 HANDLE_OPERAND(immediate)
612
Sean Callananc3fd5232011-03-15 01:23:15 +0000613 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000614
Craig Topperd402df32014-02-02 07:08:01 +0000615 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000616 HANDLE_OPERAND(vvvvRegister)
617
Craig Topper2ba766a2011-12-30 06:23:39 +0000618 if (!HasMemOp4Prefix)
619 HANDLE_OPTIONAL(immediate)
620 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000621 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000622 break;
623 case X86Local::MRMSrcMem:
624 // Operand 1 is a register operand in the Reg/Opcode field.
625 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000626 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000627 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000628
Craig Topperd402df32014-02-02 07:08:01 +0000629 if (HasVEX_4V || HasVEX_4VOp3)
Craig Topper2ba766a2011-12-30 06:23:39 +0000630 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000631 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000632 else
633 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
634 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000635
Sean Callanan04cc3072009-12-19 02:59:52 +0000636 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000637
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000638 if (HasEVEX_K)
639 HANDLE_OPERAND(writemaskRegister)
640
Craig Topperd402df32014-02-02 07:08:01 +0000641 if (HasVEX_4V)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000642 // FIXME: In AVX, the register below becomes the one encoded
643 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000644 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000645
Craig Topper03a0bed2011-12-30 05:20:36 +0000646 if (HasMemOp4Prefix)
647 HANDLE_OPERAND(immediate)
648
Sean Callanan04cc3072009-12-19 02:59:52 +0000649 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000650
Craig Topperd402df32014-02-02 07:08:01 +0000651 if (HasVEX_4VOp3)
Craig Topper25ea4e52011-10-16 03:51:13 +0000652 HANDLE_OPERAND(vvvvRegister)
653
Craig Topper2ba766a2011-12-30 06:23:39 +0000654 if (!HasMemOp4Prefix)
655 HANDLE_OPTIONAL(immediate)
656 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000657 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000658 case X86Local::MRMXr:
Sean Callanan04cc3072009-12-19 02:59:52 +0000659 case X86Local::MRM0r:
660 case X86Local::MRM1r:
661 case X86Local::MRM2r:
662 case X86Local::MRM3r:
663 case X86Local::MRM4r:
664 case X86Local::MRM5r:
665 case X86Local::MRM6r:
666 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000667 {
668 // Operand 1 is a register operand in the R/M field.
669 // Operand 2 (optional) is an immediate or relocation.
670 // Operand 3 (optional) is an immediate.
671 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000672 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000673 if (numPhysicalOperands > 3 + kOp + Op4v)
674 llvm_unreachable("Unexpected number of operands for MRMnr");
675 }
Craig Topperd402df32014-02-02 07:08:01 +0000676 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000677 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000678
679 if (HasEVEX_K)
680 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000681 HANDLE_OPTIONAL(rmRegister)
682 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000683 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000684 break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000685 case X86Local::MRMXm:
Sean Callanan04cc3072009-12-19 02:59:52 +0000686 case X86Local::MRM0m:
687 case X86Local::MRM1m:
688 case X86Local::MRM2m:
689 case X86Local::MRM3m:
690 case X86Local::MRM4m:
691 case X86Local::MRM5m:
692 case X86Local::MRM6m:
693 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000694 {
695 // Operand 1 is a memory operand (possibly SIB-extended)
696 // Operand 2 (optional) is an immediate or relocation.
697 unsigned kOp = (HasEVEX_K) ? 1:0;
Craig Topperd402df32014-02-02 07:08:01 +0000698 unsigned Op4v = (HasVEX_4V) ? 1:0;
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000699 if (numPhysicalOperands < 1 + kOp + Op4v ||
700 numPhysicalOperands > 2 + kOp + Op4v)
701 llvm_unreachable("Unexpected number of operands for MRMnm");
702 }
Craig Topperd402df32014-02-02 07:08:01 +0000703 if (HasVEX_4V)
Craig Topper27ad1252011-10-15 20:46:47 +0000704 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000705 if (HasEVEX_K)
706 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000707 HANDLE_OPERAND(memory)
708 HANDLE_OPTIONAL(relocation)
709 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000710 case X86Local::RawFrmImm8:
711 // operand 1 is a 16-bit immediate
712 // operand 2 is an 8-bit immediate
713 assert(numPhysicalOperands == 2 &&
714 "Unexpected number of operands for X86Local::RawFrmImm8");
715 HANDLE_OPERAND(immediate)
716 HANDLE_OPERAND(immediate)
717 break;
718 case X86Local::RawFrmImm16:
719 // operand 1 is a 16-bit immediate
720 // operand 2 is a 16-bit immediate
721 HANDLE_OPERAND(immediate)
722 HANDLE_OPERAND(immediate)
723 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000724 case X86Local::MRM_F8:
725 if (Opcode == 0xc6) {
726 assert(numPhysicalOperands == 1 &&
727 "Unexpected number of operands for X86Local::MRM_F8");
728 HANDLE_OPERAND(immediate)
729 } else if (Opcode == 0xc7) {
730 assert(numPhysicalOperands == 1 &&
731 "Unexpected number of operands for X86Local::MRM_F8");
732 HANDLE_OPERAND(relocation)
733 }
734 break;
Craig Topper0d1fd552014-02-19 05:34:21 +0000735 case X86Local::MRM_C0:
Craig Topper35da3d12014-01-16 07:36:58 +0000736 case X86Local::MRM_C1:
737 case X86Local::MRM_C2:
738 case X86Local::MRM_C3:
739 case X86Local::MRM_C4:
740 case X86Local::MRM_C8:
741 case X86Local::MRM_C9:
742 case X86Local::MRM_CA:
743 case X86Local::MRM_CB:
744 case X86Local::MRM_E8:
745 case X86Local::MRM_F0:
746 case X86Local::MRM_F9:
747 case X86Local::MRM_D0:
748 case X86Local::MRM_D1:
749 case X86Local::MRM_D4:
750 case X86Local::MRM_D5:
751 case X86Local::MRM_D6:
752 case X86Local::MRM_D8:
753 case X86Local::MRM_D9:
754 case X86Local::MRM_DA:
755 case X86Local::MRM_DB:
756 case X86Local::MRM_DC:
757 case X86Local::MRM_DD:
758 case X86Local::MRM_DE:
759 case X86Local::MRM_DF:
Craig Topper0d1fd552014-02-19 05:34:21 +0000760 case X86Local::MRM_E0:
Sean Callanan04cc3072009-12-19 02:59:52 +0000761 // Ignored.
762 break;
763 }
Craig Topperac172e22012-07-30 04:48:12 +0000764
Sean Callanan04cc3072009-12-19 02:59:52 +0000765 #undef HANDLE_OPERAND
766 #undef HANDLE_OPTIONAL
767}
768
769void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
770 // Special cases where the LLVM tables are not complete
771
Sean Callanandde9c122010-02-12 23:39:46 +0000772#define MAP(from, to) \
773 case X86Local::MRM_##from: \
774 filter = new ExactFilter(0x##from); \
775 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000776
777 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000778
779 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000780 uint8_t opcodeToSet = 0;
781
Craig Topper10243c82014-01-31 08:47:06 +0000782 switch (OpMap) {
783 default: llvm_unreachable("Invalid map!");
Craig Toppera0869dc2014-02-10 06:55:41 +0000784 case X86Local::OB:
Sean Callanan04cc3072009-12-19 02:59:52 +0000785 case X86Local::TB:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000786 case X86Local::T8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000787 case X86Local::TA:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000788 case X86Local::XOP8:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000789 case X86Local::XOP9:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000790 case X86Local::XOPA:
Craig Toppera0869dc2014-02-10 06:55:41 +0000791 switch (OpMap) {
792 default: llvm_unreachable("Unexpected map!");
793 case X86Local::OB: opcodeType = ONEBYTE; break;
794 case X86Local::TB: opcodeType = TWOBYTE; break;
795 case X86Local::T8: opcodeType = THREEBYTE_38; break;
796 case X86Local::TA: opcodeType = THREEBYTE_3A; break;
Craig Toppera0869dc2014-02-10 06:55:41 +0000797 case X86Local::XOP8: opcodeType = XOP8_MAP; break;
798 case X86Local::XOP9: opcodeType = XOP9_MAP; break;
799 case X86Local::XOPA: opcodeType = XOPA_MAP; break;
800 }
801
802 switch (Form) {
803 default:
Bob Wilsonebdae7c2014-02-10 05:28:30 +0000804 filter = new DumbFilter();
Craig Toppera0869dc2014-02-10 06:55:41 +0000805 break;
806 case X86Local::MRMDestReg: case X86Local::MRMDestMem:
807 case X86Local::MRMSrcReg: case X86Local::MRMSrcMem:
808 case X86Local::MRMXr: case X86Local::MRMXm:
809 filter = new ModFilter(isRegFormat(Form));
810 break;
811 case X86Local::MRM0r: case X86Local::MRM1r:
812 case X86Local::MRM2r: case X86Local::MRM3r:
813 case X86Local::MRM4r: case X86Local::MRM5r:
814 case X86Local::MRM6r: case X86Local::MRM7r:
815 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
816 break;
817 case X86Local::MRM0m: case X86Local::MRM1m:
818 case X86Local::MRM2m: case X86Local::MRM3m:
819 case X86Local::MRM4m: case X86Local::MRM5m:
820 case X86Local::MRM6m: case X86Local::MRM7m:
821 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
822 break;
823 MRM_MAPPING
824 } // switch (Form)
825
Craig Topper9e3e38a2013-10-03 05:17:48 +0000826 opcodeToSet = Opcode;
827 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000828 case X86Local::D8:
829 case X86Local::D9:
830 case X86Local::DA:
831 case X86Local::DB:
832 case X86Local::DC:
833 case X86Local::DD:
834 case X86Local::DE:
835 case X86Local::DF:
836 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +0000837 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +0000838 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +0000839 filter = new ExactFilter(Opcode);
Craig Topper10243c82014-01-31 08:47:06 +0000840 opcodeToSet = 0xd8 + (OpMap - X86Local::D8);
Sean Callanan04cc3072009-12-19 02:59:52 +0000841 break;
Craig Topper10243c82014-01-31 08:47:06 +0000842 } // switch (OpMap)
Sean Callanan04cc3072009-12-19 02:59:52 +0000843
844 assert(opcodeType != (OpcodeType)-1 &&
845 "Opcode type not set");
846 assert(filter && "Filter not set");
847
848 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +0000849 assert(((opcodeToSet & 7) == 0) &&
850 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +0000851
Craig Topper623b0d62014-01-01 14:22:37 +0000852 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +0000853
Craig Topper623b0d62014-01-01 14:22:37 +0000854 for (currentOpcode = opcodeToSet;
855 currentOpcode < opcodeToSet + 8;
856 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +0000857 tables.setTableFields(opcodeType,
858 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +0000859 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +0000860 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +0000861 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +0000862 } else {
863 tables.setTableFields(opcodeType,
864 insnContext(),
865 opcodeToSet,
866 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +0000867 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +0000868 }
Craig Topperac172e22012-07-30 04:48:12 +0000869
Sean Callanan04cc3072009-12-19 02:59:52 +0000870 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +0000871
Sean Callanandde9c122010-02-12 23:39:46 +0000872#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +0000873}
874
875#define TYPE(str, type) if (s == str) return type;
876OperandType RecognizableInstr::typeFromString(const std::string &s,
Sean Callanan04cc3072009-12-19 02:59:52 +0000877 bool hasREX_WPrefix,
Craig Topperfa6298a2014-02-02 09:25:09 +0000878 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000879 if(hasREX_WPrefix) {
880 // For instructions with a REX_W prefix, a declared 32-bit register encoding
881 // is special.
882 TYPE("GR32", TYPE_R32)
883 }
Craig Topperfa6298a2014-02-02 09:25:09 +0000884 if(OpSize == X86Local::OpSize16) {
885 // For OpSize16 instructions, a declared 16-bit register or
Sean Callanan04cc3072009-12-19 02:59:52 +0000886 // immediate encoding is special.
Craig Topperb7c7f382014-01-15 05:02:02 +0000887 TYPE("GR16", TYPE_Rv)
888 TYPE("i16imm", TYPE_IMMv)
Craig Topperfa6298a2014-02-02 09:25:09 +0000889 } else if(OpSize == X86Local::OpSize32) {
890 // For OpSize32 instructions, a declared 32-bit register or
Craig Topperb7c7f382014-01-15 05:02:02 +0000891 // immediate encoding is special.
892 TYPE("GR32", TYPE_Rv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000893 }
894 TYPE("i16mem", TYPE_Mv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000895 TYPE("i16imm", TYPE_IMM16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000896 TYPE("i16i8imm", TYPE_IMMv)
Craig Topperb7c7f382014-01-15 05:02:02 +0000897 TYPE("GR16", TYPE_R16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000898 TYPE("i32mem", TYPE_Mv)
899 TYPE("i32imm", TYPE_IMMv)
900 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +0000901 TYPE("u32u8imm", TYPE_IMM32)
Craig Topperb7c7f382014-01-15 05:02:02 +0000902 TYPE("GR32", TYPE_R32)
Craig Toppera422b092013-10-14 04:55:01 +0000903 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000904 TYPE("i64mem", TYPE_Mv)
905 TYPE("i64i32imm", TYPE_IMM64)
906 TYPE("i64i8imm", TYPE_IMM64)
907 TYPE("GR64", TYPE_R64)
908 TYPE("i8mem", TYPE_M8)
909 TYPE("i8imm", TYPE_IMM8)
910 TYPE("GR8", TYPE_R8)
911 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000912 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +0000913 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000914 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000915 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000916 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000917 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000918 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000919 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000920 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000921 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000922 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +0000923 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000924 TYPE("RST", TYPE_ST)
925 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +0000926 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000927 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +0000928 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +0000929 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +0000930 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +0000931 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +0000932 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000933 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +0000934 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +0000935 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +0000936 TYPE("brtarget8", TYPE_REL8)
937 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +0000938 TYPE("lea32mem", TYPE_LEA)
939 TYPE("lea64_32mem", TYPE_LEA)
940 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +0000941 TYPE("VR64", TYPE_MM64)
942 TYPE("i64imm", TYPE_IMMv)
943 TYPE("opaque32mem", TYPE_M1616)
944 TYPE("opaque48mem", TYPE_M1632)
945 TYPE("opaque80mem", TYPE_M1664)
946 TYPE("opaque512mem", TYPE_M512)
947 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
948 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +0000949 TYPE("CONTROL_REG", TYPE_CONTROLREG)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +0000950 TYPE("srcidx8", TYPE_SRCIDX8)
951 TYPE("srcidx16", TYPE_SRCIDX16)
952 TYPE("srcidx32", TYPE_SRCIDX32)
953 TYPE("srcidx64", TYPE_SRCIDX64)
David Woodhouseb33c2ef2014-01-22 15:08:21 +0000954 TYPE("dstidx8", TYPE_DSTIDX8)
955 TYPE("dstidx16", TYPE_DSTIDX16)
956 TYPE("dstidx32", TYPE_DSTIDX32)
957 TYPE("dstidx64", TYPE_DSTIDX64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000958 TYPE("offset8", TYPE_MOFFS8)
959 TYPE("offset16", TYPE_MOFFS16)
960 TYPE("offset32", TYPE_MOFFS32)
961 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +0000962 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000963 TYPE("VR256X", TYPE_XMM256)
964 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +0000965 TYPE("VK1", TYPE_VK1)
966 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000967 TYPE("VK8", TYPE_VK8)
968 TYPE("VK8WM", TYPE_VK8)
969 TYPE("VK16", TYPE_VK16)
970 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +0000971 TYPE("GR16_NOAX", TYPE_Rv)
972 TYPE("GR32_NOAX", TYPE_Rv)
973 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +0000974 TYPE("vx32mem", TYPE_M32)
975 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000976 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +0000977 TYPE("vx64mem", TYPE_M64)
978 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000979 TYPE("vy64xmem", TYPE_M64)
980 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +0000981 errs() << "Unhandled type string " << s << "\n";
982 llvm_unreachable("Unhandled type string");
983}
984#undef TYPE
985
986#define ENCODING(str, encoding) if (s == str) return encoding;
Craig Topperfa6298a2014-02-02 09:25:09 +0000987OperandEncoding
988RecognizableInstr::immediateEncodingFromString(const std::string &s,
989 uint8_t OpSize) {
990 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000991 // For instructions without an OpSize prefix, a declared 16-bit register or
992 // immediate encoding is special.
993 ENCODING("i16imm", ENCODING_IW)
994 }
995 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +0000996 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +0000997 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +0000998 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +0000999 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001000 ENCODING("i16imm", ENCODING_Iv)
1001 ENCODING("i16i8imm", ENCODING_IB)
1002 ENCODING("i32imm", ENCODING_Iv)
1003 ENCODING("i64i32imm", ENCODING_ID)
1004 ENCODING("i64i8imm", ENCODING_IB)
1005 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001006 // This is not a typo. Instructions like BLENDVPD put
1007 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001008 ENCODING("FR32", ENCODING_IB)
1009 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001010 ENCODING("VR128", ENCODING_IB)
1011 ENCODING("VR256", ENCODING_IB)
1012 ENCODING("FR32X", ENCODING_IB)
1013 ENCODING("FR64X", ENCODING_IB)
1014 ENCODING("VR128X", ENCODING_IB)
1015 ENCODING("VR256X", ENCODING_IB)
1016 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001017 errs() << "Unhandled immediate encoding " << s << "\n";
1018 llvm_unreachable("Unhandled immediate encoding");
1019}
1020
Craig Topperfa6298a2014-02-02 09:25:09 +00001021OperandEncoding
1022RecognizableInstr::rmRegisterEncodingFromString(const std::string &s,
1023 uint8_t OpSize) {
Craig Topper623b0d62014-01-01 14:22:37 +00001024 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001025 ENCODING("GR16", ENCODING_RM)
1026 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001027 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001028 ENCODING("GR64", ENCODING_RM)
1029 ENCODING("GR8", ENCODING_RM)
1030 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001031 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001032 ENCODING("FR64", ENCODING_RM)
1033 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001034 ENCODING("FR64X", ENCODING_RM)
1035 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001036 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001037 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001038 ENCODING("VR256X", ENCODING_RM)
1039 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001040 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001041 ENCODING("VK8", ENCODING_RM)
1042 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001043 errs() << "Unhandled R/M register encoding " << s << "\n";
1044 llvm_unreachable("Unhandled R/M register encoding");
1045}
1046
Craig Topperfa6298a2014-02-02 09:25:09 +00001047OperandEncoding
1048RecognizableInstr::roRegisterEncodingFromString(const std::string &s,
1049 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001050 ENCODING("GR16", ENCODING_REG)
1051 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001052 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001053 ENCODING("GR64", ENCODING_REG)
1054 ENCODING("GR8", ENCODING_REG)
1055 ENCODING("VR128", ENCODING_REG)
1056 ENCODING("FR64", ENCODING_REG)
1057 ENCODING("FR32", ENCODING_REG)
1058 ENCODING("VR64", ENCODING_REG)
1059 ENCODING("SEGMENT_REG", ENCODING_REG)
1060 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001061 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001062 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001063 ENCODING("VR256X", ENCODING_REG)
1064 ENCODING("VR128X", ENCODING_REG)
1065 ENCODING("FR64X", ENCODING_REG)
1066 ENCODING("FR32X", ENCODING_REG)
1067 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001068 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001069 ENCODING("VK8", ENCODING_REG)
1070 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001071 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001072 ENCODING("VK8WM", ENCODING_REG)
1073 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001074 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1075 llvm_unreachable("Unhandled reg/opcode register encoding");
1076}
1077
Craig Topperfa6298a2014-02-02 09:25:09 +00001078OperandEncoding
1079RecognizableInstr::vvvvRegisterEncodingFromString(const std::string &s,
1080 uint8_t OpSize) {
Craig Topper965de2c2011-10-14 07:06:56 +00001081 ENCODING("GR32", ENCODING_VVVV)
1082 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001083 ENCODING("FR32", ENCODING_VVVV)
1084 ENCODING("FR64", ENCODING_VVVV)
1085 ENCODING("VR128", ENCODING_VVVV)
1086 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001087 ENCODING("FR32X", ENCODING_VVVV)
1088 ENCODING("FR64X", ENCODING_VVVV)
1089 ENCODING("VR128X", ENCODING_VVVV)
1090 ENCODING("VR256X", ENCODING_VVVV)
1091 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001092 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001093 ENCODING("VK8", ENCODING_VVVV)
1094 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001095 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1096 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1097}
1098
Craig Topperfa6298a2014-02-02 09:25:09 +00001099OperandEncoding
1100RecognizableInstr::writemaskRegisterEncodingFromString(const std::string &s,
1101 uint8_t OpSize) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001102 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001103 ENCODING("VK8WM", ENCODING_WRITEMASK)
1104 ENCODING("VK16WM", ENCODING_WRITEMASK)
1105 errs() << "Unhandled mask register encoding " << s << "\n";
1106 llvm_unreachable("Unhandled mask register encoding");
1107}
1108
Craig Topperfa6298a2014-02-02 09:25:09 +00001109OperandEncoding
1110RecognizableInstr::memoryEncodingFromString(const std::string &s,
1111 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001112 ENCODING("i16mem", ENCODING_RM)
1113 ENCODING("i32mem", ENCODING_RM)
1114 ENCODING("i64mem", ENCODING_RM)
1115 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001116 ENCODING("ssmem", ENCODING_RM)
1117 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001118 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001119 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001120 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001121 ENCODING("f64mem", ENCODING_RM)
1122 ENCODING("f32mem", ENCODING_RM)
1123 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001124 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001125 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001126 ENCODING("f80mem", ENCODING_RM)
1127 ENCODING("lea32mem", ENCODING_RM)
1128 ENCODING("lea64_32mem", ENCODING_RM)
1129 ENCODING("lea64mem", ENCODING_RM)
1130 ENCODING("opaque32mem", ENCODING_RM)
1131 ENCODING("opaque48mem", ENCODING_RM)
1132 ENCODING("opaque80mem", ENCODING_RM)
1133 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001134 ENCODING("vx32mem", ENCODING_RM)
1135 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001136 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001137 ENCODING("vx64mem", ENCODING_RM)
1138 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001139 ENCODING("vy64xmem", ENCODING_RM)
1140 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001141 errs() << "Unhandled memory encoding " << s << "\n";
1142 llvm_unreachable("Unhandled memory encoding");
1143}
1144
Craig Topperfa6298a2014-02-02 09:25:09 +00001145OperandEncoding
1146RecognizableInstr::relocationEncodingFromString(const std::string &s,
1147 uint8_t OpSize) {
1148 if(OpSize != X86Local::OpSize16) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001149 // For instructions without an OpSize prefix, a declared 16-bit register or
1150 // immediate encoding is special.
1151 ENCODING("i16imm", ENCODING_IW)
1152 }
1153 ENCODING("i16imm", ENCODING_Iv)
1154 ENCODING("i16i8imm", ENCODING_IB)
1155 ENCODING("i32imm", ENCODING_Iv)
1156 ENCODING("i32i8imm", ENCODING_IB)
1157 ENCODING("i64i32imm", ENCODING_ID)
1158 ENCODING("i64i8imm", ENCODING_IB)
1159 ENCODING("i8imm", ENCODING_IB)
1160 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001161 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001162 ENCODING("i32imm_pcrel", ENCODING_ID)
1163 ENCODING("brtarget", ENCODING_Iv)
1164 ENCODING("brtarget8", ENCODING_IB)
1165 ENCODING("i64imm", ENCODING_IO)
1166 ENCODING("offset8", ENCODING_Ia)
1167 ENCODING("offset16", ENCODING_Ia)
1168 ENCODING("offset32", ENCODING_Ia)
1169 ENCODING("offset64", ENCODING_Ia)
David Woodhouse2ef8d9c2014-01-22 15:08:08 +00001170 ENCODING("srcidx8", ENCODING_SI)
1171 ENCODING("srcidx16", ENCODING_SI)
1172 ENCODING("srcidx32", ENCODING_SI)
1173 ENCODING("srcidx64", ENCODING_SI)
David Woodhouseb33c2ef2014-01-22 15:08:21 +00001174 ENCODING("dstidx8", ENCODING_DI)
1175 ENCODING("dstidx16", ENCODING_DI)
1176 ENCODING("dstidx32", ENCODING_DI)
1177 ENCODING("dstidx64", ENCODING_DI)
Sean Callanan04cc3072009-12-19 02:59:52 +00001178 errs() << "Unhandled relocation encoding " << s << "\n";
1179 llvm_unreachable("Unhandled relocation encoding");
1180}
1181
Craig Topperfa6298a2014-02-02 09:25:09 +00001182OperandEncoding
1183RecognizableInstr::opcodeModifierEncodingFromString(const std::string &s,
1184 uint8_t OpSize) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001185 ENCODING("GR32", ENCODING_Rv)
1186 ENCODING("GR64", ENCODING_RO)
1187 ENCODING("GR16", ENCODING_Rv)
1188 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001189 ENCODING("GR16_NOAX", ENCODING_Rv)
1190 ENCODING("GR32_NOAX", ENCODING_Rv)
1191 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001192 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1193 llvm_unreachable("Unhandled opcode modifier encoding");
1194}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001195#undef ENCODING