blob: ba6f450de97753685623bf7cf31a08660c13a3d5 [file] [log] [blame]
Chris Lattnera58f5592006-05-23 23:20:42 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattner76ac0682005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng911c68d2006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chengdc614c12006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng72d5c252006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng88decde2006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000023#include "llvm/Function.h"
Evan Cheng78038292006-04-05 23:38:46 +000024#include "llvm/Intrinsics.h"
Evan Chengaf598d22006-03-13 23:18:16 +000025#include "llvm/ADT/VectorExtras.h"
26#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng339edad2006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000030#include "llvm/CodeGen/SelectionDAG.h"
31#include "llvm/CodeGen/SSARegMap.h"
Evan Cheng2dd217b2006-01-31 03:14:29 +000032#include "llvm/Support/MathExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000033#include "llvm/Target/TargetOptions.h"
Evan Cheng8c5766e2006-10-04 18:33:38 +000034#include "llvm/Support/CommandLine.h"
Chris Lattnerf6a69662006-10-31 19:42:44 +000035#include "llvm/ADT/StringExtras.h"
Chris Lattner76ac0682005-11-15 00:40:23 +000036using namespace llvm;
37
38// FIXME: temporary.
Chris Lattner76ac0682005-11-15 00:40:23 +000039static cl::opt<bool> EnableFastCC("enable-x86-fastcc", cl::Hidden,
40 cl::desc("Enable fastcc on X86"));
Chris Lattner76ac0682005-11-15 00:40:23 +000041X86TargetLowering::X86TargetLowering(TargetMachine &TM)
42 : TargetLowering(TM) {
Evan Chengcde9e302006-01-27 08:10:46 +000043 Subtarget = &TM.getSubtarget<X86Subtarget>();
44 X86ScalarSSE = Subtarget->hasSSE2();
Evan Cheng11b0a5d2006-09-08 06:48:29 +000045 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Evan Chengcde9e302006-01-27 08:10:46 +000046
Chris Lattner76ac0682005-11-15 00:40:23 +000047 // Set up the TargetLowering object.
48
49 // X86 is weird, it always uses i8 for shift amounts and setcc results.
50 setShiftAmountType(MVT::i8);
51 setSetCCResultType(MVT::i8);
52 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng83eeefb2006-01-25 09:15:17 +000053 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattner76ac0682005-11-15 00:40:23 +000054 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng11b0a5d2006-09-08 06:48:29 +000055 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng20931a72006-03-16 21:47:42 +000056
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000057 if (Subtarget->isTargetDarwin()) {
Evan Chengb09a56f2006-03-17 20:31:41 +000058 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000059 setUseUnderscoreSetJmp(false);
60 setUseUnderscoreLongJmp(false);
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +000061 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikov3b7c2572006-12-10 23:12:42 +000062 // MS runtime is weird: it exports _setjmp, but longjmp!
63 setUseUnderscoreSetJmp(true);
64 setUseUnderscoreLongJmp(false);
65 } else {
66 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
68 }
69
Evan Cheng20931a72006-03-16 21:47:42 +000070 // Add legal addressing mode scale values.
71 addLegalAddressScale(8);
72 addLegalAddressScale(4);
73 addLegalAddressScale(2);
74 // Enter the ones which require both scale + index last. These are more
75 // expensive.
76 addLegalAddressScale(9);
77 addLegalAddressScale(5);
78 addLegalAddressScale(3);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +000079
Chris Lattner76ac0682005-11-15 00:40:23 +000080 // Set up the register classes.
Evan Cheng9fee4422006-05-16 07:21:53 +000081 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
82 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
83 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000084 if (Subtarget->is64Bit())
85 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +000086
Evan Cheng5d9fd972006-10-04 00:56:09 +000087 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
88
Chris Lattner76ac0682005-11-15 00:40:23 +000089 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
90 // operation.
91 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
92 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
93 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000094
Evan Cheng11b0a5d2006-09-08 06:48:29 +000095 if (Subtarget->is64Bit()) {
96 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng0d5b69f2006-01-17 02:32:49 +000097 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +000098 } else {
99 if (X86ScalarSSE)
100 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
101 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
102 else
103 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
104 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000105
106 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
107 // this operation.
108 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
109 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000110 // SSE has no i16 to fp conversion, only i32
Evan Cheng08390f62006-01-30 22:13:22 +0000111 if (X86ScalarSSE)
Evan Cheng08390f62006-01-30 22:13:22 +0000112 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Evan Cheng593bea72006-02-17 07:01:52 +0000113 else {
114 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
115 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
116 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000117
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000118 if (!Subtarget->is64Bit()) {
119 // Custom lower SINT_TO_FP and FP_TO_SINT from/to i64 in 32-bit mode.
120 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
121 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
122 }
Evan Cheng5b97fcf2006-01-30 08:02:57 +0000123
Evan Cheng08390f62006-01-30 22:13:22 +0000124 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
125 // this operation.
126 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
127 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
128
129 if (X86ScalarSSE) {
130 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
131 } else {
Chris Lattner76ac0682005-11-15 00:40:23 +0000132 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng08390f62006-01-30 22:13:22 +0000133 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000134 }
135
136 // Handle FP_TO_UINT by promoting the destination to a larger signed
137 // conversion.
138 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
139 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
140 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
141
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000142 if (Subtarget->is64Bit()) {
143 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000144 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000145 } else {
146 if (X86ScalarSSE && !Subtarget->hasSSE3())
147 // Expand FP_TO_UINT into a select.
148 // FIXME: We would like to use a Custom expander here eventually to do
149 // the optimal thing for SSE vs. the default expansion in the legalizer.
150 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
151 else
152 // With SSE3 we can use fisttpll to convert to a signed i64.
153 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
154 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000155
Chris Lattner55c17f92006-12-05 18:22:22 +0000156 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Chris Lattnerc20b7e82006-12-05 18:45:06 +0000157 if (!X86ScalarSSE) {
158 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
159 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
160 }
Chris Lattner30107e62005-12-23 05:15:23 +0000161
Evan Cheng0d41d192006-10-30 08:02:39 +0000162 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng593bea72006-02-17 07:01:52 +0000163 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman7e7f4392006-02-01 07:19:44 +0000164 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
165 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000166 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000167 if (Subtarget->is64Bit())
168 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000169 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Expand);
Chris Lattner32257332005-12-07 17:59:14 +0000170 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000171 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
172 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000173 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000174
Chris Lattner76ac0682005-11-15 00:40:23 +0000175 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
176 setOperationAction(ISD::CTTZ , MVT::i8 , Expand);
177 setOperationAction(ISD::CTLZ , MVT::i8 , Expand);
178 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
179 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
180 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
181 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
182 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
183 setOperationAction(ISD::CTLZ , MVT::i32 , Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000184 if (Subtarget->is64Bit()) {
185 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
186 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
187 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
188 }
189
Andrew Lenharth0bf68ae2005-11-20 21:41:10 +0000190 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begeman2fba8a32006-01-14 03:14:10 +0000191 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman1b8121b2006-01-11 21:21:00 +0000192
Chris Lattner76ac0682005-11-15 00:40:23 +0000193 // These should be promoted to a larger select which is supported.
194 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
195 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000196 // X86 wants to expand cmov itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000197 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
198 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
199 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
200 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
201 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
202 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
203 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
204 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
205 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000206 if (Subtarget->is64Bit()) {
207 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
208 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
209 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000210 // X86 ret instruction may pop stack.
Evan Cheng593bea72006-02-17 07:01:52 +0000211 setOperationAction(ISD::RET , MVT::Other, Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000212 // Darwin ABI issue.
Evan Cheng5588de92006-02-18 00:15:05 +0000213 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman4ca2ea52006-04-22 18:53:45 +0000214 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng593bea72006-02-17 07:01:52 +0000215 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Evan Chenge0ed6ec2006-02-23 20:41:18 +0000216 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000217 if (Subtarget->is64Bit()) {
218 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
219 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
220 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
221 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
222 }
Nate Begeman7e5496d2006-02-17 00:03:04 +0000223 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng593bea72006-02-17 07:01:52 +0000224 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
225 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
226 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Nate Begeman7e5496d2006-02-17 00:03:04 +0000227 // X86 wants to expand memset / memcpy itself.
Evan Cheng593bea72006-02-17 07:01:52 +0000228 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
229 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattner76ac0682005-11-15 00:40:23 +0000230
Chris Lattner9c415362005-11-29 06:16:21 +0000231 // We don't have line number support yet.
232 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeydeeafa02006-01-05 01:47:43 +0000233 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Cheng30d7b702006-03-07 02:02:57 +0000234 // FIXME - use subtarget debug flags
Anton Korobeynikovaa4c0f92006-10-31 08:31:24 +0000235 if (!Subtarget->isTargetDarwin() &&
236 !Subtarget->isTargetELF() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +0000237 !Subtarget->isTargetCygMing())
Jim Laskeyf9e54452007-01-26 14:34:52 +0000238 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattner9c415362005-11-29 06:16:21 +0000239
Nate Begemane74795c2006-01-25 18:21:52 +0000240 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
241 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000242
Nate Begemane74795c2006-01-25 18:21:52 +0000243 // Use the default implementation.
244 setOperationAction(ISD::VAARG , MVT::Other, Expand);
245 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
246 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000247 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000248 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
250 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Chris Lattner78c358d2006-01-15 09:00:21 +0000251 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner8e2f52e2006-01-13 02:42:53 +0000252
Chris Lattner76ac0682005-11-15 00:40:23 +0000253 if (X86ScalarSSE) {
254 // Set up the FP register classes.
Evan Cheng84dc9b52006-01-12 08:27:59 +0000255 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
256 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattner76ac0682005-11-15 00:40:23 +0000257
Evan Cheng72d5c252006-01-31 22:28:30 +0000258 // Use ANDPD to simulate FABS.
259 setOperationAction(ISD::FABS , MVT::f64, Custom);
260 setOperationAction(ISD::FABS , MVT::f32, Custom);
261
262 // Use XORP to simulate FNEG.
263 setOperationAction(ISD::FNEG , MVT::f64, Custom);
264 setOperationAction(ISD::FNEG , MVT::f32, Custom);
265
Evan Cheng4363e882007-01-05 07:55:56 +0000266 // Use ANDPD and ORPD to simulate FCOPYSIGN.
267 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
268 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
269
Evan Chengd8fba3a2006-02-02 00:28:23 +0000270 // We don't support sin/cos/fmod
Chris Lattner76ac0682005-11-15 00:40:23 +0000271 setOperationAction(ISD::FSIN , MVT::f64, Expand);
272 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000273 setOperationAction(ISD::FREM , MVT::f64, Expand);
274 setOperationAction(ISD::FSIN , MVT::f32, Expand);
275 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000276 setOperationAction(ISD::FREM , MVT::f32, Expand);
277
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000278 // Expand FP immediates into loads from the stack, except for the special
279 // cases we handle.
280 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
281 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000282 addLegalFPImmediate(+0.0); // xorps / xorpd
283 } else {
284 // Set up the FP register classes.
285 addRegisterClass(MVT::f64, X86::RFPRegisterClass);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000286
Evan Cheng4363e882007-01-05 07:55:56 +0000287 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
288 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
289 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000290
Chris Lattner76ac0682005-11-15 00:40:23 +0000291 if (!UnsafeFPMath) {
292 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
293 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
294 }
295
Chris Lattner61c9a8e2006-01-29 06:26:08 +0000296 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
Chris Lattner76ac0682005-11-15 00:40:23 +0000297 addLegalFPImmediate(+0.0); // FLD0
298 addLegalFPImmediate(+1.0); // FLD1
299 addLegalFPImmediate(-0.0); // FLD0/FCHS
300 addLegalFPImmediate(-1.0); // FLD1/FCHS
301 }
Evan Cheng9e252e32006-02-22 02:26:30 +0000302
Evan Cheng19264272006-03-01 01:11:20 +0000303 // First set operation action for all vector types to expand. Then we
304 // will selectively turn on ones that can be effectively codegen'd.
305 for (unsigned VT = (unsigned)MVT::Vector + 1;
306 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
307 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
308 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000309 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
310 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000311 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Chengbf3df772006-10-27 18:49:08 +0000312 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
313 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
314 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
315 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
316 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
317 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000318 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000319 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner00f46832006-03-21 20:51:05 +0000320 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengcbffa462006-03-31 19:22:53 +0000321 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Cheng19264272006-03-01 01:11:20 +0000322 }
323
Evan Chengbc047222006-03-22 19:22:18 +0000324 if (Subtarget->hasMMX()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000325 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
326 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
327 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
328
Evan Cheng19264272006-03-01 01:11:20 +0000329 // FIXME: add MMX packed arithmetics
Evan Chengd5e905d2006-03-21 23:01:21 +0000330 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Expand);
331 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Expand);
332 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Expand);
Evan Cheng9e252e32006-02-22 02:26:30 +0000333 }
334
Evan Chengbc047222006-03-22 19:22:18 +0000335 if (Subtarget->hasSSE1()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000336 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
337
Evan Chengbf3df772006-10-27 18:49:08 +0000338 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
339 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
340 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
341 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000342 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
343 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
344 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Chengebf10062006-04-03 20:53:28 +0000345 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000346 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000347 }
348
Evan Chengbc047222006-03-22 19:22:18 +0000349 if (Subtarget->hasSSE2()) {
Evan Cheng9e252e32006-02-22 02:26:30 +0000350 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
351 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
352 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
353 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
354 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
355
Evan Cheng617a6a82006-04-10 07:23:14 +0000356 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
357 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
358 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000359 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
360 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
361 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Chenge4f97cc2006-04-13 05:10:25 +0000362 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Chengbf3df772006-10-27 18:49:08 +0000363 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
364 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
365 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
366 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Evan Cheng92232302006-04-12 21:21:57 +0000367
Evan Cheng617a6a82006-04-10 07:23:14 +0000368 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
369 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengcbffa462006-03-31 19:22:53 +0000370 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng6e5e2052006-04-17 22:04:06 +0000371 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
372 // Implement v4f32 insert_vector_elt in terms of SSE2 v8i16 ones.
373 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Cheng617a6a82006-04-10 07:23:14 +0000374
Evan Cheng92232302006-04-12 21:21:57 +0000375 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
376 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
377 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
378 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
379 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
380 }
381 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
382 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
383 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
384 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
385 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
386 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
387
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +0000388 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng92232302006-04-12 21:21:57 +0000389 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
390 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
391 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
392 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
393 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
394 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
395 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Chenge2157c62006-04-12 17:12:36 +0000396 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
397 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng92232302006-04-12 21:21:57 +0000398 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
399 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng617a6a82006-04-10 07:23:14 +0000400 }
Evan Cheng92232302006-04-12 21:21:57 +0000401
402 // Custom lower v2i64 and v2f64 selects.
403 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Chenge2157c62006-04-12 17:12:36 +0000404 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Cheng617a6a82006-04-10 07:23:14 +0000405 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng92232302006-04-12 21:21:57 +0000406 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng9e252e32006-02-22 02:26:30 +0000407 }
408
Evan Cheng78038292006-04-05 23:38:46 +0000409 // We want to custom lower some of our intrinsics.
410 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
411
Evan Cheng5987cfb2006-07-07 08:33:52 +0000412 // We have target-specific dag combine patterns for the following nodes:
413 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner9259b1e2006-10-04 06:57:07 +0000414 setTargetDAGCombine(ISD::SELECT);
Evan Cheng5987cfb2006-07-07 08:33:52 +0000415
Chris Lattner76ac0682005-11-15 00:40:23 +0000416 computeRegisterProperties();
417
Evan Cheng6a374562006-02-14 08:25:08 +0000418 // FIXME: These should be based on subtarget info. Plus, the values should
419 // be smaller when we are in optimizing for size mode.
Evan Cheng4b40a422006-02-14 08:38:30 +0000420 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
421 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
422 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattner76ac0682005-11-15 00:40:23 +0000423 allowUnalignedMemoryAccesses = true; // x86 supports it!
424}
425
Chris Lattner3c763092007-02-25 08:29:00 +0000426
427//===----------------------------------------------------------------------===//
428// Return Value Calling Convention Implementation
429//===----------------------------------------------------------------------===//
430
431/// GetRetValueLocs - If we are returning a set of values with the specified
432/// value types, determine the set of registers each one will land in. This
433/// sets one element of the ResultRegs array for each element in the VTs array.
434static void GetRetValueLocs(const MVT::ValueType *VTs, unsigned NumVTs,
435 unsigned *ResultRegs,
436 const X86Subtarget *Subtarget,
437 unsigned CallingConv) {
438 if (NumVTs == 0) return;
439
440 if (NumVTs == 2) {
441 ResultRegs[0] = VTs[0] == MVT::i64 ? X86::RAX : X86::EAX;
442 ResultRegs[1] = VTs[1] == MVT::i64 ? X86::RDX : X86::EDX;
443 return;
444 }
445
446 // Otherwise, NumVTs is 1.
447 MVT::ValueType ArgVT = VTs[0];
448
Chris Lattner0cd99602007-02-25 08:59:22 +0000449 unsigned Reg;
450 switch (ArgVT) {
451 case MVT::i8: Reg = X86::AL; break;
452 case MVT::i16: Reg = X86::AX; break;
453 case MVT::i32: Reg = X86::EAX; break;
454 case MVT::i64: Reg = X86::RAX; break;
455 case MVT::f32:
456 case MVT::f64:
457 if (Subtarget->is64Bit())
458 Reg = X86::XMM0; // FP values in X86-64 go in XMM0.
459 else
460 Reg = X86::ST0; // FP values in X86-32 go in ST0.
461 break;
462 default:
463 assert(MVT::isVector(ArgVT) && "Unknown return value type!");
464 Reg = X86::XMM0; // Int/FP vector result -> XMM0.
465 break;
Chris Lattner3c763092007-02-25 08:29:00 +0000466 }
Chris Lattner0cd99602007-02-25 08:59:22 +0000467 ResultRegs[0] = Reg;
468}
469
Chris Lattner2fc0d702007-02-25 09:12:39 +0000470/// LowerRET - Lower an ISD::RET node.
471SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
472 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
473
474 // Support up returning up to two registers.
475 MVT::ValueType VTs[2];
476 unsigned DestRegs[2];
477 unsigned NumRegs = Op.getNumOperands() / 2;
478 assert(NumRegs <= 2 && "Can only return up to two regs!");
479
480 for (unsigned i = 0; i != NumRegs; ++i)
481 VTs[i] = Op.getOperand(i*2+1).getValueType();
482
483 // Determine which register each value should be copied into.
484 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget,
485 DAG.getMachineFunction().getFunction()->getCallingConv());
486
487 // If this is the first return lowered for this function, add the regs to the
488 // liveout set for the function.
489 if (DAG.getMachineFunction().liveout_empty()) {
490 for (unsigned i = 0; i != NumRegs; ++i)
491 DAG.getMachineFunction().addLiveOut(DestRegs[i]);
492 }
493
494 SDOperand Chain = Op.getOperand(0);
495 SDOperand Flag;
496
497 // Copy the result values into the output registers.
498 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
499 for (unsigned i = 0; i != NumRegs; ++i) {
500 Chain = DAG.getCopyToReg(Chain, DestRegs[i], Op.getOperand(i*2+1), Flag);
501 Flag = Chain.getValue(1);
502 }
503 } else {
504 // We need to handle a destination of ST0 specially, because it isn't really
505 // a register.
506 SDOperand Value = Op.getOperand(1);
507
508 // If this is an FP return with ScalarSSE, we need to move the value from
509 // an XMM register onto the fp-stack.
510 if (X86ScalarSSE) {
511 SDOperand MemLoc;
512
513 // If this is a load into a scalarsse value, don't store the loaded value
514 // back to the stack, only to reload it: just replace the scalar-sse load.
515 if (ISD::isNON_EXTLoad(Value.Val) &&
516 (Chain == Value.getValue(1) || Chain == Value.getOperand(0))) {
517 Chain = Value.getOperand(0);
518 MemLoc = Value.getOperand(1);
519 } else {
520 // Spill the value to memory and reload it into top of stack.
521 unsigned Size = MVT::getSizeInBits(VTs[0])/8;
522 MachineFunction &MF = DAG.getMachineFunction();
523 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
524 MemLoc = DAG.getFrameIndex(SSFI, getPointerTy());
525 Chain = DAG.getStore(Op.getOperand(0), Value, MemLoc, NULL, 0);
526 }
527 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
528 SDOperand Ops[] = { Chain, MemLoc, DAG.getValueType(VTs[0]) };
529 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
530 Chain = Value.getValue(1);
531 }
532
533 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
534 SDOperand Ops[] = { Chain, Value };
535 Chain = DAG.getNode(X86ISD::FP_SET_RESULT, Tys, Ops, 2);
536 Flag = Chain.getValue(1);
537 }
538
539 SDOperand BytesToPop = DAG.getConstant(getBytesToPopOnReturn(), MVT::i16);
540 if (Flag.Val)
541 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop, Flag);
542 else
543 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, Chain, BytesToPop);
544}
545
546
Chris Lattner0cd99602007-02-25 08:59:22 +0000547/// LowerCallResult - Lower the result values of an ISD::CALL into the
548/// appropriate copies out of appropriate physical registers. This assumes that
549/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
550/// being lowered. The returns a SDNode with the same number of values as the
551/// ISD::CALL.
552SDNode *X86TargetLowering::
553LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
554 unsigned CallingConv, SelectionDAG &DAG) {
555 SmallVector<SDOperand, 8> ResultVals;
556
557 // We support returning up to two registers.
558 MVT::ValueType VTs[2];
559 unsigned DestRegs[2];
560 unsigned NumRegs = TheCall->getNumValues() - 1;
561 assert(NumRegs <= 2 && "Can only return up to two regs!");
562
563 for (unsigned i = 0; i != NumRegs; ++i)
564 VTs[i] = TheCall->getValueType(i);
565
566 // Determine which register each value should be copied into.
567 GetRetValueLocs(VTs, NumRegs, DestRegs, Subtarget, CallingConv);
568
569 // Copy all of the result registers out of their specified physreg.
570 if (NumRegs != 1 || DestRegs[0] != X86::ST0) {
571 for (unsigned i = 0; i != NumRegs; ++i) {
572 Chain = DAG.getCopyFromReg(Chain, DestRegs[i], VTs[i],
573 InFlag).getValue(1);
574 InFlag = Chain.getValue(2);
575 ResultVals.push_back(Chain.getValue(0));
576 }
577 } else {
578 // Copies from the FP stack are special, as ST0 isn't a valid register
579 // before the fp stackifier runs.
580
581 // Copy ST0 into an RFP register with FP_GET_RESULT.
582 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
583 SDOperand GROps[] = { Chain, InFlag };
584 SDOperand RetVal = DAG.getNode(X86ISD::FP_GET_RESULT, Tys, GROps, 2);
585 Chain = RetVal.getValue(1);
586 InFlag = RetVal.getValue(2);
587
588 // If we are using ScalarSSE, store ST(0) to the stack and reload it into
589 // an XMM register.
590 if (X86ScalarSSE) {
591 // FIXME: Currently the FST is flagged to the FP_GET_RESULT. This
592 // shouldn't be necessary except that RFP cannot be live across
593 // multiple blocks. When stackifier is fixed, they can be uncoupled.
594 MachineFunction &MF = DAG.getMachineFunction();
595 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
596 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
597 SDOperand Ops[] = {
598 Chain, RetVal, StackSlot, DAG.getValueType(VTs[0]), InFlag
599 };
600 Chain = DAG.getNode(X86ISD::FST, MVT::Other, Ops, 5);
601 RetVal = DAG.getLoad(VTs[0], Chain, StackSlot, NULL, 0);
602 Chain = RetVal.getValue(1);
603 }
604
605 if (VTs[0] == MVT::f32 && !X86ScalarSSE)
606 // FIXME: we would really like to remember that this FP_ROUND
607 // operation is okay to eliminate if we allow excess FP precision.
608 RetVal = DAG.getNode(ISD::FP_ROUND, MVT::f32, RetVal);
609 ResultVals.push_back(RetVal);
610 }
611
612 // Merge everything together with a MERGE_VALUES node.
613 ResultVals.push_back(Chain);
614 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
615 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner3c763092007-02-25 08:29:00 +0000616}
617
618
Chris Lattner76ac0682005-11-15 00:40:23 +0000619//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000620// C & StdCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +0000621//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000622// StdCall calling convention seems to be standard for many Windows' API
623// routines and around. It differs from C calling convention just a little:
624// callee should clean up the stack, not caller. Symbols should be also
625// decorated in some fancy way :) It doesn't support any vector arguments.
Chris Lattner76ac0682005-11-15 00:40:23 +0000626
Evan Cheng24eb3f42006-04-27 05:35:28 +0000627/// AddLiveIn - This helper function adds the specified physical register to the
628/// MachineFunction as a live in value. It also creates a corresponding virtual
629/// register for it.
630static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000631 const TargetRegisterClass *RC) {
Evan Cheng24eb3f42006-04-27 05:35:28 +0000632 assert(RC->contains(PReg) && "Not the correct regclass!");
633 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
634 MF.addLiveIn(PReg, VReg);
635 return VReg;
636}
637
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000638/// HowToPassArgument - Returns how an formal argument of the specified type
Evan Cheng89001ad2006-04-27 08:31:10 +0000639/// should be passed. If it is through stack, returns the size of the stack
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000640/// slot; if it is through integer or XMM register, returns the number of
641/// integer or XMM registers are needed.
Evan Cheng89001ad2006-04-27 08:31:10 +0000642static void
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000643HowToPassCallArgument(MVT::ValueType ObjectVT,
644 bool ArgInReg,
645 unsigned NumIntRegs, unsigned NumXMMRegs,
646 unsigned MaxNumIntRegs,
647 unsigned &ObjSize, unsigned &ObjIntRegs,
648 unsigned &ObjXMMRegs,
649 bool AllowVectors = true) {
650 ObjSize = 0;
651 ObjIntRegs = 0;
Evan Cheng2b2c1be2006-06-01 05:53:27 +0000652 ObjXMMRegs = 0;
Evan Cheng8aca43e2006-05-25 23:31:23 +0000653
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000654 if (MaxNumIntRegs>3) {
655 // We don't have too much registers on ia32! :)
656 MaxNumIntRegs = 3;
657 }
658
Evan Cheng48940d12006-04-27 01:32:22 +0000659 switch (ObjectVT) {
660 default: assert(0 && "Unhandled argument type!");
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000661 case MVT::i8:
662 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
663 ObjIntRegs = 1;
664 else
665 ObjSize = 1;
666 break;
667 case MVT::i16:
668 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
669 ObjIntRegs = 1;
670 else
671 ObjSize = 2;
672 break;
673 case MVT::i32:
674 if (ArgInReg && (NumIntRegs < MaxNumIntRegs))
675 ObjIntRegs = 1;
676 else
677 ObjSize = 4;
678 break;
679 case MVT::i64:
680 if (ArgInReg && (NumIntRegs+2 <= MaxNumIntRegs)) {
681 ObjIntRegs = 2;
682 } else if (ArgInReg && (NumIntRegs+1 <= MaxNumIntRegs)) {
683 ObjIntRegs = 1;
684 ObjSize = 4;
685 } else
686 ObjSize = 8;
687 case MVT::f32:
688 ObjSize = 4;
689 break;
690 case MVT::f64:
691 ObjSize = 8;
692 break;
Evan Cheng89001ad2006-04-27 08:31:10 +0000693 case MVT::v16i8:
694 case MVT::v8i16:
695 case MVT::v4i32:
696 case MVT::v2i64:
697 case MVT::v4f32:
698 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000699 if (AllowVectors) {
700 if (NumXMMRegs < 4)
701 ObjXMMRegs = 1;
702 else
703 ObjSize = 16;
704 break;
705 } else
706 assert(0 && "Unhandled argument type [vector]!");
Evan Cheng48940d12006-04-27 01:32:22 +0000707 }
Evan Cheng48940d12006-04-27 01:32:22 +0000708}
709
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000710SDOperand X86TargetLowering::LowerCCCArguments(SDOperand Op, SelectionDAG &DAG,
711 bool isStdCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000712 unsigned NumArgs = Op.Val->getNumValues() - 1;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000713 MachineFunction &MF = DAG.getMachineFunction();
714 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +0000715 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +0000716 SmallVector<SDOperand, 8> ArgValues;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000717 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000718
Evan Cheng48940d12006-04-27 01:32:22 +0000719 // Add DAG nodes to load the arguments... On entry to a function on the X86,
720 // the stack frame looks like this:
721 //
722 // [ESP] -- return address
723 // [ESP + 4] -- first argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +0000724 // [ESP + 8] -- second argument, if first argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +0000725 // ...
726 //
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000727 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
728 unsigned NumSRetBytes= 0; // How much bytes on stack used for struct return
729 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
730 unsigned NumIntRegs = 0; // Integer regs used for parameter passing
731
Evan Chengbfb5ea62006-05-26 19:22:06 +0000732 static const unsigned XMMArgRegs[] = {
733 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
734 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000735 static const unsigned GPRArgRegs[][3] = {
736 { X86::AL, X86::DL, X86::CL },
737 { X86::AX, X86::DX, X86::CX },
738 { X86::EAX, X86::EDX, X86::ECX }
739 };
740 static const TargetRegisterClass* GPRClasses[3] = {
741 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
742 };
743
744 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000745 SmallVector<bool, 8> ArgInRegs(NumArgs, false);
746 SmallVector<bool, 8> SRetArgs(NumArgs, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000747 if (!isVarArg) {
748 for (unsigned i = 0; i<NumArgs; ++i) {
749 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(3+i))->getValue();
750 ArgInRegs[i] = (Flags >> 1) & 1;
751 SRetArgs[i] = (Flags >> 2) & 1;
752 }
753 }
754
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000755 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +0000756 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
757 unsigned ArgIncrement = 4;
758 unsigned ObjSize = 0;
759 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000760 unsigned ObjIntRegs = 0;
761 unsigned Reg = 0;
762 SDOperand ArgValue;
763
764 HowToPassCallArgument(ObjectVT,
765 ArgInRegs[i],
766 NumIntRegs, NumXMMRegs, 3,
767 ObjSize, ObjIntRegs, ObjXMMRegs,
768 !isStdCall);
769
Evan Chenga01e7992006-05-26 18:39:59 +0000770 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +0000771 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +0000772
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000773 if (ObjIntRegs || ObjXMMRegs) {
774 switch (ObjectVT) {
775 default: assert(0 && "Unhandled argument type!");
776 case MVT::i8:
777 case MVT::i16:
778 case MVT::i32: {
779 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][NumIntRegs];
780 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
781 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
782 break;
783 }
784 case MVT::v16i8:
785 case MVT::v8i16:
786 case MVT::v4i32:
787 case MVT::v2i64:
788 case MVT::v4f32:
789 case MVT::v2f64:
790 assert(!isStdCall && "Unhandled argument type!");
791 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
792 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
793 break;
794 }
795 NumIntRegs += ObjIntRegs;
Evan Cheng17e734f2006-05-23 21:06:34 +0000796 NumXMMRegs += ObjXMMRegs;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000797 }
798 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +0000799 // XMM arguments have to be aligned on 16-byte boundary.
800 if (ObjSize == 16)
801 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000802 // Create the SelectionDAG nodes corresponding to a load from this
803 // parameter.
Evan Cheng17e734f2006-05-23 21:06:34 +0000804 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
805 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +0000806 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000807
808 ArgOffset += ArgIncrement; // Move on to the next argument.
809 if (SRetArgs[i])
810 NumSRetBytes += ArgIncrement;
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000811 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000812
813 ArgValues.push_back(ArgValue);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000814 }
815
Evan Cheng17e734f2006-05-23 21:06:34 +0000816 ArgValues.push_back(Root);
817
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000818 // If the function takes variable number of arguments, make a frame index for
819 // the start of the first vararg value... for expansion of llvm.va_start.
Evan Cheng7068a932006-05-23 21:08:24 +0000820 if (isVarArg)
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000821 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000822
823 if (isStdCall && !isVarArg) {
824 BytesToPopOnReturn = ArgOffset; // Callee pops everything..
825 BytesCallerReserves = 0;
826 } else {
827 BytesToPopOnReturn = NumSRetBytes; // Callee pops hidden struct pointer.
828 BytesCallerReserves = ArgOffset;
829 }
830
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000831 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
832 ReturnAddrIndex = 0; // No return address slot generated yet.
Evan Cheng17e734f2006-05-23 21:06:34 +0000833
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000834
835 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Chenge0bcfbe2006-04-26 01:20:17 +0000836
Evan Cheng17e734f2006-05-23 21:06:34 +0000837 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +0000838 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
839 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000840}
841
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000842SDOperand X86TargetLowering::LowerCCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000843 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +0000844 SDOperand Chain = Op.getOperand(0);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000845 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000846 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
847 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +0000848 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
Chris Lattner76ac0682005-11-15 00:40:23 +0000849
Evan Cheng2a330942006-05-25 00:59:30 +0000850 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +0000851 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +0000852 };
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000853 static const unsigned GPR32ArgRegs[] = {
854 X86::EAX, X86::EDX, X86::ECX
855 };
Evan Cheng88decde2006-04-28 21:29:37 +0000856
Evan Cheng2a330942006-05-25 00:59:30 +0000857 // Count how many bytes are to be pushed on the stack.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000858 unsigned NumBytes = 0;
859 // Keep track of the number of integer regs passed so far.
860 unsigned NumIntRegs = 0;
861 // Keep track of the number of XMM regs passed so far.
862 unsigned NumXMMRegs = 0;
863 // How much bytes on stack used for struct return
864 unsigned NumSRetBytes= 0;
865
866 // Handle regparm attribute
Chris Lattner35a08552007-02-25 07:10:00 +0000867 SmallVector<bool, 8> ArgInRegs(NumOps, false);
868 SmallVector<bool, 8> SRetArgs(NumOps, false);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000869 for (unsigned i = 0; i<NumOps; ++i) {
870 unsigned Flags =
871 dyn_cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
872 ArgInRegs[i] = (Flags >> 1) & 1;
873 SRetArgs[i] = (Flags >> 2) & 1;
874 }
875
876 // Calculate stack frame size
Evan Cheng2a330942006-05-25 00:59:30 +0000877 for (unsigned i = 0; i != NumOps; ++i) {
878 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000879 unsigned ArgIncrement = 4;
880 unsigned ObjSize = 0;
881 unsigned ObjIntRegs = 0;
882 unsigned ObjXMMRegs = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +0000883
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000884 HowToPassCallArgument(Arg.getValueType(),
885 ArgInRegs[i],
886 NumIntRegs, NumXMMRegs, 3,
887 ObjSize, ObjIntRegs, ObjXMMRegs,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000888 CC != CallingConv::X86_StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000889 if (ObjSize > 4)
890 ArgIncrement = ObjSize;
891
892 NumIntRegs += ObjIntRegs;
893 NumXMMRegs += ObjXMMRegs;
894 if (ObjSize) {
895 // XMM arguments have to be aligned on 16-byte boundary.
896 if (ObjSize == 16)
Evan Chengb92f4182006-05-26 20:37:47 +0000897 NumBytes = ((NumBytes + 15) / 16) * 16;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000898 NumBytes += ArgIncrement;
Evan Cheng2a330942006-05-25 00:59:30 +0000899 }
Evan Cheng2a330942006-05-25 00:59:30 +0000900 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000901
Evan Cheng2a330942006-05-25 00:59:30 +0000902 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +0000903
Evan Cheng2a330942006-05-25 00:59:30 +0000904 // Arguments go on the stack in reverse order, as specified by the ABI.
905 unsigned ArgOffset = 0;
906 NumXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000907 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +0000908 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
909 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +0000910 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +0000911 for (unsigned i = 0; i != NumOps; ++i) {
912 SDOperand Arg = Op.getOperand(5+2*i);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000913 unsigned ArgIncrement = 4;
914 unsigned ObjSize = 0;
915 unsigned ObjIntRegs = 0;
916 unsigned ObjXMMRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +0000917
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000918 HowToPassCallArgument(Arg.getValueType(),
919 ArgInRegs[i],
920 NumIntRegs, NumXMMRegs, 3,
921 ObjSize, ObjIntRegs, ObjXMMRegs,
Chris Lattner7802f3e2007-02-25 09:06:15 +0000922 CC != CallingConv::X86_StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000923
924 if (ObjSize > 4)
925 ArgIncrement = ObjSize;
926
927 if (Arg.getValueType() == MVT::i8 || Arg.getValueType() == MVT::i16) {
Evan Cheng2a330942006-05-25 00:59:30 +0000928 // Promote the integer to 32 bits. If the input type is signed use a
929 // sign extend, otherwise use a zero extend.
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000930 unsigned Flags = cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue();
931
932 unsigned ExtOp = (Flags & 1) ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Evan Cheng2a330942006-05-25 00:59:30 +0000933 Arg = DAG.getNode(ExtOp, MVT::i32, Arg);
Evan Cheng5ee96892006-05-25 18:56:34 +0000934 }
Evan Cheng2a330942006-05-25 00:59:30 +0000935
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000936 if (ObjIntRegs || ObjXMMRegs) {
937 switch (Arg.getValueType()) {
938 default: assert(0 && "Unhandled argument type!");
939 case MVT::i32:
940 RegsToPass.push_back(std::make_pair(GPR32ArgRegs[NumIntRegs], Arg));
941 break;
942 case MVT::v16i8:
943 case MVT::v8i16:
944 case MVT::v4i32:
945 case MVT::v2i64:
946 case MVT::v4f32:
947 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000948 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
949 break;
Evan Cheng88decde2006-04-28 21:29:37 +0000950 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +0000951
952 NumIntRegs += ObjIntRegs;
953 NumXMMRegs += ObjXMMRegs;
954 }
955 if (ObjSize) {
956 // XMM arguments have to be aligned on 16-byte boundary.
957 if (ObjSize == 16)
958 ArgOffset = ((ArgOffset + 15) / 16) * 16;
959
960 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
961 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
962 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
963
964 ArgOffset += ArgIncrement; // Move on to the next argument.
965 if (SRetArgs[i])
966 NumSRetBytes += ArgIncrement;
Chris Lattner76ac0682005-11-15 00:40:23 +0000967 }
Chris Lattner76ac0682005-11-15 00:40:23 +0000968 }
969
Anton Korobeynikov1b4e6012007-02-01 08:39:52 +0000970 // Sanity check: we haven't seen NumSRetBytes > 4
971 assert((NumSRetBytes<=4) &&
972 "Too much space for struct-return pointer requested");
973
Evan Cheng2a330942006-05-25 00:59:30 +0000974 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +0000975 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
976 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +0000977
Evan Cheng88decde2006-04-28 21:29:37 +0000978 // Build a sequence of copy-to-reg nodes chained together with token chain
979 // and flag operands which copy the outgoing args into registers.
980 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +0000981 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
982 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
983 InFlag);
Evan Cheng88decde2006-04-28 21:29:37 +0000984 InFlag = Chain.getValue(1);
985 }
986
Evan Cheng84a041e2007-02-21 21:18:14 +0000987 // ELF / PIC requires GOT in the EBX register before function calls via PLT
988 // GOT pointer.
Evan Cheng1281dc32007-01-22 21:34:25 +0000989 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
990 Subtarget->isPICStyleGOT()) {
Anton Korobeynikova0554d92007-01-12 19:20:47 +0000991 Chain = DAG.getCopyToReg(Chain, X86::EBX,
992 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
993 InFlag);
994 InFlag = Chain.getValue(1);
995 }
996
Evan Cheng2a330942006-05-25 00:59:30 +0000997 // If the callee is a GlobalAddress node (quite common, every direct call is)
998 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +0000999 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001000 // We should use extra load for direct calls to dllimported functions in
1001 // non-JIT mode.
1002 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1003 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001004 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1005 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001006 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1007
Chris Lattnere56fef92007-02-25 06:40:16 +00001008 // Returns a chain & a flag for retval copy to use.
1009 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001010 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001011 Ops.push_back(Chain);
1012 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001013
1014 // Add argument registers to the end of the list so that they are known live
1015 // into the call.
1016 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001017 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001018 RegsToPass[i].second.getValueType()));
Evan Cheng84a041e2007-02-21 21:18:14 +00001019
1020 // Add an implicit use GOT pointer in EBX.
1021 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1022 Subtarget->isPICStyleGOT())
1023 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
Anton Korobeynikova0554d92007-01-12 19:20:47 +00001024
Evan Cheng88decde2006-04-28 21:29:37 +00001025 if (InFlag.Val)
1026 Ops.push_back(InFlag);
Evan Cheng45e190982006-01-05 00:27:02 +00001027
Evan Cheng2a330942006-05-25 00:59:30 +00001028 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001029 NodeTys, &Ops[0], Ops.size());
Evan Cheng88decde2006-04-28 21:29:37 +00001030 InFlag = Chain.getValue(1);
Evan Cheng45e190982006-01-05 00:27:02 +00001031
Chris Lattner8be5be82006-05-23 18:50:38 +00001032 // Create the CALLSEQ_END node.
1033 unsigned NumBytesForCalleeToPush = 0;
1034
Chris Lattner7802f3e2007-02-25 09:06:15 +00001035 if (CC == CallingConv::X86_StdCall) {
1036 if (isVarArg)
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001037 NumBytesForCalleeToPush = NumSRetBytes;
Chris Lattner7802f3e2007-02-25 09:06:15 +00001038 else
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001039 NumBytesForCalleeToPush = NumBytes;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001040 } else {
1041 // If this is is a call to a struct-return function, the callee
1042 // pops the hidden struct pointer, so we have to push it back.
1043 // This is common for Darwin/X86, Linux & Mingw32 targets.
1044 NumBytesForCalleeToPush = NumSRetBytes;
1045 }
1046
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001047 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001048 Ops.clear();
1049 Ops.push_back(Chain);
1050 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner8be5be82006-05-23 18:50:38 +00001051 Ops.push_back(DAG.getConstant(NumBytesForCalleeToPush, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001052 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001053 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattner0cd99602007-02-25 08:59:22 +00001054 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001055
Chris Lattner0cd99602007-02-25 08:59:22 +00001056 // Handle result values, copying them out of physregs into vregs that we
1057 // return.
Chris Lattner7802f3e2007-02-25 09:06:15 +00001058 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001059}
1060
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001061
1062//===----------------------------------------------------------------------===//
1063// X86-64 C Calling Convention implementation
1064//===----------------------------------------------------------------------===//
1065
1066/// HowToPassX86_64CCCArgument - Returns how an formal argument of the specified
1067/// type should be passed. If it is through stack, returns the size of the stack
1068/// slot; if it is through integer or XMM register, returns the number of
1069/// integer or XMM registers are needed.
1070static void
1071HowToPassX86_64CCCArgument(MVT::ValueType ObjectVT,
1072 unsigned NumIntRegs, unsigned NumXMMRegs,
1073 unsigned &ObjSize, unsigned &ObjIntRegs,
1074 unsigned &ObjXMMRegs) {
1075 ObjSize = 0;
1076 ObjIntRegs = 0;
1077 ObjXMMRegs = 0;
1078
1079 switch (ObjectVT) {
1080 default: assert(0 && "Unhandled argument type!");
1081 case MVT::i8:
1082 case MVT::i16:
1083 case MVT::i32:
1084 case MVT::i64:
1085 if (NumIntRegs < 6)
1086 ObjIntRegs = 1;
1087 else {
1088 switch (ObjectVT) {
1089 default: break;
1090 case MVT::i8: ObjSize = 1; break;
1091 case MVT::i16: ObjSize = 2; break;
1092 case MVT::i32: ObjSize = 4; break;
1093 case MVT::i64: ObjSize = 8; break;
1094 }
1095 }
1096 break;
1097 case MVT::f32:
1098 case MVT::f64:
1099 case MVT::v16i8:
1100 case MVT::v8i16:
1101 case MVT::v4i32:
1102 case MVT::v2i64:
1103 case MVT::v4f32:
1104 case MVT::v2f64:
1105 if (NumXMMRegs < 8)
1106 ObjXMMRegs = 1;
1107 else {
1108 switch (ObjectVT) {
1109 default: break;
1110 case MVT::f32: ObjSize = 4; break;
1111 case MVT::f64: ObjSize = 8; break;
1112 case MVT::v16i8:
1113 case MVT::v8i16:
1114 case MVT::v4i32:
1115 case MVT::v2i64:
1116 case MVT::v4f32:
1117 case MVT::v2f64: ObjSize = 16; break;
1118 }
1119 break;
1120 }
1121 }
1122}
1123
1124SDOperand
1125X86TargetLowering::LowerX86_64CCCArguments(SDOperand Op, SelectionDAG &DAG) {
1126 unsigned NumArgs = Op.Val->getNumValues() - 1;
1127 MachineFunction &MF = DAG.getMachineFunction();
1128 MachineFrameInfo *MFI = MF.getFrameInfo();
1129 SDOperand Root = Op.getOperand(0);
1130 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001131 SmallVector<SDOperand, 8> ArgValues;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001132
1133 // Add DAG nodes to load the arguments... On entry to a function on the X86,
1134 // the stack frame looks like this:
1135 //
1136 // [RSP] -- return address
1137 // [RSP + 8] -- first nonreg argument (leftmost lexically)
1138 // [RSP +16] -- second nonreg argument, if 1st argument is <= 8 bytes in size
1139 // ...
1140 //
1141 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1142 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1143 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1144
1145 static const unsigned GPR8ArgRegs[] = {
1146 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1147 };
1148 static const unsigned GPR16ArgRegs[] = {
1149 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1150 };
1151 static const unsigned GPR32ArgRegs[] = {
1152 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1153 };
1154 static const unsigned GPR64ArgRegs[] = {
1155 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1156 };
1157 static const unsigned XMMArgRegs[] = {
1158 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1159 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1160 };
1161
1162 for (unsigned i = 0; i < NumArgs; ++i) {
1163 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1164 unsigned ArgIncrement = 8;
1165 unsigned ObjSize = 0;
1166 unsigned ObjIntRegs = 0;
1167 unsigned ObjXMMRegs = 0;
1168
1169 // FIXME: __int128 and long double support?
1170 HowToPassX86_64CCCArgument(ObjectVT, NumIntRegs, NumXMMRegs,
1171 ObjSize, ObjIntRegs, ObjXMMRegs);
1172 if (ObjSize > 8)
1173 ArgIncrement = ObjSize;
1174
1175 unsigned Reg = 0;
1176 SDOperand ArgValue;
1177 if (ObjIntRegs || ObjXMMRegs) {
1178 switch (ObjectVT) {
1179 default: assert(0 && "Unhandled argument type!");
1180 case MVT::i8:
1181 case MVT::i16:
1182 case MVT::i32:
1183 case MVT::i64: {
1184 TargetRegisterClass *RC = NULL;
1185 switch (ObjectVT) {
1186 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001187 case MVT::i8:
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001188 RC = X86::GR8RegisterClass;
1189 Reg = GPR8ArgRegs[NumIntRegs];
1190 break;
1191 case MVT::i16:
1192 RC = X86::GR16RegisterClass;
1193 Reg = GPR16ArgRegs[NumIntRegs];
1194 break;
1195 case MVT::i32:
1196 RC = X86::GR32RegisterClass;
1197 Reg = GPR32ArgRegs[NumIntRegs];
1198 break;
1199 case MVT::i64:
1200 RC = X86::GR64RegisterClass;
1201 Reg = GPR64ArgRegs[NumIntRegs];
1202 break;
1203 }
1204 Reg = AddLiveIn(MF, Reg, RC);
1205 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1206 break;
1207 }
1208 case MVT::f32:
1209 case MVT::f64:
1210 case MVT::v16i8:
1211 case MVT::v8i16:
1212 case MVT::v4i32:
1213 case MVT::v2i64:
1214 case MVT::v4f32:
1215 case MVT::v2f64: {
1216 TargetRegisterClass *RC= (ObjectVT == MVT::f32) ?
1217 X86::FR32RegisterClass : ((ObjectVT == MVT::f64) ?
1218 X86::FR64RegisterClass : X86::VR128RegisterClass);
1219 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], RC);
1220 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1221 break;
1222 }
1223 }
1224 NumIntRegs += ObjIntRegs;
1225 NumXMMRegs += ObjXMMRegs;
1226 } else if (ObjSize) {
1227 // XMM arguments have to be aligned on 16-byte boundary.
1228 if (ObjSize == 16)
1229 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1230 // Create the SelectionDAG nodes corresponding to a load from this
1231 // parameter.
1232 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1233 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge71fe34d2006-10-09 20:57:25 +00001234 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001235 ArgOffset += ArgIncrement; // Move on to the next argument.
1236 }
1237
1238 ArgValues.push_back(ArgValue);
1239 }
1240
1241 // If the function takes variable number of arguments, make a frame index for
1242 // the start of the first vararg value... for expansion of llvm.va_start.
1243 if (isVarArg) {
1244 // For X86-64, if there are vararg parameters that are passed via
1245 // registers, then we must store them to their spots on the stack so they
1246 // may be loaded by deferencing the result of va_next.
1247 VarArgsGPOffset = NumIntRegs * 8;
1248 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1249 VarArgsFrameIndex = MFI->CreateFixedObject(1, ArgOffset);
1250 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1251
1252 // Store the integer parameter registers.
Chris Lattner35a08552007-02-25 07:10:00 +00001253 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001254 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1255 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1256 DAG.getConstant(VarArgsGPOffset, getPointerTy()));
1257 for (; NumIntRegs != 6; ++NumIntRegs) {
1258 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1259 X86::GR64RegisterClass);
1260 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Evan Chengab51cf22006-10-13 21:14:26 +00001261 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001262 MemOps.push_back(Store);
1263 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1264 DAG.getConstant(8, getPointerTy()));
1265 }
1266
1267 // Now store the XMM (fp + vector) parameter registers.
1268 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
1269 DAG.getConstant(VarArgsFPOffset, getPointerTy()));
1270 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1271 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1272 X86::VR128RegisterClass);
1273 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Evan Chengab51cf22006-10-13 21:14:26 +00001274 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001275 MemOps.push_back(Store);
1276 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
1277 DAG.getConstant(16, getPointerTy()));
1278 }
1279 if (!MemOps.empty())
1280 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1281 &MemOps[0], MemOps.size());
1282 }
1283
1284 ArgValues.push_back(Root);
1285
1286 ReturnAddrIndex = 0; // No return address slot generated yet.
1287 BytesToPopOnReturn = 0; // Callee pops nothing.
1288 BytesCallerReserves = ArgOffset;
1289
1290 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001291 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1292 &ArgValues[0], ArgValues.size());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001293}
1294
1295SDOperand
Chris Lattner7802f3e2007-02-25 09:06:15 +00001296X86TargetLowering::LowerX86_64CCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattnerba474f52007-02-25 09:10:05 +00001297 unsigned CC) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001298 SDOperand Chain = Op.getOperand(0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001299 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1300 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1301 SDOperand Callee = Op.getOperand(4);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001302 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1303
1304 // Count how many bytes are to be pushed on the stack.
1305 unsigned NumBytes = 0;
1306 unsigned NumIntRegs = 0; // Int regs used for parameter passing.
1307 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
1308
1309 static const unsigned GPR8ArgRegs[] = {
1310 X86::DIL, X86::SIL, X86::DL, X86::CL, X86::R8B, X86::R9B
1311 };
1312 static const unsigned GPR16ArgRegs[] = {
1313 X86::DI, X86::SI, X86::DX, X86::CX, X86::R8W, X86::R9W
1314 };
1315 static const unsigned GPR32ArgRegs[] = {
1316 X86::EDI, X86::ESI, X86::EDX, X86::ECX, X86::R8D, X86::R9D
1317 };
1318 static const unsigned GPR64ArgRegs[] = {
1319 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1320 };
1321 static const unsigned XMMArgRegs[] = {
1322 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1323 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1324 };
1325
1326 for (unsigned i = 0; i != NumOps; ++i) {
1327 SDOperand Arg = Op.getOperand(5+2*i);
1328 MVT::ValueType ArgVT = Arg.getValueType();
1329
1330 switch (ArgVT) {
1331 default: assert(0 && "Unknown value type!");
1332 case MVT::i8:
1333 case MVT::i16:
1334 case MVT::i32:
1335 case MVT::i64:
1336 if (NumIntRegs < 6)
1337 ++NumIntRegs;
1338 else
1339 NumBytes += 8;
1340 break;
1341 case MVT::f32:
1342 case MVT::f64:
1343 case MVT::v16i8:
1344 case MVT::v8i16:
1345 case MVT::v4i32:
1346 case MVT::v2i64:
1347 case MVT::v4f32:
1348 case MVT::v2f64:
1349 if (NumXMMRegs < 8)
1350 NumXMMRegs++;
1351 else if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1352 NumBytes += 8;
1353 else {
1354 // XMM arguments have to be aligned on 16-byte boundary.
1355 NumBytes = ((NumBytes + 15) / 16) * 16;
1356 NumBytes += 16;
1357 }
1358 break;
1359 }
1360 }
1361
1362 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
1363
1364 // Arguments go on the stack in reverse order, as specified by the ABI.
1365 unsigned ArgOffset = 0;
1366 NumIntRegs = 0;
1367 NumXMMRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001368 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1369 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001370 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
1371 for (unsigned i = 0; i != NumOps; ++i) {
1372 SDOperand Arg = Op.getOperand(5+2*i);
1373 MVT::ValueType ArgVT = Arg.getValueType();
1374
1375 switch (ArgVT) {
1376 default: assert(0 && "Unexpected ValueType for argument!");
1377 case MVT::i8:
1378 case MVT::i16:
1379 case MVT::i32:
1380 case MVT::i64:
1381 if (NumIntRegs < 6) {
1382 unsigned Reg = 0;
1383 switch (ArgVT) {
1384 default: break;
1385 case MVT::i8: Reg = GPR8ArgRegs[NumIntRegs]; break;
1386 case MVT::i16: Reg = GPR16ArgRegs[NumIntRegs]; break;
1387 case MVT::i32: Reg = GPR32ArgRegs[NumIntRegs]; break;
1388 case MVT::i64: Reg = GPR64ArgRegs[NumIntRegs]; break;
1389 }
1390 RegsToPass.push_back(std::make_pair(Reg, Arg));
1391 ++NumIntRegs;
1392 } else {
1393 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1394 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001395 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001396 ArgOffset += 8;
1397 }
1398 break;
1399 case MVT::f32:
1400 case MVT::f64:
1401 case MVT::v16i8:
1402 case MVT::v8i16:
1403 case MVT::v4i32:
1404 case MVT::v2i64:
1405 case MVT::v4f32:
1406 case MVT::v2f64:
1407 if (NumXMMRegs < 8) {
1408 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1409 NumXMMRegs++;
1410 } else {
1411 if (ArgVT != MVT::f32 && ArgVT != MVT::f64) {
1412 // XMM arguments have to be aligned on 16-byte boundary.
1413 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1414 }
1415 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1416 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001417 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001418 if (ArgVT == MVT::f32 || ArgVT == MVT::f64)
1419 ArgOffset += 8;
1420 else
1421 ArgOffset += 16;
1422 }
1423 }
1424 }
1425
1426 if (!MemOpChains.empty())
1427 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1428 &MemOpChains[0], MemOpChains.size());
1429
1430 // Build a sequence of copy-to-reg nodes chained together with token chain
1431 // and flag operands which copy the outgoing args into registers.
1432 SDOperand InFlag;
1433 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1434 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1435 InFlag);
1436 InFlag = Chain.getValue(1);
1437 }
1438
1439 if (isVarArg) {
1440 // From AMD64 ABI document:
1441 // For calls that may call functions that use varargs or stdargs
1442 // (prototype-less calls or calls to functions containing ellipsis (...) in
1443 // the declaration) %al is used as hidden argument to specify the number
1444 // of SSE registers used. The contents of %al do not need to match exactly
1445 // the number of registers, but must be an ubound on the number of SSE
1446 // registers used and is in the range 0 - 8 inclusive.
1447 Chain = DAG.getCopyToReg(Chain, X86::AL,
1448 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1449 InFlag = Chain.getValue(1);
1450 }
1451
1452 // If the callee is a GlobalAddress node (quite common, every direct call is)
1453 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001454 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001455 // We should use extra load for direct calls to dllimported functions in
1456 // non-JIT mode.
1457 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1458 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001459 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1460 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001461 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1462
Chris Lattnere56fef92007-02-25 06:40:16 +00001463 // Returns a chain & a flag for retval copy to use.
1464 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001465 SmallVector<SDOperand, 8> Ops;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001466 Ops.push_back(Chain);
1467 Ops.push_back(Callee);
1468
1469 // Add argument registers to the end of the list so that they are known live
1470 // into the call.
1471 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001472 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001473 RegsToPass[i].second.getValueType()));
1474
1475 if (InFlag.Val)
1476 Ops.push_back(InFlag);
1477
1478 // FIXME: Do not generate X86ISD::TAILCALL for now.
1479 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
1480 NodeTys, &Ops[0], Ops.size());
1481 InFlag = Chain.getValue(1);
1482
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001483 // Returns a flag for retval copy to use.
1484 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001485 Ops.clear();
1486 Ops.push_back(Chain);
1487 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1488 Ops.push_back(DAG.getConstant(0, getPointerTy()));
1489 Ops.push_back(InFlag);
1490 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001491 InFlag = Chain.getValue(1);
1492
1493 // Handle result values, copying them out of physregs into vregs that we
1494 // return.
1495 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001496}
1497
Chris Lattner76ac0682005-11-15 00:40:23 +00001498//===----------------------------------------------------------------------===//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001499// Fast & FastCall Calling Convention implementation
Chris Lattner76ac0682005-11-15 00:40:23 +00001500//===----------------------------------------------------------------------===//
1501//
1502// The X86 'fast' calling convention passes up to two integer arguments in
1503// registers (an appropriate portion of EAX/EDX), passes arguments in C order,
1504// and requires that the callee pop its arguments off the stack (allowing proper
1505// tail calls), and has the same return value conventions as C calling convs.
1506//
1507// This calling convention always arranges for the callee pop value to be 8n+4
1508// bytes, which is needed for tail recursion elimination and stack alignment
1509// reasons.
1510//
1511// Note that this can be enhanced in the future to pass fp vals in registers
1512// (when we have a global fp allocator) and do other tricks.
1513//
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001514//===----------------------------------------------------------------------===//
1515// The X86 'fastcall' calling convention passes up to two integer arguments in
1516// registers (an appropriate portion of ECX/EDX), passes arguments in C order,
1517// and requires that the callee pop its arguments off the stack (allowing proper
1518// tail calls), and has the same return value conventions as C calling convs.
1519//
1520// This calling convention always arranges for the callee pop value to be 8n+4
1521// bytes, which is needed for tail recursion elimination and stack alignment
1522// reasons.
Chris Lattner76ac0682005-11-15 00:40:23 +00001523
Evan Cheng48940d12006-04-27 01:32:22 +00001524
Evan Cheng17e734f2006-05-23 21:06:34 +00001525SDOperand
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001526X86TargetLowering::LowerFastCCArguments(SDOperand Op, SelectionDAG &DAG,
1527 bool isFastCall) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001528 unsigned NumArgs = Op.Val->getNumValues()-1;
Chris Lattner76ac0682005-11-15 00:40:23 +00001529 MachineFunction &MF = DAG.getMachineFunction();
1530 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng17e734f2006-05-23 21:06:34 +00001531 SDOperand Root = Op.getOperand(0);
Chris Lattner35a08552007-02-25 07:10:00 +00001532 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner76ac0682005-11-15 00:40:23 +00001533
Evan Cheng48940d12006-04-27 01:32:22 +00001534 // Add DAG nodes to load the arguments... On entry to a function the stack
1535 // frame looks like this:
1536 //
1537 // [ESP] -- return address
1538 // [ESP + 4] -- first nonreg argument (leftmost lexically)
Evan Chengcbfb3d02006-05-26 18:37:16 +00001539 // [ESP + 8] -- second nonreg argument, if 1st argument is <= 4 bytes in size
Evan Cheng48940d12006-04-27 01:32:22 +00001540 // ...
Chris Lattner76ac0682005-11-15 00:40:23 +00001541 unsigned ArgOffset = 0; // Frame mechanisms handle retaddr slot
1542
1543 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001544 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1545 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001546 unsigned NumIntRegs = 0;
Evan Cheng89001ad2006-04-27 08:31:10 +00001547 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Evan Cheng2a330942006-05-25 00:59:30 +00001548
1549 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001550 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001551 };
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001552
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001553 static const unsigned GPRArgRegs[][2][2] = {
1554 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1555 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1556 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
1557 };
1558
1559 static const TargetRegisterClass* GPRClasses[3] = {
1560 X86::GR8RegisterClass, X86::GR16RegisterClass, X86::GR32RegisterClass
1561 };
1562
1563 unsigned GPRInd = (isFastCall ? 1 : 0);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00001564 for (unsigned i = 0; i < NumArgs; ++i) {
Evan Cheng17e734f2006-05-23 21:06:34 +00001565 MVT::ValueType ObjectVT = Op.getValue(i).getValueType();
1566 unsigned ArgIncrement = 4;
1567 unsigned ObjSize = 0;
Evan Cheng17e734f2006-05-23 21:06:34 +00001568 unsigned ObjXMMRegs = 0;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001569 unsigned ObjIntRegs = 0;
1570 unsigned Reg = 0;
1571 SDOperand ArgValue;
Chris Lattner76ac0682005-11-15 00:40:23 +00001572
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001573 HowToPassCallArgument(ObjectVT,
1574 true, // Use as much registers as possible
1575 NumIntRegs, NumXMMRegs,
1576 (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS),
1577 ObjSize, ObjIntRegs, ObjXMMRegs,
1578 !isFastCall);
1579
Evan Chenga01e7992006-05-26 18:39:59 +00001580 if (ObjSize > 4)
Evan Cheng17e734f2006-05-23 21:06:34 +00001581 ArgIncrement = ObjSize;
Evan Cheng48940d12006-04-27 01:32:22 +00001582
Evan Cheng17e734f2006-05-23 21:06:34 +00001583 if (ObjIntRegs || ObjXMMRegs) {
1584 switch (ObjectVT) {
1585 default: assert(0 && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001586 case MVT::i8:
Evan Cheng17e734f2006-05-23 21:06:34 +00001587 case MVT::i16:
Nick Lewycky0c497222007-01-28 15:39:16 +00001588 case MVT::i32: {
1589 unsigned RegToUse = GPRArgRegs[ObjectVT-MVT::i8][GPRInd][NumIntRegs];
1590 Reg = AddLiveIn(MF, RegToUse, GPRClasses[ObjectVT-MVT::i8]);
1591 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1592 break;
1593 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001594 case MVT::v16i8:
1595 case MVT::v8i16:
1596 case MVT::v4i32:
1597 case MVT::v2i64:
1598 case MVT::v4f32:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001599 case MVT::v2f64: {
1600 assert(!isFastCall && "Unhandled argument type!");
Evan Cheng17e734f2006-05-23 21:06:34 +00001601 Reg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs], X86::VR128RegisterClass);
1602 ArgValue = DAG.getCopyFromReg(Root, Reg, ObjectVT);
1603 break;
Evan Cheng48940d12006-04-27 01:32:22 +00001604 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001605 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001606 NumIntRegs += ObjIntRegs;
1607 NumXMMRegs += ObjXMMRegs;
Chris Lattner76ac0682005-11-15 00:40:23 +00001608 }
Evan Cheng17e734f2006-05-23 21:06:34 +00001609 if (ObjSize) {
Evan Chengb92f4182006-05-26 20:37:47 +00001610 // XMM arguments have to be aligned on 16-byte boundary.
1611 if (ObjSize == 16)
1612 ArgOffset = ((ArgOffset + 15) / 16) * 16;
Evan Cheng17e734f2006-05-23 21:06:34 +00001613 // Create the SelectionDAG nodes corresponding to a load from this
1614 // parameter.
1615 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
1616 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001617 ArgValue = DAG.getLoad(Op.Val->getValueType(i), Root, FIN, NULL, 0);
1618
Evan Cheng17e734f2006-05-23 21:06:34 +00001619 ArgOffset += ArgIncrement; // Move on to the next argument.
1620 }
1621
1622 ArgValues.push_back(ArgValue);
Chris Lattner76ac0682005-11-15 00:40:23 +00001623 }
1624
Evan Cheng17e734f2006-05-23 21:06:34 +00001625 ArgValues.push_back(Root);
1626
Chris Lattner76ac0682005-11-15 00:40:23 +00001627 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1628 // arguments and the arguments after the retaddr has been pushed are aligned.
1629 if ((ArgOffset & 7) == 0)
1630 ArgOffset += 4;
1631
1632 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001633 RegSaveFrameIndex = 0xAAAAAAA; // X86-64 only.
Chris Lattner76ac0682005-11-15 00:40:23 +00001634 ReturnAddrIndex = 0; // No return address slot generated yet.
1635 BytesToPopOnReturn = ArgOffset; // Callee pops all stack arguments.
1636 BytesCallerReserves = 0;
1637
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001638 MF.getInfo<X86FunctionInfo>()->setBytesToPopOnReturn(BytesToPopOnReturn);
1639
Chris Lattner76ac0682005-11-15 00:40:23 +00001640 // Finally, inform the code generator which regs we return values in.
Evan Cheng17e734f2006-05-23 21:06:34 +00001641 switch (getValueType(MF.getFunction()->getReturnType())) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001642 default: assert(0 && "Unknown type!");
1643 case MVT::isVoid: break;
Chris Lattnerf598d732006-10-03 17:18:42 +00001644 case MVT::i1:
Chris Lattner76ac0682005-11-15 00:40:23 +00001645 case MVT::i8:
1646 case MVT::i16:
1647 case MVT::i32:
1648 MF.addLiveOut(X86::EAX);
1649 break;
1650 case MVT::i64:
1651 MF.addLiveOut(X86::EAX);
1652 MF.addLiveOut(X86::EDX);
1653 break;
1654 case MVT::f32:
1655 case MVT::f64:
1656 MF.addLiveOut(X86::ST0);
1657 break;
Evan Cheng5ee96892006-05-25 18:56:34 +00001658 case MVT::v16i8:
1659 case MVT::v8i16:
1660 case MVT::v4i32:
1661 case MVT::v2i64:
1662 case MVT::v4f32:
1663 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001664 assert(!isFastCall && "Unknown result type");
Evan Cheng88decde2006-04-28 21:29:37 +00001665 MF.addLiveOut(X86::XMM0);
1666 break;
1667 }
Evan Cheng88decde2006-04-28 21:29:37 +00001668
Evan Cheng17e734f2006-05-23 21:06:34 +00001669 // Return the new list of results.
Chris Lattner35a08552007-02-25 07:10:00 +00001670 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
1671 &ArgValues[0], ArgValues.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001672}
1673
Chris Lattner104aa5d2006-09-26 03:57:53 +00001674SDOperand X86TargetLowering::LowerFastCCCallTo(SDOperand Op, SelectionDAG &DAG,
Chris Lattner7802f3e2007-02-25 09:06:15 +00001675 unsigned CC) {
Evan Cheng2a330942006-05-25 00:59:30 +00001676 SDOperand Chain = Op.getOperand(0);
Evan Cheng2a330942006-05-25 00:59:30 +00001677 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0;
1678 SDOperand Callee = Op.getOperand(4);
Evan Cheng2a330942006-05-25 00:59:30 +00001679 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1680
Chris Lattner76ac0682005-11-15 00:40:23 +00001681 // Count how many bytes are to be pushed on the stack.
1682 unsigned NumBytes = 0;
1683
1684 // Keep track of the number of integer regs passed so far. This can be either
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001685 // 0 (neither EAX/ECX or EDX used), 1 (EAX/ECX is used) or 2 (EAX/ECX and EDX
1686 // are both used).
Chris Lattner76ac0682005-11-15 00:40:23 +00001687 unsigned NumIntRegs = 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001688 unsigned NumXMMRegs = 0; // XMM regs used for parameter passing.
Chris Lattner76ac0682005-11-15 00:40:23 +00001689
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001690 static const unsigned GPRArgRegs[][2][2] = {
1691 {{ X86::AL, X86::DL }, { X86::CL, X86::DL }},
1692 {{ X86::AX, X86::DX }, { X86::CX, X86::DX }},
1693 {{ X86::EAX, X86::EDX }, { X86::ECX, X86::EDX }}
Evan Cheng2a330942006-05-25 00:59:30 +00001694 };
1695 static const unsigned XMMArgRegs[] = {
Evan Chengbfb5ea62006-05-26 19:22:06 +00001696 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
Evan Cheng2a330942006-05-25 00:59:30 +00001697 };
1698
Chris Lattner7802f3e2007-02-25 09:06:15 +00001699 bool isFastCall = CC == CallingConv::X86_FastCall;
1700 unsigned GPRInd = isFastCall ? 1 : 0;
Evan Cheng2a330942006-05-25 00:59:30 +00001701 for (unsigned i = 0; i != NumOps; ++i) {
1702 SDOperand Arg = Op.getOperand(5+2*i);
1703
1704 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001705 default: assert(0 && "Unknown value type!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001706 case MVT::i8:
1707 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001708 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001709 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1710 if (NumIntRegs < MaxNumIntRegs) {
1711 ++NumIntRegs;
1712 break;
1713 }
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001714 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001715 case MVT::f32:
1716 NumBytes += 4;
1717 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001718 case MVT::f64:
1719 NumBytes += 8;
1720 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001721 case MVT::v16i8:
1722 case MVT::v8i16:
1723 case MVT::v4i32:
1724 case MVT::v2i64:
1725 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001726 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001727 assert(!isFastCall && "Unknown value type!");
1728 if (NumXMMRegs < 4)
1729 NumXMMRegs++;
1730 else {
1731 // XMM arguments have to be aligned on 16-byte boundary.
1732 NumBytes = ((NumBytes + 15) / 16) * 16;
1733 NumBytes += 16;
1734 }
1735 break;
Chris Lattner76ac0682005-11-15 00:40:23 +00001736 }
Evan Cheng2a330942006-05-25 00:59:30 +00001737 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001738
1739 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1740 // arguments and the arguments after the retaddr has been pushed are aligned.
1741 if ((NumBytes & 7) == 0)
1742 NumBytes += 4;
1743
Chris Lattner62c34842006-02-13 09:00:43 +00001744 Chain = DAG.getCALLSEQ_START(Chain,DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner76ac0682005-11-15 00:40:23 +00001745
1746 // Arguments go on the stack in reverse order, as specified by the ABI.
1747 unsigned ArgOffset = 0;
Chris Lattner76ac0682005-11-15 00:40:23 +00001748 NumIntRegs = 0;
Chris Lattner35a08552007-02-25 07:10:00 +00001749 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
1750 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001751 SDOperand StackPtr = DAG.getRegister(X86StackPtr, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001752 for (unsigned i = 0; i != NumOps; ++i) {
1753 SDOperand Arg = Op.getOperand(5+2*i);
1754
1755 switch (Arg.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00001756 default: assert(0 && "Unexpected ValueType for argument!");
Chris Lattner76ac0682005-11-15 00:40:23 +00001757 case MVT::i8:
1758 case MVT::i16:
Nick Lewyckyc68bbef2006-09-21 02:08:31 +00001759 case MVT::i32: {
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001760 unsigned MaxNumIntRegs = (isFastCall ? 2 : FASTCC_NUM_INT_ARGS_INREGS);
1761 if (NumIntRegs < MaxNumIntRegs) {
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001762 unsigned RegToUse =
1763 GPRArgRegs[Arg.getValueType()-MVT::i8][GPRInd][NumIntRegs];
1764 RegsToPass.push_back(std::make_pair(RegToUse, Arg));
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00001765 ++NumIntRegs;
1766 break;
1767 }
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001768 } // Fall through
Chris Lattner76ac0682005-11-15 00:40:23 +00001769 case MVT::f32: {
1770 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001771 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001772 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001773 ArgOffset += 4;
1774 break;
1775 }
Evan Cheng2a330942006-05-25 00:59:30 +00001776 case MVT::f64: {
Chris Lattner76ac0682005-11-15 00:40:23 +00001777 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
Evan Cheng2a330942006-05-25 00:59:30 +00001778 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
Evan Chengab51cf22006-10-13 21:14:26 +00001779 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattner76ac0682005-11-15 00:40:23 +00001780 ArgOffset += 8;
1781 break;
1782 }
Evan Cheng2a330942006-05-25 00:59:30 +00001783 case MVT::v16i8:
1784 case MVT::v8i16:
1785 case MVT::v4i32:
1786 case MVT::v2i64:
1787 case MVT::v4f32:
Evan Cheng5ee96892006-05-25 18:56:34 +00001788 case MVT::v2f64:
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001789 assert(!isFastCall && "Unexpected ValueType for argument!");
1790 if (NumXMMRegs < 4) {
1791 RegsToPass.push_back(std::make_pair(XMMArgRegs[NumXMMRegs], Arg));
1792 NumXMMRegs++;
1793 } else {
1794 // XMM arguments have to be aligned on 16-byte boundary.
1795 ArgOffset = ((ArgOffset + 15) / 16) * 16;
1796 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1797 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1798 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
1799 ArgOffset += 16;
1800 }
1801 break;
Evan Cheng2a330942006-05-25 00:59:30 +00001802 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001803 }
Chris Lattner76ac0682005-11-15 00:40:23 +00001804
Evan Cheng2a330942006-05-25 00:59:30 +00001805 if (!MemOpChains.empty())
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001806 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1807 &MemOpChains[0], MemOpChains.size());
Chris Lattner76ac0682005-11-15 00:40:23 +00001808
Nate Begeman7e5496d2006-02-17 00:03:04 +00001809 // Build a sequence of copy-to-reg nodes chained together with token chain
1810 // and flag operands which copy the outgoing args into registers.
1811 SDOperand InFlag;
Evan Cheng2a330942006-05-25 00:59:30 +00001812 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1813 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1814 InFlag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001815 InFlag = Chain.getValue(1);
1816 }
1817
Evan Cheng2a330942006-05-25 00:59:30 +00001818 // If the callee is a GlobalAddress node (quite common, every direct call is)
1819 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001820 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00001821 // We should use extra load for direct calls to dllimported functions in
1822 // non-JIT mode.
1823 if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1824 getTargetMachine(), true))
Anton Korobeynikov37d080b2006-11-20 10:46:14 +00001825 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
1826 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Evan Cheng2a330942006-05-25 00:59:30 +00001827 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1828
Evan Cheng84a041e2007-02-21 21:18:14 +00001829 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1830 // GOT pointer.
Anton Korobeynikov037c8672007-01-28 13:31:35 +00001831 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1832 Subtarget->isPICStyleGOT()) {
1833 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1834 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1835 InFlag);
1836 InFlag = Chain.getValue(1);
1837 }
1838
Chris Lattnere56fef92007-02-25 06:40:16 +00001839 // Returns a chain & a flag for retval copy to use.
1840 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00001841 SmallVector<SDOperand, 8> Ops;
Nate Begeman7e5496d2006-02-17 00:03:04 +00001842 Ops.push_back(Chain);
1843 Ops.push_back(Callee);
Evan Chengca254862006-06-14 18:17:40 +00001844
1845 // Add argument registers to the end of the list so that they are known live
1846 // into the call.
1847 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001848 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Evan Chengca254862006-06-14 18:17:40 +00001849 RegsToPass[i].second.getValueType()));
1850
Evan Cheng84a041e2007-02-21 21:18:14 +00001851 // Add an implicit use GOT pointer in EBX.
1852 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1853 Subtarget->isPICStyleGOT())
1854 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1855
Nate Begeman7e5496d2006-02-17 00:03:04 +00001856 if (InFlag.Val)
1857 Ops.push_back(InFlag);
1858
1859 // FIXME: Do not generate X86ISD::TAILCALL for now.
Chris Lattner3d826992006-05-16 06:45:34 +00001860 Chain = DAG.getNode(isTailCall ? X86ISD::TAILCALL : X86ISD::CALL,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001861 NodeTys, &Ops[0], Ops.size());
Nate Begeman7e5496d2006-02-17 00:03:04 +00001862 InFlag = Chain.getValue(1);
1863
Chris Lattnerd6b853ad2007-02-25 07:18:38 +00001864 // Returns a flag for retval copy to use.
1865 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Nate Begeman7e5496d2006-02-17 00:03:04 +00001866 Ops.clear();
1867 Ops.push_back(Chain);
Evan Cheng2a330942006-05-25 00:59:30 +00001868 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
1869 Ops.push_back(DAG.getConstant(NumBytes, getPointerTy()));
Nate Begeman7e5496d2006-02-17 00:03:04 +00001870 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00001871 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
Chris Lattnerba474f52007-02-25 09:10:05 +00001872 InFlag = Chain.getValue(1);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001873
Chris Lattnerba474f52007-02-25 09:10:05 +00001874 // Handle result values, copying them out of physregs into vregs that we
1875 // return.
1876 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattner76ac0682005-11-15 00:40:23 +00001877}
1878
1879SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
1880 if (ReturnAddrIndex == 0) {
1881 // Set up a frame object for the return address.
1882 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001883 if (Subtarget->is64Bit())
1884 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1885 else
1886 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Chris Lattner76ac0682005-11-15 00:40:23 +00001887 }
1888
Evan Cheng11b0a5d2006-09-08 06:48:29 +00001889 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattner76ac0682005-11-15 00:40:23 +00001890}
1891
1892
1893
Evan Cheng45df7f82006-01-30 23:41:35 +00001894/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1895/// specific condition code. It returns a false if it cannot do a direct
Chris Lattner7a627672006-09-13 03:22:10 +00001896/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1897/// needed.
Evan Cheng78038292006-04-05 23:38:46 +00001898static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattner7a627672006-09-13 03:22:10 +00001899 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1900 SelectionDAG &DAG) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001901 X86CC = X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001902 if (!isFP) {
Chris Lattner971e3392006-09-13 17:04:54 +00001903 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1904 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1905 // X > -1 -> X == 0, jump !sign.
1906 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001907 X86CC = X86::COND_NS;
Chris Lattner971e3392006-09-13 17:04:54 +00001908 return true;
1909 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1910 // X < 0 -> X == 0, jump on sign.
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001911 X86CC = X86::COND_S;
Chris Lattner971e3392006-09-13 17:04:54 +00001912 return true;
1913 }
Chris Lattner7a627672006-09-13 03:22:10 +00001914 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00001915
Evan Cheng172fce72006-01-06 00:43:03 +00001916 switch (SetCCOpcode) {
1917 default: break;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001918 case ISD::SETEQ: X86CC = X86::COND_E; break;
1919 case ISD::SETGT: X86CC = X86::COND_G; break;
1920 case ISD::SETGE: X86CC = X86::COND_GE; break;
1921 case ISD::SETLT: X86CC = X86::COND_L; break;
1922 case ISD::SETLE: X86CC = X86::COND_LE; break;
1923 case ISD::SETNE: X86CC = X86::COND_NE; break;
1924 case ISD::SETULT: X86CC = X86::COND_B; break;
1925 case ISD::SETUGT: X86CC = X86::COND_A; break;
1926 case ISD::SETULE: X86CC = X86::COND_BE; break;
1927 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001928 }
1929 } else {
1930 // On a floating point condition, the flags are set as follows:
1931 // ZF PF CF op
1932 // 0 | 0 | 0 | X > Y
1933 // 0 | 0 | 1 | X < Y
1934 // 1 | 0 | 0 | X == Y
1935 // 1 | 1 | 1 | unordered
Chris Lattner7a627672006-09-13 03:22:10 +00001936 bool Flip = false;
Evan Cheng172fce72006-01-06 00:43:03 +00001937 switch (SetCCOpcode) {
1938 default: break;
1939 case ISD::SETUEQ:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001940 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001941 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001942 case ISD::SETOGT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001943 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001944 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001945 case ISD::SETOGE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001946 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001947 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001948 case ISD::SETULT:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001949 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Chengb3b41c42006-04-17 07:24:10 +00001950 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Cheng172fce72006-01-06 00:43:03 +00001951 case ISD::SETULE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001952 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001953 case ISD::SETONE:
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001954 case ISD::SETNE: X86CC = X86::COND_NE; break;
1955 case ISD::SETUO: X86CC = X86::COND_P; break;
1956 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Cheng172fce72006-01-06 00:43:03 +00001957 }
Chris Lattner7a627672006-09-13 03:22:10 +00001958 if (Flip)
1959 std::swap(LHS, RHS);
Evan Cheng172fce72006-01-06 00:43:03 +00001960 }
Evan Cheng45df7f82006-01-30 23:41:35 +00001961
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001962 return X86CC != X86::COND_INVALID;
Evan Cheng172fce72006-01-06 00:43:03 +00001963}
1964
Evan Cheng339edad2006-01-11 00:33:36 +00001965/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1966/// code. Current x86 isa includes the following FP cmov instructions:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001967/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng339edad2006-01-11 00:33:36 +00001968static bool hasFPCMov(unsigned X86CC) {
Evan Cheng73a1ad92006-01-10 20:26:56 +00001969 switch (X86CC) {
1970 default:
1971 return false;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00001972 case X86::COND_B:
1973 case X86::COND_BE:
1974 case X86::COND_E:
1975 case X86::COND_P:
1976 case X86::COND_A:
1977 case X86::COND_AE:
1978 case X86::COND_NE:
1979 case X86::COND_NP:
Evan Cheng73a1ad92006-01-10 20:26:56 +00001980 return true;
1981 }
1982}
1983
Evan Chengc995b452006-04-06 23:23:56 +00001984/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengac847262006-04-07 21:53:05 +00001985/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Chengc995b452006-04-06 23:23:56 +00001986static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1987 if (Op.getOpcode() == ISD::UNDEF)
1988 return true;
1989
1990 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengac847262006-04-07 21:53:05 +00001991 return (Val >= Low && Val < Hi);
1992}
1993
1994/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1995/// true if Op is undef or if its value equal to the specified value.
1996static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1997 if (Op.getOpcode() == ISD::UNDEF)
1998 return true;
1999 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Chengc995b452006-04-06 23:23:56 +00002000}
2001
Evan Cheng68ad48b2006-03-22 18:59:22 +00002002/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
2003/// specifies a shuffle of elements that is suitable for input to PSHUFD.
2004bool X86::isPSHUFDMask(SDNode *N) {
2005 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2006
2007 if (N->getNumOperands() != 4)
2008 return false;
2009
2010 // Check if the value doesn't reference the second vector.
Evan Chengb7fedff2006-03-29 23:07:14 +00002011 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002012 SDOperand Arg = N->getOperand(i);
2013 if (Arg.getOpcode() == ISD::UNDEF) continue;
2014 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2015 if (cast<ConstantSDNode>(Arg)->getValue() >= 4)
Evan Chengb7fedff2006-03-29 23:07:14 +00002016 return false;
2017 }
2018
2019 return true;
2020}
2021
2022/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002023/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002024bool X86::isPSHUFHWMask(SDNode *N) {
2025 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2026
2027 if (N->getNumOperands() != 8)
2028 return false;
2029
2030 // Lower quadword copied in order.
2031 for (unsigned i = 0; i != 4; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002032 SDOperand Arg = N->getOperand(i);
2033 if (Arg.getOpcode() == ISD::UNDEF) continue;
2034 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2035 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Chengb7fedff2006-03-29 23:07:14 +00002036 return false;
2037 }
2038
2039 // Upper quadword shuffled.
2040 for (unsigned i = 4; i != 8; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002041 SDOperand Arg = N->getOperand(i);
2042 if (Arg.getOpcode() == ISD::UNDEF) continue;
2043 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2044 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002045 if (Val < 4 || Val > 7)
2046 return false;
2047 }
2048
2049 return true;
2050}
2051
2052/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng59a63552006-04-05 01:47:37 +00002053/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Chengb7fedff2006-03-29 23:07:14 +00002054bool X86::isPSHUFLWMask(SDNode *N) {
2055 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2056
2057 if (N->getNumOperands() != 8)
2058 return false;
2059
2060 // Upper quadword copied in order.
Evan Chengac847262006-04-07 21:53:05 +00002061 for (unsigned i = 4; i != 8; ++i)
2062 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Chengb7fedff2006-03-29 23:07:14 +00002063 return false;
Evan Chengb7fedff2006-03-29 23:07:14 +00002064
2065 // Lower quadword shuffled.
Evan Chengac847262006-04-07 21:53:05 +00002066 for (unsigned i = 0; i != 4; ++i)
2067 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Chengb7fedff2006-03-29 23:07:14 +00002068 return false;
Evan Cheng68ad48b2006-03-22 18:59:22 +00002069
2070 return true;
2071}
2072
Evan Chengd27fb3e2006-03-24 01:18:28 +00002073/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2074/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner35a08552007-02-25 07:10:00 +00002075static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002076 if (NumElems != 2 && NumElems != 4) return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002077
Evan Cheng60f0b892006-04-20 08:58:49 +00002078 unsigned Half = NumElems / 2;
2079 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002080 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng60f0b892006-04-20 08:58:49 +00002081 return false;
2082 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002083 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002084 return false;
Evan Chengd27fb3e2006-03-24 01:18:28 +00002085
2086 return true;
2087}
2088
Evan Cheng60f0b892006-04-20 08:58:49 +00002089bool X86::isSHUFPMask(SDNode *N) {
2090 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002091 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002092}
2093
2094/// isCommutedSHUFP - Returns true if the shuffle mask is except
2095/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2096/// half elements to come from vector 1 (which would equal the dest.) and
2097/// the upper half to come from vector 2.
Chris Lattner35a08552007-02-25 07:10:00 +00002098static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2099 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002100
Chris Lattner35a08552007-02-25 07:10:00 +00002101 unsigned Half = NumOps / 2;
Evan Cheng60f0b892006-04-20 08:58:49 +00002102 for (unsigned i = 0; i < Half; ++i)
Chris Lattner35a08552007-02-25 07:10:00 +00002103 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng60f0b892006-04-20 08:58:49 +00002104 return false;
Chris Lattner35a08552007-02-25 07:10:00 +00002105 for (unsigned i = Half; i < NumOps; ++i)
2106 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng60f0b892006-04-20 08:58:49 +00002107 return false;
2108 return true;
2109}
2110
2111static bool isCommutedSHUFP(SDNode *N) {
2112 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002113 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002114}
2115
Evan Cheng2595a682006-03-24 02:58:06 +00002116/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2117/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2118bool X86::isMOVHLPSMask(SDNode *N) {
2119 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2120
Evan Cheng1a194a52006-03-28 06:50:32 +00002121 if (N->getNumOperands() != 4)
Evan Cheng2595a682006-03-24 02:58:06 +00002122 return false;
2123
Evan Cheng1a194a52006-03-28 06:50:32 +00002124 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengac847262006-04-07 21:53:05 +00002125 return isUndefOrEqual(N->getOperand(0), 6) &&
2126 isUndefOrEqual(N->getOperand(1), 7) &&
2127 isUndefOrEqual(N->getOperand(2), 2) &&
2128 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng1a194a52006-03-28 06:50:32 +00002129}
2130
Evan Cheng922e1912006-11-07 22:14:24 +00002131/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2132/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2133/// <2, 3, 2, 3>
2134bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2135 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2136
2137 if (N->getNumOperands() != 4)
2138 return false;
2139
2140 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2141 return isUndefOrEqual(N->getOperand(0), 2) &&
2142 isUndefOrEqual(N->getOperand(1), 3) &&
2143 isUndefOrEqual(N->getOperand(2), 2) &&
2144 isUndefOrEqual(N->getOperand(3), 3);
2145}
2146
Evan Chengc995b452006-04-06 23:23:56 +00002147/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2148/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2149bool X86::isMOVLPMask(SDNode *N) {
2150 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2151
2152 unsigned NumElems = N->getNumOperands();
2153 if (NumElems != 2 && NumElems != 4)
2154 return false;
2155
Evan Chengac847262006-04-07 21:53:05 +00002156 for (unsigned i = 0; i < NumElems/2; ++i)
2157 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2158 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002159
Evan Chengac847262006-04-07 21:53:05 +00002160 for (unsigned i = NumElems/2; i < NumElems; ++i)
2161 if (!isUndefOrEqual(N->getOperand(i), i))
2162 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002163
2164 return true;
2165}
2166
2167/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng7855e4d2006-04-19 20:35:22 +00002168/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2169/// and MOVLHPS.
Evan Chengc995b452006-04-06 23:23:56 +00002170bool X86::isMOVHPMask(SDNode *N) {
2171 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2172
2173 unsigned NumElems = N->getNumOperands();
2174 if (NumElems != 2 && NumElems != 4)
2175 return false;
2176
Evan Chengac847262006-04-07 21:53:05 +00002177 for (unsigned i = 0; i < NumElems/2; ++i)
2178 if (!isUndefOrEqual(N->getOperand(i), i))
2179 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002180
2181 for (unsigned i = 0; i < NumElems/2; ++i) {
2182 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengac847262006-04-07 21:53:05 +00002183 if (!isUndefOrEqual(Arg, i + NumElems))
2184 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002185 }
2186
2187 return true;
2188}
2189
Evan Cheng5df75882006-03-28 00:39:58 +00002190/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2191/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner35a08552007-02-25 07:10:00 +00002192bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2193 bool V2IsSplat = false) {
2194 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng5df75882006-03-28 00:39:58 +00002195 return false;
2196
Chris Lattner35a08552007-02-25 07:10:00 +00002197 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2198 SDOperand BitI = Elts[i];
2199 SDOperand BitI1 = Elts[i+1];
Evan Chengac847262006-04-07 21:53:05 +00002200 if (!isUndefOrEqual(BitI, j))
2201 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002202 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002203 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002204 return false;
2205 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002206 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002207 return false;
2208 }
Evan Cheng5df75882006-03-28 00:39:58 +00002209 }
2210
2211 return true;
2212}
2213
Evan Cheng60f0b892006-04-20 08:58:49 +00002214bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2215 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002216 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002217}
2218
Evan Cheng2bc32802006-03-28 02:43:26 +00002219/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2220/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner35a08552007-02-25 07:10:00 +00002221bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2222 bool V2IsSplat = false) {
2223 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng2bc32802006-03-28 02:43:26 +00002224 return false;
2225
Chris Lattner35a08552007-02-25 07:10:00 +00002226 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2227 SDOperand BitI = Elts[i];
2228 SDOperand BitI1 = Elts[i+1];
2229 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengac847262006-04-07 21:53:05 +00002230 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002231 if (V2IsSplat) {
Chris Lattner35a08552007-02-25 07:10:00 +00002232 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002233 return false;
2234 } else {
Chris Lattner35a08552007-02-25 07:10:00 +00002235 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng60f0b892006-04-20 08:58:49 +00002236 return false;
2237 }
Evan Cheng2bc32802006-03-28 02:43:26 +00002238 }
2239
2240 return true;
2241}
2242
Evan Cheng60f0b892006-04-20 08:58:49 +00002243bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2244 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002245 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng60f0b892006-04-20 08:58:49 +00002246}
2247
Evan Chengf3b52c82006-04-05 07:20:06 +00002248/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2249/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2250/// <0, 0, 1, 1>
2251bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2252 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2253
2254 unsigned NumElems = N->getNumOperands();
2255 if (NumElems != 4 && NumElems != 8 && NumElems != 16)
2256 return false;
2257
2258 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2259 SDOperand BitI = N->getOperand(i);
2260 SDOperand BitI1 = N->getOperand(i+1);
2261
Evan Chengac847262006-04-07 21:53:05 +00002262 if (!isUndefOrEqual(BitI, j))
2263 return false;
2264 if (!isUndefOrEqual(BitI1, j))
2265 return false;
Evan Chengf3b52c82006-04-05 07:20:06 +00002266 }
2267
2268 return true;
2269}
2270
Evan Chenge8b51802006-04-21 01:05:10 +00002271/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2272/// specifies a shuffle of elements that is suitable for input to MOVSS,
2273/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner35a08552007-02-25 07:10:00 +00002274static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
2275 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng12ba3e22006-04-11 00:19:04 +00002276 return false;
2277
Chris Lattner35a08552007-02-25 07:10:00 +00002278 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002279 return false;
2280
Chris Lattner35a08552007-02-25 07:10:00 +00002281 for (unsigned i = 1; i < NumElts; ++i) {
2282 if (!isUndefOrEqual(Elts[i], i))
Evan Cheng12ba3e22006-04-11 00:19:04 +00002283 return false;
2284 }
2285
2286 return true;
2287}
Evan Chengf3b52c82006-04-05 07:20:06 +00002288
Evan Chenge8b51802006-04-21 01:05:10 +00002289bool X86::isMOVLMask(SDNode *N) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002290 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002291 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng60f0b892006-04-20 08:58:49 +00002292}
2293
Evan Chenge8b51802006-04-21 01:05:10 +00002294/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2295/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng60f0b892006-04-20 08:58:49 +00002296/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner35a08552007-02-25 07:10:00 +00002297static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2298 bool V2IsSplat = false,
Evan Cheng89c5d042006-09-08 01:50:06 +00002299 bool V2IsUndef = false) {
Chris Lattner35a08552007-02-25 07:10:00 +00002300 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng60f0b892006-04-20 08:58:49 +00002301 return false;
2302
2303 if (!isUndefOrEqual(Ops[0], 0))
2304 return false;
2305
Chris Lattner35a08552007-02-25 07:10:00 +00002306 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002307 SDOperand Arg = Ops[i];
Chris Lattner35a08552007-02-25 07:10:00 +00002308 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2309 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2310 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng89c5d042006-09-08 01:50:06 +00002311 return false;
Evan Cheng60f0b892006-04-20 08:58:49 +00002312 }
2313
2314 return true;
2315}
2316
Evan Cheng89c5d042006-09-08 01:50:06 +00002317static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2318 bool V2IsUndef = false) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002319 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner35a08552007-02-25 07:10:00 +00002320 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2321 V2IsSplat, V2IsUndef);
Evan Cheng60f0b892006-04-20 08:58:49 +00002322}
2323
Evan Cheng5d247f82006-04-14 21:59:03 +00002324/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2325/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2326bool X86::isMOVSHDUPMask(SDNode *N) {
2327 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2328
2329 if (N->getNumOperands() != 4)
2330 return false;
2331
2332 // Expect 1, 1, 3, 3
2333 for (unsigned i = 0; i < 2; ++i) {
2334 SDOperand Arg = N->getOperand(i);
2335 if (Arg.getOpcode() == ISD::UNDEF) continue;
2336 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2337 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2338 if (Val != 1) return false;
2339 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002340
2341 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002342 for (unsigned i = 2; i < 4; ++i) {
2343 SDOperand Arg = N->getOperand(i);
2344 if (Arg.getOpcode() == ISD::UNDEF) continue;
2345 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2346 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2347 if (Val != 3) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002348 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002349 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002350
Evan Cheng6222cf22006-04-15 05:37:34 +00002351 // Don't use movshdup if it can be done with a shufps.
2352 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002353}
2354
2355/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2356/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2357bool X86::isMOVSLDUPMask(SDNode *N) {
2358 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2359
2360 if (N->getNumOperands() != 4)
2361 return false;
2362
2363 // Expect 0, 0, 2, 2
2364 for (unsigned i = 0; i < 2; ++i) {
2365 SDOperand Arg = N->getOperand(i);
2366 if (Arg.getOpcode() == ISD::UNDEF) continue;
2367 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2368 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2369 if (Val != 0) return false;
2370 }
Evan Cheng6222cf22006-04-15 05:37:34 +00002371
2372 bool HasHi = false;
Evan Cheng5d247f82006-04-14 21:59:03 +00002373 for (unsigned i = 2; i < 4; ++i) {
2374 SDOperand Arg = N->getOperand(i);
2375 if (Arg.getOpcode() == ISD::UNDEF) continue;
2376 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2377 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2378 if (Val != 2) return false;
Evan Cheng6222cf22006-04-15 05:37:34 +00002379 HasHi = true;
Evan Cheng5d247f82006-04-14 21:59:03 +00002380 }
Evan Cheng65bb7202006-04-15 03:13:24 +00002381
Evan Cheng6222cf22006-04-15 05:37:34 +00002382 // Don't use movshdup if it can be done with a shufps.
2383 return HasHi;
Evan Cheng5d247f82006-04-14 21:59:03 +00002384}
2385
Evan Chengd097e672006-03-22 02:53:00 +00002386/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2387/// a splat of a single element.
Evan Cheng5022b342006-04-17 20:43:08 +00002388static bool isSplatMask(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002389 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2390
Evan Chengd097e672006-03-22 02:53:00 +00002391 // This is a splat operation if each element of the permute is the same, and
2392 // if the value doesn't reference the second vector.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002393 unsigned NumElems = N->getNumOperands();
2394 SDOperand ElementBase;
2395 unsigned i = 0;
2396 for (; i != NumElems; ++i) {
2397 SDOperand Elt = N->getOperand(i);
Reid Spencerde46e482006-11-02 20:25:50 +00002398 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002399 ElementBase = Elt;
2400 break;
2401 }
2402 }
2403
2404 if (!ElementBase.Val)
2405 return false;
2406
2407 for (; i != NumElems; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002408 SDOperand Arg = N->getOperand(i);
2409 if (Arg.getOpcode() == ISD::UNDEF) continue;
2410 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002411 if (Arg != ElementBase) return false;
Evan Chengd097e672006-03-22 02:53:00 +00002412 }
2413
2414 // Make sure it is a splat of the first vector operand.
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002415 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengd097e672006-03-22 02:53:00 +00002416}
2417
Evan Cheng5022b342006-04-17 20:43:08 +00002418/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2419/// a splat of a single element and it's a 2 or 4 element mask.
2420bool X86::isSplatMask(SDNode *N) {
2421 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2422
Evan Cheng4a1b0d32006-04-19 23:28:59 +00002423 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Cheng5022b342006-04-17 20:43:08 +00002424 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2425 return false;
2426 return ::isSplatMask(N);
2427}
2428
Evan Chenge056dd52006-10-27 21:08:32 +00002429/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2430/// specifies a splat of zero element.
2431bool X86::isSplatLoMask(SDNode *N) {
2432 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2433
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002434 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chenge056dd52006-10-27 21:08:32 +00002435 if (!isUndefOrEqual(N->getOperand(i), 0))
2436 return false;
2437 return true;
2438}
2439
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002440/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2441/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2442/// instructions.
2443unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengd097e672006-03-22 02:53:00 +00002444 unsigned NumOperands = N->getNumOperands();
2445 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2446 unsigned Mask = 0;
Evan Cheng8160fd32006-03-28 23:41:33 +00002447 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002448 unsigned Val = 0;
2449 SDOperand Arg = N->getOperand(NumOperands-i-1);
2450 if (Arg.getOpcode() != ISD::UNDEF)
2451 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengd27fb3e2006-03-24 01:18:28 +00002452 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002453 Mask |= Val;
Evan Cheng8160fd32006-03-28 23:41:33 +00002454 if (i != NumOperands - 1)
2455 Mask <<= Shift;
2456 }
Evan Cheng8fdbdf22006-03-22 08:01:21 +00002457
2458 return Mask;
2459}
2460
Evan Chengb7fedff2006-03-29 23:07:14 +00002461/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2462/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2463/// instructions.
2464unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2465 unsigned Mask = 0;
2466 // 8 nodes, but we only care about the last 4.
2467 for (unsigned i = 7; i >= 4; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002468 unsigned Val = 0;
2469 SDOperand Arg = N->getOperand(i);
2470 if (Arg.getOpcode() != ISD::UNDEF)
2471 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002472 Mask |= (Val - 4);
2473 if (i != 4)
2474 Mask <<= 2;
2475 }
2476
2477 return Mask;
2478}
2479
2480/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2481/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2482/// instructions.
2483unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2484 unsigned Mask = 0;
2485 // 8 nodes, but we only care about the first 4.
2486 for (int i = 3; i >= 0; --i) {
Evan Cheng99d72052006-03-31 00:30:29 +00002487 unsigned Val = 0;
2488 SDOperand Arg = N->getOperand(i);
2489 if (Arg.getOpcode() != ISD::UNDEF)
2490 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Chengb7fedff2006-03-29 23:07:14 +00002491 Mask |= Val;
2492 if (i != 0)
2493 Mask <<= 2;
2494 }
2495
2496 return Mask;
2497}
2498
Evan Cheng59a63552006-04-05 01:47:37 +00002499/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2500/// specifies a 8 element shuffle that can be broken into a pair of
2501/// PSHUFHW and PSHUFLW.
2502static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2503 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2504
2505 if (N->getNumOperands() != 8)
2506 return false;
2507
2508 // Lower quadword shuffled.
2509 for (unsigned i = 0; i != 4; ++i) {
2510 SDOperand Arg = N->getOperand(i);
2511 if (Arg.getOpcode() == ISD::UNDEF) continue;
2512 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2513 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2514 if (Val > 4)
2515 return false;
2516 }
2517
2518 // Upper quadword shuffled.
2519 for (unsigned i = 4; i != 8; ++i) {
2520 SDOperand Arg = N->getOperand(i);
2521 if (Arg.getOpcode() == ISD::UNDEF) continue;
2522 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2523 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2524 if (Val < 4 || Val > 7)
2525 return false;
2526 }
2527
2528 return true;
2529}
2530
Evan Chengc995b452006-04-06 23:23:56 +00002531/// CommuteVectorShuffle - Swap vector_shuffle operandsas well as
2532/// values in ther permute mask.
Evan Chengc415c5b2006-10-25 21:49:50 +00002533static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2534 SDOperand &V2, SDOperand &Mask,
2535 SelectionDAG &DAG) {
Evan Chengc995b452006-04-06 23:23:56 +00002536 MVT::ValueType VT = Op.getValueType();
2537 MVT::ValueType MaskVT = Mask.getValueType();
2538 MVT::ValueType EltVT = MVT::getVectorBaseType(MaskVT);
2539 unsigned NumElems = Mask.getNumOperands();
Chris Lattner35a08552007-02-25 07:10:00 +00002540 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc995b452006-04-06 23:23:56 +00002541
2542 for (unsigned i = 0; i != NumElems; ++i) {
2543 SDOperand Arg = Mask.getOperand(i);
Evan Chenga3caaee2006-04-19 22:48:17 +00002544 if (Arg.getOpcode() == ISD::UNDEF) {
2545 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2546 continue;
2547 }
Evan Chengc995b452006-04-06 23:23:56 +00002548 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2549 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2550 if (Val < NumElems)
2551 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2552 else
2553 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2554 }
2555
Evan Chengc415c5b2006-10-25 21:49:50 +00002556 std::swap(V1, V2);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002557 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc415c5b2006-10-25 21:49:50 +00002558 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chengc995b452006-04-06 23:23:56 +00002559}
2560
Evan Cheng7855e4d2006-04-19 20:35:22 +00002561/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2562/// match movhlps. The lower half elements should come from upper half of
2563/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002564/// half of V2 (and in order).
Evan Cheng7855e4d2006-04-19 20:35:22 +00002565static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2566 unsigned NumElems = Mask->getNumOperands();
2567 if (NumElems != 4)
2568 return false;
2569 for (unsigned i = 0, e = 2; i != e; ++i)
2570 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2571 return false;
2572 for (unsigned i = 2; i != 4; ++i)
2573 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2574 return false;
2575 return true;
2576}
2577
Evan Chengc995b452006-04-06 23:23:56 +00002578/// isScalarLoadToVector - Returns true if the node is a scalar load that
2579/// is promoted to a vector.
Evan Cheng7855e4d2006-04-19 20:35:22 +00002580static inline bool isScalarLoadToVector(SDNode *N) {
2581 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2582 N = N->getOperand(0).Val;
Evan Chenge71fe34d2006-10-09 20:57:25 +00002583 return ISD::isNON_EXTLoad(N);
Evan Chengc995b452006-04-06 23:23:56 +00002584 }
2585 return false;
2586}
2587
Evan Cheng7855e4d2006-04-19 20:35:22 +00002588/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2589/// match movlp{s|d}. The lower half elements should come from lower half of
2590/// V1 (and in order), and the upper half elements should come from the upper
2591/// half of V2 (and in order). And since V1 will become the source of the
2592/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Chenge646abb2006-10-09 21:39:25 +00002593static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00002594 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng7855e4d2006-04-19 20:35:22 +00002595 return false;
Evan Chenge646abb2006-10-09 21:39:25 +00002596 // Is V2 is a vector load, don't do this transformation. We will try to use
2597 // load folding shufps op.
2598 if (ISD::isNON_EXTLoad(V2))
2599 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002600
Evan Cheng7855e4d2006-04-19 20:35:22 +00002601 unsigned NumElems = Mask->getNumOperands();
2602 if (NumElems != 2 && NumElems != 4)
2603 return false;
2604 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2605 if (!isUndefOrEqual(Mask->getOperand(i), i))
2606 return false;
2607 for (unsigned i = NumElems/2; i != NumElems; ++i)
2608 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2609 return false;
2610 return true;
Evan Chengc995b452006-04-06 23:23:56 +00002611}
2612
Evan Cheng60f0b892006-04-20 08:58:49 +00002613/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2614/// all the same.
2615static bool isSplatVector(SDNode *N) {
2616 if (N->getOpcode() != ISD::BUILD_VECTOR)
2617 return false;
Evan Chengc995b452006-04-06 23:23:56 +00002618
Evan Cheng60f0b892006-04-20 08:58:49 +00002619 SDOperand SplatValue = N->getOperand(0);
2620 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2621 if (N->getOperand(i) != SplatValue)
Evan Chengc995b452006-04-06 23:23:56 +00002622 return false;
2623 return true;
2624}
2625
Evan Cheng89c5d042006-09-08 01:50:06 +00002626/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2627/// to an undef.
2628static bool isUndefShuffle(SDNode *N) {
2629 if (N->getOpcode() != ISD::BUILD_VECTOR)
2630 return false;
2631
2632 SDOperand V1 = N->getOperand(0);
2633 SDOperand V2 = N->getOperand(1);
2634 SDOperand Mask = N->getOperand(2);
2635 unsigned NumElems = Mask.getNumOperands();
2636 for (unsigned i = 0; i != NumElems; ++i) {
2637 SDOperand Arg = Mask.getOperand(i);
2638 if (Arg.getOpcode() != ISD::UNDEF) {
2639 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2640 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2641 return false;
2642 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2643 return false;
2644 }
2645 }
2646 return true;
2647}
2648
Evan Cheng60f0b892006-04-20 08:58:49 +00002649/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2650/// that point to V2 points to its first element.
2651static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2652 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2653
2654 bool Changed = false;
Chris Lattner35a08552007-02-25 07:10:00 +00002655 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002656 unsigned NumElems = Mask.getNumOperands();
2657 for (unsigned i = 0; i != NumElems; ++i) {
2658 SDOperand Arg = Mask.getOperand(i);
2659 if (Arg.getOpcode() != ISD::UNDEF) {
2660 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2661 if (Val > NumElems) {
2662 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2663 Changed = true;
2664 }
2665 }
2666 MaskVec.push_back(Arg);
2667 }
2668
2669 if (Changed)
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002670 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2671 &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002672 return Mask;
2673}
2674
Evan Chenge8b51802006-04-21 01:05:10 +00002675/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2676/// operation of specified width.
2677static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng60f0b892006-04-20 08:58:49 +00002678 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2679 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2680
Chris Lattner35a08552007-02-25 07:10:00 +00002681 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002682 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2683 for (unsigned i = 1; i != NumElems; ++i)
2684 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002685 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002686}
2687
Evan Cheng5022b342006-04-17 20:43:08 +00002688/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2689/// of specified width.
2690static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2691 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2692 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002693 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5022b342006-04-17 20:43:08 +00002694 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2695 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2696 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2697 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002698 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng5022b342006-04-17 20:43:08 +00002699}
2700
Evan Cheng60f0b892006-04-20 08:58:49 +00002701/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2702/// of specified width.
2703static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2704 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2705 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
2706 unsigned Half = NumElems/2;
Chris Lattner35a08552007-02-25 07:10:00 +00002707 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng60f0b892006-04-20 08:58:49 +00002708 for (unsigned i = 0; i != Half; ++i) {
2709 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2710 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2711 }
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002712 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng60f0b892006-04-20 08:58:49 +00002713}
2714
Evan Chenge8b51802006-04-21 01:05:10 +00002715/// getZeroVector - Returns a vector of specified type with all zero elements.
2716///
2717static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2718 assert(MVT::isVector(VT) && "Expected a vector type");
2719 unsigned NumElems = getVectorNumElements(VT);
2720 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2721 bool isFP = MVT::isFloatingPoint(EVT);
2722 SDOperand Zero = isFP ? DAG.getConstantFP(0.0, EVT) : DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002723 SmallVector<SDOperand, 8> ZeroVec(NumElems, Zero);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002724 return DAG.getNode(ISD::BUILD_VECTOR, VT, &ZeroVec[0], ZeroVec.size());
Evan Chenge8b51802006-04-21 01:05:10 +00002725}
2726
Evan Cheng5022b342006-04-17 20:43:08 +00002727/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2728///
2729static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2730 SDOperand V1 = Op.getOperand(0);
Evan Chenge8b51802006-04-21 01:05:10 +00002731 SDOperand Mask = Op.getOperand(2);
Evan Cheng5022b342006-04-17 20:43:08 +00002732 MVT::ValueType VT = Op.getValueType();
Evan Chenge8b51802006-04-21 01:05:10 +00002733 unsigned NumElems = Mask.getNumOperands();
2734 Mask = getUnpacklMask(NumElems, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002735 while (NumElems != 4) {
Evan Chenge8b51802006-04-21 01:05:10 +00002736 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002737 NumElems >>= 1;
2738 }
2739 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2740
2741 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Evan Chenge8b51802006-04-21 01:05:10 +00002742 Mask = getZeroVector(MaskVT, DAG);
Evan Cheng5022b342006-04-17 20:43:08 +00002743 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Chenge8b51802006-04-21 01:05:10 +00002744 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Cheng5022b342006-04-17 20:43:08 +00002745 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2746}
2747
Evan Chenge8b51802006-04-21 01:05:10 +00002748/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2749/// constant +0.0.
2750static inline bool isZeroNode(SDOperand Elt) {
2751 return ((isa<ConstantSDNode>(Elt) &&
2752 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2753 (isa<ConstantFPSDNode>(Elt) &&
2754 cast<ConstantFPSDNode>(Elt)->isExactlyValue(0.0)));
2755}
2756
Evan Cheng14215c32006-04-21 23:03:30 +00002757/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
2758/// vector and zero or undef vector.
2759static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, MVT::ValueType VT,
Evan Chenge8b51802006-04-21 01:05:10 +00002760 unsigned NumElems, unsigned Idx,
Evan Cheng14215c32006-04-21 23:03:30 +00002761 bool isZero, SelectionDAG &DAG) {
2762 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Evan Chenge8b51802006-04-21 01:05:10 +00002763 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2764 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
2765 SDOperand Zero = DAG.getConstant(0, EVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002766 SmallVector<SDOperand, 8> MaskVec(NumElems, Zero);
Evan Chenge8b51802006-04-21 01:05:10 +00002767 MaskVec[Idx] = DAG.getConstant(NumElems, EVT);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002768 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2769 &MaskVec[0], MaskVec.size());
Evan Cheng14215c32006-04-21 23:03:30 +00002770 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Chenge8b51802006-04-21 01:05:10 +00002771}
2772
Evan Chengb0461082006-04-24 18:01:45 +00002773/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2774///
2775static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2776 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002777 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002778 if (NumNonZero > 8)
2779 return SDOperand();
2780
2781 SDOperand V(0, 0);
2782 bool First = true;
2783 for (unsigned i = 0; i < 16; ++i) {
2784 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2785 if (ThisIsNonZero && First) {
2786 if (NumZero)
2787 V = getZeroVector(MVT::v8i16, DAG);
2788 else
2789 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2790 First = false;
2791 }
2792
2793 if ((i & 1) != 0) {
2794 SDOperand ThisElt(0, 0), LastElt(0, 0);
2795 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2796 if (LastIsNonZero) {
2797 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2798 }
2799 if (ThisIsNonZero) {
2800 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2801 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2802 ThisElt, DAG.getConstant(8, MVT::i8));
2803 if (LastIsNonZero)
2804 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2805 } else
2806 ThisElt = LastElt;
2807
2808 if (ThisElt.Val)
2809 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002810 DAG.getConstant(i/2, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002811 }
2812 }
2813
2814 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2815}
2816
2817/// LowerBuildVectorv16i8 - Custom lower build_vector of v8i16.
2818///
2819static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2820 unsigned NumNonZero, unsigned NumZero,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002821 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengb0461082006-04-24 18:01:45 +00002822 if (NumNonZero > 4)
2823 return SDOperand();
2824
2825 SDOperand V(0, 0);
2826 bool First = true;
2827 for (unsigned i = 0; i < 8; ++i) {
2828 bool isNonZero = (NonZeros & (1 << i)) != 0;
2829 if (isNonZero) {
2830 if (First) {
2831 if (NumZero)
2832 V = getZeroVector(MVT::v8i16, DAG);
2833 else
2834 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2835 First = false;
2836 }
2837 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002838 DAG.getConstant(i, TLI.getPointerTy()));
Evan Chengb0461082006-04-24 18:01:45 +00002839 }
2840 }
2841
2842 return V;
2843}
2844
Evan Chenga9467aa2006-04-25 20:13:52 +00002845SDOperand
2846X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2847 // All zero's are handled with pxor.
2848 if (ISD::isBuildVectorAllZeros(Op.Val))
2849 return Op;
2850
2851 // All one's are handled with pcmpeqd.
2852 if (ISD::isBuildVectorAllOnes(Op.Val))
2853 return Op;
2854
2855 MVT::ValueType VT = Op.getValueType();
2856 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
2857 unsigned EVTBits = MVT::getSizeInBits(EVT);
2858
2859 unsigned NumElems = Op.getNumOperands();
2860 unsigned NumZero = 0;
2861 unsigned NumNonZero = 0;
2862 unsigned NonZeros = 0;
2863 std::set<SDOperand> Values;
2864 for (unsigned i = 0; i < NumElems; ++i) {
2865 SDOperand Elt = Op.getOperand(i);
2866 if (Elt.getOpcode() != ISD::UNDEF) {
2867 Values.insert(Elt);
2868 if (isZeroNode(Elt))
2869 NumZero++;
2870 else {
2871 NonZeros |= (1 << i);
2872 NumNonZero++;
2873 }
2874 }
2875 }
2876
2877 if (NumNonZero == 0)
2878 // Must be a mix of zero and undef. Return a zero vector.
2879 return getZeroVector(VT, DAG);
2880
2881 // Splat is obviously ok. Let legalizer expand it to a shuffle.
2882 if (Values.size() == 1)
2883 return SDOperand();
2884
2885 // Special case for single non-zero element.
Evan Cheng798b3062006-10-25 20:48:19 +00002886 if (NumNonZero == 1) {
Evan Chenga9467aa2006-04-25 20:13:52 +00002887 unsigned Idx = CountTrailingZeros_32(NonZeros);
2888 SDOperand Item = Op.getOperand(Idx);
2889 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
2890 if (Idx == 0)
2891 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
2892 return getShuffleVectorZeroOrUndef(Item, VT, NumElems, Idx,
2893 NumZero > 0, DAG);
2894
2895 if (EVTBits == 32) {
2896 // Turn it into a shuffle of zero and zero-extended scalar to vector.
2897 Item = getShuffleVectorZeroOrUndef(Item, VT, NumElems, 0, NumZero > 0,
2898 DAG);
2899 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2900 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002901 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002902 for (unsigned i = 0; i < NumElems; i++)
2903 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerc24a1d32006-08-08 02:23:42 +00002904 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2905 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002906 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
2907 DAG.getNode(ISD::UNDEF, VT), Mask);
2908 }
2909 }
2910
Evan Cheng8c5766e2006-10-04 18:33:38 +00002911 // Let legalizer expand 2-wide build_vector's.
Evan Chenga9467aa2006-04-25 20:13:52 +00002912 if (EVTBits == 64)
2913 return SDOperand();
2914
2915 // If element VT is < 32 bits, convert it to inserts into a zero vector.
2916 if (EVTBits == 8) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002917 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
2918 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002919 if (V.Val) return V;
2920 }
2921
2922 if (EVTBits == 16) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00002923 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
2924 *this);
Evan Chenga9467aa2006-04-25 20:13:52 +00002925 if (V.Val) return V;
2926 }
2927
2928 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner35a08552007-02-25 07:10:00 +00002929 SmallVector<SDOperand, 8> V;
2930 V.resize(NumElems);
Evan Chenga9467aa2006-04-25 20:13:52 +00002931 if (NumElems == 4 && NumZero > 0) {
2932 for (unsigned i = 0; i < 4; ++i) {
2933 bool isZero = !(NonZeros & (1 << i));
2934 if (isZero)
2935 V[i] = getZeroVector(VT, DAG);
2936 else
2937 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2938 }
2939
2940 for (unsigned i = 0; i < 2; ++i) {
2941 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
2942 default: break;
2943 case 0:
2944 V[i] = V[i*2]; // Must be a zero vector.
2945 break;
2946 case 1:
2947 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
2948 getMOVLMask(NumElems, DAG));
2949 break;
2950 case 2:
2951 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2952 getMOVLMask(NumElems, DAG));
2953 break;
2954 case 3:
2955 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
2956 getUnpacklMask(NumElems, DAG));
2957 break;
2958 }
2959 }
2960
Evan Cheng9fee4422006-05-16 07:21:53 +00002961 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00002962 // clears the upper bits.
Evan Chenga9467aa2006-04-25 20:13:52 +00002963 // FIXME: we can do the same for v4f32 case when we know both parts of
2964 // the lower half come from scalar_to_vector (loadf32). We should do
2965 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng798b3062006-10-25 20:48:19 +00002966 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Chenga9467aa2006-04-25 20:13:52 +00002967 return V[0];
2968 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2969 MVT::ValueType EVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00002970 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00002971 bool Reverse = (NonZeros & 0x3) == 2;
2972 for (unsigned i = 0; i < 2; ++i)
2973 if (Reverse)
2974 MaskVec.push_back(DAG.getConstant(1-i, EVT));
2975 else
2976 MaskVec.push_back(DAG.getConstant(i, EVT));
2977 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
2978 for (unsigned i = 0; i < 2; ++i)
2979 if (Reverse)
2980 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
2981 else
2982 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnered728e82006-08-11 17:38:39 +00002983 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2984 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00002985 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
2986 }
2987
2988 if (Values.size() > 2) {
2989 // Expand into a number of unpckl*.
2990 // e.g. for v4f32
2991 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
2992 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
2993 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
2994 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
2995 for (unsigned i = 0; i < NumElems; ++i)
2996 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
2997 NumElems >>= 1;
2998 while (NumElems != 0) {
2999 for (unsigned i = 0; i < NumElems; ++i)
3000 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3001 UnpckMask);
3002 NumElems >>= 1;
3003 }
3004 return V[0];
3005 }
3006
3007 return SDOperand();
3008}
3009
3010SDOperand
3011X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3012 SDOperand V1 = Op.getOperand(0);
3013 SDOperand V2 = Op.getOperand(1);
3014 SDOperand PermMask = Op.getOperand(2);
3015 MVT::ValueType VT = Op.getValueType();
3016 unsigned NumElems = PermMask.getNumOperands();
3017 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3018 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Cheng949bcc92006-10-16 06:36:00 +00003019 bool V1IsSplat = false;
3020 bool V2IsSplat = false;
Evan Chenga9467aa2006-04-25 20:13:52 +00003021
Evan Cheng89c5d042006-09-08 01:50:06 +00003022 if (isUndefShuffle(Op.Val))
3023 return DAG.getNode(ISD::UNDEF, VT);
3024
Evan Chenga9467aa2006-04-25 20:13:52 +00003025 if (isSplatMask(PermMask.Val)) {
3026 if (NumElems <= 4) return Op;
3027 // Promote it to a v4i32 splat.
Evan Cheng798b3062006-10-25 20:48:19 +00003028 return PromoteSplat(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003029 }
3030
Evan Cheng798b3062006-10-25 20:48:19 +00003031 if (X86::isMOVLMask(PermMask.Val))
3032 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003033
Evan Cheng798b3062006-10-25 20:48:19 +00003034 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3035 X86::isMOVSLDUPMask(PermMask.Val) ||
3036 X86::isMOVHLPSMask(PermMask.Val) ||
3037 X86::isMOVHPMask(PermMask.Val) ||
3038 X86::isMOVLPMask(PermMask.Val))
3039 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003040
Evan Cheng798b3062006-10-25 20:48:19 +00003041 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3042 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Chengc415c5b2006-10-25 21:49:50 +00003043 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00003044
Evan Chengc415c5b2006-10-25 21:49:50 +00003045 bool Commuted = false;
Evan Cheng798b3062006-10-25 20:48:19 +00003046 V1IsSplat = isSplatVector(V1.Val);
3047 V2IsSplat = isSplatVector(V2.Val);
3048 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Chengc415c5b2006-10-25 21:49:50 +00003049 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003050 std::swap(V1IsSplat, V2IsSplat);
3051 std::swap(V1IsUndef, V2IsUndef);
Evan Chengc415c5b2006-10-25 21:49:50 +00003052 Commuted = true;
Evan Cheng798b3062006-10-25 20:48:19 +00003053 }
3054
3055 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3056 if (V2IsUndef) return V1;
Evan Chengc415c5b2006-10-25 21:49:50 +00003057 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng798b3062006-10-25 20:48:19 +00003058 if (V2IsSplat) {
3059 // V2 is a splat, so the mask may be malformed. That is, it may point
3060 // to any V2 element. The instruction selectior won't like this. Get
3061 // a corrected mask and commute to form a proper MOVS{S|D}.
3062 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3063 if (NewMask.Val != PermMask.Val)
3064 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003065 }
Evan Cheng798b3062006-10-25 20:48:19 +00003066 return Op;
Evan Cheng949bcc92006-10-16 06:36:00 +00003067 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003068
Evan Cheng949bcc92006-10-16 06:36:00 +00003069 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3070 X86::isUNPCKLMask(PermMask.Val) ||
3071 X86::isUNPCKHMask(PermMask.Val))
3072 return Op;
Evan Cheng8c5766e2006-10-04 18:33:38 +00003073
Evan Cheng798b3062006-10-25 20:48:19 +00003074 if (V2IsSplat) {
3075 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003076 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng798b3062006-10-25 20:48:19 +00003077 // new vector_shuffle with the corrected mask.
3078 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3079 if (NewMask.Val != PermMask.Val) {
3080 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3081 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3082 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3083 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3084 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3085 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003086 }
3087 }
3088 }
3089
3090 // Normalize the node to match x86 shuffle ops if needed
Evan Chengc415c5b2006-10-25 21:49:50 +00003091 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3092 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3093
3094 if (Commuted) {
3095 // Commute is back and try unpck* again.
3096 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3097 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
3098 X86::isUNPCKLMask(PermMask.Val) ||
3099 X86::isUNPCKHMask(PermMask.Val))
3100 return Op;
3101 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003102
3103 // If VT is integer, try PSHUF* first, then SHUFP*.
3104 if (MVT::isInteger(VT)) {
3105 if (X86::isPSHUFDMask(PermMask.Val) ||
3106 X86::isPSHUFHWMask(PermMask.Val) ||
3107 X86::isPSHUFLWMask(PermMask.Val)) {
3108 if (V2.getOpcode() != ISD::UNDEF)
3109 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3110 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3111 return Op;
3112 }
3113
3114 if (X86::isSHUFPMask(PermMask.Val))
3115 return Op;
3116
3117 // Handle v8i16 shuffle high / low shuffle node pair.
3118 if (VT == MVT::v8i16 && isPSHUFHW_PSHUFLWMask(PermMask.Val)) {
3119 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
3120 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003121 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003122 for (unsigned i = 0; i != 4; ++i)
3123 MaskVec.push_back(PermMask.getOperand(i));
3124 for (unsigned i = 4; i != 8; ++i)
3125 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnered728e82006-08-11 17:38:39 +00003126 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3127 &MaskVec[0], MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003128 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3129 MaskVec.clear();
3130 for (unsigned i = 0; i != 4; ++i)
3131 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3132 for (unsigned i = 4; i != 8; ++i)
3133 MaskVec.push_back(PermMask.getOperand(i));
Chris Lattnered728e82006-08-11 17:38:39 +00003134 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0],MaskVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003135 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
3136 }
3137 } else {
3138 // Floating point cases in the other order.
3139 if (X86::isSHUFPMask(PermMask.Val))
3140 return Op;
3141 if (X86::isPSHUFDMask(PermMask.Val) ||
3142 X86::isPSHUFHWMask(PermMask.Val) ||
3143 X86::isPSHUFLWMask(PermMask.Val)) {
3144 if (V2.getOpcode() != ISD::UNDEF)
3145 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3146 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3147 return Op;
3148 }
3149 }
3150
3151 if (NumElems == 4) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003152 MVT::ValueType MaskVT = PermMask.getValueType();
3153 MVT::ValueType MaskEVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003154 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng3cd43622006-04-28 07:03:38 +00003155 Locs.reserve(NumElems);
Chris Lattner35a08552007-02-25 07:10:00 +00003156 SmallVector<SDOperand, 8> Mask1(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3157 SmallVector<SDOperand, 8> Mask2(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng3cd43622006-04-28 07:03:38 +00003158 unsigned NumHi = 0;
3159 unsigned NumLo = 0;
3160 // If no more than two elements come from either vector. This can be
3161 // implemented with two shuffles. First shuffle gather the elements.
3162 // The second shuffle, which takes the first shuffle as both of its
3163 // vector operands, put the elements into the right order.
3164 for (unsigned i = 0; i != NumElems; ++i) {
3165 SDOperand Elt = PermMask.getOperand(i);
3166 if (Elt.getOpcode() == ISD::UNDEF) {
3167 Locs[i] = std::make_pair(-1, -1);
3168 } else {
3169 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3170 if (Val < NumElems) {
3171 Locs[i] = std::make_pair(0, NumLo);
3172 Mask1[NumLo] = Elt;
3173 NumLo++;
3174 } else {
3175 Locs[i] = std::make_pair(1, NumHi);
3176 if (2+NumHi < NumElems)
3177 Mask1[2+NumHi] = Elt;
3178 NumHi++;
3179 }
3180 }
3181 }
3182 if (NumLo <= 2 && NumHi <= 2) {
3183 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003184 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3185 &Mask1[0], Mask1.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003186 for (unsigned i = 0; i != NumElems; ++i) {
3187 if (Locs[i].first == -1)
3188 continue;
3189 else {
3190 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3191 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3192 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3193 }
3194 }
3195
3196 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnered728e82006-08-11 17:38:39 +00003197 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3198 &Mask2[0], Mask2.size()));
Evan Cheng3cd43622006-04-28 07:03:38 +00003199 }
3200
3201 // Break it into (shuffle shuffle_hi, shuffle_lo).
3202 Locs.clear();
Chris Lattner35a08552007-02-25 07:10:00 +00003203 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3204 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3205 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Chenga9467aa2006-04-25 20:13:52 +00003206 unsigned MaskIdx = 0;
3207 unsigned LoIdx = 0;
3208 unsigned HiIdx = NumElems/2;
3209 for (unsigned i = 0; i != NumElems; ++i) {
3210 if (i == NumElems/2) {
3211 MaskPtr = &HiMask;
3212 MaskIdx = 1;
3213 LoIdx = 0;
3214 HiIdx = NumElems/2;
3215 }
3216 SDOperand Elt = PermMask.getOperand(i);
3217 if (Elt.getOpcode() == ISD::UNDEF) {
3218 Locs[i] = std::make_pair(-1, -1);
3219 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3220 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3221 (*MaskPtr)[LoIdx] = Elt;
3222 LoIdx++;
3223 } else {
3224 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3225 (*MaskPtr)[HiIdx] = Elt;
3226 HiIdx++;
3227 }
3228 }
3229
Chris Lattner3d826992006-05-16 06:45:34 +00003230 SDOperand LoShuffle =
3231 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003232 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3233 &LoMask[0], LoMask.size()));
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003234 SDOperand HiShuffle =
Chris Lattner3d826992006-05-16 06:45:34 +00003235 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnered728e82006-08-11 17:38:39 +00003236 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3237 &HiMask[0], HiMask.size()));
Chris Lattner35a08552007-02-25 07:10:00 +00003238 SmallVector<SDOperand, 8> MaskOps;
Evan Chenga9467aa2006-04-25 20:13:52 +00003239 for (unsigned i = 0; i != NumElems; ++i) {
3240 if (Locs[i].first == -1) {
3241 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3242 } else {
3243 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3244 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3245 }
3246 }
3247 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnered728e82006-08-11 17:38:39 +00003248 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3249 &MaskOps[0], MaskOps.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003250 }
3251
3252 return SDOperand();
3253}
3254
3255SDOperand
3256X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3257 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3258 return SDOperand();
3259
3260 MVT::ValueType VT = Op.getValueType();
3261 // TODO: handle v16i8.
3262 if (MVT::getSizeInBits(VT) == 16) {
3263 // Transform it so it match pextrw which produces a 32-bit result.
3264 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3265 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3266 Op.getOperand(0), Op.getOperand(1));
3267 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3268 DAG.getValueType(VT));
3269 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3270 } else if (MVT::getSizeInBits(VT) == 32) {
3271 SDOperand Vec = Op.getOperand(0);
3272 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3273 if (Idx == 0)
3274 return Op;
Evan Chenga9467aa2006-04-25 20:13:52 +00003275 // SHUFPS the element to the lowest double word, then movss.
3276 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003277 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003278 IdxVec.push_back(DAG.getConstant(Idx, MVT::getVectorBaseType(MaskVT)));
3279 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3280 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
3281 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003282 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3283 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003284 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng922e1912006-11-07 22:14:24 +00003285 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Chenga9467aa2006-04-25 20:13:52 +00003286 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003287 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003288 } else if (MVT::getSizeInBits(VT) == 64) {
3289 SDOperand Vec = Op.getOperand(0);
3290 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3291 if (Idx == 0)
3292 return Op;
3293
3294 // UNPCKHPD the element to the lowest double word, then movsd.
3295 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3296 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3297 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner35a08552007-02-25 07:10:00 +00003298 SmallVector<SDOperand, 8> IdxVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003299 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorBaseType(MaskVT)));
3300 IdxVec.push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(MaskVT)));
Chris Lattnered728e82006-08-11 17:38:39 +00003301 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3302 &IdxVec[0], IdxVec.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003303 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3304 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3305 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Evan Chengde7156f2006-06-15 08:14:54 +00003306 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003307 }
3308
3309 return SDOperand();
3310}
3311
3312SDOperand
3313X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003314 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
Evan Chenga9467aa2006-04-25 20:13:52 +00003315 // as its second argument.
3316 MVT::ValueType VT = Op.getValueType();
3317 MVT::ValueType BaseVT = MVT::getVectorBaseType(VT);
3318 SDOperand N0 = Op.getOperand(0);
3319 SDOperand N1 = Op.getOperand(1);
3320 SDOperand N2 = Op.getOperand(2);
3321 if (MVT::getSizeInBits(BaseVT) == 16) {
3322 if (N1.getValueType() != MVT::i32)
3323 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3324 if (N2.getValueType() != MVT::i32)
3325 N2 = DAG.getConstant(cast<ConstantSDNode>(N2)->getValue(), MVT::i32);
3326 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
3327 } else if (MVT::getSizeInBits(BaseVT) == 32) {
3328 unsigned Idx = cast<ConstantSDNode>(N2)->getValue();
3329 if (Idx == 0) {
3330 // Use a movss.
3331 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, N1);
3332 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
3333 MVT::ValueType BaseVT = MVT::getVectorBaseType(MaskVT);
Chris Lattner35a08552007-02-25 07:10:00 +00003334 SmallVector<SDOperand, 8> MaskVec;
Evan Chenga9467aa2006-04-25 20:13:52 +00003335 MaskVec.push_back(DAG.getConstant(4, BaseVT));
3336 for (unsigned i = 1; i <= 3; ++i)
3337 MaskVec.push_back(DAG.getConstant(i, BaseVT));
3338 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, N0, N1,
Chris Lattnered728e82006-08-11 17:38:39 +00003339 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3340 &MaskVec[0], MaskVec.size()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003341 } else {
3342 // Use two pinsrw instructions to insert a 32 bit value.
3343 Idx <<= 1;
3344 if (MVT::isFloatingPoint(N1.getValueType())) {
Evan Chenge71fe34d2006-10-09 20:57:25 +00003345 if (ISD::isNON_EXTLoad(N1.Val)) {
Evan Cheng9fee4422006-05-16 07:21:53 +00003346 // Just load directly from f32mem to GR32.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003347 LoadSDNode *LD = cast<LoadSDNode>(N1);
3348 N1 = DAG.getLoad(MVT::i32, LD->getChain(), LD->getBasePtr(),
3349 LD->getSrcValue(), LD->getSrcValueOffset());
Evan Chenga9467aa2006-04-25 20:13:52 +00003350 } else {
3351 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v4f32, N1);
3352 N1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, N1);
3353 N1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003354 DAG.getConstant(0, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003355 }
3356 }
3357 N0 = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, N0);
3358 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003359 DAG.getConstant(Idx, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003360 N1 = DAG.getNode(ISD::SRL, MVT::i32, N1, DAG.getConstant(16, MVT::i8));
3361 N0 = DAG.getNode(X86ISD::PINSRW, MVT::v8i16, N0, N1,
Evan Chengde7156f2006-06-15 08:14:54 +00003362 DAG.getConstant(Idx+1, getPointerTy()));
Evan Chenga9467aa2006-04-25 20:13:52 +00003363 return DAG.getNode(ISD::BIT_CONVERT, VT, N0);
3364 }
3365 }
3366
3367 return SDOperand();
3368}
3369
3370SDOperand
3371X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3372 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
3373 return DAG.getNode(X86ISD::S2VEC, Op.getValueType(), AnyExt);
3374}
3375
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003376// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Chenga9467aa2006-04-25 20:13:52 +00003377// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3378// one of the above mentioned nodes. It has to be wrapped because otherwise
3379// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3380// be used to form addressing mode. These wrapped nodes will be selected
3381// into MOV32ri.
3382SDOperand
3383X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3384 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Cheng0b169222006-11-29 23:19:46 +00003385 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3386 getPointerTy(),
3387 CP->getAlignment());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003388 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003389 // With PIC, the address is actually $g + Offset.
3390 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3391 !Subtarget->isPICStyleRIPRel()) {
3392 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3393 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3394 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003395 }
3396
3397 return Result;
3398}
3399
3400SDOperand
3401X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3402 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Cheng0b169222006-11-29 23:19:46 +00003403 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003404 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003405 // With PIC, the address is actually $g + Offset.
3406 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3407 !Subtarget->isPICStyleRIPRel()) {
3408 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3409 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3410 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003411 }
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003412
3413 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3414 // load the value at address GV, not the value of GV itself. This means that
3415 // the GlobalAddress must be in the base or index register of the address, not
3416 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003417 // The same applies for external symbols during PIC codegen
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00003418 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
3419 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003420
3421 return Result;
3422}
3423
3424SDOperand
3425X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
3426 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Cheng0b169222006-11-29 23:19:46 +00003427 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng62cdc3f2006-12-05 04:01:03 +00003428 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikova0554d92007-01-12 19:20:47 +00003429 // With PIC, the address is actually $g + Offset.
3430 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3431 !Subtarget->isPICStyleRIPRel()) {
3432 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3433 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3434 Result);
3435 }
3436
3437 return Result;
3438}
3439
3440SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
3441 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
3442 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
3443 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
3444 // With PIC, the address is actually $g + Offset.
3445 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3446 !Subtarget->isPICStyleRIPRel()) {
3447 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3448 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3449 Result);
Evan Chenga9467aa2006-04-25 20:13:52 +00003450 }
3451
3452 return Result;
3453}
3454
3455SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng9c249c32006-01-09 18:33:28 +00003456 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
3457 "Not an i64 shift!");
3458 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
3459 SDOperand ShOpLo = Op.getOperand(0);
3460 SDOperand ShOpHi = Op.getOperand(1);
3461 SDOperand ShAmt = Op.getOperand(2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003462 SDOperand Tmp1 = isSRA ?
3463 DAG.getNode(ISD::SRA, MVT::i32, ShOpHi, DAG.getConstant(31, MVT::i8)) :
3464 DAG.getConstant(0, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003465
3466 SDOperand Tmp2, Tmp3;
3467 if (Op.getOpcode() == ISD::SHL_PARTS) {
3468 Tmp2 = DAG.getNode(X86ISD::SHLD, MVT::i32, ShOpHi, ShOpLo, ShAmt);
3469 Tmp3 = DAG.getNode(ISD::SHL, MVT::i32, ShOpLo, ShAmt);
3470 } else {
3471 Tmp2 = DAG.getNode(X86ISD::SHRD, MVT::i32, ShOpLo, ShOpHi, ShAmt);
Evan Cheng267ba592006-01-19 01:46:14 +00003472 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, MVT::i32, ShOpHi, ShAmt);
Evan Cheng9c249c32006-01-09 18:33:28 +00003473 }
3474
Evan Cheng4259a0f2006-09-11 02:19:56 +00003475 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3476 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
3477 DAG.getConstant(32, MVT::i8));
3478 SDOperand COps[]={DAG.getEntryNode(), AndNode, DAG.getConstant(0, MVT::i8)};
3479 SDOperand InFlag = DAG.getNode(X86ISD::CMP, VTs, 2, COps, 3).getValue(1);
Evan Cheng9c249c32006-01-09 18:33:28 +00003480
3481 SDOperand Hi, Lo;
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003482 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng9c249c32006-01-09 18:33:28 +00003483
Evan Cheng4259a0f2006-09-11 02:19:56 +00003484 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::Flag);
3485 SmallVector<SDOperand, 4> Ops;
Evan Cheng9c249c32006-01-09 18:33:28 +00003486 if (Op.getOpcode() == ISD::SHL_PARTS) {
3487 Ops.push_back(Tmp2);
3488 Ops.push_back(Tmp3);
3489 Ops.push_back(CC);
3490 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003491 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003492 InFlag = Hi.getValue(1);
3493
3494 Ops.clear();
3495 Ops.push_back(Tmp3);
3496 Ops.push_back(Tmp1);
3497 Ops.push_back(CC);
3498 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003499 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003500 } else {
3501 Ops.push_back(Tmp2);
3502 Ops.push_back(Tmp3);
3503 Ops.push_back(CC);
Evan Cheng12181af2006-01-09 22:29:54 +00003504 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003505 Lo = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003506 InFlag = Lo.getValue(1);
3507
3508 Ops.clear();
3509 Ops.push_back(Tmp3);
3510 Ops.push_back(Tmp1);
3511 Ops.push_back(CC);
3512 Ops.push_back(InFlag);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003513 Hi = DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng9c249c32006-01-09 18:33:28 +00003514 }
3515
Evan Cheng4259a0f2006-09-11 02:19:56 +00003516 VTs = DAG.getNodeValueTypes(MVT::i32, MVT::i32);
Evan Cheng9c249c32006-01-09 18:33:28 +00003517 Ops.clear();
3518 Ops.push_back(Lo);
3519 Ops.push_back(Hi);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003520 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003521}
Evan Cheng6305e502006-01-12 22:54:21 +00003522
Evan Chenga9467aa2006-04-25 20:13:52 +00003523SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
3524 assert(Op.getOperand(0).getValueType() <= MVT::i64 &&
3525 Op.getOperand(0).getValueType() >= MVT::i16 &&
3526 "Unknown SINT_TO_FP to lower!");
3527
3528 SDOperand Result;
3529 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
3530 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
3531 MachineFunction &MF = DAG.getMachineFunction();
3532 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
3533 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Chengdf9ac472006-10-05 23:01:46 +00003534 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Evan Chengab51cf22006-10-13 21:14:26 +00003535 StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003536
3537 // Build the FILD
Chris Lattner35a08552007-02-25 07:10:00 +00003538 SDVTList Tys;
3539 if (X86ScalarSSE)
3540 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
3541 else
3542 Tys = DAG.getVTList(MVT::f64, MVT::Other);
3543 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003544 Ops.push_back(Chain);
3545 Ops.push_back(StackSlot);
3546 Ops.push_back(DAG.getValueType(SrcVT));
3547 Result = DAG.getNode(X86ScalarSSE ? X86ISD::FILD_FLAG :X86ISD::FILD,
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003548 Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003549
3550 if (X86ScalarSSE) {
3551 Chain = Result.getValue(1);
3552 SDOperand InFlag = Result.getValue(2);
3553
3554 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
3555 // shouldn't be necessary except that RFP cannot be live across
3556 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattner76ac0682005-11-15 00:40:23 +00003557 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenga9467aa2006-04-25 20:13:52 +00003558 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattner76ac0682005-11-15 00:40:23 +00003559 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner35a08552007-02-25 07:10:00 +00003560 Tys = DAG.getVTList(MVT::Other);
3561 SmallVector<SDOperand, 8> Ops;
Evan Cheng6305e502006-01-12 22:54:21 +00003562 Ops.push_back(Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003563 Ops.push_back(Result);
Chris Lattner76ac0682005-11-15 00:40:23 +00003564 Ops.push_back(StackSlot);
Evan Chenga9467aa2006-04-25 20:13:52 +00003565 Ops.push_back(DAG.getValueType(Op.getValueType()));
3566 Ops.push_back(InFlag);
Chris Lattnerc24a1d32006-08-08 02:23:42 +00003567 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Evan Chenge71fe34d2006-10-09 20:57:25 +00003568 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot, NULL, 0);
Chris Lattner76ac0682005-11-15 00:40:23 +00003569 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003570
Evan Chenga9467aa2006-04-25 20:13:52 +00003571 return Result;
3572}
3573
3574SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
3575 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
3576 "Unknown FP_TO_SINT to lower!");
3577 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
3578 // stack slot.
3579 MachineFunction &MF = DAG.getMachineFunction();
3580 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
3581 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3582 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3583
3584 unsigned Opc;
3585 switch (Op.getValueType()) {
Chris Lattner76ac0682005-11-15 00:40:23 +00003586 default: assert(0 && "Invalid FP_TO_SINT to lower!");
3587 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
3588 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
3589 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Chenga9467aa2006-04-25 20:13:52 +00003590 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003591
Evan Chenga9467aa2006-04-25 20:13:52 +00003592 SDOperand Chain = DAG.getEntryNode();
3593 SDOperand Value = Op.getOperand(0);
3594 if (X86ScalarSSE) {
3595 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Evan Chengab51cf22006-10-13 21:14:26 +00003596 Chain = DAG.getStore(Chain, Value, StackSlot, NULL, 0);
Chris Lattner35a08552007-02-25 07:10:00 +00003597 SDVTList Tys = DAG.getVTList(MVT::f64, MVT::Other);
3598 SDOperand Ops[] = {
3599 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
3600 };
3601 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003602 Chain = Value.getValue(1);
3603 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
3604 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
3605 }
Chris Lattner76ac0682005-11-15 00:40:23 +00003606
Evan Chenga9467aa2006-04-25 20:13:52 +00003607 // Build the FP_TO_INT*_IN_MEM
Chris Lattner35a08552007-02-25 07:10:00 +00003608 SDOperand Ops[] = { Chain, Value, StackSlot };
3609 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Cheng172fce72006-01-06 00:43:03 +00003610
Evan Chenga9467aa2006-04-25 20:13:52 +00003611 // Load the result.
Evan Chenge71fe34d2006-10-09 20:57:25 +00003612 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003613}
3614
3615SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
3616 MVT::ValueType VT = Op.getValueType();
3617 const Type *OpNTy = MVT::getTypeForValueType(VT);
3618 std::vector<Constant*> CV;
3619 if (VT == MVT::f64) {
3620 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(~(1ULL << 63))));
3621 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3622 } else {
3623 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(~(1U << 31))));
3624 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3625 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3626 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3627 }
3628 Constant *CS = ConstantStruct::get(CV);
3629 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003630 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003631 SmallVector<SDOperand, 3> Ops;
3632 Ops.push_back(DAG.getEntryNode());
3633 Ops.push_back(CPIdx);
3634 Ops.push_back(DAG.getSrcValue(NULL));
3635 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003636 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
3637}
3638
3639SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
3640 MVT::ValueType VT = Op.getValueType();
3641 const Type *OpNTy = MVT::getTypeForValueType(VT);
3642 std::vector<Constant*> CV;
3643 if (VT == MVT::f64) {
3644 CV.push_back(ConstantFP::get(OpNTy, BitsToDouble(1ULL << 63)));
3645 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3646 } else {
3647 CV.push_back(ConstantFP::get(OpNTy, BitsToFloat(1U << 31)));
3648 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3649 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3650 CV.push_back(ConstantFP::get(OpNTy, 0.0));
3651 }
3652 Constant *CS = ConstantStruct::get(CV);
3653 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattner35a08552007-02-25 07:10:00 +00003654 SDVTList Tys = DAG.getVTList(VT, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00003655 SmallVector<SDOperand, 3> Ops;
3656 Ops.push_back(DAG.getEntryNode());
3657 Ops.push_back(CPIdx);
3658 Ops.push_back(DAG.getSrcValue(NULL));
3659 SDOperand Mask = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003660 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
3661}
3662
Evan Cheng4363e882007-01-05 07:55:56 +00003663SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng82241c82007-01-05 21:37:56 +00003664 SDOperand Op0 = Op.getOperand(0);
3665 SDOperand Op1 = Op.getOperand(1);
Evan Cheng4363e882007-01-05 07:55:56 +00003666 MVT::ValueType VT = Op.getValueType();
Evan Cheng82241c82007-01-05 21:37:56 +00003667 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng4363e882007-01-05 07:55:56 +00003668 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng82241c82007-01-05 21:37:56 +00003669
3670 // If second operand is smaller, extend it first.
3671 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
3672 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
3673 SrcVT = VT;
3674 }
3675
Evan Cheng4363e882007-01-05 07:55:56 +00003676 // First get the sign bit of second operand.
3677 std::vector<Constant*> CV;
3678 if (SrcVT == MVT::f64) {
3679 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(1ULL << 63)));
3680 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3681 } else {
3682 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(1U << 31)));
3683 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3684 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3685 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3686 }
3687 Constant *CS = ConstantStruct::get(CV);
3688 SDOperand CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003689 SDVTList Tys = DAG.getVTList(SrcVT, MVT::Other);
Evan Cheng4363e882007-01-05 07:55:56 +00003690 SmallVector<SDOperand, 3> Ops;
3691 Ops.push_back(DAG.getEntryNode());
3692 Ops.push_back(CPIdx);
3693 Ops.push_back(DAG.getSrcValue(NULL));
Evan Cheng82241c82007-01-05 21:37:56 +00003694 SDOperand Mask1 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3695 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng4363e882007-01-05 07:55:56 +00003696
3697 // Shift sign bit right or left if the two operands have different types.
3698 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
3699 // Op0 is MVT::f32, Op1 is MVT::f64.
3700 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
3701 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
3702 DAG.getConstant(32, MVT::i32));
3703 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
3704 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
3705 DAG.getConstant(0, getPointerTy()));
Evan Cheng4363e882007-01-05 07:55:56 +00003706 }
3707
Evan Cheng82241c82007-01-05 21:37:56 +00003708 // Clear first operand sign bit.
3709 CV.clear();
3710 if (VT == MVT::f64) {
3711 CV.push_back(ConstantFP::get(SrcTy, BitsToDouble(~(1ULL << 63))));
3712 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3713 } else {
3714 CV.push_back(ConstantFP::get(SrcTy, BitsToFloat(~(1U << 31))));
3715 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3716 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3717 CV.push_back(ConstantFP::get(SrcTy, 0.0));
3718 }
3719 CS = ConstantStruct::get(CV);
3720 CPIdx = DAG.getConstantPool(CS, getPointerTy(), 4);
Chris Lattnere56fef92007-02-25 06:40:16 +00003721 Tys = DAG.getVTList(VT, MVT::Other);
Evan Cheng82241c82007-01-05 21:37:56 +00003722 Ops.clear();
3723 Ops.push_back(DAG.getEntryNode());
3724 Ops.push_back(CPIdx);
3725 Ops.push_back(DAG.getSrcValue(NULL));
3726 SDOperand Mask2 = DAG.getNode(X86ISD::LOAD_PACK, Tys, &Ops[0], Ops.size());
3727 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
3728
3729 // Or the value with the sign bit.
3730 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng4363e882007-01-05 07:55:56 +00003731}
3732
Evan Cheng4259a0f2006-09-11 02:19:56 +00003733SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG,
3734 SDOperand Chain) {
Evan Chenga9467aa2006-04-25 20:13:52 +00003735 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
3736 SDOperand Cond;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003737 SDOperand Op0 = Op.getOperand(0);
3738 SDOperand Op1 = Op.getOperand(1);
Evan Chenga9467aa2006-04-25 20:13:52 +00003739 SDOperand CC = Op.getOperand(2);
3740 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Evan Cheng694810c2006-10-12 19:12:56 +00003741 const MVT::ValueType *VTs1 = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3742 const MVT::ValueType *VTs2 = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00003743 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
Evan Chenga9467aa2006-04-25 20:13:52 +00003744 unsigned X86CC;
Evan Chenga9467aa2006-04-25 20:13:52 +00003745
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003746 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Chris Lattner7a627672006-09-13 03:22:10 +00003747 Op0, Op1, DAG)) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003748 SDOperand Ops1[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003749 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, Ops1, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003750 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003751 return DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003752 }
3753
3754 assert(isFP && "Illegal integer SetCC!");
3755
3756 SDOperand COps[] = { Chain, Op0, Op1 };
Evan Cheng694810c2006-10-12 19:12:56 +00003757 Cond = DAG.getNode(X86ISD::CMP, VTs1, 2, COps, 3).getValue(1);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003758
3759 switch (SetCCOpcode) {
3760 default: assert(false && "Illegal floating point SetCC!");
3761 case ISD::SETOEQ: { // !PF & ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003762 SDOperand Ops1[] = { DAG.getConstant(X86::COND_NP, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003763 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003764 SDOperand Ops2[] = { DAG.getConstant(X86::COND_E, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003765 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003766 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003767 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
3768 }
3769 case ISD::SETUNE: { // PF | !ZF
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003770 SDOperand Ops1[] = { DAG.getConstant(X86::COND_P, MVT::i8), Cond };
Evan Cheng694810c2006-10-12 19:12:56 +00003771 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops1, 2);
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003772 SDOperand Ops2[] = { DAG.getConstant(X86::COND_NE, MVT::i8),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003773 Tmp1.getValue(1) };
Evan Cheng694810c2006-10-12 19:12:56 +00003774 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, VTs2, 2, Ops2, 2);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003775 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
3776 }
Evan Chengc1583db2005-12-21 20:21:51 +00003777 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003778}
Evan Cheng45df7f82006-01-30 23:41:35 +00003779
Evan Chenga9467aa2006-04-25 20:13:52 +00003780SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003781 bool addTest = true;
3782 SDOperand Chain = DAG.getEntryNode();
3783 SDOperand Cond = Op.getOperand(0);
3784 SDOperand CC;
3785 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Evan Cheng944d1e92006-01-26 02:13:10 +00003786
Evan Cheng4259a0f2006-09-11 02:19:56 +00003787 if (Cond.getOpcode() == ISD::SETCC)
3788 Cond = LowerSETCC(Cond, DAG, Chain);
3789
3790 if (Cond.getOpcode() == X86ISD::SETCC) {
3791 CC = Cond.getOperand(0);
3792
Evan Chenga9467aa2006-04-25 20:13:52 +00003793 // If condition flag is set by a X86ISD::CMP, then make a copy of it
Evan Cheng4259a0f2006-09-11 02:19:56 +00003794 // (since flag operand cannot be shared). Use it as the condition setting
3795 // operand in place of the X86ISD::SETCC.
3796 // If the X86ISD::SETCC has more than one use, then perhaps it's better
Evan Chenga9467aa2006-04-25 20:13:52 +00003797 // to use a test instead of duplicating the X86ISD::CMP (for register
Evan Cheng4259a0f2006-09-11 02:19:56 +00003798 // pressure reason)?
3799 SDOperand Cmp = Cond.getOperand(1);
3800 unsigned Opc = Cmp.getOpcode();
3801 bool IllegalFPCMov = !X86ScalarSSE &&
3802 MVT::isFloatingPoint(Op.getValueType()) &&
3803 !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
3804 if ((Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) &&
3805 !IllegalFPCMov) {
3806 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3807 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3808 addTest = false;
3809 }
3810 }
Evan Cheng73a1ad92006-01-10 20:26:56 +00003811
Evan Chenga9467aa2006-04-25 20:13:52 +00003812 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003813 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003814 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3815 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng225a4d02005-12-17 01:21:05 +00003816 }
Evan Cheng45df7f82006-01-30 23:41:35 +00003817
Evan Cheng4259a0f2006-09-11 02:19:56 +00003818 VTs = DAG.getNodeValueTypes(Op.getValueType(), MVT::Flag);
3819 SmallVector<SDOperand, 4> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00003820 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
3821 // condition is true.
3822 Ops.push_back(Op.getOperand(2));
3823 Ops.push_back(Op.getOperand(1));
3824 Ops.push_back(CC);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003825 Ops.push_back(Cond.getValue(1));
3826 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00003827}
Evan Cheng944d1e92006-01-26 02:13:10 +00003828
Evan Chenga9467aa2006-04-25 20:13:52 +00003829SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003830 bool addTest = true;
3831 SDOperand Chain = Op.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003832 SDOperand Cond = Op.getOperand(1);
3833 SDOperand Dest = Op.getOperand(2);
3834 SDOperand CC;
Evan Cheng4259a0f2006-09-11 02:19:56 +00003835 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
3836
Evan Chenga9467aa2006-04-25 20:13:52 +00003837 if (Cond.getOpcode() == ISD::SETCC)
Evan Cheng4259a0f2006-09-11 02:19:56 +00003838 Cond = LowerSETCC(Cond, DAG, Chain);
Evan Chenga9467aa2006-04-25 20:13:52 +00003839
3840 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng4259a0f2006-09-11 02:19:56 +00003841 CC = Cond.getOperand(0);
Evan Chenga9467aa2006-04-25 20:13:52 +00003842
Evan Cheng4259a0f2006-09-11 02:19:56 +00003843 // If condition flag is set by a X86ISD::CMP, then make a copy of it
3844 // (since flag operand cannot be shared). Use it as the condition setting
3845 // operand in place of the X86ISD::SETCC.
3846 // If the X86ISD::SETCC has more than one use, then perhaps it's better
3847 // to use a test instead of duplicating the X86ISD::CMP (for register
3848 // pressure reason)?
3849 SDOperand Cmp = Cond.getOperand(1);
3850 unsigned Opc = Cmp.getOpcode();
3851 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) {
3852 SDOperand Ops[] = { Chain, Cmp.getOperand(1), Cmp.getOperand(2) };
3853 Cond = DAG.getNode(Opc, VTs, 2, Ops, 3);
3854 addTest = false;
3855 }
3856 }
Evan Chengfb22e862006-01-13 01:03:02 +00003857
Evan Chenga9467aa2006-04-25 20:13:52 +00003858 if (addTest) {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00003859 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng4259a0f2006-09-11 02:19:56 +00003860 SDOperand Ops[] = { Chain, Cond, DAG.getConstant(0, MVT::i8) };
3861 Cond = DAG.getNode(X86ISD::CMP, VTs, 2, Ops, 3);
Evan Cheng6fc31042005-12-19 23:12:38 +00003862 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003863 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng4259a0f2006-09-11 02:19:56 +00003864 Cond, Op.getOperand(2), CC, Cond.getValue(1));
Evan Chenga9467aa2006-04-25 20:13:52 +00003865}
Evan Chengae986f12006-01-11 22:15:48 +00003866
Evan Cheng2a330942006-05-25 00:59:30 +00003867SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
3868 unsigned CallingConv= cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003869
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003870 if (Subtarget->is64Bit())
Chris Lattner7802f3e2007-02-25 09:06:15 +00003871 return LowerX86_64CCCCallTo(Op, DAG, CallingConv);
Evan Cheng2a330942006-05-25 00:59:30 +00003872 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003873 switch (CallingConv) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003874 default:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003875 assert(0 && "Unsupported calling convention");
Chris Lattnerfc360392006-09-27 18:29:38 +00003876 case CallingConv::Fast:
Chris Lattner0cd99602007-02-25 08:59:22 +00003877 if (EnableFastCC)
Chris Lattner7802f3e2007-02-25 09:06:15 +00003878 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003879 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003880 case CallingConv::C:
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00003881 case CallingConv::X86_StdCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003882 return LowerCCCCallTo(Op, DAG, CallingConv);
Chris Lattnerfc360392006-09-27 18:29:38 +00003883 case CallingConv::X86_FastCall:
Chris Lattner7802f3e2007-02-25 09:06:15 +00003884 return LowerFastCCCallTo(Op, DAG, CallingConv);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003885 }
Evan Cheng2a330942006-05-25 00:59:30 +00003886}
3887
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003888SDOperand
3889X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Chengdc614c12006-06-06 23:30:24 +00003890 MachineFunction &MF = DAG.getMachineFunction();
3891 const Function* Fn = MF.getFunction();
3892 if (Fn->hasExternalLinkage() &&
Anton Korobeynikov4efbbc92007-01-03 11:43:14 +00003893 Subtarget->isTargetCygMing() &&
Evan Cheng0e14a562006-06-09 06:24:42 +00003894 Fn->getName() == "main")
Evan Chengdc614c12006-06-06 23:30:24 +00003895 MF.getInfo<X86FunctionInfo>()->setForceFramePointer(true);
3896
Evan Cheng17e734f2006-05-23 21:06:34 +00003897 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003898 if (Subtarget->is64Bit())
3899 return LowerX86_64CCCArguments(Op, DAG);
Evan Cheng17e734f2006-05-23 21:06:34 +00003900 else
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003901 switch(CC) {
Chris Lattnerfc360392006-09-27 18:29:38 +00003902 default:
3903 assert(0 && "Unsupported calling convention");
3904 case CallingConv::Fast:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003905 if (EnableFastCC) {
3906 return LowerFastCCArguments(Op, DAG);
3907 }
3908 // Falls through
Chris Lattnerfc360392006-09-27 18:29:38 +00003909 case CallingConv::C:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003910 return LowerCCCArguments(Op, DAG);
Chris Lattnerfc360392006-09-27 18:29:38 +00003911 case CallingConv::X86_StdCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003912 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(StdCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003913 return LowerCCCArguments(Op, DAG, true);
Chris Lattnerfc360392006-09-27 18:29:38 +00003914 case CallingConv::X86_FastCall:
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003915 MF.getInfo<X86FunctionInfo>()->setDecorationStyle(FastCall);
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003916 return LowerFastCCArguments(Op, DAG, true);
Anton Korobeynikov3c5b3df2006-09-20 22:03:51 +00003917 }
Evan Chenge0bcfbe2006-04-26 01:20:17 +00003918}
3919
Evan Chenga9467aa2006-04-25 20:13:52 +00003920SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
3921 SDOperand InFlag(0, 0);
3922 SDOperand Chain = Op.getOperand(0);
3923 unsigned Align =
3924 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
3925 if (Align == 0) Align = 1;
3926
3927 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
3928 // If not DWORD aligned, call memset if size is less than the threshold.
3929 // It knows how to align to the right boundary first.
3930 if ((Align & 3) != 0 ||
3931 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
3932 MVT::ValueType IntPtr = getPointerTy();
Owen Anderson20a631f2006-05-03 01:29:57 +00003933 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencere63b6512006-12-31 05:55:36 +00003934 TargetLowering::ArgListTy Args;
3935 TargetLowering::ArgListEntry Entry;
3936 Entry.Node = Op.getOperand(1);
3937 Entry.Ty = IntPtrTy;
3938 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003939 Entry.isInReg = false;
3940 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003941 Args.push_back(Entry);
Reid Spencere87b5e92007-01-03 17:24:59 +00003942 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencere63b6512006-12-31 05:55:36 +00003943 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
3944 Entry.Ty = IntPtrTy;
3945 Entry.isSigned = false;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00003946 Entry.isInReg = false;
3947 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00003948 Args.push_back(Entry);
3949 Entry.Node = Op.getOperand(3);
3950 Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00003951 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00003952 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00003953 DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
3954 return CallResult.second;
Evan Chengd5e905d2006-03-21 23:01:21 +00003955 }
Evan Chengd097e672006-03-22 02:53:00 +00003956
Evan Chenga9467aa2006-04-25 20:13:52 +00003957 MVT::ValueType AVT;
3958 SDOperand Count;
3959 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
3960 unsigned BytesLeft = 0;
3961 bool TwoRepStos = false;
3962 if (ValC) {
3963 unsigned ValReg;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003964 uint64_t Val = ValC->getValue() & 255;
Evan Chengc995b452006-04-06 23:23:56 +00003965
Evan Chenga9467aa2006-04-25 20:13:52 +00003966 // If the value is a constant, then we can potentially use larger sets.
3967 switch (Align & 3) {
3968 case 2: // WORD aligned
3969 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00003970 ValReg = X86::AX;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003971 Val = (Val << 8) | Val;
Evan Chenga9467aa2006-04-25 20:13:52 +00003972 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003973 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00003974 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003975 ValReg = X86::EAX;
Evan Chenga9467aa2006-04-25 20:13:52 +00003976 Val = (Val << 8) | Val;
3977 Val = (Val << 16) | Val;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003978 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
3979 AVT = MVT::i64;
3980 ValReg = X86::RAX;
3981 Val = (Val << 32) | Val;
3982 }
Evan Chenga9467aa2006-04-25 20:13:52 +00003983 break;
3984 default: // Byte aligned
3985 AVT = MVT::i8;
Evan Chenga9467aa2006-04-25 20:13:52 +00003986 ValReg = X86::AL;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003987 Count = Op.getOperand(3);
Evan Chenga9467aa2006-04-25 20:13:52 +00003988 break;
Evan Chenga3caaee2006-04-19 22:48:17 +00003989 }
3990
Evan Cheng11b0a5d2006-09-08 06:48:29 +00003991 if (AVT > MVT::i8) {
3992 if (I) {
3993 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
3994 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
3995 BytesLeft = I->getValue() % UBytes;
3996 } else {
3997 assert(AVT >= MVT::i32 &&
3998 "Do not use rep;stos if not at least DWORD aligned");
3999 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4000 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4001 TwoRepStos = true;
4002 }
4003 }
4004
Evan Chenga9467aa2006-04-25 20:13:52 +00004005 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4006 InFlag);
4007 InFlag = Chain.getValue(1);
4008 } else {
4009 AVT = MVT::i8;
4010 Count = Op.getOperand(3);
4011 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4012 InFlag = Chain.getValue(1);
Evan Chengd097e672006-03-22 02:53:00 +00004013 }
Evan Chengb0461082006-04-24 18:01:45 +00004014
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004015 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4016 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004017 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004018 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4019 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004020 InFlag = Chain.getValue(1);
Evan Cheng9b9cc4f2006-03-27 07:00:16 +00004021
Chris Lattnere56fef92007-02-25 06:40:16 +00004022 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004023 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004024 Ops.push_back(Chain);
4025 Ops.push_back(DAG.getValueType(AVT));
4026 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004027 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengb0461082006-04-24 18:01:45 +00004028
Evan Chenga9467aa2006-04-25 20:13:52 +00004029 if (TwoRepStos) {
4030 InFlag = Chain.getValue(1);
4031 Count = Op.getOperand(3);
4032 MVT::ValueType CVT = Count.getValueType();
4033 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004034 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4035 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4036 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004037 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004038 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004039 Ops.clear();
4040 Ops.push_back(Chain);
4041 Ops.push_back(DAG.getValueType(MVT::i8));
4042 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004043 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004044 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004045 // Issue stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004046 SDOperand Value;
4047 unsigned Val = ValC->getValue() & 255;
4048 unsigned Offset = I->getValue() - BytesLeft;
4049 SDOperand DstAddr = Op.getOperand(1);
4050 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004051 if (BytesLeft >= 4) {
4052 Val = (Val << 8) | Val;
4053 Val = (Val << 16) | Val;
4054 Value = DAG.getConstant(Val, MVT::i32);
Evan Chengdf9ac472006-10-05 23:01:46 +00004055 Chain = DAG.getStore(Chain, Value,
4056 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4057 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004058 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004059 BytesLeft -= 4;
4060 Offset += 4;
4061 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004062 if (BytesLeft >= 2) {
4063 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Chengdf9ac472006-10-05 23:01:46 +00004064 Chain = DAG.getStore(Chain, Value,
4065 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4066 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004067 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004068 BytesLeft -= 2;
4069 Offset += 2;
Evan Cheng082c8782006-03-24 07:29:27 +00004070 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004071 if (BytesLeft == 1) {
4072 Value = DAG.getConstant(Val, MVT::i8);
Evan Chengdf9ac472006-10-05 23:01:46 +00004073 Chain = DAG.getStore(Chain, Value,
4074 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4075 DAG.getConstant(Offset, AddrVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004076 NULL, 0);
Evan Cheng14215c32006-04-21 23:03:30 +00004077 }
Evan Cheng082c8782006-03-24 07:29:27 +00004078 }
Evan Chengebf10062006-04-03 20:53:28 +00004079
Evan Chenga9467aa2006-04-25 20:13:52 +00004080 return Chain;
4081}
Evan Chengebf10062006-04-03 20:53:28 +00004082
Evan Chenga9467aa2006-04-25 20:13:52 +00004083SDOperand X86TargetLowering::LowerMEMCPY(SDOperand Op, SelectionDAG &DAG) {
4084 SDOperand Chain = Op.getOperand(0);
4085 unsigned Align =
4086 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4087 if (Align == 0) Align = 1;
Evan Chengebf10062006-04-03 20:53:28 +00004088
Evan Chenga9467aa2006-04-25 20:13:52 +00004089 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
4090 // If not DWORD aligned, call memcpy if size is less than the threshold.
4091 // It knows how to align to the right boundary first.
4092 if ((Align & 3) != 0 ||
4093 (I && I->getValue() < Subtarget->getMinRepStrSizeThreshold())) {
4094 MVT::ValueType IntPtr = getPointerTy();
Reid Spencere63b6512006-12-31 05:55:36 +00004095 TargetLowering::ArgListTy Args;
4096 TargetLowering::ArgListEntry Entry;
Anton Korobeynikov037c8672007-01-28 13:31:35 +00004097 Entry.Ty = getTargetData()->getIntPtrType();
4098 Entry.isSigned = false;
4099 Entry.isInReg = false;
4100 Entry.isSRet = false;
Reid Spencere63b6512006-12-31 05:55:36 +00004101 Entry.Node = Op.getOperand(1); Args.push_back(Entry);
4102 Entry.Node = Op.getOperand(2); Args.push_back(Entry);
4103 Entry.Node = Op.getOperand(3); Args.push_back(Entry);
Evan Chenga9467aa2006-04-25 20:13:52 +00004104 std::pair<SDOperand,SDOperand> CallResult =
Reid Spencere63b6512006-12-31 05:55:36 +00004105 LowerCallTo(Chain, Type::VoidTy, false, false, CallingConv::C, false,
Evan Chenga9467aa2006-04-25 20:13:52 +00004106 DAG.getExternalSymbol("memcpy", IntPtr), Args, DAG);
4107 return CallResult.second;
Evan Chengcbffa462006-03-31 19:22:53 +00004108 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004109
4110 MVT::ValueType AVT;
4111 SDOperand Count;
4112 unsigned BytesLeft = 0;
4113 bool TwoRepMovs = false;
4114 switch (Align & 3) {
4115 case 2: // WORD aligned
4116 AVT = MVT::i16;
Evan Chenga9467aa2006-04-25 20:13:52 +00004117 break;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004118 case 0: // DWORD aligned
Evan Chenga9467aa2006-04-25 20:13:52 +00004119 AVT = MVT::i32;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004120 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4121 AVT = MVT::i64;
Evan Chenga9467aa2006-04-25 20:13:52 +00004122 break;
4123 default: // Byte aligned
4124 AVT = MVT::i8;
4125 Count = Op.getOperand(3);
4126 break;
4127 }
4128
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004129 if (AVT > MVT::i8) {
4130 if (I) {
4131 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
4132 Count = DAG.getConstant(I->getValue() / UBytes, getPointerTy());
4133 BytesLeft = I->getValue() % UBytes;
4134 } else {
4135 assert(AVT >= MVT::i32 &&
4136 "Do not use rep;movs if not at least DWORD aligned");
4137 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4138 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4139 TwoRepMovs = true;
4140 }
4141 }
4142
Evan Chenga9467aa2006-04-25 20:13:52 +00004143 SDOperand InFlag(0, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004144 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4145 Count, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004146 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004147 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4148 Op.getOperand(1), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004149 InFlag = Chain.getValue(1);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004150 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
4151 Op.getOperand(2), InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004152 InFlag = Chain.getValue(1);
4153
Chris Lattnere56fef92007-02-25 06:40:16 +00004154 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004155 SmallVector<SDOperand, 8> Ops;
Evan Chenga9467aa2006-04-25 20:13:52 +00004156 Ops.push_back(Chain);
4157 Ops.push_back(DAG.getValueType(AVT));
4158 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004159 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004160
4161 if (TwoRepMovs) {
4162 InFlag = Chain.getValue(1);
4163 Count = Op.getOperand(3);
4164 MVT::ValueType CVT = Count.getValueType();
4165 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004166 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4167 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4168 Left, InFlag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004169 InFlag = Chain.getValue(1);
Chris Lattnere56fef92007-02-25 06:40:16 +00004170 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Chenga9467aa2006-04-25 20:13:52 +00004171 Ops.clear();
4172 Ops.push_back(Chain);
4173 Ops.push_back(DAG.getValueType(MVT::i8));
4174 Ops.push_back(InFlag);
Evan Cheng5c68bba2006-08-11 07:35:45 +00004175 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004176 } else if (BytesLeft) {
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004177 // Issue loads and stores for the last 1 - 7 bytes.
Evan Chenga9467aa2006-04-25 20:13:52 +00004178 unsigned Offset = I->getValue() - BytesLeft;
4179 SDOperand DstAddr = Op.getOperand(1);
4180 MVT::ValueType DstVT = DstAddr.getValueType();
4181 SDOperand SrcAddr = Op.getOperand(2);
4182 MVT::ValueType SrcVT = SrcAddr.getValueType();
4183 SDOperand Value;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004184 if (BytesLeft >= 4) {
4185 Value = DAG.getLoad(MVT::i32, Chain,
4186 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4187 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004188 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004189 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004190 Chain = DAG.getStore(Chain, Value,
4191 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4192 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004193 NULL, 0);
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004194 BytesLeft -= 4;
4195 Offset += 4;
4196 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004197 if (BytesLeft >= 2) {
4198 Value = DAG.getLoad(MVT::i16, Chain,
4199 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4200 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004201 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004202 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004203 Chain = DAG.getStore(Chain, Value,
4204 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4205 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004206 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004207 BytesLeft -= 2;
4208 Offset += 2;
Evan Chengcbffa462006-03-31 19:22:53 +00004209 }
4210
Evan Chenga9467aa2006-04-25 20:13:52 +00004211 if (BytesLeft == 1) {
4212 Value = DAG.getLoad(MVT::i8, Chain,
4213 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4214 DAG.getConstant(Offset, SrcVT)),
Evan Chenge71fe34d2006-10-09 20:57:25 +00004215 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004216 Chain = Value.getValue(1);
Evan Chengdf9ac472006-10-05 23:01:46 +00004217 Chain = DAG.getStore(Chain, Value,
4218 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4219 DAG.getConstant(Offset, DstVT)),
Evan Chengab51cf22006-10-13 21:14:26 +00004220 NULL, 0);
Evan Chenga9467aa2006-04-25 20:13:52 +00004221 }
Evan Chengcbffa462006-03-31 19:22:53 +00004222 }
Evan Chenga9467aa2006-04-25 20:13:52 +00004223
4224 return Chain;
4225}
4226
4227SDOperand
4228X86TargetLowering::LowerREADCYCLCECOUNTER(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere56fef92007-02-25 06:40:16 +00004229 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner35a08552007-02-25 07:10:00 +00004230 SDOperand TheOp = Op.getOperand(0);
4231 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheOp, 1);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004232 if (Subtarget->is64Bit()) {
4233 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4234 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::RDX,
4235 MVT::i64, Copy1.getValue(2));
4236 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, Copy2,
4237 DAG.getConstant(32, MVT::i8));
Chris Lattner35a08552007-02-25 07:10:00 +00004238 SDOperand Ops[] = {
4239 DAG.getNode(ISD::OR, MVT::i64, Copy1, Tmp), Copy2.getValue(1)
4240 };
Chris Lattnere56fef92007-02-25 06:40:16 +00004241
4242 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner35a08552007-02-25 07:10:00 +00004243 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2);
Evan Cheng28a9e9b2006-11-29 08:28:13 +00004244 }
Chris Lattner35a08552007-02-25 07:10:00 +00004245
4246 SDOperand Copy1 = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4247 SDOperand Copy2 = DAG.getCopyFromReg(Copy1.getValue(1), X86::EDX,
4248 MVT::i32, Copy1.getValue(2));
4249 SDOperand Ops[] = { Copy1, Copy2, Copy2.getValue(1) };
4250 Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
4251 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 3);
Evan Chenga9467aa2006-04-25 20:13:52 +00004252}
4253
4254SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Evan Chengab51cf22006-10-13 21:14:26 +00004255 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
4256
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004257 if (!Subtarget->is64Bit()) {
4258 // vastart just stores the address of the VarArgsFrameIndex slot into the
4259 // memory location argument.
4260 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004261 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV->getValue(),
4262 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004263 }
4264
4265 // __va_list_tag:
4266 // gp_offset (0 - 6 * 8)
4267 // fp_offset (48 - 48 + 8 * 16)
4268 // overflow_arg_area (point to parameters coming in memory).
4269 // reg_save_area
Chris Lattner35a08552007-02-25 07:10:00 +00004270 SmallVector<SDOperand, 8> MemOps;
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004271 SDOperand FIN = Op.getOperand(1);
4272 // Store gp_offset
Evan Chengdf9ac472006-10-05 23:01:46 +00004273 SDOperand Store = DAG.getStore(Op.getOperand(0),
4274 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004275 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004276 MemOps.push_back(Store);
4277
4278 // Store fp_offset
4279 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4280 DAG.getConstant(4, getPointerTy()));
Evan Chengdf9ac472006-10-05 23:01:46 +00004281 Store = DAG.getStore(Op.getOperand(0),
4282 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Evan Chengab51cf22006-10-13 21:14:26 +00004283 FIN, SV->getValue(), SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004284 MemOps.push_back(Store);
4285
4286 // Store ptr to overflow_arg_area
4287 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4288 DAG.getConstant(4, getPointerTy()));
4289 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004290 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV->getValue(),
4291 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004292 MemOps.push_back(Store);
4293
4294 // Store ptr to reg_save_area.
4295 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
4296 DAG.getConstant(8, getPointerTy()));
4297 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Evan Chengab51cf22006-10-13 21:14:26 +00004298 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV->getValue(),
4299 SV->getOffset());
Evan Cheng11b0a5d2006-09-08 06:48:29 +00004300 MemOps.push_back(Store);
4301 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Chenga9467aa2006-04-25 20:13:52 +00004302}
4303
4304SDOperand
4305X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4306 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4307 switch (IntNo) {
4308 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng78038292006-04-05 23:38:46 +00004309 // Comparison intrinsics.
Evan Chenga9467aa2006-04-25 20:13:52 +00004310 case Intrinsic::x86_sse_comieq_ss:
4311 case Intrinsic::x86_sse_comilt_ss:
4312 case Intrinsic::x86_sse_comile_ss:
4313 case Intrinsic::x86_sse_comigt_ss:
4314 case Intrinsic::x86_sse_comige_ss:
4315 case Intrinsic::x86_sse_comineq_ss:
4316 case Intrinsic::x86_sse_ucomieq_ss:
4317 case Intrinsic::x86_sse_ucomilt_ss:
4318 case Intrinsic::x86_sse_ucomile_ss:
4319 case Intrinsic::x86_sse_ucomigt_ss:
4320 case Intrinsic::x86_sse_ucomige_ss:
4321 case Intrinsic::x86_sse_ucomineq_ss:
4322 case Intrinsic::x86_sse2_comieq_sd:
4323 case Intrinsic::x86_sse2_comilt_sd:
4324 case Intrinsic::x86_sse2_comile_sd:
4325 case Intrinsic::x86_sse2_comigt_sd:
4326 case Intrinsic::x86_sse2_comige_sd:
4327 case Intrinsic::x86_sse2_comineq_sd:
4328 case Intrinsic::x86_sse2_ucomieq_sd:
4329 case Intrinsic::x86_sse2_ucomilt_sd:
4330 case Intrinsic::x86_sse2_ucomile_sd:
4331 case Intrinsic::x86_sse2_ucomigt_sd:
4332 case Intrinsic::x86_sse2_ucomige_sd:
4333 case Intrinsic::x86_sse2_ucomineq_sd: {
4334 unsigned Opc = 0;
4335 ISD::CondCode CC = ISD::SETCC_INVALID;
4336 switch (IntNo) {
4337 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004338 case Intrinsic::x86_sse_comieq_ss:
4339 case Intrinsic::x86_sse2_comieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004340 Opc = X86ISD::COMI;
4341 CC = ISD::SETEQ;
4342 break;
Evan Cheng78038292006-04-05 23:38:46 +00004343 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004344 case Intrinsic::x86_sse2_comilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004345 Opc = X86ISD::COMI;
4346 CC = ISD::SETLT;
4347 break;
4348 case Intrinsic::x86_sse_comile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004349 case Intrinsic::x86_sse2_comile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004350 Opc = X86ISD::COMI;
4351 CC = ISD::SETLE;
4352 break;
4353 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004354 case Intrinsic::x86_sse2_comigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004355 Opc = X86ISD::COMI;
4356 CC = ISD::SETGT;
4357 break;
4358 case Intrinsic::x86_sse_comige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004359 case Intrinsic::x86_sse2_comige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004360 Opc = X86ISD::COMI;
4361 CC = ISD::SETGE;
4362 break;
4363 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004364 case Intrinsic::x86_sse2_comineq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004365 Opc = X86ISD::COMI;
4366 CC = ISD::SETNE;
4367 break;
4368 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004369 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004370 Opc = X86ISD::UCOMI;
4371 CC = ISD::SETEQ;
4372 break;
4373 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004374 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004375 Opc = X86ISD::UCOMI;
4376 CC = ISD::SETLT;
4377 break;
4378 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004379 case Intrinsic::x86_sse2_ucomile_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004380 Opc = X86ISD::UCOMI;
4381 CC = ISD::SETLE;
4382 break;
4383 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004384 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004385 Opc = X86ISD::UCOMI;
4386 CC = ISD::SETGT;
4387 break;
4388 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng78038292006-04-05 23:38:46 +00004389 case Intrinsic::x86_sse2_ucomige_sd:
Evan Chenga9467aa2006-04-25 20:13:52 +00004390 Opc = X86ISD::UCOMI;
4391 CC = ISD::SETGE;
4392 break;
4393 case Intrinsic::x86_sse_ucomineq_ss:
4394 case Intrinsic::x86_sse2_ucomineq_sd:
4395 Opc = X86ISD::UCOMI;
4396 CC = ISD::SETNE;
4397 break;
Evan Cheng78038292006-04-05 23:38:46 +00004398 }
Evan Cheng4259a0f2006-09-11 02:19:56 +00004399
Evan Chenga9467aa2006-04-25 20:13:52 +00004400 unsigned X86CC;
Chris Lattner7a627672006-09-13 03:22:10 +00004401 SDOperand LHS = Op.getOperand(1);
4402 SDOperand RHS = Op.getOperand(2);
4403 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004404
4405 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
Chris Lattner7a627672006-09-13 03:22:10 +00004406 SDOperand Ops1[] = { DAG.getEntryNode(), LHS, RHS };
Evan Cheng4259a0f2006-09-11 02:19:56 +00004407 SDOperand Cond = DAG.getNode(Opc, VTs, 2, Ops1, 3);
4408 VTs = DAG.getNodeValueTypes(MVT::i8, MVT::Flag);
4409 SDOperand Ops2[] = { DAG.getConstant(X86CC, MVT::i8), Cond };
4410 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, VTs, 2, Ops2, 2);
Evan Chenga9467aa2006-04-25 20:13:52 +00004411 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng78038292006-04-05 23:38:46 +00004412 }
Evan Cheng5c59d492005-12-23 07:31:11 +00004413 }
Chris Lattner76ac0682005-11-15 00:40:23 +00004414}
Evan Cheng6af02632005-12-20 06:22:03 +00004415
Nate Begemaneda59972007-01-29 22:58:52 +00004416SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
4417 // Depths > 0 not supported yet!
4418 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4419 return SDOperand();
4420
4421 // Just load the return address
4422 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4423 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4424}
4425
4426SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
4427 // Depths > 0 not supported yet!
4428 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
4429 return SDOperand();
4430
4431 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
4432 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
4433 DAG.getConstant(4, getPointerTy()));
4434}
4435
Evan Chenga9467aa2006-04-25 20:13:52 +00004436/// LowerOperation - Provide custom lowering hooks for some operations.
4437///
4438SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
4439 switch (Op.getOpcode()) {
4440 default: assert(0 && "Should not custom lower this!");
4441 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4442 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4443 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
4444 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
4445 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
4446 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4447 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
4448 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
4449 case ISD::SHL_PARTS:
4450 case ISD::SRA_PARTS:
4451 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
4452 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
4453 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
4454 case ISD::FABS: return LowerFABS(Op, DAG);
4455 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng4363e882007-01-05 07:55:56 +00004456 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Cheng4259a0f2006-09-11 02:19:56 +00004457 case ISD::SETCC: return LowerSETCC(Op, DAG, DAG.getEntryNode());
Evan Chenga9467aa2006-04-25 20:13:52 +00004458 case ISD::SELECT: return LowerSELECT(Op, DAG);
4459 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
4460 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng2a330942006-05-25 00:59:30 +00004461 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004462 case ISD::RET: return LowerRET(Op, DAG);
Evan Chenge0bcfbe2006-04-26 01:20:17 +00004463 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004464 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
4465 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
4466 case ISD::READCYCLECOUNTER: return LowerREADCYCLCECOUNTER(Op, DAG);
4467 case ISD::VASTART: return LowerVASTART(Op, DAG);
4468 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemaneda59972007-01-29 22:58:52 +00004469 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
4470 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Evan Chenga9467aa2006-04-25 20:13:52 +00004471 }
Jim Laskey3796abe2007-02-21 22:54:50 +00004472 return SDOperand();
Evan Chenga9467aa2006-04-25 20:13:52 +00004473}
4474
Evan Cheng6af02632005-12-20 06:22:03 +00004475const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
4476 switch (Opcode) {
4477 default: return NULL;
Evan Cheng9c249c32006-01-09 18:33:28 +00004478 case X86ISD::SHLD: return "X86ISD::SHLD";
4479 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Cheng2dd217b2006-01-31 03:14:29 +00004480 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng4363e882007-01-05 07:55:56 +00004481 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng72d5c252006-01-31 22:28:30 +00004482 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng4363e882007-01-05 07:55:56 +00004483 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Cheng6305e502006-01-12 22:54:21 +00004484 case X86ISD::FILD: return "X86ISD::FILD";
Evan Cheng11613a52006-02-04 02:20:30 +00004485 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng6af02632005-12-20 06:22:03 +00004486 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
4487 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
4488 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chenga74ce622005-12-21 02:39:21 +00004489 case X86ISD::FLD: return "X86ISD::FLD";
Evan Cheng45e190982006-01-05 00:27:02 +00004490 case X86ISD::FST: return "X86ISD::FST";
4491 case X86ISD::FP_GET_RESULT: return "X86ISD::FP_GET_RESULT";
Evan Chenga74ce622005-12-21 02:39:21 +00004492 case X86ISD::FP_SET_RESULT: return "X86ISD::FP_SET_RESULT";
Evan Cheng6af02632005-12-20 06:22:03 +00004493 case X86ISD::CALL: return "X86ISD::CALL";
4494 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
4495 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
4496 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng78038292006-04-05 23:38:46 +00004497 case X86ISD::COMI: return "X86ISD::COMI";
4498 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengc1583db2005-12-21 20:21:51 +00004499 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng6af02632005-12-20 06:22:03 +00004500 case X86ISD::CMOV: return "X86ISD::CMOV";
4501 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chenga74ce622005-12-21 02:39:21 +00004502 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng084a1022006-03-04 01:12:00 +00004503 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
4504 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng72d5c252006-01-31 22:28:30 +00004505 case X86ISD::LOAD_PACK: return "X86ISD::LOAD_PACK";
Evan Cheng5987cfb2006-07-07 08:33:52 +00004506 case X86ISD::LOAD_UA: return "X86ISD::LOAD_UA";
Evan Cheng5588de92006-02-18 00:15:05 +00004507 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Chenge0ed6ec2006-02-23 20:41:18 +00004508 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Evan Chenge7ee6a52006-03-24 23:15:12 +00004509 case X86ISD::S2VEC: return "X86ISD::S2VEC";
Evan Chengcbffa462006-03-31 19:22:53 +00004510 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Evan Cheng5fd7c692006-03-31 21:55:24 +00004511 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng49683ba2006-11-10 21:43:37 +00004512 case X86ISD::FMAX: return "X86ISD::FMAX";
4513 case X86ISD::FMIN: return "X86ISD::FMIN";
Evan Cheng6af02632005-12-20 06:22:03 +00004514 }
4515}
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004516
Evan Cheng02612422006-07-05 22:17:51 +00004517/// isLegalAddressImmediate - Return true if the integer value or
4518/// GlobalValue can be used as the offset of the target addressing mode.
4519bool X86TargetLowering::isLegalAddressImmediate(int64_t V) const {
4520 // X86 allows a sign-extended 32-bit immediate field.
4521 return (V > -(1LL << 32) && V < (1LL << 32)-1);
4522}
4523
4524bool X86TargetLowering::isLegalAddressImmediate(GlobalValue *GV) const {
Evan Cheng7a9238c2006-11-29 23:48:14 +00004525 // In 64-bit mode, GV is 64-bit so it won't fit in the 32-bit displacement
4526 // field unless we are in small code model.
4527 if (Subtarget->is64Bit() &&
4528 getTargetMachine().getCodeModel() != CodeModel::Small)
Evan Cheng02612422006-07-05 22:17:51 +00004529 return false;
Anton Korobeynikov430e68a12006-12-22 22:29:05 +00004530
4531 return (!Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false));
Evan Cheng02612422006-07-05 22:17:51 +00004532}
4533
4534/// isShuffleMaskLegal - Targets can use this to indicate that they only
4535/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
4536/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
4537/// are assumed to be legal.
4538bool
4539X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
4540 // Only do shuffles on 128-bit vector types for now.
4541 if (MVT::getSizeInBits(VT) == 64) return false;
4542 return (Mask.Val->getNumOperands() <= 4 ||
4543 isSplatMask(Mask.Val) ||
4544 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
4545 X86::isUNPCKLMask(Mask.Val) ||
4546 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
4547 X86::isUNPCKHMask(Mask.Val));
4548}
4549
4550bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
4551 MVT::ValueType EVT,
4552 SelectionDAG &DAG) const {
4553 unsigned NumElts = BVOps.size();
4554 // Only do shuffles on 128-bit vector types for now.
4555 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
4556 if (NumElts == 2) return true;
4557 if (NumElts == 4) {
Chris Lattner35a08552007-02-25 07:10:00 +00004558 return (isMOVLMask(&BVOps[0], 4) ||
4559 isCommutedMOVL(&BVOps[0], 4, true) ||
4560 isSHUFPMask(&BVOps[0], 4) ||
4561 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng02612422006-07-05 22:17:51 +00004562 }
4563 return false;
4564}
4565
4566//===----------------------------------------------------------------------===//
4567// X86 Scheduler Hooks
4568//===----------------------------------------------------------------------===//
4569
4570MachineBasicBlock *
4571X86TargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
4572 MachineBasicBlock *BB) {
Evan Cheng20350c42006-11-27 23:37:22 +00004573 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng02612422006-07-05 22:17:51 +00004574 switch (MI->getOpcode()) {
4575 default: assert(false && "Unexpected instr type to insert");
4576 case X86::CMOV_FR32:
4577 case X86::CMOV_FR64:
4578 case X86::CMOV_V4F32:
4579 case X86::CMOV_V2F64:
4580 case X86::CMOV_V2I64: {
4581 // To "insert" a SELECT_CC instruction, we actually have to insert the
4582 // diamond control-flow pattern. The incoming instruction knows the
4583 // destination vreg to set, the condition code register to branch on, the
4584 // true/false values to select between, and a branch opcode to use.
4585 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4586 ilist<MachineBasicBlock>::iterator It = BB;
4587 ++It;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004588
Evan Cheng02612422006-07-05 22:17:51 +00004589 // thisMBB:
4590 // ...
4591 // TrueVal = ...
4592 // cmpTY ccX, r1, r2
4593 // bCC copy1MBB
4594 // fallthrough --> copy0MBB
4595 MachineBasicBlock *thisMBB = BB;
4596 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
4597 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004598 unsigned Opc =
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004599 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Cheng20350c42006-11-27 23:37:22 +00004600 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng02612422006-07-05 22:17:51 +00004601 MachineFunction *F = BB->getParent();
4602 F->getBasicBlockList().insert(It, copy0MBB);
4603 F->getBasicBlockList().insert(It, sinkMBB);
4604 // Update machine-CFG edges by first adding all successors of the current
4605 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004606 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng02612422006-07-05 22:17:51 +00004607 e = BB->succ_end(); i != e; ++i)
4608 sinkMBB->addSuccessor(*i);
4609 // Next, remove all successors of the current block, and add the true
4610 // and fallthrough blocks as its successors.
4611 while(!BB->succ_empty())
4612 BB->removeSuccessor(BB->succ_begin());
4613 BB->addSuccessor(copy0MBB);
4614 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004615
Evan Cheng02612422006-07-05 22:17:51 +00004616 // copy0MBB:
4617 // %FalseValue = ...
4618 // # fallthrough to sinkMBB
4619 BB = copy0MBB;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004620
Evan Cheng02612422006-07-05 22:17:51 +00004621 // Update machine-CFG edges
4622 BB->addSuccessor(sinkMBB);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004623
Evan Cheng02612422006-07-05 22:17:51 +00004624 // sinkMBB:
4625 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4626 // ...
4627 BB = sinkMBB;
Evan Cheng20350c42006-11-27 23:37:22 +00004628 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng02612422006-07-05 22:17:51 +00004629 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
4630 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4631
4632 delete MI; // The pseudo instruction is gone now.
4633 return BB;
4634 }
4635
4636 case X86::FP_TO_INT16_IN_MEM:
4637 case X86::FP_TO_INT32_IN_MEM:
4638 case X86::FP_TO_INT64_IN_MEM: {
4639 // Change the floating point control register to use "round towards zero"
4640 // mode when truncating to an integer value.
4641 MachineFunction *F = BB->getParent();
4642 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Cheng20350c42006-11-27 23:37:22 +00004643 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004644
4645 // Load the old value of the high byte of the control word...
4646 unsigned OldCW =
4647 F->getSSARegMap()->createVirtualRegister(X86::GR16RegisterClass);
Evan Cheng20350c42006-11-27 23:37:22 +00004648 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004649
4650 // Set the high part to be round to zero...
Evan Cheng20350c42006-11-27 23:37:22 +00004651 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
4652 .addImm(0xC7F);
Evan Cheng02612422006-07-05 22:17:51 +00004653
4654 // Reload the modified control word now...
Evan Cheng20350c42006-11-27 23:37:22 +00004655 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004656
4657 // Restore the memory image of control word to original value
Evan Cheng20350c42006-11-27 23:37:22 +00004658 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
4659 .addReg(OldCW);
Evan Cheng02612422006-07-05 22:17:51 +00004660
4661 // Get the X86 opcode to use.
4662 unsigned Opc;
4663 switch (MI->getOpcode()) {
4664 default: assert(0 && "illegal opcode!");
4665 case X86::FP_TO_INT16_IN_MEM: Opc = X86::FpIST16m; break;
4666 case X86::FP_TO_INT32_IN_MEM: Opc = X86::FpIST32m; break;
4667 case X86::FP_TO_INT64_IN_MEM: Opc = X86::FpIST64m; break;
4668 }
4669
4670 X86AddressMode AM;
4671 MachineOperand &Op = MI->getOperand(0);
4672 if (Op.isRegister()) {
4673 AM.BaseType = X86AddressMode::RegBase;
4674 AM.Base.Reg = Op.getReg();
4675 } else {
4676 AM.BaseType = X86AddressMode::FrameIndexBase;
4677 AM.Base.FrameIndex = Op.getFrameIndex();
4678 }
4679 Op = MI->getOperand(1);
4680 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004681 AM.Scale = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004682 Op = MI->getOperand(2);
4683 if (Op.isImmediate())
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004684 AM.IndexReg = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004685 Op = MI->getOperand(3);
4686 if (Op.isGlobalAddress()) {
4687 AM.GV = Op.getGlobal();
4688 } else {
Chris Lattnerc0fb5672006-10-20 17:42:20 +00004689 AM.Disp = Op.getImm();
Evan Cheng02612422006-07-05 22:17:51 +00004690 }
Evan Cheng20350c42006-11-27 23:37:22 +00004691 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
4692 .addReg(MI->getOperand(4).getReg());
Evan Cheng02612422006-07-05 22:17:51 +00004693
4694 // Reload the original control word now.
Evan Cheng20350c42006-11-27 23:37:22 +00004695 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng02612422006-07-05 22:17:51 +00004696
4697 delete MI; // The pseudo instruction is gone now.
4698 return BB;
4699 }
4700 }
4701}
4702
4703//===----------------------------------------------------------------------===//
4704// X86 Optimization Hooks
4705//===----------------------------------------------------------------------===//
4706
Nate Begeman8a77efe2006-02-16 21:11:51 +00004707void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
4708 uint64_t Mask,
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004709 uint64_t &KnownZero,
Nate Begeman8a77efe2006-02-16 21:11:51 +00004710 uint64_t &KnownOne,
4711 unsigned Depth) const {
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004712 unsigned Opc = Op.getOpcode();
Evan Cheng6d196db2006-04-05 06:11:20 +00004713 assert((Opc >= ISD::BUILTIN_OP_END ||
4714 Opc == ISD::INTRINSIC_WO_CHAIN ||
4715 Opc == ISD::INTRINSIC_W_CHAIN ||
4716 Opc == ISD::INTRINSIC_VOID) &&
4717 "Should use MaskedValueIsZero if you don't know whether Op"
4718 " is a target node!");
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004719
Evan Cheng6d196db2006-04-05 06:11:20 +00004720 KnownZero = KnownOne = 0; // Don't know anything.
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004721 switch (Opc) {
Evan Cheng6d196db2006-04-05 06:11:20 +00004722 default: break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004723 case X86ISD::SETCC:
Nate Begeman8a77efe2006-02-16 21:11:51 +00004724 KnownZero |= (MVT::getIntVTBitMask(Op.getValueType()) ^ 1ULL);
4725 break;
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004726 }
Evan Cheng9cdc16c2005-12-21 23:05:39 +00004727}
Chris Lattnerc642aa52006-01-31 19:43:35 +00004728
Evan Cheng5987cfb2006-07-07 08:33:52 +00004729/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4730/// element of the result of the vector shuffle.
4731static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
4732 MVT::ValueType VT = N->getValueType(0);
4733 SDOperand PermMask = N->getOperand(2);
4734 unsigned NumElems = PermMask.getNumOperands();
4735 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
4736 i %= NumElems;
4737 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4738 return (i == 0)
4739 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4740 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
4741 SDOperand Idx = PermMask.getOperand(i);
4742 if (Idx.getOpcode() == ISD::UNDEF)
4743 return DAG.getNode(ISD::UNDEF, MVT::getVectorBaseType(VT));
4744 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
4745 }
4746 return SDOperand();
4747}
4748
4749/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
4750/// node is a GlobalAddress + an offset.
4751static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Chengae1cd752006-11-30 21:55:46 +00004752 unsigned Opc = N->getOpcode();
Evan Cheng62cdc3f2006-12-05 04:01:03 +00004753 if (Opc == X86ISD::Wrapper) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004754 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
4755 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
4756 return true;
4757 }
Evan Chengae1cd752006-11-30 21:55:46 +00004758 } else if (Opc == ISD::ADD) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004759 SDOperand N1 = N->getOperand(0);
4760 SDOperand N2 = N->getOperand(1);
4761 if (isGAPlusOffset(N1.Val, GA, Offset)) {
4762 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
4763 if (V) {
4764 Offset += V->getSignExtended();
4765 return true;
4766 }
4767 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
4768 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
4769 if (V) {
4770 Offset += V->getSignExtended();
4771 return true;
4772 }
4773 }
4774 }
4775 return false;
4776}
4777
4778/// isConsecutiveLoad - Returns true if N is loading from an address of Base
4779/// + Dist * Size.
4780static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
4781 MachineFrameInfo *MFI) {
4782 if (N->getOperand(0).Val != Base->getOperand(0).Val)
4783 return false;
4784
4785 SDOperand Loc = N->getOperand(1);
4786 SDOperand BaseLoc = Base->getOperand(1);
4787 if (Loc.getOpcode() == ISD::FrameIndex) {
4788 if (BaseLoc.getOpcode() != ISD::FrameIndex)
4789 return false;
4790 int FI = dyn_cast<FrameIndexSDNode>(Loc)->getIndex();
4791 int BFI = dyn_cast<FrameIndexSDNode>(BaseLoc)->getIndex();
4792 int FS = MFI->getObjectSize(FI);
4793 int BFS = MFI->getObjectSize(BFI);
4794 if (FS != BFS || FS != Size) return false;
4795 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
4796 } else {
4797 GlobalValue *GV1 = NULL;
4798 GlobalValue *GV2 = NULL;
4799 int64_t Offset1 = 0;
4800 int64_t Offset2 = 0;
4801 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
4802 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
4803 if (isGA1 && isGA2 && GV1 == GV2)
4804 return Offset1 == (Offset2 + Dist*Size);
4805 }
4806
4807 return false;
4808}
4809
Evan Cheng79cf9a52006-07-10 21:37:44 +00004810static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
4811 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004812 GlobalValue *GV;
4813 int64_t Offset;
4814 if (isGAPlusOffset(Base, GV, Offset))
4815 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
4816 else {
4817 assert(Base->getOpcode() == ISD::FrameIndex && "Unexpected base node!");
4818 int BFI = dyn_cast<FrameIndexSDNode>(Base)->getIndex();
Evan Cheng79cf9a52006-07-10 21:37:44 +00004819 if (BFI < 0)
4820 // Fixed objects do not specify alignment, however the offsets are known.
4821 return ((Subtarget->getStackAlignment() % 16) == 0 &&
4822 (MFI->getObjectOffset(BFI) % 16) == 0);
4823 else
4824 return MFI->getObjectAlignment(BFI) >= 16;
Evan Cheng5987cfb2006-07-07 08:33:52 +00004825 }
4826 return false;
4827}
4828
4829
4830/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
4831/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
4832/// if the load addresses are consecutive, non-overlapping, and in the right
4833/// order.
Evan Cheng79cf9a52006-07-10 21:37:44 +00004834static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
4835 const X86Subtarget *Subtarget) {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004836 MachineFunction &MF = DAG.getMachineFunction();
4837 MachineFrameInfo *MFI = MF.getFrameInfo();
4838 MVT::ValueType VT = N->getValueType(0);
4839 MVT::ValueType EVT = MVT::getVectorBaseType(VT);
4840 SDOperand PermMask = N->getOperand(2);
4841 int NumElems = (int)PermMask.getNumOperands();
4842 SDNode *Base = NULL;
4843 for (int i = 0; i < NumElems; ++i) {
4844 SDOperand Idx = PermMask.getOperand(i);
4845 if (Idx.getOpcode() == ISD::UNDEF) {
4846 if (!Base) return SDOperand();
4847 } else {
4848 SDOperand Arg =
4849 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004850 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng5987cfb2006-07-07 08:33:52 +00004851 return SDOperand();
4852 if (!Base)
4853 Base = Arg.Val;
4854 else if (!isConsecutiveLoad(Arg.Val, Base,
4855 i, MVT::getSizeInBits(EVT)/8,MFI))
4856 return SDOperand();
4857 }
4858 }
4859
Evan Cheng79cf9a52006-07-10 21:37:44 +00004860 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Evan Chenge71fe34d2006-10-09 20:57:25 +00004861 if (isAlign16) {
4862 LoadSDNode *LD = cast<LoadSDNode>(Base);
4863 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
4864 LD->getSrcValueOffset());
4865 } else {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004866 // Just use movups, it's shorter.
Chris Lattnere56fef92007-02-25 06:40:16 +00004867 SDVTList Tys = DAG.getVTList(MVT::v4f32, MVT::Other);
Evan Chengbd1c5a82006-08-11 09:08:15 +00004868 SmallVector<SDOperand, 3> Ops;
4869 Ops.push_back(Base->getOperand(0));
4870 Ops.push_back(Base->getOperand(1));
4871 Ops.push_back(Base->getOperand(2));
Evan Cheng5987cfb2006-07-07 08:33:52 +00004872 return DAG.getNode(ISD::BIT_CONVERT, VT,
Evan Chengbd1c5a82006-08-11 09:08:15 +00004873 DAG.getNode(X86ISD::LOAD_UA, Tys, &Ops[0], Ops.size()));
Evan Cheng5c68bba2006-08-11 07:35:45 +00004874 }
Evan Cheng5987cfb2006-07-07 08:33:52 +00004875}
4876
Chris Lattner9259b1e2006-10-04 06:57:07 +00004877/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
4878static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
4879 const X86Subtarget *Subtarget) {
4880 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004881
Chris Lattner9259b1e2006-10-04 06:57:07 +00004882 // If we have SSE[12] support, try to form min/max nodes.
4883 if (Subtarget->hasSSE2() &&
4884 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
4885 if (Cond.getOpcode() == ISD::SETCC) {
4886 // Get the LHS/RHS of the select.
4887 SDOperand LHS = N->getOperand(1);
4888 SDOperand RHS = N->getOperand(2);
4889 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004890
Evan Cheng49683ba2006-11-10 21:43:37 +00004891 unsigned Opcode = 0;
Chris Lattner9259b1e2006-10-04 06:57:07 +00004892 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004893 switch (CC) {
4894 default: break;
4895 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
4896 case ISD::SETULE:
4897 case ISD::SETLE:
4898 if (!UnsafeFPMath) break;
4899 // FALL THROUGH.
4900 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
4901 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004902 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004903 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004904
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004905 case ISD::SETOGT: // (X > Y) ? X : Y -> max
4906 case ISD::SETUGT:
4907 case ISD::SETGT:
4908 if (!UnsafeFPMath) break;
4909 // FALL THROUGH.
4910 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
4911 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004912 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004913 break;
4914 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004915 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004916 switch (CC) {
4917 default: break;
4918 case ISD::SETOGT: // (X > Y) ? Y : X -> min
4919 case ISD::SETUGT:
4920 case ISD::SETGT:
4921 if (!UnsafeFPMath) break;
4922 // FALL THROUGH.
4923 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
4924 case ISD::SETGE:
Evan Cheng49683ba2006-11-10 21:43:37 +00004925 Opcode = X86ISD::FMIN;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004926 break;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004927
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004928 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
4929 case ISD::SETULE:
4930 case ISD::SETLE:
4931 if (!UnsafeFPMath) break;
4932 // FALL THROUGH.
4933 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
4934 case ISD::SETLT:
Evan Cheng49683ba2006-11-10 21:43:37 +00004935 Opcode = X86ISD::FMAX;
Chris Lattnerf2ef2432006-10-05 04:11:26 +00004936 break;
4937 }
Chris Lattner9259b1e2006-10-04 06:57:07 +00004938 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004939
Evan Cheng49683ba2006-11-10 21:43:37 +00004940 if (Opcode)
4941 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004942 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004943
Chris Lattner9259b1e2006-10-04 06:57:07 +00004944 }
4945
4946 return SDOperand();
4947}
4948
4949
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004950SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng5987cfb2006-07-07 08:33:52 +00004951 DAGCombinerInfo &DCI) const {
Evan Cheng5987cfb2006-07-07 08:33:52 +00004952 SelectionDAG &DAG = DCI.DAG;
4953 switch (N->getOpcode()) {
4954 default: break;
4955 case ISD::VECTOR_SHUFFLE:
Evan Cheng79cf9a52006-07-10 21:37:44 +00004956 return PerformShuffleCombine(N, DAG, Subtarget);
Chris Lattner9259b1e2006-10-04 06:57:07 +00004957 case ISD::SELECT:
4958 return PerformSELECTCombine(N, DAG, Subtarget);
Evan Cheng5987cfb2006-07-07 08:33:52 +00004959 }
4960
4961 return SDOperand();
4962}
4963
Evan Cheng02612422006-07-05 22:17:51 +00004964//===----------------------------------------------------------------------===//
4965// X86 Inline Assembly Support
4966//===----------------------------------------------------------------------===//
4967
Chris Lattner298ef372006-07-11 02:54:03 +00004968/// getConstraintType - Given a constraint letter, return the type of
4969/// constraint it is for this target.
4970X86TargetLowering::ConstraintType
4971X86TargetLowering::getConstraintType(char ConstraintLetter) const {
4972 switch (ConstraintLetter) {
Chris Lattnerc8db1072006-07-12 16:59:49 +00004973 case 'A':
4974 case 'r':
4975 case 'R':
4976 case 'l':
4977 case 'q':
4978 case 'Q':
4979 case 'x':
4980 case 'Y':
4981 return C_RegisterClass;
Chris Lattner298ef372006-07-11 02:54:03 +00004982 default: return TargetLowering::getConstraintType(ConstraintLetter);
4983 }
4984}
4985
Chris Lattner44daa502006-10-31 20:13:11 +00004986/// isOperandValidForConstraint - Return the specified operand (possibly
4987/// modified) if the specified SDOperand is valid for the specified target
4988/// constraint letter, otherwise return null.
4989SDOperand X86TargetLowering::
4990isOperandValidForConstraint(SDOperand Op, char Constraint, SelectionDAG &DAG) {
4991 switch (Constraint) {
4992 default: break;
4993 case 'i':
4994 // Literal immediates are always ok.
4995 if (isa<ConstantSDNode>(Op)) return Op;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00004996
Chris Lattner44daa502006-10-31 20:13:11 +00004997 // If we are in non-pic codegen mode, we allow the address of a global to
4998 // be used with 'i'.
4999 if (GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
5000 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
5001 return SDOperand(0, 0);
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005002
Chris Lattner44daa502006-10-31 20:13:11 +00005003 if (GA->getOpcode() != ISD::TargetGlobalAddress)
5004 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
5005 GA->getOffset());
5006 return Op;
5007 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005008
Chris Lattner44daa502006-10-31 20:13:11 +00005009 // Otherwise, not valid for this mode.
5010 return SDOperand(0, 0);
5011 }
5012 return TargetLowering::isOperandValidForConstraint(Op, Constraint, DAG);
5013}
5014
5015
Chris Lattnerc642aa52006-01-31 19:43:35 +00005016std::vector<unsigned> X86TargetLowering::
Chris Lattner7ad77df2006-02-22 00:56:39 +00005017getRegClassForInlineAsmConstraint(const std::string &Constraint,
5018 MVT::ValueType VT) const {
Chris Lattnerc642aa52006-01-31 19:43:35 +00005019 if (Constraint.size() == 1) {
5020 // FIXME: not handling fp-stack yet!
5021 // FIXME: not handling MMX registers yet ('y' constraint).
5022 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattner298ef372006-07-11 02:54:03 +00005023 default: break; // Unknown constraint letter
5024 case 'A': // EAX/EDX
5025 if (VT == MVT::i32 || VT == MVT::i64)
5026 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
5027 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005028 case 'r': // GENERAL_REGS
5029 case 'R': // LEGACY_REGS
Chris Lattnerd139ddd2006-12-04 22:38:21 +00005030 if (VT == MVT::i64 && Subtarget->is64Bit())
5031 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
5032 X86::RSI, X86::RDI, X86::RBP, X86::RSP,
5033 X86::R8, X86::R9, X86::R10, X86::R11,
5034 X86::R12, X86::R13, X86::R14, X86::R15, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005035 if (VT == MVT::i32)
5036 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5037 X86::ESI, X86::EDI, X86::EBP, X86::ESP, 0);
5038 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005039 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005040 X86::SI, X86::DI, X86::BP, X86::SP, 0);
5041 else if (VT == MVT::i8)
Chris Lattnera16201c2006-12-05 17:29:40 +00005042 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005043 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005044 case 'l': // INDEX_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005045 if (VT == MVT::i32)
5046 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
5047 X86::ESI, X86::EDI, X86::EBP, 0);
5048 else if (VT == MVT::i16)
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005049 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005050 X86::SI, X86::DI, X86::BP, 0);
5051 else if (VT == MVT::i8)
5052 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5053 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005054 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
5055 case 'Q': // Q_REGS
Chris Lattner6d4a2dc2006-05-06 00:29:37 +00005056 if (VT == MVT::i32)
5057 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
5058 else if (VT == MVT::i16)
5059 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
5060 else if (VT == MVT::i8)
5061 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::DL, 0);
5062 break;
Chris Lattnerc642aa52006-01-31 19:43:35 +00005063 case 'x': // SSE_REGS if SSE1 allowed
5064 if (Subtarget->hasSSE1())
5065 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5066 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5067 0);
5068 return std::vector<unsigned>();
5069 case 'Y': // SSE_REGS if SSE2 allowed
5070 if (Subtarget->hasSSE2())
5071 return make_vector<unsigned>(X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
5072 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7,
5073 0);
5074 return std::vector<unsigned>();
5075 }
5076 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005077
Chris Lattner7ad77df2006-02-22 00:56:39 +00005078 return std::vector<unsigned>();
Chris Lattnerc642aa52006-01-31 19:43:35 +00005079}
Chris Lattner524129d2006-07-31 23:26:50 +00005080
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005081std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner524129d2006-07-31 23:26:50 +00005082X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
5083 MVT::ValueType VT) const {
5084 // Use the default implementation in TargetLowering to convert the register
5085 // constraint into a member of a register class.
5086 std::pair<unsigned, const TargetRegisterClass*> Res;
5087 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerf6a69662006-10-31 19:42:44 +00005088
5089 // Not found as a standard register?
5090 if (Res.second == 0) {
5091 // GCC calls "st(0)" just plain "st".
5092 if (StringsEqualNoCase("{st}", Constraint)) {
5093 Res.first = X86::ST0;
5094 Res.second = X86::RSTRegisterClass;
5095 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005096
Chris Lattnerf6a69662006-10-31 19:42:44 +00005097 return Res;
5098 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005099
Chris Lattner524129d2006-07-31 23:26:50 +00005100 // Otherwise, check to see if this is a register class of the wrong value
5101 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
5102 // turn into {ax},{dx}.
5103 if (Res.second->hasType(VT))
5104 return Res; // Correct type already, nothing to do.
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005105
Chris Lattner524129d2006-07-31 23:26:50 +00005106 // All of the single-register GCC register classes map their values onto
5107 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
5108 // really want an 8-bit or 32-bit register, map to the appropriate register
5109 // class and return the appropriate register.
5110 if (Res.second != X86::GR16RegisterClass)
5111 return Res;
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005112
Chris Lattner524129d2006-07-31 23:26:50 +00005113 if (VT == MVT::i8) {
5114 unsigned DestReg = 0;
5115 switch (Res.first) {
5116 default: break;
5117 case X86::AX: DestReg = X86::AL; break;
5118 case X86::DX: DestReg = X86::DL; break;
5119 case X86::CX: DestReg = X86::CL; break;
5120 case X86::BX: DestReg = X86::BL; break;
5121 }
5122 if (DestReg) {
5123 Res.first = DestReg;
5124 Res.second = Res.second = X86::GR8RegisterClass;
5125 }
5126 } else if (VT == MVT::i32) {
5127 unsigned DestReg = 0;
5128 switch (Res.first) {
5129 default: break;
5130 case X86::AX: DestReg = X86::EAX; break;
5131 case X86::DX: DestReg = X86::EDX; break;
5132 case X86::CX: DestReg = X86::ECX; break;
5133 case X86::BX: DestReg = X86::EBX; break;
5134 case X86::SI: DestReg = X86::ESI; break;
5135 case X86::DI: DestReg = X86::EDI; break;
5136 case X86::BP: DestReg = X86::EBP; break;
5137 case X86::SP: DestReg = X86::ESP; break;
5138 }
5139 if (DestReg) {
5140 Res.first = DestReg;
5141 Res.second = Res.second = X86::GR32RegisterClass;
5142 }
Evan Cheng11b0a5d2006-09-08 06:48:29 +00005143 } else if (VT == MVT::i64) {
5144 unsigned DestReg = 0;
5145 switch (Res.first) {
5146 default: break;
5147 case X86::AX: DestReg = X86::RAX; break;
5148 case X86::DX: DestReg = X86::RDX; break;
5149 case X86::CX: DestReg = X86::RCX; break;
5150 case X86::BX: DestReg = X86::RBX; break;
5151 case X86::SI: DestReg = X86::RSI; break;
5152 case X86::DI: DestReg = X86::RDI; break;
5153 case X86::BP: DestReg = X86::RBP; break;
5154 case X86::SP: DestReg = X86::RSP; break;
5155 }
5156 if (DestReg) {
5157 Res.first = DestReg;
5158 Res.second = Res.second = X86::GR64RegisterClass;
5159 }
Chris Lattner524129d2006-07-31 23:26:50 +00005160 }
Anton Korobeynikov5b96cde2006-11-21 00:01:06 +00005161
Chris Lattner524129d2006-07-31 23:26:50 +00005162 return Res;
5163}