| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===// | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 2 | // | 
|  | 3 | //                     The LLVM Compiler Infrastructure | 
|  | 4 | // | 
|  | 5 | // This file is distributed under the University of Illinois Open Source | 
|  | 6 | // License. See LICENSE.TXT for details. | 
|  | 7 | // | 
|  | 8 | //===----------------------------------------------------------------------===// | 
|  | 9 | // | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 10 | /// \file This file implements the LegalizerHelper class to legalize | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 11 | /// individual instructions and the LegalizeMachineIR wrapper pass for the | 
|  | 12 | /// primary legalization. | 
|  | 13 | // | 
|  | 14 | //===----------------------------------------------------------------------===// | 
|  | 15 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h" | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/GlobalISel/CallLowering.h" | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/TargetInstrInfo.h" | 
| David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/TargetLowering.h" | 
|  | 22 | #include "llvm/CodeGen/TargetSubtargetInfo.h" | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 23 | #include "llvm/Support/Debug.h" | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 24 | #include "llvm/Support/MathExtras.h" | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 25 | #include "llvm/Support/raw_ostream.h" | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 26 |  | 
| Daniel Sanders | 5377fb3 | 2017-04-20 15:46:12 +0000 | [diff] [blame] | 27 | #define DEBUG_TYPE "legalizer" | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 28 |  | 
|  | 29 | using namespace llvm; | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 30 | using namespace LegalizeActions; | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 31 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 32 | LegalizerHelper::LegalizerHelper(MachineFunction &MF) | 
| Volkan Keles | 685fbda | 2017-03-10 18:34:57 +0000 | [diff] [blame] | 33 | : MRI(MF.getRegInfo()), LI(*MF.getSubtarget().getLegalizerInfo()) { | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 34 | MIRBuilder.setMF(MF); | 
|  | 35 | } | 
|  | 36 |  | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 37 | LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI) | 
|  | 38 | : MRI(MF.getRegInfo()), LI(LI) { | 
|  | 39 | MIRBuilder.setMF(MF); | 
|  | 40 | } | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 41 | LegalizerHelper::LegalizeResult | 
| Volkan Keles | 685fbda | 2017-03-10 18:34:57 +0000 | [diff] [blame] | 42 | LegalizerHelper::legalizeInstrStep(MachineInstr &MI) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 43 | LLVM_DEBUG(dbgs() << "Legalizing: "; MI.print(dbgs())); | 
| Daniel Sanders | 5377fb3 | 2017-04-20 15:46:12 +0000 | [diff] [blame] | 44 |  | 
| Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 45 | auto Step = LI.getAction(MI, MRI); | 
|  | 46 | switch (Step.Action) { | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 47 | case Legal: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 48 | LLVM_DEBUG(dbgs() << ".. Already legal\n"); | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 49 | return AlreadyLegal; | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 50 | case Libcall: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 51 | LLVM_DEBUG(dbgs() << ".. Convert to libcall\n"); | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 52 | return libcall(MI); | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 53 | case NarrowScalar: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 54 | LLVM_DEBUG(dbgs() << ".. Narrow scalar\n"); | 
| Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 55 | return narrowScalar(MI, Step.TypeIdx, Step.NewType); | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 56 | case WidenScalar: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 57 | LLVM_DEBUG(dbgs() << ".. Widen scalar\n"); | 
| Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 58 | return widenScalar(MI, Step.TypeIdx, Step.NewType); | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 59 | case Lower: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 60 | LLVM_DEBUG(dbgs() << ".. Lower\n"); | 
| Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 61 | return lower(MI, Step.TypeIdx, Step.NewType); | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 62 | case FewerElements: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 63 | LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n"); | 
| Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 64 | return fewerElementsVector(MI, Step.TypeIdx, Step.NewType); | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 65 | case Custom: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 66 | LLVM_DEBUG(dbgs() << ".. Custom legalization\n"); | 
| Volkan Keles | 685fbda | 2017-03-10 18:34:57 +0000 | [diff] [blame] | 67 | return LI.legalizeCustom(MI, MRI, MIRBuilder) ? Legalized | 
|  | 68 | : UnableToLegalize; | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 69 | default: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 70 | LLVM_DEBUG(dbgs() << ".. Unable to legalize\n"); | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 71 | return UnableToLegalize; | 
|  | 72 | } | 
|  | 73 | } | 
|  | 74 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 75 | void LegalizerHelper::extractParts(unsigned Reg, LLT Ty, int NumParts, | 
|  | 76 | SmallVectorImpl<unsigned> &VRegs) { | 
| Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 77 | for (int i = 0; i < NumParts; ++i) | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 78 | VRegs.push_back(MRI.createGenericVirtualRegister(Ty)); | 
| Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 79 | MIRBuilder.buildUnmerge(VRegs, Reg); | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 80 | } | 
|  | 81 |  | 
| Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 82 | static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) { | 
|  | 83 | switch (Opcode) { | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 84 | case TargetOpcode::G_SDIV: | 
|  | 85 | assert(Size == 32 && "Unsupported size"); | 
|  | 86 | return RTLIB::SDIV_I32; | 
|  | 87 | case TargetOpcode::G_UDIV: | 
|  | 88 | assert(Size == 32 && "Unsupported size"); | 
|  | 89 | return RTLIB::UDIV_I32; | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 90 | case TargetOpcode::G_SREM: | 
|  | 91 | assert(Size == 32 && "Unsupported size"); | 
|  | 92 | return RTLIB::SREM_I32; | 
|  | 93 | case TargetOpcode::G_UREM: | 
|  | 94 | assert(Size == 32 && "Unsupported size"); | 
|  | 95 | return RTLIB::UREM_I32; | 
| Diana Picus | 1314a28 | 2017-04-11 10:52:34 +0000 | [diff] [blame] | 96 | case TargetOpcode::G_FADD: | 
|  | 97 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 98 | return Size == 64 ? RTLIB::ADD_F64 : RTLIB::ADD_F32; | 
| Javed Absar | 5cde1cc | 2017-10-30 13:51:56 +0000 | [diff] [blame] | 99 | case TargetOpcode::G_FSUB: | 
|  | 100 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 101 | return Size == 64 ? RTLIB::SUB_F64 : RTLIB::SUB_F32; | 
| Diana Picus | 9faa09b | 2017-11-23 12:44:20 +0000 | [diff] [blame] | 102 | case TargetOpcode::G_FMUL: | 
|  | 103 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 104 | return Size == 64 ? RTLIB::MUL_F64 : RTLIB::MUL_F32; | 
| Diana Picus | c01f7f1 | 2017-11-23 13:26:07 +0000 | [diff] [blame] | 105 | case TargetOpcode::G_FDIV: | 
|  | 106 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 107 | return Size == 64 ? RTLIB::DIV_F64 : RTLIB::DIV_F32; | 
| Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 108 | case TargetOpcode::G_FREM: | 
|  | 109 | return Size == 64 ? RTLIB::REM_F64 : RTLIB::REM_F32; | 
|  | 110 | case TargetOpcode::G_FPOW: | 
|  | 111 | return Size == 64 ? RTLIB::POW_F64 : RTLIB::POW_F32; | 
| Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 112 | case TargetOpcode::G_FMA: | 
|  | 113 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 114 | return Size == 64 ? RTLIB::FMA_F64 : RTLIB::FMA_F32; | 
| Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 115 | } | 
|  | 116 | llvm_unreachable("Unknown libcall function"); | 
|  | 117 | } | 
|  | 118 |  | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 119 | LegalizerHelper::LegalizeResult | 
|  | 120 | llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall, | 
|  | 121 | const CallLowering::ArgInfo &Result, | 
|  | 122 | ArrayRef<CallLowering::ArgInfo> Args) { | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 123 | auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); | 
|  | 124 | auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 125 | const char *Name = TLI.getLibcallName(Libcall); | 
| Diana Picus | d0104ea | 2017-07-06 09:09:33 +0000 | [diff] [blame] | 126 |  | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 127 | MIRBuilder.getMF().getFrameInfo().setHasCalls(true); | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 128 | if (!CLI.lowerCall(MIRBuilder, TLI.getLibcallCallingConv(Libcall), | 
|  | 129 | MachineOperand::CreateES(Name), Result, Args)) | 
|  | 130 | return LegalizerHelper::UnableToLegalize; | 
| Diana Picus | d0104ea | 2017-07-06 09:09:33 +0000 | [diff] [blame] | 131 |  | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 132 | return LegalizerHelper::Legalized; | 
|  | 133 | } | 
|  | 134 |  | 
| Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 135 | // Useful for libcalls where all operands have the same type. | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 136 | static LegalizerHelper::LegalizeResult | 
|  | 137 | simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size, | 
|  | 138 | Type *OpType) { | 
|  | 139 | auto Libcall = getRTLibDesc(MI.getOpcode(), Size); | 
| Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 140 |  | 
|  | 141 | SmallVector<CallLowering::ArgInfo, 3> Args; | 
|  | 142 | for (unsigned i = 1; i < MI.getNumOperands(); i++) | 
|  | 143 | Args.push_back({MI.getOperand(i).getReg(), OpType}); | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 144 | return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), OpType}, | 
| Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 145 | Args); | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 146 | } | 
|  | 147 |  | 
| Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 148 | static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType, | 
|  | 149 | Type *FromType) { | 
|  | 150 | auto ToMVT = MVT::getVT(ToType); | 
|  | 151 | auto FromMVT = MVT::getVT(FromType); | 
|  | 152 |  | 
|  | 153 | switch (Opcode) { | 
|  | 154 | case TargetOpcode::G_FPEXT: | 
|  | 155 | return RTLIB::getFPEXT(FromMVT, ToMVT); | 
|  | 156 | case TargetOpcode::G_FPTRUNC: | 
|  | 157 | return RTLIB::getFPROUND(FromMVT, ToMVT); | 
| Diana Picus | 4ed0ee7 | 2018-01-30 07:54:52 +0000 | [diff] [blame] | 158 | case TargetOpcode::G_FPTOSI: | 
|  | 159 | return RTLIB::getFPTOSINT(FromMVT, ToMVT); | 
|  | 160 | case TargetOpcode::G_FPTOUI: | 
|  | 161 | return RTLIB::getFPTOUINT(FromMVT, ToMVT); | 
| Diana Picus | 517531e | 2018-01-30 09:15:17 +0000 | [diff] [blame] | 162 | case TargetOpcode::G_SITOFP: | 
|  | 163 | return RTLIB::getSINTTOFP(FromMVT, ToMVT); | 
|  | 164 | case TargetOpcode::G_UITOFP: | 
|  | 165 | return RTLIB::getUINTTOFP(FromMVT, ToMVT); | 
| Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 166 | } | 
|  | 167 | llvm_unreachable("Unsupported libcall function"); | 
|  | 168 | } | 
|  | 169 |  | 
|  | 170 | static LegalizerHelper::LegalizeResult | 
|  | 171 | conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType, | 
|  | 172 | Type *FromType) { | 
|  | 173 | RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType); | 
|  | 174 | return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ToType}, | 
|  | 175 | {{MI.getOperand(1).getReg(), FromType}}); | 
|  | 176 | } | 
|  | 177 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 178 | LegalizerHelper::LegalizeResult | 
|  | 179 | LegalizerHelper::libcall(MachineInstr &MI) { | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 180 | LLT LLTy = MRI.getType(MI.getOperand(0).getReg()); | 
|  | 181 | unsigned Size = LLTy.getSizeInBits(); | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 182 | auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 183 |  | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 184 | MIRBuilder.setInstr(MI); | 
|  | 185 |  | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 186 | switch (MI.getOpcode()) { | 
|  | 187 | default: | 
|  | 188 | return UnableToLegalize; | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 189 | case TargetOpcode::G_SDIV: | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 190 | case TargetOpcode::G_UDIV: | 
|  | 191 | case TargetOpcode::G_SREM: | 
|  | 192 | case TargetOpcode::G_UREM: { | 
|  | 193 | Type *HLTy = Type::getInt32Ty(Ctx); | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 194 | auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); | 
|  | 195 | if (Status != Legalized) | 
|  | 196 | return Status; | 
|  | 197 | break; | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 198 | } | 
| Diana Picus | 1314a28 | 2017-04-11 10:52:34 +0000 | [diff] [blame] | 199 | case TargetOpcode::G_FADD: | 
| Javed Absar | 5cde1cc | 2017-10-30 13:51:56 +0000 | [diff] [blame] | 200 | case TargetOpcode::G_FSUB: | 
| Diana Picus | 9faa09b | 2017-11-23 12:44:20 +0000 | [diff] [blame] | 201 | case TargetOpcode::G_FMUL: | 
| Diana Picus | c01f7f1 | 2017-11-23 13:26:07 +0000 | [diff] [blame] | 202 | case TargetOpcode::G_FDIV: | 
| Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 203 | case TargetOpcode::G_FMA: | 
| Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 204 | case TargetOpcode::G_FPOW: | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 205 | case TargetOpcode::G_FREM: { | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 206 | Type *HLTy = Size == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx); | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 207 | auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); | 
|  | 208 | if (Status != Legalized) | 
|  | 209 | return Status; | 
|  | 210 | break; | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 211 | } | 
| Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 212 | case TargetOpcode::G_FPEXT: { | 
|  | 213 | // FIXME: Support other floating point types (half, fp128 etc) | 
|  | 214 | unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); | 
|  | 215 | unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); | 
|  | 216 | if (ToSize != 64 || FromSize != 32) | 
|  | 217 | return UnableToLegalize; | 
|  | 218 | LegalizeResult Status = conversionLibcall( | 
|  | 219 | MI, MIRBuilder, Type::getDoubleTy(Ctx), Type::getFloatTy(Ctx)); | 
|  | 220 | if (Status != Legalized) | 
|  | 221 | return Status; | 
|  | 222 | break; | 
|  | 223 | } | 
|  | 224 | case TargetOpcode::G_FPTRUNC: { | 
|  | 225 | // FIXME: Support other floating point types (half, fp128 etc) | 
|  | 226 | unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); | 
|  | 227 | unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); | 
|  | 228 | if (ToSize != 32 || FromSize != 64) | 
|  | 229 | return UnableToLegalize; | 
|  | 230 | LegalizeResult Status = conversionLibcall( | 
|  | 231 | MI, MIRBuilder, Type::getFloatTy(Ctx), Type::getDoubleTy(Ctx)); | 
|  | 232 | if (Status != Legalized) | 
|  | 233 | return Status; | 
|  | 234 | break; | 
|  | 235 | } | 
| Diana Picus | 4ed0ee7 | 2018-01-30 07:54:52 +0000 | [diff] [blame] | 236 | case TargetOpcode::G_FPTOSI: | 
|  | 237 | case TargetOpcode::G_FPTOUI: { | 
|  | 238 | // FIXME: Support other types | 
|  | 239 | unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); | 
|  | 240 | unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); | 
|  | 241 | if (ToSize != 32 || (FromSize != 32 && FromSize != 64)) | 
|  | 242 | return UnableToLegalize; | 
|  | 243 | LegalizeResult Status = conversionLibcall( | 
|  | 244 | MI, MIRBuilder, Type::getInt32Ty(Ctx), | 
|  | 245 | FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx)); | 
|  | 246 | if (Status != Legalized) | 
|  | 247 | return Status; | 
|  | 248 | break; | 
|  | 249 | } | 
| Diana Picus | 517531e | 2018-01-30 09:15:17 +0000 | [diff] [blame] | 250 | case TargetOpcode::G_SITOFP: | 
|  | 251 | case TargetOpcode::G_UITOFP: { | 
|  | 252 | // FIXME: Support other types | 
|  | 253 | unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); | 
|  | 254 | unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); | 
|  | 255 | if (FromSize != 32 || (ToSize != 32 && ToSize != 64)) | 
|  | 256 | return UnableToLegalize; | 
|  | 257 | LegalizeResult Status = conversionLibcall( | 
|  | 258 | MI, MIRBuilder, | 
|  | 259 | ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx), | 
|  | 260 | Type::getInt32Ty(Ctx)); | 
|  | 261 | if (Status != Legalized) | 
|  | 262 | return Status; | 
|  | 263 | break; | 
|  | 264 | } | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 265 | } | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 266 |  | 
|  | 267 | MI.eraseFromParent(); | 
|  | 268 | return Legalized; | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 269 | } | 
|  | 270 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 271 | LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI, | 
|  | 272 | unsigned TypeIdx, | 
|  | 273 | LLT NarrowTy) { | 
| Quentin Colombet | 5e60bcd | 2016-08-27 02:38:21 +0000 | [diff] [blame] | 274 | // FIXME: Don't know how to handle secondary types yet. | 
| Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 275 | if (TypeIdx != 0 && MI.getOpcode() != TargetOpcode::G_EXTRACT) | 
| Quentin Colombet | 5e60bcd | 2016-08-27 02:38:21 +0000 | [diff] [blame] | 276 | return UnableToLegalize; | 
| Justin Bogner | fde0104 | 2017-01-18 17:29:54 +0000 | [diff] [blame] | 277 |  | 
|  | 278 | MIRBuilder.setInstr(MI); | 
|  | 279 |  | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 280 | uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); | 
|  | 281 | uint64_t NarrowSize = NarrowTy.getSizeInBits(); | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 282 |  | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 283 | switch (MI.getOpcode()) { | 
|  | 284 | default: | 
|  | 285 | return UnableToLegalize; | 
| Tim Northover | ff5e7e1 | 2017-06-30 20:27:36 +0000 | [diff] [blame] | 286 | case TargetOpcode::G_IMPLICIT_DEF: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 287 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 288 | // NarrowSize. | 
|  | 289 | if (SizeOp0 % NarrowSize != 0) | 
|  | 290 | return UnableToLegalize; | 
|  | 291 | int NumParts = SizeOp0 / NarrowSize; | 
| Tim Northover | ff5e7e1 | 2017-06-30 20:27:36 +0000 | [diff] [blame] | 292 |  | 
|  | 293 | SmallVector<unsigned, 2> DstRegs; | 
| Volkan Keles | 02bb174 | 2018-02-14 19:58:36 +0000 | [diff] [blame] | 294 | for (int i = 0; i < NumParts; ++i) | 
|  | 295 | DstRegs.push_back( | 
|  | 296 | MIRBuilder.buildUndef(NarrowTy)->getOperand(0).getReg()); | 
| Tim Northover | ff5e7e1 | 2017-06-30 20:27:36 +0000 | [diff] [blame] | 297 | MIRBuilder.buildMerge(MI.getOperand(0).getReg(), DstRegs); | 
|  | 298 | MI.eraseFromParent(); | 
|  | 299 | return Legalized; | 
|  | 300 | } | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 301 | case TargetOpcode::G_ADD: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 302 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 303 | // NarrowSize. | 
|  | 304 | if (SizeOp0 % NarrowSize != 0) | 
|  | 305 | return UnableToLegalize; | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 306 | // Expand in terms of carry-setting/consuming G_ADDE instructions. | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 307 | int NumParts = SizeOp0 / NarrowTy.getSizeInBits(); | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 308 |  | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 309 | SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs; | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 310 | extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs); | 
|  | 311 | extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs); | 
|  | 312 |  | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 313 | unsigned CarryIn = MRI.createGenericVirtualRegister(LLT::scalar(1)); | 
|  | 314 | MIRBuilder.buildConstant(CarryIn, 0); | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 315 |  | 
|  | 316 | for (int i = 0; i < NumParts; ++i) { | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 317 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 318 | unsigned CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 319 |  | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 320 | MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i], | 
| Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 321 | Src2Regs[i], CarryIn); | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 322 |  | 
|  | 323 | DstRegs.push_back(DstReg); | 
|  | 324 | CarryIn = CarryOut; | 
|  | 325 | } | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 326 | unsigned DstReg = MI.getOperand(0).getReg(); | 
| Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 327 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 328 | MI.eraseFromParent(); | 
|  | 329 | return Legalized; | 
|  | 330 | } | 
| Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 331 | case TargetOpcode::G_EXTRACT: { | 
|  | 332 | if (TypeIdx != 1) | 
|  | 333 | return UnableToLegalize; | 
|  | 334 |  | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 335 | int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); | 
|  | 336 | // FIXME: add support for when SizeOp1 isn't an exact multiple of | 
|  | 337 | // NarrowSize. | 
|  | 338 | if (SizeOp1 % NarrowSize != 0) | 
|  | 339 | return UnableToLegalize; | 
|  | 340 | int NumParts = SizeOp1 / NarrowSize; | 
| Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 341 |  | 
|  | 342 | SmallVector<unsigned, 2> SrcRegs, DstRegs; | 
|  | 343 | SmallVector<uint64_t, 2> Indexes; | 
|  | 344 | extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); | 
|  | 345 |  | 
|  | 346 | unsigned OpReg = MI.getOperand(0).getReg(); | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 347 | uint64_t OpStart = MI.getOperand(2).getImm(); | 
|  | 348 | uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); | 
| Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 349 | for (int i = 0; i < NumParts; ++i) { | 
|  | 350 | unsigned SrcStart = i * NarrowSize; | 
|  | 351 |  | 
|  | 352 | if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) { | 
|  | 353 | // No part of the extract uses this subregister, ignore it. | 
|  | 354 | continue; | 
|  | 355 | } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) { | 
|  | 356 | // The entire subregister is extracted, forward the value. | 
|  | 357 | DstRegs.push_back(SrcRegs[i]); | 
|  | 358 | continue; | 
|  | 359 | } | 
|  | 360 |  | 
|  | 361 | // OpSegStart is where this destination segment would start in OpReg if it | 
|  | 362 | // extended infinitely in both directions. | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 363 | int64_t ExtractOffset; | 
|  | 364 | uint64_t SegSize; | 
| Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 365 | if (OpStart < SrcStart) { | 
|  | 366 | ExtractOffset = 0; | 
|  | 367 | SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart); | 
|  | 368 | } else { | 
|  | 369 | ExtractOffset = OpStart - SrcStart; | 
|  | 370 | SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize); | 
|  | 371 | } | 
|  | 372 |  | 
|  | 373 | unsigned SegReg = SrcRegs[i]; | 
|  | 374 | if (ExtractOffset != 0 || SegSize != NarrowSize) { | 
|  | 375 | // A genuine extract is needed. | 
|  | 376 | SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); | 
|  | 377 | MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset); | 
|  | 378 | } | 
|  | 379 |  | 
|  | 380 | DstRegs.push_back(SegReg); | 
|  | 381 | } | 
|  | 382 |  | 
|  | 383 | MIRBuilder.buildMerge(MI.getOperand(0).getReg(), DstRegs); | 
|  | 384 | MI.eraseFromParent(); | 
|  | 385 | return Legalized; | 
|  | 386 | } | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 387 | case TargetOpcode::G_INSERT: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 388 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 389 | // NarrowSize. | 
|  | 390 | if (SizeOp0 % NarrowSize != 0) | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 391 | return UnableToLegalize; | 
|  | 392 |  | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 393 | int NumParts = SizeOp0 / NarrowSize; | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 394 |  | 
|  | 395 | SmallVector<unsigned, 2> SrcRegs, DstRegs; | 
|  | 396 | SmallVector<uint64_t, 2> Indexes; | 
|  | 397 | extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); | 
|  | 398 |  | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 399 | unsigned OpReg = MI.getOperand(2).getReg(); | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 400 | uint64_t OpStart = MI.getOperand(3).getImm(); | 
|  | 401 | uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 402 | for (int i = 0; i < NumParts; ++i) { | 
|  | 403 | unsigned DstStart = i * NarrowSize; | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 404 |  | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 405 | if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) { | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 406 | // No part of the insert affects this subregister, forward the original. | 
|  | 407 | DstRegs.push_back(SrcRegs[i]); | 
|  | 408 | continue; | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 409 | } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) { | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 410 | // The entire subregister is defined by this insert, forward the new | 
|  | 411 | // value. | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 412 | DstRegs.push_back(OpReg); | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 413 | continue; | 
|  | 414 | } | 
|  | 415 |  | 
| Tim Northover | 2eb18d3 | 2017-03-07 21:24:33 +0000 | [diff] [blame] | 416 | // OpSegStart is where this destination segment would start in OpReg if it | 
|  | 417 | // extended infinitely in both directions. | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 418 | int64_t ExtractOffset, InsertOffset; | 
|  | 419 | uint64_t SegSize; | 
| Tim Northover | 2eb18d3 | 2017-03-07 21:24:33 +0000 | [diff] [blame] | 420 | if (OpStart < DstStart) { | 
|  | 421 | InsertOffset = 0; | 
|  | 422 | ExtractOffset = DstStart - OpStart; | 
|  | 423 | SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart); | 
|  | 424 | } else { | 
|  | 425 | InsertOffset = OpStart - DstStart; | 
|  | 426 | ExtractOffset = 0; | 
|  | 427 | SegSize = | 
|  | 428 | std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart); | 
|  | 429 | } | 
|  | 430 |  | 
|  | 431 | unsigned SegReg = OpReg; | 
|  | 432 | if (ExtractOffset != 0 || SegSize != OpSize) { | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 433 | // A genuine extract is needed. | 
| Tim Northover | 2eb18d3 | 2017-03-07 21:24:33 +0000 | [diff] [blame] | 434 | SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); | 
|  | 435 | MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset); | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 436 | } | 
|  | 437 |  | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 438 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
| Tim Northover | 2eb18d3 | 2017-03-07 21:24:33 +0000 | [diff] [blame] | 439 | MIRBuilder.buildInsert(DstReg, SrcRegs[i], SegReg, InsertOffset); | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 440 | DstRegs.push_back(DstReg); | 
|  | 441 | } | 
|  | 442 |  | 
|  | 443 | assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered"); | 
| Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 444 | MIRBuilder.buildMerge(MI.getOperand(0).getReg(), DstRegs); | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 445 | MI.eraseFromParent(); | 
|  | 446 | return Legalized; | 
|  | 447 | } | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 448 | case TargetOpcode::G_LOAD: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 449 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 450 | // NarrowSize. | 
|  | 451 | if (SizeOp0 % NarrowSize != 0) | 
|  | 452 | return UnableToLegalize; | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 453 |  | 
|  | 454 | const auto &MMO = **MI.memoperands_begin(); | 
|  | 455 | // This implementation doesn't work for atomics. Give up instead of doing | 
|  | 456 | // something invalid. | 
|  | 457 | if (MMO.getOrdering() != AtomicOrdering::NotAtomic || | 
|  | 458 | MMO.getFailureOrdering() != AtomicOrdering::NotAtomic) | 
|  | 459 | return UnableToLegalize; | 
|  | 460 |  | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 461 | int NumParts = SizeOp0 / NarrowSize; | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 462 | LLT OffsetTy = LLT::scalar( | 
|  | 463 | MRI.getType(MI.getOperand(1).getReg()).getScalarSizeInBits()); | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 464 |  | 
|  | 465 | SmallVector<unsigned, 2> DstRegs; | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 466 | for (int i = 0; i < NumParts; ++i) { | 
|  | 467 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 468 | unsigned SrcReg = 0; | 
|  | 469 | unsigned Adjustment = i * NarrowSize / 8; | 
| Volkan Keles | 60c6aff | 2018-10-25 17:52:19 +0000 | [diff] [blame] | 470 | unsigned Alignment = MinAlign(MMO.getAlignment(), Adjustment); | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 471 |  | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 472 | MachineMemOperand *SplitMMO = MIRBuilder.getMF().getMachineMemOperand( | 
|  | 473 | MMO.getPointerInfo().getWithOffset(Adjustment), MMO.getFlags(), | 
| Volkan Keles | 60c6aff | 2018-10-25 17:52:19 +0000 | [diff] [blame] | 474 | NarrowSize / 8, Alignment, MMO.getAAInfo(), MMO.getRanges(), | 
|  | 475 | MMO.getSyncScopeID(), MMO.getOrdering(), MMO.getFailureOrdering()); | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 476 |  | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 477 | MIRBuilder.materializeGEP(SrcReg, MI.getOperand(1).getReg(), OffsetTy, | 
|  | 478 | Adjustment); | 
|  | 479 |  | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 480 | MIRBuilder.buildLoad(DstReg, SrcReg, *SplitMMO); | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 481 |  | 
|  | 482 | DstRegs.push_back(DstReg); | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 483 | } | 
|  | 484 | unsigned DstReg = MI.getOperand(0).getReg(); | 
| Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 485 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 486 | MI.eraseFromParent(); | 
|  | 487 | return Legalized; | 
|  | 488 | } | 
| Justin Bogner | fde0104 | 2017-01-18 17:29:54 +0000 | [diff] [blame] | 489 | case TargetOpcode::G_STORE: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 490 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 491 | // NarrowSize. | 
|  | 492 | if (SizeOp0 % NarrowSize != 0) | 
|  | 493 | return UnableToLegalize; | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 494 |  | 
|  | 495 | const auto &MMO = **MI.memoperands_begin(); | 
|  | 496 | // This implementation doesn't work for atomics. Give up instead of doing | 
|  | 497 | // something invalid. | 
|  | 498 | if (MMO.getOrdering() != AtomicOrdering::NotAtomic || | 
|  | 499 | MMO.getFailureOrdering() != AtomicOrdering::NotAtomic) | 
|  | 500 | return UnableToLegalize; | 
|  | 501 |  | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 502 | int NumParts = SizeOp0 / NarrowSize; | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 503 | LLT OffsetTy = LLT::scalar( | 
|  | 504 | MRI.getType(MI.getOperand(1).getReg()).getScalarSizeInBits()); | 
| Justin Bogner | fde0104 | 2017-01-18 17:29:54 +0000 | [diff] [blame] | 505 |  | 
|  | 506 | SmallVector<unsigned, 2> SrcRegs; | 
|  | 507 | extractParts(MI.getOperand(0).getReg(), NarrowTy, NumParts, SrcRegs); | 
|  | 508 |  | 
|  | 509 | for (int i = 0; i < NumParts; ++i) { | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 510 | unsigned DstReg = 0; | 
|  | 511 | unsigned Adjustment = i * NarrowSize / 8; | 
| Volkan Keles | 60c6aff | 2018-10-25 17:52:19 +0000 | [diff] [blame] | 512 | unsigned Alignment = MinAlign(MMO.getAlignment(), Adjustment); | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 513 |  | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 514 | MachineMemOperand *SplitMMO = MIRBuilder.getMF().getMachineMemOperand( | 
|  | 515 | MMO.getPointerInfo().getWithOffset(Adjustment), MMO.getFlags(), | 
| Volkan Keles | 60c6aff | 2018-10-25 17:52:19 +0000 | [diff] [blame] | 516 | NarrowSize / 8, Alignment, MMO.getAAInfo(), MMO.getRanges(), | 
|  | 517 | MMO.getSyncScopeID(), MMO.getOrdering(), MMO.getFailureOrdering()); | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 518 |  | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 519 | MIRBuilder.materializeGEP(DstReg, MI.getOperand(1).getReg(), OffsetTy, | 
|  | 520 | Adjustment); | 
|  | 521 |  | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 522 | MIRBuilder.buildStore(SrcRegs[i], DstReg, *SplitMMO); | 
| Justin Bogner | fde0104 | 2017-01-18 17:29:54 +0000 | [diff] [blame] | 523 | } | 
|  | 524 | MI.eraseFromParent(); | 
|  | 525 | return Legalized; | 
|  | 526 | } | 
| Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 527 | case TargetOpcode::G_CONSTANT: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 528 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 529 | // NarrowSize. | 
|  | 530 | if (SizeOp0 % NarrowSize != 0) | 
|  | 531 | return UnableToLegalize; | 
|  | 532 | int NumParts = SizeOp0 / NarrowSize; | 
| Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 533 | const APInt &Cst = MI.getOperand(1).getCImm()->getValue(); | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 534 | LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); | 
| Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 535 |  | 
|  | 536 | SmallVector<unsigned, 2> DstRegs; | 
|  | 537 | for (int i = 0; i < NumParts; ++i) { | 
|  | 538 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 539 | ConstantInt *CI = | 
|  | 540 | ConstantInt::get(Ctx, Cst.lshr(NarrowSize * i).trunc(NarrowSize)); | 
|  | 541 | MIRBuilder.buildConstant(DstReg, *CI); | 
|  | 542 | DstRegs.push_back(DstReg); | 
|  | 543 | } | 
|  | 544 | unsigned DstReg = MI.getOperand(0).getReg(); | 
|  | 545 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
|  | 546 | MI.eraseFromParent(); | 
|  | 547 | return Legalized; | 
|  | 548 | } | 
| Quentin Colombet | c2f3cea | 2017-10-03 04:53:56 +0000 | [diff] [blame] | 549 | case TargetOpcode::G_OR: { | 
|  | 550 | // Legalize bitwise operation: | 
|  | 551 | // A = BinOp<Ty> B, C | 
|  | 552 | // into: | 
|  | 553 | // B1, ..., BN = G_UNMERGE_VALUES B | 
|  | 554 | // C1, ..., CN = G_UNMERGE_VALUES C | 
|  | 555 | // A1 = BinOp<Ty/N> B1, C2 | 
|  | 556 | // ... | 
|  | 557 | // AN = BinOp<Ty/N> BN, CN | 
|  | 558 | // A = G_MERGE_VALUES A1, ..., AN | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 559 |  | 
|  | 560 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 561 | // NarrowSize. | 
|  | 562 | if (SizeOp0 % NarrowSize != 0) | 
|  | 563 | return UnableToLegalize; | 
|  | 564 | int NumParts = SizeOp0 / NarrowSize; | 
| Quentin Colombet | c2f3cea | 2017-10-03 04:53:56 +0000 | [diff] [blame] | 565 |  | 
|  | 566 | // List the registers where the destination will be scattered. | 
|  | 567 | SmallVector<unsigned, 2> DstRegs; | 
|  | 568 | // List the registers where the first argument will be split. | 
|  | 569 | SmallVector<unsigned, 2> SrcsReg1; | 
|  | 570 | // List the registers where the second argument will be split. | 
|  | 571 | SmallVector<unsigned, 2> SrcsReg2; | 
|  | 572 | // Create all the temporary registers. | 
|  | 573 | for (int i = 0; i < NumParts; ++i) { | 
|  | 574 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 575 | unsigned SrcReg1 = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 576 | unsigned SrcReg2 = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 577 |  | 
|  | 578 | DstRegs.push_back(DstReg); | 
|  | 579 | SrcsReg1.push_back(SrcReg1); | 
|  | 580 | SrcsReg2.push_back(SrcReg2); | 
|  | 581 | } | 
|  | 582 | // Explode the big arguments into smaller chunks. | 
|  | 583 | MIRBuilder.buildUnmerge(SrcsReg1, MI.getOperand(1).getReg()); | 
|  | 584 | MIRBuilder.buildUnmerge(SrcsReg2, MI.getOperand(2).getReg()); | 
|  | 585 |  | 
|  | 586 | // Do the operation on each small part. | 
|  | 587 | for (int i = 0; i < NumParts; ++i) | 
|  | 588 | MIRBuilder.buildOr(DstRegs[i], SrcsReg1[i], SrcsReg2[i]); | 
|  | 589 |  | 
|  | 590 | // Gather the destination registers into the final destination. | 
|  | 591 | unsigned DstReg = MI.getOperand(0).getReg(); | 
|  | 592 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
|  | 593 | MI.eraseFromParent(); | 
|  | 594 | return Legalized; | 
|  | 595 | } | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 596 | } | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 597 | } | 
|  | 598 |  | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 599 | void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy, | 
|  | 600 | unsigned OpIdx, unsigned ExtOpcode) { | 
|  | 601 | MachineOperand &MO = MI.getOperand(OpIdx); | 
|  | 602 | auto ExtB = MIRBuilder.buildInstr(ExtOpcode, WideTy, MO.getReg()); | 
|  | 603 | MO.setReg(ExtB->getOperand(0).getReg()); | 
|  | 604 | } | 
|  | 605 |  | 
|  | 606 | void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy, | 
|  | 607 | unsigned OpIdx, unsigned TruncOpcode) { | 
|  | 608 | MachineOperand &MO = MI.getOperand(OpIdx); | 
|  | 609 | unsigned DstExt = MRI.createGenericVirtualRegister(WideTy); | 
|  | 610 | MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); | 
|  | 611 | MIRBuilder.buildInstr(TruncOpcode, MO.getReg(), DstExt); | 
|  | 612 | MO.setReg(DstExt); | 
|  | 613 | } | 
|  | 614 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 615 | LegalizerHelper::LegalizeResult | 
|  | 616 | LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) { | 
| Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 617 | MIRBuilder.setInstr(MI); | 
|  | 618 |  | 
| Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 619 | switch (MI.getOpcode()) { | 
|  | 620 | default: | 
|  | 621 | return UnableToLegalize; | 
| Aditya Nandakumar | 6d47a41 | 2018-08-29 03:17:08 +0000 | [diff] [blame] | 622 | case TargetOpcode::G_UADDO: | 
|  | 623 | case TargetOpcode::G_USUBO: { | 
|  | 624 | if (TypeIdx == 1) | 
|  | 625 | return UnableToLegalize; // TODO | 
|  | 626 | auto LHSZext = MIRBuilder.buildInstr(TargetOpcode::G_ZEXT, WideTy, | 
|  | 627 | MI.getOperand(2).getReg()); | 
|  | 628 | auto RHSZext = MIRBuilder.buildInstr(TargetOpcode::G_ZEXT, WideTy, | 
|  | 629 | MI.getOperand(3).getReg()); | 
|  | 630 | unsigned Opcode = MI.getOpcode() == TargetOpcode::G_UADDO | 
|  | 631 | ? TargetOpcode::G_ADD | 
|  | 632 | : TargetOpcode::G_SUB; | 
|  | 633 | // Do the arithmetic in the larger type. | 
|  | 634 | auto NewOp = MIRBuilder.buildInstr(Opcode, WideTy, LHSZext, RHSZext); | 
|  | 635 | LLT OrigTy = MRI.getType(MI.getOperand(0).getReg()); | 
|  | 636 | APInt Mask = APInt::getAllOnesValue(OrigTy.getSizeInBits()); | 
|  | 637 | auto AndOp = MIRBuilder.buildInstr( | 
|  | 638 | TargetOpcode::G_AND, WideTy, NewOp, | 
|  | 639 | MIRBuilder.buildConstant(WideTy, Mask.getZExtValue())); | 
|  | 640 | // There is no overflow if the AndOp is the same as NewOp. | 
|  | 641 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1).getReg(), NewOp, | 
|  | 642 | AndOp); | 
|  | 643 | // Now trunc the NewOp to the original result. | 
|  | 644 | MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), NewOp); | 
|  | 645 | MI.eraseFromParent(); | 
|  | 646 | return Legalized; | 
|  | 647 | } | 
| Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 648 | case TargetOpcode::G_CTTZ: | 
|  | 649 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: | 
|  | 650 | case TargetOpcode::G_CTLZ: | 
|  | 651 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: | 
|  | 652 | case TargetOpcode::G_CTPOP: { | 
|  | 653 | // First ZEXT the input. | 
|  | 654 | auto MIBSrc = MIRBuilder.buildZExt(WideTy, MI.getOperand(1).getReg()); | 
|  | 655 | LLT CurTy = MRI.getType(MI.getOperand(0).getReg()); | 
|  | 656 | if (MI.getOpcode() == TargetOpcode::G_CTTZ) { | 
|  | 657 | // The count is the same in the larger type except if the original | 
|  | 658 | // value was zero.  This can be handled by setting the bit just off | 
|  | 659 | // the top of the original type. | 
|  | 660 | auto TopBit = | 
|  | 661 | APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits()); | 
|  | 662 | MIBSrc = MIRBuilder.buildInstr( | 
|  | 663 | TargetOpcode::G_OR, WideTy, MIBSrc, | 
|  | 664 | MIRBuilder.buildConstant(WideTy, TopBit.getSExtValue())); | 
|  | 665 | } | 
|  | 666 | // Perform the operation at the larger size. | 
|  | 667 | auto MIBNewOp = MIRBuilder.buildInstr(MI.getOpcode(), WideTy, MIBSrc); | 
|  | 668 | // This is already the correct result for CTPOP and CTTZs | 
|  | 669 | if (MI.getOpcode() == TargetOpcode::G_CTLZ || | 
|  | 670 | MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) { | 
|  | 671 | // The correct result is NewOp - (Difference in widety and current ty). | 
|  | 672 | unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits(); | 
|  | 673 | MIBNewOp = | 
|  | 674 | MIRBuilder.buildInstr(TargetOpcode::G_SUB, WideTy, MIBNewOp, | 
|  | 675 | MIRBuilder.buildConstant(WideTy, SizeDiff)); | 
|  | 676 | } | 
|  | 677 | auto &TII = *MI.getMF()->getSubtarget().getInstrInfo(); | 
|  | 678 | // Make the original instruction a trunc now, and update it's source. | 
|  | 679 | MI.setDesc(TII.get(TargetOpcode::G_TRUNC)); | 
|  | 680 | MI.getOperand(1).setReg(MIBNewOp->getOperand(0).getReg()); | 
|  | 681 | MIRBuilder.recordInsertion(&MI); | 
|  | 682 | return Legalized; | 
|  | 683 | } | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 684 |  | 
| Tim Northover | 61c1614 | 2016-08-04 21:39:49 +0000 | [diff] [blame] | 685 | case TargetOpcode::G_ADD: | 
|  | 686 | case TargetOpcode::G_AND: | 
|  | 687 | case TargetOpcode::G_MUL: | 
|  | 688 | case TargetOpcode::G_OR: | 
|  | 689 | case TargetOpcode::G_XOR: | 
| Justin Bogner | ddb80ae | 2017-01-19 07:51:17 +0000 | [diff] [blame] | 690 | case TargetOpcode::G_SUB: | 
| Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 691 | // Perform operation at larger width (any extension is fine here, high bits | 
|  | 692 | // don't affect the result) and then truncate the result back to the | 
|  | 693 | // original type. | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 694 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); | 
|  | 695 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); | 
|  | 696 | widenScalarDst(MI, WideTy); | 
|  | 697 | MIRBuilder.recordInsertion(&MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 698 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 699 |  | 
| Roman Tereshin | 6d26638 | 2018-05-09 21:43:30 +0000 | [diff] [blame] | 700 | case TargetOpcode::G_SHL: | 
|  | 701 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); | 
|  | 702 | // The "number of bits to shift" operand must preserve its value as an | 
|  | 703 | // unsigned integer: | 
|  | 704 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); | 
|  | 705 | widenScalarDst(MI, WideTy); | 
|  | 706 | MIRBuilder.recordInsertion(&MI); | 
|  | 707 | return Legalized; | 
|  | 708 |  | 
| Tim Northover | 7a753d9 | 2016-08-26 17:46:06 +0000 | [diff] [blame] | 709 | case TargetOpcode::G_SDIV: | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 710 | case TargetOpcode::G_SREM: | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 711 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); | 
|  | 712 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); | 
|  | 713 | widenScalarDst(MI, WideTy); | 
|  | 714 | MIRBuilder.recordInsertion(&MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 715 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 716 |  | 
| Roman Tereshin | 6d26638 | 2018-05-09 21:43:30 +0000 | [diff] [blame] | 717 | case TargetOpcode::G_ASHR: | 
|  | 718 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); | 
|  | 719 | // The "number of bits to shift" operand must preserve its value as an | 
|  | 720 | // unsigned integer: | 
|  | 721 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); | 
|  | 722 | widenScalarDst(MI, WideTy); | 
|  | 723 | MIRBuilder.recordInsertion(&MI); | 
|  | 724 | return Legalized; | 
|  | 725 |  | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 726 | case TargetOpcode::G_UDIV: | 
|  | 727 | case TargetOpcode::G_UREM: | 
|  | 728 | case TargetOpcode::G_LSHR: | 
|  | 729 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); | 
|  | 730 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); | 
|  | 731 | widenScalarDst(MI, WideTy); | 
|  | 732 | MIRBuilder.recordInsertion(&MI); | 
|  | 733 | return Legalized; | 
|  | 734 |  | 
|  | 735 | case TargetOpcode::G_SELECT: | 
| Tim Northover | 868332d | 2017-02-06 23:41:27 +0000 | [diff] [blame] | 736 | if (TypeIdx != 0) | 
|  | 737 | return UnableToLegalize; | 
| Tim Northover | 868332d | 2017-02-06 23:41:27 +0000 | [diff] [blame] | 738 | // Perform operation at larger width (any extension is fine here, high bits | 
|  | 739 | // don't affect the result) and then truncate the result back to the | 
|  | 740 | // original type. | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 741 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); | 
|  | 742 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); | 
|  | 743 | widenScalarDst(MI, WideTy); | 
|  | 744 | MIRBuilder.recordInsertion(&MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 745 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 746 |  | 
| Ahmed Bougacha | b613706 | 2017-01-23 21:10:14 +0000 | [diff] [blame] | 747 | case TargetOpcode::G_FPTOSI: | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 748 | case TargetOpcode::G_FPTOUI: | 
| Ahmed Bougacha | b613706 | 2017-01-23 21:10:14 +0000 | [diff] [blame] | 749 | if (TypeIdx != 0) | 
|  | 750 | return UnableToLegalize; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 751 | widenScalarDst(MI, WideTy); | 
|  | 752 | MIRBuilder.recordInsertion(&MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 753 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 754 |  | 
| Ahmed Bougacha | d294823 | 2017-01-20 01:37:24 +0000 | [diff] [blame] | 755 | case TargetOpcode::G_SITOFP: | 
| Ahmed Bougacha | d294823 | 2017-01-20 01:37:24 +0000 | [diff] [blame] | 756 | if (TypeIdx != 1) | 
|  | 757 | return UnableToLegalize; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 758 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); | 
|  | 759 | MIRBuilder.recordInsertion(&MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 760 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 761 |  | 
|  | 762 | case TargetOpcode::G_UITOFP: | 
|  | 763 | if (TypeIdx != 1) | 
|  | 764 | return UnableToLegalize; | 
|  | 765 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); | 
|  | 766 | MIRBuilder.recordInsertion(&MI); | 
|  | 767 | return Legalized; | 
|  | 768 |  | 
|  | 769 | case TargetOpcode::G_INSERT: | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 770 | if (TypeIdx != 0) | 
|  | 771 | return UnableToLegalize; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 772 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); | 
|  | 773 | widenScalarDst(MI, WideTy); | 
|  | 774 | MIRBuilder.recordInsertion(&MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 775 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 776 |  | 
| Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 777 | case TargetOpcode::G_LOAD: | 
| Amara Emerson | cbc02c7 | 2018-02-01 20:47:03 +0000 | [diff] [blame] | 778 | // For some types like i24, we might try to widen to i32. To properly handle | 
|  | 779 | // this we should be using a dedicated extending load, until then avoid | 
|  | 780 | // trying to legalize. | 
|  | 781 | if (alignTo(MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(), 8) != | 
|  | 782 | WideTy.getSizeInBits()) | 
|  | 783 | return UnableToLegalize; | 
| Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 784 | LLVM_FALLTHROUGH; | 
|  | 785 | case TargetOpcode::G_SEXTLOAD: | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 786 | case TargetOpcode::G_ZEXTLOAD: | 
|  | 787 | widenScalarDst(MI, WideTy); | 
|  | 788 | MIRBuilder.recordInsertion(&MI); | 
| Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 789 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 790 |  | 
| Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 791 | case TargetOpcode::G_STORE: { | 
| Tim Northover | 548feee | 2017-03-21 22:22:05 +0000 | [diff] [blame] | 792 | if (MRI.getType(MI.getOperand(0).getReg()) != LLT::scalar(1) || | 
|  | 793 | WideTy != LLT::scalar(8)) | 
|  | 794 | return UnableToLegalize; | 
|  | 795 |  | 
| Amara Emerson | 5a3bb68 | 2018-06-01 13:20:32 +0000 | [diff] [blame] | 796 | widenScalarSrc(MI, WideTy, 0, TargetOpcode::G_ZEXT); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 797 | MIRBuilder.recordInsertion(&MI); | 
| Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 798 | return Legalized; | 
|  | 799 | } | 
| Tim Northover | ea904f9 | 2016-08-19 22:40:00 +0000 | [diff] [blame] | 800 | case TargetOpcode::G_CONSTANT: { | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 801 | MachineOperand &SrcMO = MI.getOperand(1); | 
|  | 802 | LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); | 
|  | 803 | const APInt &Val = SrcMO.getCImm()->getValue().sext(WideTy.getSizeInBits()); | 
|  | 804 | SrcMO.setCImm(ConstantInt::get(Ctx, Val)); | 
|  | 805 |  | 
|  | 806 | widenScalarDst(MI, WideTy); | 
|  | 807 | MIRBuilder.recordInsertion(&MI); | 
| Tim Northover | ea904f9 | 2016-08-19 22:40:00 +0000 | [diff] [blame] | 808 | return Legalized; | 
|  | 809 | } | 
| Tim Northover | a11be04 | 2016-08-19 22:40:08 +0000 | [diff] [blame] | 810 | case TargetOpcode::G_FCONSTANT: { | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 811 | MachineOperand &SrcMO = MI.getOperand(1); | 
| Amara Emerson | 77a5c96 | 2018-01-27 07:07:20 +0000 | [diff] [blame] | 812 | LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 813 | APFloat Val = SrcMO.getFPImm()->getValueAPF(); | 
| Amara Emerson | 77a5c96 | 2018-01-27 07:07:20 +0000 | [diff] [blame] | 814 | bool LosesInfo; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 815 | switch (WideTy.getSizeInBits()) { | 
|  | 816 | case 32: | 
|  | 817 | Val.convert(APFloat::IEEEsingle(), APFloat::rmTowardZero, &LosesInfo); | 
|  | 818 | break; | 
|  | 819 | case 64: | 
|  | 820 | Val.convert(APFloat::IEEEdouble(), APFloat::rmTowardZero, &LosesInfo); | 
|  | 821 | break; | 
|  | 822 | default: | 
|  | 823 | llvm_unreachable("Unhandled fp widen type"); | 
| Tim Northover | 6cd4b23 | 2016-08-23 21:01:26 +0000 | [diff] [blame] | 824 | } | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 825 | SrcMO.setFPImm(ConstantFP::get(Ctx, Val)); | 
|  | 826 |  | 
|  | 827 | widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); | 
|  | 828 | MIRBuilder.recordInsertion(&MI); | 
| Roman Tereshin | 25cbfe6 | 2018-05-08 22:53:09 +0000 | [diff] [blame] | 829 | return Legalized; | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 830 | } | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 831 | case TargetOpcode::G_BRCOND: | 
|  | 832 | widenScalarSrc(MI, WideTy, 0, TargetOpcode::G_ANYEXT); | 
|  | 833 | MIRBuilder.recordInsertion(&MI); | 
|  | 834 | return Legalized; | 
|  | 835 |  | 
|  | 836 | case TargetOpcode::G_FCMP: | 
|  | 837 | if (TypeIdx == 0) | 
|  | 838 | widenScalarDst(MI, WideTy); | 
|  | 839 | else { | 
|  | 840 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT); | 
|  | 841 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 842 | } | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 843 | MIRBuilder.recordInsertion(&MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 844 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 845 |  | 
|  | 846 | case TargetOpcode::G_ICMP: | 
|  | 847 | if (TypeIdx == 0) | 
|  | 848 | widenScalarDst(MI, WideTy); | 
|  | 849 | else { | 
|  | 850 | unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>( | 
|  | 851 | MI.getOperand(1).getPredicate())) | 
|  | 852 | ? TargetOpcode::G_SEXT | 
|  | 853 | : TargetOpcode::G_ZEXT; | 
|  | 854 | widenScalarSrc(MI, WideTy, 2, ExtOpcode); | 
|  | 855 | widenScalarSrc(MI, WideTy, 3, ExtOpcode); | 
|  | 856 | } | 
|  | 857 | MIRBuilder.recordInsertion(&MI); | 
|  | 858 | return Legalized; | 
|  | 859 |  | 
|  | 860 | case TargetOpcode::G_GEP: | 
| Tim Northover | 22d82cf | 2016-09-15 11:02:19 +0000 | [diff] [blame] | 861 | assert(TypeIdx == 1 && "unable to legalize pointer of GEP"); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 862 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); | 
|  | 863 | MIRBuilder.recordInsertion(&MI); | 
| Tim Northover | 22d82cf | 2016-09-15 11:02:19 +0000 | [diff] [blame] | 864 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 865 |  | 
| Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 866 | case TargetOpcode::G_PHI: { | 
|  | 867 | assert(TypeIdx == 0 && "Expecting only Idx 0"); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 868 |  | 
|  | 869 | for (unsigned I = 1; I < MI.getNumOperands(); I += 2) { | 
|  | 870 | MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); | 
|  | 871 | MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); | 
|  | 872 | widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT); | 
| Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 873 | } | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 874 |  | 
|  | 875 | MachineBasicBlock &MBB = *MI.getParent(); | 
|  | 876 | MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); | 
|  | 877 | widenScalarDst(MI, WideTy); | 
|  | 878 | MIRBuilder.recordInsertion(&MI); | 
| Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 879 | return Legalized; | 
|  | 880 | } | 
| Amara Emerson | cbd86d8 | 2018-10-25 14:04:54 +0000 | [diff] [blame] | 881 | case TargetOpcode::G_EXTRACT_VECTOR_ELT: | 
|  | 882 | if (TypeIdx != 2) | 
|  | 883 | return UnableToLegalize; | 
|  | 884 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); | 
|  | 885 | MIRBuilder.recordInsertion(&MI); | 
|  | 886 | return Legalized; | 
| Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 887 | } | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 888 | } | 
|  | 889 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 890 | LegalizerHelper::LegalizeResult | 
|  | 891 | LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { | 
| Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 892 | using namespace TargetOpcode; | 
| Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 893 | MIRBuilder.setInstr(MI); | 
|  | 894 |  | 
|  | 895 | switch(MI.getOpcode()) { | 
|  | 896 | default: | 
|  | 897 | return UnableToLegalize; | 
|  | 898 | case TargetOpcode::G_SREM: | 
|  | 899 | case TargetOpcode::G_UREM: { | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 900 | unsigned QuotReg = MRI.createGenericVirtualRegister(Ty); | 
|  | 901 | MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV) | 
| Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 902 | .addDef(QuotReg) | 
|  | 903 | .addUse(MI.getOperand(1).getReg()) | 
|  | 904 | .addUse(MI.getOperand(2).getReg()); | 
|  | 905 |  | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 906 | unsigned ProdReg = MRI.createGenericVirtualRegister(Ty); | 
|  | 907 | MIRBuilder.buildMul(ProdReg, QuotReg, MI.getOperand(2).getReg()); | 
|  | 908 | MIRBuilder.buildSub(MI.getOperand(0).getReg(), MI.getOperand(1).getReg(), | 
|  | 909 | ProdReg); | 
| Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 910 | MI.eraseFromParent(); | 
|  | 911 | return Legalized; | 
|  | 912 | } | 
| Tim Northover | 0a9b279 | 2017-02-08 21:22:15 +0000 | [diff] [blame] | 913 | case TargetOpcode::G_SMULO: | 
|  | 914 | case TargetOpcode::G_UMULO: { | 
|  | 915 | // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the | 
|  | 916 | // result. | 
|  | 917 | unsigned Res = MI.getOperand(0).getReg(); | 
|  | 918 | unsigned Overflow = MI.getOperand(1).getReg(); | 
|  | 919 | unsigned LHS = MI.getOperand(2).getReg(); | 
|  | 920 | unsigned RHS = MI.getOperand(3).getReg(); | 
|  | 921 |  | 
|  | 922 | MIRBuilder.buildMul(Res, LHS, RHS); | 
|  | 923 |  | 
|  | 924 | unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO | 
|  | 925 | ? TargetOpcode::G_SMULH | 
|  | 926 | : TargetOpcode::G_UMULH; | 
|  | 927 |  | 
|  | 928 | unsigned HiPart = MRI.createGenericVirtualRegister(Ty); | 
|  | 929 | MIRBuilder.buildInstr(Opcode) | 
|  | 930 | .addDef(HiPart) | 
|  | 931 | .addUse(LHS) | 
|  | 932 | .addUse(RHS); | 
|  | 933 |  | 
|  | 934 | unsigned Zero = MRI.createGenericVirtualRegister(Ty); | 
|  | 935 | MIRBuilder.buildConstant(Zero, 0); | 
| Amara Emerson | 9de6213 | 2018-01-03 04:56:56 +0000 | [diff] [blame] | 936 |  | 
|  | 937 | // For *signed* multiply, overflow is detected by checking: | 
|  | 938 | // (hi != (lo >> bitwidth-1)) | 
|  | 939 | if (Opcode == TargetOpcode::G_SMULH) { | 
|  | 940 | unsigned Shifted = MRI.createGenericVirtualRegister(Ty); | 
|  | 941 | unsigned ShiftAmt = MRI.createGenericVirtualRegister(Ty); | 
|  | 942 | MIRBuilder.buildConstant(ShiftAmt, Ty.getSizeInBits() - 1); | 
|  | 943 | MIRBuilder.buildInstr(TargetOpcode::G_ASHR) | 
|  | 944 | .addDef(Shifted) | 
|  | 945 | .addUse(Res) | 
|  | 946 | .addUse(ShiftAmt); | 
|  | 947 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted); | 
|  | 948 | } else { | 
|  | 949 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero); | 
|  | 950 | } | 
| Tim Northover | 0a9b279 | 2017-02-08 21:22:15 +0000 | [diff] [blame] | 951 | MI.eraseFromParent(); | 
|  | 952 | return Legalized; | 
|  | 953 | } | 
| Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 954 | case TargetOpcode::G_FNEG: { | 
|  | 955 | // TODO: Handle vector types once we are able to | 
|  | 956 | // represent them. | 
|  | 957 | if (Ty.isVector()) | 
|  | 958 | return UnableToLegalize; | 
|  | 959 | unsigned Res = MI.getOperand(0).getReg(); | 
|  | 960 | Type *ZeroTy; | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 961 | LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); | 
| Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 962 | switch (Ty.getSizeInBits()) { | 
|  | 963 | case 16: | 
|  | 964 | ZeroTy = Type::getHalfTy(Ctx); | 
|  | 965 | break; | 
|  | 966 | case 32: | 
|  | 967 | ZeroTy = Type::getFloatTy(Ctx); | 
|  | 968 | break; | 
|  | 969 | case 64: | 
|  | 970 | ZeroTy = Type::getDoubleTy(Ctx); | 
|  | 971 | break; | 
| Amara Emerson | b6ddbef | 2017-12-19 17:21:35 +0000 | [diff] [blame] | 972 | case 128: | 
|  | 973 | ZeroTy = Type::getFP128Ty(Ctx); | 
|  | 974 | break; | 
| Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 975 | default: | 
|  | 976 | llvm_unreachable("unexpected floating-point type"); | 
|  | 977 | } | 
|  | 978 | ConstantFP &ZeroForNegation = | 
|  | 979 | *cast<ConstantFP>(ConstantFP::getZeroValueForNegation(ZeroTy)); | 
| Volkan Keles | 02bb174 | 2018-02-14 19:58:36 +0000 | [diff] [blame] | 980 | auto Zero = MIRBuilder.buildFConstant(Ty, ZeroForNegation); | 
| Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 981 | MIRBuilder.buildInstr(TargetOpcode::G_FSUB) | 
|  | 982 | .addDef(Res) | 
| Volkan Keles | 02bb174 | 2018-02-14 19:58:36 +0000 | [diff] [blame] | 983 | .addUse(Zero->getOperand(0).getReg()) | 
| Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 984 | .addUse(MI.getOperand(1).getReg()); | 
|  | 985 | MI.eraseFromParent(); | 
|  | 986 | return Legalized; | 
|  | 987 | } | 
| Volkan Keles | 225921a | 2017-03-10 21:25:09 +0000 | [diff] [blame] | 988 | case TargetOpcode::G_FSUB: { | 
|  | 989 | // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)). | 
|  | 990 | // First, check if G_FNEG is marked as Lower. If so, we may | 
|  | 991 | // end up with an infinite loop as G_FSUB is used to legalize G_FNEG. | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 992 | if (LI.getAction({G_FNEG, {Ty}}).Action == Lower) | 
| Volkan Keles | 225921a | 2017-03-10 21:25:09 +0000 | [diff] [blame] | 993 | return UnableToLegalize; | 
|  | 994 | unsigned Res = MI.getOperand(0).getReg(); | 
|  | 995 | unsigned LHS = MI.getOperand(1).getReg(); | 
|  | 996 | unsigned RHS = MI.getOperand(2).getReg(); | 
|  | 997 | unsigned Neg = MRI.createGenericVirtualRegister(Ty); | 
|  | 998 | MIRBuilder.buildInstr(TargetOpcode::G_FNEG).addDef(Neg).addUse(RHS); | 
|  | 999 | MIRBuilder.buildInstr(TargetOpcode::G_FADD) | 
|  | 1000 | .addDef(Res) | 
|  | 1001 | .addUse(LHS) | 
|  | 1002 | .addUse(Neg); | 
|  | 1003 | MI.eraseFromParent(); | 
|  | 1004 | return Legalized; | 
|  | 1005 | } | 
| Daniel Sanders | aef1dfc | 2017-11-30 20:11:42 +0000 | [diff] [blame] | 1006 | case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: { | 
|  | 1007 | unsigned OldValRes = MI.getOperand(0).getReg(); | 
|  | 1008 | unsigned SuccessRes = MI.getOperand(1).getReg(); | 
|  | 1009 | unsigned Addr = MI.getOperand(2).getReg(); | 
|  | 1010 | unsigned CmpVal = MI.getOperand(3).getReg(); | 
|  | 1011 | unsigned NewVal = MI.getOperand(4).getReg(); | 
|  | 1012 | MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal, | 
|  | 1013 | **MI.memoperands_begin()); | 
|  | 1014 | MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal); | 
|  | 1015 | MI.eraseFromParent(); | 
|  | 1016 | return Legalized; | 
|  | 1017 | } | 
| Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 1018 | case TargetOpcode::G_LOAD: | 
|  | 1019 | case TargetOpcode::G_SEXTLOAD: | 
|  | 1020 | case TargetOpcode::G_ZEXTLOAD: { | 
|  | 1021 | // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT | 
|  | 1022 | unsigned DstReg = MI.getOperand(0).getReg(); | 
|  | 1023 | unsigned PtrReg = MI.getOperand(1).getReg(); | 
|  | 1024 | LLT DstTy = MRI.getType(DstReg); | 
|  | 1025 | auto &MMO = **MI.memoperands_begin(); | 
|  | 1026 |  | 
|  | 1027 | if (DstTy.getSizeInBits() == MMO.getSize() /* in bytes */ * 8) { | 
| Daniel Sanders | 2de9d4a | 2018-04-30 17:20:01 +0000 | [diff] [blame] | 1028 | // In the case of G_LOAD, this was a non-extending load already and we're | 
|  | 1029 | // about to lower to the same instruction. | 
|  | 1030 | if (MI.getOpcode() == TargetOpcode::G_LOAD) | 
|  | 1031 | return UnableToLegalize; | 
| Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 1032 | MIRBuilder.buildLoad(DstReg, PtrReg, MMO); | 
|  | 1033 | MI.eraseFromParent(); | 
|  | 1034 | return Legalized; | 
|  | 1035 | } | 
|  | 1036 |  | 
|  | 1037 | if (DstTy.isScalar()) { | 
|  | 1038 | unsigned TmpReg = MRI.createGenericVirtualRegister( | 
|  | 1039 | LLT::scalar(MMO.getSize() /* in bytes */ * 8)); | 
|  | 1040 | MIRBuilder.buildLoad(TmpReg, PtrReg, MMO); | 
|  | 1041 | switch (MI.getOpcode()) { | 
|  | 1042 | default: | 
|  | 1043 | llvm_unreachable("Unexpected opcode"); | 
|  | 1044 | case TargetOpcode::G_LOAD: | 
|  | 1045 | MIRBuilder.buildAnyExt(DstReg, TmpReg); | 
|  | 1046 | break; | 
|  | 1047 | case TargetOpcode::G_SEXTLOAD: | 
|  | 1048 | MIRBuilder.buildSExt(DstReg, TmpReg); | 
|  | 1049 | break; | 
|  | 1050 | case TargetOpcode::G_ZEXTLOAD: | 
|  | 1051 | MIRBuilder.buildZExt(DstReg, TmpReg); | 
|  | 1052 | break; | 
|  | 1053 | } | 
|  | 1054 | MI.eraseFromParent(); | 
|  | 1055 | return Legalized; | 
|  | 1056 | } | 
|  | 1057 |  | 
|  | 1058 | return UnableToLegalize; | 
|  | 1059 | } | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1060 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: | 
|  | 1061 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: | 
|  | 1062 | case TargetOpcode::G_CTLZ: | 
|  | 1063 | case TargetOpcode::G_CTTZ: | 
|  | 1064 | case TargetOpcode::G_CTPOP: | 
|  | 1065 | return lowerBitCount(MI, TypeIdx, Ty); | 
| Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 1066 | } | 
|  | 1067 | } | 
|  | 1068 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 1069 | LegalizerHelper::LegalizeResult | 
|  | 1070 | LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx, | 
|  | 1071 | LLT NarrowTy) { | 
| Quentin Colombet | 5e60bcd | 2016-08-27 02:38:21 +0000 | [diff] [blame] | 1072 | // FIXME: Don't know how to handle secondary types yet. | 
|  | 1073 | if (TypeIdx != 0) | 
|  | 1074 | return UnableToLegalize; | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1075 | switch (MI.getOpcode()) { | 
|  | 1076 | default: | 
|  | 1077 | return UnableToLegalize; | 
|  | 1078 | case TargetOpcode::G_ADD: { | 
|  | 1079 | unsigned NarrowSize = NarrowTy.getSizeInBits(); | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 1080 | unsigned DstReg = MI.getOperand(0).getReg(); | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 1081 | unsigned Size = MRI.getType(DstReg).getSizeInBits(); | 
|  | 1082 | int NumParts = Size / NarrowSize; | 
|  | 1083 | // FIXME: Don't know how to handle the situation where the small vectors | 
|  | 1084 | // aren't all the same size yet. | 
|  | 1085 | if (Size % NarrowSize != 0) | 
|  | 1086 | return UnableToLegalize; | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1087 |  | 
|  | 1088 | MIRBuilder.setInstr(MI); | 
|  | 1089 |  | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 1090 | SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs; | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1091 | extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs); | 
|  | 1092 | extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs); | 
|  | 1093 |  | 
|  | 1094 | for (int i = 0; i < NumParts; ++i) { | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 1095 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 1096 | MIRBuilder.buildAdd(DstReg, Src1Regs[i], Src2Regs[i]); | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1097 | DstRegs.push_back(DstReg); | 
|  | 1098 | } | 
|  | 1099 |  | 
| Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 1100 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1101 | MI.eraseFromParent(); | 
|  | 1102 | return Legalized; | 
|  | 1103 | } | 
|  | 1104 | } | 
|  | 1105 | } | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1106 |  | 
|  | 1107 | LegalizerHelper::LegalizeResult | 
|  | 1108 | LegalizerHelper::lowerBitCount(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { | 
|  | 1109 | unsigned Opc = MI.getOpcode(); | 
|  | 1110 | auto &TII = *MI.getMF()->getSubtarget().getInstrInfo(); | 
|  | 1111 | auto isLegalOrCustom = [this](const LegalityQuery &Q) { | 
|  | 1112 | auto QAction = LI.getAction(Q).Action; | 
|  | 1113 | return QAction == Legal || QAction == Custom; | 
|  | 1114 | }; | 
|  | 1115 | switch (Opc) { | 
|  | 1116 | default: | 
|  | 1117 | return UnableToLegalize; | 
|  | 1118 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: { | 
|  | 1119 | // This trivially expands to CTLZ. | 
|  | 1120 | MI.setDesc(TII.get(TargetOpcode::G_CTLZ)); | 
|  | 1121 | MIRBuilder.recordInsertion(&MI); | 
|  | 1122 | return Legalized; | 
|  | 1123 | } | 
|  | 1124 | case TargetOpcode::G_CTLZ: { | 
|  | 1125 | unsigned SrcReg = MI.getOperand(1).getReg(); | 
|  | 1126 | unsigned Len = Ty.getSizeInBits(); | 
|  | 1127 | if (isLegalOrCustom({TargetOpcode::G_CTLZ_ZERO_UNDEF, {Ty}})) { | 
|  | 1128 | // If CTLZ_ZERO_UNDEF is legal or custom, emit that and a select with | 
|  | 1129 | // zero. | 
|  | 1130 | auto MIBCtlzZU = | 
|  | 1131 | MIRBuilder.buildInstr(TargetOpcode::G_CTLZ_ZERO_UNDEF, Ty, SrcReg); | 
|  | 1132 | auto MIBZero = MIRBuilder.buildConstant(Ty, 0); | 
|  | 1133 | auto MIBLen = MIRBuilder.buildConstant(Ty, Len); | 
|  | 1134 | auto MIBICmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), | 
|  | 1135 | SrcReg, MIBZero); | 
|  | 1136 | MIRBuilder.buildSelect(MI.getOperand(0).getReg(), MIBICmp, MIBLen, | 
|  | 1137 | MIBCtlzZU); | 
|  | 1138 | MI.eraseFromParent(); | 
|  | 1139 | return Legalized; | 
|  | 1140 | } | 
|  | 1141 | // for now, we do this: | 
|  | 1142 | // NewLen = NextPowerOf2(Len); | 
|  | 1143 | // x = x | (x >> 1); | 
|  | 1144 | // x = x | (x >> 2); | 
|  | 1145 | // ... | 
|  | 1146 | // x = x | (x >>16); | 
|  | 1147 | // x = x | (x >>32); // for 64-bit input | 
|  | 1148 | // Upto NewLen/2 | 
|  | 1149 | // return Len - popcount(x); | 
|  | 1150 | // | 
|  | 1151 | // Ref: "Hacker's Delight" by Henry Warren | 
|  | 1152 | unsigned Op = SrcReg; | 
|  | 1153 | unsigned NewLen = PowerOf2Ceil(Len); | 
|  | 1154 | for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) { | 
|  | 1155 | auto MIBShiftAmt = MIRBuilder.buildConstant(Ty, 1ULL << i); | 
|  | 1156 | auto MIBOp = MIRBuilder.buildInstr( | 
|  | 1157 | TargetOpcode::G_OR, Ty, Op, | 
|  | 1158 | MIRBuilder.buildInstr(TargetOpcode::G_LSHR, Ty, Op, MIBShiftAmt)); | 
|  | 1159 | Op = MIBOp->getOperand(0).getReg(); | 
|  | 1160 | } | 
|  | 1161 | auto MIBPop = MIRBuilder.buildInstr(TargetOpcode::G_CTPOP, Ty, Op); | 
|  | 1162 | MIRBuilder.buildInstr(TargetOpcode::G_SUB, MI.getOperand(0).getReg(), | 
|  | 1163 | MIRBuilder.buildConstant(Ty, Len), MIBPop); | 
|  | 1164 | MI.eraseFromParent(); | 
|  | 1165 | return Legalized; | 
|  | 1166 | } | 
|  | 1167 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: { | 
|  | 1168 | // This trivially expands to CTTZ. | 
|  | 1169 | MI.setDesc(TII.get(TargetOpcode::G_CTTZ)); | 
|  | 1170 | MIRBuilder.recordInsertion(&MI); | 
|  | 1171 | return Legalized; | 
|  | 1172 | } | 
|  | 1173 | case TargetOpcode::G_CTTZ: { | 
|  | 1174 | unsigned SrcReg = MI.getOperand(1).getReg(); | 
|  | 1175 | unsigned Len = Ty.getSizeInBits(); | 
|  | 1176 | if (isLegalOrCustom({TargetOpcode::G_CTTZ_ZERO_UNDEF, {Ty}})) { | 
|  | 1177 | // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with | 
|  | 1178 | // zero. | 
|  | 1179 | auto MIBCttzZU = | 
|  | 1180 | MIRBuilder.buildInstr(TargetOpcode::G_CTTZ_ZERO_UNDEF, Ty, SrcReg); | 
|  | 1181 | auto MIBZero = MIRBuilder.buildConstant(Ty, 0); | 
|  | 1182 | auto MIBLen = MIRBuilder.buildConstant(Ty, Len); | 
|  | 1183 | auto MIBICmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), | 
|  | 1184 | SrcReg, MIBZero); | 
|  | 1185 | MIRBuilder.buildSelect(MI.getOperand(0).getReg(), MIBICmp, MIBLen, | 
|  | 1186 | MIBCttzZU); | 
|  | 1187 | MI.eraseFromParent(); | 
|  | 1188 | return Legalized; | 
|  | 1189 | } | 
|  | 1190 | // for now, we use: { return popcount(~x & (x - 1)); } | 
|  | 1191 | // unless the target has ctlz but not ctpop, in which case we use: | 
|  | 1192 | // { return 32 - nlz(~x & (x-1)); } | 
|  | 1193 | // Ref: "Hacker's Delight" by Henry Warren | 
|  | 1194 | auto MIBCstNeg1 = MIRBuilder.buildConstant(Ty, -1); | 
|  | 1195 | auto MIBNot = | 
|  | 1196 | MIRBuilder.buildInstr(TargetOpcode::G_XOR, Ty, SrcReg, MIBCstNeg1); | 
|  | 1197 | auto MIBTmp = MIRBuilder.buildInstr( | 
|  | 1198 | TargetOpcode::G_AND, Ty, MIBNot, | 
|  | 1199 | MIRBuilder.buildInstr(TargetOpcode::G_ADD, Ty, SrcReg, MIBCstNeg1)); | 
|  | 1200 | if (!isLegalOrCustom({TargetOpcode::G_CTPOP, {Ty}}) && | 
|  | 1201 | isLegalOrCustom({TargetOpcode::G_CTLZ, {Ty}})) { | 
|  | 1202 | auto MIBCstLen = MIRBuilder.buildConstant(Ty, Len); | 
|  | 1203 | MIRBuilder.buildInstr( | 
|  | 1204 | TargetOpcode::G_SUB, MI.getOperand(0).getReg(), | 
|  | 1205 | MIBCstLen, | 
|  | 1206 | MIRBuilder.buildInstr(TargetOpcode::G_CTLZ, Ty, MIBTmp)); | 
|  | 1207 | MI.eraseFromParent(); | 
|  | 1208 | return Legalized; | 
|  | 1209 | } | 
|  | 1210 | MI.setDesc(TII.get(TargetOpcode::G_CTPOP)); | 
|  | 1211 | MI.getOperand(1).setReg(MIBTmp->getOperand(0).getReg()); | 
|  | 1212 | return Legalized; | 
|  | 1213 | } | 
|  | 1214 | } | 
|  | 1215 | } |