| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 1 | //===-- llvm/CodeGen/GlobalISel/LegalizerHelper.cpp -----------------------===// | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 2 | // | 
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. | 
|  | 4 | // See https://llvm.org/LICENSE.txt for license information. | 
|  | 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 6 | // | 
|  | 7 | //===----------------------------------------------------------------------===// | 
|  | 8 | // | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 9 | /// \file This file implements the LegalizerHelper class to legalize | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 10 | /// individual instructions and the LegalizeMachineIR wrapper pass for the | 
|  | 11 | /// primary legalization. | 
|  | 12 | // | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/GlobalISel/LegalizerHelper.h" | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/GlobalISel/CallLowering.h" | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 17 | #include "llvm/CodeGen/GlobalISel/GISelChangeObserver.h" | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/GlobalISel/LegalizerInfo.h" | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineRegisterInfo.h" | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 20 | #include "llvm/CodeGen/TargetInstrInfo.h" | 
| David Blaikie | b3bde2e | 2017-11-17 01:07:10 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/TargetLowering.h" | 
|  | 22 | #include "llvm/CodeGen/TargetSubtargetInfo.h" | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 23 | #include "llvm/Support/Debug.h" | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 24 | #include "llvm/Support/MathExtras.h" | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 25 | #include "llvm/Support/raw_ostream.h" | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 26 |  | 
| Daniel Sanders | 5377fb3 | 2017-04-20 15:46:12 +0000 | [diff] [blame] | 27 | #define DEBUG_TYPE "legalizer" | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 28 |  | 
|  | 29 | using namespace llvm; | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 30 | using namespace LegalizeActions; | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 31 |  | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 32 | LegalizerHelper::LegalizerHelper(MachineFunction &MF, | 
| Aditya Nandakumar | 500e3ea | 2019-01-16 00:40:37 +0000 | [diff] [blame] | 33 | GISelChangeObserver &Observer, | 
|  | 34 | MachineIRBuilder &Builder) | 
|  | 35 | : MIRBuilder(Builder), MRI(MF.getRegInfo()), | 
|  | 36 | LI(*MF.getSubtarget().getLegalizerInfo()), Observer(Observer) { | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 37 | MIRBuilder.setMF(MF); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 38 | MIRBuilder.setChangeObserver(Observer); | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 39 | } | 
|  | 40 |  | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 41 | LegalizerHelper::LegalizerHelper(MachineFunction &MF, const LegalizerInfo &LI, | 
| Aditya Nandakumar | 500e3ea | 2019-01-16 00:40:37 +0000 | [diff] [blame] | 42 | GISelChangeObserver &Observer, | 
|  | 43 | MachineIRBuilder &B) | 
|  | 44 | : MIRBuilder(B), MRI(MF.getRegInfo()), LI(LI), Observer(Observer) { | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 45 | MIRBuilder.setMF(MF); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 46 | MIRBuilder.setChangeObserver(Observer); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 47 | } | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 48 | LegalizerHelper::LegalizeResult | 
| Volkan Keles | 685fbda | 2017-03-10 18:34:57 +0000 | [diff] [blame] | 49 | LegalizerHelper::legalizeInstrStep(MachineInstr &MI) { | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 50 | LLVM_DEBUG(dbgs() << "Legalizing: "; MI.print(dbgs())); | 
| Daniel Sanders | 5377fb3 | 2017-04-20 15:46:12 +0000 | [diff] [blame] | 51 |  | 
| Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 52 | auto Step = LI.getAction(MI, MRI); | 
|  | 53 | switch (Step.Action) { | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 54 | case Legal: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 55 | LLVM_DEBUG(dbgs() << ".. Already legal\n"); | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 56 | return AlreadyLegal; | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 57 | case Libcall: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 58 | LLVM_DEBUG(dbgs() << ".. Convert to libcall\n"); | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 59 | return libcall(MI); | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 60 | case NarrowScalar: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 61 | LLVM_DEBUG(dbgs() << ".. Narrow scalar\n"); | 
| Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 62 | return narrowScalar(MI, Step.TypeIdx, Step.NewType); | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 63 | case WidenScalar: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 64 | LLVM_DEBUG(dbgs() << ".. Widen scalar\n"); | 
| Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 65 | return widenScalar(MI, Step.TypeIdx, Step.NewType); | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 66 | case Lower: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 67 | LLVM_DEBUG(dbgs() << ".. Lower\n"); | 
| Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 68 | return lower(MI, Step.TypeIdx, Step.NewType); | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 69 | case FewerElements: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 70 | LLVM_DEBUG(dbgs() << ".. Reduce number of elements\n"); | 
| Daniel Sanders | 262ed0e | 2018-01-24 17:17:46 +0000 | [diff] [blame] | 71 | return fewerElementsVector(MI, Step.TypeIdx, Step.NewType); | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 72 | case Custom: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 73 | LLVM_DEBUG(dbgs() << ".. Custom legalization\n"); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 74 | return LI.legalizeCustom(MI, MRI, MIRBuilder, Observer) ? Legalized | 
|  | 75 | : UnableToLegalize; | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 76 | default: | 
| Nicola Zaghen | d34e60c | 2018-05-14 12:53:11 +0000 | [diff] [blame] | 77 | LLVM_DEBUG(dbgs() << ".. Unable to legalize\n"); | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 78 | return UnableToLegalize; | 
|  | 79 | } | 
|  | 80 | } | 
|  | 81 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 82 | void LegalizerHelper::extractParts(unsigned Reg, LLT Ty, int NumParts, | 
|  | 83 | SmallVectorImpl<unsigned> &VRegs) { | 
| Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 84 | for (int i = 0; i < NumParts; ++i) | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 85 | VRegs.push_back(MRI.createGenericVirtualRegister(Ty)); | 
| Tim Northover | bf01729 | 2017-03-03 22:46:09 +0000 | [diff] [blame] | 86 | MIRBuilder.buildUnmerge(VRegs, Reg); | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 87 | } | 
|  | 88 |  | 
| Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 89 | static RTLIB::Libcall getRTLibDesc(unsigned Opcode, unsigned Size) { | 
|  | 90 | switch (Opcode) { | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 91 | case TargetOpcode::G_SDIV: | 
| Petar Avramovic | 0a5e4eb | 2018-12-18 15:59:51 +0000 | [diff] [blame] | 92 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 93 | return Size == 64 ? RTLIB::SDIV_I64 : RTLIB::SDIV_I32; | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 94 | case TargetOpcode::G_UDIV: | 
| Petar Avramovic | 0a5e4eb | 2018-12-18 15:59:51 +0000 | [diff] [blame] | 95 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 96 | return Size == 64 ? RTLIB::UDIV_I64 : RTLIB::UDIV_I32; | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 97 | case TargetOpcode::G_SREM: | 
| Petar Avramovic | 0a5e4eb | 2018-12-18 15:59:51 +0000 | [diff] [blame] | 98 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 99 | return Size == 64 ? RTLIB::SREM_I64 : RTLIB::SREM_I32; | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 100 | case TargetOpcode::G_UREM: | 
| Petar Avramovic | 0a5e4eb | 2018-12-18 15:59:51 +0000 | [diff] [blame] | 101 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 102 | return Size == 64 ? RTLIB::UREM_I64 : RTLIB::UREM_I32; | 
| Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 103 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: | 
|  | 104 | assert(Size == 32 && "Unsupported size"); | 
|  | 105 | return RTLIB::CTLZ_I32; | 
| Diana Picus | 1314a28 | 2017-04-11 10:52:34 +0000 | [diff] [blame] | 106 | case TargetOpcode::G_FADD: | 
|  | 107 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 108 | return Size == 64 ? RTLIB::ADD_F64 : RTLIB::ADD_F32; | 
| Javed Absar | 5cde1cc | 2017-10-30 13:51:56 +0000 | [diff] [blame] | 109 | case TargetOpcode::G_FSUB: | 
|  | 110 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 111 | return Size == 64 ? RTLIB::SUB_F64 : RTLIB::SUB_F32; | 
| Diana Picus | 9faa09b | 2017-11-23 12:44:20 +0000 | [diff] [blame] | 112 | case TargetOpcode::G_FMUL: | 
|  | 113 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 114 | return Size == 64 ? RTLIB::MUL_F64 : RTLIB::MUL_F32; | 
| Diana Picus | c01f7f1 | 2017-11-23 13:26:07 +0000 | [diff] [blame] | 115 | case TargetOpcode::G_FDIV: | 
|  | 116 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 117 | return Size == 64 ? RTLIB::DIV_F64 : RTLIB::DIV_F32; | 
| Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 118 | case TargetOpcode::G_FREM: | 
|  | 119 | return Size == 64 ? RTLIB::REM_F64 : RTLIB::REM_F32; | 
|  | 120 | case TargetOpcode::G_FPOW: | 
|  | 121 | return Size == 64 ? RTLIB::POW_F64 : RTLIB::POW_F32; | 
| Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 122 | case TargetOpcode::G_FMA: | 
|  | 123 | assert((Size == 32 || Size == 64) && "Unsupported size"); | 
|  | 124 | return Size == 64 ? RTLIB::FMA_F64 : RTLIB::FMA_F32; | 
| Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 125 | } | 
|  | 126 | llvm_unreachable("Unknown libcall function"); | 
|  | 127 | } | 
|  | 128 |  | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 129 | LegalizerHelper::LegalizeResult | 
|  | 130 | llvm::createLibcall(MachineIRBuilder &MIRBuilder, RTLIB::Libcall Libcall, | 
|  | 131 | const CallLowering::ArgInfo &Result, | 
|  | 132 | ArrayRef<CallLowering::ArgInfo> Args) { | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 133 | auto &CLI = *MIRBuilder.getMF().getSubtarget().getCallLowering(); | 
|  | 134 | auto &TLI = *MIRBuilder.getMF().getSubtarget().getTargetLowering(); | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 135 | const char *Name = TLI.getLibcallName(Libcall); | 
| Diana Picus | d0104ea | 2017-07-06 09:09:33 +0000 | [diff] [blame] | 136 |  | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 137 | MIRBuilder.getMF().getFrameInfo().setHasCalls(true); | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 138 | if (!CLI.lowerCall(MIRBuilder, TLI.getLibcallCallingConv(Libcall), | 
|  | 139 | MachineOperand::CreateES(Name), Result, Args)) | 
|  | 140 | return LegalizerHelper::UnableToLegalize; | 
| Diana Picus | d0104ea | 2017-07-06 09:09:33 +0000 | [diff] [blame] | 141 |  | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 142 | return LegalizerHelper::Legalized; | 
|  | 143 | } | 
|  | 144 |  | 
| Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 145 | // Useful for libcalls where all operands have the same type. | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 146 | static LegalizerHelper::LegalizeResult | 
|  | 147 | simpleLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, unsigned Size, | 
|  | 148 | Type *OpType) { | 
|  | 149 | auto Libcall = getRTLibDesc(MI.getOpcode(), Size); | 
| Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 150 |  | 
|  | 151 | SmallVector<CallLowering::ArgInfo, 3> Args; | 
|  | 152 | for (unsigned i = 1; i < MI.getNumOperands(); i++) | 
|  | 153 | Args.push_back({MI.getOperand(i).getReg(), OpType}); | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 154 | return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), OpType}, | 
| Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 155 | Args); | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 156 | } | 
|  | 157 |  | 
| Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 158 | static RTLIB::Libcall getConvRTLibDesc(unsigned Opcode, Type *ToType, | 
|  | 159 | Type *FromType) { | 
|  | 160 | auto ToMVT = MVT::getVT(ToType); | 
|  | 161 | auto FromMVT = MVT::getVT(FromType); | 
|  | 162 |  | 
|  | 163 | switch (Opcode) { | 
|  | 164 | case TargetOpcode::G_FPEXT: | 
|  | 165 | return RTLIB::getFPEXT(FromMVT, ToMVT); | 
|  | 166 | case TargetOpcode::G_FPTRUNC: | 
|  | 167 | return RTLIB::getFPROUND(FromMVT, ToMVT); | 
| Diana Picus | 4ed0ee7 | 2018-01-30 07:54:52 +0000 | [diff] [blame] | 168 | case TargetOpcode::G_FPTOSI: | 
|  | 169 | return RTLIB::getFPTOSINT(FromMVT, ToMVT); | 
|  | 170 | case TargetOpcode::G_FPTOUI: | 
|  | 171 | return RTLIB::getFPTOUINT(FromMVT, ToMVT); | 
| Diana Picus | 517531e | 2018-01-30 09:15:17 +0000 | [diff] [blame] | 172 | case TargetOpcode::G_SITOFP: | 
|  | 173 | return RTLIB::getSINTTOFP(FromMVT, ToMVT); | 
|  | 174 | case TargetOpcode::G_UITOFP: | 
|  | 175 | return RTLIB::getUINTTOFP(FromMVT, ToMVT); | 
| Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 176 | } | 
|  | 177 | llvm_unreachable("Unsupported libcall function"); | 
|  | 178 | } | 
|  | 179 |  | 
|  | 180 | static LegalizerHelper::LegalizeResult | 
|  | 181 | conversionLibcall(MachineInstr &MI, MachineIRBuilder &MIRBuilder, Type *ToType, | 
|  | 182 | Type *FromType) { | 
|  | 183 | RTLIB::Libcall Libcall = getConvRTLibDesc(MI.getOpcode(), ToType, FromType); | 
|  | 184 | return createLibcall(MIRBuilder, Libcall, {MI.getOperand(0).getReg(), ToType}, | 
|  | 185 | {{MI.getOperand(1).getReg(), FromType}}); | 
|  | 186 | } | 
|  | 187 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 188 | LegalizerHelper::LegalizeResult | 
|  | 189 | LegalizerHelper::libcall(MachineInstr &MI) { | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 190 | LLT LLTy = MRI.getType(MI.getOperand(0).getReg()); | 
|  | 191 | unsigned Size = LLTy.getSizeInBits(); | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 192 | auto &Ctx = MIRBuilder.getMF().getFunction().getContext(); | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 193 |  | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 194 | MIRBuilder.setInstr(MI); | 
|  | 195 |  | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 196 | switch (MI.getOpcode()) { | 
|  | 197 | default: | 
|  | 198 | return UnableToLegalize; | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 199 | case TargetOpcode::G_SDIV: | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 200 | case TargetOpcode::G_UDIV: | 
|  | 201 | case TargetOpcode::G_SREM: | 
| Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 202 | case TargetOpcode::G_UREM: | 
|  | 203 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: { | 
| Petar Avramovic | 0a5e4eb | 2018-12-18 15:59:51 +0000 | [diff] [blame] | 204 | Type *HLTy = IntegerType::get(Ctx, Size); | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 205 | auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); | 
|  | 206 | if (Status != Legalized) | 
|  | 207 | return Status; | 
|  | 208 | break; | 
| Diana Picus | e97822e | 2017-04-24 07:22:31 +0000 | [diff] [blame] | 209 | } | 
| Diana Picus | 1314a28 | 2017-04-11 10:52:34 +0000 | [diff] [blame] | 210 | case TargetOpcode::G_FADD: | 
| Javed Absar | 5cde1cc | 2017-10-30 13:51:56 +0000 | [diff] [blame] | 211 | case TargetOpcode::G_FSUB: | 
| Diana Picus | 9faa09b | 2017-11-23 12:44:20 +0000 | [diff] [blame] | 212 | case TargetOpcode::G_FMUL: | 
| Diana Picus | c01f7f1 | 2017-11-23 13:26:07 +0000 | [diff] [blame] | 213 | case TargetOpcode::G_FDIV: | 
| Diana Picus | e74243d | 2018-01-12 11:30:45 +0000 | [diff] [blame] | 214 | case TargetOpcode::G_FMA: | 
| Tim Northover | e041841 | 2017-02-08 23:23:39 +0000 | [diff] [blame] | 215 | case TargetOpcode::G_FPOW: | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 216 | case TargetOpcode::G_FREM: { | 
| Diana Picus | 02e1101 | 2017-06-15 10:53:31 +0000 | [diff] [blame] | 217 | Type *HLTy = Size == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx); | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 218 | auto Status = simpleLibcall(MI, MIRBuilder, Size, HLTy); | 
|  | 219 | if (Status != Legalized) | 
|  | 220 | return Status; | 
|  | 221 | break; | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 222 | } | 
| Diana Picus | 65ed364 | 2018-01-17 13:34:10 +0000 | [diff] [blame] | 223 | case TargetOpcode::G_FPEXT: { | 
|  | 224 | // FIXME: Support other floating point types (half, fp128 etc) | 
|  | 225 | unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); | 
|  | 226 | unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); | 
|  | 227 | if (ToSize != 64 || FromSize != 32) | 
|  | 228 | return UnableToLegalize; | 
|  | 229 | LegalizeResult Status = conversionLibcall( | 
|  | 230 | MI, MIRBuilder, Type::getDoubleTy(Ctx), Type::getFloatTy(Ctx)); | 
|  | 231 | if (Status != Legalized) | 
|  | 232 | return Status; | 
|  | 233 | break; | 
|  | 234 | } | 
|  | 235 | case TargetOpcode::G_FPTRUNC: { | 
|  | 236 | // FIXME: Support other floating point types (half, fp128 etc) | 
|  | 237 | unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); | 
|  | 238 | unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); | 
|  | 239 | if (ToSize != 32 || FromSize != 64) | 
|  | 240 | return UnableToLegalize; | 
|  | 241 | LegalizeResult Status = conversionLibcall( | 
|  | 242 | MI, MIRBuilder, Type::getFloatTy(Ctx), Type::getDoubleTy(Ctx)); | 
|  | 243 | if (Status != Legalized) | 
|  | 244 | return Status; | 
|  | 245 | break; | 
|  | 246 | } | 
| Diana Picus | 4ed0ee7 | 2018-01-30 07:54:52 +0000 | [diff] [blame] | 247 | case TargetOpcode::G_FPTOSI: | 
|  | 248 | case TargetOpcode::G_FPTOUI: { | 
|  | 249 | // FIXME: Support other types | 
|  | 250 | unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); | 
|  | 251 | unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); | 
|  | 252 | if (ToSize != 32 || (FromSize != 32 && FromSize != 64)) | 
|  | 253 | return UnableToLegalize; | 
|  | 254 | LegalizeResult Status = conversionLibcall( | 
|  | 255 | MI, MIRBuilder, Type::getInt32Ty(Ctx), | 
|  | 256 | FromSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx)); | 
|  | 257 | if (Status != Legalized) | 
|  | 258 | return Status; | 
|  | 259 | break; | 
|  | 260 | } | 
| Diana Picus | 517531e | 2018-01-30 09:15:17 +0000 | [diff] [blame] | 261 | case TargetOpcode::G_SITOFP: | 
|  | 262 | case TargetOpcode::G_UITOFP: { | 
|  | 263 | // FIXME: Support other types | 
|  | 264 | unsigned FromSize = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); | 
|  | 265 | unsigned ToSize = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); | 
|  | 266 | if (FromSize != 32 || (ToSize != 32 && ToSize != 64)) | 
|  | 267 | return UnableToLegalize; | 
|  | 268 | LegalizeResult Status = conversionLibcall( | 
|  | 269 | MI, MIRBuilder, | 
|  | 270 | ToSize == 64 ? Type::getDoubleTy(Ctx) : Type::getFloatTy(Ctx), | 
|  | 271 | Type::getInt32Ty(Ctx)); | 
|  | 272 | if (Status != Legalized) | 
|  | 273 | return Status; | 
|  | 274 | break; | 
|  | 275 | } | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 276 | } | 
| Diana Picus | fc1675e | 2017-07-05 12:57:24 +0000 | [diff] [blame] | 277 |  | 
|  | 278 | MI.eraseFromParent(); | 
|  | 279 | return Legalized; | 
| Tim Northover | edb3c8c | 2016-08-29 19:07:16 +0000 | [diff] [blame] | 280 | } | 
|  | 281 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 282 | LegalizerHelper::LegalizeResult LegalizerHelper::narrowScalar(MachineInstr &MI, | 
|  | 283 | unsigned TypeIdx, | 
|  | 284 | LLT NarrowTy) { | 
| Justin Bogner | fde0104 | 2017-01-18 17:29:54 +0000 | [diff] [blame] | 285 | MIRBuilder.setInstr(MI); | 
|  | 286 |  | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 287 | uint64_t SizeOp0 = MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(); | 
|  | 288 | uint64_t NarrowSize = NarrowTy.getSizeInBits(); | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 289 |  | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 290 | switch (MI.getOpcode()) { | 
|  | 291 | default: | 
|  | 292 | return UnableToLegalize; | 
| Tim Northover | ff5e7e1 | 2017-06-30 20:27:36 +0000 | [diff] [blame] | 293 | case TargetOpcode::G_IMPLICIT_DEF: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 294 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 295 | // NarrowSize. | 
|  | 296 | if (SizeOp0 % NarrowSize != 0) | 
|  | 297 | return UnableToLegalize; | 
|  | 298 | int NumParts = SizeOp0 / NarrowSize; | 
| Tim Northover | ff5e7e1 | 2017-06-30 20:27:36 +0000 | [diff] [blame] | 299 |  | 
|  | 300 | SmallVector<unsigned, 2> DstRegs; | 
| Volkan Keles | 02bb174 | 2018-02-14 19:58:36 +0000 | [diff] [blame] | 301 | for (int i = 0; i < NumParts; ++i) | 
|  | 302 | DstRegs.push_back( | 
|  | 303 | MIRBuilder.buildUndef(NarrowTy)->getOperand(0).getReg()); | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 304 |  | 
|  | 305 | unsigned DstReg = MI.getOperand(0).getReg(); | 
|  | 306 | if(MRI.getType(DstReg).isVector()) | 
|  | 307 | MIRBuilder.buildBuildVector(DstReg, DstRegs); | 
|  | 308 | else | 
|  | 309 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
| Tim Northover | ff5e7e1 | 2017-06-30 20:27:36 +0000 | [diff] [blame] | 310 | MI.eraseFromParent(); | 
|  | 311 | return Legalized; | 
|  | 312 | } | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 313 | case TargetOpcode::G_ADD: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 314 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 315 | // NarrowSize. | 
|  | 316 | if (SizeOp0 % NarrowSize != 0) | 
|  | 317 | return UnableToLegalize; | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 318 | // Expand in terms of carry-setting/consuming G_ADDE instructions. | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 319 | int NumParts = SizeOp0 / NarrowTy.getSizeInBits(); | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 320 |  | 
| Tim Northover | b18ea16 | 2016-09-20 15:20:36 +0000 | [diff] [blame] | 321 | SmallVector<unsigned, 2> Src1Regs, Src2Regs, DstRegs; | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 322 | extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src1Regs); | 
|  | 323 | extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src2Regs); | 
|  | 324 |  | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 325 | unsigned CarryIn = MRI.createGenericVirtualRegister(LLT::scalar(1)); | 
|  | 326 | MIRBuilder.buildConstant(CarryIn, 0); | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 327 |  | 
|  | 328 | for (int i = 0; i < NumParts; ++i) { | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 329 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 330 | unsigned CarryOut = MRI.createGenericVirtualRegister(LLT::scalar(1)); | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 331 |  | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 332 | MIRBuilder.buildUAdde(DstReg, CarryOut, Src1Regs[i], | 
| Tim Northover | 91c8173 | 2016-08-19 17:17:06 +0000 | [diff] [blame] | 333 | Src2Regs[i], CarryIn); | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 334 |  | 
|  | 335 | DstRegs.push_back(DstReg); | 
|  | 336 | CarryIn = CarryOut; | 
|  | 337 | } | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 338 | unsigned DstReg = MI.getOperand(0).getReg(); | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 339 | if(MRI.getType(DstReg).isVector()) | 
|  | 340 | MIRBuilder.buildBuildVector(DstReg, DstRegs); | 
|  | 341 | else | 
|  | 342 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 343 | MI.eraseFromParent(); | 
|  | 344 | return Legalized; | 
|  | 345 | } | 
| Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 346 | case TargetOpcode::G_EXTRACT: { | 
|  | 347 | if (TypeIdx != 1) | 
|  | 348 | return UnableToLegalize; | 
|  | 349 |  | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 350 | int64_t SizeOp1 = MRI.getType(MI.getOperand(1).getReg()).getSizeInBits(); | 
|  | 351 | // FIXME: add support for when SizeOp1 isn't an exact multiple of | 
|  | 352 | // NarrowSize. | 
|  | 353 | if (SizeOp1 % NarrowSize != 0) | 
|  | 354 | return UnableToLegalize; | 
|  | 355 | int NumParts = SizeOp1 / NarrowSize; | 
| Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 356 |  | 
|  | 357 | SmallVector<unsigned, 2> SrcRegs, DstRegs; | 
|  | 358 | SmallVector<uint64_t, 2> Indexes; | 
|  | 359 | extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); | 
|  | 360 |  | 
|  | 361 | unsigned OpReg = MI.getOperand(0).getReg(); | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 362 | uint64_t OpStart = MI.getOperand(2).getImm(); | 
|  | 363 | uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); | 
| Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 364 | for (int i = 0; i < NumParts; ++i) { | 
|  | 365 | unsigned SrcStart = i * NarrowSize; | 
|  | 366 |  | 
|  | 367 | if (SrcStart + NarrowSize <= OpStart || SrcStart >= OpStart + OpSize) { | 
|  | 368 | // No part of the extract uses this subregister, ignore it. | 
|  | 369 | continue; | 
|  | 370 | } else if (SrcStart == OpStart && NarrowTy == MRI.getType(OpReg)) { | 
|  | 371 | // The entire subregister is extracted, forward the value. | 
|  | 372 | DstRegs.push_back(SrcRegs[i]); | 
|  | 373 | continue; | 
|  | 374 | } | 
|  | 375 |  | 
|  | 376 | // OpSegStart is where this destination segment would start in OpReg if it | 
|  | 377 | // extended infinitely in both directions. | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 378 | int64_t ExtractOffset; | 
|  | 379 | uint64_t SegSize; | 
| Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 380 | if (OpStart < SrcStart) { | 
|  | 381 | ExtractOffset = 0; | 
|  | 382 | SegSize = std::min(NarrowSize, OpStart + OpSize - SrcStart); | 
|  | 383 | } else { | 
|  | 384 | ExtractOffset = OpStart - SrcStart; | 
|  | 385 | SegSize = std::min(SrcStart + NarrowSize - OpStart, OpSize); | 
|  | 386 | } | 
|  | 387 |  | 
|  | 388 | unsigned SegReg = SrcRegs[i]; | 
|  | 389 | if (ExtractOffset != 0 || SegSize != NarrowSize) { | 
|  | 390 | // A genuine extract is needed. | 
|  | 391 | SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); | 
|  | 392 | MIRBuilder.buildExtract(SegReg, SrcRegs[i], ExtractOffset); | 
|  | 393 | } | 
|  | 394 |  | 
|  | 395 | DstRegs.push_back(SegReg); | 
|  | 396 | } | 
|  | 397 |  | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 398 | unsigned DstReg = MI.getOperand(0).getReg(); | 
|  | 399 | if(MRI.getType(DstReg).isVector()) | 
|  | 400 | MIRBuilder.buildBuildVector(DstReg, DstRegs); | 
|  | 401 | else | 
|  | 402 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
| Tim Northover | c2d5e6d | 2017-06-26 20:34:13 +0000 | [diff] [blame] | 403 | MI.eraseFromParent(); | 
|  | 404 | return Legalized; | 
|  | 405 | } | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 406 | case TargetOpcode::G_INSERT: { | 
| Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame^] | 407 | // FIXME: Don't know how to handle secondary types yet. | 
|  | 408 | if (TypeIdx != 0) | 
|  | 409 | return UnableToLegalize; | 
|  | 410 |  | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 411 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 412 | // NarrowSize. | 
|  | 413 | if (SizeOp0 % NarrowSize != 0) | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 414 | return UnableToLegalize; | 
|  | 415 |  | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 416 | int NumParts = SizeOp0 / NarrowSize; | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 417 |  | 
|  | 418 | SmallVector<unsigned, 2> SrcRegs, DstRegs; | 
|  | 419 | SmallVector<uint64_t, 2> Indexes; | 
|  | 420 | extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, SrcRegs); | 
|  | 421 |  | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 422 | unsigned OpReg = MI.getOperand(2).getReg(); | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 423 | uint64_t OpStart = MI.getOperand(3).getImm(); | 
|  | 424 | uint64_t OpSize = MRI.getType(OpReg).getSizeInBits(); | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 425 | for (int i = 0; i < NumParts; ++i) { | 
|  | 426 | unsigned DstStart = i * NarrowSize; | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 427 |  | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 428 | if (DstStart + NarrowSize <= OpStart || DstStart >= OpStart + OpSize) { | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 429 | // No part of the insert affects this subregister, forward the original. | 
|  | 430 | DstRegs.push_back(SrcRegs[i]); | 
|  | 431 | continue; | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 432 | } else if (DstStart == OpStart && NarrowTy == MRI.getType(OpReg)) { | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 433 | // The entire subregister is defined by this insert, forward the new | 
|  | 434 | // value. | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 435 | DstRegs.push_back(OpReg); | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 436 | continue; | 
|  | 437 | } | 
|  | 438 |  | 
| Tim Northover | 2eb18d3 | 2017-03-07 21:24:33 +0000 | [diff] [blame] | 439 | // OpSegStart is where this destination segment would start in OpReg if it | 
|  | 440 | // extended infinitely in both directions. | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 441 | int64_t ExtractOffset, InsertOffset; | 
|  | 442 | uint64_t SegSize; | 
| Tim Northover | 2eb18d3 | 2017-03-07 21:24:33 +0000 | [diff] [blame] | 443 | if (OpStart < DstStart) { | 
|  | 444 | InsertOffset = 0; | 
|  | 445 | ExtractOffset = DstStart - OpStart; | 
|  | 446 | SegSize = std::min(NarrowSize, OpStart + OpSize - DstStart); | 
|  | 447 | } else { | 
|  | 448 | InsertOffset = OpStart - DstStart; | 
|  | 449 | ExtractOffset = 0; | 
|  | 450 | SegSize = | 
|  | 451 | std::min(NarrowSize - InsertOffset, OpStart + OpSize - DstStart); | 
|  | 452 | } | 
|  | 453 |  | 
|  | 454 | unsigned SegReg = OpReg; | 
|  | 455 | if (ExtractOffset != 0 || SegSize != OpSize) { | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 456 | // A genuine extract is needed. | 
| Tim Northover | 2eb18d3 | 2017-03-07 21:24:33 +0000 | [diff] [blame] | 457 | SegReg = MRI.createGenericVirtualRegister(LLT::scalar(SegSize)); | 
|  | 458 | MIRBuilder.buildExtract(SegReg, OpReg, ExtractOffset); | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 459 | } | 
|  | 460 |  | 
| Tim Northover | 75e0b91 | 2017-03-06 18:23:04 +0000 | [diff] [blame] | 461 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
| Tim Northover | 2eb18d3 | 2017-03-07 21:24:33 +0000 | [diff] [blame] | 462 | MIRBuilder.buildInsert(DstReg, SrcRegs[i], SegReg, InsertOffset); | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 463 | DstRegs.push_back(DstReg); | 
|  | 464 | } | 
|  | 465 |  | 
|  | 466 | assert(DstRegs.size() == (unsigned)NumParts && "not all parts covered"); | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 467 | unsigned DstReg = MI.getOperand(0).getReg(); | 
|  | 468 | if(MRI.getType(DstReg).isVector()) | 
|  | 469 | MIRBuilder.buildBuildVector(DstReg, DstRegs); | 
|  | 470 | else | 
|  | 471 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 472 | MI.eraseFromParent(); | 
|  | 473 | return Legalized; | 
|  | 474 | } | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 475 | case TargetOpcode::G_LOAD: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 476 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 477 | // NarrowSize. | 
|  | 478 | if (SizeOp0 % NarrowSize != 0) | 
|  | 479 | return UnableToLegalize; | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 480 |  | 
|  | 481 | const auto &MMO = **MI.memoperands_begin(); | 
|  | 482 | // This implementation doesn't work for atomics. Give up instead of doing | 
|  | 483 | // something invalid. | 
|  | 484 | if (MMO.getOrdering() != AtomicOrdering::NotAtomic || | 
|  | 485 | MMO.getFailureOrdering() != AtomicOrdering::NotAtomic) | 
|  | 486 | return UnableToLegalize; | 
|  | 487 |  | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 488 | int NumParts = SizeOp0 / NarrowSize; | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 489 | LLT OffsetTy = LLT::scalar( | 
|  | 490 | MRI.getType(MI.getOperand(1).getReg()).getScalarSizeInBits()); | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 491 |  | 
|  | 492 | SmallVector<unsigned, 2> DstRegs; | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 493 | for (int i = 0; i < NumParts; ++i) { | 
|  | 494 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 495 | unsigned SrcReg = 0; | 
|  | 496 | unsigned Adjustment = i * NarrowSize / 8; | 
| Volkan Keles | 60c6aff | 2018-10-25 17:52:19 +0000 | [diff] [blame] | 497 | unsigned Alignment = MinAlign(MMO.getAlignment(), Adjustment); | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 498 |  | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 499 | MachineMemOperand *SplitMMO = MIRBuilder.getMF().getMachineMemOperand( | 
|  | 500 | MMO.getPointerInfo().getWithOffset(Adjustment), MMO.getFlags(), | 
| Volkan Keles | 60c6aff | 2018-10-25 17:52:19 +0000 | [diff] [blame] | 501 | NarrowSize / 8, Alignment, MMO.getAAInfo(), MMO.getRanges(), | 
|  | 502 | MMO.getSyncScopeID(), MMO.getOrdering(), MMO.getFailureOrdering()); | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 503 |  | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 504 | MIRBuilder.materializeGEP(SrcReg, MI.getOperand(1).getReg(), OffsetTy, | 
|  | 505 | Adjustment); | 
|  | 506 |  | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 507 | MIRBuilder.buildLoad(DstReg, SrcReg, *SplitMMO); | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 508 |  | 
|  | 509 | DstRegs.push_back(DstReg); | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 510 | } | 
|  | 511 | unsigned DstReg = MI.getOperand(0).getReg(); | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 512 | if(MRI.getType(DstReg).isVector()) | 
|  | 513 | MIRBuilder.buildBuildVector(DstReg, DstRegs); | 
|  | 514 | else | 
|  | 515 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
| Justin Bogner | d09c3ce | 2017-01-19 01:05:48 +0000 | [diff] [blame] | 516 | MI.eraseFromParent(); | 
|  | 517 | return Legalized; | 
|  | 518 | } | 
| Matt Arsenault | 6614f85 | 2019-01-22 19:02:10 +0000 | [diff] [blame] | 519 | case TargetOpcode::G_ZEXTLOAD: | 
|  | 520 | case TargetOpcode::G_SEXTLOAD: { | 
|  | 521 | bool ZExt = MI.getOpcode() == TargetOpcode::G_ZEXTLOAD; | 
|  | 522 | unsigned DstReg = MI.getOperand(0).getReg(); | 
|  | 523 | unsigned PtrReg = MI.getOperand(1).getReg(); | 
|  | 524 |  | 
|  | 525 | unsigned TmpReg = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 526 | auto &MMO = **MI.memoperands_begin(); | 
|  | 527 | if (MMO.getSize() * 8 == NarrowSize) { | 
|  | 528 | MIRBuilder.buildLoad(TmpReg, PtrReg, MMO); | 
|  | 529 | } else { | 
|  | 530 | unsigned ExtLoad = ZExt ? TargetOpcode::G_ZEXTLOAD | 
|  | 531 | : TargetOpcode::G_SEXTLOAD; | 
|  | 532 | MIRBuilder.buildInstr(ExtLoad) | 
|  | 533 | .addDef(TmpReg) | 
|  | 534 | .addUse(PtrReg) | 
|  | 535 | .addMemOperand(&MMO); | 
|  | 536 | } | 
|  | 537 |  | 
|  | 538 | if (ZExt) | 
|  | 539 | MIRBuilder.buildZExt(DstReg, TmpReg); | 
|  | 540 | else | 
|  | 541 | MIRBuilder.buildSExt(DstReg, TmpReg); | 
|  | 542 |  | 
|  | 543 | MI.eraseFromParent(); | 
|  | 544 | return Legalized; | 
|  | 545 | } | 
| Justin Bogner | fde0104 | 2017-01-18 17:29:54 +0000 | [diff] [blame] | 546 | case TargetOpcode::G_STORE: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 547 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 548 | // NarrowSize. | 
|  | 549 | if (SizeOp0 % NarrowSize != 0) | 
|  | 550 | return UnableToLegalize; | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 551 |  | 
|  | 552 | const auto &MMO = **MI.memoperands_begin(); | 
|  | 553 | // This implementation doesn't work for atomics. Give up instead of doing | 
|  | 554 | // something invalid. | 
|  | 555 | if (MMO.getOrdering() != AtomicOrdering::NotAtomic || | 
|  | 556 | MMO.getFailureOrdering() != AtomicOrdering::NotAtomic) | 
|  | 557 | return UnableToLegalize; | 
|  | 558 |  | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 559 | int NumParts = SizeOp0 / NarrowSize; | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 560 | LLT OffsetTy = LLT::scalar( | 
|  | 561 | MRI.getType(MI.getOperand(1).getReg()).getScalarSizeInBits()); | 
| Justin Bogner | fde0104 | 2017-01-18 17:29:54 +0000 | [diff] [blame] | 562 |  | 
|  | 563 | SmallVector<unsigned, 2> SrcRegs; | 
|  | 564 | extractParts(MI.getOperand(0).getReg(), NarrowTy, NumParts, SrcRegs); | 
|  | 565 |  | 
|  | 566 | for (int i = 0; i < NumParts; ++i) { | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 567 | unsigned DstReg = 0; | 
|  | 568 | unsigned Adjustment = i * NarrowSize / 8; | 
| Volkan Keles | 60c6aff | 2018-10-25 17:52:19 +0000 | [diff] [blame] | 569 | unsigned Alignment = MinAlign(MMO.getAlignment(), Adjustment); | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 570 |  | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 571 | MachineMemOperand *SplitMMO = MIRBuilder.getMF().getMachineMemOperand( | 
|  | 572 | MMO.getPointerInfo().getWithOffset(Adjustment), MMO.getFlags(), | 
| Volkan Keles | 60c6aff | 2018-10-25 17:52:19 +0000 | [diff] [blame] | 573 | NarrowSize / 8, Alignment, MMO.getAAInfo(), MMO.getRanges(), | 
|  | 574 | MMO.getSyncScopeID(), MMO.getOrdering(), MMO.getFailureOrdering()); | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 575 |  | 
| Daniel Sanders | 4e52366 | 2017-06-13 23:42:32 +0000 | [diff] [blame] | 576 | MIRBuilder.materializeGEP(DstReg, MI.getOperand(1).getReg(), OffsetTy, | 
|  | 577 | Adjustment); | 
|  | 578 |  | 
| Daniel Sanders | 27fe8a5 | 2018-04-27 19:48:53 +0000 | [diff] [blame] | 579 | MIRBuilder.buildStore(SrcRegs[i], DstReg, *SplitMMO); | 
| Justin Bogner | fde0104 | 2017-01-18 17:29:54 +0000 | [diff] [blame] | 580 | } | 
|  | 581 | MI.eraseFromParent(); | 
|  | 582 | return Legalized; | 
|  | 583 | } | 
| Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 584 | case TargetOpcode::G_CONSTANT: { | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 585 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 586 | // NarrowSize. | 
|  | 587 | if (SizeOp0 % NarrowSize != 0) | 
|  | 588 | return UnableToLegalize; | 
|  | 589 | int NumParts = SizeOp0 / NarrowSize; | 
| Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 590 | const APInt &Cst = MI.getOperand(1).getCImm()->getValue(); | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 591 | LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); | 
| Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 592 |  | 
|  | 593 | SmallVector<unsigned, 2> DstRegs; | 
|  | 594 | for (int i = 0; i < NumParts; ++i) { | 
|  | 595 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 596 | ConstantInt *CI = | 
|  | 597 | ConstantInt::get(Ctx, Cst.lshr(NarrowSize * i).trunc(NarrowSize)); | 
|  | 598 | MIRBuilder.buildConstant(DstReg, *CI); | 
|  | 599 | DstRegs.push_back(DstReg); | 
|  | 600 | } | 
|  | 601 | unsigned DstReg = MI.getOperand(0).getReg(); | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 602 | if(MRI.getType(DstReg).isVector()) | 
|  | 603 | MIRBuilder.buildBuildVector(DstReg, DstRegs); | 
|  | 604 | else | 
|  | 605 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
| Igor Breger | 2953788 | 2017-04-07 14:41:59 +0000 | [diff] [blame] | 606 | MI.eraseFromParent(); | 
|  | 607 | return Legalized; | 
|  | 608 | } | 
| Petar Avramovic | 150fd43 | 2018-12-18 11:36:14 +0000 | [diff] [blame] | 609 | case TargetOpcode::G_AND: | 
|  | 610 | case TargetOpcode::G_OR: | 
|  | 611 | case TargetOpcode::G_XOR: { | 
| Quentin Colombet | c2f3cea | 2017-10-03 04:53:56 +0000 | [diff] [blame] | 612 | // Legalize bitwise operation: | 
|  | 613 | // A = BinOp<Ty> B, C | 
|  | 614 | // into: | 
|  | 615 | // B1, ..., BN = G_UNMERGE_VALUES B | 
|  | 616 | // C1, ..., CN = G_UNMERGE_VALUES C | 
|  | 617 | // A1 = BinOp<Ty/N> B1, C2 | 
|  | 618 | // ... | 
|  | 619 | // AN = BinOp<Ty/N> BN, CN | 
|  | 620 | // A = G_MERGE_VALUES A1, ..., AN | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 621 |  | 
|  | 622 | // FIXME: add support for when SizeOp0 isn't an exact multiple of | 
|  | 623 | // NarrowSize. | 
|  | 624 | if (SizeOp0 % NarrowSize != 0) | 
|  | 625 | return UnableToLegalize; | 
|  | 626 | int NumParts = SizeOp0 / NarrowSize; | 
| Quentin Colombet | c2f3cea | 2017-10-03 04:53:56 +0000 | [diff] [blame] | 627 |  | 
|  | 628 | // List the registers where the destination will be scattered. | 
|  | 629 | SmallVector<unsigned, 2> DstRegs; | 
|  | 630 | // List the registers where the first argument will be split. | 
|  | 631 | SmallVector<unsigned, 2> SrcsReg1; | 
|  | 632 | // List the registers where the second argument will be split. | 
|  | 633 | SmallVector<unsigned, 2> SrcsReg2; | 
|  | 634 | // Create all the temporary registers. | 
|  | 635 | for (int i = 0; i < NumParts; ++i) { | 
|  | 636 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 637 | unsigned SrcReg1 = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 638 | unsigned SrcReg2 = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 639 |  | 
|  | 640 | DstRegs.push_back(DstReg); | 
|  | 641 | SrcsReg1.push_back(SrcReg1); | 
|  | 642 | SrcsReg2.push_back(SrcReg2); | 
|  | 643 | } | 
|  | 644 | // Explode the big arguments into smaller chunks. | 
|  | 645 | MIRBuilder.buildUnmerge(SrcsReg1, MI.getOperand(1).getReg()); | 
|  | 646 | MIRBuilder.buildUnmerge(SrcsReg2, MI.getOperand(2).getReg()); | 
|  | 647 |  | 
|  | 648 | // Do the operation on each small part. | 
|  | 649 | for (int i = 0; i < NumParts; ++i) | 
| Petar Avramovic | 150fd43 | 2018-12-18 11:36:14 +0000 | [diff] [blame] | 650 | MIRBuilder.buildInstr(MI.getOpcode(), {DstRegs[i]}, | 
|  | 651 | {SrcsReg1[i], SrcsReg2[i]}); | 
| Quentin Colombet | c2f3cea | 2017-10-03 04:53:56 +0000 | [diff] [blame] | 652 |  | 
|  | 653 | // Gather the destination registers into the final destination. | 
|  | 654 | unsigned DstReg = MI.getOperand(0).getReg(); | 
| Amara Emerson | 5ec1460 | 2018-12-10 18:44:58 +0000 | [diff] [blame] | 655 | if(MRI.getType(DstReg).isVector()) | 
|  | 656 | MIRBuilder.buildBuildVector(DstReg, DstRegs); | 
|  | 657 | else | 
|  | 658 | MIRBuilder.buildMerge(DstReg, DstRegs); | 
| Quentin Colombet | c2f3cea | 2017-10-03 04:53:56 +0000 | [diff] [blame] | 659 | MI.eraseFromParent(); | 
|  | 660 | return Legalized; | 
|  | 661 | } | 
| Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame^] | 662 | case TargetOpcode::G_SHL: | 
|  | 663 | case TargetOpcode::G_LSHR: | 
|  | 664 | case TargetOpcode::G_ASHR: { | 
|  | 665 | if (TypeIdx != 1) | 
|  | 666 | return UnableToLegalize; // TODO | 
|  | 667 | narrowScalarSrc(MI, NarrowTy, 2); | 
|  | 668 | return Legalized; | 
|  | 669 | } | 
| Tim Northover | 9656f14 | 2016-08-04 20:54:13 +0000 | [diff] [blame] | 670 | } | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 671 | } | 
|  | 672 |  | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 673 | void LegalizerHelper::widenScalarSrc(MachineInstr &MI, LLT WideTy, | 
|  | 674 | unsigned OpIdx, unsigned ExtOpcode) { | 
|  | 675 | MachineOperand &MO = MI.getOperand(OpIdx); | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 676 | auto ExtB = MIRBuilder.buildInstr(ExtOpcode, {WideTy}, {MO.getReg()}); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 677 | MO.setReg(ExtB->getOperand(0).getReg()); | 
|  | 678 | } | 
|  | 679 |  | 
| Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame^] | 680 | void LegalizerHelper::narrowScalarSrc(MachineInstr &MI, LLT NarrowTy, | 
|  | 681 | unsigned OpIdx) { | 
|  | 682 | MachineOperand &MO = MI.getOperand(OpIdx); | 
|  | 683 | auto ExtB = MIRBuilder.buildInstr(TargetOpcode::G_TRUNC, {NarrowTy}, | 
|  | 684 | {MO.getReg()}); | 
|  | 685 | MO.setReg(ExtB->getOperand(0).getReg()); | 
|  | 686 | } | 
|  | 687 |  | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 688 | void LegalizerHelper::widenScalarDst(MachineInstr &MI, LLT WideTy, | 
|  | 689 | unsigned OpIdx, unsigned TruncOpcode) { | 
|  | 690 | MachineOperand &MO = MI.getOperand(OpIdx); | 
|  | 691 | unsigned DstExt = MRI.createGenericVirtualRegister(WideTy); | 
|  | 692 | MIRBuilder.setInsertPt(MIRBuilder.getMBB(), ++MIRBuilder.getInsertPt()); | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 693 | MIRBuilder.buildInstr(TruncOpcode, {MO.getReg()}, {DstExt}); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 694 | MO.setReg(DstExt); | 
|  | 695 | } | 
|  | 696 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 697 | LegalizerHelper::LegalizeResult | 
|  | 698 | LegalizerHelper::widenScalar(MachineInstr &MI, unsigned TypeIdx, LLT WideTy) { | 
| Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 699 | MIRBuilder.setInstr(MI); | 
|  | 700 |  | 
| Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 701 | switch (MI.getOpcode()) { | 
|  | 702 | default: | 
|  | 703 | return UnableToLegalize; | 
| Aditya Nandakumar | 6d47a41 | 2018-08-29 03:17:08 +0000 | [diff] [blame] | 704 | case TargetOpcode::G_UADDO: | 
|  | 705 | case TargetOpcode::G_USUBO: { | 
|  | 706 | if (TypeIdx == 1) | 
|  | 707 | return UnableToLegalize; // TODO | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 708 | auto LHSZext = MIRBuilder.buildInstr(TargetOpcode::G_ZEXT, {WideTy}, | 
|  | 709 | {MI.getOperand(2).getReg()}); | 
|  | 710 | auto RHSZext = MIRBuilder.buildInstr(TargetOpcode::G_ZEXT, {WideTy}, | 
|  | 711 | {MI.getOperand(3).getReg()}); | 
| Aditya Nandakumar | 6d47a41 | 2018-08-29 03:17:08 +0000 | [diff] [blame] | 712 | unsigned Opcode = MI.getOpcode() == TargetOpcode::G_UADDO | 
|  | 713 | ? TargetOpcode::G_ADD | 
|  | 714 | : TargetOpcode::G_SUB; | 
|  | 715 | // Do the arithmetic in the larger type. | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 716 | auto NewOp = MIRBuilder.buildInstr(Opcode, {WideTy}, {LHSZext, RHSZext}); | 
| Aditya Nandakumar | 6d47a41 | 2018-08-29 03:17:08 +0000 | [diff] [blame] | 717 | LLT OrigTy = MRI.getType(MI.getOperand(0).getReg()); | 
|  | 718 | APInt Mask = APInt::getAllOnesValue(OrigTy.getSizeInBits()); | 
|  | 719 | auto AndOp = MIRBuilder.buildInstr( | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 720 | TargetOpcode::G_AND, {WideTy}, | 
|  | 721 | {NewOp, MIRBuilder.buildConstant(WideTy, Mask.getZExtValue())}); | 
| Aditya Nandakumar | 6d47a41 | 2018-08-29 03:17:08 +0000 | [diff] [blame] | 722 | // There is no overflow if the AndOp is the same as NewOp. | 
|  | 723 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, MI.getOperand(1).getReg(), NewOp, | 
|  | 724 | AndOp); | 
|  | 725 | // Now trunc the NewOp to the original result. | 
|  | 726 | MIRBuilder.buildTrunc(MI.getOperand(0).getReg(), NewOp); | 
|  | 727 | MI.eraseFromParent(); | 
|  | 728 | return Legalized; | 
|  | 729 | } | 
| Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 730 | case TargetOpcode::G_CTTZ: | 
|  | 731 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: | 
|  | 732 | case TargetOpcode::G_CTLZ: | 
|  | 733 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: | 
|  | 734 | case TargetOpcode::G_CTPOP: { | 
|  | 735 | // First ZEXT the input. | 
|  | 736 | auto MIBSrc = MIRBuilder.buildZExt(WideTy, MI.getOperand(1).getReg()); | 
|  | 737 | LLT CurTy = MRI.getType(MI.getOperand(0).getReg()); | 
|  | 738 | if (MI.getOpcode() == TargetOpcode::G_CTTZ) { | 
|  | 739 | // The count is the same in the larger type except if the original | 
|  | 740 | // value was zero.  This can be handled by setting the bit just off | 
|  | 741 | // the top of the original type. | 
|  | 742 | auto TopBit = | 
|  | 743 | APInt::getOneBitSet(WideTy.getSizeInBits(), CurTy.getSizeInBits()); | 
|  | 744 | MIBSrc = MIRBuilder.buildInstr( | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 745 | TargetOpcode::G_OR, {WideTy}, | 
|  | 746 | {MIBSrc, MIRBuilder.buildConstant(WideTy, TopBit.getSExtValue())}); | 
| Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 747 | } | 
|  | 748 | // Perform the operation at the larger size. | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 749 | auto MIBNewOp = MIRBuilder.buildInstr(MI.getOpcode(), {WideTy}, {MIBSrc}); | 
| Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 750 | // This is already the correct result for CTPOP and CTTZs | 
|  | 751 | if (MI.getOpcode() == TargetOpcode::G_CTLZ || | 
|  | 752 | MI.getOpcode() == TargetOpcode::G_CTLZ_ZERO_UNDEF) { | 
|  | 753 | // The correct result is NewOp - (Difference in widety and current ty). | 
|  | 754 | unsigned SizeDiff = WideTy.getSizeInBits() - CurTy.getSizeInBits(); | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 755 | MIBNewOp = MIRBuilder.buildInstr( | 
|  | 756 | TargetOpcode::G_SUB, {WideTy}, | 
|  | 757 | {MIBNewOp, MIRBuilder.buildConstant(WideTy, SizeDiff)}); | 
| Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 758 | } | 
|  | 759 | auto &TII = *MI.getMF()->getSubtarget().getInstrInfo(); | 
| Diana Picus | 30887bf | 2018-11-26 11:06:53 +0000 | [diff] [blame] | 760 | // Make the original instruction a trunc now, and update its source. | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 761 | Observer.changingInstr(MI); | 
| Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 762 | MI.setDesc(TII.get(TargetOpcode::G_TRUNC)); | 
|  | 763 | MI.getOperand(1).setReg(MIBNewOp->getOperand(0).getReg()); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 764 | Observer.changedInstr(MI); | 
| Aditya Nandakumar | c106183 | 2018-08-22 17:59:18 +0000 | [diff] [blame] | 765 | return Legalized; | 
|  | 766 | } | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 767 |  | 
| Tim Northover | 61c1614 | 2016-08-04 21:39:49 +0000 | [diff] [blame] | 768 | case TargetOpcode::G_ADD: | 
|  | 769 | case TargetOpcode::G_AND: | 
|  | 770 | case TargetOpcode::G_MUL: | 
|  | 771 | case TargetOpcode::G_OR: | 
|  | 772 | case TargetOpcode::G_XOR: | 
| Justin Bogner | ddb80ae | 2017-01-19 07:51:17 +0000 | [diff] [blame] | 773 | case TargetOpcode::G_SUB: | 
| Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 774 | // Perform operation at larger width (any extension is fine here, high bits | 
|  | 775 | // don't affect the result) and then truncate the result back to the | 
|  | 776 | // original type. | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 777 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 778 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); | 
|  | 779 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); | 
|  | 780 | widenScalarDst(MI, WideTy); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 781 | Observer.changedInstr(MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 782 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 783 |  | 
| Roman Tereshin | 6d26638 | 2018-05-09 21:43:30 +0000 | [diff] [blame] | 784 | case TargetOpcode::G_SHL: | 
| Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame^] | 785 | Observer.changingInstr(MI); | 
|  | 786 |  | 
|  | 787 | if (TypeIdx == 0) { | 
|  | 788 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); | 
|  | 789 | widenScalarDst(MI, WideTy); | 
|  | 790 | } else { | 
|  | 791 | assert(TypeIdx == 1); | 
|  | 792 | // The "number of bits to shift" operand must preserve its value as an | 
|  | 793 | // unsigned integer: | 
|  | 794 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); | 
|  | 795 | } | 
|  | 796 |  | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 797 | Observer.changedInstr(MI); | 
| Roman Tereshin | 6d26638 | 2018-05-09 21:43:30 +0000 | [diff] [blame] | 798 | return Legalized; | 
|  | 799 |  | 
| Tim Northover | 7a753d9 | 2016-08-26 17:46:06 +0000 | [diff] [blame] | 800 | case TargetOpcode::G_SDIV: | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 801 | case TargetOpcode::G_SREM: | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 802 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 803 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); | 
|  | 804 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); | 
|  | 805 | widenScalarDst(MI, WideTy); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 806 | Observer.changedInstr(MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 807 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 808 |  | 
| Roman Tereshin | 6d26638 | 2018-05-09 21:43:30 +0000 | [diff] [blame] | 809 | case TargetOpcode::G_ASHR: | 
| Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame^] | 810 | case TargetOpcode::G_LSHR: | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 811 | Observer.changingInstr(MI); | 
| Matt Arsenault | 30989e4 | 2019-01-22 21:42:11 +0000 | [diff] [blame^] | 812 |  | 
|  | 813 | if (TypeIdx == 0) { | 
|  | 814 | unsigned CvtOp = MI.getOpcode() == TargetOpcode::G_ASHR ? | 
|  | 815 | TargetOpcode::G_SEXT : TargetOpcode::G_ZEXT; | 
|  | 816 |  | 
|  | 817 | widenScalarSrc(MI, WideTy, 1, CvtOp); | 
|  | 818 | widenScalarDst(MI, WideTy); | 
|  | 819 | } else { | 
|  | 820 | assert(TypeIdx == 1); | 
|  | 821 | // The "number of bits to shift" operand must preserve its value as an | 
|  | 822 | // unsigned integer: | 
|  | 823 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); | 
|  | 824 | } | 
|  | 825 |  | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 826 | Observer.changedInstr(MI); | 
| Roman Tereshin | 6d26638 | 2018-05-09 21:43:30 +0000 | [diff] [blame] | 827 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 828 | case TargetOpcode::G_UDIV: | 
|  | 829 | case TargetOpcode::G_UREM: | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 830 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 831 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); | 
|  | 832 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ZEXT); | 
|  | 833 | widenScalarDst(MI, WideTy); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 834 | Observer.changedInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 835 | return Legalized; | 
|  | 836 |  | 
|  | 837 | case TargetOpcode::G_SELECT: | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 838 | Observer.changingInstr(MI); | 
| Petar Avramovic | 09dff33 | 2018-12-25 14:42:30 +0000 | [diff] [blame] | 839 | if (TypeIdx == 0) { | 
|  | 840 | // Perform operation at larger width (any extension is fine here, high | 
|  | 841 | // bits don't affect the result) and then truncate the result back to the | 
|  | 842 | // original type. | 
|  | 843 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_ANYEXT); | 
|  | 844 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_ANYEXT); | 
|  | 845 | widenScalarDst(MI, WideTy); | 
|  | 846 | } else { | 
|  | 847 | // Explicit extension is required here since high bits affect the result. | 
|  | 848 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); | 
|  | 849 | } | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 850 | Observer.changedInstr(MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 851 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 852 |  | 
| Ahmed Bougacha | b613706 | 2017-01-23 21:10:14 +0000 | [diff] [blame] | 853 | case TargetOpcode::G_FPTOSI: | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 854 | case TargetOpcode::G_FPTOUI: | 
| Ahmed Bougacha | b613706 | 2017-01-23 21:10:14 +0000 | [diff] [blame] | 855 | if (TypeIdx != 0) | 
|  | 856 | return UnableToLegalize; | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 857 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 858 | widenScalarDst(MI, WideTy); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 859 | Observer.changedInstr(MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 860 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 861 |  | 
| Ahmed Bougacha | d294823 | 2017-01-20 01:37:24 +0000 | [diff] [blame] | 862 | case TargetOpcode::G_SITOFP: | 
| Ahmed Bougacha | d294823 | 2017-01-20 01:37:24 +0000 | [diff] [blame] | 863 | if (TypeIdx != 1) | 
|  | 864 | return UnableToLegalize; | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 865 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 866 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_SEXT); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 867 | Observer.changedInstr(MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 868 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 869 |  | 
|  | 870 | case TargetOpcode::G_UITOFP: | 
|  | 871 | if (TypeIdx != 1) | 
|  | 872 | return UnableToLegalize; | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 873 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 874 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ZEXT); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 875 | Observer.changedInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 876 | return Legalized; | 
|  | 877 |  | 
|  | 878 | case TargetOpcode::G_INSERT: | 
| Tim Northover | 0e6afbd | 2017-02-06 21:56:47 +0000 | [diff] [blame] | 879 | if (TypeIdx != 0) | 
|  | 880 | return UnableToLegalize; | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 881 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 882 | widenScalarSrc(MI, WideTy, 1, TargetOpcode::G_ANYEXT); | 
|  | 883 | widenScalarDst(MI, WideTy); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 884 | Observer.changedInstr(MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 885 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 886 |  | 
| Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 887 | case TargetOpcode::G_LOAD: | 
| Amara Emerson | cbc02c7 | 2018-02-01 20:47:03 +0000 | [diff] [blame] | 888 | // For some types like i24, we might try to widen to i32. To properly handle | 
|  | 889 | // this we should be using a dedicated extending load, until then avoid | 
|  | 890 | // trying to legalize. | 
|  | 891 | if (alignTo(MRI.getType(MI.getOperand(0).getReg()).getSizeInBits(), 8) != | 
|  | 892 | WideTy.getSizeInBits()) | 
|  | 893 | return UnableToLegalize; | 
| Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 894 | LLVM_FALLTHROUGH; | 
|  | 895 | case TargetOpcode::G_SEXTLOAD: | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 896 | case TargetOpcode::G_ZEXTLOAD: | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 897 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 898 | widenScalarDst(MI, WideTy); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 899 | Observer.changedInstr(MI); | 
| Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 900 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 901 |  | 
| Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 902 | case TargetOpcode::G_STORE: { | 
| Tim Northover | 548feee | 2017-03-21 22:22:05 +0000 | [diff] [blame] | 903 | if (MRI.getType(MI.getOperand(0).getReg()) != LLT::scalar(1) || | 
|  | 904 | WideTy != LLT::scalar(8)) | 
|  | 905 | return UnableToLegalize; | 
|  | 906 |  | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 907 | Observer.changingInstr(MI); | 
| Amara Emerson | 5a3bb68 | 2018-06-01 13:20:32 +0000 | [diff] [blame] | 908 | widenScalarSrc(MI, WideTy, 0, TargetOpcode::G_ZEXT); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 909 | Observer.changedInstr(MI); | 
| Tim Northover | 3c73e36 | 2016-08-23 18:20:09 +0000 | [diff] [blame] | 910 | return Legalized; | 
|  | 911 | } | 
| Tim Northover | ea904f9 | 2016-08-19 22:40:00 +0000 | [diff] [blame] | 912 | case TargetOpcode::G_CONSTANT: { | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 913 | MachineOperand &SrcMO = MI.getOperand(1); | 
|  | 914 | LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); | 
|  | 915 | const APInt &Val = SrcMO.getCImm()->getValue().sext(WideTy.getSizeInBits()); | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 916 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 917 | SrcMO.setCImm(ConstantInt::get(Ctx, Val)); | 
|  | 918 |  | 
|  | 919 | widenScalarDst(MI, WideTy); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 920 | Observer.changedInstr(MI); | 
| Tim Northover | ea904f9 | 2016-08-19 22:40:00 +0000 | [diff] [blame] | 921 | return Legalized; | 
|  | 922 | } | 
| Tim Northover | a11be04 | 2016-08-19 22:40:08 +0000 | [diff] [blame] | 923 | case TargetOpcode::G_FCONSTANT: { | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 924 | MachineOperand &SrcMO = MI.getOperand(1); | 
| Amara Emerson | 77a5c96 | 2018-01-27 07:07:20 +0000 | [diff] [blame] | 925 | LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 926 | APFloat Val = SrcMO.getFPImm()->getValueAPF(); | 
| Amara Emerson | 77a5c96 | 2018-01-27 07:07:20 +0000 | [diff] [blame] | 927 | bool LosesInfo; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 928 | switch (WideTy.getSizeInBits()) { | 
|  | 929 | case 32: | 
|  | 930 | Val.convert(APFloat::IEEEsingle(), APFloat::rmTowardZero, &LosesInfo); | 
|  | 931 | break; | 
|  | 932 | case 64: | 
|  | 933 | Val.convert(APFloat::IEEEdouble(), APFloat::rmTowardZero, &LosesInfo); | 
|  | 934 | break; | 
|  | 935 | default: | 
|  | 936 | llvm_unreachable("Unhandled fp widen type"); | 
| Tim Northover | 6cd4b23 | 2016-08-23 21:01:26 +0000 | [diff] [blame] | 937 | } | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 938 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 939 | SrcMO.setFPImm(ConstantFP::get(Ctx, Val)); | 
|  | 940 |  | 
|  | 941 | widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 942 | Observer.changedInstr(MI); | 
| Roman Tereshin | 25cbfe6 | 2018-05-08 22:53:09 +0000 | [diff] [blame] | 943 | return Legalized; | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 944 | } | 
| Matt Arsenault | befee40 | 2019-01-09 07:34:14 +0000 | [diff] [blame] | 945 | case TargetOpcode::G_IMPLICIT_DEF: { | 
|  | 946 | Observer.changingInstr(MI); | 
|  | 947 | widenScalarDst(MI, WideTy); | 
|  | 948 | Observer.changedInstr(MI); | 
|  | 949 | return Legalized; | 
|  | 950 | } | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 951 | case TargetOpcode::G_BRCOND: | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 952 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 953 | widenScalarSrc(MI, WideTy, 0, TargetOpcode::G_ANYEXT); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 954 | Observer.changedInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 955 | return Legalized; | 
|  | 956 |  | 
|  | 957 | case TargetOpcode::G_FCMP: | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 958 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 959 | if (TypeIdx == 0) | 
|  | 960 | widenScalarDst(MI, WideTy); | 
|  | 961 | else { | 
|  | 962 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_FPEXT); | 
|  | 963 | widenScalarSrc(MI, WideTy, 3, TargetOpcode::G_FPEXT); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 964 | } | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 965 | Observer.changedInstr(MI); | 
| Roman Tereshin | 27bba44 | 2018-05-09 01:43:12 +0000 | [diff] [blame] | 966 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 967 |  | 
|  | 968 | case TargetOpcode::G_ICMP: | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 969 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 970 | if (TypeIdx == 0) | 
|  | 971 | widenScalarDst(MI, WideTy); | 
|  | 972 | else { | 
|  | 973 | unsigned ExtOpcode = CmpInst::isSigned(static_cast<CmpInst::Predicate>( | 
|  | 974 | MI.getOperand(1).getPredicate())) | 
|  | 975 | ? TargetOpcode::G_SEXT | 
|  | 976 | : TargetOpcode::G_ZEXT; | 
|  | 977 | widenScalarSrc(MI, WideTy, 2, ExtOpcode); | 
|  | 978 | widenScalarSrc(MI, WideTy, 3, ExtOpcode); | 
|  | 979 | } | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 980 | Observer.changedInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 981 | return Legalized; | 
|  | 982 |  | 
|  | 983 | case TargetOpcode::G_GEP: | 
| Tim Northover | 22d82cf | 2016-09-15 11:02:19 +0000 | [diff] [blame] | 984 | assert(TypeIdx == 1 && "unable to legalize pointer of GEP"); | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 985 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 986 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 987 | Observer.changedInstr(MI); | 
| Tim Northover | 22d82cf | 2016-09-15 11:02:19 +0000 | [diff] [blame] | 988 | return Legalized; | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 989 |  | 
| Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 990 | case TargetOpcode::G_PHI: { | 
|  | 991 | assert(TypeIdx == 0 && "Expecting only Idx 0"); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 992 |  | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 993 | Observer.changingInstr(MI); | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 994 | for (unsigned I = 1; I < MI.getNumOperands(); I += 2) { | 
|  | 995 | MachineBasicBlock &OpMBB = *MI.getOperand(I + 1).getMBB(); | 
|  | 996 | MIRBuilder.setInsertPt(OpMBB, OpMBB.getFirstTerminator()); | 
|  | 997 | widenScalarSrc(MI, WideTy, I, TargetOpcode::G_ANYEXT); | 
| Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 998 | } | 
| Roman Tereshin | d5fa9fd | 2018-05-09 17:28:18 +0000 | [diff] [blame] | 999 |  | 
|  | 1000 | MachineBasicBlock &MBB = *MI.getParent(); | 
|  | 1001 | MIRBuilder.setInsertPt(MBB, --MBB.getFirstNonPHI()); | 
|  | 1002 | widenScalarDst(MI, WideTy); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 1003 | Observer.changedInstr(MI); | 
| Aditya Nandakumar | 892979e | 2017-08-25 04:57:27 +0000 | [diff] [blame] | 1004 | return Legalized; | 
|  | 1005 | } | 
| Matt Arsenault | 6378629 | 2019-01-22 20:38:15 +0000 | [diff] [blame] | 1006 | case TargetOpcode::G_EXTRACT_VECTOR_ELT: { | 
|  | 1007 | if (TypeIdx == 0) { | 
|  | 1008 | unsigned VecReg = MI.getOperand(1).getReg(); | 
|  | 1009 | LLT VecTy = MRI.getType(VecReg); | 
|  | 1010 | Observer.changingInstr(MI); | 
|  | 1011 |  | 
|  | 1012 | widenScalarSrc(MI, LLT::vector(VecTy.getNumElements(), | 
|  | 1013 | WideTy.getSizeInBits()), | 
|  | 1014 | 1, TargetOpcode::G_SEXT); | 
|  | 1015 |  | 
|  | 1016 | widenScalarDst(MI, WideTy, 0); | 
|  | 1017 | Observer.changedInstr(MI); | 
|  | 1018 | return Legalized; | 
|  | 1019 | } | 
|  | 1020 |  | 
| Amara Emerson | cbd86d8 | 2018-10-25 14:04:54 +0000 | [diff] [blame] | 1021 | if (TypeIdx != 2) | 
|  | 1022 | return UnableToLegalize; | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 1023 | Observer.changingInstr(MI); | 
| Amara Emerson | cbd86d8 | 2018-10-25 14:04:54 +0000 | [diff] [blame] | 1024 | widenScalarSrc(MI, WideTy, 2, TargetOpcode::G_SEXT); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 1025 | Observer.changedInstr(MI); | 
| Amara Emerson | cbd86d8 | 2018-10-25 14:04:54 +0000 | [diff] [blame] | 1026 | return Legalized; | 
| Matt Arsenault | 6378629 | 2019-01-22 20:38:15 +0000 | [diff] [blame] | 1027 | } | 
| Matt Arsenault | 745fd9f | 2019-01-20 19:10:31 +0000 | [diff] [blame] | 1028 | case TargetOpcode::G_FADD: | 
|  | 1029 | case TargetOpcode::G_FMUL: | 
|  | 1030 | case TargetOpcode::G_FSUB: | 
|  | 1031 | case TargetOpcode::G_FMA: | 
|  | 1032 | case TargetOpcode::G_FNEG: | 
|  | 1033 | case TargetOpcode::G_FABS: | 
|  | 1034 | case TargetOpcode::G_FDIV: | 
|  | 1035 | case TargetOpcode::G_FREM: | 
| Jessica Paquette | 453ab1d | 2018-12-21 17:05:26 +0000 | [diff] [blame] | 1036 | case TargetOpcode::G_FCEIL: | 
| Matt Arsenault | 745fd9f | 2019-01-20 19:10:31 +0000 | [diff] [blame] | 1037 | assert(TypeIdx == 0); | 
| Jessica Paquette | 453ab1d | 2018-12-21 17:05:26 +0000 | [diff] [blame] | 1038 | Observer.changingInstr(MI); | 
| Matt Arsenault | 745fd9f | 2019-01-20 19:10:31 +0000 | [diff] [blame] | 1039 |  | 
|  | 1040 | for (unsigned I = 1, E = MI.getNumOperands(); I != E; ++I) | 
|  | 1041 | widenScalarSrc(MI, WideTy, I, TargetOpcode::G_FPEXT); | 
|  | 1042 |  | 
| Jessica Paquette | 453ab1d | 2018-12-21 17:05:26 +0000 | [diff] [blame] | 1043 | widenScalarDst(MI, WideTy, 0, TargetOpcode::G_FPTRUNC); | 
|  | 1044 | Observer.changedInstr(MI); | 
|  | 1045 | return Legalized; | 
| Tim Northover | 3233581 | 2016-08-04 18:35:11 +0000 | [diff] [blame] | 1046 | } | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1047 | } | 
|  | 1048 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 1049 | LegalizerHelper::LegalizeResult | 
|  | 1050 | LegalizerHelper::lower(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { | 
| Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 1051 | using namespace TargetOpcode; | 
| Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 1052 | MIRBuilder.setInstr(MI); | 
|  | 1053 |  | 
|  | 1054 | switch(MI.getOpcode()) { | 
|  | 1055 | default: | 
|  | 1056 | return UnableToLegalize; | 
|  | 1057 | case TargetOpcode::G_SREM: | 
|  | 1058 | case TargetOpcode::G_UREM: { | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 1059 | unsigned QuotReg = MRI.createGenericVirtualRegister(Ty); | 
|  | 1060 | MIRBuilder.buildInstr(MI.getOpcode() == G_SREM ? G_SDIV : G_UDIV) | 
| Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 1061 | .addDef(QuotReg) | 
|  | 1062 | .addUse(MI.getOperand(1).getReg()) | 
|  | 1063 | .addUse(MI.getOperand(2).getReg()); | 
|  | 1064 |  | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 1065 | unsigned ProdReg = MRI.createGenericVirtualRegister(Ty); | 
|  | 1066 | MIRBuilder.buildMul(ProdReg, QuotReg, MI.getOperand(2).getReg()); | 
|  | 1067 | MIRBuilder.buildSub(MI.getOperand(0).getReg(), MI.getOperand(1).getReg(), | 
|  | 1068 | ProdReg); | 
| Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 1069 | MI.eraseFromParent(); | 
|  | 1070 | return Legalized; | 
|  | 1071 | } | 
| Tim Northover | 0a9b279 | 2017-02-08 21:22:15 +0000 | [diff] [blame] | 1072 | case TargetOpcode::G_SMULO: | 
|  | 1073 | case TargetOpcode::G_UMULO: { | 
|  | 1074 | // Generate G_UMULH/G_SMULH to check for overflow and a normal G_MUL for the | 
|  | 1075 | // result. | 
|  | 1076 | unsigned Res = MI.getOperand(0).getReg(); | 
|  | 1077 | unsigned Overflow = MI.getOperand(1).getReg(); | 
|  | 1078 | unsigned LHS = MI.getOperand(2).getReg(); | 
|  | 1079 | unsigned RHS = MI.getOperand(3).getReg(); | 
|  | 1080 |  | 
|  | 1081 | MIRBuilder.buildMul(Res, LHS, RHS); | 
|  | 1082 |  | 
|  | 1083 | unsigned Opcode = MI.getOpcode() == TargetOpcode::G_SMULO | 
|  | 1084 | ? TargetOpcode::G_SMULH | 
|  | 1085 | : TargetOpcode::G_UMULH; | 
|  | 1086 |  | 
|  | 1087 | unsigned HiPart = MRI.createGenericVirtualRegister(Ty); | 
|  | 1088 | MIRBuilder.buildInstr(Opcode) | 
|  | 1089 | .addDef(HiPart) | 
|  | 1090 | .addUse(LHS) | 
|  | 1091 | .addUse(RHS); | 
|  | 1092 |  | 
|  | 1093 | unsigned Zero = MRI.createGenericVirtualRegister(Ty); | 
|  | 1094 | MIRBuilder.buildConstant(Zero, 0); | 
| Amara Emerson | 9de6213 | 2018-01-03 04:56:56 +0000 | [diff] [blame] | 1095 |  | 
|  | 1096 | // For *signed* multiply, overflow is detected by checking: | 
|  | 1097 | // (hi != (lo >> bitwidth-1)) | 
|  | 1098 | if (Opcode == TargetOpcode::G_SMULH) { | 
|  | 1099 | unsigned Shifted = MRI.createGenericVirtualRegister(Ty); | 
|  | 1100 | unsigned ShiftAmt = MRI.createGenericVirtualRegister(Ty); | 
|  | 1101 | MIRBuilder.buildConstant(ShiftAmt, Ty.getSizeInBits() - 1); | 
|  | 1102 | MIRBuilder.buildInstr(TargetOpcode::G_ASHR) | 
|  | 1103 | .addDef(Shifted) | 
|  | 1104 | .addUse(Res) | 
|  | 1105 | .addUse(ShiftAmt); | 
|  | 1106 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Shifted); | 
|  | 1107 | } else { | 
|  | 1108 | MIRBuilder.buildICmp(CmpInst::ICMP_NE, Overflow, HiPart, Zero); | 
|  | 1109 | } | 
| Tim Northover | 0a9b279 | 2017-02-08 21:22:15 +0000 | [diff] [blame] | 1110 | MI.eraseFromParent(); | 
|  | 1111 | return Legalized; | 
|  | 1112 | } | 
| Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 1113 | case TargetOpcode::G_FNEG: { | 
|  | 1114 | // TODO: Handle vector types once we are able to | 
|  | 1115 | // represent them. | 
|  | 1116 | if (Ty.isVector()) | 
|  | 1117 | return UnableToLegalize; | 
|  | 1118 | unsigned Res = MI.getOperand(0).getReg(); | 
|  | 1119 | Type *ZeroTy; | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 1120 | LLVMContext &Ctx = MIRBuilder.getMF().getFunction().getContext(); | 
| Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 1121 | switch (Ty.getSizeInBits()) { | 
|  | 1122 | case 16: | 
|  | 1123 | ZeroTy = Type::getHalfTy(Ctx); | 
|  | 1124 | break; | 
|  | 1125 | case 32: | 
|  | 1126 | ZeroTy = Type::getFloatTy(Ctx); | 
|  | 1127 | break; | 
|  | 1128 | case 64: | 
|  | 1129 | ZeroTy = Type::getDoubleTy(Ctx); | 
|  | 1130 | break; | 
| Amara Emerson | b6ddbef | 2017-12-19 17:21:35 +0000 | [diff] [blame] | 1131 | case 128: | 
|  | 1132 | ZeroTy = Type::getFP128Ty(Ctx); | 
|  | 1133 | break; | 
| Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 1134 | default: | 
|  | 1135 | llvm_unreachable("unexpected floating-point type"); | 
|  | 1136 | } | 
|  | 1137 | ConstantFP &ZeroForNegation = | 
|  | 1138 | *cast<ConstantFP>(ConstantFP::getZeroValueForNegation(ZeroTy)); | 
| Volkan Keles | 02bb174 | 2018-02-14 19:58:36 +0000 | [diff] [blame] | 1139 | auto Zero = MIRBuilder.buildFConstant(Ty, ZeroForNegation); | 
| Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 1140 | MIRBuilder.buildInstr(TargetOpcode::G_FSUB) | 
|  | 1141 | .addDef(Res) | 
| Volkan Keles | 02bb174 | 2018-02-14 19:58:36 +0000 | [diff] [blame] | 1142 | .addUse(Zero->getOperand(0).getReg()) | 
| Volkan Keles | 5698b2a | 2017-03-08 18:09:14 +0000 | [diff] [blame] | 1143 | .addUse(MI.getOperand(1).getReg()); | 
|  | 1144 | MI.eraseFromParent(); | 
|  | 1145 | return Legalized; | 
|  | 1146 | } | 
| Volkan Keles | 225921a | 2017-03-10 21:25:09 +0000 | [diff] [blame] | 1147 | case TargetOpcode::G_FSUB: { | 
|  | 1148 | // Lower (G_FSUB LHS, RHS) to (G_FADD LHS, (G_FNEG RHS)). | 
|  | 1149 | // First, check if G_FNEG is marked as Lower. If so, we may | 
|  | 1150 | // end up with an infinite loop as G_FSUB is used to legalize G_FNEG. | 
| Daniel Sanders | 9ade559 | 2018-01-29 17:37:29 +0000 | [diff] [blame] | 1151 | if (LI.getAction({G_FNEG, {Ty}}).Action == Lower) | 
| Volkan Keles | 225921a | 2017-03-10 21:25:09 +0000 | [diff] [blame] | 1152 | return UnableToLegalize; | 
|  | 1153 | unsigned Res = MI.getOperand(0).getReg(); | 
|  | 1154 | unsigned LHS = MI.getOperand(1).getReg(); | 
|  | 1155 | unsigned RHS = MI.getOperand(2).getReg(); | 
|  | 1156 | unsigned Neg = MRI.createGenericVirtualRegister(Ty); | 
|  | 1157 | MIRBuilder.buildInstr(TargetOpcode::G_FNEG).addDef(Neg).addUse(RHS); | 
|  | 1158 | MIRBuilder.buildInstr(TargetOpcode::G_FADD) | 
|  | 1159 | .addDef(Res) | 
|  | 1160 | .addUse(LHS) | 
|  | 1161 | .addUse(Neg); | 
|  | 1162 | MI.eraseFromParent(); | 
|  | 1163 | return Legalized; | 
|  | 1164 | } | 
| Daniel Sanders | aef1dfc | 2017-11-30 20:11:42 +0000 | [diff] [blame] | 1165 | case TargetOpcode::G_ATOMIC_CMPXCHG_WITH_SUCCESS: { | 
|  | 1166 | unsigned OldValRes = MI.getOperand(0).getReg(); | 
|  | 1167 | unsigned SuccessRes = MI.getOperand(1).getReg(); | 
|  | 1168 | unsigned Addr = MI.getOperand(2).getReg(); | 
|  | 1169 | unsigned CmpVal = MI.getOperand(3).getReg(); | 
|  | 1170 | unsigned NewVal = MI.getOperand(4).getReg(); | 
|  | 1171 | MIRBuilder.buildAtomicCmpXchg(OldValRes, Addr, CmpVal, NewVal, | 
|  | 1172 | **MI.memoperands_begin()); | 
|  | 1173 | MIRBuilder.buildICmp(CmpInst::ICMP_EQ, SuccessRes, OldValRes, CmpVal); | 
|  | 1174 | MI.eraseFromParent(); | 
|  | 1175 | return Legalized; | 
|  | 1176 | } | 
| Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 1177 | case TargetOpcode::G_LOAD: | 
|  | 1178 | case TargetOpcode::G_SEXTLOAD: | 
|  | 1179 | case TargetOpcode::G_ZEXTLOAD: { | 
|  | 1180 | // Lower to a memory-width G_LOAD and a G_SEXT/G_ZEXT/G_ANYEXT | 
|  | 1181 | unsigned DstReg = MI.getOperand(0).getReg(); | 
|  | 1182 | unsigned PtrReg = MI.getOperand(1).getReg(); | 
|  | 1183 | LLT DstTy = MRI.getType(DstReg); | 
|  | 1184 | auto &MMO = **MI.memoperands_begin(); | 
|  | 1185 |  | 
|  | 1186 | if (DstTy.getSizeInBits() == MMO.getSize() /* in bytes */ * 8) { | 
| Daniel Sanders | 2de9d4a | 2018-04-30 17:20:01 +0000 | [diff] [blame] | 1187 | // In the case of G_LOAD, this was a non-extending load already and we're | 
|  | 1188 | // about to lower to the same instruction. | 
|  | 1189 | if (MI.getOpcode() == TargetOpcode::G_LOAD) | 
|  | 1190 | return UnableToLegalize; | 
| Daniel Sanders | 5eb9f58 | 2018-04-28 18:14:50 +0000 | [diff] [blame] | 1191 | MIRBuilder.buildLoad(DstReg, PtrReg, MMO); | 
|  | 1192 | MI.eraseFromParent(); | 
|  | 1193 | return Legalized; | 
|  | 1194 | } | 
|  | 1195 |  | 
|  | 1196 | if (DstTy.isScalar()) { | 
|  | 1197 | unsigned TmpReg = MRI.createGenericVirtualRegister( | 
|  | 1198 | LLT::scalar(MMO.getSize() /* in bytes */ * 8)); | 
|  | 1199 | MIRBuilder.buildLoad(TmpReg, PtrReg, MMO); | 
|  | 1200 | switch (MI.getOpcode()) { | 
|  | 1201 | default: | 
|  | 1202 | llvm_unreachable("Unexpected opcode"); | 
|  | 1203 | case TargetOpcode::G_LOAD: | 
|  | 1204 | MIRBuilder.buildAnyExt(DstReg, TmpReg); | 
|  | 1205 | break; | 
|  | 1206 | case TargetOpcode::G_SEXTLOAD: | 
|  | 1207 | MIRBuilder.buildSExt(DstReg, TmpReg); | 
|  | 1208 | break; | 
|  | 1209 | case TargetOpcode::G_ZEXTLOAD: | 
|  | 1210 | MIRBuilder.buildZExt(DstReg, TmpReg); | 
|  | 1211 | break; | 
|  | 1212 | } | 
|  | 1213 | MI.eraseFromParent(); | 
|  | 1214 | return Legalized; | 
|  | 1215 | } | 
|  | 1216 |  | 
|  | 1217 | return UnableToLegalize; | 
|  | 1218 | } | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1219 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: | 
|  | 1220 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: | 
|  | 1221 | case TargetOpcode::G_CTLZ: | 
|  | 1222 | case TargetOpcode::G_CTTZ: | 
|  | 1223 | case TargetOpcode::G_CTPOP: | 
|  | 1224 | return lowerBitCount(MI, TypeIdx, Ty); | 
| Petar Avramovic | b8276f2 | 2018-12-17 12:31:07 +0000 | [diff] [blame] | 1225 | case G_UADDE: { | 
|  | 1226 | unsigned Res = MI.getOperand(0).getReg(); | 
|  | 1227 | unsigned CarryOut = MI.getOperand(1).getReg(); | 
|  | 1228 | unsigned LHS = MI.getOperand(2).getReg(); | 
|  | 1229 | unsigned RHS = MI.getOperand(3).getReg(); | 
|  | 1230 | unsigned CarryIn = MI.getOperand(4).getReg(); | 
|  | 1231 |  | 
|  | 1232 | unsigned TmpRes = MRI.createGenericVirtualRegister(Ty); | 
|  | 1233 | unsigned ZExtCarryIn = MRI.createGenericVirtualRegister(Ty); | 
|  | 1234 |  | 
|  | 1235 | MIRBuilder.buildAdd(TmpRes, LHS, RHS); | 
|  | 1236 | MIRBuilder.buildZExt(ZExtCarryIn, CarryIn); | 
|  | 1237 | MIRBuilder.buildAdd(Res, TmpRes, ZExtCarryIn); | 
|  | 1238 | MIRBuilder.buildICmp(CmpInst::ICMP_ULT, CarryOut, Res, LHS); | 
|  | 1239 |  | 
|  | 1240 | MI.eraseFromParent(); | 
|  | 1241 | return Legalized; | 
|  | 1242 | } | 
| Tim Northover | cecee56 | 2016-08-26 17:46:13 +0000 | [diff] [blame] | 1243 | } | 
|  | 1244 | } | 
|  | 1245 |  | 
| Tim Northover | 69fa84a | 2016-10-14 22:18:18 +0000 | [diff] [blame] | 1246 | LegalizerHelper::LegalizeResult | 
|  | 1247 | LegalizerHelper::fewerElementsVector(MachineInstr &MI, unsigned TypeIdx, | 
|  | 1248 | LLT NarrowTy) { | 
| Quentin Colombet | 5e60bcd | 2016-08-27 02:38:21 +0000 | [diff] [blame] | 1249 | // FIXME: Don't know how to handle secondary types yet. | 
|  | 1250 | if (TypeIdx != 0) | 
|  | 1251 | return UnableToLegalize; | 
| Volkan Keles | 574d737 | 2018-12-14 22:11:20 +0000 | [diff] [blame] | 1252 |  | 
|  | 1253 | MIRBuilder.setInstr(MI); | 
| Matt Arsenault | aebb2ee | 2019-01-22 20:14:29 +0000 | [diff] [blame] | 1254 | unsigned Opc = MI.getOpcode(); | 
|  | 1255 | switch (Opc) { | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1256 | default: | 
|  | 1257 | return UnableToLegalize; | 
| Matt Arsenault | 3dddb16 | 2019-01-09 07:51:52 +0000 | [diff] [blame] | 1258 | case TargetOpcode::G_IMPLICIT_DEF: { | 
|  | 1259 | SmallVector<unsigned, 2> DstRegs; | 
|  | 1260 |  | 
|  | 1261 | unsigned NarrowSize = NarrowTy.getSizeInBits(); | 
|  | 1262 | unsigned DstReg = MI.getOperand(0).getReg(); | 
|  | 1263 | unsigned Size = MRI.getType(DstReg).getSizeInBits(); | 
|  | 1264 | int NumParts = Size / NarrowSize; | 
|  | 1265 | // FIXME: Don't know how to handle the situation where the small vectors | 
|  | 1266 | // aren't all the same size yet. | 
|  | 1267 | if (Size % NarrowSize != 0) | 
|  | 1268 | return UnableToLegalize; | 
|  | 1269 |  | 
|  | 1270 | for (int i = 0; i < NumParts; ++i) { | 
|  | 1271 | unsigned TmpReg = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 1272 | MIRBuilder.buildUndef(TmpReg); | 
|  | 1273 | DstRegs.push_back(TmpReg); | 
|  | 1274 | } | 
|  | 1275 |  | 
|  | 1276 | if (NarrowTy.isVector()) | 
|  | 1277 | MIRBuilder.buildConcatVectors(DstReg, DstRegs); | 
|  | 1278 | else | 
|  | 1279 | MIRBuilder.buildBuildVector(DstReg, DstRegs); | 
|  | 1280 |  | 
|  | 1281 | MI.eraseFromParent(); | 
|  | 1282 | return Legalized; | 
|  | 1283 | } | 
| Matt Arsenault | aebb2ee | 2019-01-22 20:14:29 +0000 | [diff] [blame] | 1284 | case TargetOpcode::G_ADD: | 
|  | 1285 | case TargetOpcode::G_FADD: | 
|  | 1286 | case TargetOpcode::G_FMUL: | 
|  | 1287 | case TargetOpcode::G_FSUB: | 
|  | 1288 | case TargetOpcode::G_FNEG: | 
|  | 1289 | case TargetOpcode::G_FABS: | 
|  | 1290 | case TargetOpcode::G_FDIV: | 
|  | 1291 | case TargetOpcode::G_FREM: | 
|  | 1292 | case TargetOpcode::G_FMA: { | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1293 | unsigned NarrowSize = NarrowTy.getSizeInBits(); | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 1294 | unsigned DstReg = MI.getOperand(0).getReg(); | 
| Matt Arsenault | aebb2ee | 2019-01-22 20:14:29 +0000 | [diff] [blame] | 1295 | unsigned Flags = MI.getFlags(); | 
| Kristof Beyls | af9814a | 2017-11-07 10:34:34 +0000 | [diff] [blame] | 1296 | unsigned Size = MRI.getType(DstReg).getSizeInBits(); | 
|  | 1297 | int NumParts = Size / NarrowSize; | 
|  | 1298 | // FIXME: Don't know how to handle the situation where the small vectors | 
|  | 1299 | // aren't all the same size yet. | 
|  | 1300 | if (Size % NarrowSize != 0) | 
|  | 1301 | return UnableToLegalize; | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1302 |  | 
| Matt Arsenault | aebb2ee | 2019-01-22 20:14:29 +0000 | [diff] [blame] | 1303 | unsigned NumOps = MI.getNumOperands() - 1; | 
|  | 1304 | SmallVector<unsigned, 2> DstRegs, Src0Regs, Src1Regs, Src2Regs; | 
|  | 1305 |  | 
|  | 1306 | extractParts(MI.getOperand(1).getReg(), NarrowTy, NumParts, Src0Regs); | 
|  | 1307 |  | 
|  | 1308 | if (NumOps >= 2) | 
|  | 1309 | extractParts(MI.getOperand(2).getReg(), NarrowTy, NumParts, Src1Regs); | 
|  | 1310 |  | 
|  | 1311 | if (NumOps >= 3) | 
|  | 1312 | extractParts(MI.getOperand(3).getReg(), NarrowTy, NumParts, Src2Regs); | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1313 |  | 
|  | 1314 | for (int i = 0; i < NumParts; ++i) { | 
| Tim Northover | 0f140c7 | 2016-09-09 11:46:34 +0000 | [diff] [blame] | 1315 | unsigned DstReg = MRI.createGenericVirtualRegister(NarrowTy); | 
| Matt Arsenault | aebb2ee | 2019-01-22 20:14:29 +0000 | [diff] [blame] | 1316 |  | 
|  | 1317 | if (NumOps == 1) | 
|  | 1318 | MIRBuilder.buildInstr(Opc, {DstReg}, {Src0Regs[i]}, Flags); | 
|  | 1319 | else if (NumOps == 2) { | 
|  | 1320 | MIRBuilder.buildInstr(Opc, {DstReg}, {Src0Regs[i], Src1Regs[i]}, Flags); | 
|  | 1321 | } else if (NumOps == 3) { | 
|  | 1322 | MIRBuilder.buildInstr(Opc, {DstReg}, | 
|  | 1323 | {Src0Regs[i], Src1Regs[i], Src2Regs[i]}, Flags); | 
|  | 1324 | } | 
|  | 1325 |  | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1326 | DstRegs.push_back(DstReg); | 
|  | 1327 | } | 
|  | 1328 |  | 
| Matt Arsenault | aebb2ee | 2019-01-22 20:14:29 +0000 | [diff] [blame] | 1329 | if (NarrowTy.isVector()) | 
|  | 1330 | MIRBuilder.buildConcatVectors(DstReg, DstRegs); | 
|  | 1331 | else | 
|  | 1332 | MIRBuilder.buildBuildVector(DstReg, DstRegs); | 
|  | 1333 |  | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1334 | MI.eraseFromParent(); | 
|  | 1335 | return Legalized; | 
|  | 1336 | } | 
| Volkan Keles | 574d737 | 2018-12-14 22:11:20 +0000 | [diff] [blame] | 1337 | case TargetOpcode::G_LOAD: | 
|  | 1338 | case TargetOpcode::G_STORE: { | 
|  | 1339 | bool IsLoad = MI.getOpcode() == TargetOpcode::G_LOAD; | 
|  | 1340 | unsigned ValReg = MI.getOperand(0).getReg(); | 
|  | 1341 | unsigned AddrReg = MI.getOperand(1).getReg(); | 
|  | 1342 | unsigned NarrowSize = NarrowTy.getSizeInBits(); | 
|  | 1343 | unsigned Size = MRI.getType(ValReg).getSizeInBits(); | 
|  | 1344 | unsigned NumParts = Size / NarrowSize; | 
|  | 1345 |  | 
|  | 1346 | SmallVector<unsigned, 8> NarrowRegs; | 
|  | 1347 | if (!IsLoad) | 
|  | 1348 | extractParts(ValReg, NarrowTy, NumParts, NarrowRegs); | 
|  | 1349 |  | 
|  | 1350 | const LLT OffsetTy = | 
|  | 1351 | LLT::scalar(MRI.getType(AddrReg).getScalarSizeInBits()); | 
|  | 1352 | MachineFunction &MF = *MI.getMF(); | 
|  | 1353 | MachineMemOperand *MMO = *MI.memoperands_begin(); | 
|  | 1354 | for (unsigned Idx = 0; Idx < NumParts; ++Idx) { | 
|  | 1355 | unsigned Adjustment = Idx * NarrowTy.getSizeInBits() / 8; | 
|  | 1356 | unsigned Alignment = MinAlign(MMO->getAlignment(), Adjustment); | 
|  | 1357 | unsigned NewAddrReg = 0; | 
|  | 1358 | MIRBuilder.materializeGEP(NewAddrReg, AddrReg, OffsetTy, Adjustment); | 
|  | 1359 | MachineMemOperand &NewMMO = *MF.getMachineMemOperand( | 
|  | 1360 | MMO->getPointerInfo().getWithOffset(Adjustment), MMO->getFlags(), | 
|  | 1361 | NarrowTy.getSizeInBits() / 8, Alignment); | 
|  | 1362 | if (IsLoad) { | 
|  | 1363 | unsigned Dst = MRI.createGenericVirtualRegister(NarrowTy); | 
|  | 1364 | NarrowRegs.push_back(Dst); | 
|  | 1365 | MIRBuilder.buildLoad(Dst, NewAddrReg, NewMMO); | 
|  | 1366 | } else { | 
|  | 1367 | MIRBuilder.buildStore(NarrowRegs[Idx], NewAddrReg, NewMMO); | 
|  | 1368 | } | 
|  | 1369 | } | 
|  | 1370 | if (IsLoad) { | 
|  | 1371 | if (NarrowTy.isVector()) | 
|  | 1372 | MIRBuilder.buildConcatVectors(ValReg, NarrowRegs); | 
|  | 1373 | else | 
|  | 1374 | MIRBuilder.buildBuildVector(ValReg, NarrowRegs); | 
|  | 1375 | } | 
|  | 1376 | MI.eraseFromParent(); | 
|  | 1377 | return Legalized; | 
|  | 1378 | } | 
| Tim Northover | 33b07d6 | 2016-07-22 20:03:43 +0000 | [diff] [blame] | 1379 | } | 
|  | 1380 | } | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1381 |  | 
|  | 1382 | LegalizerHelper::LegalizeResult | 
|  | 1383 | LegalizerHelper::lowerBitCount(MachineInstr &MI, unsigned TypeIdx, LLT Ty) { | 
|  | 1384 | unsigned Opc = MI.getOpcode(); | 
|  | 1385 | auto &TII = *MI.getMF()->getSubtarget().getInstrInfo(); | 
| Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 1386 | auto isSupported = [this](const LegalityQuery &Q) { | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1387 | auto QAction = LI.getAction(Q).Action; | 
| Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 1388 | return QAction == Legal || QAction == Libcall || QAction == Custom; | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1389 | }; | 
|  | 1390 | switch (Opc) { | 
|  | 1391 | default: | 
|  | 1392 | return UnableToLegalize; | 
|  | 1393 | case TargetOpcode::G_CTLZ_ZERO_UNDEF: { | 
|  | 1394 | // This trivially expands to CTLZ. | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 1395 | Observer.changingInstr(MI); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1396 | MI.setDesc(TII.get(TargetOpcode::G_CTLZ)); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 1397 | Observer.changedInstr(MI); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1398 | return Legalized; | 
|  | 1399 | } | 
|  | 1400 | case TargetOpcode::G_CTLZ: { | 
|  | 1401 | unsigned SrcReg = MI.getOperand(1).getReg(); | 
|  | 1402 | unsigned Len = Ty.getSizeInBits(); | 
| Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 1403 | if (isSupported({TargetOpcode::G_CTLZ_ZERO_UNDEF, {Ty}})) { | 
|  | 1404 | // If CTLZ_ZERO_UNDEF is supported, emit that and a select for zero. | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 1405 | auto MIBCtlzZU = MIRBuilder.buildInstr(TargetOpcode::G_CTLZ_ZERO_UNDEF, | 
|  | 1406 | {Ty}, {SrcReg}); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1407 | auto MIBZero = MIRBuilder.buildConstant(Ty, 0); | 
|  | 1408 | auto MIBLen = MIRBuilder.buildConstant(Ty, Len); | 
|  | 1409 | auto MIBICmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), | 
|  | 1410 | SrcReg, MIBZero); | 
|  | 1411 | MIRBuilder.buildSelect(MI.getOperand(0).getReg(), MIBICmp, MIBLen, | 
|  | 1412 | MIBCtlzZU); | 
|  | 1413 | MI.eraseFromParent(); | 
|  | 1414 | return Legalized; | 
|  | 1415 | } | 
|  | 1416 | // for now, we do this: | 
|  | 1417 | // NewLen = NextPowerOf2(Len); | 
|  | 1418 | // x = x | (x >> 1); | 
|  | 1419 | // x = x | (x >> 2); | 
|  | 1420 | // ... | 
|  | 1421 | // x = x | (x >>16); | 
|  | 1422 | // x = x | (x >>32); // for 64-bit input | 
|  | 1423 | // Upto NewLen/2 | 
|  | 1424 | // return Len - popcount(x); | 
|  | 1425 | // | 
|  | 1426 | // Ref: "Hacker's Delight" by Henry Warren | 
|  | 1427 | unsigned Op = SrcReg; | 
|  | 1428 | unsigned NewLen = PowerOf2Ceil(Len); | 
|  | 1429 | for (unsigned i = 0; (1U << i) <= (NewLen / 2); ++i) { | 
|  | 1430 | auto MIBShiftAmt = MIRBuilder.buildConstant(Ty, 1ULL << i); | 
|  | 1431 | auto MIBOp = MIRBuilder.buildInstr( | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 1432 | TargetOpcode::G_OR, {Ty}, | 
|  | 1433 | {Op, MIRBuilder.buildInstr(TargetOpcode::G_LSHR, {Ty}, | 
|  | 1434 | {Op, MIBShiftAmt})}); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1435 | Op = MIBOp->getOperand(0).getReg(); | 
|  | 1436 | } | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 1437 | auto MIBPop = MIRBuilder.buildInstr(TargetOpcode::G_CTPOP, {Ty}, {Op}); | 
|  | 1438 | MIRBuilder.buildInstr(TargetOpcode::G_SUB, {MI.getOperand(0).getReg()}, | 
|  | 1439 | {MIRBuilder.buildConstant(Ty, Len), MIBPop}); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1440 | MI.eraseFromParent(); | 
|  | 1441 | return Legalized; | 
|  | 1442 | } | 
|  | 1443 | case TargetOpcode::G_CTTZ_ZERO_UNDEF: { | 
|  | 1444 | // This trivially expands to CTTZ. | 
| Daniel Sanders | d001e0e | 2018-12-12 23:48:13 +0000 | [diff] [blame] | 1445 | Observer.changingInstr(MI); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1446 | MI.setDesc(TII.get(TargetOpcode::G_CTTZ)); | 
| Aditya Nandakumar | f75d4f3 | 2018-12-05 20:14:52 +0000 | [diff] [blame] | 1447 | Observer.changedInstr(MI); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1448 | return Legalized; | 
|  | 1449 | } | 
|  | 1450 | case TargetOpcode::G_CTTZ: { | 
|  | 1451 | unsigned SrcReg = MI.getOperand(1).getReg(); | 
|  | 1452 | unsigned Len = Ty.getSizeInBits(); | 
| Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 1453 | if (isSupported({TargetOpcode::G_CTTZ_ZERO_UNDEF, {Ty}})) { | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1454 | // If CTTZ_ZERO_UNDEF is legal or custom, emit that and a select with | 
|  | 1455 | // zero. | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 1456 | auto MIBCttzZU = MIRBuilder.buildInstr(TargetOpcode::G_CTTZ_ZERO_UNDEF, | 
|  | 1457 | {Ty}, {SrcReg}); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1458 | auto MIBZero = MIRBuilder.buildConstant(Ty, 0); | 
|  | 1459 | auto MIBLen = MIRBuilder.buildConstant(Ty, Len); | 
|  | 1460 | auto MIBICmp = MIRBuilder.buildICmp(CmpInst::ICMP_EQ, LLT::scalar(1), | 
|  | 1461 | SrcReg, MIBZero); | 
|  | 1462 | MIRBuilder.buildSelect(MI.getOperand(0).getReg(), MIBICmp, MIBLen, | 
|  | 1463 | MIBCttzZU); | 
|  | 1464 | MI.eraseFromParent(); | 
|  | 1465 | return Legalized; | 
|  | 1466 | } | 
|  | 1467 | // for now, we use: { return popcount(~x & (x - 1)); } | 
|  | 1468 | // unless the target has ctlz but not ctpop, in which case we use: | 
|  | 1469 | // { return 32 - nlz(~x & (x-1)); } | 
|  | 1470 | // Ref: "Hacker's Delight" by Henry Warren | 
|  | 1471 | auto MIBCstNeg1 = MIRBuilder.buildConstant(Ty, -1); | 
|  | 1472 | auto MIBNot = | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 1473 | MIRBuilder.buildInstr(TargetOpcode::G_XOR, {Ty}, {SrcReg, MIBCstNeg1}); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1474 | auto MIBTmp = MIRBuilder.buildInstr( | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 1475 | TargetOpcode::G_AND, {Ty}, | 
|  | 1476 | {MIBNot, MIRBuilder.buildInstr(TargetOpcode::G_ADD, {Ty}, | 
|  | 1477 | {SrcReg, MIBCstNeg1})}); | 
| Diana Picus | 0528e2c | 2018-11-26 11:07:02 +0000 | [diff] [blame] | 1478 | if (!isSupported({TargetOpcode::G_CTPOP, {Ty}}) && | 
|  | 1479 | isSupported({TargetOpcode::G_CTLZ, {Ty}})) { | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1480 | auto MIBCstLen = MIRBuilder.buildConstant(Ty, Len); | 
|  | 1481 | MIRBuilder.buildInstr( | 
| Aditya Nandakumar | cef44a2 | 2018-12-11 00:48:50 +0000 | [diff] [blame] | 1482 | TargetOpcode::G_SUB, {MI.getOperand(0).getReg()}, | 
|  | 1483 | {MIBCstLen, | 
|  | 1484 | MIRBuilder.buildInstr(TargetOpcode::G_CTLZ, {Ty}, {MIBTmp})}); | 
| Aditya Nandakumar | c0333f7 | 2018-08-21 17:30:31 +0000 | [diff] [blame] | 1485 | MI.eraseFromParent(); | 
|  | 1486 | return Legalized; | 
|  | 1487 | } | 
|  | 1488 | MI.setDesc(TII.get(TargetOpcode::G_CTPOP)); | 
|  | 1489 | MI.getOperand(1).setReg(MIBTmp->getOperand(0).getReg()); | 
|  | 1490 | return Legalized; | 
|  | 1491 | } | 
|  | 1492 | } | 
|  | 1493 | } |