Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 1 | //===-- SparcTargetMachine.cpp - Define TargetMachine for Sparc -----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // |
| 11 | //===----------------------------------------------------------------------===// |
| 12 | |
| 13 | #include "SparcTargetMachine.h" |
Aditya Nandakumar | a271932 | 2014-11-13 09:26:31 +0000 | [diff] [blame] | 14 | #include "SparcTargetObjectFile.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 15 | #include "Sparc.h" |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 16 | #include "llvm/CodeGen/Passes.h" |
Matthias Braun | 31d19d4 | 2016-05-10 03:21:59 +0000 | [diff] [blame^] | 17 | #include "llvm/CodeGen/TargetPassConfig.h" |
Chandler Carruth | 30d69c2 | 2015-02-13 10:01:29 +0000 | [diff] [blame] | 18 | #include "llvm/IR/LegacyPassManager.h" |
Evan Cheng | 2bb4035 | 2011-08-24 18:08:43 +0000 | [diff] [blame] | 19 | #include "llvm/Support/TargetRegistry.h" |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 20 | using namespace llvm; |
| 21 | |
Daniel Dunbar | 5680b4f | 2009-07-25 06:49:55 +0000 | [diff] [blame] | 22 | extern "C" void LLVMInitializeSparcTarget() { |
| 23 | // Register the target. |
Chris Lattner | 8228b11 | 2010-02-04 06:34:01 +0000 | [diff] [blame] | 24 | RegisterTargetMachine<SparcV8TargetMachine> X(TheSparcTarget); |
| 25 | RegisterTargetMachine<SparcV9TargetMachine> Y(TheSparcV9Target); |
Douglas Katzman | 9160e78 | 2015-04-29 20:30:57 +0000 | [diff] [blame] | 26 | RegisterTargetMachine<SparcelTargetMachine> Z(TheSparcelTarget); |
Jim Laskey | ae92ce8 | 2006-09-07 23:39:26 +0000 | [diff] [blame] | 27 | } |
| 28 | |
Douglas Katzman | 9160e78 | 2015-04-29 20:30:57 +0000 | [diff] [blame] | 29 | static std::string computeDataLayout(const Triple &T, bool is64Bit) { |
| 30 | // Sparc is typically big endian, but some are little. |
| 31 | std::string Ret = T.getArch() == Triple::sparcel ? "e" : "E"; |
| 32 | Ret += "-m:e"; |
Eric Christopher | 8b77065 | 2015-01-26 19:03:15 +0000 | [diff] [blame] | 33 | |
| 34 | // Some ABIs have 32bit pointers. |
| 35 | if (!is64Bit) |
| 36 | Ret += "-p:32:32"; |
| 37 | |
| 38 | // Alignments for 64 bit integers. |
| 39 | Ret += "-i64:64"; |
| 40 | |
| 41 | // On SparcV9 128 floats are aligned to 128 bits, on others only to 64. |
| 42 | // On SparcV9 registers can hold 64 or 32 bits, on others only 32. |
| 43 | if (is64Bit) |
| 44 | Ret += "-n32:64"; |
| 45 | else |
| 46 | Ret += "-f128:64-n32"; |
| 47 | |
| 48 | if (is64Bit) |
| 49 | Ret += "-S128"; |
| 50 | else |
| 51 | Ret += "-S64"; |
| 52 | |
| 53 | return Ret; |
| 54 | } |
| 55 | |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 56 | /// SparcTargetMachine ctor - Create an ILP32 architecture model |
| 57 | /// |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 58 | SparcTargetMachine::SparcTargetMachine(const Target &T, const Triple &TT, |
Evan Cheng | 2129f59 | 2011-07-19 06:37:02 +0000 | [diff] [blame] | 59 | StringRef CPU, StringRef FS, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 60 | const TargetOptions &Options, |
Evan Cheng | efd9b42 | 2011-07-20 07:51:56 +0000 | [diff] [blame] | 61 | Reloc::Model RM, CodeModel::Model CM, |
Mehdi Amini | 93e1ea1 | 2015-03-12 00:07:24 +0000 | [diff] [blame] | 62 | CodeGenOpt::Level OL, bool is64bit) |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 63 | : LLVMTargetMachine(T, computeDataLayout(TT, is64bit), TT, CPU, FS, Options, |
| 64 | RM, CM, OL), |
Mehdi Amini | 93e1ea1 | 2015-03-12 00:07:24 +0000 | [diff] [blame] | 65 | TLOF(make_unique<SparcELFTargetObjectFile>()), |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 66 | Subtarget(TT, CPU, FS, *this, is64bit) { |
Rafael Espindola | 227144c | 2013-05-13 01:16:13 +0000 | [diff] [blame] | 67 | initAsmInfo(); |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 68 | } |
| 69 | |
Reid Kleckner | 357600e | 2014-11-20 23:37:18 +0000 | [diff] [blame] | 70 | SparcTargetMachine::~SparcTargetMachine() {} |
| 71 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 72 | namespace { |
| 73 | /// Sparc Code Generator Pass Configuration Options. |
| 74 | class SparcPassConfig : public TargetPassConfig { |
| 75 | public: |
Andrew Trick | f8ea108 | 2012-02-04 02:56:59 +0000 | [diff] [blame] | 76 | SparcPassConfig(SparcTargetMachine *TM, PassManagerBase &PM) |
| 77 | : TargetPassConfig(TM, PM) {} |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 78 | |
| 79 | SparcTargetMachine &getSparcTargetMachine() const { |
| 80 | return getTM<SparcTargetMachine>(); |
| 81 | } |
| 82 | |
Robin Morisset | e2de06b | 2014-10-16 20:34:57 +0000 | [diff] [blame] | 83 | void addIRPasses() override; |
Craig Topper | b0c941b | 2014-04-29 07:57:13 +0000 | [diff] [blame] | 84 | bool addInstSelector() override; |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 85 | void addPreEmitPass() override; |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 86 | }; |
| 87 | } // namespace |
| 88 | |
Andrew Trick | f8ea108 | 2012-02-04 02:56:59 +0000 | [diff] [blame] | 89 | TargetPassConfig *SparcTargetMachine::createPassConfig(PassManagerBase &PM) { |
| 90 | return new SparcPassConfig(this, PM); |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 91 | } |
| 92 | |
Robin Morisset | e2de06b | 2014-10-16 20:34:57 +0000 | [diff] [blame] | 93 | void SparcPassConfig::addIRPasses() { |
| 94 | addPass(createAtomicExpandPass(&getSparcTargetMachine())); |
| 95 | |
| 96 | TargetPassConfig::addIRPasses(); |
| 97 | } |
| 98 | |
Andrew Trick | ccb6736 | 2012-02-03 05:12:41 +0000 | [diff] [blame] | 99 | bool SparcPassConfig::addInstSelector() { |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 100 | addPass(createSparcISelDag(getSparcTargetMachine())); |
Chris Lattner | 158e1f5 | 2006-02-05 05:50:24 +0000 | [diff] [blame] | 101 | return false; |
| 102 | } |
| 103 | |
Matthias Braun | 7e37a5f | 2014-12-11 21:26:47 +0000 | [diff] [blame] | 104 | void SparcPassConfig::addPreEmitPass(){ |
Bob Wilson | bbd38dd | 2012-07-02 19:48:31 +0000 | [diff] [blame] | 105 | addPass(createSparcDelaySlotFillerPass(getSparcTargetMachine())); |
Chris Lattner | 12e9730 | 2006-09-04 04:14:57 +0000 | [diff] [blame] | 106 | } |
Chris Lattner | 8228b11 | 2010-02-04 06:34:01 +0000 | [diff] [blame] | 107 | |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 108 | void SparcV8TargetMachine::anchor() { } |
| 109 | |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 110 | SparcV8TargetMachine::SparcV8TargetMachine(const Target &T, const Triple &TT, |
| 111 | StringRef CPU, StringRef FS, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 112 | const TargetOptions &Options, |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 113 | Reloc::Model RM, CodeModel::Model CM, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 114 | CodeGenOpt::Level OL) |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 115 | : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {} |
Chris Lattner | 8228b11 | 2010-02-04 06:34:01 +0000 | [diff] [blame] | 116 | |
David Blaikie | a379b181 | 2011-12-20 02:50:00 +0000 | [diff] [blame] | 117 | void SparcV9TargetMachine::anchor() { } |
| 118 | |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 119 | SparcV9TargetMachine::SparcV9TargetMachine(const Target &T, const Triple &TT, |
Douglas Katzman | 9160e78 | 2015-04-29 20:30:57 +0000 | [diff] [blame] | 120 | StringRef CPU, StringRef FS, |
Nick Lewycky | 50f02cb | 2011-12-02 22:16:29 +0000 | [diff] [blame] | 121 | const TargetOptions &Options, |
Douglas Katzman | 9160e78 | 2015-04-29 20:30:57 +0000 | [diff] [blame] | 122 | Reloc::Model RM, CodeModel::Model CM, |
Evan Cheng | ecb2908 | 2011-11-16 08:38:26 +0000 | [diff] [blame] | 123 | CodeGenOpt::Level OL) |
Douglas Katzman | 9160e78 | 2015-04-29 20:30:57 +0000 | [diff] [blame] | 124 | : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, true) {} |
| 125 | |
| 126 | void SparcelTargetMachine::anchor() {} |
| 127 | |
Daniel Sanders | 3e5de88 | 2015-06-11 19:41:26 +0000 | [diff] [blame] | 128 | SparcelTargetMachine::SparcelTargetMachine(const Target &T, const Triple &TT, |
Douglas Katzman | 9160e78 | 2015-04-29 20:30:57 +0000 | [diff] [blame] | 129 | StringRef CPU, StringRef FS, |
| 130 | const TargetOptions &Options, |
| 131 | Reloc::Model RM, CodeModel::Model CM, |
| 132 | CodeGenOpt::Level OL) |
| 133 | : SparcTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL, false) {} |