| Tom Stellard | d8ea85a | 2016-12-21 19:06:24 +0000 | [diff] [blame] | 1 | //===-- llvm/lib/Target/AMDGPU/AMDGPUCallLowering.cpp - Call lowering -----===// | 
| Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 2 | // | 
| Chandler Carruth | 2946cd7 | 2019-01-19 08:50:56 +0000 | [diff] [blame] | 3 | // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. | 
|  | 4 | // See https://llvm.org/LICENSE.txt for license information. | 
|  | 5 | // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception | 
| Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 6 | // | 
|  | 7 | //===----------------------------------------------------------------------===// | 
|  | 8 | /// | 
|  | 9 | /// \file | 
|  | 10 | /// This file implements the lowering of LLVM calls to machine code calls for | 
|  | 11 | /// GlobalISel. | 
|  | 12 | /// | 
|  | 13 | //===----------------------------------------------------------------------===// | 
|  | 14 |  | 
|  | 15 | #include "AMDGPUCallLowering.h" | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 16 | #include "AMDGPU.h" | 
| Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 17 | #include "AMDGPUISelLowering.h" | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 18 | #include "AMDGPUSubtarget.h" | 
|  | 19 | #include "SIISelLowering.h" | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 20 | #include "SIMachineFunctionInfo.h" | 
| Chandler Carruth | 6bda14b | 2017-06-06 11:49:48 +0000 | [diff] [blame] | 21 | #include "SIRegisterInfo.h" | 
| Tom Stellard | 44b30b4 | 2018-05-22 02:03:23 +0000 | [diff] [blame] | 22 | #include "MCTargetDesc/AMDGPUMCTargetDesc.h" | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/CallingConvLower.h" | 
| Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/GlobalISel/MachineIRBuilder.h" | 
|  | 25 | #include "llvm/CodeGen/MachineInstrBuilder.h" | 
|  | 26 |  | 
|  | 27 | using namespace llvm; | 
|  | 28 |  | 
| Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 29 | AMDGPUCallLowering::AMDGPUCallLowering(const AMDGPUTargetLowering &TLI) | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 30 | : CallLowering(&TLI) { | 
| Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 31 | } | 
|  | 32 |  | 
|  | 33 | bool AMDGPUCallLowering::lowerReturn(MachineIRBuilder &MIRBuilder, | 
| Alexander Ivchenko | 49168f6 | 2018-08-02 08:33:31 +0000 | [diff] [blame] | 34 | const Value *Val, | 
|  | 35 | ArrayRef<unsigned> VRegs) const { | 
| Tom Stellard | 257882f | 2018-04-24 21:29:36 +0000 | [diff] [blame] | 36 | // FIXME: Add support for non-void returns. | 
|  | 37 | if (Val) | 
|  | 38 | return false; | 
|  | 39 |  | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 40 | MIRBuilder.buildInstr(AMDGPU::S_ENDPGM); | 
| Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 41 | return true; | 
|  | 42 | } | 
|  | 43 |  | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 44 | unsigned AMDGPUCallLowering::lowerParameterPtr(MachineIRBuilder &MIRBuilder, | 
|  | 45 | Type *ParamTy, | 
| Matt Arsenault | 29f3037 | 2018-07-05 17:01:20 +0000 | [diff] [blame] | 46 | uint64_t Offset) const { | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 47 |  | 
|  | 48 | MachineFunction &MF = MIRBuilder.getMF(); | 
| Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 49 | const SIMachineFunctionInfo *MFI = MF.getInfo<SIMachineFunctionInfo>(); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 50 | MachineRegisterInfo &MRI = MF.getRegInfo(); | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 51 | const Function &F = MF.getFunction(); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 52 | const DataLayout &DL = F.getParent()->getDataLayout(); | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 53 | PointerType *PtrTy = PointerType::get(ParamTy, AMDGPUAS::CONSTANT_ADDRESS); | 
| Daniel Sanders | 52b4ce7 | 2017-03-07 23:20:35 +0000 | [diff] [blame] | 54 | LLT PtrType = getLLTForType(*PtrTy, DL); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 55 | unsigned DstReg = MRI.createGenericVirtualRegister(PtrType); | 
|  | 56 | unsigned KernArgSegmentPtr = | 
| Matt Arsenault | 8623e8d | 2017-08-03 23:00:29 +0000 | [diff] [blame] | 57 | MFI->getPreloadedReg(AMDGPUFunctionArgInfo::KERNARG_SEGMENT_PTR); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 58 | unsigned KernArgSegmentVReg = MRI.getLiveInVirtReg(KernArgSegmentPtr); | 
|  | 59 |  | 
|  | 60 | unsigned OffsetReg = MRI.createGenericVirtualRegister(LLT::scalar(64)); | 
|  | 61 | MIRBuilder.buildConstant(OffsetReg, Offset); | 
|  | 62 |  | 
|  | 63 | MIRBuilder.buildGEP(DstReg, KernArgSegmentVReg, OffsetReg); | 
|  | 64 |  | 
|  | 65 | return DstReg; | 
|  | 66 | } | 
|  | 67 |  | 
|  | 68 | void AMDGPUCallLowering::lowerParameter(MachineIRBuilder &MIRBuilder, | 
| Matt Arsenault | 29f3037 | 2018-07-05 17:01:20 +0000 | [diff] [blame] | 69 | Type *ParamTy, uint64_t Offset, | 
|  | 70 | unsigned Align, | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 71 | unsigned DstReg) const { | 
|  | 72 | MachineFunction &MF = MIRBuilder.getMF(); | 
| Matthias Braun | f1caa28 | 2017-12-15 22:22:58 +0000 | [diff] [blame] | 73 | const Function &F = MF.getFunction(); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 74 | const DataLayout &DL = F.getParent()->getDataLayout(); | 
| Matt Arsenault | 0da6350 | 2018-08-31 05:49:54 +0000 | [diff] [blame] | 75 | PointerType *PtrTy = PointerType::get(ParamTy, AMDGPUAS::CONSTANT_ADDRESS); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 76 | MachinePointerInfo PtrInfo(UndefValue::get(PtrTy)); | 
|  | 77 | unsigned TypeSize = DL.getTypeStoreSize(ParamTy); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 78 | unsigned PtrReg = lowerParameterPtr(MIRBuilder, ParamTy, Offset); | 
|  | 79 |  | 
|  | 80 | MachineMemOperand *MMO = | 
|  | 81 | MF.getMachineMemOperand(PtrInfo, MachineMemOperand::MOLoad | | 
|  | 82 | MachineMemOperand::MONonTemporal | | 
|  | 83 | MachineMemOperand::MOInvariant, | 
|  | 84 | TypeSize, Align); | 
|  | 85 |  | 
|  | 86 | MIRBuilder.buildLoad(DstReg, PtrReg, *MMO); | 
|  | 87 | } | 
|  | 88 |  | 
| Tim Northover | 862758ec | 2016-09-21 12:57:35 +0000 | [diff] [blame] | 89 | bool AMDGPUCallLowering::lowerFormalArguments(MachineIRBuilder &MIRBuilder, | 
|  | 90 | const Function &F, | 
|  | 91 | ArrayRef<unsigned> VRegs) const { | 
| Tom Stellard | 3744428 | 2018-05-07 22:17:54 +0000 | [diff] [blame] | 92 | // AMDGPU_GS and AMDGP_HS are not supported yet. | 
|  | 93 | if (F.getCallingConv() == CallingConv::AMDGPU_GS || | 
|  | 94 | F.getCallingConv() == CallingConv::AMDGPU_HS) | 
| Tom Stellard | 6c81418 | 2018-04-30 15:15:23 +0000 | [diff] [blame] | 95 | return false; | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 96 |  | 
|  | 97 | MachineFunction &MF = MIRBuilder.getMF(); | 
| Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 98 | const GCNSubtarget *Subtarget = &MF.getSubtarget<GCNSubtarget>(); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 99 | MachineRegisterInfo &MRI = MF.getRegInfo(); | 
|  | 100 | SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>(); | 
| Tom Stellard | 5bfbae5 | 2018-07-11 20:59:01 +0000 | [diff] [blame] | 101 | const SIRegisterInfo *TRI = MF.getSubtarget<GCNSubtarget>().getRegisterInfo(); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 102 | const DataLayout &DL = F.getParent()->getDataLayout(); | 
|  | 103 |  | 
|  | 104 | SmallVector<CCValAssign, 16> ArgLocs; | 
|  | 105 | CCState CCInfo(F.getCallingConv(), F.isVarArg(), MF, ArgLocs, F.getContext()); | 
|  | 106 |  | 
|  | 107 | // FIXME: How should these inputs interact with inreg / custom SGPR inputs? | 
|  | 108 | if (Info->hasPrivateSegmentBuffer()) { | 
|  | 109 | unsigned PrivateSegmentBufferReg = Info->addPrivateSegmentBuffer(*TRI); | 
|  | 110 | MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SReg_128RegClass); | 
|  | 111 | CCInfo.AllocateReg(PrivateSegmentBufferReg); | 
|  | 112 | } | 
|  | 113 |  | 
|  | 114 | if (Info->hasDispatchPtr()) { | 
|  | 115 | unsigned DispatchPtrReg = Info->addDispatchPtr(*TRI); | 
|  | 116 | // FIXME: Need to add reg as live-in | 
|  | 117 | CCInfo.AllocateReg(DispatchPtrReg); | 
|  | 118 | } | 
|  | 119 |  | 
|  | 120 | if (Info->hasQueuePtr()) { | 
|  | 121 | unsigned QueuePtrReg = Info->addQueuePtr(*TRI); | 
|  | 122 | // FIXME: Need to add reg as live-in | 
|  | 123 | CCInfo.AllocateReg(QueuePtrReg); | 
|  | 124 | } | 
|  | 125 |  | 
|  | 126 | if (Info->hasKernargSegmentPtr()) { | 
|  | 127 | unsigned InputPtrReg = Info->addKernargSegmentPtr(*TRI); | 
| Yaxun Liu | 0124b54 | 2018-02-13 18:00:25 +0000 | [diff] [blame] | 128 | const LLT P2 = LLT::pointer(AMDGPUAS::CONSTANT_ADDRESS, 64); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 129 | unsigned VReg = MRI.createGenericVirtualRegister(P2); | 
|  | 130 | MRI.addLiveIn(InputPtrReg, VReg); | 
|  | 131 | MIRBuilder.getMBB().addLiveIn(InputPtrReg); | 
|  | 132 | MIRBuilder.buildCopy(VReg, InputPtrReg); | 
|  | 133 | CCInfo.AllocateReg(InputPtrReg); | 
|  | 134 | } | 
|  | 135 |  | 
|  | 136 | if (Info->hasDispatchID()) { | 
|  | 137 | unsigned DispatchIDReg = Info->addDispatchID(*TRI); | 
|  | 138 | // FIXME: Need to add reg as live-in | 
|  | 139 | CCInfo.AllocateReg(DispatchIDReg); | 
|  | 140 | } | 
|  | 141 |  | 
|  | 142 | if (Info->hasFlatScratchInit()) { | 
|  | 143 | unsigned FlatScratchInitReg = Info->addFlatScratchInit(*TRI); | 
|  | 144 | // FIXME: Need to add reg as live-in | 
|  | 145 | CCInfo.AllocateReg(FlatScratchInitReg); | 
|  | 146 | } | 
|  | 147 |  | 
| Matt Arsenault | 29f3037 | 2018-07-05 17:01:20 +0000 | [diff] [blame] | 148 | // The infrastructure for normal calling convention lowering is essentially | 
|  | 149 | // useless for kernels. We want to avoid any kind of legalization or argument | 
|  | 150 | // splitting. | 
|  | 151 | if (F.getCallingConv() == CallingConv::AMDGPU_KERNEL) { | 
|  | 152 | unsigned i = 0; | 
|  | 153 | const unsigned KernArgBaseAlign = 16; | 
|  | 154 | const unsigned BaseOffset = Subtarget->getExplicitKernelArgOffset(F); | 
|  | 155 | uint64_t ExplicitArgOffset = 0; | 
|  | 156 |  | 
|  | 157 | // TODO: Align down to dword alignment and extract bits for extending loads. | 
|  | 158 | for (auto &Arg : F.args()) { | 
|  | 159 | Type *ArgTy = Arg.getType(); | 
|  | 160 | unsigned AllocSize = DL.getTypeAllocSize(ArgTy); | 
|  | 161 | if (AllocSize == 0) | 
|  | 162 | continue; | 
|  | 163 |  | 
|  | 164 | unsigned ABIAlign = DL.getABITypeAlignment(ArgTy); | 
|  | 165 |  | 
|  | 166 | uint64_t ArgOffset = alignTo(ExplicitArgOffset, ABIAlign) + BaseOffset; | 
|  | 167 | ExplicitArgOffset = alignTo(ExplicitArgOffset, ABIAlign) + AllocSize; | 
|  | 168 |  | 
|  | 169 | unsigned Align = MinAlign(KernArgBaseAlign, ArgOffset); | 
|  | 170 | ArgOffset = alignTo(ArgOffset, DL.getABITypeAlignment(ArgTy)); | 
|  | 171 | lowerParameter(MIRBuilder, ArgTy, ArgOffset, Align, VRegs[i]); | 
|  | 172 | ++i; | 
|  | 173 | } | 
|  | 174 |  | 
|  | 175 | return true; | 
|  | 176 | } | 
|  | 177 |  | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 178 | unsigned NumArgs = F.arg_size(); | 
|  | 179 | Function::const_arg_iterator CurOrigArg = F.arg_begin(); | 
|  | 180 | const AMDGPUTargetLowering &TLI = *getTLI<AMDGPUTargetLowering>(); | 
| Tom Stellard | c7709e1 | 2018-04-24 20:51:28 +0000 | [diff] [blame] | 181 | unsigned PSInputNum = 0; | 
|  | 182 | BitVector Skipped(NumArgs); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 183 | for (unsigned i = 0; i != NumArgs; ++i, ++CurOrigArg) { | 
| Tom Stellard | 9d8337d | 2017-08-01 12:38:33 +0000 | [diff] [blame] | 184 | EVT ValEVT = TLI.getValueType(DL, CurOrigArg->getType()); | 
|  | 185 |  | 
|  | 186 | // We can only hanlde simple value types at the moment. | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 187 | ISD::ArgFlagsTy Flags; | 
| Tom Stellard | 9d8337d | 2017-08-01 12:38:33 +0000 | [diff] [blame] | 188 | ArgInfo OrigArg{VRegs[i], CurOrigArg->getType()}; | 
|  | 189 | setArgFlags(OrigArg, i + 1, DL, F); | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 190 | Flags.setOrigAlign(DL.getABITypeAlignment(CurOrigArg->getType())); | 
| Tom Stellard | c7709e1 | 2018-04-24 20:51:28 +0000 | [diff] [blame] | 191 |  | 
|  | 192 | if (F.getCallingConv() == CallingConv::AMDGPU_PS && | 
|  | 193 | !OrigArg.Flags.isInReg() && !OrigArg.Flags.isByVal() && | 
|  | 194 | PSInputNum <= 15) { | 
|  | 195 | if (CurOrigArg->use_empty() && !Info->isPSInputAllocated(PSInputNum)) { | 
|  | 196 | Skipped.set(i); | 
|  | 197 | ++PSInputNum; | 
|  | 198 | continue; | 
|  | 199 | } | 
|  | 200 |  | 
|  | 201 | Info->markPSInputAllocated(PSInputNum); | 
|  | 202 | if (!CurOrigArg->use_empty()) | 
|  | 203 | Info->markPSInputEnabled(PSInputNum); | 
|  | 204 |  | 
|  | 205 | ++PSInputNum; | 
|  | 206 | } | 
|  | 207 |  | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 208 | CCAssignFn *AssignFn = CCAssignFnForCall(F.getCallingConv(), | 
|  | 209 | /*IsVarArg=*/false); | 
| Tom Stellard | 9d8337d | 2017-08-01 12:38:33 +0000 | [diff] [blame] | 210 |  | 
| Tom Stellard | c7709e1 | 2018-04-24 20:51:28 +0000 | [diff] [blame] | 211 | if (ValEVT.isVector()) { | 
|  | 212 | EVT ElemVT = ValEVT.getVectorElementType(); | 
|  | 213 | if (!ValEVT.isSimple()) | 
|  | 214 | return false; | 
|  | 215 | MVT ValVT = ElemVT.getSimpleVT(); | 
|  | 216 | bool Res = AssignFn(i, ValVT, ValVT, CCValAssign::Full, | 
|  | 217 | OrigArg.Flags, CCInfo); | 
|  | 218 | if (!Res) | 
|  | 219 | return false; | 
|  | 220 | } else { | 
|  | 221 | MVT ValVT = ValEVT.getSimpleVT(); | 
|  | 222 | if (!ValEVT.isSimple()) | 
|  | 223 | return false; | 
|  | 224 | bool Res = | 
|  | 225 | AssignFn(i, ValVT, ValVT, CCValAssign::Full, OrigArg.Flags, CCInfo); | 
|  | 226 |  | 
|  | 227 | // Fail if we don't know how to handle this type. | 
|  | 228 | if (Res) | 
|  | 229 | return false; | 
|  | 230 | } | 
| Tom Stellard | ca16621 | 2017-01-30 21:56:46 +0000 | [diff] [blame] | 231 | } | 
|  | 232 |  | 
|  | 233 | Function::const_arg_iterator Arg = F.arg_begin(); | 
| Tom Stellard | 9d8337d | 2017-08-01 12:38:33 +0000 | [diff] [blame] | 234 |  | 
| Tom Stellard | c7709e1 | 2018-04-24 20:51:28 +0000 | [diff] [blame] | 235 | if (F.getCallingConv() == CallingConv::AMDGPU_VS || | 
|  | 236 | F.getCallingConv() == CallingConv::AMDGPU_PS) { | 
|  | 237 | for (unsigned i = 0, OrigArgIdx = 0; | 
|  | 238 | OrigArgIdx != NumArgs && i != ArgLocs.size(); ++Arg, ++OrigArgIdx) { | 
|  | 239 | if (Skipped.test(OrigArgIdx)) | 
|  | 240 | continue; | 
|  | 241 | CCValAssign &VA = ArgLocs[i++]; | 
|  | 242 | MRI.addLiveIn(VA.getLocReg(), VRegs[OrigArgIdx]); | 
| Tom Stellard | 9d8337d | 2017-08-01 12:38:33 +0000 | [diff] [blame] | 243 | MIRBuilder.getMBB().addLiveIn(VA.getLocReg()); | 
| Tom Stellard | c7709e1 | 2018-04-24 20:51:28 +0000 | [diff] [blame] | 244 | MIRBuilder.buildCopy(VRegs[OrigArgIdx], VA.getLocReg()); | 
| Tom Stellard | 9d8337d | 2017-08-01 12:38:33 +0000 | [diff] [blame] | 245 | } | 
|  | 246 | return true; | 
|  | 247 | } | 
|  | 248 |  | 
| Matt Arsenault | 29f3037 | 2018-07-05 17:01:20 +0000 | [diff] [blame] | 249 | return false; | 
| Tom Stellard | 000c5af | 2016-04-14 19:09:28 +0000 | [diff] [blame] | 250 | } |