Matt Arsenault | 0fd0a31 | 2014-09-15 17:04:54 +0000 | [diff] [blame] | 1 | ; RUN: llc -march=r600 -mcpu=tahiti -verify-machineinstrs < %s | FileCheck -check-prefix=FUNC -check-prefix=SI %s |
Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 2 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 3 | ; FUNC-LABEL: {{^}}fmul_f64: |
Matt Arsenault | 0fd0a31 | 2014-09-15 17:04:54 +0000 | [diff] [blame] | 4 | ; SI: V_MUL_F64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}} |
Tom Stellard | 7512c08 | 2013-07-12 18:14:56 +0000 | [diff] [blame] | 5 | define void @fmul_f64(double addrspace(1)* %out, double addrspace(1)* %in1, |
| 6 | double addrspace(1)* %in2) { |
| 7 | %r0 = load double addrspace(1)* %in1 |
| 8 | %r1 = load double addrspace(1)* %in2 |
| 9 | %r2 = fmul double %r0, %r1 |
| 10 | store double %r2, double addrspace(1)* %out |
| 11 | ret void |
| 12 | } |
Matt Arsenault | 0fd0a31 | 2014-09-15 17:04:54 +0000 | [diff] [blame] | 13 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 14 | ; FUNC-LABEL: {{^}}fmul_v2f64: |
Matt Arsenault | 0fd0a31 | 2014-09-15 17:04:54 +0000 | [diff] [blame] | 15 | ; SI: V_MUL_F64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}} |
| 16 | ; SI: V_MUL_F64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}} |
| 17 | define void @fmul_v2f64(<2 x double> addrspace(1)* %out, <2 x double> addrspace(1)* %in1, |
| 18 | <2 x double> addrspace(1)* %in2) { |
| 19 | %r0 = load <2 x double> addrspace(1)* %in1 |
| 20 | %r1 = load <2 x double> addrspace(1)* %in2 |
| 21 | %r2 = fmul <2 x double> %r0, %r1 |
| 22 | store <2 x double> %r2, <2 x double> addrspace(1)* %out |
| 23 | ret void |
| 24 | } |
| 25 | |
Tom Stellard | 79243d9 | 2014-10-01 17:15:17 +0000 | [diff] [blame] | 26 | ; FUNC-LABEL: {{^}}fmul_v4f64: |
Matt Arsenault | 0fd0a31 | 2014-09-15 17:04:54 +0000 | [diff] [blame] | 27 | ; SI: V_MUL_F64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}} |
| 28 | ; SI: V_MUL_F64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}} |
| 29 | ; SI: V_MUL_F64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}} |
| 30 | ; SI: V_MUL_F64 {{v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\], v\[[0-9]+:[0-9]+\]}} |
| 31 | define void @fmul_v4f64(<4 x double> addrspace(1)* %out, <4 x double> addrspace(1)* %in1, |
| 32 | <4 x double> addrspace(1)* %in2) { |
| 33 | %r0 = load <4 x double> addrspace(1)* %in1 |
| 34 | %r1 = load <4 x double> addrspace(1)* %in2 |
| 35 | %r2 = fmul <4 x double> %r0, %r1 |
| 36 | store <4 x double> %r2, <4 x double> addrspace(1)* %out |
| 37 | ret void |
| 38 | } |