blob: ef3b44f7c211630da8550fbfc626422c9e47d460 [file] [log] [blame]
Matt Arsenault7836f892016-01-20 21:22:21 +00001//===-- AMDGPUISelDAGToDAG.cpp - A dag to dag inst selector for AMDGPU ----===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//==-----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief Defines an instruction selector for the AMDGPU target.
12//
13//===----------------------------------------------------------------------===//
Matt Arsenault592d0682015-12-01 23:04:05 +000014
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000015#include "AMDGPU.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000016#include "AMDGPUInstrInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000017#include "AMDGPURegisterInfo.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000018#include "AMDGPUISelLowering.h" // For AMDGPUISD
Tom Stellard2e59a452014-06-13 01:32:00 +000019#include "AMDGPUSubtarget.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000020#include "SIDefines.h"
21#include "SIInstrInfo.h"
22#include "SIRegisterInfo.h"
Christian Konigf82901a2013-02-26 17:52:23 +000023#include "SIISelLowering.h"
Tom Stellardb02094e2014-07-21 15:45:01 +000024#include "SIMachineFunctionInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000025#include "llvm/ADT/APInt.h"
26#include "llvm/ADT/SmallVector.h"
27#include "llvm/ADT/StringRef.h"
Jan Veselyf97de002016-05-13 20:39:29 +000028#include "llvm/Analysis/ValueTracking.h"
Tom Stellard58ac7442014-04-29 23:12:48 +000029#include "llvm/CodeGen/FunctionLoweringInfo.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000030#include "llvm/CodeGen/ISDOpcodes.h"
31#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/CodeGen/MachineValueType.h"
Benjamin Kramerd78bb462013-05-23 17:10:37 +000034#include "llvm/CodeGen/SelectionDAG.h"
Tom Stellard75aadc22012-12-11 21:25:42 +000035#include "llvm/CodeGen/SelectionDAGISel.h"
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000036#include "llvm/CodeGen/SelectionDAGNodes.h"
37#include "llvm/CodeGen/ValueTypes.h"
38#include "llvm/IR/BasicBlock.h"
39#include "llvm/IR/Instruction.h"
40#include "llvm/MC/MCInstrDesc.h"
41#include "llvm/Support/Casting.h"
42#include "llvm/Support/CodeGen.h"
43#include "llvm/Support/ErrorHandling.h"
44#include "llvm/Support/MathExtras.h"
45#include <cassert>
46#include <cstdint>
47#include <new>
48#include <vector>
Tom Stellard75aadc22012-12-11 21:25:42 +000049
50using namespace llvm;
51
Matt Arsenaultd2759212016-02-13 01:24:08 +000052namespace llvm {
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000053
Matt Arsenaultd2759212016-02-13 01:24:08 +000054class R600InstrInfo;
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000055
56} // end namespace llvm
Matt Arsenaultd2759212016-02-13 01:24:08 +000057
Tom Stellard75aadc22012-12-11 21:25:42 +000058//===----------------------------------------------------------------------===//
59// Instruction Selector Implementation
60//===----------------------------------------------------------------------===//
61
62namespace {
Tom Stellardbc4497b2016-02-12 23:45:29 +000063
Tom Stellard75aadc22012-12-11 21:25:42 +000064/// AMDGPU specific code to select AMDGPU machine instructions for
65/// SelectionDAG operations.
66class AMDGPUDAGToDAGISel : public SelectionDAGISel {
67 // Subtarget - Keep a pointer to the AMDGPU Subtarget around so that we can
68 // make the right decision when generating code for different targets.
Eric Christopher7792e322015-01-30 23:24:40 +000069 const AMDGPUSubtarget *Subtarget;
NAKAMURA Takumia9cb5382015-09-22 11:14:39 +000070
Tom Stellard75aadc22012-12-11 21:25:42 +000071public:
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000072 explicit AMDGPUDAGToDAGISel(TargetMachine &TM, CodeGenOpt::Level OptLevel)
73 : SelectionDAGISel(TM, OptLevel) {}
Eugene Zelenko2bc2f332016-12-09 22:06:55 +000074 ~AMDGPUDAGToDAGISel() override = default;
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +000075
Eric Christopher7792e322015-01-30 23:24:40 +000076 bool runOnMachineFunction(MachineFunction &MF) override;
Justin Bogner95927c02016-05-12 21:03:32 +000077 void Select(SDNode *N) override;
Mehdi Amini117296c2016-10-01 02:56:57 +000078 StringRef getPassName() const override;
Craig Topper5656db42014-04-29 07:57:24 +000079 void PostprocessISelDAG() override;
Tom Stellard75aadc22012-12-11 21:25:42 +000080
81private:
Matt Arsenaultac0fc842016-09-17 16:09:55 +000082 SDValue foldFrameIndex(SDValue N) const;
Matt Arsenaultfe267752016-07-28 00:32:02 +000083 bool isInlineImmediate(const SDNode *N) const;
Vincent Lejeunec6896792013-06-04 23:17:15 +000084 bool FoldOperand(SDValue &Src, SDValue &Sel, SDValue &Neg, SDValue &Abs,
Tom Stellard84021442013-07-23 01:48:24 +000085 const R600InstrInfo *TII);
Tom Stellard365366f2013-01-23 02:09:06 +000086 bool FoldOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Vincent Lejeunec6896792013-06-04 23:17:15 +000087 bool FoldDotOperands(unsigned, const R600InstrInfo *, std::vector<SDValue> &);
Tom Stellard75aadc22012-12-11 21:25:42 +000088
Jan Vesely43b7b5b2016-04-07 19:23:11 +000089 bool isConstantLoad(const MemSDNode *N, int cbID) const;
Tom Stellardbc4497b2016-02-12 23:45:29 +000090 bool isUniformBr(const SDNode *N) const;
91
Tom Stellard381a94a2015-05-12 15:00:49 +000092 SDNode *glueCopyToM0(SDNode *N) const;
93
Tom Stellarddf94dc32013-08-14 23:24:24 +000094 const TargetRegisterClass *getOperandRegClass(SDNode *N, unsigned OpNo) const;
Tom Stellard365366f2013-01-23 02:09:06 +000095 bool SelectGlobalValueConstantOffset(SDValue Addr, SDValue& IntPtr);
Matt Arsenault209a7b92014-04-18 07:40:20 +000096 bool SelectGlobalValueVariableOffset(SDValue Addr, SDValue &BaseReg,
97 SDValue& Offset);
Tom Stellard75aadc22012-12-11 21:25:42 +000098 bool SelectADDRVTX_READ(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +000099 bool SelectADDRIndirect(SDValue Addr, SDValue &Base, SDValue &Offset);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000100 bool isDSOffsetLegal(const SDValue &Base, unsigned Offset,
101 unsigned OffsetBits) const;
102 bool SelectDS1Addr1Offset(SDValue Ptr, SDValue &Base, SDValue &Offset) const;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000103 bool SelectDS64Bit4ByteAligned(SDValue Ptr, SDValue &Base, SDValue &Offset0,
104 SDValue &Offset1) const;
Changpeng Fangb41574a2015-12-22 20:55:23 +0000105 bool SelectMUBUF(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000106 SDValue &SOffset, SDValue &Offset, SDValue &Offen,
107 SDValue &Idxen, SDValue &Addr64, SDValue &GLC, SDValue &SLC,
108 SDValue &TFE) const;
109 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc, SDValue &VAddr,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000110 SDValue &SOffset, SDValue &Offset, SDValue &GLC,
111 SDValue &SLC, SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000112 bool SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000113 SDValue &VAddr, SDValue &SOffset, SDValue &Offset,
Tom Stellard7980fc82014-09-25 18:30:26 +0000114 SDValue &SLC) const;
Tom Stellardb02094e2014-07-21 15:45:01 +0000115 bool SelectMUBUFScratch(SDValue Addr, SDValue &RSrc, SDValue &VAddr,
116 SDValue &SOffset, SDValue &ImmOffset) const;
Tom Stellard155bbb72014-08-11 22:18:17 +0000117 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &SOffset,
118 SDValue &Offset, SDValue &GLC, SDValue &SLC,
Tom Stellardb02094e2014-07-21 15:45:01 +0000119 SDValue &TFE) const;
Tom Stellard7980fc82014-09-25 18:30:26 +0000120 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
Matt Arsenault88701812016-06-09 23:42:48 +0000121 SDValue &Offset, SDValue &SLC) const;
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000122 bool SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc, SDValue &Soffset,
123 SDValue &Offset) const;
Nicolai Haehnlea6092592016-06-15 07:13:05 +0000124 bool SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +0000125 SDValue &SOffset,
126 SDValue &ImmOffset) const;
127 bool SelectMUBUFIntrinsicOffset(SDValue Offset, SDValue &SOffset,
128 SDValue &ImmOffset) const;
129 bool SelectMUBUFIntrinsicVOffset(SDValue Offset, SDValue &SOffset,
130 SDValue &ImmOffset, SDValue &VOffset) const;
Matt Arsenault7757c592016-06-09 23:42:54 +0000131
132 bool SelectFlat(SDValue Addr, SDValue &VAddr,
133 SDValue &SLC, SDValue &TFE) const;
134
Tom Stellarddee26a22015-08-06 19:28:30 +0000135 bool SelectSMRDOffset(SDValue ByteOffsetNode, SDValue &Offset,
136 bool &Imm) const;
137 bool SelectSMRD(SDValue Addr, SDValue &SBase, SDValue &Offset,
138 bool &Imm) const;
139 bool SelectSMRDImm(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000140 bool SelectSMRDImm32(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000141 bool SelectSMRDSgpr(SDValue Addr, SDValue &SBase, SDValue &Offset) const;
142 bool SelectSMRDBufferImm(SDValue Addr, SDValue &Offset) const;
Tom Stellard217361c2015-08-06 19:28:38 +0000143 bool SelectSMRDBufferImm32(SDValue Addr, SDValue &Offset) const;
Tom Stellarddee26a22015-08-06 19:28:30 +0000144 bool SelectSMRDBufferSgpr(SDValue Addr, SDValue &Offset) const;
Nicolai Haehnle7968c342016-07-12 08:12:16 +0000145 bool SelectMOVRELOffset(SDValue Index, SDValue &Base, SDValue &Offset) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000146 bool SelectVOP3Mods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000147 bool SelectVOP3NoMods(SDValue In, SDValue &Src, SDValue &SrcMods) const;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000148 bool SelectVOP3Mods0(SDValue In, SDValue &Src, SDValue &SrcMods,
149 SDValue &Clamp, SDValue &Omod) const;
Tom Stellarddb5a11f2015-07-13 15:47:57 +0000150 bool SelectVOP3NoMods0(SDValue In, SDValue &Src, SDValue &SrcMods,
151 SDValue &Clamp, SDValue &Omod) const;
Tom Stellard75aadc22012-12-11 21:25:42 +0000152
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000153 bool SelectVOP3Mods0Clamp(SDValue In, SDValue &Src, SDValue &SrcMods,
154 SDValue &Omod) const;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000155 bool SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src, SDValue &SrcMods,
156 SDValue &Clamp,
157 SDValue &Omod) const;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000158
Justin Bogner95927c02016-05-12 21:03:32 +0000159 void SelectADD_SUB_I64(SDNode *N);
160 void SelectDIV_SCALE(SDNode *N);
Tom Stellard8485fa02016-12-07 02:42:15 +0000161 void SelectFMA_W_CHAIN(SDNode *N);
162 void SelectFMUL_W_CHAIN(SDNode *N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000163
Benjamin Kramerbdc49562016-06-12 15:39:02 +0000164 SDNode *getS_BFE(unsigned Opcode, const SDLoc &DL, SDValue Val,
Marek Olsak9b728682015-03-24 13:40:27 +0000165 uint32_t Offset, uint32_t Width);
Justin Bogner95927c02016-05-12 21:03:32 +0000166 void SelectS_BFEFromShifts(SDNode *N);
167 void SelectS_BFE(SDNode *N);
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +0000168 bool isCBranchSCC(const SDNode *N) const;
Justin Bogner95927c02016-05-12 21:03:32 +0000169 void SelectBRCOND(SDNode *N);
Matt Arsenault88701812016-06-09 23:42:48 +0000170 void SelectATOMIC_CMP_SWAP(SDNode *N);
Marek Olsak9b728682015-03-24 13:40:27 +0000171
Tom Stellard75aadc22012-12-11 21:25:42 +0000172 // Include the pieces autogenerated from the target description.
173#include "AMDGPUGenDAGISel.inc"
174};
Eugene Zelenko2bc2f332016-12-09 22:06:55 +0000175
Tom Stellard75aadc22012-12-11 21:25:42 +0000176} // end anonymous namespace
177
178/// \brief This pass converts a legalized DAG into a AMDGPU-specific
179// DAG, ready for instruction scheduling.
Konstantin Zhuravlyov60a83732016-10-03 18:47:26 +0000180FunctionPass *llvm::createAMDGPUISelDag(TargetMachine &TM,
181 CodeGenOpt::Level OptLevel) {
182 return new AMDGPUDAGToDAGISel(TM, OptLevel);
Tom Stellard75aadc22012-12-11 21:25:42 +0000183}
184
Eric Christopher7792e322015-01-30 23:24:40 +0000185bool AMDGPUDAGToDAGISel::runOnMachineFunction(MachineFunction &MF) {
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000186 Subtarget = &MF.getSubtarget<AMDGPUSubtarget>();
Eric Christopher7792e322015-01-30 23:24:40 +0000187 return SelectionDAGISel::runOnMachineFunction(MF);
Tom Stellard75aadc22012-12-11 21:25:42 +0000188}
189
Matt Arsenaultfe267752016-07-28 00:32:02 +0000190bool AMDGPUDAGToDAGISel::isInlineImmediate(const SDNode *N) const {
191 const SIInstrInfo *TII
192 = static_cast<const SISubtarget *>(Subtarget)->getInstrInfo();
193
194 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(N))
195 return TII->isInlineConstant(C->getAPIntValue());
196
197 if (const ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N))
198 return TII->isInlineConstant(C->getValueAPF().bitcastToAPInt());
199
200 return false;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000201}
202
Tom Stellarddf94dc32013-08-14 23:24:24 +0000203/// \brief Determine the register class for \p OpNo
204/// \returns The register class of the virtual register that will be used for
205/// the given operand number \OpNo or NULL if the register class cannot be
206/// determined.
207const TargetRegisterClass *AMDGPUDAGToDAGISel::getOperandRegClass(SDNode *N,
208 unsigned OpNo) const {
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000209 if (!N->isMachineOpcode()) {
210 if (N->getOpcode() == ISD::CopyToReg) {
211 unsigned Reg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
212 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
213 MachineRegisterInfo &MRI = CurDAG->getMachineFunction().getRegInfo();
214 return MRI.getRegClass(Reg);
215 }
216
217 const SIRegisterInfo *TRI
218 = static_cast<const SISubtarget *>(Subtarget)->getRegisterInfo();
219 return TRI->getPhysRegClass(Reg);
220 }
221
Matt Arsenault209a7b92014-04-18 07:40:20 +0000222 return nullptr;
Matt Arsenaultc507cdb2016-11-01 23:22:17 +0000223 }
Matt Arsenault209a7b92014-04-18 07:40:20 +0000224
Tom Stellarddf94dc32013-08-14 23:24:24 +0000225 switch (N->getMachineOpcode()) {
226 default: {
Eric Christopherd9134482014-08-04 21:25:23 +0000227 const MCInstrDesc &Desc =
Eric Christopher7792e322015-01-30 23:24:40 +0000228 Subtarget->getInstrInfo()->get(N->getMachineOpcode());
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000229 unsigned OpIdx = Desc.getNumDefs() + OpNo;
230 if (OpIdx >= Desc.getNumOperands())
Matt Arsenault209a7b92014-04-18 07:40:20 +0000231 return nullptr;
Alexey Samsonov3186eb32013-08-15 07:11:34 +0000232 int RegClass = Desc.OpInfo[OpIdx].RegClass;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000233 if (RegClass == -1)
234 return nullptr;
235
Eric Christopher7792e322015-01-30 23:24:40 +0000236 return Subtarget->getRegisterInfo()->getRegClass(RegClass);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000237 }
238 case AMDGPU::REG_SEQUENCE: {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000239 unsigned RCID = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
Eric Christopherd9134482014-08-04 21:25:23 +0000240 const TargetRegisterClass *SuperRC =
Eric Christopher7792e322015-01-30 23:24:40 +0000241 Subtarget->getRegisterInfo()->getRegClass(RCID);
Matt Arsenault209a7b92014-04-18 07:40:20 +0000242
243 SDValue SubRegOp = N->getOperand(OpNo + 1);
244 unsigned SubRegIdx = cast<ConstantSDNode>(SubRegOp)->getZExtValue();
Eric Christopher7792e322015-01-30 23:24:40 +0000245 return Subtarget->getRegisterInfo()->getSubClassWithSubReg(SuperRC,
246 SubRegIdx);
Tom Stellarddf94dc32013-08-14 23:24:24 +0000247 }
248 }
249}
250
Tom Stellard381a94a2015-05-12 15:00:49 +0000251SDNode *AMDGPUDAGToDAGISel::glueCopyToM0(SDNode *N) const {
252 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellarda4b746d2016-07-05 16:10:44 +0000253 cast<MemSDNode>(N)->getAddressSpace() != AMDGPUAS::LOCAL_ADDRESS)
Tom Stellard381a94a2015-05-12 15:00:49 +0000254 return N;
255
256 const SITargetLowering& Lowering =
257 *static_cast<const SITargetLowering*>(getTargetLowering());
258
259 // Write max value to m0 before each load operation
260
261 SDValue M0 = Lowering.copyToM0(*CurDAG, CurDAG->getEntryNode(), SDLoc(N),
262 CurDAG->getTargetConstant(-1, SDLoc(N), MVT::i32));
263
264 SDValue Glue = M0.getValue(1);
265
266 SmallVector <SDValue, 8> Ops;
267 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
268 Ops.push_back(N->getOperand(i));
269 }
270 Ops.push_back(Glue);
271 CurDAG->MorphNodeTo(N, N->getOpcode(), N->getVTList(), Ops);
272
273 return N;
274}
275
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000276static unsigned selectSGPRVectorRegClassID(unsigned NumVectorElts) {
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000277 switch (NumVectorElts) {
278 case 1:
Marek Olsak79c05872016-11-25 17:37:09 +0000279 return AMDGPU::SReg_32_XM0RegClassID;
Matt Arsenaultf1aebbf2015-11-02 23:30:48 +0000280 case 2:
281 return AMDGPU::SReg_64RegClassID;
282 case 4:
283 return AMDGPU::SReg_128RegClassID;
284 case 8:
285 return AMDGPU::SReg_256RegClassID;
286 case 16:
287 return AMDGPU::SReg_512RegClassID;
288 }
289
290 llvm_unreachable("invalid vector size");
291}
292
Justin Bogner95927c02016-05-12 21:03:32 +0000293void AMDGPUDAGToDAGISel::Select(SDNode *N) {
Tom Stellard75aadc22012-12-11 21:25:42 +0000294 unsigned int Opc = N->getOpcode();
295 if (N->isMachineOpcode()) {
Tim Northover31d093c2013-09-22 08:21:56 +0000296 N->setNodeId(-1);
Justin Bogner95927c02016-05-12 21:03:32 +0000297 return; // Already selected.
Tom Stellard75aadc22012-12-11 21:25:42 +0000298 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000299
Matt Arsenaulta9dbdca2016-04-12 14:05:04 +0000300 if (isa<AtomicSDNode>(N) ||
301 (Opc == AMDGPUISD::ATOMIC_INC || Opc == AMDGPUISD::ATOMIC_DEC))
Tom Stellard381a94a2015-05-12 15:00:49 +0000302 N = glueCopyToM0(N);
303
Tom Stellard75aadc22012-12-11 21:25:42 +0000304 switch (Opc) {
305 default: break;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000306 // We are selecting i64 ADD here instead of custom lower it during
307 // DAG legalization, so we can fold some i64 ADDs used for address
308 // calculation into the LOAD and STORE instructions.
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000309 case ISD::ADD:
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000310 case ISD::ADDC:
311 case ISD::ADDE:
312 case ISD::SUB:
313 case ISD::SUBC:
314 case ISD::SUBE: {
Tom Stellard1f15bff2014-02-25 21:36:18 +0000315 if (N->getValueType(0) != MVT::i64 ||
Eric Christopher7792e322015-01-30 23:24:40 +0000316 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Tom Stellard1f15bff2014-02-25 21:36:18 +0000317 break;
318
Justin Bogner95927c02016-05-12 21:03:32 +0000319 SelectADD_SUB_I64(N);
320 return;
Tom Stellard1f15bff2014-02-25 21:36:18 +0000321 }
Tom Stellard8485fa02016-12-07 02:42:15 +0000322 case AMDGPUISD::FMUL_W_CHAIN: {
323 SelectFMUL_W_CHAIN(N);
324 return;
325 }
326 case AMDGPUISD::FMA_W_CHAIN: {
327 SelectFMA_W_CHAIN(N);
328 return;
329 }
330
Matt Arsenault064c2062014-06-11 17:40:32 +0000331 case ISD::SCALAR_TO_VECTOR:
Tom Stellard880a80a2014-06-17 16:53:14 +0000332 case AMDGPUISD::BUILD_VERTICAL_VECTOR:
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000333 case ISD::BUILD_VECTOR: {
Tom Stellard8e5da412013-08-14 23:24:32 +0000334 unsigned RegClassID;
Eric Christopher7792e322015-01-30 23:24:40 +0000335 const AMDGPURegisterInfo *TRI = Subtarget->getRegisterInfo();
Tom Stellard8e5da412013-08-14 23:24:32 +0000336 EVT VT = N->getValueType(0);
337 unsigned NumVectorElts = VT.getVectorNumElements();
Matt Arsenault064c2062014-06-11 17:40:32 +0000338 EVT EltVT = VT.getVectorElementType();
339 assert(EltVT.bitsEq(MVT::i32));
Eric Christopher7792e322015-01-30 23:24:40 +0000340 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Matt Arsenault61cb6fa2015-11-11 00:01:36 +0000341 RegClassID = selectSGPRVectorRegClassID(NumVectorElts);
Tom Stellard8e5da412013-08-14 23:24:32 +0000342 } else {
343 // BUILD_VECTOR was lowered into an IMPLICIT_DEF + 4 INSERT_SUBREG
344 // that adds a 128 bits reg copy when going through TwoAddressInstructions
345 // pass. We want to avoid 128 bits copies as much as possible because they
346 // can't be bundled by our scheduler.
347 switch(NumVectorElts) {
348 case 2: RegClassID = AMDGPU::R600_Reg64RegClassID; break;
Tom Stellard880a80a2014-06-17 16:53:14 +0000349 case 4:
350 if (Opc == AMDGPUISD::BUILD_VERTICAL_VECTOR)
351 RegClassID = AMDGPU::R600_Reg128VerticalRegClassID;
352 else
353 RegClassID = AMDGPU::R600_Reg128RegClassID;
354 break;
Tom Stellard8e5da412013-08-14 23:24:32 +0000355 default: llvm_unreachable("Do not know how to lower this BUILD_VECTOR");
356 }
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000357 }
Tom Stellard0344cdf2013-08-01 15:23:42 +0000358
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000359 SDLoc DL(N);
360 SDValue RegClass = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Tom Stellard8e5da412013-08-14 23:24:32 +0000361
362 if (NumVectorElts == 1) {
Justin Bogner95927c02016-05-12 21:03:32 +0000363 CurDAG->SelectNodeTo(N, AMDGPU::COPY_TO_REGCLASS, EltVT, N->getOperand(0),
364 RegClass);
365 return;
Tom Stellard0344cdf2013-08-01 15:23:42 +0000366 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000367
368 assert(NumVectorElts <= 16 && "Vectors with more than 16 elements not "
369 "supported yet");
370 // 16 = Max Num Vector Elements
371 // 2 = 2 REG_SEQUENCE operands per element (value, subreg index)
372 // 1 = Vector Register Class
Matt Arsenault064c2062014-06-11 17:40:32 +0000373 SmallVector<SDValue, 16 * 2 + 1> RegSeqArgs(NumVectorElts * 2 + 1);
Tom Stellard8e5da412013-08-14 23:24:32 +0000374
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000375 RegSeqArgs[0] = CurDAG->getTargetConstant(RegClassID, DL, MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000376 bool IsRegSeq = true;
Matt Arsenault064c2062014-06-11 17:40:32 +0000377 unsigned NOps = N->getNumOperands();
378 for (unsigned i = 0; i < NOps; i++) {
Tom Stellard8e5da412013-08-14 23:24:32 +0000379 // XXX: Why is this here?
Benjamin Kramer619c4e52015-04-10 11:24:51 +0000380 if (isa<RegisterSDNode>(N->getOperand(i))) {
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000381 IsRegSeq = false;
382 break;
383 }
Tom Stellard8e5da412013-08-14 23:24:32 +0000384 RegSeqArgs[1 + (2 * i)] = N->getOperand(i);
385 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000386 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL,
387 MVT::i32);
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000388 }
Matt Arsenault064c2062014-06-11 17:40:32 +0000389
390 if (NOps != NumVectorElts) {
391 // Fill in the missing undef elements if this was a scalar_to_vector.
392 assert(Opc == ISD::SCALAR_TO_VECTOR && NOps < NumVectorElts);
393
394 MachineSDNode *ImpDef = CurDAG->getMachineNode(TargetOpcode::IMPLICIT_DEF,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000395 DL, EltVT);
Matt Arsenault064c2062014-06-11 17:40:32 +0000396 for (unsigned i = NOps; i < NumVectorElts; ++i) {
397 RegSeqArgs[1 + (2 * i)] = SDValue(ImpDef, 0);
398 RegSeqArgs[1 + (2 * i) + 1] =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000399 CurDAG->getTargetConstant(TRI->getSubRegFromChannel(i), DL, MVT::i32);
Matt Arsenault064c2062014-06-11 17:40:32 +0000400 }
401 }
402
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000403 if (!IsRegSeq)
404 break;
Justin Bogner95927c02016-05-12 21:03:32 +0000405 CurDAG->SelectNodeTo(N, AMDGPU::REG_SEQUENCE, N->getVTList(), RegSeqArgs);
406 return;
Vincent Lejeune3b6f20e2013-03-05 15:04:49 +0000407 }
Tom Stellard754f80f2013-04-05 23:31:51 +0000408 case ISD::BUILD_PAIR: {
409 SDValue RC, SubReg0, SubReg1;
Eric Christopher7792e322015-01-30 23:24:40 +0000410 if (Subtarget->getGeneration() <= AMDGPUSubtarget::NORTHERN_ISLANDS) {
Tom Stellard754f80f2013-04-05 23:31:51 +0000411 break;
412 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000413 SDLoc DL(N);
Tom Stellard754f80f2013-04-05 23:31:51 +0000414 if (N->getValueType(0) == MVT::i128) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000415 RC = CurDAG->getTargetConstant(AMDGPU::SReg_128RegClassID, DL, MVT::i32);
416 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0_sub1, DL, MVT::i32);
417 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub2_sub3, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000418 } else if (N->getValueType(0) == MVT::i64) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000419 RC = CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32);
420 SubReg0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
421 SubReg1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Tom Stellard754f80f2013-04-05 23:31:51 +0000422 } else {
423 llvm_unreachable("Unhandled value type for BUILD_PAIR");
424 }
425 const SDValue Ops[] = { RC, N->getOperand(0), SubReg0,
426 N->getOperand(1), SubReg1 };
Justin Bogner95927c02016-05-12 21:03:32 +0000427 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
428 N->getValueType(0), Ops));
429 return;
Tom Stellard754f80f2013-04-05 23:31:51 +0000430 }
Tom Stellard7ed0b522014-04-03 20:19:27 +0000431
432 case ISD::Constant:
433 case ISD::ConstantFP: {
Eric Christopher7792e322015-01-30 23:24:40 +0000434 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS ||
Tom Stellard7ed0b522014-04-03 20:19:27 +0000435 N->getValueType(0).getSizeInBits() != 64 || isInlineImmediate(N))
436 break;
437
438 uint64_t Imm;
439 if (ConstantFPSDNode *FP = dyn_cast<ConstantFPSDNode>(N))
440 Imm = FP->getValueAPF().bitcastToAPInt().getZExtValue();
441 else {
Tom Stellard3cbe0142014-04-07 19:31:13 +0000442 ConstantSDNode *C = cast<ConstantSDNode>(N);
Tom Stellard7ed0b522014-04-03 20:19:27 +0000443 Imm = C->getZExtValue();
444 }
445
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000446 SDLoc DL(N);
447 SDNode *Lo = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
448 CurDAG->getConstant(Imm & 0xFFFFFFFF, DL,
449 MVT::i32));
450 SDNode *Hi = CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
451 CurDAG->getConstant(Imm >> 32, DL, MVT::i32));
Tom Stellard7ed0b522014-04-03 20:19:27 +0000452 const SDValue Ops[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000453 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
454 SDValue(Lo, 0), CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32),
455 SDValue(Hi, 0), CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32)
Tom Stellard7ed0b522014-04-03 20:19:27 +0000456 };
457
Justin Bogner95927c02016-05-12 21:03:32 +0000458 ReplaceNode(N, CurDAG->getMachineNode(TargetOpcode::REG_SEQUENCE, DL,
459 N->getValueType(0), Ops));
460 return;
Tom Stellard7ed0b522014-04-03 20:19:27 +0000461 }
Matt Arsenault4bf43d42015-09-25 17:27:08 +0000462 case ISD::LOAD:
Tom Stellard096b8c12015-02-04 20:49:49 +0000463 case ISD::STORE: {
Tom Stellard381a94a2015-05-12 15:00:49 +0000464 N = glueCopyToM0(N);
Tom Stellard096b8c12015-02-04 20:49:49 +0000465 break;
466 }
Matt Arsenault78b86702014-04-18 05:19:26 +0000467
468 case AMDGPUISD::BFE_I32:
469 case AMDGPUISD::BFE_U32: {
Eric Christopher7792e322015-01-30 23:24:40 +0000470 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
Matt Arsenault78b86702014-04-18 05:19:26 +0000471 break;
472
473 // There is a scalar version available, but unlike the vector version which
474 // has a separate operand for the offset and width, the scalar version packs
475 // the width and offset into a single operand. Try to move to the scalar
476 // version if the offsets are constant, so that we can try to keep extended
477 // loads of kernel arguments in SGPRs.
478
479 // TODO: Technically we could try to pattern match scalar bitshifts of
480 // dynamic values, but it's probably not useful.
481 ConstantSDNode *Offset = dyn_cast<ConstantSDNode>(N->getOperand(1));
482 if (!Offset)
483 break;
484
485 ConstantSDNode *Width = dyn_cast<ConstantSDNode>(N->getOperand(2));
486 if (!Width)
487 break;
488
489 bool Signed = Opc == AMDGPUISD::BFE_I32;
490
Matt Arsenault78b86702014-04-18 05:19:26 +0000491 uint32_t OffsetVal = Offset->getZExtValue();
492 uint32_t WidthVal = Width->getZExtValue();
493
Justin Bogner95927c02016-05-12 21:03:32 +0000494 ReplaceNode(N, getS_BFE(Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32,
495 SDLoc(N), N->getOperand(0), OffsetVal, WidthVal));
496 return;
Matt Arsenault78b86702014-04-18 05:19:26 +0000497 }
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000498 case AMDGPUISD::DIV_SCALE: {
Justin Bogner95927c02016-05-12 21:03:32 +0000499 SelectDIV_SCALE(N);
500 return;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000501 }
Tom Stellard3457a842014-10-09 19:06:00 +0000502 case ISD::CopyToReg: {
503 const SITargetLowering& Lowering =
504 *static_cast<const SITargetLowering*>(getTargetLowering());
505 Lowering.legalizeTargetIndependentNode(N, *CurDAG);
506 break;
507 }
Marek Olsak9b728682015-03-24 13:40:27 +0000508 case ISD::AND:
509 case ISD::SRL:
510 case ISD::SRA:
Matt Arsenault7e8de012016-04-22 22:59:16 +0000511 case ISD::SIGN_EXTEND_INREG:
Marek Olsak9b728682015-03-24 13:40:27 +0000512 if (N->getValueType(0) != MVT::i32 ||
513 Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS)
514 break;
515
Justin Bogner95927c02016-05-12 21:03:32 +0000516 SelectS_BFE(N);
517 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +0000518 case ISD::BRCOND:
Justin Bogner95927c02016-05-12 21:03:32 +0000519 SelectBRCOND(N);
520 return;
Matt Arsenault88701812016-06-09 23:42:48 +0000521
522 case AMDGPUISD::ATOMIC_CMP_SWAP:
523 SelectATOMIC_CMP_SWAP(N);
524 return;
Tom Stellard75aadc22012-12-11 21:25:42 +0000525 }
Tom Stellard3457a842014-10-09 19:06:00 +0000526
Justin Bogner95927c02016-05-12 21:03:32 +0000527 SelectCode(N);
Tom Stellard365366f2013-01-23 02:09:06 +0000528}
529
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000530bool AMDGPUDAGToDAGISel::isConstantLoad(const MemSDNode *N, int CbId) const {
531 if (!N->readMem())
532 return false;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000533 if (CbId == -1)
Tom Stellarda4b746d2016-07-05 16:10:44 +0000534 return N->getAddressSpace() == AMDGPUAS::CONSTANT_ADDRESS;
Matt Arsenault209a7b92014-04-18 07:40:20 +0000535
Tom Stellarda4b746d2016-07-05 16:10:44 +0000536 return N->getAddressSpace() == AMDGPUAS::CONSTANT_BUFFER_0 + CbId;
Matt Arsenault3f981402014-09-15 15:41:53 +0000537}
538
Tom Stellardbc4497b2016-02-12 23:45:29 +0000539bool AMDGPUDAGToDAGISel::isUniformBr(const SDNode *N) const {
540 const BasicBlock *BB = FuncInfo->MBB->getBasicBlock();
Nicolai Haehnle05b127d2016-04-14 17:42:35 +0000541 const Instruction *Term = BB->getTerminator();
542 return Term->getMetadata("amdgpu.uniform") ||
543 Term->getMetadata("structurizecfg.uniform");
Tom Stellardbc4497b2016-02-12 23:45:29 +0000544}
545
Mehdi Amini117296c2016-10-01 02:56:57 +0000546StringRef AMDGPUDAGToDAGISel::getPassName() const {
Tom Stellard75aadc22012-12-11 21:25:42 +0000547 return "AMDGPU DAG->DAG Pattern Instruction Selection";
548}
549
Tom Stellard41fc7852013-07-23 01:48:42 +0000550//===----------------------------------------------------------------------===//
551// Complex Patterns
552//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000553
Tom Stellard365366f2013-01-23 02:09:06 +0000554bool AMDGPUDAGToDAGISel::SelectGlobalValueConstantOffset(SDValue Addr,
Matt Arsenault209a7b92014-04-18 07:40:20 +0000555 SDValue& IntPtr) {
Tom Stellard365366f2013-01-23 02:09:06 +0000556 if (ConstantSDNode *Cst = dyn_cast<ConstantSDNode>(Addr)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000557 IntPtr = CurDAG->getIntPtrConstant(Cst->getZExtValue() / 4, SDLoc(Addr),
558 true);
Tom Stellard365366f2013-01-23 02:09:06 +0000559 return true;
560 }
561 return false;
562}
563
564bool AMDGPUDAGToDAGISel::SelectGlobalValueVariableOffset(SDValue Addr,
565 SDValue& BaseReg, SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000566 if (!isa<ConstantSDNode>(Addr)) {
Tom Stellard365366f2013-01-23 02:09:06 +0000567 BaseReg = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000568 Offset = CurDAG->getIntPtrConstant(0, SDLoc(Addr), true);
Tom Stellard365366f2013-01-23 02:09:06 +0000569 return true;
570 }
571 return false;
572}
573
Tom Stellard75aadc22012-12-11 21:25:42 +0000574bool AMDGPUDAGToDAGISel::SelectADDRVTX_READ(SDValue Addr, SDValue &Base,
575 SDValue &Offset) {
Matt Arsenault209a7b92014-04-18 07:40:20 +0000576 ConstantSDNode *IMMOffset;
Tom Stellard75aadc22012-12-11 21:25:42 +0000577
578 if (Addr.getOpcode() == ISD::ADD
579 && (IMMOffset = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))
580 && isInt<16>(IMMOffset->getZExtValue())) {
581
582 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000583 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
584 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000585 return true;
586 // If the pointer address is constant, we can move it to the offset field.
587 } else if ((IMMOffset = dyn_cast<ConstantSDNode>(Addr))
588 && isInt<16>(IMMOffset->getZExtValue())) {
589 Base = CurDAG->getCopyFromReg(CurDAG->getEntryNode(),
Andrew Trickef9de2a2013-05-25 02:42:55 +0000590 SDLoc(CurDAG->getEntryNode()),
Tom Stellard75aadc22012-12-11 21:25:42 +0000591 AMDGPU::ZERO, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000592 Offset = CurDAG->getTargetConstant(IMMOffset->getZExtValue(), SDLoc(Addr),
593 MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000594 return true;
595 }
596
597 // Default case, no offset
598 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000599 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i32);
Tom Stellard75aadc22012-12-11 21:25:42 +0000600 return true;
601}
602
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000603bool AMDGPUDAGToDAGISel::SelectADDRIndirect(SDValue Addr, SDValue &Base,
604 SDValue &Offset) {
605 ConstantSDNode *C;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000606 SDLoc DL(Addr);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000607
608 if ((C = dyn_cast<ConstantSDNode>(Addr))) {
609 Base = CurDAG->getRegister(AMDGPU::INDIRECT_BASE_ADDR, MVT::i32);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000610 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000611 } else if ((Addr.getOpcode() == ISD::ADD || Addr.getOpcode() == ISD::OR) &&
612 (C = dyn_cast<ConstantSDNode>(Addr.getOperand(1)))) {
613 Base = Addr.getOperand(0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000614 Offset = CurDAG->getTargetConstant(C->getZExtValue(), DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000615 } else {
616 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000617 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardf3b2a1e2013-02-06 17:32:29 +0000618 }
619
620 return true;
621}
Christian Konigd910b7d2013-02-26 17:52:16 +0000622
Justin Bogner95927c02016-05-12 21:03:32 +0000623void AMDGPUDAGToDAGISel::SelectADD_SUB_I64(SDNode *N) {
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000624 SDLoc DL(N);
625 SDValue LHS = N->getOperand(0);
626 SDValue RHS = N->getOperand(1);
627
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000628 unsigned Opcode = N->getOpcode();
629 bool ConsumeCarry = (Opcode == ISD::ADDE || Opcode == ISD::SUBE);
630 bool ProduceCarry =
631 ConsumeCarry || Opcode == ISD::ADDC || Opcode == ISD::SUBC;
632 bool IsAdd =
633 (Opcode == ISD::ADD || Opcode == ISD::ADDC || Opcode == ISD::ADDE);
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000634
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000635 SDValue Sub0 = CurDAG->getTargetConstant(AMDGPU::sub0, DL, MVT::i32);
636 SDValue Sub1 = CurDAG->getTargetConstant(AMDGPU::sub1, DL, MVT::i32);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000637
638 SDNode *Lo0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
639 DL, MVT::i32, LHS, Sub0);
640 SDNode *Hi0 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
641 DL, MVT::i32, LHS, Sub1);
642
643 SDNode *Lo1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
644 DL, MVT::i32, RHS, Sub0);
645 SDNode *Hi1 = CurDAG->getMachineNode(TargetOpcode::EXTRACT_SUBREG,
646 DL, MVT::i32, RHS, Sub1);
647
648 SDVTList VTList = CurDAG->getVTList(MVT::i32, MVT::Glue);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000649
Tom Stellard80942a12014-09-05 14:07:59 +0000650 unsigned Opc = IsAdd ? AMDGPU::S_ADD_U32 : AMDGPU::S_SUB_U32;
Matt Arsenaultb8b51532014-06-23 18:00:38 +0000651 unsigned CarryOpc = IsAdd ? AMDGPU::S_ADDC_U32 : AMDGPU::S_SUBB_U32;
652
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000653 SDNode *AddLo;
654 if (!ConsumeCarry) {
655 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0) };
656 AddLo = CurDAG->getMachineNode(Opc, DL, VTList, Args);
657 } else {
658 SDValue Args[] = { SDValue(Lo0, 0), SDValue(Lo1, 0), N->getOperand(2) };
659 AddLo = CurDAG->getMachineNode(CarryOpc, DL, VTList, Args);
660 }
661 SDValue AddHiArgs[] = {
662 SDValue(Hi0, 0),
663 SDValue(Hi1, 0),
664 SDValue(AddLo, 1)
665 };
666 SDNode *AddHi = CurDAG->getMachineNode(CarryOpc, DL, VTList, AddHiArgs);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000667
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000668 SDValue RegSequenceArgs[] = {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000669 CurDAG->getTargetConstant(AMDGPU::SReg_64RegClassID, DL, MVT::i32),
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000670 SDValue(AddLo,0),
671 Sub0,
672 SDValue(AddHi,0),
673 Sub1,
674 };
Nicolai Haehnle67624af2016-10-14 10:30:00 +0000675 SDNode *RegSequence = CurDAG->getMachineNode(AMDGPU::REG_SEQUENCE, DL,
676 MVT::i64, RegSequenceArgs);
677
678 if (ProduceCarry) {
679 // Replace the carry-use
680 CurDAG->ReplaceAllUsesOfValueWith(SDValue(N, 1), SDValue(AddHi, 1));
681 }
682
683 // Replace the remaining uses.
684 CurDAG->ReplaceAllUsesWith(N, RegSequence);
685 CurDAG->RemoveDeadNode(N);
Matt Arsenault9fa3f932014-06-23 18:00:34 +0000686}
687
Tom Stellard8485fa02016-12-07 02:42:15 +0000688void AMDGPUDAGToDAGISel::SelectFMA_W_CHAIN(SDNode *N) {
689 SDLoc SL(N);
690 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp, omod
691 SDValue Ops[10];
692
693 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[6], Ops[7]);
694 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
695 SelectVOP3Mods(N->getOperand(3), Ops[5], Ops[4]);
696 Ops[8] = N->getOperand(0);
697 Ops[9] = N->getOperand(4);
698
699 CurDAG->SelectNodeTo(N, AMDGPU::V_FMA_F32, N->getVTList(), Ops);
700}
701
702void AMDGPUDAGToDAGISel::SelectFMUL_W_CHAIN(SDNode *N) {
703 SDLoc SL(N);
704 // src0_modifiers, src0, src1_modifiers, src1, clamp, omod
705 SDValue Ops[8];
706
707 SelectVOP3Mods0(N->getOperand(1), Ops[1], Ops[0], Ops[4], Ops[5]);
708 SelectVOP3Mods(N->getOperand(2), Ops[3], Ops[2]);
709 Ops[6] = N->getOperand(0);
710 Ops[7] = N->getOperand(3);
711
712 CurDAG->SelectNodeTo(N, AMDGPU::V_MUL_F32_e64, N->getVTList(), Ops);
713}
714
Matt Arsenault044f1d12015-02-14 04:24:28 +0000715// We need to handle this here because tablegen doesn't support matching
716// instructions with multiple outputs.
Justin Bogner95927c02016-05-12 21:03:32 +0000717void AMDGPUDAGToDAGISel::SelectDIV_SCALE(SDNode *N) {
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000718 SDLoc SL(N);
719 EVT VT = N->getValueType(0);
720
721 assert(VT == MVT::f32 || VT == MVT::f64);
722
723 unsigned Opc
724 = (VT == MVT::f64) ? AMDGPU::V_DIV_SCALE_F64 : AMDGPU::V_DIV_SCALE_F32;
725
NAKAMURA Takumi84965032015-09-22 11:14:12 +0000726 // src0_modifiers, src0, src1_modifiers, src1, src2_modifiers, src2, clamp,
727 // omod
Matt Arsenault044f1d12015-02-14 04:24:28 +0000728 SDValue Ops[8];
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000729
Matt Arsenault044f1d12015-02-14 04:24:28 +0000730 SelectVOP3Mods0(N->getOperand(0), Ops[1], Ops[0], Ops[6], Ops[7]);
731 SelectVOP3Mods(N->getOperand(1), Ops[3], Ops[2]);
732 SelectVOP3Mods(N->getOperand(2), Ops[5], Ops[4]);
Justin Bogner95927c02016-05-12 21:03:32 +0000733 CurDAG->SelectNodeTo(N, Opc, VT, MVT::i1, Ops);
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +0000734}
735
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000736bool AMDGPUDAGToDAGISel::isDSOffsetLegal(const SDValue &Base, unsigned Offset,
737 unsigned OffsetBits) const {
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000738 if ((OffsetBits == 16 && !isUInt<16>(Offset)) ||
739 (OffsetBits == 8 && !isUInt<8>(Offset)))
740 return false;
741
Matt Arsenault706f9302015-07-06 16:01:58 +0000742 if (Subtarget->getGeneration() >= AMDGPUSubtarget::SEA_ISLANDS ||
743 Subtarget->unsafeDSOffsetFoldingEnabled())
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000744 return true;
745
746 // On Southern Islands instruction with a negative base value and an offset
747 // don't seem to work.
748 return CurDAG->SignBitIsZero(Base);
749}
750
751bool AMDGPUDAGToDAGISel::SelectDS1Addr1Offset(SDValue Addr, SDValue &Base,
752 SDValue &Offset) const {
Tom Stellard92b24f32016-04-29 14:34:26 +0000753 SDLoc DL(Addr);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000754 if (CurDAG->isBaseWithConstantOffset(Addr)) {
755 SDValue N0 = Addr.getOperand(0);
756 SDValue N1 = Addr.getOperand(1);
757 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
758 if (isDSOffsetLegal(N0, C1->getSExtValue(), 16)) {
759 // (add n0, c0)
760 Base = N0;
Tom Stellard92b24f32016-04-29 14:34:26 +0000761 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000762 return true;
763 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000764 } else if (Addr.getOpcode() == ISD::SUB) {
765 // sub C, x -> add (sub 0, x), C
766 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
767 int64_t ByteOffset = C->getSExtValue();
768 if (isUInt<16>(ByteOffset)) {
Matt Arsenault966a94f2015-09-08 19:34:22 +0000769 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000770
Matt Arsenault966a94f2015-09-08 19:34:22 +0000771 // XXX - This is kind of hacky. Create a dummy sub node so we can check
772 // the known bits in isDSOffsetLegal. We need to emit the selected node
773 // here, so this is thrown away.
774 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
775 Zero, Addr.getOperand(1));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000776
Matt Arsenault966a94f2015-09-08 19:34:22 +0000777 if (isDSOffsetLegal(Sub, ByteOffset, 16)) {
778 MachineSDNode *MachineSub
779 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
780 Zero, Addr.getOperand(1));
781
782 Base = SDValue(MachineSub, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000783 Offset = CurDAG->getTargetConstant(ByteOffset, DL, MVT::i16);
Matt Arsenault966a94f2015-09-08 19:34:22 +0000784 return true;
785 }
786 }
787 }
788 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
789 // If we have a constant address, prefer to put the constant into the
790 // offset. This can save moves to load the constant address since multiple
791 // operations can share the zero base address register, and enables merging
792 // into read2 / write2 instructions.
793
794 SDLoc DL(Addr);
795
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000796 if (isUInt<16>(CAddr->getZExtValue())) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000797 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardc8d79202014-10-15 21:08:59 +0000798 MachineSDNode *MovZero = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000799 DL, MVT::i32, Zero);
Tom Stellardc8d79202014-10-15 21:08:59 +0000800 Base = SDValue(MovZero, 0);
Tom Stellard26a2ab72016-06-10 00:01:04 +0000801 Offset = CurDAG->getTargetConstant(CAddr->getZExtValue(), DL, MVT::i16);
Matt Arsenaulte775f5f2014-10-14 17:21:19 +0000802 return true;
803 }
804 }
805
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000806 // default case
807 Base = Addr;
Matt Arsenault966a94f2015-09-08 19:34:22 +0000808 Offset = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i16);
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000809 return true;
810}
811
Matt Arsenault966a94f2015-09-08 19:34:22 +0000812// TODO: If offset is too big, put low 16-bit into offset.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000813bool AMDGPUDAGToDAGISel::SelectDS64Bit4ByteAligned(SDValue Addr, SDValue &Base,
814 SDValue &Offset0,
815 SDValue &Offset1) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000816 SDLoc DL(Addr);
817
Tom Stellardf3fc5552014-08-22 18:49:35 +0000818 if (CurDAG->isBaseWithConstantOffset(Addr)) {
819 SDValue N0 = Addr.getOperand(0);
820 SDValue N1 = Addr.getOperand(1);
821 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
822 unsigned DWordOffset0 = C1->getZExtValue() / 4;
823 unsigned DWordOffset1 = DWordOffset0 + 1;
824 // (add n0, c0)
825 if (isDSOffsetLegal(N0, DWordOffset1, 8)) {
826 Base = N0;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000827 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
828 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000829 return true;
830 }
Matt Arsenault966a94f2015-09-08 19:34:22 +0000831 } else if (Addr.getOpcode() == ISD::SUB) {
832 // sub C, x -> add (sub 0, x), C
833 if (const ConstantSDNode *C = dyn_cast<ConstantSDNode>(Addr.getOperand(0))) {
834 unsigned DWordOffset0 = C->getZExtValue() / 4;
835 unsigned DWordOffset1 = DWordOffset0 + 1;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000836
Matt Arsenault966a94f2015-09-08 19:34:22 +0000837 if (isUInt<8>(DWordOffset0)) {
838 SDLoc DL(Addr);
839 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
840
841 // XXX - This is kind of hacky. Create a dummy sub node so we can check
842 // the known bits in isDSOffsetLegal. We need to emit the selected node
843 // here, so this is thrown away.
844 SDValue Sub = CurDAG->getNode(ISD::SUB, DL, MVT::i32,
845 Zero, Addr.getOperand(1));
846
847 if (isDSOffsetLegal(Sub, DWordOffset1, 8)) {
848 MachineSDNode *MachineSub
849 = CurDAG->getMachineNode(AMDGPU::V_SUB_I32_e32, DL, MVT::i32,
850 Zero, Addr.getOperand(1));
851
852 Base = SDValue(MachineSub, 0);
853 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
854 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
855 return true;
856 }
857 }
858 }
859 } else if (const ConstantSDNode *CAddr = dyn_cast<ConstantSDNode>(Addr)) {
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000860 unsigned DWordOffset0 = CAddr->getZExtValue() / 4;
861 unsigned DWordOffset1 = DWordOffset0 + 1;
862 assert(4 * DWordOffset0 == CAddr->getZExtValue());
863
864 if (isUInt<8>(DWordOffset0) && isUInt<8>(DWordOffset1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000865 SDValue Zero = CurDAG->getTargetConstant(0, DL, MVT::i32);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000866 MachineSDNode *MovZero
867 = CurDAG->getMachineNode(AMDGPU::V_MOV_B32_e32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000868 DL, MVT::i32, Zero);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000869 Base = SDValue(MovZero, 0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000870 Offset0 = CurDAG->getTargetConstant(DWordOffset0, DL, MVT::i8);
871 Offset1 = CurDAG->getTargetConstant(DWordOffset1, DL, MVT::i8);
Matt Arsenault1a74aff2014-10-15 18:06:43 +0000872 return true;
873 }
874 }
875
Tom Stellardf3fc5552014-08-22 18:49:35 +0000876 // default case
Matt Arsenault0efdd062016-09-09 22:29:28 +0000877
878 // FIXME: This is broken on SI where we still need to check if the base
879 // pointer is positive here.
Tom Stellardf3fc5552014-08-22 18:49:35 +0000880 Base = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000881 Offset0 = CurDAG->getTargetConstant(0, DL, MVT::i8);
882 Offset1 = CurDAG->getTargetConstant(1, DL, MVT::i8);
Tom Stellardf3fc5552014-08-22 18:49:35 +0000883 return true;
884}
885
Tom Stellardb02094e2014-07-21 15:45:01 +0000886static bool isLegalMUBUFImmOffset(const ConstantSDNode *Imm) {
887 return isUInt<12>(Imm->getZExtValue());
888}
889
Changpeng Fangb41574a2015-12-22 20:55:23 +0000890bool AMDGPUDAGToDAGISel::SelectMUBUF(SDValue Addr, SDValue &Ptr,
Tom Stellard155bbb72014-08-11 22:18:17 +0000891 SDValue &VAddr, SDValue &SOffset,
892 SDValue &Offset, SDValue &Offen,
893 SDValue &Idxen, SDValue &Addr64,
894 SDValue &GLC, SDValue &SLC,
895 SDValue &TFE) const {
Changpeng Fangb41574a2015-12-22 20:55:23 +0000896 // Subtarget prefers to use flat instruction
897 if (Subtarget->useFlatForGlobal())
898 return false;
899
Tom Stellardb02c2682014-06-24 23:33:07 +0000900 SDLoc DL(Addr);
901
Jan Vesely43b7b5b2016-04-07 19:23:11 +0000902 if (!GLC.getNode())
903 GLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
904 if (!SLC.getNode())
905 SLC = CurDAG->getTargetConstant(0, DL, MVT::i1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000906 TFE = CurDAG->getTargetConstant(0, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000907
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000908 Idxen = CurDAG->getTargetConstant(0, DL, MVT::i1);
909 Offen = CurDAG->getTargetConstant(0, DL, MVT::i1);
910 Addr64 = CurDAG->getTargetConstant(0, DL, MVT::i1);
911 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000912
Tom Stellardb02c2682014-06-24 23:33:07 +0000913 if (CurDAG->isBaseWithConstantOffset(Addr)) {
914 SDValue N0 = Addr.getOperand(0);
915 SDValue N1 = Addr.getOperand(1);
916 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
917
Tom Stellard94b72312015-02-11 00:34:35 +0000918 if (N0.getOpcode() == ISD::ADD) {
919 // (add (add N2, N3), C1) -> addr64
920 SDValue N2 = N0.getOperand(0);
921 SDValue N3 = N0.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000922 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard94b72312015-02-11 00:34:35 +0000923 Ptr = N2;
924 VAddr = N3;
925 } else {
Tom Stellard155bbb72014-08-11 22:18:17 +0000926 // (add N0, C1) -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000927 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000928 Ptr = N0;
Tom Stellard94b72312015-02-11 00:34:35 +0000929 }
930
931 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenault88701812016-06-09 23:42:48 +0000932 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
933 return true;
934 }
935
936 if (isUInt<32>(C1->getZExtValue())) {
Tom Stellard94b72312015-02-11 00:34:35 +0000937 // Illegal offset, store it in soffset.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000938 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellard94b72312015-02-11 00:34:35 +0000939 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000940 CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32)),
941 0);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000942 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +0000943 }
944 }
Tom Stellard94b72312015-02-11 00:34:35 +0000945
Tom Stellardb02c2682014-06-24 23:33:07 +0000946 if (Addr.getOpcode() == ISD::ADD) {
Tom Stellard155bbb72014-08-11 22:18:17 +0000947 // (add N0, N1) -> addr64
Tom Stellardb02c2682014-06-24 23:33:07 +0000948 SDValue N0 = Addr.getOperand(0);
949 SDValue N1 = Addr.getOperand(1);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000950 Addr64 = CurDAG->getTargetConstant(1, DL, MVT::i1);
Tom Stellard155bbb72014-08-11 22:18:17 +0000951 Ptr = N0;
952 VAddr = N1;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000953 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000954 return true;
Tom Stellardb02c2682014-06-24 23:33:07 +0000955 }
956
Tom Stellard155bbb72014-08-11 22:18:17 +0000957 // default case -> offset
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000958 VAddr = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellard155bbb72014-08-11 22:18:17 +0000959 Ptr = Addr;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000960 Offset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Changpeng Fangb41574a2015-12-22 20:55:23 +0000961
962 return true;
Tom Stellard155bbb72014-08-11 22:18:17 +0000963}
964
965bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000966 SDValue &VAddr, SDValue &SOffset,
Tom Stellard1f9939f2015-02-27 14:59:41 +0000967 SDValue &Offset, SDValue &GLC,
968 SDValue &SLC, SDValue &TFE) const {
969 SDValue Ptr, Offen, Idxen, Addr64;
Tom Stellard155bbb72014-08-11 22:18:17 +0000970
Tom Stellard70580f82015-07-20 14:28:41 +0000971 // addr64 bit was removed for volcanic islands.
972 if (Subtarget->getGeneration() >= AMDGPUSubtarget::VOLCANIC_ISLANDS)
973 return false;
974
Changpeng Fangb41574a2015-12-22 20:55:23 +0000975 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
976 GLC, SLC, TFE))
977 return false;
Tom Stellard155bbb72014-08-11 22:18:17 +0000978
979 ConstantSDNode *C = cast<ConstantSDNode>(Addr64);
980 if (C->getSExtValue()) {
981 SDLoc DL(Addr);
Matt Arsenault485defe2014-11-05 19:01:17 +0000982
983 const SITargetLowering& Lowering =
984 *static_cast<const SITargetLowering*>(getTargetLowering());
985
986 SRsrc = SDValue(Lowering.wrapAddr64Rsrc(*CurDAG, DL, Ptr), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +0000987 return true;
988 }
Matt Arsenault485defe2014-11-05 19:01:17 +0000989
Tom Stellard155bbb72014-08-11 22:18:17 +0000990 return false;
991}
992
Tom Stellard7980fc82014-09-25 18:30:26 +0000993bool AMDGPUDAGToDAGISel::SelectMUBUFAddr64(SDValue Addr, SDValue &SRsrc,
Tom Stellardc53861a2015-02-11 00:34:32 +0000994 SDValue &VAddr, SDValue &SOffset,
NAKAMURA Takumi0a7d0ad2015-09-22 11:15:07 +0000995 SDValue &Offset,
996 SDValue &SLC) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000997 SLC = CurDAG->getTargetConstant(0, SDLoc(Addr), MVT::i1);
Tom Stellard1f9939f2015-02-27 14:59:41 +0000998 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +0000999
Tom Stellard1f9939f2015-02-27 14:59:41 +00001000 return SelectMUBUFAddr64(Addr, SRsrc, VAddr, SOffset, Offset, GLC, SLC, TFE);
Tom Stellard7980fc82014-09-25 18:30:26 +00001001}
1002
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001003SDValue AMDGPUDAGToDAGISel::foldFrameIndex(SDValue N) const {
1004 if (auto FI = dyn_cast<FrameIndexSDNode>(N))
1005 return CurDAG->getTargetFrameIndex(FI->getIndex(), FI->getValueType(0));
1006 return N;
1007}
1008
Tom Stellardb02094e2014-07-21 15:45:01 +00001009bool AMDGPUDAGToDAGISel::SelectMUBUFScratch(SDValue Addr, SDValue &Rsrc,
1010 SDValue &VAddr, SDValue &SOffset,
1011 SDValue &ImmOffset) const {
1012
1013 SDLoc DL(Addr);
1014 MachineFunction &MF = CurDAG->getMachineFunction();
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001015 const SIMachineFunctionInfo *Info = MF.getInfo<SIMachineFunctionInfo>();
Tom Stellardb02094e2014-07-21 15:45:01 +00001016
Matt Arsenault0e3d3892015-11-30 21:15:53 +00001017 Rsrc = CurDAG->getRegister(Info->getScratchRSrcReg(), MVT::v4i32);
Matt Arsenault26f8f3d2015-11-30 21:16:03 +00001018 SOffset = CurDAG->getRegister(Info->getScratchWaveOffsetReg(), MVT::i32);
Tom Stellardb02094e2014-07-21 15:45:01 +00001019
1020 // (add n0, c1)
1021 if (CurDAG->isBaseWithConstantOffset(Addr)) {
Tom Stellard78655fc2015-07-16 19:40:09 +00001022 SDValue N0 = Addr.getOperand(0);
Tom Stellardb02094e2014-07-21 15:45:01 +00001023 SDValue N1 = Addr.getOperand(1);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001024
Tom Stellard78655fc2015-07-16 19:40:09 +00001025 // Offsets in vaddr must be positive.
Matt Arsenaultcd099612016-02-24 04:55:29 +00001026 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
Matt Arsenaultcb38a6b2016-03-21 18:02:18 +00001027 if (isLegalMUBUFImmOffset(C1)) {
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001028 VAddr = foldFrameIndex(N0);
Matt Arsenaultcd099612016-02-24 04:55:29 +00001029 ImmOffset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i16);
1030 return true;
Tom Stellardb02094e2014-07-21 15:45:01 +00001031 }
1032 }
1033
Tom Stellardb02094e2014-07-21 15:45:01 +00001034 // (node)
Matt Arsenaultac0fc842016-09-17 16:09:55 +00001035 VAddr = foldFrameIndex(Addr);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001036 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
Tom Stellardb02094e2014-07-21 15:45:01 +00001037 return true;
1038}
1039
Tom Stellard155bbb72014-08-11 22:18:17 +00001040bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
1041 SDValue &SOffset, SDValue &Offset,
1042 SDValue &GLC, SDValue &SLC,
1043 SDValue &TFE) const {
1044 SDValue Ptr, VAddr, Offen, Idxen, Addr64;
Tom Stellard794c8c02014-12-02 17:05:41 +00001045 const SIInstrInfo *TII =
Eric Christopher7792e322015-01-30 23:24:40 +00001046 static_cast<const SIInstrInfo *>(Subtarget->getInstrInfo());
Tom Stellardb02094e2014-07-21 15:45:01 +00001047
Changpeng Fangb41574a2015-12-22 20:55:23 +00001048 if (!SelectMUBUF(Addr, Ptr, VAddr, SOffset, Offset, Offen, Idxen, Addr64,
1049 GLC, SLC, TFE))
1050 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001051
Tom Stellard155bbb72014-08-11 22:18:17 +00001052 if (!cast<ConstantSDNode>(Offen)->getSExtValue() &&
1053 !cast<ConstantSDNode>(Idxen)->getSExtValue() &&
1054 !cast<ConstantSDNode>(Addr64)->getSExtValue()) {
Tom Stellard794c8c02014-12-02 17:05:41 +00001055 uint64_t Rsrc = TII->getDefaultRsrcDataFormat() |
Tom Stellard155bbb72014-08-11 22:18:17 +00001056 APInt::getAllOnesValue(32).getZExtValue(); // Size
1057 SDLoc DL(Addr);
Matt Arsenaultf3cd4512014-11-05 19:01:19 +00001058
1059 const SITargetLowering& Lowering =
1060 *static_cast<const SITargetLowering*>(getTargetLowering());
1061
1062 SRsrc = SDValue(Lowering.buildRSRC(*CurDAG, DL, Ptr, 0, Rsrc), 0);
Tom Stellard155bbb72014-08-11 22:18:17 +00001063 return true;
1064 }
1065 return false;
Tom Stellardb02094e2014-07-21 15:45:01 +00001066}
1067
Tom Stellard7980fc82014-09-25 18:30:26 +00001068bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Jan Vesely43b7b5b2016-04-07 19:23:11 +00001069 SDValue &Soffset, SDValue &Offset
1070 ) const {
1071 SDValue GLC, SLC, TFE;
1072
1073 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1074}
1075bool AMDGPUDAGToDAGISel::SelectMUBUFOffset(SDValue Addr, SDValue &SRsrc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001076 SDValue &Soffset, SDValue &Offset,
Matt Arsenault88701812016-06-09 23:42:48 +00001077 SDValue &SLC) const {
1078 SDValue GLC, TFE;
Tom Stellard7980fc82014-09-25 18:30:26 +00001079
1080 return SelectMUBUFOffset(Addr, SRsrc, Soffset, Offset, GLC, SLC, TFE);
1081}
1082
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001083bool AMDGPUDAGToDAGISel::SelectMUBUFConstant(SDValue Constant,
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001084 SDValue &SOffset,
1085 SDValue &ImmOffset) const {
1086 SDLoc DL(Constant);
1087 uint32_t Imm = cast<ConstantSDNode>(Constant)->getZExtValue();
1088 uint32_t Overflow = 0;
1089
1090 if (Imm >= 4096) {
1091 if (Imm <= 4095 + 64) {
1092 // Use an SOffset inline constant for 1..64
1093 Overflow = Imm - 4095;
1094 Imm = 4095;
1095 } else {
1096 // Try to keep the same value in SOffset for adjacent loads, so that
1097 // the corresponding register contents can be re-used.
1098 //
1099 // Load values with all low-bits set into SOffset, so that a larger
1100 // range of values can be covered using s_movk_i32
1101 uint32_t High = (Imm + 1) & ~4095;
1102 uint32_t Low = (Imm + 1) & 4095;
1103 Imm = Low;
1104 Overflow = High - 1;
1105 }
1106 }
1107
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001108 // There is a hardware bug in SI and CI which prevents address clamping in
1109 // MUBUF instructions from working correctly with SOffsets. The immediate
1110 // offset is unaffected.
1111 if (Overflow > 0 &&
1112 Subtarget->getGeneration() <= AMDGPUSubtarget::SEA_ISLANDS)
1113 return false;
1114
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001115 ImmOffset = CurDAG->getTargetConstant(Imm, DL, MVT::i16);
1116
1117 if (Overflow <= 64)
1118 SOffset = CurDAG->getTargetConstant(Overflow, DL, MVT::i32);
1119 else
1120 SOffset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, DL, MVT::i32,
1121 CurDAG->getTargetConstant(Overflow, DL, MVT::i32)),
1122 0);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001123
1124 return true;
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001125}
1126
1127bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicOffset(SDValue Offset,
1128 SDValue &SOffset,
1129 SDValue &ImmOffset) const {
1130 SDLoc DL(Offset);
1131
1132 if (!isa<ConstantSDNode>(Offset))
1133 return false;
1134
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001135 return SelectMUBUFConstant(Offset, SOffset, ImmOffset);
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001136}
1137
1138bool AMDGPUDAGToDAGISel::SelectMUBUFIntrinsicVOffset(SDValue Offset,
1139 SDValue &SOffset,
1140 SDValue &ImmOffset,
1141 SDValue &VOffset) const {
1142 SDLoc DL(Offset);
1143
1144 // Don't generate an unnecessary voffset for constant offsets.
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001145 if (isa<ConstantSDNode>(Offset)) {
1146 SDValue Tmp1, Tmp2;
1147
1148 // When necessary, use a voffset in <= CI anyway to work around a hardware
1149 // bug.
1150 if (Subtarget->getGeneration() > AMDGPUSubtarget::SEA_ISLANDS ||
1151 SelectMUBUFConstant(Offset, Tmp1, Tmp2))
1152 return false;
1153 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001154
1155 if (CurDAG->isBaseWithConstantOffset(Offset)) {
1156 SDValue N0 = Offset.getOperand(0);
1157 SDValue N1 = Offset.getOperand(1);
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001158 if (cast<ConstantSDNode>(N1)->getSExtValue() >= 0 &&
1159 SelectMUBUFConstant(N1, SOffset, ImmOffset)) {
1160 VOffset = N0;
1161 return true;
1162 }
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001163 }
1164
Nicolai Haehnlea6092592016-06-15 07:13:05 +00001165 SOffset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1166 ImmOffset = CurDAG->getTargetConstant(0, DL, MVT::i16);
1167 VOffset = Offset;
1168
Nicolai Haehnle3003ba02016-03-18 16:24:20 +00001169 return true;
1170}
1171
Matt Arsenault7757c592016-06-09 23:42:54 +00001172bool AMDGPUDAGToDAGISel::SelectFlat(SDValue Addr,
1173 SDValue &VAddr,
1174 SDValue &SLC,
1175 SDValue &TFE) const {
1176 VAddr = Addr;
1177 TFE = SLC = CurDAG->getTargetConstant(0, SDLoc(), MVT::i1);
1178 return true;
1179}
1180
Tom Stellarddee26a22015-08-06 19:28:30 +00001181///
1182/// \param EncodedOffset This is the immediate value that will be encoded
1183/// directly into the instruction. On SI/CI the \p EncodedOffset
1184/// will be in units of dwords and on VI+ it will be units of bytes.
1185static bool isLegalSMRDImmOffset(const AMDGPUSubtarget *ST,
1186 int64_t EncodedOffset) {
1187 return ST->getGeneration() < AMDGPUSubtarget::VOLCANIC_ISLANDS ?
1188 isUInt<8>(EncodedOffset) : isUInt<20>(EncodedOffset);
1189}
1190
1191bool AMDGPUDAGToDAGISel::SelectSMRDOffset(SDValue ByteOffsetNode,
1192 SDValue &Offset, bool &Imm) const {
1193
1194 // FIXME: Handle non-constant offsets.
1195 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ByteOffsetNode);
1196 if (!C)
1197 return false;
1198
1199 SDLoc SL(ByteOffsetNode);
1200 AMDGPUSubtarget::Generation Gen = Subtarget->getGeneration();
1201 int64_t ByteOffset = C->getSExtValue();
1202 int64_t EncodedOffset = Gen < AMDGPUSubtarget::VOLCANIC_ISLANDS ?
1203 ByteOffset >> 2 : ByteOffset;
1204
1205 if (isLegalSMRDImmOffset(Subtarget, EncodedOffset)) {
1206 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1207 Imm = true;
1208 return true;
1209 }
1210
Tom Stellard217361c2015-08-06 19:28:38 +00001211 if (!isUInt<32>(EncodedOffset) || !isUInt<32>(ByteOffset))
1212 return false;
1213
1214 if (Gen == AMDGPUSubtarget::SEA_ISLANDS && isUInt<32>(EncodedOffset)) {
1215 // 32-bit Immediates are supported on Sea Islands.
1216 Offset = CurDAG->getTargetConstant(EncodedOffset, SL, MVT::i32);
1217 } else {
Tom Stellarddee26a22015-08-06 19:28:30 +00001218 SDValue C32Bit = CurDAG->getTargetConstant(ByteOffset, SL, MVT::i32);
1219 Offset = SDValue(CurDAG->getMachineNode(AMDGPU::S_MOV_B32, SL, MVT::i32,
1220 C32Bit), 0);
Tom Stellarddee26a22015-08-06 19:28:30 +00001221 }
Tom Stellard217361c2015-08-06 19:28:38 +00001222 Imm = false;
1223 return true;
Tom Stellarddee26a22015-08-06 19:28:30 +00001224}
1225
1226bool AMDGPUDAGToDAGISel::SelectSMRD(SDValue Addr, SDValue &SBase,
1227 SDValue &Offset, bool &Imm) const {
Tom Stellarddee26a22015-08-06 19:28:30 +00001228 SDLoc SL(Addr);
1229 if (CurDAG->isBaseWithConstantOffset(Addr)) {
1230 SDValue N0 = Addr.getOperand(0);
1231 SDValue N1 = Addr.getOperand(1);
1232
1233 if (SelectSMRDOffset(N1, Offset, Imm)) {
1234 SBase = N0;
1235 return true;
1236 }
1237 }
1238 SBase = Addr;
1239 Offset = CurDAG->getTargetConstant(0, SL, MVT::i32);
1240 Imm = true;
1241 return true;
1242}
1243
1244bool AMDGPUDAGToDAGISel::SelectSMRDImm(SDValue Addr, SDValue &SBase,
1245 SDValue &Offset) const {
1246 bool Imm;
1247 return SelectSMRD(Addr, SBase, Offset, Imm) && Imm;
1248}
1249
Tom Stellard217361c2015-08-06 19:28:38 +00001250bool AMDGPUDAGToDAGISel::SelectSMRDImm32(SDValue Addr, SDValue &SBase,
1251 SDValue &Offset) const {
1252
1253 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1254 return false;
1255
1256 bool Imm;
1257 if (!SelectSMRD(Addr, SBase, Offset, Imm))
1258 return false;
1259
1260 return !Imm && isa<ConstantSDNode>(Offset);
1261}
1262
Tom Stellarddee26a22015-08-06 19:28:30 +00001263bool AMDGPUDAGToDAGISel::SelectSMRDSgpr(SDValue Addr, SDValue &SBase,
1264 SDValue &Offset) const {
1265 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001266 return SelectSMRD(Addr, SBase, Offset, Imm) && !Imm &&
1267 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001268}
1269
1270bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm(SDValue Addr,
1271 SDValue &Offset) const {
1272 bool Imm;
1273 return SelectSMRDOffset(Addr, Offset, Imm) && Imm;
1274}
1275
Tom Stellard217361c2015-08-06 19:28:38 +00001276bool AMDGPUDAGToDAGISel::SelectSMRDBufferImm32(SDValue Addr,
1277 SDValue &Offset) const {
1278 if (Subtarget->getGeneration() != AMDGPUSubtarget::SEA_ISLANDS)
1279 return false;
1280
1281 bool Imm;
1282 if (!SelectSMRDOffset(Addr, Offset, Imm))
1283 return false;
1284
1285 return !Imm && isa<ConstantSDNode>(Offset);
1286}
1287
Tom Stellarddee26a22015-08-06 19:28:30 +00001288bool AMDGPUDAGToDAGISel::SelectSMRDBufferSgpr(SDValue Addr,
1289 SDValue &Offset) const {
1290 bool Imm;
Tom Stellard217361c2015-08-06 19:28:38 +00001291 return SelectSMRDOffset(Addr, Offset, Imm) && !Imm &&
1292 !isa<ConstantSDNode>(Offset);
Tom Stellarddee26a22015-08-06 19:28:30 +00001293}
1294
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001295bool AMDGPUDAGToDAGISel::SelectMOVRELOffset(SDValue Index,
1296 SDValue &Base,
1297 SDValue &Offset) const {
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001298 SDLoc DL(Index);
1299
1300 if (CurDAG->isBaseWithConstantOffset(Index)) {
1301 SDValue N0 = Index.getOperand(0);
1302 SDValue N1 = Index.getOperand(1);
1303 ConstantSDNode *C1 = cast<ConstantSDNode>(N1);
1304
1305 // (add n0, c0)
1306 Base = N0;
1307 Offset = CurDAG->getTargetConstant(C1->getZExtValue(), DL, MVT::i32);
1308 return true;
1309 }
1310
Nicolai Haehnle7968c342016-07-12 08:12:16 +00001311 if (isa<ConstantSDNode>(Index))
1312 return false;
Matt Arsenault1322b6f2016-07-09 01:13:56 +00001313
1314 Base = Index;
1315 Offset = CurDAG->getTargetConstant(0, DL, MVT::i32);
1316 return true;
1317}
1318
Benjamin Kramerbdc49562016-06-12 15:39:02 +00001319SDNode *AMDGPUDAGToDAGISel::getS_BFE(unsigned Opcode, const SDLoc &DL,
1320 SDValue Val, uint32_t Offset,
1321 uint32_t Width) {
Marek Olsak9b728682015-03-24 13:40:27 +00001322 // Transformation function, pack the offset and width of a BFE into
1323 // the format expected by the S_BFE_I32 / S_BFE_U32. In the second
1324 // source, bits [5:0] contain the offset and bits [22:16] the width.
1325 uint32_t PackedVal = Offset | (Width << 16);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001326 SDValue PackedConst = CurDAG->getTargetConstant(PackedVal, DL, MVT::i32);
Marek Olsak9b728682015-03-24 13:40:27 +00001327
1328 return CurDAG->getMachineNode(Opcode, DL, MVT::i32, Val, PackedConst);
1329}
1330
Justin Bogner95927c02016-05-12 21:03:32 +00001331void AMDGPUDAGToDAGISel::SelectS_BFEFromShifts(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001332 // "(a << b) srl c)" ---> "BFE_U32 a, (c-b), (32-c)
1333 // "(a << b) sra c)" ---> "BFE_I32 a, (c-b), (32-c)
1334 // Predicate: 0 < b <= c < 32
1335
1336 const SDValue &Shl = N->getOperand(0);
1337 ConstantSDNode *B = dyn_cast<ConstantSDNode>(Shl->getOperand(1));
1338 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
1339
1340 if (B && C) {
1341 uint32_t BVal = B->getZExtValue();
1342 uint32_t CVal = C->getZExtValue();
1343
1344 if (0 < BVal && BVal <= CVal && CVal < 32) {
1345 bool Signed = N->getOpcode() == ISD::SRA;
1346 unsigned Opcode = Signed ? AMDGPU::S_BFE_I32 : AMDGPU::S_BFE_U32;
1347
Justin Bogner95927c02016-05-12 21:03:32 +00001348 ReplaceNode(N, getS_BFE(Opcode, SDLoc(N), Shl.getOperand(0), CVal - BVal,
1349 32 - CVal));
1350 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001351 }
1352 }
Justin Bogner95927c02016-05-12 21:03:32 +00001353 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001354}
1355
Justin Bogner95927c02016-05-12 21:03:32 +00001356void AMDGPUDAGToDAGISel::SelectS_BFE(SDNode *N) {
Marek Olsak9b728682015-03-24 13:40:27 +00001357 switch (N->getOpcode()) {
1358 case ISD::AND:
1359 if (N->getOperand(0).getOpcode() == ISD::SRL) {
1360 // "(a srl b) & mask" ---> "BFE_U32 a, b, popcount(mask)"
1361 // Predicate: isMask(mask)
1362 const SDValue &Srl = N->getOperand(0);
1363 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(Srl.getOperand(1));
1364 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(N->getOperand(1));
1365
1366 if (Shift && Mask) {
1367 uint32_t ShiftVal = Shift->getZExtValue();
1368 uint32_t MaskVal = Mask->getZExtValue();
1369
1370 if (isMask_32(MaskVal)) {
1371 uint32_t WidthVal = countPopulation(MaskVal);
1372
Justin Bogner95927c02016-05-12 21:03:32 +00001373 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1374 Srl.getOperand(0), ShiftVal, WidthVal));
1375 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001376 }
1377 }
1378 }
1379 break;
1380 case ISD::SRL:
1381 if (N->getOperand(0).getOpcode() == ISD::AND) {
1382 // "(a & mask) srl b)" ---> "BFE_U32 a, b, popcount(mask >> b)"
1383 // Predicate: isMask(mask >> b)
1384 const SDValue &And = N->getOperand(0);
1385 ConstantSDNode *Shift = dyn_cast<ConstantSDNode>(N->getOperand(1));
1386 ConstantSDNode *Mask = dyn_cast<ConstantSDNode>(And->getOperand(1));
1387
1388 if (Shift && Mask) {
1389 uint32_t ShiftVal = Shift->getZExtValue();
1390 uint32_t MaskVal = Mask->getZExtValue() >> ShiftVal;
1391
1392 if (isMask_32(MaskVal)) {
1393 uint32_t WidthVal = countPopulation(MaskVal);
1394
Justin Bogner95927c02016-05-12 21:03:32 +00001395 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_U32, SDLoc(N),
1396 And.getOperand(0), ShiftVal, WidthVal));
1397 return;
Marek Olsak9b728682015-03-24 13:40:27 +00001398 }
1399 }
Justin Bogner95927c02016-05-12 21:03:32 +00001400 } else if (N->getOperand(0).getOpcode() == ISD::SHL) {
1401 SelectS_BFEFromShifts(N);
1402 return;
1403 }
Marek Olsak9b728682015-03-24 13:40:27 +00001404 break;
1405 case ISD::SRA:
Justin Bogner95927c02016-05-12 21:03:32 +00001406 if (N->getOperand(0).getOpcode() == ISD::SHL) {
1407 SelectS_BFEFromShifts(N);
1408 return;
1409 }
Marek Olsak9b728682015-03-24 13:40:27 +00001410 break;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001411
1412 case ISD::SIGN_EXTEND_INREG: {
1413 // sext_inreg (srl x, 16), i8 -> bfe_i32 x, 16, 8
1414 SDValue Src = N->getOperand(0);
1415 if (Src.getOpcode() != ISD::SRL)
1416 break;
1417
1418 const ConstantSDNode *Amt = dyn_cast<ConstantSDNode>(Src.getOperand(1));
1419 if (!Amt)
1420 break;
1421
1422 unsigned Width = cast<VTSDNode>(N->getOperand(1))->getVT().getSizeInBits();
Justin Bogner95927c02016-05-12 21:03:32 +00001423 ReplaceNode(N, getS_BFE(AMDGPU::S_BFE_I32, SDLoc(N), Src.getOperand(0),
1424 Amt->getZExtValue(), Width));
1425 return;
Matt Arsenault7e8de012016-04-22 22:59:16 +00001426 }
Marek Olsak9b728682015-03-24 13:40:27 +00001427 }
1428
Justin Bogner95927c02016-05-12 21:03:32 +00001429 SelectCode(N);
Marek Olsak9b728682015-03-24 13:40:27 +00001430}
1431
Matt Arsenault7b1dc2c2016-09-17 02:02:19 +00001432bool AMDGPUDAGToDAGISel::isCBranchSCC(const SDNode *N) const {
1433 assert(N->getOpcode() == ISD::BRCOND);
1434 if (!N->hasOneUse())
1435 return false;
1436
1437 SDValue Cond = N->getOperand(1);
1438 if (Cond.getOpcode() == ISD::CopyToReg)
1439 Cond = Cond.getOperand(2);
1440
1441 if (Cond.getOpcode() != ISD::SETCC || !Cond.hasOneUse())
1442 return false;
1443
1444 MVT VT = Cond.getOperand(0).getSimpleValueType();
1445 if (VT == MVT::i32)
1446 return true;
1447
1448 if (VT == MVT::i64) {
1449 auto ST = static_cast<const SISubtarget *>(Subtarget);
1450
1451 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
1452 return (CC == ISD::SETEQ || CC == ISD::SETNE) && ST->hasScalarCompareEq64();
1453 }
1454
1455 return false;
1456}
1457
Justin Bogner95927c02016-05-12 21:03:32 +00001458void AMDGPUDAGToDAGISel::SelectBRCOND(SDNode *N) {
Tom Stellardbc4497b2016-02-12 23:45:29 +00001459 SDValue Cond = N->getOperand(1);
1460
Matt Arsenault327188a2016-12-15 21:57:11 +00001461 if (Cond.isUndef()) {
1462 CurDAG->SelectNodeTo(N, AMDGPU::SI_BR_UNDEF, MVT::Other,
1463 N->getOperand(2), N->getOperand(0));
1464 return;
1465 }
1466
Tom Stellardbc4497b2016-02-12 23:45:29 +00001467 if (isCBranchSCC(N)) {
1468 // This brcond will use S_CBRANCH_SCC*, so let tablegen handle it.
Justin Bogner95927c02016-05-12 21:03:32 +00001469 SelectCode(N);
1470 return;
Tom Stellardbc4497b2016-02-12 23:45:29 +00001471 }
1472
Tom Stellardbc4497b2016-02-12 23:45:29 +00001473 SDLoc SL(N);
1474
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001475 SDValue VCC = CurDAG->getCopyToReg(N->getOperand(0), SL, AMDGPU::VCC, Cond);
Justin Bogner95927c02016-05-12 21:03:32 +00001476 CurDAG->SelectNodeTo(N, AMDGPU::S_CBRANCH_VCCNZ, MVT::Other,
1477 N->getOperand(2), // Basic Block
Matt Arsenaultf530e8b2016-11-07 19:09:33 +00001478 VCC.getValue(0));
Tom Stellardbc4497b2016-02-12 23:45:29 +00001479}
1480
Matt Arsenault88701812016-06-09 23:42:48 +00001481// This is here because there isn't a way to use the generated sub0_sub1 as the
1482// subreg index to EXTRACT_SUBREG in tablegen.
1483void AMDGPUDAGToDAGISel::SelectATOMIC_CMP_SWAP(SDNode *N) {
1484 MemSDNode *Mem = cast<MemSDNode>(N);
1485 unsigned AS = Mem->getAddressSpace();
Matt Arsenault7757c592016-06-09 23:42:54 +00001486 if (AS == AMDGPUAS::FLAT_ADDRESS) {
1487 SelectCode(N);
1488 return;
1489 }
Matt Arsenault88701812016-06-09 23:42:48 +00001490
1491 MVT VT = N->getSimpleValueType(0);
1492 bool Is32 = (VT == MVT::i32);
1493 SDLoc SL(N);
1494
1495 MachineSDNode *CmpSwap = nullptr;
1496 if (Subtarget->hasAddr64()) {
1497 SDValue SRsrc, VAddr, SOffset, Offset, GLC, SLC;
1498
1499 if (SelectMUBUFAddr64(Mem->getBasePtr(), SRsrc, VAddr, SOffset, Offset, SLC)) {
1500 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_ADDR64 :
1501 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_ADDR64;
1502 SDValue CmpVal = Mem->getOperand(2);
1503
1504 // XXX - Do we care about glue operands?
1505
1506 SDValue Ops[] = {
1507 CmpVal, VAddr, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1508 };
1509
1510 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1511 }
1512 }
1513
1514 if (!CmpSwap) {
1515 SDValue SRsrc, SOffset, Offset, SLC;
1516 if (SelectMUBUFOffset(Mem->getBasePtr(), SRsrc, SOffset, Offset, SLC)) {
1517 unsigned Opcode = Is32 ? AMDGPU::BUFFER_ATOMIC_CMPSWAP_RTN_OFFSET :
1518 AMDGPU::BUFFER_ATOMIC_CMPSWAP_X2_RTN_OFFSET;
1519
1520 SDValue CmpVal = Mem->getOperand(2);
1521 SDValue Ops[] = {
1522 CmpVal, SRsrc, SOffset, Offset, SLC, Mem->getChain()
1523 };
1524
1525 CmpSwap = CurDAG->getMachineNode(Opcode, SL, Mem->getVTList(), Ops);
1526 }
1527 }
1528
1529 if (!CmpSwap) {
1530 SelectCode(N);
1531 return;
1532 }
1533
1534 MachineSDNode::mmo_iterator MMOs = MF->allocateMemRefsArray(1);
1535 *MMOs = Mem->getMemOperand();
1536 CmpSwap->setMemRefs(MMOs, MMOs + 1);
1537
1538 unsigned SubReg = Is32 ? AMDGPU::sub0 : AMDGPU::sub0_sub1;
1539 SDValue Extract
1540 = CurDAG->getTargetExtractSubreg(SubReg, SL, VT, SDValue(CmpSwap, 0));
1541
1542 ReplaceUses(SDValue(N, 0), Extract);
1543 ReplaceUses(SDValue(N, 1), SDValue(CmpSwap, 1));
1544 CurDAG->RemoveDeadNode(N);
1545}
1546
Tom Stellardb4a313a2014-08-01 00:32:39 +00001547bool AMDGPUDAGToDAGISel::SelectVOP3Mods(SDValue In, SDValue &Src,
1548 SDValue &SrcMods) const {
Tom Stellardb4a313a2014-08-01 00:32:39 +00001549 unsigned Mods = 0;
1550
1551 Src = In;
1552
1553 if (Src.getOpcode() == ISD::FNEG) {
1554 Mods |= SISrcMods::NEG;
1555 Src = Src.getOperand(0);
1556 }
1557
1558 if (Src.getOpcode() == ISD::FABS) {
1559 Mods |= SISrcMods::ABS;
1560 Src = Src.getOperand(0);
1561 }
1562
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001563 SrcMods = CurDAG->getTargetConstant(Mods, SDLoc(In), MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001564
1565 return true;
1566}
1567
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001568bool AMDGPUDAGToDAGISel::SelectVOP3NoMods(SDValue In, SDValue &Src,
1569 SDValue &SrcMods) const {
1570 bool Res = SelectVOP3Mods(In, Src, SrcMods);
1571 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue();
1572}
1573
Tom Stellardb4a313a2014-08-01 00:32:39 +00001574bool AMDGPUDAGToDAGISel::SelectVOP3Mods0(SDValue In, SDValue &Src,
1575 SDValue &SrcMods, SDValue &Clamp,
1576 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001577 SDLoc DL(In);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001578 // FIXME: Handle Clamp and Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001579 Clamp = CurDAG->getTargetConstant(0, DL, MVT::i32);
1580 Omod = CurDAG->getTargetConstant(0, DL, MVT::i32);
Tom Stellardb4a313a2014-08-01 00:32:39 +00001581
1582 return SelectVOP3Mods(In, Src, SrcMods);
1583}
1584
Tom Stellarddb5a11f2015-07-13 15:47:57 +00001585bool AMDGPUDAGToDAGISel::SelectVOP3NoMods0(SDValue In, SDValue &Src,
1586 SDValue &SrcMods, SDValue &Clamp,
1587 SDValue &Omod) const {
1588 bool Res = SelectVOP3Mods0(In, Src, SrcMods, Clamp, Omod);
1589
1590 return Res && cast<ConstantSDNode>(SrcMods)->isNullValue() &&
1591 cast<ConstantSDNode>(Clamp)->isNullValue() &&
1592 cast<ConstantSDNode>(Omod)->isNullValue();
1593}
1594
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001595bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp(SDValue In, SDValue &Src,
1596 SDValue &SrcMods,
1597 SDValue &Omod) const {
1598 // FIXME: Handle Omod
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001599 Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault1cffa4c2014-11-13 19:49:04 +00001600
1601 return SelectVOP3Mods(In, Src, SrcMods);
1602}
1603
Matt Arsenault4831ce52015-01-06 23:00:37 +00001604bool AMDGPUDAGToDAGISel::SelectVOP3Mods0Clamp0OMod(SDValue In, SDValue &Src,
1605 SDValue &SrcMods,
1606 SDValue &Clamp,
1607 SDValue &Omod) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001608 Clamp = Omod = CurDAG->getTargetConstant(0, SDLoc(In), MVT::i32);
Matt Arsenault4831ce52015-01-06 23:00:37 +00001609 return SelectVOP3Mods(In, Src, SrcMods);
1610}
1611
Christian Konigd910b7d2013-02-26 17:52:16 +00001612void AMDGPUDAGToDAGISel::PostprocessISelDAG() {
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001613 const AMDGPUTargetLowering& Lowering =
Matt Arsenault209a7b92014-04-18 07:40:20 +00001614 *static_cast<const AMDGPUTargetLowering*>(getTargetLowering());
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001615 bool IsModified = false;
1616 do {
1617 IsModified = false;
1618 // Go over all selected nodes and try to fold them a bit more
Pete Cooper65c69402015-07-14 22:10:54 +00001619 for (SDNode &Node : CurDAG->allnodes()) {
1620 MachineSDNode *MachineNode = dyn_cast<MachineSDNode>(&Node);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001621 if (!MachineNode)
1622 continue;
Christian Konigd910b7d2013-02-26 17:52:16 +00001623
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001624 SDNode *ResNode = Lowering.PostISelFolding(MachineNode, *CurDAG);
Pete Cooper65c69402015-07-14 22:10:54 +00001625 if (ResNode != &Node) {
1626 ReplaceUses(&Node, ResNode);
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001627 IsModified = true;
1628 }
Tom Stellard2183b702013-06-03 17:39:46 +00001629 }
Vincent Lejeuneab3baf82013-09-12 23:44:44 +00001630 CurDAG->RemoveDeadNodes();
1631 } while (IsModified);
Christian Konigd910b7d2013-02-26 17:52:16 +00001632}