blob: c02e98af7eab848c905908b761f697e1da118b54 [file] [log] [blame]
Jim Laskeycfda85a2005-10-21 19:00:04 +00001//===- SubtargetEmitter.cpp - Generate subtarget enumerations -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner8adcd9f2007-12-29 20:37:13 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Jim Laskeycfda85a2005-10-21 19:00:04 +00007//
8//===----------------------------------------------------------------------===//
9//
Chris Lattner73fbe142006-03-03 02:04:07 +000010// This tablegen backend emits subtarget enumerations.
Jim Laskeycfda85a2005-10-21 19:00:04 +000011//
12//===----------------------------------------------------------------------===//
13
Jim Laskeycfda85a2005-10-21 19:00:04 +000014#include "CodeGenTarget.h"
Andrew Trick87255e32012-07-07 04:00:00 +000015#include "CodeGenSchedule.h"
Eugene Zelenko75259bb2016-05-17 17:04:23 +000016#include "llvm/ADT/SmallPtrSet.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000017#include "llvm/ADT/StringExtras.h"
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000018#include "llvm/MC/MCInstrItineraries.h"
Eugene Zelenko75259bb2016-05-17 17:04:23 +000019#include "llvm/MC/MCSchedule.h"
Michael Kupersteindb0712f2015-05-26 10:47:10 +000020#include "llvm/MC/SubtargetFeature.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000021#include "llvm/Support/Debug.h"
22#include "llvm/Support/Format.h"
Eugene Zelenko75259bb2016-05-17 17:04:23 +000023#include "llvm/Support/raw_ostream.h"
Andrew Trick23f3c652012-09-17 22:18:45 +000024#include "llvm/TableGen/Error.h"
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000025#include "llvm/TableGen/Record.h"
26#include "llvm/TableGen/TableGenBackend.h"
Jeff Cohenb0aa47b2005-10-28 01:43:09 +000027#include <algorithm>
Eugene Zelenko75259bb2016-05-17 17:04:23 +000028#include <cassert>
29#include <cstdint>
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000030#include <map>
31#include <string>
32#include <vector>
Hans Wennborg083ca9b2015-10-06 23:24:35 +000033
Jim Laskeycfda85a2005-10-21 19:00:04 +000034using namespace llvm;
35
Chandler Carruth97acce22014-04-22 03:06:00 +000036#define DEBUG_TYPE "subtarget-emitter"
37
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000038namespace {
Eugene Zelenko75259bb2016-05-17 17:04:23 +000039
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000040class SubtargetEmitter {
Andrew Trick9ef08822012-09-17 22:18:48 +000041 // Each processor has a SchedClassDesc table with an entry for each SchedClass.
42 // The SchedClassDesc table indexes into a global write resource table, write
43 // latency table, and read advance table.
44 struct SchedClassTables {
45 std::vector<std::vector<MCSchedClassDesc> > ProcSchedClasses;
46 std::vector<MCWriteProcResEntry> WriteProcResources;
47 std::vector<MCWriteLatencyEntry> WriteLatencies;
Andrew Trickcfe222c2012-09-19 04:43:19 +000048 std::vector<std::string> WriterNames;
Andrew Trick9ef08822012-09-17 22:18:48 +000049 std::vector<MCReadAdvanceEntry> ReadAdvanceEntries;
50
51 // Reserve an invalid entry at index 0
52 SchedClassTables() {
53 ProcSchedClasses.resize(1);
54 WriteProcResources.resize(1);
55 WriteLatencies.resize(1);
Andrew Trickcfe222c2012-09-19 04:43:19 +000056 WriterNames.push_back("InvalidWrite");
Andrew Trick9ef08822012-09-17 22:18:48 +000057 ReadAdvanceEntries.resize(1);
58 }
59 };
60
61 struct LessWriteProcResources {
62 bool operator()(const MCWriteProcResEntry &LHS,
63 const MCWriteProcResEntry &RHS) {
64 return LHS.ProcResourceIdx < RHS.ProcResourceIdx;
65 }
66 };
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000067
68 RecordKeeper &Records;
Andrew Trick87255e32012-07-07 04:00:00 +000069 CodeGenSchedModels &SchedModels;
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000070 std::string Target;
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000071
Craig Topper094bbca2016-02-14 05:22:01 +000072 void Enumeration(raw_ostream &OS);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000073 unsigned FeatureKeyValues(raw_ostream &OS);
74 unsigned CPUKeyValues(raw_ostream &OS);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000075 void FormItineraryStageString(const std::string &Names,
76 Record *ItinData, std::string &ItinString,
77 unsigned &NStages);
78 void FormItineraryOperandCycleString(Record *ItinData, std::string &ItinString,
79 unsigned &NOperandCycles);
80 void FormItineraryBypassString(const std::string &Names,
81 Record *ItinData,
82 std::string &ItinString, unsigned NOperandCycles);
Andrew Trick87255e32012-07-07 04:00:00 +000083 void EmitStageAndOperandCycleData(raw_ostream &OS,
84 std::vector<std::vector<InstrItinerary> >
85 &ProcItinLists);
86 void EmitItineraries(raw_ostream &OS,
87 std::vector<std::vector<InstrItinerary> >
88 &ProcItinLists);
Mehdi Amini32986ed2016-10-04 23:47:33 +000089 void EmitProcessorProp(raw_ostream &OS, const Record *R, StringRef Name,
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +000090 char Separator);
Andrew Trick23f3c652012-09-17 22:18:45 +000091 void EmitProcessorResources(const CodeGenProcModel &ProcModel,
92 raw_ostream &OS);
Andrew Trick9257b8f2012-09-22 02:24:21 +000093 Record *FindWriteResources(const CodeGenSchedRW &SchedWrite,
Andrew Trick9ef08822012-09-17 22:18:48 +000094 const CodeGenProcModel &ProcModel);
Andrew Trick9257b8f2012-09-22 02:24:21 +000095 Record *FindReadAdvance(const CodeGenSchedRW &SchedRead,
96 const CodeGenProcModel &ProcModel);
Andrew Trick4e67cba2013-03-14 21:21:50 +000097 void ExpandProcResources(RecVec &PRVec, std::vector<int64_t> &Cycles,
98 const CodeGenProcModel &ProcModel);
Andrew Trick9ef08822012-09-17 22:18:48 +000099 void GenSchedClassTables(const CodeGenProcModel &ProcModel,
100 SchedClassTables &SchedTables);
Andrew Tricka72fca62012-09-17 22:18:50 +0000101 void EmitSchedClassTables(SchedClassTables &SchedTables, raw_ostream &OS);
Andrew Trick87255e32012-07-07 04:00:00 +0000102 void EmitProcessorModels(raw_ostream &OS);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +0000103 void EmitProcessorLookup(raw_ostream &OS);
Benjamin Kramerc321e532016-06-08 19:09:22 +0000104 void EmitSchedModelHelpers(const std::string &ClassName, raw_ostream &OS);
Andrew Trick87255e32012-07-07 04:00:00 +0000105 void EmitSchedModel(raw_ostream &OS);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +0000106 void ParseFeaturesFunction(raw_ostream &OS, unsigned NumFeatures,
107 unsigned NumProcs);
108
109public:
Andrew Trick87255e32012-07-07 04:00:00 +0000110 SubtargetEmitter(RecordKeeper &R, CodeGenTarget &TGT):
111 Records(R), SchedModels(TGT.getSchedModels()), Target(TGT.getName()) {}
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +0000112
113 void run(raw_ostream &o);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +0000114};
Eugene Zelenko75259bb2016-05-17 17:04:23 +0000115
Hans Wennborg083ca9b2015-10-06 23:24:35 +0000116} // end anonymous namespace
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +0000117
Jim Laskeya1beea62005-10-22 07:59:56 +0000118//
Jim Laskeya2b52352005-10-26 17:30:34 +0000119// Enumeration - Emit the specified class as an enumeration.
Jim Laskey1b7369b2005-10-25 15:16:36 +0000120//
Craig Topper094bbca2016-02-14 05:22:01 +0000121void SubtargetEmitter::Enumeration(raw_ostream &OS) {
Jim Laskey19595752005-10-28 15:20:43 +0000122 // Get all records of class and sort
Craig Topper094bbca2016-02-14 05:22:01 +0000123 std::vector<Record*> DefList =
124 Records.getAllDerivedDefinitions("SubtargetFeature");
Duraid Madina018da4f2005-12-30 14:56:37 +0000125 std::sort(DefList.begin(), DefList.end(), LessRecord());
Jim Laskey1b7369b2005-10-25 15:16:36 +0000126
Evan Chenga2e61292011-04-15 19:35:46 +0000127 unsigned N = DefList.size();
Evan Cheng54b68e32011-07-01 20:45:01 +0000128 if (N == 0)
129 return;
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000130 if (N > MAX_SUBTARGET_FEATURES)
131 PrintFatalError("Too many subtarget features! Bump MAX_SUBTARGET_FEATURES.");
Evan Chenga2e61292011-04-15 19:35:46 +0000132
Evan Cheng54b68e32011-07-01 20:45:01 +0000133 OS << "namespace " << Target << " {\n";
134
Craig Topperbcdb0f22016-02-13 17:58:14 +0000135 // Open enumeration.
Craig Topper2d45c1d2016-02-13 06:03:29 +0000136 OS << "enum {\n";
Evan Cheng54b68e32011-07-01 20:45:01 +0000137
Reid Kleckner294fa7a2015-03-09 20:23:14 +0000138 // For each record
139 for (unsigned i = 0; i < N;) {
140 // Next record
141 Record *Def = DefList[i];
Andrew Trickdb6ed642011-04-01 01:56:55 +0000142
Reid Kleckner294fa7a2015-03-09 20:23:14 +0000143 // Get and emit name
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000144 OS << " " << Def->getName() << " = " << i;
Reid Kleckner294fa7a2015-03-09 20:23:14 +0000145 if (++i < N) OS << ",";
Michael Kupersteinefd7a962015-02-19 11:38:11 +0000146
Reid Kleckner294fa7a2015-03-09 20:23:14 +0000147 OS << "\n";
Jim Laskey1b7369b2005-10-25 15:16:36 +0000148 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000149
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000150 // Close enumeration and namespace
Eugene Zelenko75259bb2016-05-17 17:04:23 +0000151 OS << "};\n";
152 OS << "} // end namespace " << Target << "\n";
Jim Laskey1b7369b2005-10-25 15:16:36 +0000153}
154
155//
Bill Wendlinge6182262007-05-04 20:38:40 +0000156// FeatureKeyValues - Emit data of all the subtarget features. Used by the
157// command line.
Jim Laskey1b7369b2005-10-25 15:16:36 +0000158//
Evan Cheng54b68e32011-07-01 20:45:01 +0000159unsigned SubtargetEmitter::FeatureKeyValues(raw_ostream &OS) {
Jim Laskey19595752005-10-28 15:20:43 +0000160 // Gather and sort all the features
Jim Laskeydffe5972005-10-28 21:47:29 +0000161 std::vector<Record*> FeatureList =
162 Records.getAllDerivedDefinitions("SubtargetFeature");
Evan Cheng54b68e32011-07-01 20:45:01 +0000163
164 if (FeatureList.empty())
165 return 0;
166
Jim Grosbach56938af2008-09-11 17:05:32 +0000167 std::sort(FeatureList.begin(), FeatureList.end(), LessRecordFieldName());
Jim Laskey1b7369b2005-10-25 15:16:36 +0000168
Jim Laskey19595752005-10-28 15:20:43 +0000169 // Begin feature table
Jim Laskeya2b52352005-10-26 17:30:34 +0000170 OS << "// Sorted (by key) array of values for CPU features.\n"
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000171 << "extern const llvm::SubtargetFeatureKV " << Target
172 << "FeatureKV[] = {\n";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000173
Jim Laskey19595752005-10-28 15:20:43 +0000174 // For each feature
Evan Cheng54b68e32011-07-01 20:45:01 +0000175 unsigned NumFeatures = 0;
Jim Laskey3f7d0472006-12-12 20:55:58 +0000176 for (unsigned i = 0, N = FeatureList.size(); i < N; ++i) {
Jim Laskeydffe5972005-10-28 21:47:29 +0000177 // Next feature
178 Record *Feature = FeatureList[i];
179
Bill Wendlinge6182262007-05-04 20:38:40 +0000180 const std::string &Name = Feature->getName();
181 const std::string &CommandLineName = Feature->getValueAsString("Name");
182 const std::string &Desc = Feature->getValueAsString("Desc");
Andrew Trickdb6ed642011-04-01 01:56:55 +0000183
Jim Laskey3f7d0472006-12-12 20:55:58 +0000184 if (CommandLineName.empty()) continue;
Andrew Trickdb6ed642011-04-01 01:56:55 +0000185
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000186 // Emit as { "feature", "description", { featureEnum }, { i1 , i2 , ... , in } }
Jim Laskey1b7369b2005-10-25 15:16:36 +0000187 OS << " { "
Jim Laskeydffe5972005-10-28 21:47:29 +0000188 << "\"" << CommandLineName << "\", "
Jim Laskey1b7369b2005-10-25 15:16:36 +0000189 << "\"" << Desc << "\", "
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000190 << "{ " << Target << "::" << Name << " }, ";
Bill Wendlinge6182262007-05-04 20:38:40 +0000191
Andrew Trickdb6ed642011-04-01 01:56:55 +0000192 const std::vector<Record*> &ImpliesList =
Bill Wendlinge6182262007-05-04 20:38:40 +0000193 Feature->getValueAsListOfDefs("Implies");
Andrew Trickdb6ed642011-04-01 01:56:55 +0000194
Craig Topper4ceea0a2016-01-03 08:57:41 +0000195 OS << "{";
196 for (unsigned j = 0, M = ImpliesList.size(); j < M;) {
197 OS << " " << Target << "::" << ImpliesList[j]->getName();
198 if (++j < M) OS << ",";
Bill Wendlinge6182262007-05-04 20:38:40 +0000199 }
Craig Topper4ceea0a2016-01-03 08:57:41 +0000200 OS << " }";
Bill Wendlinge6182262007-05-04 20:38:40 +0000201
202 OS << " }";
Evan Cheng54b68e32011-07-01 20:45:01 +0000203 ++NumFeatures;
Andrew Trickdb6ed642011-04-01 01:56:55 +0000204
Jim Laskey3763a502005-10-31 17:16:01 +0000205 // Depending on 'if more in the list' emit comma
Jim Laskey3f7d0472006-12-12 20:55:58 +0000206 if ((i + 1) < N) OS << ",";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000207
Jim Laskeydffe5972005-10-28 21:47:29 +0000208 OS << "\n";
Jim Laskey1b7369b2005-10-25 15:16:36 +0000209 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000210
Jim Laskey19595752005-10-28 15:20:43 +0000211 // End feature table
Jim Laskey1b7369b2005-10-25 15:16:36 +0000212 OS << "};\n";
213
Evan Cheng54b68e32011-07-01 20:45:01 +0000214 return NumFeatures;
Jim Laskey1b7369b2005-10-25 15:16:36 +0000215}
216
217//
218// CPUKeyValues - Emit data of all the subtarget processors. Used by command
219// line.
220//
Evan Cheng54b68e32011-07-01 20:45:01 +0000221unsigned SubtargetEmitter::CPUKeyValues(raw_ostream &OS) {
Jim Laskey19595752005-10-28 15:20:43 +0000222 // Gather and sort processor information
Jim Laskeydffe5972005-10-28 21:47:29 +0000223 std::vector<Record*> ProcessorList =
224 Records.getAllDerivedDefinitions("Processor");
Duraid Madina018da4f2005-12-30 14:56:37 +0000225 std::sort(ProcessorList.begin(), ProcessorList.end(), LessRecordFieldName());
Jim Laskey1b7369b2005-10-25 15:16:36 +0000226
Jim Laskey19595752005-10-28 15:20:43 +0000227 // Begin processor table
Jim Laskeya2b52352005-10-26 17:30:34 +0000228 OS << "// Sorted (by key) array of values for CPU subtype.\n"
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000229 << "extern const llvm::SubtargetFeatureKV " << Target
230 << "SubTypeKV[] = {\n";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000231
Jim Laskey19595752005-10-28 15:20:43 +0000232 // For each processor
Jim Laskeydffe5972005-10-28 21:47:29 +0000233 for (unsigned i = 0, N = ProcessorList.size(); i < N;) {
234 // Next processor
235 Record *Processor = ProcessorList[i];
236
Bill Wendlinge6182262007-05-04 20:38:40 +0000237 const std::string &Name = Processor->getValueAsString("Name");
Andrew Trickdb6ed642011-04-01 01:56:55 +0000238 const std::vector<Record*> &FeatureList =
Chris Lattner7ad0bed2005-10-28 22:49:02 +0000239 Processor->getValueAsListOfDefs("Features");
Andrew Trickdb6ed642011-04-01 01:56:55 +0000240
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000241 // Emit as { "cpu", "description", { f1 , f2 , ... fn } },
Jim Laskey1b7369b2005-10-25 15:16:36 +0000242 OS << " { "
243 << "\"" << Name << "\", "
244 << "\"Select the " << Name << " processor\", ";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000245
Craig Topper4ceea0a2016-01-03 08:57:41 +0000246 OS << "{";
247 for (unsigned j = 0, M = FeatureList.size(); j < M;) {
248 OS << " " << Target << "::" << FeatureList[j]->getName();
249 if (++j < M) OS << ",";
Jim Laskey1b7369b2005-10-25 15:16:36 +0000250 }
Craig Topper4ceea0a2016-01-03 08:57:41 +0000251 OS << " }";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000252
Michael Kupersteindb0712f2015-05-26 10:47:10 +0000253 // The { } is for the "implies" section of this data structure.
254 OS << ", { } }";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000255
Jim Laskey3763a502005-10-31 17:16:01 +0000256 // Depending on 'if more in the list' emit comma
Jim Laskeydffe5972005-10-28 21:47:29 +0000257 if (++i < N) OS << ",";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000258
Jim Laskeydffe5972005-10-28 21:47:29 +0000259 OS << "\n";
Jim Laskey1b7369b2005-10-25 15:16:36 +0000260 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000261
Jim Laskey19595752005-10-28 15:20:43 +0000262 // End processor table
Jim Laskey1b7369b2005-10-25 15:16:36 +0000263 OS << "};\n";
264
Evan Cheng54b68e32011-07-01 20:45:01 +0000265 return ProcessorList.size();
Jim Laskey1b7369b2005-10-25 15:16:36 +0000266}
Jim Laskeya1beea62005-10-22 07:59:56 +0000267
Jim Laskeya2b52352005-10-26 17:30:34 +0000268//
David Goodwind813cbf2009-08-17 16:02:57 +0000269// FormItineraryStageString - Compose a string containing the stage
270// data initialization for the specified itinerary. N is the number
271// of stages.
Jim Laskey86f002c2005-10-27 19:47:21 +0000272//
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000273void SubtargetEmitter::FormItineraryStageString(const std::string &Name,
274 Record *ItinData,
David Goodwind813cbf2009-08-17 16:02:57 +0000275 std::string &ItinString,
276 unsigned &NStages) {
Jim Laskeydffe5972005-10-28 21:47:29 +0000277 // Get states list
Bill Wendlinge6182262007-05-04 20:38:40 +0000278 const std::vector<Record*> &StageList =
279 ItinData->getValueAsListOfDefs("Stages");
Jim Laskey19595752005-10-28 15:20:43 +0000280
281 // For each stage
Jim Laskeydffe5972005-10-28 21:47:29 +0000282 unsigned N = NStages = StageList.size();
Christopher Lamb8996dce2007-04-22 09:04:24 +0000283 for (unsigned i = 0; i < N;) {
Jim Laskeydffe5972005-10-28 21:47:29 +0000284 // Next stage
Bill Wendlinge6182262007-05-04 20:38:40 +0000285 const Record *Stage = StageList[i];
Andrew Trickdb6ed642011-04-01 01:56:55 +0000286
Anton Korobeynikov0bdc6342010-04-07 18:19:32 +0000287 // Form string as ,{ cycles, u1 | u2 | ... | un, timeinc, kind }
Jim Laskey86f002c2005-10-27 19:47:21 +0000288 int Cycles = Stage->getValueAsInt("Cycles");
Jim Laskeyd6d3afb2005-11-03 22:47:41 +0000289 ItinString += " { " + itostr(Cycles) + ", ";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000290
Jim Laskeydffe5972005-10-28 21:47:29 +0000291 // Get unit list
Bill Wendlinge6182262007-05-04 20:38:40 +0000292 const std::vector<Record*> &UnitList = Stage->getValueAsListOfDefs("Units");
Andrew Trickdb6ed642011-04-01 01:56:55 +0000293
Jim Laskey19595752005-10-28 15:20:43 +0000294 // For each unit
Jim Laskeydffe5972005-10-28 21:47:29 +0000295 for (unsigned j = 0, M = UnitList.size(); j < M;) {
Jim Laskeydffe5972005-10-28 21:47:29 +0000296 // Add name and bitwise or
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000297 ItinString += Name + "FU::" + UnitList[j]->getName();
Jim Laskeydffe5972005-10-28 21:47:29 +0000298 if (++j < M) ItinString += " | ";
Jim Laskey86f002c2005-10-27 19:47:21 +0000299 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000300
David Goodwinb369ee42009-08-12 18:31:53 +0000301 int TimeInc = Stage->getValueAsInt("TimeInc");
302 ItinString += ", " + itostr(TimeInc);
303
Anton Korobeynikov0bdc6342010-04-07 18:19:32 +0000304 int Kind = Stage->getValueAsInt("Kind");
305 ItinString += ", (llvm::InstrStage::ReservationKinds)" + itostr(Kind);
306
Jim Laskey19595752005-10-28 15:20:43 +0000307 // Close off stage
308 ItinString += " }";
Christopher Lamb8996dce2007-04-22 09:04:24 +0000309 if (++i < N) ItinString += ", ";
Jim Laskey86f002c2005-10-27 19:47:21 +0000310 }
Jim Laskey86f002c2005-10-27 19:47:21 +0000311}
312
313//
David Goodwind813cbf2009-08-17 16:02:57 +0000314// FormItineraryOperandCycleString - Compose a string containing the
315// operand cycle initialization for the specified itinerary. N is the
316// number of operands that has cycles specified.
Jim Laskey86f002c2005-10-27 19:47:21 +0000317//
David Goodwind813cbf2009-08-17 16:02:57 +0000318void SubtargetEmitter::FormItineraryOperandCycleString(Record *ItinData,
319 std::string &ItinString, unsigned &NOperandCycles) {
320 // Get operand cycle list
321 const std::vector<int64_t> &OperandCycleList =
322 ItinData->getValueAsListOfInts("OperandCycles");
323
324 // For each operand cycle
325 unsigned N = NOperandCycles = OperandCycleList.size();
326 for (unsigned i = 0; i < N;) {
327 // Next operand cycle
328 const int OCycle = OperandCycleList[i];
Andrew Trickdb6ed642011-04-01 01:56:55 +0000329
David Goodwind813cbf2009-08-17 16:02:57 +0000330 ItinString += " " + itostr(OCycle);
331 if (++i < N) ItinString += ", ";
332 }
333}
334
Evan Cheng0097dd02010-09-28 23:50:49 +0000335void SubtargetEmitter::FormItineraryBypassString(const std::string &Name,
336 Record *ItinData,
337 std::string &ItinString,
338 unsigned NOperandCycles) {
339 const std::vector<Record*> &BypassList =
340 ItinData->getValueAsListOfDefs("Bypasses");
341 unsigned N = BypassList.size();
Evan Cheng4a010fd2010-09-29 22:42:35 +0000342 unsigned i = 0;
343 for (; i < N;) {
Evan Cheng0097dd02010-09-28 23:50:49 +0000344 ItinString += Name + "Bypass::" + BypassList[i]->getName();
Evan Cheng4a010fd2010-09-29 22:42:35 +0000345 if (++i < NOperandCycles) ItinString += ", ";
Evan Cheng0097dd02010-09-28 23:50:49 +0000346 }
Evan Cheng4a010fd2010-09-29 22:42:35 +0000347 for (; i < NOperandCycles;) {
Evan Cheng0097dd02010-09-28 23:50:49 +0000348 ItinString += " 0";
Evan Cheng4a010fd2010-09-29 22:42:35 +0000349 if (++i < NOperandCycles) ItinString += ", ";
Evan Cheng0097dd02010-09-28 23:50:49 +0000350 }
351}
352
David Goodwind813cbf2009-08-17 16:02:57 +0000353//
Andrew Trick87255e32012-07-07 04:00:00 +0000354// EmitStageAndOperandCycleData - Generate unique itinerary stages and operand
355// cycle tables. Create a list of InstrItinerary objects (ProcItinLists) indexed
356// by CodeGenSchedClass::Index.
David Goodwind813cbf2009-08-17 16:02:57 +0000357//
Andrew Trick87255e32012-07-07 04:00:00 +0000358void SubtargetEmitter::
359EmitStageAndOperandCycleData(raw_ostream &OS,
360 std::vector<std::vector<InstrItinerary> >
361 &ProcItinLists) {
Jim Laskey19595752005-10-28 15:20:43 +0000362
Andrew Trickfb982dd2012-07-09 20:43:03 +0000363 // Multiple processor models may share an itinerary record. Emit it once.
364 SmallPtrSet<Record*, 8> ItinsDefSet;
365
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000366 // Emit functional units for all the itineraries.
Craig Topper29c55dcb2016-02-13 06:03:32 +0000367 for (const CodeGenProcModel &ProcModel : SchedModels.procModels()) {
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000368
Craig Topper29c55dcb2016-02-13 06:03:32 +0000369 if (!ItinsDefSet.insert(ProcModel.ItinsDef).second)
Andrew Trickfb982dd2012-07-09 20:43:03 +0000370 continue;
371
Craig Topper29c55dcb2016-02-13 06:03:32 +0000372 std::vector<Record*> FUs = ProcModel.ItinsDef->getValueAsListOfDefs("FU");
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000373 if (FUs.empty())
374 continue;
375
Craig Topper29c55dcb2016-02-13 06:03:32 +0000376 const std::string &Name = ProcModel.ItinsDef->getName();
Andrew Trick87255e32012-07-07 04:00:00 +0000377 OS << "\n// Functional units for \"" << Name << "\"\n"
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000378 << "namespace " << Name << "FU {\n";
379
380 for (unsigned j = 0, FUN = FUs.size(); j < FUN; ++j)
Hal Finkel8db55472012-06-22 20:27:13 +0000381 OS << " const unsigned " << FUs[j]->getName()
382 << " = 1 << " << j << ";\n";
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000383
Eugene Zelenko75259bb2016-05-17 17:04:23 +0000384 OS << "} // end namespace " << Name << "FU\n";
Evan Cheng0097dd02010-09-28 23:50:49 +0000385
Craig Topper29c55dcb2016-02-13 06:03:32 +0000386 std::vector<Record*> BPs = ProcModel.ItinsDef->getValueAsListOfDefs("BP");
Alexander Kornienko8c0809c2015-01-15 11:41:30 +0000387 if (!BPs.empty()) {
Evan Cheng4a010fd2010-09-29 22:42:35 +0000388 OS << "\n// Pipeline forwarding pathes for itineraries \"" << Name
389 << "\"\n" << "namespace " << Name << "Bypass {\n";
Evan Cheng0097dd02010-09-28 23:50:49 +0000390
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000391 OS << " const unsigned NoBypass = 0;\n";
Evan Cheng4a010fd2010-09-29 22:42:35 +0000392 for (unsigned j = 0, BPN = BPs.size(); j < BPN; ++j)
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000393 OS << " const unsigned " << BPs[j]->getName()
Evan Cheng4a010fd2010-09-29 22:42:35 +0000394 << " = 1 << " << j << ";\n";
Evan Cheng0097dd02010-09-28 23:50:49 +0000395
Eugene Zelenko75259bb2016-05-17 17:04:23 +0000396 OS << "} // end namespace " << Name << "Bypass\n";
Evan Cheng4a010fd2010-09-29 22:42:35 +0000397 }
Anton Korobeynikov7d62e332010-04-18 20:31:01 +0000398 }
399
Jim Laskey19595752005-10-28 15:20:43 +0000400 // Begin stages table
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000401 std::string StageTable = "\nextern const llvm::InstrStage " + Target +
402 "Stages[] = {\n";
Anton Korobeynikov0bdc6342010-04-07 18:19:32 +0000403 StageTable += " { 0, 0, 0, llvm::InstrStage::Required }, // No itinerary\n";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000404
David Goodwind813cbf2009-08-17 16:02:57 +0000405 // Begin operand cycle table
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000406 std::string OperandCycleTable = "extern const unsigned " + Target +
Evan Cheng54b68e32011-07-01 20:45:01 +0000407 "OperandCycles[] = {\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000408 OperandCycleTable += " 0, // No itinerary\n";
Evan Cheng0097dd02010-09-28 23:50:49 +0000409
410 // Begin pipeline bypass table
Benjamin Kramer0d6d0982011-10-22 16:50:00 +0000411 std::string BypassTable = "extern const unsigned " + Target +
Andrew Trick030e2f82012-07-07 03:59:48 +0000412 "ForwardingPaths[] = {\n";
Andrew Trick87255e32012-07-07 04:00:00 +0000413 BypassTable += " 0, // No itinerary\n";
Andrew Trickdb6ed642011-04-01 01:56:55 +0000414
Andrew Trick87255e32012-07-07 04:00:00 +0000415 // For each Itinerary across all processors, add a unique entry to the stages,
416 // operand cycles, and pipepine bypess tables. Then add the new Itinerary
417 // object with computed offsets to the ProcItinLists result.
David Goodwind813cbf2009-08-17 16:02:57 +0000418 unsigned StageCount = 1, OperandCycleCount = 1;
Evan Cheng4a010fd2010-09-29 22:42:35 +0000419 std::map<std::string, unsigned> ItinStageMap, ItinOperandMap;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000420 for (const CodeGenProcModel &ProcModel : SchedModels.procModels()) {
Andrew Trick87255e32012-07-07 04:00:00 +0000421 // Add process itinerary to the list.
422 ProcItinLists.resize(ProcItinLists.size()+1);
Andrew Trickdb6ed642011-04-01 01:56:55 +0000423
Andrew Trick87255e32012-07-07 04:00:00 +0000424 // If this processor defines no itineraries, then leave the itinerary list
425 // empty.
426 std::vector<InstrItinerary> &ItinList = ProcItinLists.back();
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000427 if (!ProcModel.hasItineraries())
Andrew Trick9c302672012-06-22 03:58:51 +0000428 continue;
Andrew Trick9c302672012-06-22 03:58:51 +0000429
Andrew Trick87255e32012-07-07 04:00:00 +0000430 const std::string &Name = ProcModel.ItinsDef->getName();
Andrew Trickdb6ed642011-04-01 01:56:55 +0000431
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000432 ItinList.resize(SchedModels.numInstrSchedClasses());
433 assert(ProcModel.ItinDefList.size() == ItinList.size() && "bad Itins");
434
435 for (unsigned SchedClassIdx = 0, SchedClassEnd = ItinList.size();
Andrew Trick87255e32012-07-07 04:00:00 +0000436 SchedClassIdx < SchedClassEnd; ++SchedClassIdx) {
437
Jim Laskeydffe5972005-10-28 21:47:29 +0000438 // Next itinerary data
Andrew Trick87255e32012-07-07 04:00:00 +0000439 Record *ItinData = ProcModel.ItinDefList[SchedClassIdx];
Andrew Trickdb6ed642011-04-01 01:56:55 +0000440
Jim Laskey19595752005-10-28 15:20:43 +0000441 // Get string and stage count
David Goodwind813cbf2009-08-17 16:02:57 +0000442 std::string ItinStageString;
Andrew Trick87255e32012-07-07 04:00:00 +0000443 unsigned NStages = 0;
444 if (ItinData)
445 FormItineraryStageString(Name, ItinData, ItinStageString, NStages);
Jim Laskey86f002c2005-10-27 19:47:21 +0000446
David Goodwind813cbf2009-08-17 16:02:57 +0000447 // Get string and operand cycle count
448 std::string ItinOperandCycleString;
Andrew Trick87255e32012-07-07 04:00:00 +0000449 unsigned NOperandCycles = 0;
Evan Cheng0097dd02010-09-28 23:50:49 +0000450 std::string ItinBypassString;
Andrew Trick87255e32012-07-07 04:00:00 +0000451 if (ItinData) {
452 FormItineraryOperandCycleString(ItinData, ItinOperandCycleString,
453 NOperandCycles);
454
455 FormItineraryBypassString(Name, ItinData, ItinBypassString,
456 NOperandCycles);
457 }
Evan Cheng0097dd02010-09-28 23:50:49 +0000458
David Goodwind813cbf2009-08-17 16:02:57 +0000459 // Check to see if stage already exists and create if it doesn't
460 unsigned FindStage = 0;
461 if (NStages > 0) {
462 FindStage = ItinStageMap[ItinStageString];
463 if (FindStage == 0) {
Andrew Trick8a05f662011-04-01 02:22:47 +0000464 // Emit as { cycles, u1 | u2 | ... | un, timeinc }, // indices
465 StageTable += ItinStageString + ", // " + itostr(StageCount);
466 if (NStages > 1)
467 StageTable += "-" + itostr(StageCount + NStages - 1);
468 StageTable += "\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000469 // Record Itin class number.
470 ItinStageMap[ItinStageString] = FindStage = StageCount;
471 StageCount += NStages;
David Goodwind813cbf2009-08-17 16:02:57 +0000472 }
473 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000474
David Goodwind813cbf2009-08-17 16:02:57 +0000475 // Check to see if operand cycle already exists and create if it doesn't
476 unsigned FindOperandCycle = 0;
477 if (NOperandCycles > 0) {
Evan Cheng4a010fd2010-09-29 22:42:35 +0000478 std::string ItinOperandString = ItinOperandCycleString+ItinBypassString;
479 FindOperandCycle = ItinOperandMap[ItinOperandString];
David Goodwind813cbf2009-08-17 16:02:57 +0000480 if (FindOperandCycle == 0) {
481 // Emit as cycle, // index
Andrew Trick8a05f662011-04-01 02:22:47 +0000482 OperandCycleTable += ItinOperandCycleString + ", // ";
483 std::string OperandIdxComment = itostr(OperandCycleCount);
484 if (NOperandCycles > 1)
485 OperandIdxComment += "-"
486 + itostr(OperandCycleCount + NOperandCycles - 1);
487 OperandCycleTable += OperandIdxComment + "\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000488 // Record Itin class number.
Andrew Trickdb6ed642011-04-01 01:56:55 +0000489 ItinOperandMap[ItinOperandCycleString] =
David Goodwind813cbf2009-08-17 16:02:57 +0000490 FindOperandCycle = OperandCycleCount;
Evan Cheng0097dd02010-09-28 23:50:49 +0000491 // Emit as bypass, // index
Andrew Trick8a05f662011-04-01 02:22:47 +0000492 BypassTable += ItinBypassString + ", // " + OperandIdxComment + "\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000493 OperandCycleCount += NOperandCycles;
David Goodwind813cbf2009-08-17 16:02:57 +0000494 }
Jim Laskey86f002c2005-10-27 19:47:21 +0000495 }
Andrew Trickdb6ed642011-04-01 01:56:55 +0000496
Evan Cheng367a5df2010-09-09 18:18:55 +0000497 // Set up itinerary as location and location + stage count
Andrew Trick87255e32012-07-07 04:00:00 +0000498 int NumUOps = ItinData ? ItinData->getValueAsInt("NumMicroOps") : 0;
Evan Cheng367a5df2010-09-09 18:18:55 +0000499 InstrItinerary Intinerary = { NumUOps, FindStage, FindStage + NStages,
500 FindOperandCycle,
501 FindOperandCycle + NOperandCycles};
502
Jim Laskey19595752005-10-28 15:20:43 +0000503 // Inject - empty slots will be 0, 0
Andrew Trick87255e32012-07-07 04:00:00 +0000504 ItinList[SchedClassIdx] = Intinerary;
Jim Laskey86f002c2005-10-27 19:47:21 +0000505 }
Jim Laskey86f002c2005-10-27 19:47:21 +0000506 }
Evan Cheng0097dd02010-09-28 23:50:49 +0000507
Jim Laskeyd6d3afb2005-11-03 22:47:41 +0000508 // Closing stage
Andrew Trick87255e32012-07-07 04:00:00 +0000509 StageTable += " { 0, 0, 0, llvm::InstrStage::Required } // End stages\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000510 StageTable += "};\n";
511
512 // Closing operand cycles
Andrew Trick87255e32012-07-07 04:00:00 +0000513 OperandCycleTable += " 0 // End operand cycles\n";
David Goodwind813cbf2009-08-17 16:02:57 +0000514 OperandCycleTable += "};\n";
515
Andrew Trick87255e32012-07-07 04:00:00 +0000516 BypassTable += " 0 // End bypass tables\n";
Evan Cheng0097dd02010-09-28 23:50:49 +0000517 BypassTable += "};\n";
518
David Goodwind813cbf2009-08-17 16:02:57 +0000519 // Emit tables.
520 OS << StageTable;
521 OS << OperandCycleTable;
Evan Cheng0097dd02010-09-28 23:50:49 +0000522 OS << BypassTable;
Jim Laskey86f002c2005-10-27 19:47:21 +0000523}
524
Andrew Trick87255e32012-07-07 04:00:00 +0000525//
526// EmitProcessorData - Generate data for processor itineraries that were
527// computed during EmitStageAndOperandCycleData(). ProcItinLists lists all
528// Itineraries for each processor. The Itinerary lists are indexed on
529// CodeGenSchedClass::Index.
530//
531void SubtargetEmitter::
532EmitItineraries(raw_ostream &OS,
533 std::vector<std::vector<InstrItinerary> > &ProcItinLists) {
534
Andrew Trickfb982dd2012-07-09 20:43:03 +0000535 // Multiple processor models may share an itinerary record. Emit it once.
536 SmallPtrSet<Record*, 8> ItinsDefSet;
537
Andrew Trick87255e32012-07-07 04:00:00 +0000538 // For each processor's machine model
539 std::vector<std::vector<InstrItinerary> >::iterator
540 ProcItinListsIter = ProcItinLists.begin();
541 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
Andrew Trick76686492012-09-15 00:19:57 +0000542 PE = SchedModels.procModelEnd(); PI != PE; ++PI, ++ProcItinListsIter) {
Andrew Trickfb982dd2012-07-09 20:43:03 +0000543
Andrew Trick87255e32012-07-07 04:00:00 +0000544 Record *ItinsDef = PI->ItinsDef;
David Blaikie70573dc2014-11-19 07:49:26 +0000545 if (!ItinsDefSet.insert(ItinsDef).second)
Andrew Trickfb982dd2012-07-09 20:43:03 +0000546 continue;
Andrew Trick87255e32012-07-07 04:00:00 +0000547
548 // Get processor itinerary name
549 const std::string &Name = ItinsDef->getName();
550
551 // Get the itinerary list for the processor.
552 assert(ProcItinListsIter != ProcItinLists.end() && "bad iterator");
Andrew Trick76686492012-09-15 00:19:57 +0000553 std::vector<InstrItinerary> &ItinList = *ProcItinListsIter;
Andrew Trick87255e32012-07-07 04:00:00 +0000554
Pete Cooperc0eb1532014-09-02 23:23:34 +0000555 // Empty itineraries aren't referenced anywhere in the tablegen output
556 // so don't emit them.
557 if (ItinList.empty())
558 continue;
559
Andrew Trick87255e32012-07-07 04:00:00 +0000560 OS << "\n";
561 OS << "static const llvm::InstrItinerary ";
Andrew Trick87255e32012-07-07 04:00:00 +0000562
563 // Begin processor itinerary table
564 OS << Name << "[] = {\n";
565
566 // For each itinerary class in CodeGenSchedClass::Index order.
567 for (unsigned j = 0, M = ItinList.size(); j < M; ++j) {
568 InstrItinerary &Intinerary = ItinList[j];
569
570 // Emit Itinerary in the form of
571 // { firstStage, lastStage, firstCycle, lastCycle } // index
572 OS << " { " <<
573 Intinerary.NumMicroOps << ", " <<
574 Intinerary.FirstStage << ", " <<
575 Intinerary.LastStage << ", " <<
576 Intinerary.FirstOperandCycle << ", " <<
577 Intinerary.LastOperandCycle << " }" <<
578 ", // " << j << " " << SchedModels.getSchedClass(j).Name << "\n";
579 }
580 // End processor itinerary table
581 OS << " { 0, ~0U, ~0U, ~0U, ~0U } // end marker\n";
582 OS << "};\n";
583 }
584}
585
Sylvestre Ledru35521e22012-07-23 08:51:15 +0000586// Emit either the value defined in the TableGen Record, or the default
Andrew Trick87255e32012-07-07 04:00:00 +0000587// value defined in the C++ header. The Record is null if the processor does not
588// define a model.
589void SubtargetEmitter::EmitProcessorProp(raw_ostream &OS, const Record *R,
Mehdi Amini32986ed2016-10-04 23:47:33 +0000590 StringRef Name, char Separator) {
Andrew Trick73d77362012-06-05 03:44:40 +0000591 OS << " ";
Andrew Trick87255e32012-07-07 04:00:00 +0000592 int V = R ? R->getValueAsInt(Name) : -1;
Andrew Trick73d77362012-06-05 03:44:40 +0000593 if (V >= 0)
594 OS << V << Separator << " // " << Name;
595 else
Andrew Trick87255e32012-07-07 04:00:00 +0000596 OS << "MCSchedModel::Default" << Name << Separator;
Andrew Trick73d77362012-06-05 03:44:40 +0000597 OS << '\n';
598}
599
Andrew Trick23f3c652012-09-17 22:18:45 +0000600void SubtargetEmitter::EmitProcessorResources(const CodeGenProcModel &ProcModel,
601 raw_ostream &OS) {
602 char Sep = ProcModel.ProcResourceDefs.empty() ? ' ' : ',';
603
Andrew Trick8e9c1d82012-10-10 05:43:04 +0000604 OS << "\n// {Name, NumUnits, SuperIdx, IsBuffered}\n";
Andrew Trick23f3c652012-09-17 22:18:45 +0000605 OS << "static const llvm::MCProcResourceDesc "
606 << ProcModel.ModelName << "ProcResources" << "[] = {\n"
Andrew Trick8e9c1d82012-10-10 05:43:04 +0000607 << " {DBGFIELD(\"InvalidUnit\") 0, 0, 0}" << Sep << "\n";
Andrew Trick23f3c652012-09-17 22:18:45 +0000608
609 for (unsigned i = 0, e = ProcModel.ProcResourceDefs.size(); i < e; ++i) {
610 Record *PRDef = ProcModel.ProcResourceDefs[i];
611
Craig Topper24064772014-04-15 07:20:03 +0000612 Record *SuperDef = nullptr;
Andrew Trick4e67cba2013-03-14 21:21:50 +0000613 unsigned SuperIdx = 0;
614 unsigned NumUnits = 0;
Andrew Trick40c4f382013-06-15 04:50:06 +0000615 int BufferSize = PRDef->getValueAsInt("BufferSize");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000616 if (PRDef->isSubClassOf("ProcResGroup")) {
617 RecVec ResUnits = PRDef->getValueAsListOfDefs("Resources");
Craig Topper29c55dcb2016-02-13 06:03:32 +0000618 for (Record *RU : ResUnits) {
619 NumUnits += RU->getValueAsInt("NumUnits");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000620 }
621 }
622 else {
623 // Find the SuperIdx
624 if (PRDef->getValueInit("Super")->isComplete()) {
625 SuperDef = SchedModels.findProcResUnits(
626 PRDef->getValueAsDef("Super"), ProcModel);
627 SuperIdx = ProcModel.getProcResourceIdx(SuperDef);
628 }
Andrew Tricka5c747b2013-03-14 22:47:01 +0000629 NumUnits = PRDef->getValueAsInt("NumUnits");
Andrew Trick23f3c652012-09-17 22:18:45 +0000630 }
631 // Emit the ProcResourceDesc
632 if (i+1 == e)
633 Sep = ' ';
634 OS << " {DBGFIELD(\"" << PRDef->getName() << "\") ";
635 if (PRDef->getName().size() < 15)
636 OS.indent(15 - PRDef->getName().size());
Andrew Trick4e67cba2013-03-14 21:21:50 +0000637 OS << NumUnits << ", " << SuperIdx << ", "
Andrew Trickde2109e2013-06-15 04:49:57 +0000638 << BufferSize << "}" << Sep << " // #" << i+1;
Andrew Trick23f3c652012-09-17 22:18:45 +0000639 if (SuperDef)
640 OS << ", Super=" << SuperDef->getName();
641 OS << "\n";
642 }
643 OS << "};\n";
644}
645
Andrew Trick9ef08822012-09-17 22:18:48 +0000646// Find the WriteRes Record that defines processor resources for this
647// SchedWrite.
648Record *SubtargetEmitter::FindWriteResources(
Andrew Trick9257b8f2012-09-22 02:24:21 +0000649 const CodeGenSchedRW &SchedWrite, const CodeGenProcModel &ProcModel) {
Andrew Trick9ef08822012-09-17 22:18:48 +0000650
651 // Check if the SchedWrite is already subtarget-specific and directly
652 // specifies a set of processor resources.
Andrew Trick9257b8f2012-09-22 02:24:21 +0000653 if (SchedWrite.TheDef->isSubClassOf("SchedWriteRes"))
654 return SchedWrite.TheDef;
655
Craig Topper24064772014-04-15 07:20:03 +0000656 Record *AliasDef = nullptr;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000657 for (Record *A : SchedWrite.Aliases) {
Andrew Trick9257b8f2012-09-22 02:24:21 +0000658 const CodeGenSchedRW &AliasRW =
Craig Topper29c55dcb2016-02-13 06:03:32 +0000659 SchedModels.getSchedRW(A->getValueAsDef("AliasRW"));
Andrew Trickda984b12012-10-03 23:06:28 +0000660 if (AliasRW.TheDef->getValueInit("SchedModel")->isComplete()) {
661 Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
662 if (&SchedModels.getProcModel(ModelDef) != &ProcModel)
663 continue;
664 }
Andrew Trick9257b8f2012-09-22 02:24:21 +0000665 if (AliasDef)
Joerg Sonnenberger635debe2012-10-25 20:33:17 +0000666 PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases "
Andrew Trick9257b8f2012-09-22 02:24:21 +0000667 "defined for processor " + ProcModel.ModelName +
668 " Ensure only one SchedAlias exists per RW.");
669 AliasDef = AliasRW.TheDef;
670 }
671 if (AliasDef && AliasDef->isSubClassOf("SchedWriteRes"))
672 return AliasDef;
Andrew Trick9ef08822012-09-17 22:18:48 +0000673
674 // Check this processor's list of write resources.
Craig Topper24064772014-04-15 07:20:03 +0000675 Record *ResDef = nullptr;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000676 for (Record *WR : ProcModel.WriteResDefs) {
677 if (!WR->isSubClassOf("WriteRes"))
Andrew Trick9ef08822012-09-17 22:18:48 +0000678 continue;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000679 if (AliasDef == WR->getValueAsDef("WriteType")
680 || SchedWrite.TheDef == WR->getValueAsDef("WriteType")) {
Andrew Trick9257b8f2012-09-22 02:24:21 +0000681 if (ResDef) {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000682 PrintFatalError(WR->getLoc(), "Resources are defined for both "
Andrew Trick9257b8f2012-09-22 02:24:21 +0000683 "SchedWrite and its alias on processor " +
684 ProcModel.ModelName);
685 }
Craig Topper29c55dcb2016-02-13 06:03:32 +0000686 ResDef = WR;
Andrew Trick9257b8f2012-09-22 02:24:21 +0000687 }
Andrew Trick9ef08822012-09-17 22:18:48 +0000688 }
Andrew Trick9257b8f2012-09-22 02:24:21 +0000689 // TODO: If ProcModel has a base model (previous generation processor),
690 // then call FindWriteResources recursively with that model here.
691 if (!ResDef) {
Joerg Sonnenberger635debe2012-10-25 20:33:17 +0000692 PrintFatalError(ProcModel.ModelDef->getLoc(),
Andrew Trick9257b8f2012-09-22 02:24:21 +0000693 std::string("Processor does not define resources for ")
694 + SchedWrite.TheDef->getName());
695 }
696 return ResDef;
Andrew Trick9ef08822012-09-17 22:18:48 +0000697}
698
699/// Find the ReadAdvance record for the given SchedRead on this processor or
700/// return NULL.
Andrew Trick9257b8f2012-09-22 02:24:21 +0000701Record *SubtargetEmitter::FindReadAdvance(const CodeGenSchedRW &SchedRead,
Andrew Trick9ef08822012-09-17 22:18:48 +0000702 const CodeGenProcModel &ProcModel) {
703 // Check for SchedReads that directly specify a ReadAdvance.
Andrew Trick9257b8f2012-09-22 02:24:21 +0000704 if (SchedRead.TheDef->isSubClassOf("SchedReadAdvance"))
705 return SchedRead.TheDef;
706
707 // Check this processor's list of aliases for SchedRead.
Craig Topper24064772014-04-15 07:20:03 +0000708 Record *AliasDef = nullptr;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000709 for (Record *A : SchedRead.Aliases) {
Andrew Trick9257b8f2012-09-22 02:24:21 +0000710 const CodeGenSchedRW &AliasRW =
Craig Topper29c55dcb2016-02-13 06:03:32 +0000711 SchedModels.getSchedRW(A->getValueAsDef("AliasRW"));
Andrew Trickda984b12012-10-03 23:06:28 +0000712 if (AliasRW.TheDef->getValueInit("SchedModel")->isComplete()) {
713 Record *ModelDef = AliasRW.TheDef->getValueAsDef("SchedModel");
714 if (&SchedModels.getProcModel(ModelDef) != &ProcModel)
715 continue;
716 }
Andrew Trick9257b8f2012-09-22 02:24:21 +0000717 if (AliasDef)
Joerg Sonnenberger635debe2012-10-25 20:33:17 +0000718 PrintFatalError(AliasRW.TheDef->getLoc(), "Multiple aliases "
Andrew Trick9257b8f2012-09-22 02:24:21 +0000719 "defined for processor " + ProcModel.ModelName +
720 " Ensure only one SchedAlias exists per RW.");
721 AliasDef = AliasRW.TheDef;
722 }
723 if (AliasDef && AliasDef->isSubClassOf("SchedReadAdvance"))
724 return AliasDef;
Andrew Trick9ef08822012-09-17 22:18:48 +0000725
726 // Check this processor's ReadAdvanceList.
Craig Topper24064772014-04-15 07:20:03 +0000727 Record *ResDef = nullptr;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000728 for (Record *RA : ProcModel.ReadAdvanceDefs) {
729 if (!RA->isSubClassOf("ReadAdvance"))
Andrew Trick9ef08822012-09-17 22:18:48 +0000730 continue;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000731 if (AliasDef == RA->getValueAsDef("ReadType")
732 || SchedRead.TheDef == RA->getValueAsDef("ReadType")) {
Andrew Trick9257b8f2012-09-22 02:24:21 +0000733 if (ResDef) {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000734 PrintFatalError(RA->getLoc(), "Resources are defined for both "
Andrew Trick9257b8f2012-09-22 02:24:21 +0000735 "SchedRead and its alias on processor " +
736 ProcModel.ModelName);
737 }
Craig Topper29c55dcb2016-02-13 06:03:32 +0000738 ResDef = RA;
Andrew Trick9257b8f2012-09-22 02:24:21 +0000739 }
Andrew Trick9ef08822012-09-17 22:18:48 +0000740 }
Andrew Trick9257b8f2012-09-22 02:24:21 +0000741 // TODO: If ProcModel has a base model (previous generation processor),
742 // then call FindReadAdvance recursively with that model here.
743 if (!ResDef && SchedRead.TheDef->getName() != "ReadDefault") {
Joerg Sonnenberger635debe2012-10-25 20:33:17 +0000744 PrintFatalError(ProcModel.ModelDef->getLoc(),
Andrew Trick9ef08822012-09-17 22:18:48 +0000745 std::string("Processor does not define resources for ")
Andrew Trick9257b8f2012-09-22 02:24:21 +0000746 + SchedRead.TheDef->getName());
Andrew Trick9ef08822012-09-17 22:18:48 +0000747 }
Andrew Trick9257b8f2012-09-22 02:24:21 +0000748 return ResDef;
Andrew Trick9ef08822012-09-17 22:18:48 +0000749}
750
Andrew Trick4e67cba2013-03-14 21:21:50 +0000751// Expand an explicit list of processor resources into a full list of implied
Andrew Tricka3801a32013-04-23 23:45:16 +0000752// resource groups and super resources that cover them.
Andrew Trick4e67cba2013-03-14 21:21:50 +0000753void SubtargetEmitter::ExpandProcResources(RecVec &PRVec,
754 std::vector<int64_t> &Cycles,
Andrew Tricka3801a32013-04-23 23:45:16 +0000755 const CodeGenProcModel &PM) {
Andrew Trick4e67cba2013-03-14 21:21:50 +0000756 // Default to 1 resource cycle.
757 Cycles.resize(PRVec.size(), 1);
758 for (unsigned i = 0, e = PRVec.size(); i != e; ++i) {
Andrew Tricka3801a32013-04-23 23:45:16 +0000759 Record *PRDef = PRVec[i];
Andrew Trick4e67cba2013-03-14 21:21:50 +0000760 RecVec SubResources;
Andrew Tricka3801a32013-04-23 23:45:16 +0000761 if (PRDef->isSubClassOf("ProcResGroup"))
762 SubResources = PRDef->getValueAsListOfDefs("Resources");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000763 else {
Andrew Tricka3801a32013-04-23 23:45:16 +0000764 SubResources.push_back(PRDef);
765 PRDef = SchedModels.findProcResUnits(PRVec[i], PM);
766 for (Record *SubDef = PRDef;
767 SubDef->getValueInit("Super")->isComplete();) {
768 if (SubDef->isSubClassOf("ProcResGroup")) {
769 // Disallow this for simplicitly.
770 PrintFatalError(SubDef->getLoc(), "Processor resource group "
771 " cannot be a super resources.");
772 }
773 Record *SuperDef =
774 SchedModels.findProcResUnits(SubDef->getValueAsDef("Super"), PM);
775 PRVec.push_back(SuperDef);
776 Cycles.push_back(Cycles[i]);
777 SubDef = SuperDef;
778 }
Andrew Trick4e67cba2013-03-14 21:21:50 +0000779 }
Craig Topper29c55dcb2016-02-13 06:03:32 +0000780 for (Record *PR : PM.ProcResourceDefs) {
781 if (PR == PRDef || !PR->isSubClassOf("ProcResGroup"))
Andrew Trick4e67cba2013-03-14 21:21:50 +0000782 continue;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000783 RecVec SuperResources = PR->getValueAsListOfDefs("Resources");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000784 RecIter SubI = SubResources.begin(), SubE = SubResources.end();
Andrew Trick6aa7a872013-04-23 23:45:11 +0000785 for( ; SubI != SubE; ++SubI) {
David Majnemer0d955d02016-08-11 22:21:41 +0000786 if (!is_contained(SuperResources, *SubI)) {
Andrew Trick4e67cba2013-03-14 21:21:50 +0000787 break;
Andrew Trick6aa7a872013-04-23 23:45:11 +0000788 }
Andrew Trick4e67cba2013-03-14 21:21:50 +0000789 }
790 if (SubI == SubE) {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000791 PRVec.push_back(PR);
Andrew Trick4e67cba2013-03-14 21:21:50 +0000792 Cycles.push_back(Cycles[i]);
793 }
794 }
795 }
796}
797
Andrew Trick9ef08822012-09-17 22:18:48 +0000798// Generate the SchedClass table for this processor and update global
799// tables. Must be called for each processor in order.
800void SubtargetEmitter::GenSchedClassTables(const CodeGenProcModel &ProcModel,
801 SchedClassTables &SchedTables) {
802 SchedTables.ProcSchedClasses.resize(SchedTables.ProcSchedClasses.size() + 1);
803 if (!ProcModel.hasInstrSchedModel())
804 return;
805
806 std::vector<MCSchedClassDesc> &SCTab = SchedTables.ProcSchedClasses.back();
Craig Topper29c55dcb2016-02-13 06:03:32 +0000807 for (const CodeGenSchedClass &SC : SchedModels.schedClasses()) {
808 DEBUG(SC.dump(&SchedModels));
Andrew Trick7aba6be2012-10-03 23:06:25 +0000809
Andrew Trick9ef08822012-09-17 22:18:48 +0000810 SCTab.resize(SCTab.size() + 1);
811 MCSchedClassDesc &SCDesc = SCTab.back();
Andrew Trickab722bd2012-09-18 03:18:56 +0000812 // SCDesc.Name is guarded by NDEBUG
Andrew Trick9ef08822012-09-17 22:18:48 +0000813 SCDesc.NumMicroOps = 0;
814 SCDesc.BeginGroup = false;
815 SCDesc.EndGroup = false;
816 SCDesc.WriteProcResIdx = 0;
817 SCDesc.WriteLatencyIdx = 0;
818 SCDesc.ReadAdvanceIdx = 0;
819
820 // A Variant SchedClass has no resources of its own.
Andrew Tricke97978f2013-03-26 21:36:39 +0000821 bool HasVariants = false;
822 for (std::vector<CodeGenSchedTransition>::const_iterator
Craig Topper29c55dcb2016-02-13 06:03:32 +0000823 TI = SC.Transitions.begin(), TE = SC.Transitions.end();
Andrew Tricke97978f2013-03-26 21:36:39 +0000824 TI != TE; ++TI) {
825 if (TI->ProcIndices[0] == 0) {
826 HasVariants = true;
827 break;
828 }
David Majnemer42531262016-08-12 03:55:06 +0000829 if (is_contained(TI->ProcIndices, ProcModel.Index)) {
Andrew Tricke97978f2013-03-26 21:36:39 +0000830 HasVariants = true;
831 break;
832 }
833 }
834 if (HasVariants) {
Andrew Trick9ef08822012-09-17 22:18:48 +0000835 SCDesc.NumMicroOps = MCSchedClassDesc::VariantNumMicroOps;
836 continue;
837 }
838
839 // Determine if the SchedClass is actually reachable on this processor. If
840 // not don't try to locate the processor resources, it will fail.
841 // If ProcIndices contains 0, this class applies to all processors.
Craig Topper29c55dcb2016-02-13 06:03:32 +0000842 assert(!SC.ProcIndices.empty() && "expect at least one procidx");
843 if (SC.ProcIndices[0] != 0) {
David Majnemer42531262016-08-12 03:55:06 +0000844 if (!is_contained(SC.ProcIndices, ProcModel.Index))
Andrew Trick9ef08822012-09-17 22:18:48 +0000845 continue;
846 }
Craig Topper29c55dcb2016-02-13 06:03:32 +0000847 IdxVec Writes = SC.Writes;
848 IdxVec Reads = SC.Reads;
849 if (!SC.InstRWs.empty()) {
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000850 // This class has a default ReadWrite list which can be overriden by
Andrew Trick7aba6be2012-10-03 23:06:25 +0000851 // InstRW definitions.
Craig Topper24064772014-04-15 07:20:03 +0000852 Record *RWDef = nullptr;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000853 for (Record *RW : SC.InstRWs) {
854 Record *RWModelDef = RW->getValueAsDef("SchedModel");
Andrew Trick9ef08822012-09-17 22:18:48 +0000855 if (&ProcModel == &SchedModels.getProcModel(RWModelDef)) {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000856 RWDef = RW;
Andrew Trick9ef08822012-09-17 22:18:48 +0000857 break;
858 }
859 }
860 if (RWDef) {
Andrew Trickda984b12012-10-03 23:06:28 +0000861 Writes.clear();
862 Reads.clear();
Andrew Trick9ef08822012-09-17 22:18:48 +0000863 SchedModels.findRWs(RWDef->getValueAsListOfDefs("OperandReadWrites"),
864 Writes, Reads);
865 }
866 }
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000867 if (Writes.empty()) {
868 // Check this processor's itinerary class resources.
Craig Topper29c55dcb2016-02-13 06:03:32 +0000869 for (Record *I : ProcModel.ItinRWDefs) {
870 RecVec Matched = I->getValueAsListOfDefs("MatchedItinClasses");
David Majnemer0d955d02016-08-11 22:21:41 +0000871 if (is_contained(Matched, SC.ItinClassDef)) {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000872 SchedModels.findRWs(I->getValueAsListOfDefs("OperandReadWrites"),
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000873 Writes, Reads);
874 break;
875 }
876 }
877 if (Writes.empty()) {
878 DEBUG(dbgs() << ProcModel.ModelName
Craig Topper29c55dcb2016-02-13 06:03:32 +0000879 << " does not have resources for class " << SC.Name << '\n');
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000880 }
881 }
Andrew Trick9ef08822012-09-17 22:18:48 +0000882 // Sum resources across all operand writes.
883 std::vector<MCWriteProcResEntry> WriteProcResources;
884 std::vector<MCWriteLatencyEntry> WriteLatencies;
Andrew Trickcfe222c2012-09-19 04:43:19 +0000885 std::vector<std::string> WriterNames;
Andrew Trick9ef08822012-09-17 22:18:48 +0000886 std::vector<MCReadAdvanceEntry> ReadAdvanceEntries;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000887 for (unsigned W : Writes) {
Andrew Trick9ef08822012-09-17 22:18:48 +0000888 IdxVec WriteSeq;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000889 SchedModels.expandRWSeqForProc(W, WriteSeq, /*IsRead=*/false,
Andrew Trickda984b12012-10-03 23:06:28 +0000890 ProcModel);
Andrew Trick9ef08822012-09-17 22:18:48 +0000891
892 // For each operand, create a latency entry.
893 MCWriteLatencyEntry WLEntry;
894 WLEntry.Cycles = 0;
Andrew Trickcfe222c2012-09-19 04:43:19 +0000895 unsigned WriteID = WriteSeq.back();
896 WriterNames.push_back(SchedModels.getSchedWrite(WriteID).Name);
897 // If this Write is not referenced by a ReadAdvance, don't distinguish it
898 // from other WriteLatency entries.
Andrew Trickbf8a28d2013-03-16 18:58:55 +0000899 if (!SchedModels.hasReadOfWrite(
900 SchedModels.getSchedWrite(WriteID).TheDef)) {
Andrew Trickcfe222c2012-09-19 04:43:19 +0000901 WriteID = 0;
902 }
903 WLEntry.WriteResourceID = WriteID;
Andrew Trick9ef08822012-09-17 22:18:48 +0000904
Craig Topper29c55dcb2016-02-13 06:03:32 +0000905 for (unsigned WS : WriteSeq) {
Andrew Trick9ef08822012-09-17 22:18:48 +0000906
Andrew Trick9257b8f2012-09-22 02:24:21 +0000907 Record *WriteRes =
Craig Topper29c55dcb2016-02-13 06:03:32 +0000908 FindWriteResources(SchedModels.getSchedWrite(WS), ProcModel);
Andrew Trick9ef08822012-09-17 22:18:48 +0000909
910 // Mark the parent class as invalid for unsupported write types.
911 if (WriteRes->getValueAsBit("Unsupported")) {
912 SCDesc.NumMicroOps = MCSchedClassDesc::InvalidNumMicroOps;
913 break;
914 }
915 WLEntry.Cycles += WriteRes->getValueAsInt("Latency");
916 SCDesc.NumMicroOps += WriteRes->getValueAsInt("NumMicroOps");
917 SCDesc.BeginGroup |= WriteRes->getValueAsBit("BeginGroup");
918 SCDesc.EndGroup |= WriteRes->getValueAsBit("EndGroup");
919
920 // Create an entry for each ProcResource listed in WriteRes.
921 RecVec PRVec = WriteRes->getValueAsListOfDefs("ProcResources");
922 std::vector<int64_t> Cycles =
923 WriteRes->getValueAsListOfInts("ResourceCycles");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000924
925 ExpandProcResources(PRVec, Cycles, ProcModel);
926
Andrew Trick9ef08822012-09-17 22:18:48 +0000927 for (unsigned PRIdx = 0, PREnd = PRVec.size();
928 PRIdx != PREnd; ++PRIdx) {
929 MCWriteProcResEntry WPREntry;
930 WPREntry.ProcResourceIdx = ProcModel.getProcResourceIdx(PRVec[PRIdx]);
931 assert(WPREntry.ProcResourceIdx && "Bad ProcResourceIdx");
Andrew Trick4e67cba2013-03-14 21:21:50 +0000932 WPREntry.Cycles = Cycles[PRIdx];
Andrew Trick3821d9d2013-03-01 23:31:26 +0000933 // If this resource is already used in this sequence, add the current
934 // entry's cycles so that the same resource appears to be used
935 // serially, rather than multiple parallel uses. This is important for
936 // in-order machine where the resource consumption is a hazard.
937 unsigned WPRIdx = 0, WPREnd = WriteProcResources.size();
938 for( ; WPRIdx != WPREnd; ++WPRIdx) {
939 if (WriteProcResources[WPRIdx].ProcResourceIdx
940 == WPREntry.ProcResourceIdx) {
941 WriteProcResources[WPRIdx].Cycles += WPREntry.Cycles;
942 break;
943 }
944 }
945 if (WPRIdx == WPREnd)
946 WriteProcResources.push_back(WPREntry);
Andrew Trick9ef08822012-09-17 22:18:48 +0000947 }
948 }
949 WriteLatencies.push_back(WLEntry);
950 }
951 // Create an entry for each operand Read in this SchedClass.
952 // Entries must be sorted first by UseIdx then by WriteResourceID.
953 for (unsigned UseIdx = 0, EndIdx = Reads.size();
954 UseIdx != EndIdx; ++UseIdx) {
Andrew Trick9257b8f2012-09-22 02:24:21 +0000955 Record *ReadAdvance =
956 FindReadAdvance(SchedModels.getSchedRead(Reads[UseIdx]), ProcModel);
Andrew Trick9ef08822012-09-17 22:18:48 +0000957 if (!ReadAdvance)
958 continue;
959
960 // Mark the parent class as invalid for unsupported write types.
961 if (ReadAdvance->getValueAsBit("Unsupported")) {
962 SCDesc.NumMicroOps = MCSchedClassDesc::InvalidNumMicroOps;
963 break;
964 }
965 RecVec ValidWrites = ReadAdvance->getValueAsListOfDefs("ValidWrites");
966 IdxVec WriteIDs;
967 if (ValidWrites.empty())
968 WriteIDs.push_back(0);
969 else {
Craig Topper29c55dcb2016-02-13 06:03:32 +0000970 for (Record *VW : ValidWrites) {
971 WriteIDs.push_back(SchedModels.getSchedRWIdx(VW, /*IsRead=*/false));
Andrew Trick9ef08822012-09-17 22:18:48 +0000972 }
973 }
974 std::sort(WriteIDs.begin(), WriteIDs.end());
Craig Topper29c55dcb2016-02-13 06:03:32 +0000975 for(unsigned W : WriteIDs) {
Andrew Trick9ef08822012-09-17 22:18:48 +0000976 MCReadAdvanceEntry RAEntry;
977 RAEntry.UseIdx = UseIdx;
Craig Topper29c55dcb2016-02-13 06:03:32 +0000978 RAEntry.WriteResourceID = W;
Andrew Trick9ef08822012-09-17 22:18:48 +0000979 RAEntry.Cycles = ReadAdvance->getValueAsInt("Cycles");
980 ReadAdvanceEntries.push_back(RAEntry);
981 }
982 }
983 if (SCDesc.NumMicroOps == MCSchedClassDesc::InvalidNumMicroOps) {
984 WriteProcResources.clear();
985 WriteLatencies.clear();
986 ReadAdvanceEntries.clear();
987 }
988 // Add the information for this SchedClass to the global tables using basic
989 // compression.
990 //
991 // WritePrecRes entries are sorted by ProcResIdx.
992 std::sort(WriteProcResources.begin(), WriteProcResources.end(),
993 LessWriteProcResources());
994
995 SCDesc.NumWriteProcResEntries = WriteProcResources.size();
996 std::vector<MCWriteProcResEntry>::iterator WPRPos =
997 std::search(SchedTables.WriteProcResources.begin(),
998 SchedTables.WriteProcResources.end(),
999 WriteProcResources.begin(), WriteProcResources.end());
1000 if (WPRPos != SchedTables.WriteProcResources.end())
1001 SCDesc.WriteProcResIdx = WPRPos - SchedTables.WriteProcResources.begin();
1002 else {
1003 SCDesc.WriteProcResIdx = SchedTables.WriteProcResources.size();
1004 SchedTables.WriteProcResources.insert(WPRPos, WriteProcResources.begin(),
1005 WriteProcResources.end());
1006 }
1007 // Latency entries must remain in operand order.
1008 SCDesc.NumWriteLatencyEntries = WriteLatencies.size();
1009 std::vector<MCWriteLatencyEntry>::iterator WLPos =
1010 std::search(SchedTables.WriteLatencies.begin(),
1011 SchedTables.WriteLatencies.end(),
1012 WriteLatencies.begin(), WriteLatencies.end());
Andrew Trickcfe222c2012-09-19 04:43:19 +00001013 if (WLPos != SchedTables.WriteLatencies.end()) {
1014 unsigned idx = WLPos - SchedTables.WriteLatencies.begin();
1015 SCDesc.WriteLatencyIdx = idx;
1016 for (unsigned i = 0, e = WriteLatencies.size(); i < e; ++i)
1017 if (SchedTables.WriterNames[idx + i].find(WriterNames[i]) ==
1018 std::string::npos) {
1019 SchedTables.WriterNames[idx + i] += std::string("_") + WriterNames[i];
1020 }
1021 }
Andrew Trick9ef08822012-09-17 22:18:48 +00001022 else {
1023 SCDesc.WriteLatencyIdx = SchedTables.WriteLatencies.size();
Andrew Trickcfe222c2012-09-19 04:43:19 +00001024 SchedTables.WriteLatencies.insert(SchedTables.WriteLatencies.end(),
1025 WriteLatencies.begin(),
1026 WriteLatencies.end());
1027 SchedTables.WriterNames.insert(SchedTables.WriterNames.end(),
1028 WriterNames.begin(), WriterNames.end());
Andrew Trick9ef08822012-09-17 22:18:48 +00001029 }
1030 // ReadAdvanceEntries must remain in operand order.
1031 SCDesc.NumReadAdvanceEntries = ReadAdvanceEntries.size();
1032 std::vector<MCReadAdvanceEntry>::iterator RAPos =
1033 std::search(SchedTables.ReadAdvanceEntries.begin(),
1034 SchedTables.ReadAdvanceEntries.end(),
1035 ReadAdvanceEntries.begin(), ReadAdvanceEntries.end());
1036 if (RAPos != SchedTables.ReadAdvanceEntries.end())
1037 SCDesc.ReadAdvanceIdx = RAPos - SchedTables.ReadAdvanceEntries.begin();
1038 else {
1039 SCDesc.ReadAdvanceIdx = SchedTables.ReadAdvanceEntries.size();
1040 SchedTables.ReadAdvanceEntries.insert(RAPos, ReadAdvanceEntries.begin(),
1041 ReadAdvanceEntries.end());
1042 }
1043 }
1044}
1045
Andrew Tricka72fca62012-09-17 22:18:50 +00001046// Emit SchedClass tables for all processors and associated global tables.
1047void SubtargetEmitter::EmitSchedClassTables(SchedClassTables &SchedTables,
1048 raw_ostream &OS) {
1049 // Emit global WriteProcResTable.
1050 OS << "\n// {ProcResourceIdx, Cycles}\n"
1051 << "extern const llvm::MCWriteProcResEntry "
1052 << Target << "WriteProcResTable[] = {\n"
1053 << " { 0, 0}, // Invalid\n";
1054 for (unsigned WPRIdx = 1, WPREnd = SchedTables.WriteProcResources.size();
1055 WPRIdx != WPREnd; ++WPRIdx) {
1056 MCWriteProcResEntry &WPREntry = SchedTables.WriteProcResources[WPRIdx];
1057 OS << " {" << format("%2d", WPREntry.ProcResourceIdx) << ", "
1058 << format("%2d", WPREntry.Cycles) << "}";
1059 if (WPRIdx + 1 < WPREnd)
1060 OS << ',';
1061 OS << " // #" << WPRIdx << '\n';
1062 }
1063 OS << "}; // " << Target << "WriteProcResTable\n";
1064
1065 // Emit global WriteLatencyTable.
1066 OS << "\n// {Cycles, WriteResourceID}\n"
1067 << "extern const llvm::MCWriteLatencyEntry "
1068 << Target << "WriteLatencyTable[] = {\n"
1069 << " { 0, 0}, // Invalid\n";
1070 for (unsigned WLIdx = 1, WLEnd = SchedTables.WriteLatencies.size();
1071 WLIdx != WLEnd; ++WLIdx) {
1072 MCWriteLatencyEntry &WLEntry = SchedTables.WriteLatencies[WLIdx];
1073 OS << " {" << format("%2d", WLEntry.Cycles) << ", "
1074 << format("%2d", WLEntry.WriteResourceID) << "}";
1075 if (WLIdx + 1 < WLEnd)
1076 OS << ',';
Andrew Trickcfe222c2012-09-19 04:43:19 +00001077 OS << " // #" << WLIdx << " " << SchedTables.WriterNames[WLIdx] << '\n';
Andrew Tricka72fca62012-09-17 22:18:50 +00001078 }
1079 OS << "}; // " << Target << "WriteLatencyTable\n";
1080
1081 // Emit global ReadAdvanceTable.
1082 OS << "\n// {UseIdx, WriteResourceID, Cycles}\n"
1083 << "extern const llvm::MCReadAdvanceEntry "
1084 << Target << "ReadAdvanceTable[] = {\n"
1085 << " {0, 0, 0}, // Invalid\n";
1086 for (unsigned RAIdx = 1, RAEnd = SchedTables.ReadAdvanceEntries.size();
1087 RAIdx != RAEnd; ++RAIdx) {
1088 MCReadAdvanceEntry &RAEntry = SchedTables.ReadAdvanceEntries[RAIdx];
1089 OS << " {" << RAEntry.UseIdx << ", "
1090 << format("%2d", RAEntry.WriteResourceID) << ", "
1091 << format("%2d", RAEntry.Cycles) << "}";
1092 if (RAIdx + 1 < RAEnd)
1093 OS << ',';
1094 OS << " // #" << RAIdx << '\n';
1095 }
1096 OS << "}; // " << Target << "ReadAdvanceTable\n";
1097
1098 // Emit a SchedClass table for each processor.
1099 for (CodeGenSchedModels::ProcIter PI = SchedModels.procModelBegin(),
1100 PE = SchedModels.procModelEnd(); PI != PE; ++PI) {
1101 if (!PI->hasInstrSchedModel())
1102 continue;
1103
1104 std::vector<MCSchedClassDesc> &SCTab =
Rafael Espindola72961392012-11-02 20:57:36 +00001105 SchedTables.ProcSchedClasses[1 + (PI - SchedModels.procModelBegin())];
Andrew Tricka72fca62012-09-17 22:18:50 +00001106
1107 OS << "\n// {Name, NumMicroOps, BeginGroup, EndGroup,"
1108 << " WriteProcResIdx,#, WriteLatencyIdx,#, ReadAdvanceIdx,#}\n";
1109 OS << "static const llvm::MCSchedClassDesc "
1110 << PI->ModelName << "SchedClasses[] = {\n";
1111
1112 // The first class is always invalid. We no way to distinguish it except by
1113 // name and position.
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001114 assert(SchedModels.getSchedClass(0).Name == "NoInstrModel"
Andrew Tricka72fca62012-09-17 22:18:50 +00001115 && "invalid class not first");
1116 OS << " {DBGFIELD(\"InvalidSchedClass\") "
1117 << MCSchedClassDesc::InvalidNumMicroOps
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001118 << ", false, false, 0, 0, 0, 0, 0, 0},\n";
Andrew Tricka72fca62012-09-17 22:18:50 +00001119
1120 for (unsigned SCIdx = 1, SCEnd = SCTab.size(); SCIdx != SCEnd; ++SCIdx) {
1121 MCSchedClassDesc &MCDesc = SCTab[SCIdx];
1122 const CodeGenSchedClass &SchedClass = SchedModels.getSchedClass(SCIdx);
1123 OS << " {DBGFIELD(\"" << SchedClass.Name << "\") ";
1124 if (SchedClass.Name.size() < 18)
1125 OS.indent(18 - SchedClass.Name.size());
1126 OS << MCDesc.NumMicroOps
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001127 << ", " << ( MCDesc.BeginGroup ? "true" : "false" )
1128 << ", " << ( MCDesc.EndGroup ? "true" : "false" )
Andrew Tricka72fca62012-09-17 22:18:50 +00001129 << ", " << format("%2d", MCDesc.WriteProcResIdx)
1130 << ", " << MCDesc.NumWriteProcResEntries
1131 << ", " << format("%2d", MCDesc.WriteLatencyIdx)
1132 << ", " << MCDesc.NumWriteLatencyEntries
1133 << ", " << format("%2d", MCDesc.ReadAdvanceIdx)
1134 << ", " << MCDesc.NumReadAdvanceEntries << "}";
1135 if (SCIdx + 1 < SCEnd)
1136 OS << ',';
1137 OS << " // #" << SCIdx << '\n';
1138 }
1139 OS << "}; // " << PI->ModelName << "SchedClasses\n";
1140 }
1141}
1142
Andrew Trick87255e32012-07-07 04:00:00 +00001143void SubtargetEmitter::EmitProcessorModels(raw_ostream &OS) {
1144 // For each processor model.
Craig Topper29c55dcb2016-02-13 06:03:32 +00001145 for (const CodeGenProcModel &PM : SchedModels.procModels()) {
Andrew Trick23f3c652012-09-17 22:18:45 +00001146 // Emit processor resource table.
Craig Topper29c55dcb2016-02-13 06:03:32 +00001147 if (PM.hasInstrSchedModel())
1148 EmitProcessorResources(PM, OS);
1149 else if(!PM.ProcResourceDefs.empty())
1150 PrintFatalError(PM.ModelDef->getLoc(), "SchedMachineModel defines "
Andrew Trick9ef08822012-09-17 22:18:48 +00001151 "ProcResources without defining WriteRes SchedWriteRes");
Andrew Trick23f3c652012-09-17 22:18:45 +00001152
Andrew Trick73d77362012-06-05 03:44:40 +00001153 // Begin processor itinerary properties
1154 OS << "\n";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001155 OS << "static const llvm::MCSchedModel " << PM.ModelName << " = {\n";
1156 EmitProcessorProp(OS, PM.ModelDef, "IssueWidth", ',');
1157 EmitProcessorProp(OS, PM.ModelDef, "MicroOpBufferSize", ',');
1158 EmitProcessorProp(OS, PM.ModelDef, "LoopMicroOpBufferSize", ',');
1159 EmitProcessorProp(OS, PM.ModelDef, "LoadLatency", ',');
1160 EmitProcessorProp(OS, PM.ModelDef, "HighLatency", ',');
1161 EmitProcessorProp(OS, PM.ModelDef, "MispredictPenalty", ',');
Andrew Trickb6854d82013-09-25 18:14:12 +00001162
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001163 bool PostRAScheduler =
1164 (PM.ModelDef ? PM.ModelDef->getValueAsBit("PostRAScheduler") : false);
Sanjay Patela2f658d2014-07-15 22:39:58 +00001165
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001166 OS << " " << (PostRAScheduler ? "true" : "false") << ", // "
1167 << "PostRAScheduler\n";
1168
1169 bool CompleteModel =
1170 (PM.ModelDef ? PM.ModelDef->getValueAsBit("CompleteModel") : false);
1171
1172 OS << " " << (CompleteModel ? "true" : "false") << ", // "
1173 << "CompleteModel\n";
Andrew Trickb6854d82013-09-25 18:14:12 +00001174
Craig Topper29c55dcb2016-02-13 06:03:32 +00001175 OS << " " << PM.Index << ", // Processor ID\n";
1176 if (PM.hasInstrSchedModel())
1177 OS << " " << PM.ModelName << "ProcResources" << ",\n"
1178 << " " << PM.ModelName << "SchedClasses" << ",\n"
1179 << " " << PM.ProcResourceDefs.size()+1 << ",\n"
Andrew Trickab722bd2012-09-18 03:18:56 +00001180 << " " << (SchedModels.schedClassEnd()
1181 - SchedModels.schedClassBegin()) << ",\n";
1182 else
Hans Wennborg083ca9b2015-10-06 23:24:35 +00001183 OS << " nullptr, nullptr, 0, 0,"
1184 << " // No instruction-level machine model.\n";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001185 if (PM.hasItineraries())
1186 OS << " " << PM.ItinsDef->getName() << "};\n";
Andrew Trick9c302672012-06-22 03:58:51 +00001187 else
Pete Cooper11759452014-09-02 17:43:54 +00001188 OS << " nullptr}; // No Itinerary\n";
Jim Laskey86f002c2005-10-27 19:47:21 +00001189 }
Jim Laskey3763a502005-10-31 17:16:01 +00001190}
1191
1192//
1193// EmitProcessorLookup - generate cpu name to itinerary lookup table.
1194//
Daniel Dunbar38a22bf2009-07-03 00:10:29 +00001195void SubtargetEmitter::EmitProcessorLookup(raw_ostream &OS) {
Jim Laskey3763a502005-10-31 17:16:01 +00001196 // Gather and sort processor information
1197 std::vector<Record*> ProcessorList =
1198 Records.getAllDerivedDefinitions("Processor");
Duraid Madina018da4f2005-12-30 14:56:37 +00001199 std::sort(ProcessorList.begin(), ProcessorList.end(), LessRecordFieldName());
Jim Laskey3763a502005-10-31 17:16:01 +00001200
1201 // Begin processor table
1202 OS << "\n";
1203 OS << "// Sorted (by key) array of itineraries for CPU subtype.\n"
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00001204 << "extern const llvm::SubtargetInfoKV "
Andrew Trick87255e32012-07-07 04:00:00 +00001205 << Target << "ProcSchedKV[] = {\n";
Andrew Trickdb6ed642011-04-01 01:56:55 +00001206
Jim Laskey3763a502005-10-31 17:16:01 +00001207 // For each processor
1208 for (unsigned i = 0, N = ProcessorList.size(); i < N;) {
1209 // Next processor
1210 Record *Processor = ProcessorList[i];
1211
Bill Wendlinge6182262007-05-04 20:38:40 +00001212 const std::string &Name = Processor->getValueAsString("Name");
Andrew Trick87255e32012-07-07 04:00:00 +00001213 const std::string &ProcModelName =
Andrew Trick76686492012-09-15 00:19:57 +00001214 SchedModels.getModelForProc(Processor).ModelName;
Andrew Trickdb6ed642011-04-01 01:56:55 +00001215
Jim Laskey3763a502005-10-31 17:16:01 +00001216 // Emit as { "cpu", procinit },
Andrew Trick23f3c652012-09-17 22:18:45 +00001217 OS << " { \"" << Name << "\", (const void *)&" << ProcModelName << " }";
Andrew Trickdb6ed642011-04-01 01:56:55 +00001218
Jim Laskey3763a502005-10-31 17:16:01 +00001219 // Depending on ''if more in the list'' emit comma
1220 if (++i < N) OS << ",";
Andrew Trickdb6ed642011-04-01 01:56:55 +00001221
Jim Laskey3763a502005-10-31 17:16:01 +00001222 OS << "\n";
1223 }
Andrew Trickdb6ed642011-04-01 01:56:55 +00001224
Jim Laskey3763a502005-10-31 17:16:01 +00001225 // End processor table
1226 OS << "};\n";
Jim Laskey86f002c2005-10-27 19:47:21 +00001227}
1228
1229//
Andrew Trick87255e32012-07-07 04:00:00 +00001230// EmitSchedModel - Emits all scheduling model tables, folding common patterns.
Jim Laskey86f002c2005-10-27 19:47:21 +00001231//
Andrew Trick87255e32012-07-07 04:00:00 +00001232void SubtargetEmitter::EmitSchedModel(raw_ostream &OS) {
Andrew Trick23f3c652012-09-17 22:18:45 +00001233 OS << "#ifdef DBGFIELD\n"
1234 << "#error \"<target>GenSubtargetInfo.inc requires a DBGFIELD macro\"\n"
1235 << "#endif\n"
1236 << "#ifndef NDEBUG\n"
1237 << "#define DBGFIELD(x) x,\n"
1238 << "#else\n"
1239 << "#define DBGFIELD(x)\n"
1240 << "#endif\n";
1241
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001242 if (SchedModels.hasItineraries()) {
Andrew Trick87255e32012-07-07 04:00:00 +00001243 std::vector<std::vector<InstrItinerary> > ProcItinLists;
Jim Laskey802748c2005-11-01 20:06:59 +00001244 // Emit the stage data
Andrew Trick87255e32012-07-07 04:00:00 +00001245 EmitStageAndOperandCycleData(OS, ProcItinLists);
1246 EmitItineraries(OS, ProcItinLists);
Jim Laskey802748c2005-11-01 20:06:59 +00001247 }
Andrew Tricka72fca62012-09-17 22:18:50 +00001248 OS << "\n// ===============================================================\n"
1249 << "// Data tables for the new per-operand machine model.\n";
Andrew Trick23f3c652012-09-17 22:18:45 +00001250
Andrew Trick9ef08822012-09-17 22:18:48 +00001251 SchedClassTables SchedTables;
Craig Topper29c55dcb2016-02-13 06:03:32 +00001252 for (const CodeGenProcModel &ProcModel : SchedModels.procModels()) {
1253 GenSchedClassTables(ProcModel, SchedTables);
Andrew Trick9ef08822012-09-17 22:18:48 +00001254 }
Andrew Tricka72fca62012-09-17 22:18:50 +00001255 EmitSchedClassTables(SchedTables, OS);
1256
1257 // Emit the processor machine model
1258 EmitProcessorModels(OS);
1259 // Emit the processor lookup data
1260 EmitProcessorLookup(OS);
Andrew Trick9ef08822012-09-17 22:18:48 +00001261
Andrew Trick23f3c652012-09-17 22:18:45 +00001262 OS << "#undef DBGFIELD";
Jim Laskey86f002c2005-10-27 19:47:21 +00001263}
1264
Benjamin Kramerc321e532016-06-08 19:09:22 +00001265void SubtargetEmitter::EmitSchedModelHelpers(const std::string &ClassName,
Andrew Trickc6c88152012-09-18 03:41:43 +00001266 raw_ostream &OS) {
1267 OS << "unsigned " << ClassName
1268 << "\n::resolveSchedClass(unsigned SchedClass, const MachineInstr *MI,"
1269 << " const TargetSchedModel *SchedModel) const {\n";
1270
1271 std::vector<Record*> Prologs = Records.getAllDerivedDefinitions("PredicateProlog");
1272 std::sort(Prologs.begin(), Prologs.end(), LessRecord());
Craig Topper29c55dcb2016-02-13 06:03:32 +00001273 for (Record *P : Prologs) {
1274 OS << P->getValueAsString("Code") << '\n';
Andrew Trickc6c88152012-09-18 03:41:43 +00001275 }
1276 IdxVec VariantClasses;
Craig Topper29c55dcb2016-02-13 06:03:32 +00001277 for (const CodeGenSchedClass &SC : SchedModels.schedClasses()) {
1278 if (SC.Transitions.empty())
Andrew Trickc6c88152012-09-18 03:41:43 +00001279 continue;
Craig Topper29c55dcb2016-02-13 06:03:32 +00001280 VariantClasses.push_back(SC.Index);
Andrew Trickc6c88152012-09-18 03:41:43 +00001281 }
1282 if (!VariantClasses.empty()) {
1283 OS << " switch (SchedClass) {\n";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001284 for (unsigned VC : VariantClasses) {
1285 const CodeGenSchedClass &SC = SchedModels.getSchedClass(VC);
1286 OS << " case " << VC << ": // " << SC.Name << '\n';
Andrew Trickc6c88152012-09-18 03:41:43 +00001287 IdxVec ProcIndices;
Craig Topper29c55dcb2016-02-13 06:03:32 +00001288 for (const CodeGenSchedTransition &T : SC.Transitions) {
Andrew Trickc6c88152012-09-18 03:41:43 +00001289 IdxVec PI;
Craig Topper29c55dcb2016-02-13 06:03:32 +00001290 std::set_union(T.ProcIndices.begin(), T.ProcIndices.end(),
Andrew Trickc6c88152012-09-18 03:41:43 +00001291 ProcIndices.begin(), ProcIndices.end(),
1292 std::back_inserter(PI));
1293 ProcIndices.swap(PI);
1294 }
Craig Topper29c55dcb2016-02-13 06:03:32 +00001295 for (unsigned PI : ProcIndices) {
Andrew Trickc6c88152012-09-18 03:41:43 +00001296 OS << " ";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001297 if (PI != 0)
1298 OS << "if (SchedModel->getProcessorID() == " << PI << ") ";
1299 OS << "{ // " << (SchedModels.procModelBegin() + PI)->ModelName
Andrew Trickc6c88152012-09-18 03:41:43 +00001300 << '\n';
Craig Topper29c55dcb2016-02-13 06:03:32 +00001301 for (const CodeGenSchedTransition &T : SC.Transitions) {
1302 if (PI != 0 && !std::count(T.ProcIndices.begin(),
1303 T.ProcIndices.end(), PI)) {
Andrew Trickc6c88152012-09-18 03:41:43 +00001304 continue;
1305 }
Arnold Schwaighofer218f6d82013-06-05 14:06:50 +00001306 OS << " if (";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001307 for (RecIter RI = T.PredTerm.begin(), RE = T.PredTerm.end();
Andrew Trickc6c88152012-09-18 03:41:43 +00001308 RI != RE; ++RI) {
Craig Topper29c55dcb2016-02-13 06:03:32 +00001309 if (RI != T.PredTerm.begin())
Andrew Trickc6c88152012-09-18 03:41:43 +00001310 OS << "\n && ";
1311 OS << "(" << (*RI)->getValueAsString("Predicate") << ")";
1312 }
1313 OS << ")\n"
Craig Topper29c55dcb2016-02-13 06:03:32 +00001314 << " return " << T.ToClassIdx << "; // "
1315 << SchedModels.getSchedClass(T.ToClassIdx).Name << '\n';
Andrew Trickc6c88152012-09-18 03:41:43 +00001316 }
1317 OS << " }\n";
Craig Topper29c55dcb2016-02-13 06:03:32 +00001318 if (PI == 0)
Andrew Trickc6c88152012-09-18 03:41:43 +00001319 break;
1320 }
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001321 if (SC.isInferred())
1322 OS << " return " << SC.Index << ";\n";
Andrew Trickc6c88152012-09-18 03:41:43 +00001323 OS << " break;\n";
1324 }
1325 OS << " };\n";
1326 }
1327 OS << " report_fatal_error(\"Expected a variant SchedClass\");\n"
1328 << "} // " << ClassName << "::resolveSchedClass\n";
1329}
1330
Jim Laskey86f002c2005-10-27 19:47:21 +00001331//
Jim Laskeya2b52352005-10-26 17:30:34 +00001332// ParseFeaturesFunction - Produces a subtarget specific function for parsing
1333// the subtarget features string.
1334//
Evan Cheng54b68e32011-07-01 20:45:01 +00001335void SubtargetEmitter::ParseFeaturesFunction(raw_ostream &OS,
1336 unsigned NumFeatures,
1337 unsigned NumProcs) {
Jim Laskeydffe5972005-10-28 21:47:29 +00001338 std::vector<Record*> Features =
1339 Records.getAllDerivedDefinitions("SubtargetFeature");
Duraid Madina018da4f2005-12-30 14:56:37 +00001340 std::sort(Features.begin(), Features.end(), LessRecord());
Jim Laskeya2b52352005-10-26 17:30:34 +00001341
Andrew Trickdb6ed642011-04-01 01:56:55 +00001342 OS << "// ParseSubtargetFeatures - Parses features string setting specified\n"
1343 << "// subtarget options.\n"
Evan Chengfe6e4052011-06-30 01:53:36 +00001344 << "void llvm::";
Jim Laskeya2b52352005-10-26 17:30:34 +00001345 OS << Target;
Evan Cheng1a72add62011-07-07 07:07:08 +00001346 OS << "Subtarget::ParseSubtargetFeatures(StringRef CPU, StringRef FS) {\n"
David Greenefb652a72010-01-05 17:47:41 +00001347 << " DEBUG(dbgs() << \"\\nFeatures:\" << FS);\n"
Hal Finkel060f5d22012-06-12 04:21:36 +00001348 << " DEBUG(dbgs() << \"\\nCPU:\" << CPU << \"\\n\\n\");\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001349
1350 if (Features.empty()) {
1351 OS << "}\n";
1352 return;
1353 }
1354
Andrew Trickba7b9212012-09-18 05:33:15 +00001355 OS << " InitMCProcessorInfo(CPU, FS);\n"
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001356 << " const FeatureBitset& Bits = getFeatureBits();\n";
Bill Wendlinge6182262007-05-04 20:38:40 +00001357
Craig Topper29c55dcb2016-02-13 06:03:32 +00001358 for (Record *R : Features) {
Jim Laskeydffe5972005-10-28 21:47:29 +00001359 // Next record
Bill Wendlinge6182262007-05-04 20:38:40 +00001360 const std::string &Instance = R->getName();
1361 const std::string &Value = R->getValueAsString("Value");
1362 const std::string &Attribute = R->getValueAsString("Attribute");
Evan Chengd98701c2006-01-27 08:09:42 +00001363
Dale Johannesen6ca3ccf2008-02-14 23:35:16 +00001364 if (Value=="true" || Value=="false")
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001365 OS << " if (Bits[" << Target << "::"
1366 << Instance << "]) "
Dale Johannesen6ca3ccf2008-02-14 23:35:16 +00001367 << Attribute << " = " << Value << ";\n";
1368 else
Michael Kupersteindb0712f2015-05-26 10:47:10 +00001369 OS << " if (Bits[" << Target << "::"
1370 << Instance << "] && "
Evan Cheng54b68e32011-07-01 20:45:01 +00001371 << Attribute << " < " << Value << ") "
1372 << Attribute << " = " << Value << ";\n";
Jim Laskey802748c2005-11-01 20:06:59 +00001373 }
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +00001374
Evan Chengfe6e4052011-06-30 01:53:36 +00001375 OS << "}\n";
Jim Laskeya2b52352005-10-26 17:30:34 +00001376}
1377
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +00001378//
Jim Laskeycfda85a2005-10-21 19:00:04 +00001379// SubtargetEmitter::run - Main subtarget enumeration emitter.
1380//
Daniel Dunbar38a22bf2009-07-03 00:10:29 +00001381void SubtargetEmitter::run(raw_ostream &OS) {
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +00001382 emitSourceFileHeader("Subtarget Enumeration Source Fragment", OS);
Jim Laskeycfda85a2005-10-21 19:00:04 +00001383
Evan Cheng4d1ca962011-07-08 01:53:10 +00001384 OS << "\n#ifdef GET_SUBTARGETINFO_ENUM\n";
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001385 OS << "#undef GET_SUBTARGETINFO_ENUM\n\n";
Evan Cheng4d1ca962011-07-08 01:53:10 +00001386
1387 OS << "namespace llvm {\n";
Craig Topper094bbca2016-02-14 05:22:01 +00001388 Enumeration(OS);
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001389 OS << "} // end namespace llvm\n\n";
Evan Cheng4d1ca962011-07-08 01:53:10 +00001390 OS << "#endif // GET_SUBTARGETINFO_ENUM\n\n";
1391
Evan Cheng54b68e32011-07-01 20:45:01 +00001392 OS << "\n#ifdef GET_SUBTARGETINFO_MC_DESC\n";
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001393 OS << "#undef GET_SUBTARGETINFO_MC_DESC\n\n";
Anton Korobeynikov7d62e332010-04-18 20:31:01 +00001394
Evan Cheng54b68e32011-07-01 20:45:01 +00001395 OS << "namespace llvm {\n";
Evan Chengbc153d42011-07-14 20:59:42 +00001396#if 0
1397 OS << "namespace {\n";
1398#endif
Evan Cheng54b68e32011-07-01 20:45:01 +00001399 unsigned NumFeatures = FeatureKeyValues(OS);
Evan Chengbc153d42011-07-14 20:59:42 +00001400 OS << "\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001401 unsigned NumProcs = CPUKeyValues(OS);
Evan Chengbc153d42011-07-14 20:59:42 +00001402 OS << "\n";
Andrew Trick87255e32012-07-07 04:00:00 +00001403 EmitSchedModel(OS);
Evan Chengbc153d42011-07-14 20:59:42 +00001404 OS << "\n";
1405#if 0
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001406 OS << "} // end anonymous namespace\n\n";
Evan Chengbc153d42011-07-14 20:59:42 +00001407#endif
Evan Cheng54b68e32011-07-01 20:45:01 +00001408
1409 // MCInstrInfo initialization routine.
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001410 OS << "static inline MCSubtargetInfo *create" << Target
1411 << "MCSubtargetInfoImpl("
Daniel Sanders50f17232015-09-15 16:17:27 +00001412 << "const Triple &TT, StringRef CPU, StringRef FS) {\n";
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001413 OS << " return new MCSubtargetInfo(TT, CPU, FS, ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001414 if (NumFeatures)
1415 OS << Target << "FeatureKV, ";
1416 else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001417 OS << "None, ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001418 if (NumProcs)
1419 OS << Target << "SubTypeKV, ";
1420 else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001421 OS << "None, ";
Andrew Tricka72fca62012-09-17 22:18:50 +00001422 OS << '\n'; OS.indent(22);
Andrew Trickab722bd2012-09-18 03:18:56 +00001423 OS << Target << "ProcSchedKV, "
1424 << Target << "WriteProcResTable, "
1425 << Target << "WriteLatencyTable, "
1426 << Target << "ReadAdvanceTable, ";
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001427 if (SchedModels.hasItineraries()) {
Andrew Trickab722bd2012-09-18 03:18:56 +00001428 OS << '\n'; OS.indent(22);
1429 OS << Target << "Stages, "
Evan Cheng54b68e32011-07-01 20:45:01 +00001430 << Target << "OperandCycles, "
Eric Christopherdc5072d2014-05-06 20:23:04 +00001431 << Target << "ForwardingPaths";
Evan Cheng54b68e32011-07-01 20:45:01 +00001432 } else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001433 OS << "0, 0, 0";
1434 OS << ");\n}\n\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001435
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001436 OS << "} // end namespace llvm\n\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001437
1438 OS << "#endif // GET_SUBTARGETINFO_MC_DESC\n\n";
1439
1440 OS << "\n#ifdef GET_SUBTARGETINFO_TARGET_DESC\n";
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001441 OS << "#undef GET_SUBTARGETINFO_TARGET_DESC\n\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001442
1443 OS << "#include \"llvm/Support/Debug.h\"\n";
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001444 OS << "#include \"llvm/Support/raw_ostream.h\"\n\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001445 ParseFeaturesFunction(OS, NumFeatures, NumProcs);
1446
1447 OS << "#endif // GET_SUBTARGETINFO_TARGET_DESC\n\n";
1448
Evan Cheng0d639a22011-07-01 21:01:15 +00001449 // Create a TargetSubtargetInfo subclass to hide the MC layer initialization.
Evan Cheng54b68e32011-07-01 20:45:01 +00001450 OS << "\n#ifdef GET_SUBTARGETINFO_HEADER\n";
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001451 OS << "#undef GET_SUBTARGETINFO_HEADER\n\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001452
1453 std::string ClassName = Target + "GenSubtargetInfo";
1454 OS << "namespace llvm {\n";
Anshuman Dasgupta08ebdc12011-12-01 21:10:21 +00001455 OS << "class DFAPacketizer;\n";
Evan Cheng0d639a22011-07-01 21:01:15 +00001456 OS << "struct " << ClassName << " : public TargetSubtargetInfo {\n"
Daniel Sanders50f17232015-09-15 16:17:27 +00001457 << " explicit " << ClassName << "(const Triple &TT, StringRef CPU, "
Evan Cheng1a72add62011-07-07 07:07:08 +00001458 << "StringRef FS);\n"
Anshuman Dasgupta08ebdc12011-12-01 21:10:21 +00001459 << "public:\n"
Daniel Sandersa73f1fd2015-06-10 12:11:26 +00001460 << " unsigned resolveSchedClass(unsigned SchedClass, "
1461 << " const MachineInstr *DefMI,"
Craig Topper2d9361e2014-03-09 07:44:38 +00001462 << " const TargetSchedModel *SchedModel) const override;\n"
Sebastian Popac35a4d2011-12-06 17:34:16 +00001463 << " DFAPacketizer *createDFAPacketizer(const InstrItineraryData *IID)"
Anshuman Dasgupta08ebdc12011-12-01 21:10:21 +00001464 << " const;\n"
Evan Cheng54b68e32011-07-01 20:45:01 +00001465 << "};\n";
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001466 OS << "} // end namespace llvm\n\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001467
1468 OS << "#endif // GET_SUBTARGETINFO_HEADER\n\n";
1469
1470 OS << "\n#ifdef GET_SUBTARGETINFO_CTOR\n";
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001471 OS << "#undef GET_SUBTARGETINFO_CTOR\n\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001472
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001473 OS << "#include \"llvm/CodeGen/TargetSchedule.h\"\n\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001474 OS << "namespace llvm {\n";
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00001475 OS << "extern const llvm::SubtargetFeatureKV " << Target << "FeatureKV[];\n";
1476 OS << "extern const llvm::SubtargetFeatureKV " << Target << "SubTypeKV[];\n";
Andrew Tricka72fca62012-09-17 22:18:50 +00001477 OS << "extern const llvm::SubtargetInfoKV " << Target << "ProcSchedKV[];\n";
1478 OS << "extern const llvm::MCWriteProcResEntry "
1479 << Target << "WriteProcResTable[];\n";
1480 OS << "extern const llvm::MCWriteLatencyEntry "
1481 << Target << "WriteLatencyTable[];\n";
1482 OS << "extern const llvm::MCReadAdvanceEntry "
1483 << Target << "ReadAdvanceTable[];\n";
1484
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001485 if (SchedModels.hasItineraries()) {
Benjamin Kramer0d6d0982011-10-22 16:50:00 +00001486 OS << "extern const llvm::InstrStage " << Target << "Stages[];\n";
1487 OS << "extern const unsigned " << Target << "OperandCycles[];\n";
Andrew Trick030e2f82012-07-07 03:59:48 +00001488 OS << "extern const unsigned " << Target << "ForwardingPaths[];\n";
Evan Chengbc153d42011-07-14 20:59:42 +00001489 }
1490
Daniel Sanders50f17232015-09-15 16:17:27 +00001491 OS << ClassName << "::" << ClassName << "(const Triple &TT, StringRef CPU, "
1492 << "StringRef FS)\n"
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001493 << " : TargetSubtargetInfo(TT, CPU, FS, ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001494 if (NumFeatures)
Eric Christopherdc5072d2014-05-06 20:23:04 +00001495 OS << "makeArrayRef(" << Target << "FeatureKV, " << NumFeatures << "), ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001496 else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001497 OS << "None, ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001498 if (NumProcs)
Eric Christopherdc5072d2014-05-06 20:23:04 +00001499 OS << "makeArrayRef(" << Target << "SubTypeKV, " << NumProcs << "), ";
Evan Cheng54b68e32011-07-01 20:45:01 +00001500 else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001501 OS << "None, ";
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001502 OS << '\n'; OS.indent(24);
Andrew Trickab722bd2012-09-18 03:18:56 +00001503 OS << Target << "ProcSchedKV, "
1504 << Target << "WriteProcResTable, "
1505 << Target << "WriteLatencyTable, "
1506 << Target << "ReadAdvanceTable, ";
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001507 OS << '\n'; OS.indent(24);
Andrew Trickbf8a28d2013-03-16 18:58:55 +00001508 if (SchedModels.hasItineraries()) {
Andrew Trickab722bd2012-09-18 03:18:56 +00001509 OS << Target << "Stages, "
Evan Cheng54b68e32011-07-01 20:45:01 +00001510 << Target << "OperandCycles, "
Eric Christopherdc5072d2014-05-06 20:23:04 +00001511 << Target << "ForwardingPaths";
Evan Cheng54b68e32011-07-01 20:45:01 +00001512 } else
Eric Christopherdc5072d2014-05-06 20:23:04 +00001513 OS << "0, 0, 0";
Duncan P. N. Exon Smith754e21f2015-07-10 22:43:42 +00001514 OS << ") {}\n\n";
Andrew Tricka72fca62012-09-17 22:18:50 +00001515
Andrew Trickc6c88152012-09-18 03:41:43 +00001516 EmitSchedModelHelpers(ClassName, OS);
1517
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001518 OS << "} // end namespace llvm\n\n";
Evan Cheng54b68e32011-07-01 20:45:01 +00001519
1520 OS << "#endif // GET_SUBTARGETINFO_CTOR\n\n";
Jim Laskeycfda85a2005-10-21 19:00:04 +00001521}
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +00001522
1523namespace llvm {
1524
1525void EmitSubtarget(RecordKeeper &RK, raw_ostream &OS) {
Andrew Trick87255e32012-07-07 04:00:00 +00001526 CodeGenTarget CGTarget(RK);
1527 SubtargetEmitter(RK, CGTarget).run(OS);
Jakob Stoklund Olesene6aed132012-06-11 15:37:55 +00001528}
1529
Eugene Zelenko75259bb2016-05-17 17:04:23 +00001530} // end namespace llvm