blob: b2d4e1144c759115cde633e0cfad953ca0b7074e [file] [log] [blame]
Tom Stellard45bb48e2015-06-13 03:28:10 +00001//===-- AMDGPUTargetMachine.cpp - TargetMachine for hw codegen targets-----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10/// \file
11/// \brief The AMDGPU target machine contains all of the hardware specific
12/// information needed to emit code for R600 and SI GPUs.
13//
14//===----------------------------------------------------------------------===//
15
16#include "AMDGPUTargetMachine.h"
17#include "AMDGPU.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000018#include "AMDGPUCallLowering.h"
19#include "AMDGPUTargetObjectFile.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000020#include "AMDGPUTargetTransformInfo.h"
21#include "R600ISelLowering.h"
22#include "R600InstrInfo.h"
23#include "R600MachineScheduler.h"
24#include "SIISelLowering.h"
25#include "SIInstrInfo.h"
Matt Arsenaulteb9025d2016-06-28 17:42:09 +000026
Tom Stellard45bb48e2015-06-13 03:28:10 +000027#include "llvm/Analysis/Passes.h"
Tom Stellard000c5af2016-04-14 19:09:28 +000028#include "llvm/CodeGen/GlobalISel/IRTranslator.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000029#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000030#include "llvm/CodeGen/MachineModuleInfo.h"
31#include "llvm/CodeGen/Passes.h"
Matthias Braun31d19d42016-05-10 03:21:59 +000032#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
33#include "llvm/CodeGen/TargetPassConfig.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000034#include "llvm/IR/Verifier.h"
35#include "llvm/MC/MCAsmInfo.h"
36#include "llvm/IR/LegacyPassManager.h"
37#include "llvm/Support/TargetRegistry.h"
38#include "llvm/Support/raw_os_ostream.h"
39#include "llvm/Transforms/IPO.h"
40#include "llvm/Transforms/Scalar.h"
Matt Arsenaultf42c6922016-06-15 00:11:01 +000041#include "llvm/Transforms/Scalar/GVN.h"
Matt Arsenault908b9e22016-07-01 03:33:52 +000042#include "llvm/Transforms/Vectorize.h"
Tom Stellard45bb48e2015-06-13 03:28:10 +000043
44using namespace llvm;
45
Matt Arsenaultc5816112016-06-24 06:30:22 +000046static cl::opt<bool> EnableR600StructurizeCFG(
47 "r600-ir-structurize",
48 cl::desc("Use StructurizeCFG IR pass"),
49 cl::init(true));
50
Matt Arsenault03d85842016-06-27 20:32:13 +000051static cl::opt<bool> EnableSROA(
52 "amdgpu-sroa",
53 cl::desc("Run SROA after promote alloca pass"),
54 cl::ReallyHidden,
55 cl::init(true));
56
57static cl::opt<bool> EnableR600IfConvert(
58 "r600-if-convert",
59 cl::desc("Use if conversion pass"),
60 cl::ReallyHidden,
61 cl::init(true));
62
Matt Arsenault908b9e22016-07-01 03:33:52 +000063// Option to disable vectorizer for tests.
64static cl::opt<bool> EnableLoadStoreVectorizer(
65 "amdgpu-load-store-vectorizer",
66 cl::desc("Enable load store vectorizer"),
67 cl::init(false),
68 cl::Hidden);
69
Tom Stellard45bb48e2015-06-13 03:28:10 +000070extern "C" void LLVMInitializeAMDGPUTarget() {
71 // Register the target
72 RegisterTargetMachine<R600TargetMachine> X(TheAMDGPUTarget);
73 RegisterTargetMachine<GCNTargetMachine> Y(TheGCNTarget);
Matt Arsenaultb87fc222015-10-01 22:10:03 +000074
75 PassRegistry *PR = PassRegistry::getPassRegistry();
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000076 initializeSILowerI1CopiesPass(*PR);
Matt Arsenault782c03b2015-11-03 22:30:13 +000077 initializeSIFixSGPRCopiesPass(*PR);
Matt Arsenault8c0ef8b2015-10-12 17:43:59 +000078 initializeSIFoldOperandsPass(*PR);
Matt Arsenaultc3a01ec2016-06-09 23:18:47 +000079 initializeSIShrinkInstructionsPass(*PR);
Matt Arsenault187276f2015-10-07 00:42:53 +000080 initializeSIFixControlFlowLiveIntervalsPass(*PR);
81 initializeSILoadStoreOptimizerPass(*PR);
Matt Arsenault39319482015-11-06 18:01:57 +000082 initializeAMDGPUAnnotateKernelFeaturesPass(*PR);
Tom Stellarda6f24c62015-12-15 20:55:55 +000083 initializeAMDGPUAnnotateUniformValuesPass(*PR);
Matt Arsenaulte0132462016-01-30 05:19:45 +000084 initializeAMDGPUPromoteAllocaPass(*PR);
Matt Arsenault86de4862016-06-24 07:07:55 +000085 initializeAMDGPUCodeGenPreparePass(*PR);
Tom Stellard77a17772016-01-20 15:48:27 +000086 initializeSIAnnotateControlFlowPass(*PR);
Konstantin Zhuravlyova7919322016-05-10 18:33:41 +000087 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard6e1967e2016-02-05 17:42:38 +000088 initializeSIInsertWaitsPass(*PR);
Nicolai Haehnle213e87f2016-03-21 20:28:33 +000089 initializeSIWholeQuadModePass(*PR);
Matt Arsenault55d49cf2016-02-12 02:16:10 +000090 initializeSILowerControlFlowPass(*PR);
Matt Arsenaultd3e4c642016-06-02 00:04:22 +000091 initializeSIDebuggerInsertNopsPass(*PR);
Tom Stellard45bb48e2015-06-13 03:28:10 +000092}
93
Tom Stellarde135ffd2015-09-25 21:41:28 +000094static std::unique_ptr<TargetLoweringObjectFile> createTLOF(const Triple &TT) {
Tom Stellardc93fc112015-12-10 02:13:01 +000095 return make_unique<AMDGPUTargetObjectFile>();
Tom Stellarde135ffd2015-09-25 21:41:28 +000096}
97
Tom Stellard45bb48e2015-06-13 03:28:10 +000098static ScheduleDAGInstrs *createR600MachineScheduler(MachineSchedContext *C) {
99 return new ScheduleDAGMILive(C, make_unique<R600SchedStrategy>());
100}
101
102static MachineSchedRegistry
Nicolai Haehnle02c32912016-01-13 16:10:10 +0000103R600SchedRegistry("r600", "Run R600's custom scheduler",
104 createR600MachineScheduler);
105
106static MachineSchedRegistry
107SISchedRegistry("si", "Run SI's custom scheduler",
108 createSIMachineScheduler);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000109
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000110static StringRef computeDataLayout(const Triple &TT) {
111 if (TT.getArch() == Triple::r600) {
112 // 32-bit pointers.
113 return "e-p:32:32-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
114 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000115 }
116
Matt Arsenaultec30eb52016-05-31 16:57:45 +0000117 // 32-bit private, local, and region pointers. 64-bit global, constant and
118 // flat.
119 return "e-p:32:32-p1:64:64-p2:64:64-p3:32:32-p4:64:64-p5:32:32"
120 "-i64:64-v16:16-v24:32-v32:32-v48:64-v96:128"
121 "-v192:256-v256:256-v512:512-v1024:1024-v2048:2048-n32:64";
Tom Stellard45bb48e2015-06-13 03:28:10 +0000122}
123
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000124LLVM_READNONE
125static StringRef getGPUOrDefault(const Triple &TT, StringRef GPU) {
126 if (!GPU.empty())
127 return GPU;
128
129 // HSA only supports CI+, so change the default GPU to a CI for HSA.
130 if (TT.getArch() == Triple::amdgcn)
131 return (TT.getOS() == Triple::AMDHSA) ? "kaveri" : "tahiti";
132
Matt Arsenault8e001942016-06-02 18:37:16 +0000133 return "r600";
Matt Arsenaultb22828f2016-01-27 02:17:49 +0000134}
135
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000136static Reloc::Model getEffectiveRelocModel(Optional<Reloc::Model> RM) {
Tom Stellard418beb72016-07-13 14:23:33 +0000137 // The AMDGPU toolchain only supports generating shared objects, so we
138 // must always use PIC.
139 return Reloc::PIC_;
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000140}
141
Tom Stellard45bb48e2015-06-13 03:28:10 +0000142AMDGPUTargetMachine::AMDGPUTargetMachine(const Target &T, const Triple &TT,
143 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000144 TargetOptions Options,
145 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000146 CodeModel::Model CM,
147 CodeGenOpt::Level OptLevel)
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000148 : LLVMTargetMachine(T, computeDataLayout(TT), TT, getGPUOrDefault(TT, CPU),
149 FS, Options, getEffectiveRelocModel(RM), CM, OptLevel),
150 TLOF(createTLOF(getTargetTriple())),
151 IntrinsicInfo() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000152 setRequiresStructuredCFG(true);
153 initAsmInfo();
154}
155
Tom Stellarde135ffd2015-09-25 21:41:28 +0000156AMDGPUTargetMachine::~AMDGPUTargetMachine() { }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000157
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000158StringRef AMDGPUTargetMachine::getGPUName(const Function &F) const {
159 Attribute GPUAttr = F.getFnAttribute("target-cpu");
160 return GPUAttr.hasAttribute(Attribute::None) ?
161 getTargetCPU() : GPUAttr.getValueAsString();
162}
163
164StringRef AMDGPUTargetMachine::getFeatureString(const Function &F) const {
165 Attribute FSAttr = F.getFnAttribute("target-features");
166
167 return FSAttr.hasAttribute(Attribute::None) ?
168 getTargetFeatureString() :
169 FSAttr.getValueAsString();
170}
171
Tom Stellard45bb48e2015-06-13 03:28:10 +0000172//===----------------------------------------------------------------------===//
173// R600 Target Machine (R600 -> Cayman)
174//===----------------------------------------------------------------------===//
175
176R600TargetMachine::R600TargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000177 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000178 TargetOptions Options,
179 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000180 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000181 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
182
183const R600Subtarget *R600TargetMachine::getSubtargetImpl(
184 const Function &F) const {
185 StringRef GPU = getGPUName(F);
186 StringRef FS = getFeatureString(F);
187
188 SmallString<128> SubtargetKey(GPU);
189 SubtargetKey.append(FS);
190
191 auto &I = SubtargetMap[SubtargetKey];
192 if (!I) {
193 // This needs to be done before we create a new subtarget since any
194 // creation will depend on the TM and the code generation flags on the
195 // function that reside in TargetOptions.
196 resetTargetOptions(F);
197 I = llvm::make_unique<R600Subtarget>(TargetTriple, GPU, FS, *this);
198 }
199
200 return I.get();
201}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000202
203//===----------------------------------------------------------------------===//
204// GCN Target Machine (SI+)
205//===----------------------------------------------------------------------===//
206
Matt Arsenault55dff272016-06-28 00:11:26 +0000207#ifdef LLVM_BUILD_GLOBAL_ISEL
208namespace {
209struct SIGISelActualAccessor : public GISelAccessor {
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000210 std::unique_ptr<AMDGPUCallLowering> CallLoweringInfo;
211 const AMDGPUCallLowering *getCallLowering() const override {
Matt Arsenault55dff272016-06-28 00:11:26 +0000212 return CallLoweringInfo.get();
213 }
214};
215} // End anonymous namespace.
216#endif
217
Tom Stellard45bb48e2015-06-13 03:28:10 +0000218GCNTargetMachine::GCNTargetMachine(const Target &T, const Triple &TT,
Tom Stellard5dde1d22016-02-05 18:29:17 +0000219 StringRef CPU, StringRef FS,
Rafael Espindola8c34dd82016-05-18 22:04:49 +0000220 TargetOptions Options,
221 Optional<Reloc::Model> RM,
Tom Stellard45bb48e2015-06-13 03:28:10 +0000222 CodeModel::Model CM, CodeGenOpt::Level OL)
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000223 : AMDGPUTargetMachine(T, TT, CPU, FS, Options, RM, CM, OL) {}
224
225const SISubtarget *GCNTargetMachine::getSubtargetImpl(const Function &F) const {
226 StringRef GPU = getGPUName(F);
227 StringRef FS = getFeatureString(F);
228
229 SmallString<128> SubtargetKey(GPU);
230 SubtargetKey.append(FS);
231
232 auto &I = SubtargetMap[SubtargetKey];
233 if (!I) {
234 // This needs to be done before we create a new subtarget since any
235 // creation will depend on the TM and the code generation flags on the
236 // function that reside in TargetOptions.
237 resetTargetOptions(F);
238 I = llvm::make_unique<SISubtarget>(TargetTriple, GPU, FS, *this);
239
240#ifndef LLVM_BUILD_GLOBAL_ISEL
241 GISelAccessor *GISel = new GISelAccessor();
242#else
243 SIGISelActualAccessor *GISel = new SIGISelActualAccessor();
Matt Arsenaulteb9025d2016-06-28 17:42:09 +0000244 GISel->CallLoweringInfo.reset(
245 new AMDGPUCallLowering(*I->getTargetLowering()));
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000246#endif
247
248 I->setGISelAccessor(*GISel);
249 }
250
251 return I.get();
252}
Tom Stellard45bb48e2015-06-13 03:28:10 +0000253
254//===----------------------------------------------------------------------===//
255// AMDGPU Pass Setup
256//===----------------------------------------------------------------------===//
257
258namespace {
Tom Stellardcc7067a62016-03-03 03:53:29 +0000259
Tom Stellard45bb48e2015-06-13 03:28:10 +0000260class AMDGPUPassConfig : public TargetPassConfig {
261public:
262 AMDGPUPassConfig(TargetMachine *TM, PassManagerBase &PM)
Matt Arsenault0a109002015-09-25 17:41:20 +0000263 : TargetPassConfig(TM, PM) {
264
265 // Exceptions and StackMaps are not supported, so these passes will never do
266 // anything.
267 disablePass(&StackMapLivenessID);
268 disablePass(&FuncletLayoutID);
269 }
Tom Stellard45bb48e2015-06-13 03:28:10 +0000270
271 AMDGPUTargetMachine &getAMDGPUTargetMachine() const {
272 return getTM<AMDGPUTargetMachine>();
273 }
274
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000275 void addEarlyCSEOrGVNPass();
276 void addStraightLineScalarOptimizationPasses();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000277 void addIRPasses() override;
Matt Arsenault908b9e22016-07-01 03:33:52 +0000278 void addCodeGenPrepare() override;
Matt Arsenault0a109002015-09-25 17:41:20 +0000279 bool addPreISel() override;
280 bool addInstSelector() override;
281 bool addGCPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000282};
283
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000284class R600PassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000285public:
286 R600PassConfig(TargetMachine *TM, PassManagerBase &PM)
287 : AMDGPUPassConfig(TM, PM) { }
288
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000289 ScheduleDAGInstrs *createMachineScheduler(
290 MachineSchedContext *C) const override {
291 return createR600MachineScheduler(C);
292 }
293
Tom Stellard45bb48e2015-06-13 03:28:10 +0000294 bool addPreISel() override;
295 void addPreRegAlloc() override;
296 void addPreSched2() override;
297 void addPreEmitPass() override;
298};
299
Matt Arsenault6b6a2c32016-03-11 08:00:27 +0000300class GCNPassConfig final : public AMDGPUPassConfig {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000301public:
302 GCNPassConfig(TargetMachine *TM, PassManagerBase &PM)
303 : AMDGPUPassConfig(TM, PM) { }
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000304
305 GCNTargetMachine &getGCNTargetMachine() const {
306 return getTM<GCNTargetMachine>();
307 }
308
309 ScheduleDAGInstrs *
Matt Arsenault03d85842016-06-27 20:32:13 +0000310 createMachineScheduler(MachineSchedContext *C) const override;
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000311
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +0000312 void addIRPasses() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000313 bool addPreISel() override;
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000314 void addMachineSSAOptimization() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000315 bool addInstSelector() override;
Tom Stellard000c5af2016-04-14 19:09:28 +0000316#ifdef LLVM_BUILD_GLOBAL_ISEL
317 bool addIRTranslator() override;
318 bool addRegBankSelect() override;
319#endif
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000320 void addFastRegAlloc(FunctionPass *RegAllocPass) override;
321 void addOptimizedRegAlloc(FunctionPass *RegAllocPass) override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000322 void addPreRegAlloc() override;
Tom Stellard45bb48e2015-06-13 03:28:10 +0000323 void addPreSched2() override;
324 void addPreEmitPass() override;
325};
326
327} // End of anonymous namespace
328
329TargetIRAnalysis AMDGPUTargetMachine::getTargetIRAnalysis() {
Eric Christophera4e5d3c2015-09-16 23:38:13 +0000330 return TargetIRAnalysis([this](const Function &F) {
Matt Arsenault59c0ffa2016-06-27 20:48:03 +0000331 return TargetTransformInfo(AMDGPUTTIImpl(this, F));
Mehdi Amini5010ebf2015-07-09 02:08:42 +0000332 });
Tom Stellard45bb48e2015-06-13 03:28:10 +0000333}
334
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000335void AMDGPUPassConfig::addEarlyCSEOrGVNPass() {
336 if (getOptLevel() == CodeGenOpt::Aggressive)
337 addPass(createGVNPass());
338 else
339 addPass(createEarlyCSEPass());
340}
341
342void AMDGPUPassConfig::addStraightLineScalarOptimizationPasses() {
343 addPass(createSeparateConstOffsetFromGEPPass());
344 addPass(createSpeculativeExecutionPass());
345 // ReassociateGEPs exposes more opportunites for SLSR. See
346 // the example in reassociate-geps-and-slsr.ll.
347 addPass(createStraightLineStrengthReducePass());
348 // SeparateConstOffsetFromGEP and SLSR creates common expressions which GVN or
349 // EarlyCSE can reuse.
350 addEarlyCSEOrGVNPass();
351 // Run NaryReassociate after EarlyCSE/GVN to be more effective.
352 addPass(createNaryReassociatePass());
353 // NaryReassociate on GEPs creates redundant common expressions, so run
354 // EarlyCSE after it.
355 addPass(createEarlyCSEPass());
356}
357
Tom Stellard45bb48e2015-06-13 03:28:10 +0000358void AMDGPUPassConfig::addIRPasses() {
Matt Arsenaultbde80342016-05-18 15:41:07 +0000359 // There is no reason to run these.
360 disablePass(&StackMapLivenessID);
361 disablePass(&FuncletLayoutID);
362 disablePass(&PatchableFunctionID);
363
Tom Stellard45bb48e2015-06-13 03:28:10 +0000364 // Function calls are not supported, so make sure we inline everything.
365 addPass(createAMDGPUAlwaysInlinePass());
366 addPass(createAlwaysInlinerPass());
367 // We need to add the barrier noop pass, otherwise adding the function
368 // inlining pass will cause all of the PassConfigs passes to be run
369 // one function at a time, which means if we have a nodule with two
370 // functions, then we will generate code for the first function
371 // without ever running any passes on the second.
372 addPass(createBarrierNoopPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000373
Tom Stellardfd253952015-08-07 23:19:30 +0000374 // Handle uses of OpenCL image2d_t, image3d_t and sampler_t arguments.
375 addPass(createAMDGPUOpenCLImageTypeLoweringPass());
Matt Arsenault39319482015-11-06 18:01:57 +0000376
Matt Arsenaulte0132462016-01-30 05:19:45 +0000377 const AMDGPUTargetMachine &TM = getAMDGPUTargetMachine();
Matt Arsenault03d85842016-06-27 20:32:13 +0000378 if (TM.getOptLevel() > CodeGenOpt::None) {
Matt Arsenaulte0132462016-01-30 05:19:45 +0000379 addPass(createAMDGPUPromoteAlloca(&TM));
Matt Arsenault03d85842016-06-27 20:32:13 +0000380
381 if (EnableSROA)
382 addPass(createSROAPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000383 }
Matt Arsenaultf42c6922016-06-15 00:11:01 +0000384
385 addStraightLineScalarOptimizationPasses();
386
387 TargetPassConfig::addIRPasses();
388
389 // EarlyCSE is not always strong enough to clean up what LSR produces. For
390 // example, GVN can combine
391 //
392 // %0 = add %a, %b
393 // %1 = add %b, %a
394 //
395 // and
396 //
397 // %0 = shl nsw %a, 2
398 // %1 = shl %a, 2
399 //
400 // but EarlyCSE can do neither of them.
401 if (getOptLevel() != CodeGenOpt::None)
402 addEarlyCSEOrGVNPass();
Tom Stellard45bb48e2015-06-13 03:28:10 +0000403}
404
Matt Arsenault908b9e22016-07-01 03:33:52 +0000405void AMDGPUPassConfig::addCodeGenPrepare() {
406 TargetPassConfig::addCodeGenPrepare();
407
408 if (EnableLoadStoreVectorizer)
409 addPass(createLoadStoreVectorizerPass());
410}
411
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000412bool AMDGPUPassConfig::addPreISel() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000413 addPass(createFlattenCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000414 return false;
415}
416
417bool AMDGPUPassConfig::addInstSelector() {
418 addPass(createAMDGPUISelDag(getAMDGPUTargetMachine()));
419 return false;
420}
421
Matt Arsenault0a109002015-09-25 17:41:20 +0000422bool AMDGPUPassConfig::addGCPasses() {
423 // Do nothing. GC is not supported.
424 return false;
425}
426
Tom Stellard45bb48e2015-06-13 03:28:10 +0000427//===----------------------------------------------------------------------===//
428// R600 Pass Setup
429//===----------------------------------------------------------------------===//
430
431bool R600PassConfig::addPreISel() {
432 AMDGPUPassConfig::addPreISel();
Matt Arsenaultc5816112016-06-24 06:30:22 +0000433
434 if (EnableR600StructurizeCFG)
Tom Stellardbc4497b2016-02-12 23:45:29 +0000435 addPass(createStructurizeCFGPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000436 return false;
437}
438
439void R600PassConfig::addPreRegAlloc() {
440 addPass(createR600VectorRegMerger(*TM));
441}
442
443void R600PassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000444 addPass(createR600EmitClauseMarkers(), false);
Matt Arsenault03d85842016-06-27 20:32:13 +0000445 if (EnableR600IfConvert)
Tom Stellard45bb48e2015-06-13 03:28:10 +0000446 addPass(&IfConverterID, false);
447 addPass(createR600ClauseMergePass(*TM), false);
448}
449
450void R600PassConfig::addPreEmitPass() {
451 addPass(createAMDGPUCFGStructurizerPass(), false);
452 addPass(createR600ExpandSpecialInstrsPass(*TM), false);
453 addPass(&FinalizeMachineBundlesID, false);
454 addPass(createR600Packetizer(*TM), false);
455 addPass(createR600ControlFlowFinalizer(*TM), false);
456}
457
458TargetPassConfig *R600TargetMachine::createPassConfig(PassManagerBase &PM) {
459 return new R600PassConfig(this, PM);
460}
461
462//===----------------------------------------------------------------------===//
463// GCN Pass Setup
464//===----------------------------------------------------------------------===//
465
Matt Arsenault03d85842016-06-27 20:32:13 +0000466ScheduleDAGInstrs *GCNPassConfig::createMachineScheduler(
467 MachineSchedContext *C) const {
468 const SISubtarget &ST = C->MF->getSubtarget<SISubtarget>();
469 if (ST.enableSIScheduler())
470 return createSIMachineScheduler(C);
471 return nullptr;
472}
473
Tom Stellard45bb48e2015-06-13 03:28:10 +0000474bool GCNPassConfig::addPreISel() {
475 AMDGPUPassConfig::addPreISel();
Matt Arsenault39319482015-11-06 18:01:57 +0000476
477 // FIXME: We need to run a pass to propagate the attributes when calls are
478 // supported.
479 addPass(&AMDGPUAnnotateKernelFeaturesID);
Tom Stellardbc4497b2016-02-12 23:45:29 +0000480 addPass(createStructurizeCFGPass(true)); // true -> SkipUniformRegions
Tom Stellard45bb48e2015-06-13 03:28:10 +0000481 addPass(createSinkingPass());
482 addPass(createSITypeRewriter());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000483 addPass(createAMDGPUAnnotateUniformValues());
Tom Stellardbc4497b2016-02-12 23:45:29 +0000484 addPass(createSIAnnotateControlFlowPass());
Tom Stellarda6f24c62015-12-15 20:55:55 +0000485
Tom Stellard45bb48e2015-06-13 03:28:10 +0000486 return false;
487}
488
Matt Arsenault3d1c1de2016-04-14 21:58:24 +0000489void GCNPassConfig::addMachineSSAOptimization() {
490 TargetPassConfig::addMachineSSAOptimization();
491
492 // We want to fold operands after PeepholeOptimizer has run (or as part of
493 // it), because it will eliminate extra copies making it easier to fold the
494 // real source operand. We want to eliminate dead instructions after, so that
495 // we see fewer uses of the copies. We then need to clean up the dead
496 // instructions leftover after the operands are folded as well.
497 //
498 // XXX - Can we get away without running DeadMachineInstructionElim again?
499 addPass(&SIFoldOperandsID);
500 addPass(&DeadMachineInstructionElimID);
501}
502
Matt Arsenaulta1fe17c2016-07-19 23:16:53 +0000503void GCNPassConfig::addIRPasses() {
504 // TODO: May want to move later or split into an early and late one.
505 addPass(createAMDGPUCodeGenPreparePass(&getGCNTargetMachine()));
506
507 AMDGPUPassConfig::addIRPasses();
508}
509
Tom Stellard45bb48e2015-06-13 03:28:10 +0000510bool GCNPassConfig::addInstSelector() {
511 AMDGPUPassConfig::addInstSelector();
512 addPass(createSILowerI1CopiesPass());
Matt Arsenault782c03b2015-11-03 22:30:13 +0000513 addPass(&SIFixSGPRCopiesID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000514 return false;
515}
516
Tom Stellard000c5af2016-04-14 19:09:28 +0000517#ifdef LLVM_BUILD_GLOBAL_ISEL
518bool GCNPassConfig::addIRTranslator() {
519 addPass(new IRTranslator());
520 return false;
521}
522
523bool GCNPassConfig::addRegBankSelect() {
524 return false;
525}
526#endif
527
Tom Stellard45bb48e2015-06-13 03:28:10 +0000528void GCNPassConfig::addPreRegAlloc() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000529 // This needs to be run directly before register allocation because
530 // earlier passes might recompute live intervals.
531 // TODO: handle CodeGenOpt::None; fast RA ignores spill weights set by the pass
532 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000533 insertPass(&MachineSchedulerID, &SIFixControlFlowLiveIntervalsID);
534 }
535
Matt Arsenault03d85842016-06-27 20:32:13 +0000536 if (getOptLevel() > CodeGenOpt::None) {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000537 // Don't do this with no optimizations since it throws away debug info by
538 // merging nonadjacent loads.
539
540 // This should be run after scheduling, but before register allocation. It
541 // also need extra copies to the address operand to be eliminated.
Matt Arsenault03d85842016-06-27 20:32:13 +0000542
543 // FIXME: Move pre-RA and remove extra reg coalescer run.
Tom Stellard45bb48e2015-06-13 03:28:10 +0000544 insertPass(&MachineSchedulerID, &SILoadStoreOptimizerID);
Matt Arsenault84db5d92015-07-14 17:57:36 +0000545 insertPass(&MachineSchedulerID, &RegisterCoalescerID);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000546 }
Matt Arsenault03d85842016-06-27 20:32:13 +0000547
Matt Arsenault4a07bf62016-06-22 20:26:24 +0000548 addPass(createSIShrinkInstructionsPass());
Nicolai Haehnle213e87f2016-03-21 20:28:33 +0000549 addPass(createSIWholeQuadModePass());
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000550}
551
552void GCNPassConfig::addFastRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000553 TargetPassConfig::addFastRegAlloc(RegAllocPass);
554}
555
556void GCNPassConfig::addOptimizedRegAlloc(FunctionPass *RegAllocPass) {
Matt Arsenaultb87fc222015-10-01 22:10:03 +0000557 TargetPassConfig::addOptimizedRegAlloc(RegAllocPass);
Tom Stellard45bb48e2015-06-13 03:28:10 +0000558}
559
Tom Stellard45bb48e2015-06-13 03:28:10 +0000560void GCNPassConfig::addPreSched2() {
Tom Stellard45bb48e2015-06-13 03:28:10 +0000561}
562
563void GCNPassConfig::addPreEmitPass() {
Tom Stellardcb6ba622016-04-30 00:23:06 +0000564 // The hazard recognizer that runs as part of the post-ra scheduler does not
Matt Arsenault254a6452016-06-28 16:59:53 +0000565 // guarantee to be able handle all hazards correctly. This is because if there
566 // are multiple scheduling regions in a basic block, the regions are scheduled
567 // bottom up, so when we begin to schedule a region we don't know what
568 // instructions were emitted directly before it.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000569 //
Matt Arsenault254a6452016-06-28 16:59:53 +0000570 // Here we add a stand-alone hazard recognizer pass which can handle all
571 // cases.
Tom Stellardcb6ba622016-04-30 00:23:06 +0000572 addPass(&PostRAHazardRecognizerID);
573
Matt Arsenaulte2bd9a32016-06-09 23:19:14 +0000574 addPass(createSIInsertWaitsPass());
Matt Arsenaultcf2744f2016-04-29 20:23:42 +0000575 addPass(createSIShrinkInstructionsPass());
Matt Arsenault9babdf42016-06-22 20:15:28 +0000576 addPass(createSILowerControlFlowPass());
577 addPass(createSIDebuggerInsertNopsPass());
Tom Stellard45bb48e2015-06-13 03:28:10 +0000578}
579
580TargetPassConfig *GCNTargetMachine::createPassConfig(PassManagerBase &PM) {
581 return new GCNPassConfig(this, PM);
582}