blob: fc79f592047fd07bf79211a3626d1087ea7c0c44 [file] [log] [blame]
Chris Lattnerfc24e832004-08-01 03:23:34 +00001//===- Target.td - Target Independent TableGen interface ---*- tablegen -*-===//
John Criswell29265fe2003-10-21 15:17:13 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Chris Lattner8418e362003-07-29 23:07:13 +00009//
10// This file defines the target-independent interfaces which should be
11// implemented by each target which is using a TableGen based code generator.
12//
Misha Brukmanbb053ce2003-05-29 18:48:17 +000013//===----------------------------------------------------------------------===//
14
Chris Lattnere45b6992003-07-30 05:50:12 +000015
16//===----------------------------------------------------------------------===//
17//
Chris Lattner845ed842003-07-28 04:24:59 +000018// Value types - These values correspond to the register types defined in the
Chris Lattnereaa5b962003-08-07 13:52:22 +000019// ValueTypes.h file. If you update anything here, you must update it there as
20// well!
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000021//
Chris Lattnereaa5b962003-08-07 13:52:22 +000022class ValueType<int size, int value> {
23 string Namespace = "MVT";
24 int Size = size;
25 int Value = value;
26}
Chris Lattnere45b6992003-07-30 05:50:12 +000027
Chris Lattner391e9432004-02-11 03:08:45 +000028def OtherVT: ValueType<0 , 0>; // "Other" value
Chris Lattnereaa5b962003-08-07 13:52:22 +000029def i1 : ValueType<1 , 1>; // One bit boolean value
30def i8 : ValueType<8 , 2>; // 8-bit integer value
31def i16 : ValueType<16 , 3>; // 16-bit integer value
32def i32 : ValueType<32 , 4>; // 32-bit integer value
33def i64 : ValueType<64 , 5>; // 64-bit integer value
34def i128 : ValueType<128, 5>; // 128-bit integer value
35def f32 : ValueType<32 , 7>; // 32-bit floating point value
36def f64 : ValueType<64 , 8>; // 64-bit floating point value
37def f80 : ValueType<80 , 9>; // 80-bit floating point value
Chris Lattnerd24ad522005-08-25 17:07:09 +000038def f128 : ValueType<128, 10>; // 128-bit floating point value
39def FlagVT : ValueType<0 , 11>; // Condition code or machine flag
40def isVoid : ValueType<0 , 12>; // Produces no value
Chris Lattnere45b6992003-07-30 05:50:12 +000041
42//===----------------------------------------------------------------------===//
43// Register file description - These classes are used to fill in the target
44// description classes in llvm/Target/MRegisterInfo.h
45
46
Chris Lattnere8e81a22004-09-14 04:17:02 +000047// Register - You should define one instance of this class for each register
48// in the target machine. String n will become the "name" of the register.
49class RegisterBase<string n> {
Misha Brukmanbb053ce2003-05-29 18:48:17 +000050 string Namespace = "";
Chris Lattnere8e81a22004-09-14 04:17:02 +000051 string Name = n;
Chris Lattner6a92fde2004-08-21 02:17:39 +000052
53 // SpillSize - If this value is set to a non-zero value, it is the size in
54 // bits of the spill slot required to hold this register. If this value is
55 // set to zero, the information is inferred from any register classes the
56 // register belongs to.
57 int SpillSize = 0;
58
59 // SpillAlignment - This value is used to specify the alignment required for
60 // spilling the register. Like SpillSize, this should only be explicitly
61 // specified if the register is not in a register class.
62 int SpillAlignment = 0;
Chris Lattner9c66ed82003-08-03 22:12:37 +000063}
64
Chris Lattnere8e81a22004-09-14 04:17:02 +000065class Register<string n> : RegisterBase<n> {
66 list<RegisterBase> Aliases = [];
Misha Brukmanbb053ce2003-05-29 18:48:17 +000067}
68
Chris Lattnere8e81a22004-09-14 04:17:02 +000069// RegisterGroup - This can be used to define instances of Register which
70// need to specify aliases.
71// List "aliases" specifies which registers are aliased to this one. This
72// allows the code generator to be careful not to put two values with
73// overlapping live ranges into registers which alias.
74class RegisterGroup<string n, list<Register> aliases> : Register<n> {
75 let Aliases = aliases;
Chris Lattnere45b6992003-07-30 05:50:12 +000076}
77
78// RegisterClass - Now that all of the registers are defined, and aliases
79// between registers are defined, specify which registers belong to which
80// register classes. This also defines the default allocation order of
81// registers by register allocators.
82//
Chris Lattner3fb85f22005-08-19 18:48:48 +000083class RegisterClass<string namespace, ValueType regType, int alignment,
84 list<Register> regList> {
85 string Namespace = namespace;
86
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000087 // RegType - Specify the ValueType of the registers in this register class.
88 // Note that all registers in a register class must have the same ValueType.
89 //
Chris Lattnere45b6992003-07-30 05:50:12 +000090 ValueType RegType = regType;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000091
92 // Alignment - Specify the alignment required of the registers when they are
93 // stored or loaded to memory.
94 //
Chris Lattner75c817a2003-08-01 05:18:03 +000095 int Size = RegType.Size;
Chris Lattnere45b6992003-07-30 05:50:12 +000096 int Alignment = alignment;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +000097
98 // MemberList - Specify which registers are in this class. If the
99 // allocation_order_* method are not specified, this also defines the order of
100 // allocation used by the register allocator.
101 //
Chris Lattnere45b6992003-07-30 05:50:12 +0000102 list<Register> MemberList = regList;
Chris Lattner2b3ac6b2003-07-30 22:16:41 +0000103
Chris Lattnerbd26a822005-08-19 19:13:20 +0000104 // MethodProtos/MethodBodies - These members can be used to insert arbitrary
105 // code into a generated register class. The normal usage of this is to
106 // overload virtual methods.
107 code MethodProtos = [{}];
108 code MethodBodies = [{}];
Chris Lattnere45b6992003-07-30 05:50:12 +0000109}
110
111
112//===----------------------------------------------------------------------===//
Chris Lattner6a7439f2003-08-03 18:18:31 +0000113// Instruction set description - These classes correspond to the C++ classes in
114// the Target/TargetInstrInfo.h file.
Chris Lattnere45b6992003-07-30 05:50:12 +0000115//
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000116class Instruction {
Chris Lattner1cabced72004-08-01 09:36:44 +0000117 string Name = ""; // The opcode string for this instruction
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000118 string Namespace = "";
119
Chris Lattnerfc24e832004-08-01 03:23:34 +0000120 dag OperandList; // An dag containing the MI operand list.
Chris Lattnerfd689382004-08-01 04:40:43 +0000121 string AsmString = ""; // The .s format to print the instruction with.
Chris Lattnerfc24e832004-08-01 03:23:34 +0000122
123 // Pattern - Set to the DAG pattern for this instruction, if we know of one,
124 // otherwise, uninitialized.
125 list<dag> Pattern;
126
127 // The follow state will eventually be inferred automatically from the
128 // instruction pattern.
129
130 list<Register> Uses = []; // Default to using no non-operand registers
131 list<Register> Defs = []; // Default to modifying no non-operand registers
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000132
133 // These bits capture information about the high-level semantics of the
134 // instruction.
Chris Lattner6a561be2003-07-29 23:02:49 +0000135 bit isReturn = 0; // Is this instruction a return instruction?
136 bit isBranch = 0; // Is this instruction a branch instruction?
Chris Lattner2ab11422004-07-31 02:07:07 +0000137 bit isBarrier = 0; // Can control flow fall through this instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000138 bit isCall = 0; // Is this instruction a call instruction?
Nate Begemanc762ab72004-09-28 21:29:00 +0000139 bit isLoad = 0; // Is this instruction a load instruction?
140 bit isStore = 0; // Is this instruction a store instruction?
Chris Lattner6a561be2003-07-29 23:02:49 +0000141 bit isTwoAddress = 0; // Is this a two address instruction?
Chris Lattner182db0c2005-01-02 02:27:48 +0000142 bit isConvertibleToThreeAddress = 0; // Can this 2-addr instruction promote?
143 bit isCommutable = 0; // Is this 3 operand instruction commutable?
Chris Lattner6a561be2003-07-29 23:02:49 +0000144 bit isTerminator = 0; // Is this part of the terminator for a basic block?
Chris Lattner66522232004-09-28 18:34:14 +0000145 bit hasDelaySlot = 0; // Does this instruction have an delay slot?
Chris Lattnerc6a03382005-08-26 20:55:40 +0000146 bit usesCustomDAGSchedInserter = 0; // Pseudo instr needing special help.
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000147}
148
149
Chris Lattnerfd689382004-08-01 04:40:43 +0000150/// ops definition - This is just a simple marker used to identify the operands
151/// list for an instruction. This should be used like this:
152/// (ops R32:$dst, R32:$src) or something similar.
153def ops;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000154
Chris Lattner5cfa3772005-08-18 23:17:07 +0000155/// variable_ops definition - Mark this instruction as taking a variable number
156/// of operands.
157def variable_ops;
158
Chris Lattner6bd2d262004-08-11 01:53:34 +0000159/// Operand Types - These provide the built-in operand types that may be used
160/// by a target. Targets can optionally provide their own operand types as
161/// needed, though this should not be needed for RISC targets.
162class Operand<ValueType ty> {
163 int NumMIOperands = 1;
164 ValueType Type = ty;
165 string PrintMethod = "printOperand";
166}
167
Chris Lattnerae0c2c752004-08-15 05:37:00 +0000168def i1imm : Operand<i1>;
Chris Lattner6bd2d262004-08-11 01:53:34 +0000169def i8imm : Operand<i8>;
170def i16imm : Operand<i16>;
171def i32imm : Operand<i32>;
172def i64imm : Operand<i64>;
Chris Lattner6a7439f2003-08-03 18:18:31 +0000173
Chris Lattner6ffa5012004-08-14 22:50:53 +0000174// InstrInfo - This class should only be instantiated once to provide parameters
175// which are global to the the target machine.
176//
177class InstrInfo {
178 Instruction PHIInst;
179
180 // If the target wants to associate some target-specific information with each
181 // instruction, it should provide these two lists to indicate how to assemble
182 // the target specific information into the 32 bits available.
183 //
184 list<string> TSFlagsFields = [];
185 list<int> TSFlagsShifts = [];
Misha Brukmandba1f62e2004-10-14 05:53:40 +0000186
187 // Target can specify its instructions in either big or little-endian formats.
188 // For instance, while both Sparc and PowerPC are big-endian platforms, the
189 // Sparc manual specifies its instructions in the format [31..0] (big), while
190 // PowerPC specifies them using the format [0..31] (little).
191 bit isLittleEndianEncoding = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000192}
193
194//===----------------------------------------------------------------------===//
195// AsmWriter - This class can be implemented by targets that need to customize
196// the format of the .s file writer.
197//
198// Subtargets can have multiple different asmwriters (e.g. AT&T vs Intel syntax
199// on X86 for example).
200//
201class AsmWriter {
202 // AsmWriterClassName - This specifies the suffix to use for the asmwriter
203 // class. Generated AsmWriter classes are always prefixed with the target
204 // name.
205 string AsmWriterClassName = "AsmPrinter";
206
207 // InstFormatName - AsmWriters can specify the name of the format string to
208 // print instructions with.
209 string InstFormatName = "AsmString";
Chris Lattner42c43b22004-10-03 19:34:18 +0000210
211 // Variant - AsmWriters can be of multiple different variants. Variants are
212 // used to support targets that need to emit assembly code in ways that are
213 // mostly the same for different targets, but have minor differences in
214 // syntax. If the asmstring contains {|} characters in them, this integer
215 // will specify which alternative to use. For example "{x|y|z}" with Variant
216 // == 1, will expand to "y".
217 int Variant = 0;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000218}
219def DefaultAsmWriter : AsmWriter;
220
221
Chris Lattner6a7439f2003-08-03 18:18:31 +0000222//===----------------------------------------------------------------------===//
223// Target - This class contains the "global" target information
224//
225class Target {
226 // CalleeSavedRegisters - As you might guess, this is a list of the callee
227 // saved registers for a target.
228 list<Register> CalleeSavedRegisters = [];
229
230 // PointerType - Specify the value type to be used to represent pointers in
231 // this target. Typically this is an i32 or i64 type.
232 ValueType PointerType;
233
Chris Lattner6ffa5012004-08-14 22:50:53 +0000234 // InstructionSet - Instruction set description for this target.
Chris Lattner6a7439f2003-08-03 18:18:31 +0000235 InstrInfo InstructionSet;
Chris Lattner6ffa5012004-08-14 22:50:53 +0000236
Chris Lattner42c43b22004-10-03 19:34:18 +0000237 // AssemblyWriters - The AsmWriter instances available for this target.
238 list<AsmWriter> AssemblyWriters = [DefaultAsmWriter];
Misha Brukmanbb053ce2003-05-29 18:48:17 +0000239}
Chris Lattner0d74deb2003-08-04 21:07:37 +0000240
241
242//===----------------------------------------------------------------------===//
Chris Lattnerfc24e832004-08-01 03:23:34 +0000243// DAG node definitions used by the instruction selector.
Chris Lattner0d74deb2003-08-04 21:07:37 +0000244//
Chris Lattnerfc24e832004-08-01 03:23:34 +0000245// NOTE: all of this is a work-in-progress and should be ignored for now.
246//
Chris Lattneraa6a8ab2004-08-15 23:02:34 +0000247/*
Chris Lattnerfc24e832004-08-01 03:23:34 +0000248class Expander<dag pattern, list<dag> result> {
249 dag Pattern = pattern;
250 list<dag> Result = result;
251}
252
Chris Lattnereaa5b962003-08-07 13:52:22 +0000253class DagNodeValType;
Chris Lattner572c69e2003-08-15 04:35:14 +0000254def DNVT_any : DagNodeValType; // No constraint on tree node
Chris Lattnereaa5b962003-08-07 13:52:22 +0000255def DNVT_void : DagNodeValType; // Tree node always returns void
256def DNVT_val : DagNodeValType; // A non-void type
257def DNVT_arg0 : DagNodeValType; // Tree node returns same type as Arg0
Chris Lattner6088a0b2003-08-11 21:29:40 +0000258def DNVT_arg1 : DagNodeValType; // Tree node returns same type as Arg1
Chris Lattnereaa5b962003-08-07 13:52:22 +0000259def DNVT_ptr : DagNodeValType; // The target pointer type
Chris Lattner58dc2182003-08-12 04:28:21 +0000260def DNVT_i8 : DagNodeValType; // Always have an i8 value
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000261
Chris Lattnereaa5b962003-08-07 13:52:22 +0000262class DagNode<DagNodeValType ret, list<DagNodeValType> args> {
263 DagNodeValType RetType = ret;
264 list<DagNodeValType> ArgTypes = args;
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000265 string EnumName = ?;
266}
267
268// BuiltinDagNodes are built into the instruction selector and correspond to
269// enum values.
Chris Lattnereaa5b962003-08-07 13:52:22 +0000270class BuiltinDagNode<DagNodeValType Ret, list<DagNodeValType> Args,
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000271 string Ename> : DagNode<Ret, Args> {
272 let EnumName = Ename;
273}
274
275// Magic nodes...
Chris Lattner572c69e2003-08-15 04:35:14 +0000276def Void : RegisterClass<isVoid,0,[]> { let isDummyClass = 1; }
277def set : DagNode<DNVT_void, [DNVT_val, DNVT_arg0]>;
278def chain : BuiltinDagNode<DNVT_void, [DNVT_void, DNVT_void], "ChainNode">;
279def blockchain : BuiltinDagNode<DNVT_void, [DNVT_void, DNVT_void],
280 "BlockChainNode">;
281def ChainExpander : Expander<(chain Void, Void), []>;
282def BlockChainExpander : Expander<(blockchain Void, Void), []>;
283
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000284
285// Terminals...
Chris Lattnera8ae6c52003-08-12 04:17:29 +0000286def imm : BuiltinDagNode<DNVT_val, [], "Constant">;
287def frameidx : BuiltinDagNode<DNVT_ptr, [], "FrameIndex">;
288def basicblock : BuiltinDagNode<DNVT_ptr, [], "BasicBlock">;
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000289
290// Arithmetic...
Chris Lattner6088a0b2003-08-11 21:29:40 +0000291def plus : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Plus">;
292def minus : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Minus">;
293def times : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Times">;
294def sdiv : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "SDiv">;
295def udiv : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "UDiv">;
296def srem : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "SRem">;
297def urem : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "URem">;
298def and : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "And">;
299def or : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Or">;
300def xor : BuiltinDagNode<DNVT_arg0, [DNVT_arg1, DNVT_arg0], "Xor">;
Chris Lattnerc914a482003-08-11 15:23:05 +0000301
Chris Lattnera8ae6c52003-08-12 04:17:29 +0000302// Comparisons...
Chris Lattner58dc2182003-08-12 04:28:21 +0000303def seteq : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetEQ">;
304def setne : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetNE">;
305def setlt : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetLT">;
306def setle : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetLE">;
307def setgt : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetGT">;
308def setge : BuiltinDagNode<DNVT_i8 , [DNVT_arg1, DNVT_arg0], "SetGE">;
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000309
Chris Lattner6088a0b2003-08-11 21:29:40 +0000310def load : BuiltinDagNode<DNVT_val, [DNVT_ptr], "Load">;
311//def store : BuiltinDagNode<DNVT_Void, [DNVT_ptr, DNVT_val]>;
Chris Lattner0c4dd1e2003-08-06 15:31:02 +0000312
313// Other...
Chris Lattnereaa5b962003-08-07 13:52:22 +0000314def ret : BuiltinDagNode<DNVT_void, [DNVT_val], "Ret">;
315def retvoid : BuiltinDagNode<DNVT_void, [], "RetVoid">;
Chris Lattnera8ae6c52003-08-12 04:17:29 +0000316def br : BuiltinDagNode<DNVT_void, [DNVT_ptr], "Br">;
Chris Lattner58dc2182003-08-12 04:28:21 +0000317def brcond : BuiltinDagNode<DNVT_void, [DNVT_i8, DNVT_ptr, DNVT_ptr],
Chris Lattnera8ae6c52003-08-12 04:17:29 +0000318 "BrCond">;
Chris Lattnereaa5b962003-08-07 13:52:22 +0000319
Chris Lattner572c69e2003-08-15 04:35:14 +0000320def unspec1 : BuiltinDagNode<DNVT_any , [DNVT_val], "Unspec1">;
321def unspec2 : BuiltinDagNode<DNVT_any , [DNVT_val, DNVT_val], "Unspec2">;
322
Chris Lattnereaa5b962003-08-07 13:52:22 +0000323//===----------------------------------------------------------------------===//
324// DAG nonterminals definitions used by the instruction selector...
325//
326class Nonterminal<dag pattern> {
327 dag Pattern = pattern;
328 bit BuiltIn = 0;
329}
330
Chris Lattneraa6a8ab2004-08-15 23:02:34 +0000331*/