blob: d9ad26962388ead4703527b5aed804fb8b98d5a5 [file] [log] [blame]
Sean Callanan04cc3072009-12-19 02:59:52 +00001//===- X86RecognizableInstr.cpp - Disassembler instruction spec --*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file is part of the X86 Disassembler Emitter.
11// It contains the implementation of a single recognizable instruction.
12// Documentation for the disassembler emitter in general can be found in
13// X86DisasemblerEmitter.h.
14//
15//===----------------------------------------------------------------------===//
16
Sean Callanan04cc3072009-12-19 02:59:52 +000017#include "X86RecognizableInstr.h"
Chandler Carruth91d19d82012-12-04 10:37:14 +000018#include "X86DisassemblerShared.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000019#include "X86ModRMFilters.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000020#include "llvm/Support/ErrorHandling.h"
Sean Callanan04cc3072009-12-19 02:59:52 +000021#include <string>
22
23using namespace llvm;
24
Sean Callanandde9c122010-02-12 23:39:46 +000025#define MRM_MAPPING \
26 MAP(C1, 33) \
Chris Lattner140caa72010-02-13 00:41:14 +000027 MAP(C2, 34) \
28 MAP(C3, 35) \
29 MAP(C4, 36) \
30 MAP(C8, 37) \
31 MAP(C9, 38) \
Michael Liao95d944032013-04-11 04:52:28 +000032 MAP(CA, 39) \
33 MAP(CB, 40) \
34 MAP(E8, 41) \
35 MAP(F0, 42) \
36 MAP(F8, 45) \
37 MAP(F9, 46) \
38 MAP(D0, 47) \
39 MAP(D1, 48) \
40 MAP(D4, 49) \
41 MAP(D5, 50) \
42 MAP(D6, 51) \
43 MAP(D8, 52) \
44 MAP(D9, 53) \
45 MAP(DA, 54) \
46 MAP(DB, 55) \
47 MAP(DC, 56) \
48 MAP(DD, 57) \
49 MAP(DE, 58) \
50 MAP(DF, 59)
Sean Callanandde9c122010-02-12 23:39:46 +000051
Sean Callanan04cc3072009-12-19 02:59:52 +000052// A clone of X86 since we can't depend on something that is generated.
53namespace X86Local {
54 enum {
55 Pseudo = 0,
56 RawFrm = 1,
57 AddRegFrm = 2,
58 MRMDestReg = 3,
59 MRMDestMem = 4,
60 MRMSrcReg = 5,
61 MRMSrcMem = 6,
Craig Topperac172e22012-07-30 04:48:12 +000062 MRM0r = 16, MRM1r = 17, MRM2r = 18, MRM3r = 19,
Sean Callanan04cc3072009-12-19 02:59:52 +000063 MRM4r = 20, MRM5r = 21, MRM6r = 22, MRM7r = 23,
64 MRM0m = 24, MRM1m = 25, MRM2m = 26, MRM3m = 27,
65 MRM4m = 28, MRM5m = 29, MRM6m = 30, MRM7m = 31,
Sean Callanandde9c122010-02-12 23:39:46 +000066 MRMInitReg = 32,
Richard Trieu9208abd2012-07-18 23:04:22 +000067 RawFrmImm8 = 43,
68 RawFrmImm16 = 44,
Sean Callanandde9c122010-02-12 23:39:46 +000069#define MAP(from, to) MRM_##from = to,
70 MRM_MAPPING
71#undef MAP
72 lastMRM
Sean Callanan04cc3072009-12-19 02:59:52 +000073 };
Craig Topperac172e22012-07-30 04:48:12 +000074
Sean Callanan04cc3072009-12-19 02:59:52 +000075 enum {
76 TB = 1,
77 REP = 2,
78 D8 = 3, D9 = 4, DA = 5, DB = 6,
79 DC = 7, DD = 8, DE = 9, DF = 10,
80 XD = 11, XS = 12,
Chris Lattnerf7477e52010-02-12 02:06:33 +000081 T8 = 13, P_TA = 14,
Craig Topper9e3e38a2013-10-03 05:17:48 +000082 A6 = 15, A7 = 16, T8XD = 17, T8XS = 18, TAXD = 19,
83 XOP8 = 20, XOP9 = 21, XOPA = 22
Sean Callanan04cc3072009-12-19 02:59:52 +000084 };
85}
Sean Callanandde9c122010-02-12 23:39:46 +000086
87// If rows are added to the opcode extension tables, then corresponding entries
Craig Topperac172e22012-07-30 04:48:12 +000088// must be added here.
Sean Callanandde9c122010-02-12 23:39:46 +000089//
90// If the row corresponds to a single byte (i.e., 8f), then add an entry for
91// that byte to ONE_BYTE_EXTENSION_TABLES.
92//
Craig Topperac172e22012-07-30 04:48:12 +000093// If the row corresponds to two bytes where the first is 0f, add an entry for
Sean Callanandde9c122010-02-12 23:39:46 +000094// the second byte to TWO_BYTE_EXTENSION_TABLES.
95//
96// If the row corresponds to some other set of bytes, you will need to modify
97// the code in RecognizableInstr::emitDecodePath() as well, and add new prefixes
Craig Topperac172e22012-07-30 04:48:12 +000098// to the X86 TD files, except in two cases: if the first two bytes of such a
Sean Callanandde9c122010-02-12 23:39:46 +000099// new combination are 0f 38 or 0f 3a, you just have to add maps called
100// THREE_BYTE_38_EXTENSION_TABLES and THREE_BYTE_3A_EXTENSION_TABLES and add a
101// switch(Opcode) just below the case X86Local::T8: or case X86Local::TA: line
102// in RecognizableInstr::emitDecodePath().
103
Sean Callanan04cc3072009-12-19 02:59:52 +0000104#define ONE_BYTE_EXTENSION_TABLES \
105 EXTENSION_TABLE(80) \
106 EXTENSION_TABLE(81) \
107 EXTENSION_TABLE(82) \
108 EXTENSION_TABLE(83) \
109 EXTENSION_TABLE(8f) \
110 EXTENSION_TABLE(c0) \
111 EXTENSION_TABLE(c1) \
112 EXTENSION_TABLE(c6) \
113 EXTENSION_TABLE(c7) \
114 EXTENSION_TABLE(d0) \
115 EXTENSION_TABLE(d1) \
116 EXTENSION_TABLE(d2) \
117 EXTENSION_TABLE(d3) \
118 EXTENSION_TABLE(f6) \
119 EXTENSION_TABLE(f7) \
120 EXTENSION_TABLE(fe) \
121 EXTENSION_TABLE(ff)
Craig Topperac172e22012-07-30 04:48:12 +0000122
Sean Callanan04cc3072009-12-19 02:59:52 +0000123#define TWO_BYTE_EXTENSION_TABLES \
124 EXTENSION_TABLE(00) \
125 EXTENSION_TABLE(01) \
Kay Tiong Khooab588ef2013-02-12 00:19:12 +0000126 EXTENSION_TABLE(0d) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000127 EXTENSION_TABLE(18) \
128 EXTENSION_TABLE(71) \
129 EXTENSION_TABLE(72) \
130 EXTENSION_TABLE(73) \
131 EXTENSION_TABLE(ae) \
Sean Callanan04cc3072009-12-19 02:59:52 +0000132 EXTENSION_TABLE(ba) \
133 EXTENSION_TABLE(c7)
Sean Callanan04cc3072009-12-19 02:59:52 +0000134
Craig Topper27ad1252011-10-15 20:46:47 +0000135#define THREE_BYTE_38_EXTENSION_TABLES \
136 EXTENSION_TABLE(F3)
137
Craig Topper9e3e38a2013-10-03 05:17:48 +0000138#define XOP9_MAP_EXTENSION_TABLES \
139 EXTENSION_TABLE(01) \
140 EXTENSION_TABLE(02)
141
Sean Callanan04cc3072009-12-19 02:59:52 +0000142using namespace X86Disassembler;
143
144/// needsModRMForDecode - Indicates whether a particular instruction requires a
Craig Topperac172e22012-07-30 04:48:12 +0000145/// ModR/M byte for the instruction to be properly decoded. For example, a
Sean Callanan04cc3072009-12-19 02:59:52 +0000146/// MRMDestReg instruction needs the Mod field in the ModR/M byte to be set to
147/// 0b11.
148///
149/// @param form - The form of the instruction.
150/// @return - true if the form implies that a ModR/M byte is required, false
151/// otherwise.
152static bool needsModRMForDecode(uint8_t form) {
153 if (form == X86Local::MRMDestReg ||
154 form == X86Local::MRMDestMem ||
155 form == X86Local::MRMSrcReg ||
156 form == X86Local::MRMSrcMem ||
157 (form >= X86Local::MRM0r && form <= X86Local::MRM7r) ||
158 (form >= X86Local::MRM0m && form <= X86Local::MRM7m))
159 return true;
160 else
161 return false;
162}
163
164/// isRegFormat - Indicates whether a particular form requires the Mod field of
165/// the ModR/M byte to be 0b11.
166///
167/// @param form - The form of the instruction.
168/// @return - true if the form implies that Mod must be 0b11, false
169/// otherwise.
170static bool isRegFormat(uint8_t form) {
171 if (form == X86Local::MRMDestReg ||
172 form == X86Local::MRMSrcReg ||
173 (form >= X86Local::MRM0r && form <= X86Local::MRM7r))
174 return true;
175 else
176 return false;
177}
178
179/// byteFromBitsInit - Extracts a value at most 8 bits in width from a BitsInit.
180/// Useful for switch statements and the like.
181///
182/// @param init - A reference to the BitsInit to be decoded.
183/// @return - The field, with the first bit in the BitsInit as the lowest
184/// order bit.
David Greeneaf8ee2c2011-07-29 22:43:06 +0000185static uint8_t byteFromBitsInit(BitsInit &init) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000186 int width = init.getNumBits();
187
188 assert(width <= 8 && "Field is too large for uint8_t!");
189
190 int index;
191 uint8_t mask = 0x01;
192
193 uint8_t ret = 0;
194
195 for (index = 0; index < width; index++) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000196 if (static_cast<BitInit*>(init.getBit(index))->getValue())
Sean Callanan04cc3072009-12-19 02:59:52 +0000197 ret |= mask;
198
199 mask <<= 1;
200 }
201
202 return ret;
203}
204
205/// byteFromRec - Extract a value at most 8 bits in with from a Record given the
206/// name of the field.
207///
208/// @param rec - The record from which to extract the value.
209/// @param name - The name of the field in the record.
210/// @return - The field, as translated by byteFromBitsInit().
211static uint8_t byteFromRec(const Record* rec, const std::string &name) {
David Greeneaf8ee2c2011-07-29 22:43:06 +0000212 BitsInit* bits = rec->getValueAsBitsInit(name);
Sean Callanan04cc3072009-12-19 02:59:52 +0000213 return byteFromBitsInit(*bits);
214}
215
216RecognizableInstr::RecognizableInstr(DisassemblerTables &tables,
217 const CodeGenInstruction &insn,
218 InstrUID uid) {
219 UID = uid;
220
221 Rec = insn.TheDef;
222 Name = Rec->getName();
223 Spec = &tables.specForUID(UID);
Craig Topperac172e22012-07-30 04:48:12 +0000224
Sean Callanan04cc3072009-12-19 02:59:52 +0000225 if (!Rec->isSubClassOf("X86Inst")) {
226 ShouldBeEmitted = false;
227 return;
228 }
Craig Topperac172e22012-07-30 04:48:12 +0000229
Sean Callanan04cc3072009-12-19 02:59:52 +0000230 Prefix = byteFromRec(Rec, "Prefix");
231 Opcode = byteFromRec(Rec, "Opcode");
232 Form = byteFromRec(Rec, "FormBits");
233 SegOvr = byteFromRec(Rec, "SegOvrBits");
Craig Topperac172e22012-07-30 04:48:12 +0000234
Sean Callanan04cc3072009-12-19 02:59:52 +0000235 HasOpSizePrefix = Rec->getValueAsBit("hasOpSizePrefix");
Craig Topper6491c802012-02-27 01:54:29 +0000236 HasAdSizePrefix = Rec->getValueAsBit("hasAdSizePrefix");
Sean Callanan04cc3072009-12-19 02:59:52 +0000237 HasREX_WPrefix = Rec->getValueAsBit("hasREX_WPrefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000238 HasVEXPrefix = Rec->getValueAsBit("hasVEXPrefix");
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000239 HasVEX_4VPrefix = Rec->getValueAsBit("hasVEX_4VPrefix");
Craig Topperaea148c2011-10-16 07:55:05 +0000240 HasVEX_4VOp3Prefix = Rec->getValueAsBit("hasVEX_4VOp3Prefix");
Sean Callananc3fd5232011-03-15 01:23:15 +0000241 HasVEX_WPrefix = Rec->getValueAsBit("hasVEX_WPrefix");
Craig Topper03a0bed2011-12-30 05:20:36 +0000242 HasMemOp4Prefix = Rec->getValueAsBit("hasMemOp4Prefix");
Craig Topperf18c8962011-10-04 06:30:42 +0000243 IgnoresVEX_L = Rec->getValueAsBit("ignoresVEX_L");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000244 HasEVEXPrefix = Rec->getValueAsBit("hasEVEXPrefix");
245 HasEVEX_L2Prefix = Rec->getValueAsBit("hasEVEX_L2");
246 HasEVEX_K = Rec->getValueAsBit("hasEVEX_K");
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000247 HasEVEX_KZ = Rec->getValueAsBit("hasEVEX_Z");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000248 HasEVEX_B = Rec->getValueAsBit("hasEVEX_B");
Sean Callanan04cc3072009-12-19 02:59:52 +0000249 HasLockPrefix = Rec->getValueAsBit("hasLockPrefix");
250 IsCodeGenOnly = Rec->getValueAsBit("isCodeGenOnly");
Craig Topperac172e22012-07-30 04:48:12 +0000251
Sean Callanan04cc3072009-12-19 02:59:52 +0000252 Name = Rec->getName();
253 AsmString = Rec->getValueAsString("AsmString");
Craig Topperac172e22012-07-30 04:48:12 +0000254
Chris Lattnerd8adec72010-11-01 04:03:32 +0000255 Operands = &insn.Operands.OperandList;
Craig Topperac172e22012-07-30 04:48:12 +0000256
Kevin Enderby54e09b42011-09-02 18:03:03 +0000257 IsSSE = (HasOpSizePrefix && (Name.find("16") == Name.npos)) ||
258 (Name.find("CRC32") != Name.npos);
Craig Topper3f23c1a2012-09-19 06:37:45 +0000259 HasVEX_LPrefix = Rec->getValueAsBit("hasVEX_L");
Craig Topper25ea4e52011-10-16 03:51:13 +0000260
Eli Friedman03180362011-07-16 02:41:28 +0000261 // Check for 64-bit inst which does not require REX
Craig Topper526adab2011-09-23 06:57:25 +0000262 Is32Bit = false;
Eli Friedman03180362011-07-16 02:41:28 +0000263 Is64Bit = false;
264 // FIXME: Is there some better way to check for In64BitMode?
265 std::vector<Record*> Predicates = Rec->getValueAsListOfDefs("Predicates");
266 for (unsigned i = 0, e = Predicates.size(); i != e; ++i) {
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000267 if (Predicates[i]->getName().find("Not64Bit") != Name.npos ||
268 Predicates[i]->getName().find("In32Bit") != Name.npos) {
Craig Topper526adab2011-09-23 06:57:25 +0000269 Is32Bit = true;
270 break;
271 }
Eric Christopherc0a5aae2013-12-20 02:04:49 +0000272 if (Predicates[i]->getName().find("In64Bit") != Name.npos) {
Eli Friedman03180362011-07-16 02:41:28 +0000273 Is64Bit = true;
274 break;
275 }
276 }
Eli Friedman03180362011-07-16 02:41:28 +0000277
Sean Callanan04cc3072009-12-19 02:59:52 +0000278 ShouldBeEmitted = true;
279}
Craig Topperac172e22012-07-30 04:48:12 +0000280
Sean Callanan04cc3072009-12-19 02:59:52 +0000281void RecognizableInstr::processInstr(DisassemblerTables &tables,
Craig Topperf7755df2012-07-12 06:52:41 +0000282 const CodeGenInstruction &insn,
283 InstrUID uid)
Sean Callanan04cc3072009-12-19 02:59:52 +0000284{
Daniel Dunbar5661c0c2010-05-20 20:20:32 +0000285 // Ignore "asm parser only" instructions.
286 if (insn.TheDef->getValueAsBit("isAsmParserOnly"))
287 return;
Craig Topperac172e22012-07-30 04:48:12 +0000288
Sean Callanan04cc3072009-12-19 02:59:52 +0000289 RecognizableInstr recogInstr(tables, insn, uid);
Craig Topperac172e22012-07-30 04:48:12 +0000290
Craig Topper83b7e242014-01-02 03:58:45 +0000291 recogInstr.emitInstructionSpecifier();
Craig Topperac172e22012-07-30 04:48:12 +0000292
Sean Callanan04cc3072009-12-19 02:59:52 +0000293 if (recogInstr.shouldBeEmitted())
294 recogInstr.emitDecodePath(tables);
295}
296
Elena Demikhovskydacddb02013-11-03 13:46:31 +0000297#define EVEX_KB(n) (HasEVEX_KZ && HasEVEX_B ? n##_KZ_B : \
298 (HasEVEX_K && HasEVEX_B ? n##_K_B : \
299 (HasEVEX_KZ ? n##_KZ : \
300 (HasEVEX_K? n##_K : (HasEVEX_B ? n##_B : n)))))
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000301
Sean Callanan04cc3072009-12-19 02:59:52 +0000302InstructionContext RecognizableInstr::insnContext() const {
303 InstructionContext insnContext;
304
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000305 if (HasEVEXPrefix) {
306 if (HasVEX_LPrefix && HasEVEX_L2Prefix) {
Craig Topper9469e902013-07-28 21:28:02 +0000307 errs() << "Don't support VEX.L if EVEX_L2 is enabled: " << Name << "\n";
308 llvm_unreachable("Don't support VEX.L if EVEX_L2 is enabled");
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000309 }
310 // VEX_L & VEX_W
311 if (HasVEX_LPrefix && HasVEX_WPrefix) {
312 if (HasOpSizePrefix)
313 insnContext = EVEX_KB(IC_EVEX_L_W_OPSIZE);
314 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
315 insnContext = EVEX_KB(IC_EVEX_L_W_XS);
316 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
317 Prefix == X86Local::TAXD)
318 insnContext = EVEX_KB(IC_EVEX_L_W_XD);
319 else
320 insnContext = EVEX_KB(IC_EVEX_L_W);
321 } else if (HasVEX_LPrefix) {
322 // VEX_L
323 if (HasOpSizePrefix)
324 insnContext = EVEX_KB(IC_EVEX_L_OPSIZE);
325 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
326 insnContext = EVEX_KB(IC_EVEX_L_XS);
327 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
328 Prefix == X86Local::TAXD)
329 insnContext = EVEX_KB(IC_EVEX_L_XD);
330 else
331 insnContext = EVEX_KB(IC_EVEX_L);
332 }
333 else if (HasEVEX_L2Prefix && HasVEX_WPrefix) {
334 // EVEX_L2 & VEX_W
335 if (HasOpSizePrefix)
336 insnContext = EVEX_KB(IC_EVEX_L2_W_OPSIZE);
337 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
338 insnContext = EVEX_KB(IC_EVEX_L2_W_XS);
339 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
340 Prefix == X86Local::TAXD)
341 insnContext = EVEX_KB(IC_EVEX_L2_W_XD);
342 else
343 insnContext = EVEX_KB(IC_EVEX_L2_W);
344 } else if (HasEVEX_L2Prefix) {
345 // EVEX_L2
346 if (HasOpSizePrefix)
347 insnContext = EVEX_KB(IC_EVEX_L2_OPSIZE);
348 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
349 Prefix == X86Local::TAXD)
350 insnContext = EVEX_KB(IC_EVEX_L2_XD);
351 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
352 insnContext = EVEX_KB(IC_EVEX_L2_XS);
353 else
354 insnContext = EVEX_KB(IC_EVEX_L2);
355 }
356 else if (HasVEX_WPrefix) {
357 // VEX_W
358 if (HasOpSizePrefix)
359 insnContext = EVEX_KB(IC_EVEX_W_OPSIZE);
360 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
361 insnContext = EVEX_KB(IC_EVEX_W_XS);
362 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
363 Prefix == X86Local::TAXD)
364 insnContext = EVEX_KB(IC_EVEX_W_XD);
365 else
366 insnContext = EVEX_KB(IC_EVEX_W);
367 }
368 // No L, no W
369 else if (HasOpSizePrefix)
370 insnContext = EVEX_KB(IC_EVEX_OPSIZE);
371 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
372 Prefix == X86Local::TAXD)
373 insnContext = EVEX_KB(IC_EVEX_XD);
374 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
375 insnContext = EVEX_KB(IC_EVEX_XS);
376 else
377 insnContext = EVEX_KB(IC_EVEX);
378 /// eof EVEX
379 } else if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix|| HasVEXPrefix) {
Craig Topperf01f1b52011-11-06 23:04:08 +0000380 if (HasVEX_LPrefix && HasVEX_WPrefix) {
381 if (HasOpSizePrefix)
382 insnContext = IC_VEX_L_W_OPSIZE;
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000383 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
384 insnContext = IC_VEX_L_W_XS;
385 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
386 Prefix == X86Local::TAXD)
387 insnContext = IC_VEX_L_W_XD;
Craig Topperf01f1b52011-11-06 23:04:08 +0000388 else
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000389 insnContext = IC_VEX_L_W;
Craig Topperf01f1b52011-11-06 23:04:08 +0000390 } else if (HasOpSizePrefix && HasVEX_LPrefix)
Sean Callananc3fd5232011-03-15 01:23:15 +0000391 insnContext = IC_VEX_L_OPSIZE;
392 else if (HasOpSizePrefix && HasVEX_WPrefix)
393 insnContext = IC_VEX_W_OPSIZE;
394 else if (HasOpSizePrefix)
395 insnContext = IC_VEX_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000396 else if (HasVEX_LPrefix &&
397 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000398 insnContext = IC_VEX_L_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000399 else if (HasVEX_LPrefix && (Prefix == X86Local::XD ||
400 Prefix == X86Local::T8XD ||
401 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000402 insnContext = IC_VEX_L_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000403 else if (HasVEX_WPrefix &&
404 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callananc3fd5232011-03-15 01:23:15 +0000405 insnContext = IC_VEX_W_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000406 else if (HasVEX_WPrefix && (Prefix == X86Local::XD ||
407 Prefix == X86Local::T8XD ||
408 Prefix == X86Local::TAXD))
Sean Callananc3fd5232011-03-15 01:23:15 +0000409 insnContext = IC_VEX_W_XD;
410 else if (HasVEX_WPrefix)
411 insnContext = IC_VEX_W;
412 else if (HasVEX_LPrefix)
413 insnContext = IC_VEX_L;
Craig Topper980d5982011-10-23 07:34:00 +0000414 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
415 Prefix == X86Local::TAXD)
Sean Callananc3fd5232011-03-15 01:23:15 +0000416 insnContext = IC_VEX_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000417 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callananc3fd5232011-03-15 01:23:15 +0000418 insnContext = IC_VEX_XS;
419 else
420 insnContext = IC_VEX;
Eli Friedman03180362011-07-16 02:41:28 +0000421 } else if (Is64Bit || HasREX_WPrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000422 if (HasREX_WPrefix && HasOpSizePrefix)
423 insnContext = IC_64BIT_REXW_OPSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000424 else if (HasOpSizePrefix && (Prefix == X86Local::XD ||
425 Prefix == X86Local::T8XD ||
426 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000427 insnContext = IC_64BIT_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000428 else if (HasOpSizePrefix &&
429 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000430 insnContext = IC_64BIT_XS_OPSIZE;
Sean Callanan04cc3072009-12-19 02:59:52 +0000431 else if (HasOpSizePrefix)
432 insnContext = IC_64BIT_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000433 else if (HasAdSizePrefix)
434 insnContext = IC_64BIT_ADSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000435 else if (HasREX_WPrefix &&
436 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Sean Callanan04cc3072009-12-19 02:59:52 +0000437 insnContext = IC_64BIT_REXW_XS;
Craig Topper980d5982011-10-23 07:34:00 +0000438 else if (HasREX_WPrefix && (Prefix == X86Local::XD ||
439 Prefix == X86Local::T8XD ||
440 Prefix == X86Local::TAXD))
Sean Callanan04cc3072009-12-19 02:59:52 +0000441 insnContext = IC_64BIT_REXW_XD;
Craig Topper980d5982011-10-23 07:34:00 +0000442 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
443 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000444 insnContext = IC_64BIT_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000445 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS)
Sean Callanan04cc3072009-12-19 02:59:52 +0000446 insnContext = IC_64BIT_XS;
447 else if (HasREX_WPrefix)
448 insnContext = IC_64BIT_REXW;
449 else
450 insnContext = IC_64BIT;
451 } else {
Craig Topper980d5982011-10-23 07:34:00 +0000452 if (HasOpSizePrefix && (Prefix == X86Local::XD ||
453 Prefix == X86Local::T8XD ||
454 Prefix == X86Local::TAXD))
Craig Topper88cb33e2011-10-01 19:54:56 +0000455 insnContext = IC_XD_OPSIZE;
Craig Topper96fa5972011-10-16 16:50:08 +0000456 else if (HasOpSizePrefix &&
457 (Prefix == X86Local::XS || Prefix == X86Local::T8XS))
Craig Toppera6978522011-10-11 04:34:23 +0000458 insnContext = IC_XS_OPSIZE;
Kevin Enderby54e09b42011-09-02 18:03:03 +0000459 else if (HasOpSizePrefix)
Sean Callanan04cc3072009-12-19 02:59:52 +0000460 insnContext = IC_OPSIZE;
Craig Topper6491c802012-02-27 01:54:29 +0000461 else if (HasAdSizePrefix)
462 insnContext = IC_ADSIZE;
Craig Topper980d5982011-10-23 07:34:00 +0000463 else if (Prefix == X86Local::XD || Prefix == X86Local::T8XD ||
464 Prefix == X86Local::TAXD)
Sean Callanan04cc3072009-12-19 02:59:52 +0000465 insnContext = IC_XD;
Craig Topper96fa5972011-10-16 16:50:08 +0000466 else if (Prefix == X86Local::XS || Prefix == X86Local::T8XS ||
467 Prefix == X86Local::REP)
Sean Callanan04cc3072009-12-19 02:59:52 +0000468 insnContext = IC_XS;
469 else
470 insnContext = IC;
471 }
472
473 return insnContext;
474}
Craig Topperac172e22012-07-30 04:48:12 +0000475
Sean Callanan04cc3072009-12-19 02:59:52 +0000476RecognizableInstr::filter_ret RecognizableInstr::filter() const {
Sean Callananc3fd5232011-03-15 01:23:15 +0000477 ///////////////////
478 // FILTER_STRONG
479 //
Craig Topperac172e22012-07-30 04:48:12 +0000480
Sean Callanan04cc3072009-12-19 02:59:52 +0000481 // Filter out intrinsics
Craig Topperac172e22012-07-30 04:48:12 +0000482
Craig Topper6f4ad802012-07-30 05:39:34 +0000483 assert(Rec->isSubClassOf("X86Inst") && "Can only filter X86 instructions");
Craig Topperac172e22012-07-30 04:48:12 +0000484
Sean Callanan04cc3072009-12-19 02:59:52 +0000485 if (Form == X86Local::Pseudo ||
Craig Topper2658d892013-10-07 04:28:06 +0000486 (IsCodeGenOnly && Name.find("_REV") == Name.npos &&
487 Name.find("INC32") == Name.npos && Name.find("DEC32") == Name.npos))
Sean Callanan04cc3072009-12-19 02:59:52 +0000488 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000489
Craig Topperac172e22012-07-30 04:48:12 +0000490
Kevin Enderby014e1cd2012-03-09 17:52:49 +0000491 // Filter out artificial instructions but leave in the LOCK_PREFIX so it is
492 // printed as a separate "instruction".
Craig Topperac172e22012-07-30 04:48:12 +0000493
Sean Callananc3fd5232011-03-15 01:23:15 +0000494 // Filter out instructions with segment override prefixes.
495 // They're too messy to handle now and we'll special case them if needed.
Craig Topperac172e22012-07-30 04:48:12 +0000496
Sean Callananc3fd5232011-03-15 01:23:15 +0000497 if (SegOvr)
498 return FILTER_STRONG;
Craig Topperac172e22012-07-30 04:48:12 +0000499
Sean Callananc3fd5232011-03-15 01:23:15 +0000500
501 /////////////////
502 // FILTER_WEAK
503 //
504
Craig Topperac172e22012-07-30 04:48:12 +0000505
Sean Callanan04cc3072009-12-19 02:59:52 +0000506 // Filter out instructions with a LOCK prefix;
507 // prefer forms that do not have the prefix
508 if (HasLockPrefix)
509 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000510
Sean Callananc3fd5232011-03-15 01:23:15 +0000511 // Filter out alternate forms of AVX instructions
512 if (Name.find("_alt") != Name.npos ||
Craig Toppere1ceeb42013-10-10 04:26:52 +0000513 (Name.find("r64r") != Name.npos && Name.find("r64r64") == Name.npos && Name.find("r64r8") == Name.npos) ||
Sean Callananc3fd5232011-03-15 01:23:15 +0000514 Name.find("_64mr") != Name.npos ||
Sean Callananc3fd5232011-03-15 01:23:15 +0000515 Name.find("rr64") != Name.npos)
516 return FILTER_WEAK;
Sean Callanan04cc3072009-12-19 02:59:52 +0000517
518 // Special cases.
Dale Johannesen605acfe2010-09-07 18:10:56 +0000519
Craig Topper75ffc5f2011-11-19 05:48:20 +0000520 if (Name == "PUSH64i16" ||
Sean Callanan04cc3072009-12-19 02:59:52 +0000521 Name == "MOVPQI2QImr" ||
Sean Callananc3fd5232011-03-15 01:23:15 +0000522 Name == "VMOVPQI2QImr" ||
Craig Topper2d0d1802013-10-09 06:12:53 +0000523 Name == "VMASKMOVDQU64")
Sean Callanan04cc3072009-12-19 02:59:52 +0000524 return FILTER_WEAK;
525
Stefanus Du Toit8811ad42013-06-18 17:08:10 +0000526 // XACQUIRE and XRELEASE reuse REPNE and REP respectively.
527 // For now, just prefer the REP versions.
528 if (Name == "XACQUIRE_PREFIX" ||
529 Name == "XRELEASE_PREFIX")
530 return FILTER_WEAK;
531
Sean Callanan04cc3072009-12-19 02:59:52 +0000532 return FILTER_NORMAL;
533}
Sean Callananc3fd5232011-03-15 01:23:15 +0000534
Craig Topperf7755df2012-07-12 06:52:41 +0000535void RecognizableInstr::handleOperand(bool optional, unsigned &operandIndex,
536 unsigned &physicalOperandIndex,
537 unsigned &numPhysicalOperands,
538 const unsigned *operandMapping,
539 OperandEncoding (*encodingFromString)
540 (const std::string&,
541 bool hasOpSizePrefix)) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000542 if (optional) {
543 if (physicalOperandIndex >= numPhysicalOperands)
544 return;
545 } else {
546 assert(physicalOperandIndex < numPhysicalOperands);
547 }
Craig Topperac172e22012-07-30 04:48:12 +0000548
Sean Callanan04cc3072009-12-19 02:59:52 +0000549 while (operandMapping[operandIndex] != operandIndex) {
550 Spec->operands[operandIndex].encoding = ENCODING_DUP;
551 Spec->operands[operandIndex].type =
552 (OperandType)(TYPE_DUP0 + operandMapping[operandIndex]);
553 ++operandIndex;
554 }
Craig Topperac172e22012-07-30 04:48:12 +0000555
Sean Callanan04cc3072009-12-19 02:59:52 +0000556 const std::string &typeName = (*Operands)[operandIndex].Rec->getName();
Sean Callananc3fd5232011-03-15 01:23:15 +0000557
Sean Callanan04cc3072009-12-19 02:59:52 +0000558 Spec->operands[operandIndex].encoding = encodingFromString(typeName,
559 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000560 Spec->operands[operandIndex].type = typeFromString(typeName,
Sean Callananc3fd5232011-03-15 01:23:15 +0000561 IsSSE,
562 HasREX_WPrefix,
563 HasOpSizePrefix);
Craig Topperac172e22012-07-30 04:48:12 +0000564
Sean Callanan04cc3072009-12-19 02:59:52 +0000565 ++operandIndex;
566 ++physicalOperandIndex;
567}
568
Craig Topper83b7e242014-01-02 03:58:45 +0000569void RecognizableInstr::emitInstructionSpecifier() {
Sean Callanan04cc3072009-12-19 02:59:52 +0000570 Spec->name = Name;
Craig Topperac172e22012-07-30 04:48:12 +0000571
Craig Topper6f4ad802012-07-30 05:39:34 +0000572 if (!ShouldBeEmitted)
Sean Callanan04cc3072009-12-19 02:59:52 +0000573 return;
Craig Topperac172e22012-07-30 04:48:12 +0000574
Sean Callanan04cc3072009-12-19 02:59:52 +0000575 switch (filter()) {
576 case FILTER_WEAK:
577 Spec->filtered = true;
578 break;
579 case FILTER_STRONG:
580 ShouldBeEmitted = false;
581 return;
582 case FILTER_NORMAL:
583 break;
584 }
Craig Topperac172e22012-07-30 04:48:12 +0000585
Sean Callanan04cc3072009-12-19 02:59:52 +0000586 Spec->insnContext = insnContext();
Craig Topperac172e22012-07-30 04:48:12 +0000587
Chris Lattnerd8adec72010-11-01 04:03:32 +0000588 const std::vector<CGIOperandList::OperandInfo> &OperandList = *Operands;
Craig Topperac172e22012-07-30 04:48:12 +0000589
Sean Callanan04cc3072009-12-19 02:59:52 +0000590 unsigned numOperands = OperandList.size();
591 unsigned numPhysicalOperands = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000592
Sean Callanan04cc3072009-12-19 02:59:52 +0000593 // operandMapping maps from operands in OperandList to their originals.
594 // If operandMapping[i] != i, then the entry is a duplicate.
595 unsigned operandMapping[X86_MAX_OPERANDS];
Craig Topper2ba766a2011-12-30 06:23:39 +0000596 assert(numOperands <= X86_MAX_OPERANDS && "X86_MAX_OPERANDS is not large enough");
Craig Topperac172e22012-07-30 04:48:12 +0000597
Craig Topperf7755df2012-07-12 06:52:41 +0000598 for (unsigned operandIndex = 0; operandIndex < numOperands; ++operandIndex) {
Sean Callanan04cc3072009-12-19 02:59:52 +0000599 if (OperandList[operandIndex].Constraints.size()) {
Chris Lattnerd8adec72010-11-01 04:03:32 +0000600 const CGIOperandList::ConstraintInfo &Constraint =
Chris Lattnera9dfb1b2010-02-10 01:45:28 +0000601 OperandList[operandIndex].Constraints[0];
602 if (Constraint.isTied()) {
Craig Topperf7755df2012-07-12 06:52:41 +0000603 operandMapping[operandIndex] = operandIndex;
604 operandMapping[Constraint.getTiedOperand()] = operandIndex;
Sean Callanan04cc3072009-12-19 02:59:52 +0000605 } else {
606 ++numPhysicalOperands;
607 operandMapping[operandIndex] = operandIndex;
608 }
609 } else {
610 ++numPhysicalOperands;
611 operandMapping[operandIndex] = operandIndex;
612 }
Sean Callanan04cc3072009-12-19 02:59:52 +0000613 }
Craig Topperac172e22012-07-30 04:48:12 +0000614
Sean Callanan04cc3072009-12-19 02:59:52 +0000615#define HANDLE_OPERAND(class) \
616 handleOperand(false, \
617 operandIndex, \
618 physicalOperandIndex, \
619 numPhysicalOperands, \
620 operandMapping, \
621 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000622
Sean Callanan04cc3072009-12-19 02:59:52 +0000623#define HANDLE_OPTIONAL(class) \
624 handleOperand(true, \
625 operandIndex, \
626 physicalOperandIndex, \
627 numPhysicalOperands, \
628 operandMapping, \
629 class##EncodingFromString);
Craig Topperac172e22012-07-30 04:48:12 +0000630
Sean Callanan04cc3072009-12-19 02:59:52 +0000631 // operandIndex should always be < numOperands
Craig Topperf7755df2012-07-12 06:52:41 +0000632 unsigned operandIndex = 0;
Sean Callanan04cc3072009-12-19 02:59:52 +0000633 // physicalOperandIndex should always be < numPhysicalOperands
634 unsigned physicalOperandIndex = 0;
Craig Topperac172e22012-07-30 04:48:12 +0000635
Sean Callanan04cc3072009-12-19 02:59:52 +0000636 switch (Form) {
637 case X86Local::RawFrm:
638 // Operand 1 (optional) is an address or immediate.
639 // Operand 2 (optional) is an immediate.
Craig Topperac172e22012-07-30 04:48:12 +0000640 assert(numPhysicalOperands <= 2 &&
Sean Callanan04cc3072009-12-19 02:59:52 +0000641 "Unexpected number of operands for RawFrm");
642 HANDLE_OPTIONAL(relocation)
643 HANDLE_OPTIONAL(immediate)
644 break;
645 case X86Local::AddRegFrm:
646 // Operand 1 is added to the opcode.
647 // Operand 2 (optional) is an address.
648 assert(numPhysicalOperands >= 1 && numPhysicalOperands <= 2 &&
649 "Unexpected number of operands for AddRegFrm");
650 HANDLE_OPERAND(opcodeModifier)
651 HANDLE_OPTIONAL(relocation)
652 break;
653 case X86Local::MRMDestReg:
654 // Operand 1 is a register operand in the R/M field.
655 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000656 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000657 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000658 if (HasVEX_4VPrefix)
659 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
660 "Unexpected number of operands for MRMDestRegFrm with VEX_4V");
661 else
662 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
663 "Unexpected number of operands for MRMDestRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000664
Sean Callanan04cc3072009-12-19 02:59:52 +0000665 HANDLE_OPERAND(rmRegister)
Craig Topper4f2fba12011-08-30 07:09:35 +0000666
667 if (HasVEX_4VPrefix)
668 // FIXME: In AVX, the register below becomes the one encoded
669 // in ModRMVEX and the one above the one in the VEX.VVVV field
670 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000671
Sean Callanan04cc3072009-12-19 02:59:52 +0000672 HANDLE_OPERAND(roRegister)
673 HANDLE_OPTIONAL(immediate)
674 break;
675 case X86Local::MRMDestMem:
676 // Operand 1 is a memory operand (possibly SIB-extended)
677 // Operand 2 is a register operand in the Reg/Opcode field.
Craig Topper4f2fba12011-08-30 07:09:35 +0000678 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000679 // Operand 3 (optional) is an immediate.
Craig Topper4f2fba12011-08-30 07:09:35 +0000680 if (HasVEX_4VPrefix)
681 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 4 &&
682 "Unexpected number of operands for MRMDestMemFrm with VEX_4V");
683 else
684 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
685 "Unexpected number of operands for MRMDestMemFrm");
Sean Callanan04cc3072009-12-19 02:59:52 +0000686 HANDLE_OPERAND(memory)
Craig Topper4f2fba12011-08-30 07:09:35 +0000687
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000688 if (HasEVEX_K)
689 HANDLE_OPERAND(writemaskRegister)
690
Craig Topper4f2fba12011-08-30 07:09:35 +0000691 if (HasVEX_4VPrefix)
692 // FIXME: In AVX, the register below becomes the one encoded
693 // in ModRMVEX and the one above the one in the VEX.VVVV field
694 HANDLE_OPERAND(vvvvRegister)
Craig Topperac172e22012-07-30 04:48:12 +0000695
Sean Callanan04cc3072009-12-19 02:59:52 +0000696 HANDLE_OPERAND(roRegister)
697 HANDLE_OPTIONAL(immediate)
698 break;
699 case X86Local::MRMSrcReg:
700 // Operand 1 is a register operand in the Reg/Opcode field.
701 // Operand 2 is a register operand in the R/M field.
Sean Callananc3fd5232011-03-15 01:23:15 +0000702 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000703 // Operand 3 (optional) is an immediate.
Benjamin Krameref479ea2012-05-29 19:05:25 +0000704 // Operand 4 (optional) is an immediate.
Bruno Cardoso Lopesc2f87b72010-06-08 22:51:23 +0000705
Craig Topperaea148c2011-10-16 07:55:05 +0000706 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000707 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000708 "Unexpected number of operands for MRMSrcRegFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000709 else
Benjamin Krameref479ea2012-05-29 19:05:25 +0000710 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 4 &&
Sean Callananc3fd5232011-03-15 01:23:15 +0000711 "Unexpected number of operands for MRMSrcRegFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000712
Sean Callananc3fd5232011-03-15 01:23:15 +0000713 HANDLE_OPERAND(roRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000714
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000715 if (HasEVEX_K)
716 HANDLE_OPERAND(writemaskRegister)
717
Craig Topperaea148c2011-10-16 07:55:05 +0000718 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000719 // FIXME: In AVX, the register below becomes the one encoded
720 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000721 HANDLE_OPERAND(vvvvRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000722
Craig Topper03a0bed2011-12-30 05:20:36 +0000723 if (HasMemOp4Prefix)
724 HANDLE_OPERAND(immediate)
725
Sean Callananc3fd5232011-03-15 01:23:15 +0000726 HANDLE_OPERAND(rmRegister)
Craig Topper25ea4e52011-10-16 03:51:13 +0000727
Craig Topperaea148c2011-10-16 07:55:05 +0000728 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000729 HANDLE_OPERAND(vvvvRegister)
730
Craig Topper2ba766a2011-12-30 06:23:39 +0000731 if (!HasMemOp4Prefix)
732 HANDLE_OPTIONAL(immediate)
733 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Benjamin Krameref479ea2012-05-29 19:05:25 +0000734 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000735 break;
736 case X86Local::MRMSrcMem:
737 // Operand 1 is a register operand in the Reg/Opcode field.
738 // Operand 2 is a memory operand (possibly SIB-extended)
Sean Callananc3fd5232011-03-15 01:23:15 +0000739 // - In AVX, there is a register operand in the VEX.vvvv field here -
Sean Callanan04cc3072009-12-19 02:59:52 +0000740 // Operand 3 (optional) is an immediate.
Craig Topperaea148c2011-10-16 07:55:05 +0000741
742 if (HasVEX_4VPrefix || HasVEX_4VOp3Prefix)
Craig Topper2ba766a2011-12-30 06:23:39 +0000743 assert(numPhysicalOperands >= 3 && numPhysicalOperands <= 5 &&
Craig Topperac172e22012-07-30 04:48:12 +0000744 "Unexpected number of operands for MRMSrcMemFrm with VEX_4V");
Sean Callananc3fd5232011-03-15 01:23:15 +0000745 else
746 assert(numPhysicalOperands >= 2 && numPhysicalOperands <= 3 &&
747 "Unexpected number of operands for MRMSrcMemFrm");
Craig Topperac172e22012-07-30 04:48:12 +0000748
Sean Callanan04cc3072009-12-19 02:59:52 +0000749 HANDLE_OPERAND(roRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000750
Elena Demikhovsky003e7d72013-07-28 08:28:38 +0000751 if (HasEVEX_K)
752 HANDLE_OPERAND(writemaskRegister)
753
Craig Topperaea148c2011-10-16 07:55:05 +0000754 if (HasVEX_4VPrefix)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000755 // FIXME: In AVX, the register below becomes the one encoded
756 // in ModRMVEX and the one above the one in the VEX.VVVV field
Sean Callananc3fd5232011-03-15 01:23:15 +0000757 HANDLE_OPERAND(vvvvRegister)
Bruno Cardoso Lopesfd5458d2010-06-11 23:50:47 +0000758
Craig Topper03a0bed2011-12-30 05:20:36 +0000759 if (HasMemOp4Prefix)
760 HANDLE_OPERAND(immediate)
761
Sean Callanan04cc3072009-12-19 02:59:52 +0000762 HANDLE_OPERAND(memory)
Craig Topper25ea4e52011-10-16 03:51:13 +0000763
Craig Topperaea148c2011-10-16 07:55:05 +0000764 if (HasVEX_4VOp3Prefix)
Craig Topper25ea4e52011-10-16 03:51:13 +0000765 HANDLE_OPERAND(vvvvRegister)
766
Craig Topper2ba766a2011-12-30 06:23:39 +0000767 if (!HasMemOp4Prefix)
768 HANDLE_OPTIONAL(immediate)
769 HANDLE_OPTIONAL(immediate) // above might be a register in 7:4
Sean Callanan04cc3072009-12-19 02:59:52 +0000770 break;
771 case X86Local::MRM0r:
772 case X86Local::MRM1r:
773 case X86Local::MRM2r:
774 case X86Local::MRM3r:
775 case X86Local::MRM4r:
776 case X86Local::MRM5r:
777 case X86Local::MRM6r:
778 case X86Local::MRM7r:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000779 {
780 // Operand 1 is a register operand in the R/M field.
781 // Operand 2 (optional) is an immediate or relocation.
782 // Operand 3 (optional) is an immediate.
783 unsigned kOp = (HasEVEX_K) ? 1:0;
784 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
785 if (numPhysicalOperands > 3 + kOp + Op4v)
786 llvm_unreachable("Unexpected number of operands for MRMnr");
787 }
Sean Callananc3fd5232011-03-15 01:23:15 +0000788 if (HasVEX_4VPrefix)
Craig Topper27ad1252011-10-15 20:46:47 +0000789 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000790
791 if (HasEVEX_K)
792 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000793 HANDLE_OPTIONAL(rmRegister)
794 HANDLE_OPTIONAL(relocation)
Benjamin Krameref479ea2012-05-29 19:05:25 +0000795 HANDLE_OPTIONAL(immediate)
Sean Callanan04cc3072009-12-19 02:59:52 +0000796 break;
797 case X86Local::MRM0m:
798 case X86Local::MRM1m:
799 case X86Local::MRM2m:
800 case X86Local::MRM3m:
801 case X86Local::MRM4m:
802 case X86Local::MRM5m:
803 case X86Local::MRM6m:
804 case X86Local::MRM7m:
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000805 {
806 // Operand 1 is a memory operand (possibly SIB-extended)
807 // Operand 2 (optional) is an immediate or relocation.
808 unsigned kOp = (HasEVEX_K) ? 1:0;
809 unsigned Op4v = (HasVEX_4VPrefix) ? 1:0;
810 if (numPhysicalOperands < 1 + kOp + Op4v ||
811 numPhysicalOperands > 2 + kOp + Op4v)
812 llvm_unreachable("Unexpected number of operands for MRMnm");
813 }
Craig Topper27ad1252011-10-15 20:46:47 +0000814 if (HasVEX_4VPrefix)
815 HANDLE_OPERAND(vvvvRegister)
Elena Demikhovskyc35219e2013-08-22 12:18:28 +0000816 if (HasEVEX_K)
817 HANDLE_OPERAND(writemaskRegister)
Sean Callanan04cc3072009-12-19 02:59:52 +0000818 HANDLE_OPERAND(memory)
819 HANDLE_OPTIONAL(relocation)
820 break;
Sean Callanan8d302b22010-10-04 22:45:51 +0000821 case X86Local::RawFrmImm8:
822 // operand 1 is a 16-bit immediate
823 // operand 2 is an 8-bit immediate
824 assert(numPhysicalOperands == 2 &&
825 "Unexpected number of operands for X86Local::RawFrmImm8");
826 HANDLE_OPERAND(immediate)
827 HANDLE_OPERAND(immediate)
828 break;
829 case X86Local::RawFrmImm16:
830 // operand 1 is a 16-bit immediate
831 // operand 2 is a 16-bit immediate
832 HANDLE_OPERAND(immediate)
833 HANDLE_OPERAND(immediate)
834 break;
Kevin Enderbyf15856e2013-03-11 21:17:13 +0000835 case X86Local::MRM_F8:
836 if (Opcode == 0xc6) {
837 assert(numPhysicalOperands == 1 &&
838 "Unexpected number of operands for X86Local::MRM_F8");
839 HANDLE_OPERAND(immediate)
840 } else if (Opcode == 0xc7) {
841 assert(numPhysicalOperands == 1 &&
842 "Unexpected number of operands for X86Local::MRM_F8");
843 HANDLE_OPERAND(relocation)
844 }
845 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000846 case X86Local::MRMInitReg:
847 // Ignored.
848 break;
849 }
Craig Topperac172e22012-07-30 04:48:12 +0000850
Sean Callanan04cc3072009-12-19 02:59:52 +0000851 #undef HANDLE_OPERAND
852 #undef HANDLE_OPTIONAL
853}
854
855void RecognizableInstr::emitDecodePath(DisassemblerTables &tables) const {
856 // Special cases where the LLVM tables are not complete
857
Sean Callanandde9c122010-02-12 23:39:46 +0000858#define MAP(from, to) \
859 case X86Local::MRM_##from: \
860 filter = new ExactFilter(0x##from); \
861 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000862
863 OpcodeType opcodeType = (OpcodeType)-1;
Craig Topperac172e22012-07-30 04:48:12 +0000864
865 ModRMFilter* filter = NULL;
Sean Callanan04cc3072009-12-19 02:59:52 +0000866 uint8_t opcodeToSet = 0;
867
868 switch (Prefix) {
Craig Topper9e3e38a2013-10-03 05:17:48 +0000869 default: llvm_unreachable("Invalid prefix!");
Sean Callanan04cc3072009-12-19 02:59:52 +0000870 // Extended two-byte opcodes can start with f2 0f, f3 0f, or 0f
871 case X86Local::XD:
872 case X86Local::XS:
873 case X86Local::TB:
874 opcodeType = TWOBYTE;
875
876 switch (Opcode) {
Sean Callanan44232af2010-02-13 01:48:34 +0000877 default:
878 if (needsModRMForDecode(Form))
879 filter = new ModFilter(isRegFormat(Form));
880 else
881 filter = new DumbFilter();
882 break;
Sean Callanan04cc3072009-12-19 02:59:52 +0000883#define EXTENSION_TABLE(n) case 0x##n:
884 TWO_BYTE_EXTENSION_TABLES
885#undef EXTENSION_TABLE
886 switch (Form) {
887 default:
888 llvm_unreachable("Unhandled two-byte extended opcode");
889 case X86Local::MRM0r:
890 case X86Local::MRM1r:
891 case X86Local::MRM2r:
892 case X86Local::MRM3r:
893 case X86Local::MRM4r:
894 case X86Local::MRM5r:
895 case X86Local::MRM6r:
896 case X86Local::MRM7r:
897 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
898 break;
899 case X86Local::MRM0m:
900 case X86Local::MRM1m:
901 case X86Local::MRM2m:
902 case X86Local::MRM3m:
903 case X86Local::MRM4m:
904 case X86Local::MRM5m:
905 case X86Local::MRM6m:
906 case X86Local::MRM7m:
907 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
908 break;
Sean Callanandde9c122010-02-12 23:39:46 +0000909 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +0000910 } // switch (Form)
911 break;
Sean Callanan44232af2010-02-13 01:48:34 +0000912 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000913 opcodeToSet = Opcode;
914 break;
915 case X86Local::T8:
Craig Topper96fa5972011-10-16 16:50:08 +0000916 case X86Local::T8XD:
917 case X86Local::T8XS:
Sean Callanan04cc3072009-12-19 02:59:52 +0000918 opcodeType = THREEBYTE_38;
Craig Topper27ad1252011-10-15 20:46:47 +0000919 switch (Opcode) {
920 default:
921 if (needsModRMForDecode(Form))
922 filter = new ModFilter(isRegFormat(Form));
923 else
924 filter = new DumbFilter();
925 break;
926#define EXTENSION_TABLE(n) case 0x##n:
927 THREE_BYTE_38_EXTENSION_TABLES
928#undef EXTENSION_TABLE
929 switch (Form) {
930 default:
931 llvm_unreachable("Unhandled two-byte extended opcode");
932 case X86Local::MRM0r:
933 case X86Local::MRM1r:
934 case X86Local::MRM2r:
935 case X86Local::MRM3r:
936 case X86Local::MRM4r:
937 case X86Local::MRM5r:
938 case X86Local::MRM6r:
939 case X86Local::MRM7r:
940 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
941 break;
942 case X86Local::MRM0m:
943 case X86Local::MRM1m:
944 case X86Local::MRM2m:
945 case X86Local::MRM3m:
946 case X86Local::MRM4m:
947 case X86Local::MRM5m:
948 case X86Local::MRM6m:
949 case X86Local::MRM7m:
950 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
951 break;
952 MRM_MAPPING
953 } // switch (Form)
954 break;
955 } // switch (Opcode)
Sean Callanan04cc3072009-12-19 02:59:52 +0000956 opcodeToSet = Opcode;
957 break;
Chris Lattnerf7477e52010-02-12 02:06:33 +0000958 case X86Local::P_TA:
Craig Topper980d5982011-10-23 07:34:00 +0000959 case X86Local::TAXD:
Sean Callanan04cc3072009-12-19 02:59:52 +0000960 opcodeType = THREEBYTE_3A;
961 if (needsModRMForDecode(Form))
962 filter = new ModFilter(isRegFormat(Form));
963 else
964 filter = new DumbFilter();
965 opcodeToSet = Opcode;
966 break;
Joerg Sonnenbergerfc4789d2011-04-04 16:58:13 +0000967 case X86Local::A6:
968 opcodeType = THREEBYTE_A6;
969 if (needsModRMForDecode(Form))
970 filter = new ModFilter(isRegFormat(Form));
971 else
972 filter = new DumbFilter();
973 opcodeToSet = Opcode;
974 break;
975 case X86Local::A7:
976 opcodeType = THREEBYTE_A7;
977 if (needsModRMForDecode(Form))
978 filter = new ModFilter(isRegFormat(Form));
979 else
980 filter = new DumbFilter();
981 opcodeToSet = Opcode;
982 break;
Craig Topper9e3e38a2013-10-03 05:17:48 +0000983 case X86Local::XOP8:
984 opcodeType = XOP8_MAP;
985 if (needsModRMForDecode(Form))
986 filter = new ModFilter(isRegFormat(Form));
987 else
988 filter = new DumbFilter();
989 opcodeToSet = Opcode;
990 break;
991 case X86Local::XOP9:
992 opcodeType = XOP9_MAP;
993 switch (Opcode) {
994 default:
995 if (needsModRMForDecode(Form))
996 filter = new ModFilter(isRegFormat(Form));
997 else
998 filter = new DumbFilter();
999 break;
1000#define EXTENSION_TABLE(n) case 0x##n:
1001 XOP9_MAP_EXTENSION_TABLES
1002#undef EXTENSION_TABLE
1003 switch (Form) {
1004 default:
1005 llvm_unreachable("Unhandled XOP9 extended opcode");
1006 case X86Local::MRM0r:
1007 case X86Local::MRM1r:
1008 case X86Local::MRM2r:
1009 case X86Local::MRM3r:
1010 case X86Local::MRM4r:
1011 case X86Local::MRM5r:
1012 case X86Local::MRM6r:
1013 case X86Local::MRM7r:
1014 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1015 break;
1016 case X86Local::MRM0m:
1017 case X86Local::MRM1m:
1018 case X86Local::MRM2m:
1019 case X86Local::MRM3m:
1020 case X86Local::MRM4m:
1021 case X86Local::MRM5m:
1022 case X86Local::MRM6m:
1023 case X86Local::MRM7m:
1024 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1025 break;
1026 MRM_MAPPING
1027 } // switch (Form)
1028 break;
1029 } // switch (Opcode)
1030 opcodeToSet = Opcode;
1031 break;
1032 case X86Local::XOPA:
1033 opcodeType = XOPA_MAP;
1034 if (needsModRMForDecode(Form))
1035 filter = new ModFilter(isRegFormat(Form));
1036 else
1037 filter = new DumbFilter();
1038 opcodeToSet = Opcode;
1039 break;
Sean Callanan04cc3072009-12-19 02:59:52 +00001040 case X86Local::D8:
1041 case X86Local::D9:
1042 case X86Local::DA:
1043 case X86Local::DB:
1044 case X86Local::DC:
1045 case X86Local::DD:
1046 case X86Local::DE:
1047 case X86Local::DF:
1048 assert(Opcode >= 0xc0 && "Unexpected opcode for an escape opcode");
Craig Topper623b0d62014-01-01 14:22:37 +00001049 assert(Form == X86Local::RawFrm);
Sean Callanan04cc3072009-12-19 02:59:52 +00001050 opcodeType = ONEBYTE;
Craig Topper623b0d62014-01-01 14:22:37 +00001051 filter = new ExactFilter(Opcode);
Sean Callanan04cc3072009-12-19 02:59:52 +00001052 opcodeToSet = 0xd8 + (Prefix - X86Local::D8);
1053 break;
Craig Toppera948cb92011-09-11 20:23:20 +00001054 case X86Local::REP:
Craig Topper9e3e38a2013-10-03 05:17:48 +00001055 case 0:
Sean Callanan04cc3072009-12-19 02:59:52 +00001056 opcodeType = ONEBYTE;
1057 switch (Opcode) {
1058#define EXTENSION_TABLE(n) case 0x##n:
1059 ONE_BYTE_EXTENSION_TABLES
1060#undef EXTENSION_TABLE
1061 switch (Form) {
1062 default:
1063 llvm_unreachable("Fell through the cracks of a single-byte "
1064 "extended opcode");
1065 case X86Local::MRM0r:
1066 case X86Local::MRM1r:
1067 case X86Local::MRM2r:
1068 case X86Local::MRM3r:
1069 case X86Local::MRM4r:
1070 case X86Local::MRM5r:
1071 case X86Local::MRM6r:
1072 case X86Local::MRM7r:
1073 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1074 break;
1075 case X86Local::MRM0m:
1076 case X86Local::MRM1m:
1077 case X86Local::MRM2m:
1078 case X86Local::MRM3m:
1079 case X86Local::MRM4m:
1080 case X86Local::MRM5m:
1081 case X86Local::MRM6m:
1082 case X86Local::MRM7m:
1083 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1084 break;
Sean Callanandde9c122010-02-12 23:39:46 +00001085 MRM_MAPPING
Sean Callanan04cc3072009-12-19 02:59:52 +00001086 } // switch (Form)
1087 break;
1088 case 0xd8:
1089 case 0xd9:
1090 case 0xda:
1091 case 0xdb:
1092 case 0xdc:
1093 case 0xdd:
1094 case 0xde:
1095 case 0xdf:
Craig Topper6d776e22013-12-30 17:37:10 +00001096 switch (Form) {
1097 default:
1098 llvm_unreachable("Unhandled escape opcode form");
Craig Topper623b0d62014-01-01 14:22:37 +00001099 case X86Local::MRM0r:
1100 case X86Local::MRM1r:
1101 case X86Local::MRM2r:
1102 case X86Local::MRM3r:
1103 case X86Local::MRM4r:
1104 case X86Local::MRM5r:
1105 case X86Local::MRM6r:
1106 case X86Local::MRM7r:
1107 filter = new ExtendedFilter(true, Form - X86Local::MRM0r);
1108 break;
Craig Topper6d776e22013-12-30 17:37:10 +00001109 case X86Local::MRM0m:
1110 case X86Local::MRM1m:
1111 case X86Local::MRM2m:
1112 case X86Local::MRM3m:
1113 case X86Local::MRM4m:
1114 case X86Local::MRM5m:
1115 case X86Local::MRM6m:
1116 case X86Local::MRM7m:
1117 filter = new ExtendedFilter(false, Form - X86Local::MRM0m);
1118 break;
1119 } // switch (Form)
Sean Callanan04cc3072009-12-19 02:59:52 +00001120 break;
1121 default:
1122 if (needsModRMForDecode(Form))
1123 filter = new ModFilter(isRegFormat(Form));
1124 else
1125 filter = new DumbFilter();
1126 break;
1127 } // switch (Opcode)
1128 opcodeToSet = Opcode;
1129 } // switch (Prefix)
1130
1131 assert(opcodeType != (OpcodeType)-1 &&
1132 "Opcode type not set");
1133 assert(filter && "Filter not set");
1134
1135 if (Form == X86Local::AddRegFrm) {
Craig Topper91551182014-01-01 15:29:32 +00001136 assert(((opcodeToSet & 7) == 0) &&
1137 "ADDREG_FRM opcode not aligned");
Craig Topperac172e22012-07-30 04:48:12 +00001138
Craig Topper623b0d62014-01-01 14:22:37 +00001139 uint8_t currentOpcode;
Sean Callanan04cc3072009-12-19 02:59:52 +00001140
Craig Topper623b0d62014-01-01 14:22:37 +00001141 for (currentOpcode = opcodeToSet;
1142 currentOpcode < opcodeToSet + 8;
1143 ++currentOpcode)
Craig Topperac172e22012-07-30 04:48:12 +00001144 tables.setTableFields(opcodeType,
1145 insnContext(),
Craig Topper623b0d62014-01-01 14:22:37 +00001146 currentOpcode,
Craig Topperac172e22012-07-30 04:48:12 +00001147 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001148 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001149 } else {
1150 tables.setTableFields(opcodeType,
1151 insnContext(),
1152 opcodeToSet,
1153 *filter,
Craig Topperf18c8962011-10-04 06:30:42 +00001154 UID, Is32Bit, IgnoresVEX_L);
Sean Callanan04cc3072009-12-19 02:59:52 +00001155 }
Craig Topperac172e22012-07-30 04:48:12 +00001156
Sean Callanan04cc3072009-12-19 02:59:52 +00001157 delete filter;
Craig Topperac172e22012-07-30 04:48:12 +00001158
Sean Callanandde9c122010-02-12 23:39:46 +00001159#undef MAP
Sean Callanan04cc3072009-12-19 02:59:52 +00001160}
1161
1162#define TYPE(str, type) if (s == str) return type;
1163OperandType RecognizableInstr::typeFromString(const std::string &s,
1164 bool isSSE,
1165 bool hasREX_WPrefix,
1166 bool hasOpSizePrefix) {
1167 if (isSSE) {
Craig Topperac172e22012-07-30 04:48:12 +00001168 // For SSE instructions, we ignore the OpSize prefix and force operand
Sean Callanan04cc3072009-12-19 02:59:52 +00001169 // sizes.
1170 TYPE("GR16", TYPE_R16)
1171 TYPE("GR32", TYPE_R32)
1172 TYPE("GR64", TYPE_R64)
1173 }
1174 if(hasREX_WPrefix) {
1175 // For instructions with a REX_W prefix, a declared 32-bit register encoding
1176 // is special.
1177 TYPE("GR32", TYPE_R32)
1178 }
1179 if(!hasOpSizePrefix) {
1180 // For instructions without an OpSize prefix, a declared 16-bit register or
1181 // immediate encoding is special.
1182 TYPE("GR16", TYPE_R16)
1183 TYPE("i16imm", TYPE_IMM16)
1184 }
1185 TYPE("i16mem", TYPE_Mv)
1186 TYPE("i16imm", TYPE_IMMv)
1187 TYPE("i16i8imm", TYPE_IMMv)
1188 TYPE("GR16", TYPE_Rv)
1189 TYPE("i32mem", TYPE_Mv)
1190 TYPE("i32imm", TYPE_IMMv)
1191 TYPE("i32i8imm", TYPE_IMM32)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001192 TYPE("u32u8imm", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001193 TYPE("GR32", TYPE_Rv)
Craig Toppera422b092013-10-14 04:55:01 +00001194 TYPE("GR32orGR64", TYPE_R32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001195 TYPE("i64mem", TYPE_Mv)
1196 TYPE("i64i32imm", TYPE_IMM64)
1197 TYPE("i64i8imm", TYPE_IMM64)
1198 TYPE("GR64", TYPE_R64)
1199 TYPE("i8mem", TYPE_M8)
1200 TYPE("i8imm", TYPE_IMM8)
1201 TYPE("GR8", TYPE_R8)
1202 TYPE("VR128", TYPE_XMM128)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001203 TYPE("VR128X", TYPE_XMM128)
Sean Callanan04cc3072009-12-19 02:59:52 +00001204 TYPE("f128mem", TYPE_M128)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001205 TYPE("f256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001206 TYPE("f512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001207 TYPE("FR64", TYPE_XMM64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001208 TYPE("FR64X", TYPE_XMM64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001209 TYPE("f64mem", TYPE_M64FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001210 TYPE("sdmem", TYPE_M64FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001211 TYPE("FR32", TYPE_XMM32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001212 TYPE("FR32X", TYPE_XMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001213 TYPE("f32mem", TYPE_M32FP)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001214 TYPE("ssmem", TYPE_M32FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001215 TYPE("RST", TYPE_ST)
1216 TYPE("i128mem", TYPE_M128)
Sean Callananc3fd5232011-03-15 01:23:15 +00001217 TYPE("i256mem", TYPE_M256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001218 TYPE("i512mem", TYPE_M512)
Sean Callanan04cc3072009-12-19 02:59:52 +00001219 TYPE("i64i32imm_pcrel", TYPE_REL64)
Chris Lattnerac588122010-07-07 22:27:31 +00001220 TYPE("i16imm_pcrel", TYPE_REL16)
Sean Callanan04cc3072009-12-19 02:59:52 +00001221 TYPE("i32imm_pcrel", TYPE_REL32)
Sean Callanan1efe6612010-04-07 21:42:19 +00001222 TYPE("SSECC", TYPE_IMM3)
Craig Topper7629d632012-04-03 05:20:24 +00001223 TYPE("AVXCC", TYPE_IMM5)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001224 TYPE("AVX512RC", TYPE_IMM32)
Sean Callanan04cc3072009-12-19 02:59:52 +00001225 TYPE("brtarget", TYPE_RELv)
Owen Anderson578074b2010-12-13 19:31:11 +00001226 TYPE("uncondbrtarget", TYPE_RELv)
Sean Callanan04cc3072009-12-19 02:59:52 +00001227 TYPE("brtarget8", TYPE_REL8)
1228 TYPE("f80mem", TYPE_M80FP)
Sean Callanan36eab802009-12-22 21:12:55 +00001229 TYPE("lea32mem", TYPE_LEA)
1230 TYPE("lea64_32mem", TYPE_LEA)
1231 TYPE("lea64mem", TYPE_LEA)
Sean Callanan04cc3072009-12-19 02:59:52 +00001232 TYPE("VR64", TYPE_MM64)
1233 TYPE("i64imm", TYPE_IMMv)
1234 TYPE("opaque32mem", TYPE_M1616)
1235 TYPE("opaque48mem", TYPE_M1632)
1236 TYPE("opaque80mem", TYPE_M1664)
1237 TYPE("opaque512mem", TYPE_M512)
1238 TYPE("SEGMENT_REG", TYPE_SEGMENTREG)
1239 TYPE("DEBUG_REG", TYPE_DEBUGREG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001240 TYPE("CONTROL_REG", TYPE_CONTROLREG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001241 TYPE("offset8", TYPE_MOFFS8)
1242 TYPE("offset16", TYPE_MOFFS16)
1243 TYPE("offset32", TYPE_MOFFS32)
1244 TYPE("offset64", TYPE_MOFFS64)
Sean Callananc3fd5232011-03-15 01:23:15 +00001245 TYPE("VR256", TYPE_XMM256)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001246 TYPE("VR256X", TYPE_XMM256)
1247 TYPE("VR512", TYPE_XMM512)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001248 TYPE("VK1", TYPE_VK1)
1249 TYPE("VK1WM", TYPE_VK1)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001250 TYPE("VK8", TYPE_VK8)
1251 TYPE("VK8WM", TYPE_VK8)
1252 TYPE("VK16", TYPE_VK16)
1253 TYPE("VK16WM", TYPE_VK16)
Craig Topper23eb4682011-10-06 06:44:41 +00001254 TYPE("GR16_NOAX", TYPE_Rv)
1255 TYPE("GR32_NOAX", TYPE_Rv)
1256 TYPE("GR64_NOAX", TYPE_R64)
Craig Topper01deb5f2012-07-18 04:11:12 +00001257 TYPE("vx32mem", TYPE_M32)
1258 TYPE("vy32mem", TYPE_M32)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001259 TYPE("vz32mem", TYPE_M32)
Craig Topper01deb5f2012-07-18 04:11:12 +00001260 TYPE("vx64mem", TYPE_M64)
1261 TYPE("vy64mem", TYPE_M64)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001262 TYPE("vy64xmem", TYPE_M64)
1263 TYPE("vz64mem", TYPE_M64)
Sean Callanan04cc3072009-12-19 02:59:52 +00001264 errs() << "Unhandled type string " << s << "\n";
1265 llvm_unreachable("Unhandled type string");
1266}
1267#undef TYPE
1268
1269#define ENCODING(str, encoding) if (s == str) return encoding;
1270OperandEncoding RecognizableInstr::immediateEncodingFromString
1271 (const std::string &s,
1272 bool hasOpSizePrefix) {
1273 if(!hasOpSizePrefix) {
1274 // For instructions without an OpSize prefix, a declared 16-bit register or
1275 // immediate encoding is special.
1276 ENCODING("i16imm", ENCODING_IW)
1277 }
1278 ENCODING("i32i8imm", ENCODING_IB)
Kevin Enderby5ef6c452011-07-27 23:01:50 +00001279 ENCODING("u32u8imm", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001280 ENCODING("SSECC", ENCODING_IB)
Craig Topper7629d632012-04-03 05:20:24 +00001281 ENCODING("AVXCC", ENCODING_IB)
Elena Demikhovskyde3f7512014-01-01 15:12:34 +00001282 ENCODING("AVX512RC", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001283 ENCODING("i16imm", ENCODING_Iv)
1284 ENCODING("i16i8imm", ENCODING_IB)
1285 ENCODING("i32imm", ENCODING_Iv)
1286 ENCODING("i64i32imm", ENCODING_ID)
1287 ENCODING("i64i8imm", ENCODING_IB)
1288 ENCODING("i8imm", ENCODING_IB)
Sean Callananc3fd5232011-03-15 01:23:15 +00001289 // This is not a typo. Instructions like BLENDVPD put
1290 // register IDs in 8-bit immediates nowadays.
Craig Topperc30fdbc2012-08-31 15:40:30 +00001291 ENCODING("FR32", ENCODING_IB)
1292 ENCODING("FR64", ENCODING_IB)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001293 ENCODING("VR128", ENCODING_IB)
1294 ENCODING("VR256", ENCODING_IB)
1295 ENCODING("FR32X", ENCODING_IB)
1296 ENCODING("FR64X", ENCODING_IB)
1297 ENCODING("VR128X", ENCODING_IB)
1298 ENCODING("VR256X", ENCODING_IB)
1299 ENCODING("VR512", ENCODING_IB)
Sean Callanan04cc3072009-12-19 02:59:52 +00001300 errs() << "Unhandled immediate encoding " << s << "\n";
1301 llvm_unreachable("Unhandled immediate encoding");
1302}
1303
1304OperandEncoding RecognizableInstr::rmRegisterEncodingFromString
1305 (const std::string &s,
1306 bool hasOpSizePrefix) {
Craig Topper623b0d62014-01-01 14:22:37 +00001307 ENCODING("RST", ENCODING_FP)
Sean Callanan04cc3072009-12-19 02:59:52 +00001308 ENCODING("GR16", ENCODING_RM)
1309 ENCODING("GR32", ENCODING_RM)
Craig Toppera422b092013-10-14 04:55:01 +00001310 ENCODING("GR32orGR64", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001311 ENCODING("GR64", ENCODING_RM)
1312 ENCODING("GR8", ENCODING_RM)
1313 ENCODING("VR128", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001314 ENCODING("VR128X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001315 ENCODING("FR64", ENCODING_RM)
1316 ENCODING("FR32", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001317 ENCODING("FR64X", ENCODING_RM)
1318 ENCODING("FR32X", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001319 ENCODING("VR64", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001320 ENCODING("VR256", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001321 ENCODING("VR256X", ENCODING_RM)
1322 ENCODING("VR512", ENCODING_RM)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001323 ENCODING("VK1", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001324 ENCODING("VK8", ENCODING_RM)
1325 ENCODING("VK16", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001326 errs() << "Unhandled R/M register encoding " << s << "\n";
1327 llvm_unreachable("Unhandled R/M register encoding");
1328}
1329
1330OperandEncoding RecognizableInstr::roRegisterEncodingFromString
1331 (const std::string &s,
1332 bool hasOpSizePrefix) {
1333 ENCODING("GR16", ENCODING_REG)
1334 ENCODING("GR32", ENCODING_REG)
Craig Toppera422b092013-10-14 04:55:01 +00001335 ENCODING("GR32orGR64", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001336 ENCODING("GR64", ENCODING_REG)
1337 ENCODING("GR8", ENCODING_REG)
1338 ENCODING("VR128", ENCODING_REG)
1339 ENCODING("FR64", ENCODING_REG)
1340 ENCODING("FR32", ENCODING_REG)
1341 ENCODING("VR64", ENCODING_REG)
1342 ENCODING("SEGMENT_REG", ENCODING_REG)
1343 ENCODING("DEBUG_REG", ENCODING_REG)
Sean Callanane7e1cf92010-05-06 20:59:00 +00001344 ENCODING("CONTROL_REG", ENCODING_REG)
Sean Callananc3fd5232011-03-15 01:23:15 +00001345 ENCODING("VR256", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001346 ENCODING("VR256X", ENCODING_REG)
1347 ENCODING("VR128X", ENCODING_REG)
1348 ENCODING("FR64X", ENCODING_REG)
1349 ENCODING("FR32X", ENCODING_REG)
1350 ENCODING("VR512", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001351 ENCODING("VK1", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001352 ENCODING("VK8", ENCODING_REG)
1353 ENCODING("VK16", ENCODING_REG)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001354 ENCODING("VK1WM", ENCODING_REG)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001355 ENCODING("VK8WM", ENCODING_REG)
1356 ENCODING("VK16WM", ENCODING_REG)
Sean Callanan04cc3072009-12-19 02:59:52 +00001357 errs() << "Unhandled reg/opcode register encoding " << s << "\n";
1358 llvm_unreachable("Unhandled reg/opcode register encoding");
1359}
1360
Sean Callananc3fd5232011-03-15 01:23:15 +00001361OperandEncoding RecognizableInstr::vvvvRegisterEncodingFromString
1362 (const std::string &s,
1363 bool hasOpSizePrefix) {
Craig Topper965de2c2011-10-14 07:06:56 +00001364 ENCODING("GR32", ENCODING_VVVV)
1365 ENCODING("GR64", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001366 ENCODING("FR32", ENCODING_VVVV)
1367 ENCODING("FR64", ENCODING_VVVV)
1368 ENCODING("VR128", ENCODING_VVVV)
1369 ENCODING("VR256", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001370 ENCODING("FR32X", ENCODING_VVVV)
1371 ENCODING("FR64X", ENCODING_VVVV)
1372 ENCODING("VR128X", ENCODING_VVVV)
1373 ENCODING("VR256X", ENCODING_VVVV)
1374 ENCODING("VR512", ENCODING_VVVV)
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001375 ENCODING("VK1", ENCODING_VVVV)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001376 ENCODING("VK8", ENCODING_VVVV)
1377 ENCODING("VK16", ENCODING_VVVV)
Sean Callananc3fd5232011-03-15 01:23:15 +00001378 errs() << "Unhandled VEX.vvvv register encoding " << s << "\n";
1379 llvm_unreachable("Unhandled VEX.vvvv register encoding");
1380}
1381
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001382OperandEncoding RecognizableInstr::writemaskRegisterEncodingFromString
1383 (const std::string &s,
1384 bool hasOpSizePrefix) {
Elena Demikhovsky47fc44e2013-12-16 13:52:35 +00001385 ENCODING("VK1WM", ENCODING_WRITEMASK)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001386 ENCODING("VK8WM", ENCODING_WRITEMASK)
1387 ENCODING("VK16WM", ENCODING_WRITEMASK)
1388 errs() << "Unhandled mask register encoding " << s << "\n";
1389 llvm_unreachable("Unhandled mask register encoding");
1390}
1391
Sean Callanan04cc3072009-12-19 02:59:52 +00001392OperandEncoding RecognizableInstr::memoryEncodingFromString
1393 (const std::string &s,
1394 bool hasOpSizePrefix) {
1395 ENCODING("i16mem", ENCODING_RM)
1396 ENCODING("i32mem", ENCODING_RM)
1397 ENCODING("i64mem", ENCODING_RM)
1398 ENCODING("i8mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001399 ENCODING("ssmem", ENCODING_RM)
1400 ENCODING("sdmem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001401 ENCODING("f128mem", ENCODING_RM)
Chris Lattnerf60062f2010-09-29 02:57:56 +00001402 ENCODING("f256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001403 ENCODING("f512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001404 ENCODING("f64mem", ENCODING_RM)
1405 ENCODING("f32mem", ENCODING_RM)
1406 ENCODING("i128mem", ENCODING_RM)
Sean Callananc3fd5232011-03-15 01:23:15 +00001407 ENCODING("i256mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001408 ENCODING("i512mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001409 ENCODING("f80mem", ENCODING_RM)
1410 ENCODING("lea32mem", ENCODING_RM)
1411 ENCODING("lea64_32mem", ENCODING_RM)
1412 ENCODING("lea64mem", ENCODING_RM)
1413 ENCODING("opaque32mem", ENCODING_RM)
1414 ENCODING("opaque48mem", ENCODING_RM)
1415 ENCODING("opaque80mem", ENCODING_RM)
1416 ENCODING("opaque512mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001417 ENCODING("vx32mem", ENCODING_RM)
1418 ENCODING("vy32mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001419 ENCODING("vz32mem", ENCODING_RM)
Craig Topper01deb5f2012-07-18 04:11:12 +00001420 ENCODING("vx64mem", ENCODING_RM)
1421 ENCODING("vy64mem", ENCODING_RM)
Elena Demikhovsky003e7d72013-07-28 08:28:38 +00001422 ENCODING("vy64xmem", ENCODING_RM)
1423 ENCODING("vz64mem", ENCODING_RM)
Sean Callanan04cc3072009-12-19 02:59:52 +00001424 errs() << "Unhandled memory encoding " << s << "\n";
1425 llvm_unreachable("Unhandled memory encoding");
1426}
1427
1428OperandEncoding RecognizableInstr::relocationEncodingFromString
1429 (const std::string &s,
1430 bool hasOpSizePrefix) {
1431 if(!hasOpSizePrefix) {
1432 // For instructions without an OpSize prefix, a declared 16-bit register or
1433 // immediate encoding is special.
1434 ENCODING("i16imm", ENCODING_IW)
1435 }
1436 ENCODING("i16imm", ENCODING_Iv)
1437 ENCODING("i16i8imm", ENCODING_IB)
1438 ENCODING("i32imm", ENCODING_Iv)
1439 ENCODING("i32i8imm", ENCODING_IB)
1440 ENCODING("i64i32imm", ENCODING_ID)
1441 ENCODING("i64i8imm", ENCODING_IB)
1442 ENCODING("i8imm", ENCODING_IB)
1443 ENCODING("i64i32imm_pcrel", ENCODING_ID)
Chris Lattnerac588122010-07-07 22:27:31 +00001444 ENCODING("i16imm_pcrel", ENCODING_IW)
Sean Callanan04cc3072009-12-19 02:59:52 +00001445 ENCODING("i32imm_pcrel", ENCODING_ID)
1446 ENCODING("brtarget", ENCODING_Iv)
1447 ENCODING("brtarget8", ENCODING_IB)
1448 ENCODING("i64imm", ENCODING_IO)
1449 ENCODING("offset8", ENCODING_Ia)
1450 ENCODING("offset16", ENCODING_Ia)
1451 ENCODING("offset32", ENCODING_Ia)
1452 ENCODING("offset64", ENCODING_Ia)
1453 errs() << "Unhandled relocation encoding " << s << "\n";
1454 llvm_unreachable("Unhandled relocation encoding");
1455}
1456
1457OperandEncoding RecognizableInstr::opcodeModifierEncodingFromString
1458 (const std::string &s,
1459 bool hasOpSizePrefix) {
Sean Callanan04cc3072009-12-19 02:59:52 +00001460 ENCODING("GR32", ENCODING_Rv)
1461 ENCODING("GR64", ENCODING_RO)
1462 ENCODING("GR16", ENCODING_Rv)
1463 ENCODING("GR8", ENCODING_RB)
Craig Topper23eb4682011-10-06 06:44:41 +00001464 ENCODING("GR16_NOAX", ENCODING_Rv)
1465 ENCODING("GR32_NOAX", ENCODING_Rv)
1466 ENCODING("GR64_NOAX", ENCODING_RO)
Sean Callanan04cc3072009-12-19 02:59:52 +00001467 errs() << "Unhandled opcode modifier encoding " << s << "\n";
1468 llvm_unreachable("Unhandled opcode modifier encoding");
1469}
Daniel Dunbarf008ea52009-12-19 04:16:48 +00001470#undef ENCODING