blob: a1fb65f04632989eb5ecf8b4d40733981f76b2cc [file] [log] [blame]
Chris Lattner30fdc8d2010-06-08 16:52:24 +00001//===-- ArchSpec.cpp --------------------------------------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
10#include "lldb/Core/ArchSpec.h"
11
Eli Friedman50fac2f2010-06-11 04:26:08 +000012#include <stdio.h>
Jason Molendadfa424c2012-09-18 23:27:18 +000013#include <errno.h>
Chris Lattner30fdc8d2010-06-08 16:52:24 +000014
15#include <string>
16
Saleem Abdulrasool28606952014-06-27 05:17:41 +000017#include "llvm/ADT/STLExtras.h"
Charles Davis237ad972013-08-27 05:04:33 +000018#include "llvm/Support/COFF.h"
Greg Clayton41f92322010-06-11 03:25:34 +000019#include "llvm/Support/ELF.h"
Stephen Wilsonfacebfc2011-02-24 19:13:58 +000020#include "llvm/Support/Host.h"
Zachary Turner50232572015-03-18 21:31:45 +000021
Greg Claytone795f1b2012-08-08 01:19:34 +000022#include "lldb/Core/RegularExpression.h"
Zachary Turner13b18262014-08-20 16:42:51 +000023#include "lldb/Core/StringList.h"
Greg Clayton514487e2011-02-15 21:59:32 +000024#include "lldb/Host/Endian.h"
Zachary Turner13b18262014-08-20 16:42:51 +000025#include "lldb/Host/HostInfo.h"
Greg Claytoneb0103f2011-04-07 22:46:35 +000026#include "lldb/Target/Platform.h"
Greg Claytona97c4d22014-12-09 23:31:02 +000027#include "lldb/Target/Process.h"
28#include "lldb/Target/RegisterContext.h"
29#include "lldb/Target/Thread.h"
Zachary Turner50232572015-03-18 21:31:45 +000030#include "lldb/Utility/NameMatches.h"
31#include "lldb/Utility/SafeMachO.h"
Greg Claytona97c4d22014-12-09 23:31:02 +000032#include "Plugins/Process/Utility/ARMDefines.h"
33#include "Plugins/Process/Utility/InstructionUtils.h"
Greg Clayton41f92322010-06-11 03:25:34 +000034
Chris Lattner30fdc8d2010-06-08 16:52:24 +000035using namespace lldb;
36using namespace lldb_private;
37
Greg Clayton64195a22011-02-23 00:35:02 +000038#define ARCH_SPEC_SEPARATOR_CHAR '-'
Chris Lattner30fdc8d2010-06-08 16:52:24 +000039
Jason Molendaba813dc2012-11-04 03:20:05 +000040
41static bool cores_match (const ArchSpec::Core core1, const ArchSpec::Core core2, bool try_inverse, bool enforce_exact_match);
42
Greg Clayton64195a22011-02-23 00:35:02 +000043namespace lldb_private {
Chris Lattner30fdc8d2010-06-08 16:52:24 +000044
Greg Clayton64195a22011-02-23 00:35:02 +000045 struct CoreDefinition
46 {
47 ByteOrder default_byte_order;
48 uint32_t addr_byte_size;
Greg Clayton357132e2011-03-26 19:14:58 +000049 uint32_t min_opcode_byte_size;
50 uint32_t max_opcode_byte_size;
Greg Clayton64195a22011-02-23 00:35:02 +000051 llvm::Triple::ArchType machine;
52 ArchSpec::Core core;
Greg Clayton56b79682014-07-23 18:12:06 +000053 const char * const name;
Greg Clayton64195a22011-02-23 00:35:02 +000054 };
55
56}
57
58// This core information can be looked using the ArchSpec::Core as the index
Greg Clayton56b79682014-07-23 18:12:06 +000059static const CoreDefinition g_core_definitions[] =
Chris Lattner30fdc8d2010-06-08 16:52:24 +000060{
Greg Clayton357132e2011-03-26 19:14:58 +000061 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_generic , "arm" },
62 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv4 , "armv4" },
63 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv4t , "armv4t" },
64 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv5 , "armv5" },
Greg Claytonb5c39fe2011-12-16 18:15:52 +000065 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv5e , "armv5e" },
Greg Clayton357132e2011-03-26 19:14:58 +000066 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv5t , "armv5t" },
67 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv6 , "armv6" },
Jason Molendaa3a04522013-09-27 23:21:54 +000068 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv6m , "armv6m" },
Greg Clayton357132e2011-03-26 19:14:58 +000069 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv7 , "armv7" },
70 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv7f , "armv7f" },
Greg Clayton357132e2011-03-26 19:14:58 +000071 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv7s , "armv7s" },
Jason Molenda7a1559c2013-03-08 01:20:17 +000072 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv7k , "armv7k" },
73 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv7m , "armv7m" },
74 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_armv7em , "armv7em" },
Greg Clayton357132e2011-03-26 19:14:58 +000075 { eByteOrderLittle, 4, 2, 4, llvm::Triple::arm , ArchSpec::eCore_arm_xscale , "xscale" },
Greg Claytonb5c39fe2011-12-16 18:15:52 +000076 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumb , "thumb" },
77 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv4t , "thumbv4t" },
78 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv5 , "thumbv5" },
79 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv5e , "thumbv5e" },
80 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv6 , "thumbv6" },
Jason Molendaa3a04522013-09-27 23:21:54 +000081 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv6m , "thumbv6m" },
Greg Claytonb5c39fe2011-12-16 18:15:52 +000082 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv7 , "thumbv7" },
83 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv7f , "thumbv7f" },
Greg Claytonb5c39fe2011-12-16 18:15:52 +000084 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv7s , "thumbv7s" },
Jason Molenda7a1559c2013-03-08 01:20:17 +000085 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv7k , "thumbv7k" },
86 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv7m , "thumbv7m" },
87 { eByteOrderLittle, 4, 2, 4, llvm::Triple::thumb , ArchSpec::eCore_thumbv7em , "thumbv7em" },
Todd Fialad8eaa172014-07-23 14:37:35 +000088 { eByteOrderLittle, 8, 4, 4, llvm::Triple::aarch64, ArchSpec::eCore_arm_arm64 , "arm64" },
Todd Fiala02e71812014-08-28 14:32:43 +000089 { eByteOrderLittle, 8, 4, 4, llvm::Triple::aarch64, ArchSpec::eCore_arm_armv8 , "armv8" },
90 { eByteOrderLittle, 8, 4, 4, llvm::Triple::aarch64, ArchSpec::eCore_arm_aarch64 , "aarch64" },
Ed Masteb73f8442013-10-10 00:59:47 +000091
Mohit K. Bhakkade8659b52015-04-23 06:36:20 +000092 // mips32, mips32r2, mips32r3, mips32r5, mips32r6
Jaydeep Patil501a7812015-07-16 03:51:55 +000093 { eByteOrderBig , 4, 2, 4, llvm::Triple::mips , ArchSpec::eCore_mips32 , "mips" },
94 { eByteOrderBig , 4, 2, 4, llvm::Triple::mips , ArchSpec::eCore_mips32r2 , "mipsr2" },
95 { eByteOrderBig , 4, 2, 4, llvm::Triple::mips , ArchSpec::eCore_mips32r3 , "mipsr3" },
96 { eByteOrderBig , 4, 2, 4, llvm::Triple::mips , ArchSpec::eCore_mips32r5 , "mipsr5" },
97 { eByteOrderBig , 4, 2, 4, llvm::Triple::mips , ArchSpec::eCore_mips32r6 , "mipsr6" },
98 { eByteOrderLittle, 4, 2, 4, llvm::Triple::mipsel, ArchSpec::eCore_mips32el , "mipsel" },
99 { eByteOrderLittle, 4, 2, 4, llvm::Triple::mipsel, ArchSpec::eCore_mips32r2el , "mipsr2el" },
100 { eByteOrderLittle, 4, 2, 4, llvm::Triple::mipsel, ArchSpec::eCore_mips32r3el , "mipsr3el" },
101 { eByteOrderLittle, 4, 2, 4, llvm::Triple::mipsel, ArchSpec::eCore_mips32r5el , "mipsr5el" },
102 { eByteOrderLittle, 4, 2, 4, llvm::Triple::mipsel, ArchSpec::eCore_mips32r6el , "mipsr6el" },
Mohit K. Bhakkade8659b52015-04-23 06:36:20 +0000103
104 // mips64, mips64r2, mips64r3, mips64r5, mips64r6
Jaydeep Patil501a7812015-07-16 03:51:55 +0000105 { eByteOrderBig , 8, 2, 4, llvm::Triple::mips64 , ArchSpec::eCore_mips64 , "mips64" },
106 { eByteOrderBig , 8, 2, 4, llvm::Triple::mips64 , ArchSpec::eCore_mips64r2 , "mips64r2" },
107 { eByteOrderBig , 8, 2, 4, llvm::Triple::mips64 , ArchSpec::eCore_mips64r3 , "mips64r3" },
108 { eByteOrderBig , 8, 2, 4, llvm::Triple::mips64 , ArchSpec::eCore_mips64r5 , "mips64r5" },
109 { eByteOrderBig , 8, 2, 4, llvm::Triple::mips64 , ArchSpec::eCore_mips64r6 , "mips64r6" },
110 { eByteOrderLittle, 8, 2, 4, llvm::Triple::mips64el, ArchSpec::eCore_mips64el , "mips64el" },
111 { eByteOrderLittle, 8, 2, 4, llvm::Triple::mips64el, ArchSpec::eCore_mips64r2el , "mips64r2el" },
112 { eByteOrderLittle, 8, 2, 4, llvm::Triple::mips64el, ArchSpec::eCore_mips64r3el , "mips64r3el" },
113 { eByteOrderLittle, 8, 2, 4, llvm::Triple::mips64el, ArchSpec::eCore_mips64r5el , "mips64r5el" },
114 { eByteOrderLittle, 8, 2, 4, llvm::Triple::mips64el, ArchSpec::eCore_mips64r6el , "mips64r6el" },
Greg Clayton64195a22011-02-23 00:35:02 +0000115
Justin Hibbits6256a0e2014-10-31 02:34:28 +0000116 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_generic , "powerpc" },
Greg Clayton83b162d2013-08-12 18:34:04 +0000117 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc601 , "ppc601" },
118 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc602 , "ppc602" },
119 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc603 , "ppc603" },
120 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc603e , "ppc603e" },
121 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc603ev , "ppc603ev" },
122 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc604 , "ppc604" },
123 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc604e , "ppc604e" },
124 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc620 , "ppc620" },
125 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc750 , "ppc750" },
126 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc7400 , "ppc7400" },
127 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc7450 , "ppc7450" },
128 { eByteOrderBig , 4, 4, 4, llvm::Triple::ppc , ArchSpec::eCore_ppc_ppc970 , "ppc970" },
Greg Clayton64195a22011-02-23 00:35:02 +0000129
Justin Hibbits6256a0e2014-10-31 02:34:28 +0000130 { eByteOrderBig , 8, 4, 4, llvm::Triple::ppc64 , ArchSpec::eCore_ppc64_generic , "powerpc64" },
Greg Clayton83b162d2013-08-12 18:34:04 +0000131 { eByteOrderBig , 8, 4, 4, llvm::Triple::ppc64 , ArchSpec::eCore_ppc64_ppc970_64 , "ppc970-64" },
Greg Clayton64195a22011-02-23 00:35:02 +0000132
Greg Clayton357132e2011-03-26 19:14:58 +0000133 { eByteOrderLittle, 4, 4, 4, llvm::Triple::sparc , ArchSpec::eCore_sparc_generic , "sparc" },
134 { eByteOrderLittle, 8, 4, 4, llvm::Triple::sparcv9, ArchSpec::eCore_sparc9_generic , "sparcv9" },
Greg Clayton64195a22011-02-23 00:35:02 +0000135
Greg Claytonab65b342011-04-13 22:47:15 +0000136 { eByteOrderLittle, 4, 1, 15, llvm::Triple::x86 , ArchSpec::eCore_x86_32_i386 , "i386" },
137 { eByteOrderLittle, 4, 1, 15, llvm::Triple::x86 , ArchSpec::eCore_x86_32_i486 , "i486" },
138 { eByteOrderLittle, 4, 1, 15, llvm::Triple::x86 , ArchSpec::eCore_x86_32_i486sx , "i486sx" },
Virgile Bello97a70e42014-04-08 14:48:48 +0000139 { eByteOrderLittle, 4, 1, 15, llvm::Triple::x86 , ArchSpec::eCore_x86_32_i686 , "i686" },
Greg Clayton64195a22011-02-23 00:35:02 +0000140
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000141 { eByteOrderLittle, 8, 1, 15, llvm::Triple::x86_64 , ArchSpec::eCore_x86_64_x86_64 , "x86_64" },
Greg Claytona86dc432014-01-22 23:42:03 +0000142 { eByteOrderLittle, 8, 1, 15, llvm::Triple::x86_64 , ArchSpec::eCore_x86_64_x86_64h , "x86_64h" },
Deepak Panickal6d3df422014-02-19 11:16:46 +0000143 { eByteOrderLittle, 4, 4, 4, llvm::Triple::hexagon , ArchSpec::eCore_hexagon_generic, "hexagon" },
144 { eByteOrderLittle, 4, 4, 4, llvm::Triple::hexagon , ArchSpec::eCore_hexagon_hexagonv4, "hexagonv4" },
145 { eByteOrderLittle, 4, 4, 4, llvm::Triple::hexagon , ArchSpec::eCore_hexagon_hexagonv5, "hexagonv5" },
146
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000147 { eByteOrderLittle, 4, 4, 4 , llvm::Triple::UnknownArch , ArchSpec::eCore_uknownMach32 , "unknown-mach-32" },
Todd Fiala14bbef52014-07-01 23:33:32 +0000148 { eByteOrderLittle, 8, 4, 4 , llvm::Triple::UnknownArch , ArchSpec::eCore_uknownMach64 , "unknown-mach-64" },
149
Matthew Gardiner5f675792014-08-27 12:09:39 +0000150 { eByteOrderBig , 4, 1, 1 , llvm::Triple::kalimba , ArchSpec::eCore_kalimba3 , "kalimba3" },
151 { eByteOrderLittle, 4, 1, 1 , llvm::Triple::kalimba , ArchSpec::eCore_kalimba4 , "kalimba4" },
152 { eByteOrderLittle, 4, 1, 1 , llvm::Triple::kalimba , ArchSpec::eCore_kalimba5 , "kalimba5" }
Greg Clayton64195a22011-02-23 00:35:02 +0000153};
154
Greg Clayton56b79682014-07-23 18:12:06 +0000155// Ensure that we have an entry in the g_core_definitions for each core. If you comment out an entry above,
156// you will need to comment out the corresponding ArchSpec::Core enumeration.
Zachary Turner3b2065f2014-07-28 16:44:28 +0000157static_assert(sizeof(g_core_definitions) / sizeof(CoreDefinition) == ArchSpec::kNumCores, "make sure we have one core definition for each core");
Greg Clayton56b79682014-07-23 18:12:06 +0000158
159
Greg Clayton64195a22011-02-23 00:35:02 +0000160struct ArchDefinitionEntry
161{
162 ArchSpec::Core core;
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000163 uint32_t cpu;
164 uint32_t sub;
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000165 uint32_t cpu_mask;
166 uint32_t sub_mask;
Greg Clayton64195a22011-02-23 00:35:02 +0000167};
168
169struct ArchDefinition
170{
171 ArchitectureType type;
172 size_t num_entries;
173 const ArchDefinitionEntry *entries;
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000174 const char *name;
175};
176
Greg Clayton41f92322010-06-11 03:25:34 +0000177
Greg Claytonc7bece562013-01-25 18:06:21 +0000178size_t
Greg Claytonab65b342011-04-13 22:47:15 +0000179ArchSpec::AutoComplete (const char *name, StringList &matches)
180{
181 uint32_t i;
182 if (name && name[0])
183 {
Greg Clayton56b79682014-07-23 18:12:06 +0000184 for (i = 0; i < llvm::array_lengthof(g_core_definitions); ++i)
Greg Claytonab65b342011-04-13 22:47:15 +0000185 {
186 if (NameMatches(g_core_definitions[i].name, eNameMatchStartsWith, name))
187 matches.AppendString (g_core_definitions[i].name);
188 }
189 }
190 else
191 {
Greg Clayton56b79682014-07-23 18:12:06 +0000192 for (i = 0; i < llvm::array_lengthof(g_core_definitions); ++i)
Greg Claytonab65b342011-04-13 22:47:15 +0000193 matches.AppendString (g_core_definitions[i].name);
194 }
195 return matches.GetSize();
196}
197
198
199
Greg Clayton64195a22011-02-23 00:35:02 +0000200#define CPU_ANY (UINT32_MAX)
201
202//===----------------------------------------------------------------------===//
203// A table that gets searched linearly for matches. This table is used to
204// convert cpu type and subtypes to architecture names, and to convert
205// architecture names to cpu types and subtypes. The ordering is important and
206// allows the precedence to be set when the table is built.
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000207#define SUBTYPE_MASK 0x00FFFFFFu
Greg Clayton64195a22011-02-23 00:35:02 +0000208static const ArchDefinitionEntry g_macho_arch_entries[] =
Greg Clayton41f92322010-06-11 03:25:34 +0000209{
Charles Davis510938e2013-08-27 05:04:57 +0000210 { ArchSpec::eCore_arm_generic , llvm::MachO::CPU_TYPE_ARM , CPU_ANY, UINT32_MAX , UINT32_MAX },
211 { ArchSpec::eCore_arm_generic , llvm::MachO::CPU_TYPE_ARM , 0 , UINT32_MAX , SUBTYPE_MASK },
212 { ArchSpec::eCore_arm_armv4 , llvm::MachO::CPU_TYPE_ARM , 5 , UINT32_MAX , SUBTYPE_MASK },
213 { ArchSpec::eCore_arm_armv4t , llvm::MachO::CPU_TYPE_ARM , 5 , UINT32_MAX , SUBTYPE_MASK },
214 { ArchSpec::eCore_arm_armv6 , llvm::MachO::CPU_TYPE_ARM , 6 , UINT32_MAX , SUBTYPE_MASK },
Jason Molenda64a11732013-10-08 03:01:08 +0000215 { ArchSpec::eCore_arm_armv6m , llvm::MachO::CPU_TYPE_ARM , 14 , UINT32_MAX , SUBTYPE_MASK },
Charles Davis510938e2013-08-27 05:04:57 +0000216 { ArchSpec::eCore_arm_armv5 , llvm::MachO::CPU_TYPE_ARM , 7 , UINT32_MAX , SUBTYPE_MASK },
217 { ArchSpec::eCore_arm_armv5e , llvm::MachO::CPU_TYPE_ARM , 7 , UINT32_MAX , SUBTYPE_MASK },
218 { ArchSpec::eCore_arm_armv5t , llvm::MachO::CPU_TYPE_ARM , 7 , UINT32_MAX , SUBTYPE_MASK },
219 { ArchSpec::eCore_arm_xscale , llvm::MachO::CPU_TYPE_ARM , 8 , UINT32_MAX , SUBTYPE_MASK },
220 { ArchSpec::eCore_arm_armv7 , llvm::MachO::CPU_TYPE_ARM , 9 , UINT32_MAX , SUBTYPE_MASK },
221 { ArchSpec::eCore_arm_armv7f , llvm::MachO::CPU_TYPE_ARM , 10 , UINT32_MAX , SUBTYPE_MASK },
222 { ArchSpec::eCore_arm_armv7s , llvm::MachO::CPU_TYPE_ARM , 11 , UINT32_MAX , SUBTYPE_MASK },
223 { ArchSpec::eCore_arm_armv7k , llvm::MachO::CPU_TYPE_ARM , 12 , UINT32_MAX , SUBTYPE_MASK },
224 { ArchSpec::eCore_arm_armv7m , llvm::MachO::CPU_TYPE_ARM , 15 , UINT32_MAX , SUBTYPE_MASK },
225 { ArchSpec::eCore_arm_armv7em , llvm::MachO::CPU_TYPE_ARM , 16 , UINT32_MAX , SUBTYPE_MASK },
Jason Molendaa3329782014-03-29 18:54:20 +0000226 { ArchSpec::eCore_arm_arm64 , llvm::MachO::CPU_TYPE_ARM64 , 1 , UINT32_MAX , SUBTYPE_MASK },
Jason Molenda22952582014-11-12 01:11:36 +0000227 { ArchSpec::eCore_arm_arm64 , llvm::MachO::CPU_TYPE_ARM64 , 0 , UINT32_MAX , SUBTYPE_MASK },
Jason Molendaa3329782014-03-29 18:54:20 +0000228 { ArchSpec::eCore_arm_arm64 , llvm::MachO::CPU_TYPE_ARM64 , 13 , UINT32_MAX , SUBTYPE_MASK },
Jason Molenda22952582014-11-12 01:11:36 +0000229 { ArchSpec::eCore_arm_arm64 , llvm::MachO::CPU_TYPE_ARM64 , CPU_ANY, UINT32_MAX , SUBTYPE_MASK },
Charles Davis510938e2013-08-27 05:04:57 +0000230 { ArchSpec::eCore_thumb , llvm::MachO::CPU_TYPE_ARM , 0 , UINT32_MAX , SUBTYPE_MASK },
231 { ArchSpec::eCore_thumbv4t , llvm::MachO::CPU_TYPE_ARM , 5 , UINT32_MAX , SUBTYPE_MASK },
232 { ArchSpec::eCore_thumbv5 , llvm::MachO::CPU_TYPE_ARM , 7 , UINT32_MAX , SUBTYPE_MASK },
233 { ArchSpec::eCore_thumbv5e , llvm::MachO::CPU_TYPE_ARM , 7 , UINT32_MAX , SUBTYPE_MASK },
234 { ArchSpec::eCore_thumbv6 , llvm::MachO::CPU_TYPE_ARM , 6 , UINT32_MAX , SUBTYPE_MASK },
Jason Molenda64a11732013-10-08 03:01:08 +0000235 { ArchSpec::eCore_thumbv6m , llvm::MachO::CPU_TYPE_ARM , 14 , UINT32_MAX , SUBTYPE_MASK },
Charles Davis510938e2013-08-27 05:04:57 +0000236 { ArchSpec::eCore_thumbv7 , llvm::MachO::CPU_TYPE_ARM , 9 , UINT32_MAX , SUBTYPE_MASK },
237 { ArchSpec::eCore_thumbv7f , llvm::MachO::CPU_TYPE_ARM , 10 , UINT32_MAX , SUBTYPE_MASK },
238 { ArchSpec::eCore_thumbv7s , llvm::MachO::CPU_TYPE_ARM , 11 , UINT32_MAX , SUBTYPE_MASK },
239 { ArchSpec::eCore_thumbv7k , llvm::MachO::CPU_TYPE_ARM , 12 , UINT32_MAX , SUBTYPE_MASK },
240 { ArchSpec::eCore_thumbv7m , llvm::MachO::CPU_TYPE_ARM , 15 , UINT32_MAX , SUBTYPE_MASK },
241 { ArchSpec::eCore_thumbv7em , llvm::MachO::CPU_TYPE_ARM , 16 , UINT32_MAX , SUBTYPE_MASK },
242 { ArchSpec::eCore_ppc_generic , llvm::MachO::CPU_TYPE_POWERPC , CPU_ANY, UINT32_MAX , UINT32_MAX },
243 { ArchSpec::eCore_ppc_generic , llvm::MachO::CPU_TYPE_POWERPC , 0 , UINT32_MAX , SUBTYPE_MASK },
244 { ArchSpec::eCore_ppc_ppc601 , llvm::MachO::CPU_TYPE_POWERPC , 1 , UINT32_MAX , SUBTYPE_MASK },
245 { ArchSpec::eCore_ppc_ppc602 , llvm::MachO::CPU_TYPE_POWERPC , 2 , UINT32_MAX , SUBTYPE_MASK },
246 { ArchSpec::eCore_ppc_ppc603 , llvm::MachO::CPU_TYPE_POWERPC , 3 , UINT32_MAX , SUBTYPE_MASK },
247 { ArchSpec::eCore_ppc_ppc603e , llvm::MachO::CPU_TYPE_POWERPC , 4 , UINT32_MAX , SUBTYPE_MASK },
248 { ArchSpec::eCore_ppc_ppc603ev , llvm::MachO::CPU_TYPE_POWERPC , 5 , UINT32_MAX , SUBTYPE_MASK },
249 { ArchSpec::eCore_ppc_ppc604 , llvm::MachO::CPU_TYPE_POWERPC , 6 , UINT32_MAX , SUBTYPE_MASK },
250 { ArchSpec::eCore_ppc_ppc604e , llvm::MachO::CPU_TYPE_POWERPC , 7 , UINT32_MAX , SUBTYPE_MASK },
251 { ArchSpec::eCore_ppc_ppc620 , llvm::MachO::CPU_TYPE_POWERPC , 8 , UINT32_MAX , SUBTYPE_MASK },
252 { ArchSpec::eCore_ppc_ppc750 , llvm::MachO::CPU_TYPE_POWERPC , 9 , UINT32_MAX , SUBTYPE_MASK },
253 { ArchSpec::eCore_ppc_ppc7400 , llvm::MachO::CPU_TYPE_POWERPC , 10 , UINT32_MAX , SUBTYPE_MASK },
254 { ArchSpec::eCore_ppc_ppc7450 , llvm::MachO::CPU_TYPE_POWERPC , 11 , UINT32_MAX , SUBTYPE_MASK },
255 { ArchSpec::eCore_ppc_ppc970 , llvm::MachO::CPU_TYPE_POWERPC , 100 , UINT32_MAX , SUBTYPE_MASK },
256 { ArchSpec::eCore_ppc64_generic , llvm::MachO::CPU_TYPE_POWERPC64 , 0 , UINT32_MAX , SUBTYPE_MASK },
257 { ArchSpec::eCore_ppc64_ppc970_64 , llvm::MachO::CPU_TYPE_POWERPC64 , 100 , UINT32_MAX , SUBTYPE_MASK },
258 { ArchSpec::eCore_x86_32_i386 , llvm::MachO::CPU_TYPE_I386 , 3 , UINT32_MAX , SUBTYPE_MASK },
259 { ArchSpec::eCore_x86_32_i486 , llvm::MachO::CPU_TYPE_I386 , 4 , UINT32_MAX , SUBTYPE_MASK },
260 { ArchSpec::eCore_x86_32_i486sx , llvm::MachO::CPU_TYPE_I386 , 0x84 , UINT32_MAX , SUBTYPE_MASK },
Greg Claytona86dc432014-01-22 23:42:03 +0000261 { ArchSpec::eCore_x86_32_i386 , llvm::MachO::CPU_TYPE_I386 , CPU_ANY, UINT32_MAX , UINT32_MAX },
Charles Davis510938e2013-08-27 05:04:57 +0000262 { ArchSpec::eCore_x86_64_x86_64 , llvm::MachO::CPU_TYPE_X86_64 , 3 , UINT32_MAX , SUBTYPE_MASK },
263 { ArchSpec::eCore_x86_64_x86_64 , llvm::MachO::CPU_TYPE_X86_64 , 4 , UINT32_MAX , SUBTYPE_MASK },
Greg Claytona86dc432014-01-22 23:42:03 +0000264 { ArchSpec::eCore_x86_64_x86_64h , llvm::MachO::CPU_TYPE_X86_64 , 8 , UINT32_MAX , SUBTYPE_MASK },
265 { ArchSpec::eCore_x86_64_x86_64 , llvm::MachO::CPU_TYPE_X86_64 , CPU_ANY, UINT32_MAX , UINT32_MAX },
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000266 // Catch any unknown mach architectures so we can always use the object and symbol mach-o files
Charles Davis510938e2013-08-27 05:04:57 +0000267 { ArchSpec::eCore_uknownMach32 , 0 , 0 , 0xFF000000u, 0x00000000u },
268 { ArchSpec::eCore_uknownMach64 , llvm::MachO::CPU_ARCH_ABI64 , 0 , 0xFF000000u, 0x00000000u }
Greg Clayton64195a22011-02-23 00:35:02 +0000269};
270static const ArchDefinition g_macho_arch_def = {
271 eArchTypeMachO,
Saleem Abdulrasool28606952014-06-27 05:17:41 +0000272 llvm::array_lengthof(g_macho_arch_entries),
Greg Clayton64195a22011-02-23 00:35:02 +0000273 g_macho_arch_entries,
Greg Clayton64195a22011-02-23 00:35:02 +0000274 "mach-o"
Greg Clayton41f92322010-06-11 03:25:34 +0000275};
276
Greg Clayton64195a22011-02-23 00:35:02 +0000277//===----------------------------------------------------------------------===//
278// A table that gets searched linearly for matches. This table is used to
279// convert cpu type and subtypes to architecture names, and to convert
280// architecture names to cpu types and subtypes. The ordering is important and
281// allows the precedence to be set when the table is built.
282static const ArchDefinitionEntry g_elf_arch_entries[] =
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000283{
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000284 { ArchSpec::eCore_sparc_generic , llvm::ELF::EM_SPARC , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // Sparc
285 { ArchSpec::eCore_x86_32_i386 , llvm::ELF::EM_386 , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // Intel 80386
Rafael Espindola86f422e2015-06-19 17:02:25 +0000286 { ArchSpec::eCore_x86_32_i486 , llvm::ELF::EM_IAMCU , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // Intel MCU // FIXME: is this correct?
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000287 { ArchSpec::eCore_ppc_generic , llvm::ELF::EM_PPC , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // PowerPC
288 { ArchSpec::eCore_ppc64_generic , llvm::ELF::EM_PPC64 , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // PowerPC64
289 { ArchSpec::eCore_arm_generic , llvm::ELF::EM_ARM , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // ARM
Todd Fiala02e71812014-08-28 14:32:43 +0000290 { ArchSpec::eCore_arm_aarch64 , llvm::ELF::EM_AARCH64, LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // ARM64
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000291 { ArchSpec::eCore_sparc9_generic , llvm::ELF::EM_SPARCV9, LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // SPARC V9
Ed Masteb73f8442013-10-10 00:59:47 +0000292 { ArchSpec::eCore_x86_64_x86_64 , llvm::ELF::EM_X86_64 , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // AMD64
Mohit K. Bhakkade8659b52015-04-23 06:36:20 +0000293 { ArchSpec::eCore_mips32 , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips32, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips32
294 { ArchSpec::eCore_mips32r2 , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips32r2, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips32r2
295 { ArchSpec::eCore_mips32r6 , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips32r6, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips32r6
296 { ArchSpec::eCore_mips32el , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips32el, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips32el
297 { ArchSpec::eCore_mips32r2el , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips32r2el, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips32r2el
298 { ArchSpec::eCore_mips32r6el , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips32r6el, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips32r6el
299 { ArchSpec::eCore_mips64 , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips64, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips64
300 { ArchSpec::eCore_mips64r2 , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips64r2, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips64r2
301 { ArchSpec::eCore_mips64r6 , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips64r6, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips64r6
302 { ArchSpec::eCore_mips64el , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips64el, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips64el
303 { ArchSpec::eCore_mips64r2el , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips64r2el, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips64r2el
304 { ArchSpec::eCore_mips64r6el , llvm::ELF::EM_MIPS , ArchSpec::eMIPSSubType_mips64r6el, 0xFFFFFFFFu, 0xFFFFFFFFu }, // mips64r6el
Todd Fiala14bbef52014-07-01 23:33:32 +0000305 { ArchSpec::eCore_hexagon_generic , llvm::ELF::EM_HEXAGON, LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // HEXAGON
Matthew Gardinerf03e6d842014-09-29 08:02:24 +0000306 { ArchSpec::eCore_kalimba3 , llvm::ELF::EM_CSR_KALIMBA, llvm::Triple::KalimbaSubArch_v3, 0xFFFFFFFFu, 0xFFFFFFFFu }, // KALIMBA
307 { ArchSpec::eCore_kalimba4 , llvm::ELF::EM_CSR_KALIMBA, llvm::Triple::KalimbaSubArch_v4, 0xFFFFFFFFu, 0xFFFFFFFFu }, // KALIMBA
308 { ArchSpec::eCore_kalimba5 , llvm::ELF::EM_CSR_KALIMBA, llvm::Triple::KalimbaSubArch_v5, 0xFFFFFFFFu, 0xFFFFFFFFu } // KALIMBA
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000309};
310
Greg Clayton64195a22011-02-23 00:35:02 +0000311static const ArchDefinition g_elf_arch_def = {
312 eArchTypeELF,
Saleem Abdulrasool28606952014-06-27 05:17:41 +0000313 llvm::array_lengthof(g_elf_arch_entries),
Greg Clayton64195a22011-02-23 00:35:02 +0000314 g_elf_arch_entries,
Greg Clayton64195a22011-02-23 00:35:02 +0000315 "elf",
Greg Clayton41f92322010-06-11 03:25:34 +0000316};
317
Charles Davis237ad972013-08-27 05:04:33 +0000318static const ArchDefinitionEntry g_coff_arch_entries[] =
319{
Zachary Turnerad587ae42014-07-28 16:44:49 +0000320 { ArchSpec::eCore_x86_32_i386 , llvm::COFF::IMAGE_FILE_MACHINE_I386 , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // Intel 80x86
Charles Davis237ad972013-08-27 05:04:33 +0000321 { ArchSpec::eCore_ppc_generic , llvm::COFF::IMAGE_FILE_MACHINE_POWERPC , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // PowerPC
322 { ArchSpec::eCore_ppc_generic , llvm::COFF::IMAGE_FILE_MACHINE_POWERPCFP, LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // PowerPC (with FPU)
323 { ArchSpec::eCore_arm_generic , llvm::COFF::IMAGE_FILE_MACHINE_ARM , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // ARM
Saleem Abdulrasool1108cb32014-03-11 03:09:08 +0000324 { ArchSpec::eCore_arm_armv7 , llvm::COFF::IMAGE_FILE_MACHINE_ARMNT , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // ARMv7
Charles Davis237ad972013-08-27 05:04:33 +0000325 { ArchSpec::eCore_thumb , llvm::COFF::IMAGE_FILE_MACHINE_THUMB , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu }, // ARMv7
326 { ArchSpec::eCore_x86_64_x86_64, llvm::COFF::IMAGE_FILE_MACHINE_AMD64 , LLDB_INVALID_CPUTYPE, 0xFFFFFFFFu, 0xFFFFFFFFu } // AMD64
327};
328
329static const ArchDefinition g_coff_arch_def = {
330 eArchTypeCOFF,
Saleem Abdulrasool28606952014-06-27 05:17:41 +0000331 llvm::array_lengthof(g_coff_arch_entries),
Charles Davis237ad972013-08-27 05:04:33 +0000332 g_coff_arch_entries,
333 "pe-coff",
334};
335
Greg Clayton64195a22011-02-23 00:35:02 +0000336//===----------------------------------------------------------------------===//
337// Table of all ArchDefinitions
338static const ArchDefinition *g_arch_definitions[] = {
339 &g_macho_arch_def,
Charles Davis237ad972013-08-27 05:04:33 +0000340 &g_elf_arch_def,
341 &g_coff_arch_def
Greg Clayton64195a22011-02-23 00:35:02 +0000342};
Greg Clayton41f92322010-06-11 03:25:34 +0000343
Saleem Abdulrasool28606952014-06-27 05:17:41 +0000344static const size_t k_num_arch_definitions = llvm::array_lengthof(g_arch_definitions);
Greg Clayton64195a22011-02-23 00:35:02 +0000345
346//===----------------------------------------------------------------------===//
347// Static helper functions.
348
349
350// Get the architecture definition for a given object type.
351static const ArchDefinition *
352FindArchDefinition (ArchitectureType arch_type)
353{
354 for (unsigned int i = 0; i < k_num_arch_definitions; ++i)
355 {
356 const ArchDefinition *def = g_arch_definitions[i];
357 if (def->type == arch_type)
358 return def;
359 }
360 return NULL;
361}
362
363// Get an architecture definition by name.
364static const CoreDefinition *
365FindCoreDefinition (llvm::StringRef name)
366{
Greg Clayton56b79682014-07-23 18:12:06 +0000367 for (unsigned int i = 0; i < llvm::array_lengthof(g_core_definitions); ++i)
Greg Clayton64195a22011-02-23 00:35:02 +0000368 {
369 if (name.equals_lower(g_core_definitions[i].name))
370 return &g_core_definitions[i];
371 }
372 return NULL;
373}
374
375static inline const CoreDefinition *
376FindCoreDefinition (ArchSpec::Core core)
377{
Greg Clayton56b79682014-07-23 18:12:06 +0000378 if (core >= 0 && core < llvm::array_lengthof(g_core_definitions))
Greg Clayton64195a22011-02-23 00:35:02 +0000379 return &g_core_definitions[core];
380 return NULL;
381}
382
383// Get a definition entry by cpu type and subtype.
384static const ArchDefinitionEntry *
385FindArchDefinitionEntry (const ArchDefinition *def, uint32_t cpu, uint32_t sub)
386{
387 if (def == NULL)
388 return NULL;
389
Greg Clayton64195a22011-02-23 00:35:02 +0000390 const ArchDefinitionEntry *entries = def->entries;
391 for (size_t i = 0; i < def->num_entries; ++i)
392 {
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000393 if (entries[i].cpu == (cpu & entries[i].cpu_mask))
394 if (entries[i].sub == (sub & entries[i].sub_mask))
395 return &entries[i];
Greg Clayton64195a22011-02-23 00:35:02 +0000396 }
397 return NULL;
398}
399
400static const ArchDefinitionEntry *
401FindArchDefinitionEntry (const ArchDefinition *def, ArchSpec::Core core)
402{
403 if (def == NULL)
404 return NULL;
405
406 const ArchDefinitionEntry *entries = def->entries;
407 for (size_t i = 0; i < def->num_entries; ++i)
408 {
409 if (entries[i].core == core)
410 return &entries[i];
411 }
412 return NULL;
413}
414
415//===----------------------------------------------------------------------===//
416// Constructors and destructors.
417
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000418ArchSpec::ArchSpec() :
Greg Clayton514487e2011-02-15 21:59:32 +0000419 m_triple (),
Greg Clayton64195a22011-02-23 00:35:02 +0000420 m_core (kCore_invalid),
Todd Fialaa9ddb0e2014-01-18 03:02:39 +0000421 m_byte_order (eByteOrderInvalid),
Pavel Labath07695bd2015-07-16 13:11:34 +0000422 m_flags (0),
423 m_distribution_id ()
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000424{
425}
426
Greg Claytoneb0103f2011-04-07 22:46:35 +0000427ArchSpec::ArchSpec (const char *triple_cstr, Platform *platform) :
Greg Clayton514487e2011-02-15 21:59:32 +0000428 m_triple (),
Greg Clayton64195a22011-02-23 00:35:02 +0000429 m_core (kCore_invalid),
Todd Fialaa9ddb0e2014-01-18 03:02:39 +0000430 m_byte_order (eByteOrderInvalid),
Pavel Labath07695bd2015-07-16 13:11:34 +0000431 m_flags (0),
432 m_distribution_id ()
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000433{
Greg Clayton64195a22011-02-23 00:35:02 +0000434 if (triple_cstr)
Greg Claytoneb0103f2011-04-07 22:46:35 +0000435 SetTriple(triple_cstr, platform);
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000436}
437
Greg Clayton70512312012-05-08 01:45:38 +0000438
439ArchSpec::ArchSpec (const char *triple_cstr) :
440 m_triple (),
441 m_core (kCore_invalid),
Todd Fialaa9ddb0e2014-01-18 03:02:39 +0000442 m_byte_order (eByteOrderInvalid),
Pavel Labath07695bd2015-07-16 13:11:34 +0000443 m_flags (0),
444 m_distribution_id ()
Greg Clayton70512312012-05-08 01:45:38 +0000445{
446 if (triple_cstr)
447 SetTriple(triple_cstr);
448}
449
Greg Clayton64195a22011-02-23 00:35:02 +0000450ArchSpec::ArchSpec(const llvm::Triple &triple) :
Greg Clayton514487e2011-02-15 21:59:32 +0000451 m_triple (),
Greg Clayton64195a22011-02-23 00:35:02 +0000452 m_core (kCore_invalid),
Todd Fialaa9ddb0e2014-01-18 03:02:39 +0000453 m_byte_order (eByteOrderInvalid),
Pavel Labath07695bd2015-07-16 13:11:34 +0000454 m_flags (0),
455 m_distribution_id ()
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000456{
Greg Clayton64195a22011-02-23 00:35:02 +0000457 SetTriple(triple);
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000458}
459
Greg Claytone0d378b2011-03-24 21:19:54 +0000460ArchSpec::ArchSpec (ArchitectureType arch_type, uint32_t cpu, uint32_t subtype) :
Greg Clayton64195a22011-02-23 00:35:02 +0000461 m_triple (),
462 m_core (kCore_invalid),
Todd Fialaa9ddb0e2014-01-18 03:02:39 +0000463 m_byte_order (eByteOrderInvalid),
Pavel Labath07695bd2015-07-16 13:11:34 +0000464 m_flags (0),
465 m_distribution_id ()
Greg Clayton64195a22011-02-23 00:35:02 +0000466{
467 SetArchitecture (arch_type, cpu, subtype);
468}
469
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000470ArchSpec::~ArchSpec()
471{
472}
473
Greg Clayton64195a22011-02-23 00:35:02 +0000474//===----------------------------------------------------------------------===//
475// Assignment and initialization.
476
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000477const ArchSpec&
478ArchSpec::operator= (const ArchSpec& rhs)
479{
480 if (this != &rhs)
481 {
Greg Clayton514487e2011-02-15 21:59:32 +0000482 m_triple = rhs.m_triple;
Greg Clayton64195a22011-02-23 00:35:02 +0000483 m_core = rhs.m_core;
Greg Clayton514487e2011-02-15 21:59:32 +0000484 m_byte_order = rhs.m_byte_order;
Todd Fialaa9ddb0e2014-01-18 03:02:39 +0000485 m_distribution_id = rhs.m_distribution_id;
Jaydeep Patil501a7812015-07-16 03:51:55 +0000486 m_flags = rhs.m_flags;
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000487 }
488 return *this;
489}
490
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000491void
492ArchSpec::Clear()
493{
Greg Clayton514487e2011-02-15 21:59:32 +0000494 m_triple = llvm::Triple();
Greg Clayton64195a22011-02-23 00:35:02 +0000495 m_core = kCore_invalid;
496 m_byte_order = eByteOrderInvalid;
Todd Fialaa9ddb0e2014-01-18 03:02:39 +0000497 m_distribution_id.Clear ();
Jaydeep Patil501a7812015-07-16 03:51:55 +0000498 m_flags = 0;
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000499}
500
Greg Clayton64195a22011-02-23 00:35:02 +0000501//===----------------------------------------------------------------------===//
502// Predicates.
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000503
Greg Clayton41f92322010-06-11 03:25:34 +0000504
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000505const char *
Greg Clayton64195a22011-02-23 00:35:02 +0000506ArchSpec::GetArchitectureName () const
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000507{
Greg Clayton64195a22011-02-23 00:35:02 +0000508 const CoreDefinition *core_def = FindCoreDefinition (m_core);
509 if (core_def)
510 return core_def->name;
511 return "unknown";
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000512}
513
Bhushan D. Attarde3592a6e2016-02-18 11:53:28 +0000514std::string
515ArchSpec::GetClangTargetCPU ()
516{
517 std::string cpu;
518 const llvm::Triple::ArchType machine = GetMachine();
519
520 if (machine == llvm::Triple::mips ||
521 machine == llvm::Triple::mipsel ||
522 machine == llvm::Triple::mips64 ||
523 machine == llvm::Triple::mips64el)
524 {
525 switch (m_core)
526 {
527 case ArchSpec::eCore_mips32:
528 case ArchSpec::eCore_mips32el:
529 cpu = "mips32"; break;
530 case ArchSpec::eCore_mips32r2:
531 case ArchSpec::eCore_mips32r2el:
532 cpu = "mips32r2"; break;
533 case ArchSpec::eCore_mips32r3:
534 case ArchSpec::eCore_mips32r3el:
535 cpu = "mips32r3"; break;
536 case ArchSpec::eCore_mips32r5:
537 case ArchSpec::eCore_mips32r5el:
538 cpu = "mips32r5"; break;
539 case ArchSpec::eCore_mips32r6:
540 case ArchSpec::eCore_mips32r6el:
541 cpu = "mips32r6"; break;
542 case ArchSpec::eCore_mips64:
543 case ArchSpec::eCore_mips64el:
544 cpu = "mips64"; break;
545 case ArchSpec::eCore_mips64r2:
546 case ArchSpec::eCore_mips64r2el:
547 cpu = "mips64r2"; break;
548 case ArchSpec::eCore_mips64r3:
549 case ArchSpec::eCore_mips64r3el:
550 cpu = "mips64r3"; break;
551 case ArchSpec::eCore_mips64r5:
552 case ArchSpec::eCore_mips64r5el:
553 cpu = "mips64r5"; break;
554 case ArchSpec::eCore_mips64r6:
555 case ArchSpec::eCore_mips64r6el:
556 cpu = "mips64r6"; break;
557 default:
558 break;
559 }
560 }
561 return cpu;
562}
563
Greg Clayton64195a22011-02-23 00:35:02 +0000564uint32_t
565ArchSpec::GetMachOCPUType () const
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000566{
Greg Clayton64195a22011-02-23 00:35:02 +0000567 const CoreDefinition *core_def = FindCoreDefinition (m_core);
568 if (core_def)
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000569 {
Greg Clayton64195a22011-02-23 00:35:02 +0000570 const ArchDefinitionEntry *arch_def = FindArchDefinitionEntry (&g_macho_arch_def, core_def->core);
571 if (arch_def)
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000572 {
Greg Clayton64195a22011-02-23 00:35:02 +0000573 return arch_def->cpu;
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000574 }
575 }
Greg Clayton64195a22011-02-23 00:35:02 +0000576 return LLDB_INVALID_CPUTYPE;
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000577}
578
Greg Clayton64195a22011-02-23 00:35:02 +0000579uint32_t
580ArchSpec::GetMachOCPUSubType () const
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000581{
Greg Clayton64195a22011-02-23 00:35:02 +0000582 const CoreDefinition *core_def = FindCoreDefinition (m_core);
583 if (core_def)
584 {
585 const ArchDefinitionEntry *arch_def = FindArchDefinitionEntry (&g_macho_arch_def, core_def->core);
586 if (arch_def)
587 {
Greg Clayton1cb64962011-03-24 04:28:38 +0000588 return arch_def->sub;
Greg Clayton64195a22011-02-23 00:35:02 +0000589 }
590 }
591 return LLDB_INVALID_CPUTYPE;
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000592}
593
Matthew Gardinere77b2942014-09-01 09:06:03 +0000594uint32_t
595ArchSpec::GetDataByteSize () const
596{
597 switch (m_core)
598 {
599 case eCore_kalimba3:
Matthew Gardinerf03e6d842014-09-29 08:02:24 +0000600 return 4;
Matthew Gardinere77b2942014-09-01 09:06:03 +0000601 case eCore_kalimba4:
602 return 1;
603 case eCore_kalimba5:
Matthew Gardinerf03e6d842014-09-29 08:02:24 +0000604 return 4;
Matthew Gardinere77b2942014-09-01 09:06:03 +0000605 default:
606 return 1;
607 }
608 return 1;
609}
610
611uint32_t
612ArchSpec::GetCodeByteSize () const
613{
614 switch (m_core)
615 {
616 case eCore_kalimba3:
617 return 4;
618 case eCore_kalimba4:
619 return 1;
620 case eCore_kalimba5:
621 return 1;
622 default:
623 return 1;
624 }
625 return 1;
626}
627
Greg Clayton64195a22011-02-23 00:35:02 +0000628llvm::Triple::ArchType
629ArchSpec::GetMachine () const
630{
631 const CoreDefinition *core_def = FindCoreDefinition (m_core);
632 if (core_def)
633 return core_def->machine;
634
635 return llvm::Triple::UnknownArch;
636}
637
Todd Fialaa9ddb0e2014-01-18 03:02:39 +0000638const ConstString&
639ArchSpec::GetDistributionId () const
640{
641 return m_distribution_id;
642}
643
644void
645ArchSpec::SetDistributionId (const char* distribution_id)
646{
647 m_distribution_id.SetCString (distribution_id);
648}
649
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000650uint32_t
651ArchSpec::GetAddressByteSize() const
652{
Greg Clayton64195a22011-02-23 00:35:02 +0000653 const CoreDefinition *core_def = FindCoreDefinition (m_core);
654 if (core_def)
Mohit K. Bhakkad9514a382015-09-09 10:32:20 +0000655 {
656 if (core_def->machine == llvm::Triple::mips64 || core_def->machine == llvm::Triple::mips64el)
657 {
658 // For N32/O32 applications Address size is 4 bytes.
659 if (m_flags & (eMIPSABI_N32 | eMIPSABI_O32))
660 return 4;
661 }
662 return core_def->addr_byte_size;
663 }
Greg Clayton41f92322010-06-11 03:25:34 +0000664 return 0;
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000665}
666
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000667ByteOrder
668ArchSpec::GetDefaultEndian () const
669{
Greg Clayton64195a22011-02-23 00:35:02 +0000670 const CoreDefinition *core_def = FindCoreDefinition (m_core);
671 if (core_def)
672 return core_def->default_byte_order;
Chris Lattner30fdc8d2010-06-08 16:52:24 +0000673 return eByteOrderInvalid;
674}
675
Tamas Berghammerdccbfaf2015-03-31 10:21:50 +0000676bool
677ArchSpec::CharIsSignedByDefault () const
678{
679 switch (m_triple.getArch()) {
680 default:
681 return true;
682
683 case llvm::Triple::aarch64:
684 case llvm::Triple::aarch64_be:
685 case llvm::Triple::arm:
686 case llvm::Triple::armeb:
687 case llvm::Triple::thumb:
688 case llvm::Triple::thumbeb:
689 return m_triple.isOSDarwin() || m_triple.isOSWindows();
690
691 case llvm::Triple::ppc:
692 case llvm::Triple::ppc64:
693 return m_triple.isOSDarwin();
694
695 case llvm::Triple::ppc64le:
696 case llvm::Triple::systemz:
697 case llvm::Triple::xcore:
698 return false;
699 }
700}
701
Greg Clayton64195a22011-02-23 00:35:02 +0000702lldb::ByteOrder
703ArchSpec::GetByteOrder () const
704{
705 if (m_byte_order == eByteOrderInvalid)
706 return GetDefaultEndian();
707 return m_byte_order;
708}
709
710//===----------------------------------------------------------------------===//
711// Mutators.
712
713bool
714ArchSpec::SetTriple (const llvm::Triple &triple)
715{
716 m_triple = triple;
717
718 llvm::StringRef arch_name (m_triple.getArchName());
719 const CoreDefinition *core_def = FindCoreDefinition (arch_name);
720 if (core_def)
721 {
722 m_core = core_def->core;
Greg Claytoneb0103f2011-04-07 22:46:35 +0000723 // Set the byte order to the default byte order for an architecture.
724 // This can be modified if needed for cases when cores handle both
725 // big and little endian
726 m_byte_order = core_def->default_byte_order;
Greg Clayton64195a22011-02-23 00:35:02 +0000727 }
728 else
729 {
730 Clear();
731 }
732
733
734 return IsValid();
735}
736
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000737static bool
738ParseMachCPUDashSubtypeTriple (const char *triple_cstr, ArchSpec &arch)
739{
740 // Accept "12-10" or "12.10" as cpu type/subtype
741 if (isdigit(triple_cstr[0]))
742 {
743 char *end = NULL;
744 errno = 0;
Greg Claytonc7bece562013-01-25 18:06:21 +0000745 uint32_t cpu = (uint32_t)::strtoul (triple_cstr, &end, 0);
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000746 if (errno == 0 && cpu != 0 && end && ((*end == '-') || (*end == '.')))
747 {
748 errno = 0;
Greg Claytonc7bece562013-01-25 18:06:21 +0000749 uint32_t sub = (uint32_t)::strtoul (end + 1, &end, 0);
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000750 if (errno == 0 && end && ((*end == '-') || (*end == '.') || (*end == '\0')))
751 {
752 if (arch.SetArchitecture (eArchTypeMachO, cpu, sub))
753 {
754 if (*end == '-')
755 {
756 llvm::StringRef vendor_os (end + 1);
757 size_t dash_pos = vendor_os.find('-');
758 if (dash_pos != llvm::StringRef::npos)
759 {
760 llvm::StringRef vendor_str(vendor_os.substr(0, dash_pos));
761 arch.GetTriple().setVendorName(vendor_str);
762 const size_t vendor_start_pos = dash_pos+1;
Greg Claytonc7bece562013-01-25 18:06:21 +0000763 dash_pos = vendor_os.find('-', vendor_start_pos);
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000764 if (dash_pos == llvm::StringRef::npos)
765 {
766 if (vendor_start_pos < vendor_os.size())
767 arch.GetTriple().setOSName(vendor_os.substr(vendor_start_pos));
768 }
769 else
770 {
771 arch.GetTriple().setOSName(vendor_os.substr(vendor_start_pos, dash_pos - vendor_start_pos));
772 }
773 }
774 }
775 return true;
776 }
777 }
778 }
779 }
780 return false;
781}
Greg Clayton64195a22011-02-23 00:35:02 +0000782bool
Greg Clayton70512312012-05-08 01:45:38 +0000783ArchSpec::SetTriple (const char *triple_cstr)
Greg Clayton64195a22011-02-23 00:35:02 +0000784{
Greg Clayton23aca092011-08-12 23:32:52 +0000785 if (triple_cstr && triple_cstr[0])
Greg Clayton64195a22011-02-23 00:35:02 +0000786 {
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000787 if (ParseMachCPUDashSubtypeTriple (triple_cstr, *this))
788 return true;
789
Greg Clayton64195a22011-02-23 00:35:02 +0000790 llvm::StringRef triple_stref (triple_cstr);
791 if (triple_stref.startswith (LLDB_ARCH_DEFAULT))
792 {
793 // Special case for the current host default architectures...
794 if (triple_stref.equals (LLDB_ARCH_DEFAULT_32BIT))
Zachary Turner13b18262014-08-20 16:42:51 +0000795 *this = HostInfo::GetArchitecture(HostInfo::eArchKind32);
Greg Clayton64195a22011-02-23 00:35:02 +0000796 else if (triple_stref.equals (LLDB_ARCH_DEFAULT_64BIT))
Zachary Turner13b18262014-08-20 16:42:51 +0000797 *this = HostInfo::GetArchitecture(HostInfo::eArchKind64);
Greg Clayton64195a22011-02-23 00:35:02 +0000798 else if (triple_stref.equals (LLDB_ARCH_DEFAULT))
Zachary Turner13b18262014-08-20 16:42:51 +0000799 *this = HostInfo::GetArchitecture(HostInfo::eArchKindDefault);
Greg Clayton64195a22011-02-23 00:35:02 +0000800 }
801 else
802 {
803 std::string normalized_triple_sstr (llvm::Triple::normalize(triple_stref));
804 triple_stref = normalized_triple_sstr;
Greg Clayton70512312012-05-08 01:45:38 +0000805 SetTriple (llvm::Triple (triple_stref));
806 }
807 }
808 else
809 Clear();
810 return IsValid();
811}
812
813bool
814ArchSpec::SetTriple (const char *triple_cstr, Platform *platform)
815{
816 if (triple_cstr && triple_cstr[0])
817 {
Greg Clayton9e6cffc2012-09-19 22:25:17 +0000818 if (ParseMachCPUDashSubtypeTriple (triple_cstr, *this))
819 return true;
820
Greg Clayton70512312012-05-08 01:45:38 +0000821 llvm::StringRef triple_stref (triple_cstr);
822 if (triple_stref.startswith (LLDB_ARCH_DEFAULT))
823 {
824 // Special case for the current host default architectures...
825 if (triple_stref.equals (LLDB_ARCH_DEFAULT_32BIT))
Zachary Turner13b18262014-08-20 16:42:51 +0000826 *this = HostInfo::GetArchitecture(HostInfo::eArchKind32);
Greg Clayton70512312012-05-08 01:45:38 +0000827 else if (triple_stref.equals (LLDB_ARCH_DEFAULT_64BIT))
Zachary Turner13b18262014-08-20 16:42:51 +0000828 *this = HostInfo::GetArchitecture(HostInfo::eArchKind64);
Greg Clayton70512312012-05-08 01:45:38 +0000829 else if (triple_stref.equals (LLDB_ARCH_DEFAULT))
Zachary Turner13b18262014-08-20 16:42:51 +0000830 *this = HostInfo::GetArchitecture(HostInfo::eArchKindDefault);
Greg Clayton70512312012-05-08 01:45:38 +0000831 }
832 else
833 {
834 ArchSpec raw_arch (triple_cstr);
835
836 std::string normalized_triple_sstr (llvm::Triple::normalize(triple_stref));
837 triple_stref = normalized_triple_sstr;
Greg Claytoneb0103f2011-04-07 22:46:35 +0000838 llvm::Triple normalized_triple (triple_stref);
839
840 const bool os_specified = normalized_triple.getOSName().size() > 0;
841 const bool vendor_specified = normalized_triple.getVendorName().size() > 0;
842 const bool env_specified = normalized_triple.getEnvironmentName().size() > 0;
843
844 // If we got an arch only, then default the vendor, os, environment
845 // to match the platform if one is supplied
846 if (!(os_specified || vendor_specified || env_specified))
847 {
848 if (platform)
849 {
850 // If we were given a platform, use the platform's system
851 // architecture. If this is not available (might not be
852 // connected) use the first supported architecture.
Greg Clayton70512312012-05-08 01:45:38 +0000853 ArchSpec compatible_arch;
Greg Clayton1e0c8842013-01-11 20:49:54 +0000854 if (platform->IsCompatibleArchitecture (raw_arch, false, &compatible_arch))
Greg Claytoneb0103f2011-04-07 22:46:35 +0000855 {
Greg Clayton70512312012-05-08 01:45:38 +0000856 if (compatible_arch.IsValid())
857 {
858 const llvm::Triple &compatible_triple = compatible_arch.GetTriple();
859 if (!vendor_specified)
860 normalized_triple.setVendor(compatible_triple.getVendor());
861 if (!os_specified)
862 normalized_triple.setOS(compatible_triple.getOS());
863 if (!env_specified && compatible_triple.getEnvironmentName().size())
864 normalized_triple.setEnvironment(compatible_triple.getEnvironment());
865 }
Greg Claytoneb0103f2011-04-07 22:46:35 +0000866 }
Greg Clayton70512312012-05-08 01:45:38 +0000867 else
Greg Claytoneb0103f2011-04-07 22:46:35 +0000868 {
Greg Clayton70512312012-05-08 01:45:38 +0000869 *this = raw_arch;
870 return IsValid();
Greg Claytoneb0103f2011-04-07 22:46:35 +0000871 }
872 }
873 else
874 {
875 // No platform specified, fall back to the host system for
876 // the default vendor, os, and environment.
Sean Callananbfb237bc2011-11-04 22:46:46 +0000877 llvm::Triple host_triple(llvm::sys::getDefaultTargetTriple());
Greg Clayton70512312012-05-08 01:45:38 +0000878 if (!vendor_specified)
879 normalized_triple.setVendor(host_triple.getVendor());
880 if (!vendor_specified)
881 normalized_triple.setOS(host_triple.getOS());
882 if (!env_specified && host_triple.getEnvironmentName().size())
883 normalized_triple.setEnvironment(host_triple.getEnvironment());
Greg Claytoneb0103f2011-04-07 22:46:35 +0000884 }
885 }
886 SetTriple (normalized_triple);
Greg Clayton64195a22011-02-23 00:35:02 +0000887 }
888 }
889 else
890 Clear();
891 return IsValid();
892}
893
Zachary Turner5e6f4522015-01-22 18:59:05 +0000894void
895ArchSpec::MergeFrom(const ArchSpec &other)
896{
Todd Fiala7df337f2015-10-13 23:41:19 +0000897 if (TripleVendorIsUnspecifiedUnknown() && !other.TripleVendorIsUnspecifiedUnknown())
Zachary Turner5e6f4522015-01-22 18:59:05 +0000898 GetTriple().setVendor(other.GetTriple().getVendor());
Todd Fiala7df337f2015-10-13 23:41:19 +0000899 if (TripleOSIsUnspecifiedUnknown() && !other.TripleOSIsUnspecifiedUnknown())
Zachary Turner5e6f4522015-01-22 18:59:05 +0000900 GetTriple().setOS(other.GetTriple().getOS());
901 if (GetTriple().getArch() == llvm::Triple::UnknownArch)
902 GetTriple().setArch(other.GetTriple().getArch());
Jason Molenda03fe45e2015-11-06 01:43:36 +0000903 if (GetTriple().getEnvironment() == llvm::Triple::UnknownEnvironment && !TripleVendorWasSpecified())
904 {
905 if (other.TripleVendorWasSpecified())
906 GetTriple().setEnvironment(other.GetTriple().getEnvironment());
907 }
Zachary Turner5e6f4522015-01-22 18:59:05 +0000908}
909
Greg Clayton64195a22011-02-23 00:35:02 +0000910bool
Ed Mastef6a13122015-06-05 13:03:08 +0000911ArchSpec::SetArchitecture (ArchitectureType arch_type, uint32_t cpu, uint32_t sub, uint32_t os)
Greg Clayton64195a22011-02-23 00:35:02 +0000912{
913 m_core = kCore_invalid;
914 bool update_triple = true;
915 const ArchDefinition *arch_def = FindArchDefinition(arch_type);
916 if (arch_def)
917 {
918 const ArchDefinitionEntry *arch_def_entry = FindArchDefinitionEntry (arch_def, cpu, sub);
919 if (arch_def_entry)
920 {
921 const CoreDefinition *core_def = FindCoreDefinition (arch_def_entry->core);
922 if (core_def)
923 {
924 m_core = core_def->core;
925 update_triple = false;
Greg Clayton593577a2011-09-21 03:57:31 +0000926 // Always use the architecture name because it might be more descriptive
927 // than the architecture enum ("armv7" -> llvm::Triple::arm).
928 m_triple.setArchName(llvm::StringRef(core_def->name));
Greg Clayton64195a22011-02-23 00:35:02 +0000929 if (arch_type == eArchTypeMachO)
930 {
931 m_triple.setVendor (llvm::Triple::Apple);
Greg Claytona3a6c122014-07-29 18:04:57 +0000932
Jason Molenda03fe45e2015-11-06 01:43:36 +0000933 // Don't set the OS. It could be simulator, macosx, ios, watchos, tvos. We could
934 // get close with the cpu type - but we can't get it right all of the time. Better
935 // to leave this unset so other sections of code will set it when they have more
936 // information.
937 // NB: don't call m_triple.setOS (llvm::Triple::UnknownOS). That sets the OSName to
938 // "unknown" and the ArchSpec::TripleVendorWasSpecified() method says that any
939 // OSName setting means it was specified.
Greg Clayton64195a22011-02-23 00:35:02 +0000940 }
Ed Mastef6a13122015-06-05 13:03:08 +0000941 else if (arch_type == eArchTypeELF)
942 {
Ed Mastef6a13122015-06-05 13:03:08 +0000943 switch (os)
944 {
Tamas Berghammered1fa202015-07-07 09:11:59 +0000945 case llvm::ELF::ELFOSABI_AIX: m_triple.setOS (llvm::Triple::OSType::AIX); break;
946 case llvm::ELF::ELFOSABI_FREEBSD: m_triple.setOS (llvm::Triple::OSType::FreeBSD); break;
947 case llvm::ELF::ELFOSABI_GNU: m_triple.setOS (llvm::Triple::OSType::Linux); break;
948 case llvm::ELF::ELFOSABI_NETBSD: m_triple.setOS (llvm::Triple::OSType::NetBSD); break;
949 case llvm::ELF::ELFOSABI_OPENBSD: m_triple.setOS (llvm::Triple::OSType::OpenBSD); break;
950 case llvm::ELF::ELFOSABI_SOLARIS: m_triple.setOS (llvm::Triple::OSType::Solaris); break;
Ed Mastef6a13122015-06-05 13:03:08 +0000951 }
Ed Mastef6a13122015-06-05 13:03:08 +0000952 }
Jason Molenda03fe45e2015-11-06 01:43:36 +0000953 else
954 {
955 m_triple.setVendor (llvm::Triple::UnknownVendor);
956 m_triple.setOS (llvm::Triple::UnknownOS);
957 }
Greg Clayton593577a2011-09-21 03:57:31 +0000958 // Fall back onto setting the machine type if the arch by name failed...
959 if (m_triple.getArch () == llvm::Triple::UnknownArch)
960 m_triple.setArch (core_def->machine);
Greg Clayton64195a22011-02-23 00:35:02 +0000961 }
962 }
963 }
964 CoreUpdated(update_triple);
965 return IsValid();
966}
967
Greg Clayton357132e2011-03-26 19:14:58 +0000968uint32_t
969ArchSpec::GetMinimumOpcodeByteSize() const
Greg Clayton64195a22011-02-23 00:35:02 +0000970{
Greg Clayton357132e2011-03-26 19:14:58 +0000971 const CoreDefinition *core_def = FindCoreDefinition (m_core);
972 if (core_def)
973 return core_def->min_opcode_byte_size;
974 return 0;
975}
976
977uint32_t
978ArchSpec::GetMaximumOpcodeByteSize() const
979{
980 const CoreDefinition *core_def = FindCoreDefinition (m_core);
981 if (core_def)
982 return core_def->max_opcode_byte_size;
983 return 0;
Greg Clayton64195a22011-02-23 00:35:02 +0000984}
985
Jason Molendaba813dc2012-11-04 03:20:05 +0000986bool
987ArchSpec::IsExactMatch (const ArchSpec& rhs) const
988{
Sean Callananbf4b7be2012-12-13 22:07:14 +0000989 return IsEqualTo (rhs, true);
Jason Molendaba813dc2012-11-04 03:20:05 +0000990}
991
992bool
993ArchSpec::IsCompatibleMatch (const ArchSpec& rhs) const
994{
Sean Callananbf4b7be2012-12-13 22:07:14 +0000995 return IsEqualTo (rhs, false);
Jason Molendaba813dc2012-11-04 03:20:05 +0000996}
997
998bool
Sean Callananbf4b7be2012-12-13 22:07:14 +0000999ArchSpec::IsEqualTo (const ArchSpec& rhs, bool exact_match) const
Jason Molendaba813dc2012-11-04 03:20:05 +00001000{
Todd Fialaa9ddb0e2014-01-18 03:02:39 +00001001 // explicitly ignoring m_distribution_id in this method.
1002
Jason Molendaba813dc2012-11-04 03:20:05 +00001003 if (GetByteOrder() != rhs.GetByteOrder())
1004 return false;
1005
1006 const ArchSpec::Core lhs_core = GetCore ();
1007 const ArchSpec::Core rhs_core = rhs.GetCore ();
1008
1009 const bool core_match = cores_match (lhs_core, rhs_core, true, exact_match);
1010
1011 if (core_match)
1012 {
1013 const llvm::Triple &lhs_triple = GetTriple();
1014 const llvm::Triple &rhs_triple = rhs.GetTriple();
1015
1016 const llvm::Triple::VendorType lhs_triple_vendor = lhs_triple.getVendor();
1017 const llvm::Triple::VendorType rhs_triple_vendor = rhs_triple.getVendor();
1018 if (lhs_triple_vendor != rhs_triple_vendor)
1019 {
Jason Molenda03fe45e2015-11-06 01:43:36 +00001020 const bool rhs_vendor_specified = rhs.TripleVendorWasSpecified();
1021 const bool lhs_vendor_specified = TripleVendorWasSpecified();
1022 // Both architectures had the vendor specified, so if they aren't
1023 // equal then we return false
1024 if (rhs_vendor_specified && lhs_vendor_specified)
1025 return false;
Jason Molendaba813dc2012-11-04 03:20:05 +00001026
1027 // Only fail if both vendor types are not unknown
1028 if (lhs_triple_vendor != llvm::Triple::UnknownVendor &&
1029 rhs_triple_vendor != llvm::Triple::UnknownVendor)
1030 return false;
1031 }
1032
1033 const llvm::Triple::OSType lhs_triple_os = lhs_triple.getOS();
1034 const llvm::Triple::OSType rhs_triple_os = rhs_triple.getOS();
1035 if (lhs_triple_os != rhs_triple_os)
1036 {
Jason Molenda03fe45e2015-11-06 01:43:36 +00001037 const bool rhs_os_specified = rhs.TripleOSWasSpecified();
1038 const bool lhs_os_specified = TripleOSWasSpecified();
1039 // Both architectures had the OS specified, so if they aren't
1040 // equal then we return false
1041 if (rhs_os_specified && lhs_os_specified)
1042 return false;
Greg Clayton7ab7f892014-05-29 21:33:45 +00001043
Greg Clayton3f19ada2014-07-10 23:33:37 +00001044 // Only fail if both os types are not unknown
1045 if (lhs_triple_os != llvm::Triple::UnknownOS &&
1046 rhs_triple_os != llvm::Triple::UnknownOS)
1047 return false;
Jason Molendaba813dc2012-11-04 03:20:05 +00001048 }
1049
1050 const llvm::Triple::EnvironmentType lhs_triple_env = lhs_triple.getEnvironment();
1051 const llvm::Triple::EnvironmentType rhs_triple_env = rhs_triple.getEnvironment();
1052
1053 if (lhs_triple_env != rhs_triple_env)
1054 {
1055 // Only fail if both environment types are not unknown
1056 if (lhs_triple_env != llvm::Triple::UnknownEnvironment &&
1057 rhs_triple_env != llvm::Triple::UnknownEnvironment)
1058 return false;
1059 }
1060 return true;
1061 }
1062 return false;
1063}
1064
Greg Clayton64195a22011-02-23 00:35:02 +00001065//===----------------------------------------------------------------------===//
1066// Helper methods.
1067
1068void
1069ArchSpec::CoreUpdated (bool update_triple)
1070{
1071 const CoreDefinition *core_def = FindCoreDefinition (m_core);
1072 if (core_def)
1073 {
1074 if (update_triple)
1075 m_triple = llvm::Triple(core_def->name, "unknown", "unknown");
1076 m_byte_order = core_def->default_byte_order;
1077 }
1078 else
1079 {
1080 if (update_triple)
1081 m_triple = llvm::Triple();
1082 m_byte_order = eByteOrderInvalid;
1083 }
1084}
1085
1086//===----------------------------------------------------------------------===//
1087// Operators.
1088
Greg Clayton70512312012-05-08 01:45:38 +00001089static bool
Jason Molendaba813dc2012-11-04 03:20:05 +00001090cores_match (const ArchSpec::Core core1, const ArchSpec::Core core2, bool try_inverse, bool enforce_exact_match)
Greg Clayton70512312012-05-08 01:45:38 +00001091{
Jason Molendaba813dc2012-11-04 03:20:05 +00001092 if (core1 == core2)
1093 return true;
1094
Greg Clayton70512312012-05-08 01:45:38 +00001095 switch (core1)
1096 {
Greg Clayton70512312012-05-08 01:45:38 +00001097 case ArchSpec::kCore_any:
1098 return true;
1099
Greg Clayton44362e02014-07-12 00:11:34 +00001100 case ArchSpec::eCore_arm_generic:
1101 if (enforce_exact_match)
1102 break;
Jason Molenda62e06812016-02-16 04:14:33 +00001103 LLVM_FALLTHROUGH;
Greg Clayton70512312012-05-08 01:45:38 +00001104 case ArchSpec::kCore_arm_any:
1105 if (core2 >= ArchSpec::kCore_arm_first && core2 <= ArchSpec::kCore_arm_last)
1106 return true;
1107 if (core2 >= ArchSpec::kCore_thumb_first && core2 <= ArchSpec::kCore_thumb_last)
1108 return true;
1109 if (core2 == ArchSpec::kCore_arm_any)
1110 return true;
1111 break;
Sylvestre Ledru1c9e0642014-08-18 14:53:42 +00001112
Greg Clayton70512312012-05-08 01:45:38 +00001113 case ArchSpec::kCore_x86_32_any:
1114 if ((core2 >= ArchSpec::kCore_x86_32_first && core2 <= ArchSpec::kCore_x86_32_last) || (core2 == ArchSpec::kCore_x86_32_any))
1115 return true;
1116 break;
Zachary Turnerad587ae42014-07-28 16:44:49 +00001117
1118 case ArchSpec::kCore_x86_64_any:
1119 if ((core2 >= ArchSpec::kCore_x86_64_first && core2 <= ArchSpec::kCore_x86_64_last) || (core2 == ArchSpec::kCore_x86_64_any))
1120 return true;
Sylvestre Ledru1c9e0642014-08-18 14:53:42 +00001121 break;
Zachary Turnerad587ae42014-07-28 16:44:49 +00001122
Greg Clayton70512312012-05-08 01:45:38 +00001123 case ArchSpec::kCore_ppc_any:
1124 if ((core2 >= ArchSpec::kCore_ppc_first && core2 <= ArchSpec::kCore_ppc_last) || (core2 == ArchSpec::kCore_ppc_any))
1125 return true;
1126 break;
Sylvestre Ledru1c9e0642014-08-18 14:53:42 +00001127
Greg Clayton70512312012-05-08 01:45:38 +00001128 case ArchSpec::kCore_ppc64_any:
1129 if ((core2 >= ArchSpec::kCore_ppc64_first && core2 <= ArchSpec::kCore_ppc64_last) || (core2 == ArchSpec::kCore_ppc64_any))
1130 return true;
1131 break;
1132
Jason Molendaa3a04522013-09-27 23:21:54 +00001133 case ArchSpec::eCore_arm_armv6m:
1134 if (!enforce_exact_match)
1135 {
Greg Clayton44362e02014-07-12 00:11:34 +00001136 if (core2 == ArchSpec::eCore_arm_generic)
1137 return true;
Jason Molendaa3a04522013-09-27 23:21:54 +00001138 try_inverse = false;
Jason Molendac7cda272013-09-27 23:29:10 +00001139 if (core2 == ArchSpec::eCore_arm_armv7)
Jason Molendaa3a04522013-09-27 23:21:54 +00001140 return true;
Jason Molendad607afd2015-06-25 22:37:57 +00001141 if (core2 == ArchSpec::eCore_arm_armv6m)
1142 return true;
Jason Molendaa3a04522013-09-27 23:21:54 +00001143 }
Sylvestre Ledru1c9e0642014-08-18 14:53:42 +00001144 break;
Deepak Panickal6d3df422014-02-19 11:16:46 +00001145
1146 case ArchSpec::kCore_hexagon_any:
1147 if ((core2 >= ArchSpec::kCore_hexagon_first && core2 <= ArchSpec::kCore_hexagon_last) || (core2 == ArchSpec::kCore_hexagon_any))
1148 return true;
Jason Molendaa3a04522013-09-27 23:21:54 +00001149 break;
1150
Jason Molenda8825c5c2015-10-08 21:48:35 +00001151 // v. https://en.wikipedia.org/wiki/ARM_Cortex-M#Silicon_customization
1152 // Cortex-M0 - ARMv6-M - armv6m
1153 // Cortex-M3 - ARMv7-M - armv7m
1154 // Cortex-M4 - ARMv7E-M - armv7em
Jason Molenda7a1559c2013-03-08 01:20:17 +00001155 case ArchSpec::eCore_arm_armv7em:
Jason Molendad607afd2015-06-25 22:37:57 +00001156 if (!enforce_exact_match)
1157 {
1158 if (core2 == ArchSpec::eCore_arm_generic)
1159 return true;
1160 if (core2 == ArchSpec::eCore_arm_armv7m)
1161 return true;
1162 if (core2 == ArchSpec::eCore_arm_armv6m)
1163 return true;
1164 if (core2 == ArchSpec::eCore_arm_armv7)
1165 return true;
1166 try_inverse = true;
1167 }
1168 break;
1169
Jason Molenda8825c5c2015-10-08 21:48:35 +00001170 // v. https://en.wikipedia.org/wiki/ARM_Cortex-M#Silicon_customization
1171 // Cortex-M0 - ARMv6-M - armv6m
1172 // Cortex-M3 - ARMv7-M - armv7m
1173 // Cortex-M4 - ARMv7E-M - armv7em
Jason Molendad607afd2015-06-25 22:37:57 +00001174 case ArchSpec::eCore_arm_armv7m:
1175 if (!enforce_exact_match)
1176 {
1177 if (core2 == ArchSpec::eCore_arm_generic)
1178 return true;
1179 if (core2 == ArchSpec::eCore_arm_armv6m)
1180 return true;
1181 if (core2 == ArchSpec::eCore_arm_armv7)
1182 return true;
1183 if (core2 == ArchSpec::eCore_arm_armv7em)
1184 return true;
1185 try_inverse = true;
1186 }
1187 break;
1188
Johnny Chen1083b0d2012-08-28 22:53:40 +00001189 case ArchSpec::eCore_arm_armv7f:
1190 case ArchSpec::eCore_arm_armv7k:
1191 case ArchSpec::eCore_arm_armv7s:
Jason Molendaba813dc2012-11-04 03:20:05 +00001192 if (!enforce_exact_match)
1193 {
Greg Clayton44362e02014-07-12 00:11:34 +00001194 if (core2 == ArchSpec::eCore_arm_generic)
1195 return true;
Jason Molendaba813dc2012-11-04 03:20:05 +00001196 if (core2 == ArchSpec::eCore_arm_armv7)
1197 return true;
Greg Clayton44362e02014-07-12 00:11:34 +00001198 try_inverse = false;
Jason Molendaba813dc2012-11-04 03:20:05 +00001199 }
Johnny Chen1083b0d2012-08-28 22:53:40 +00001200 break;
Sylvestre Ledru1c9e0642014-08-18 14:53:42 +00001201
Greg Clayton52edb362014-07-14 22:53:02 +00001202 case ArchSpec::eCore_x86_64_x86_64h:
1203 if (!enforce_exact_match)
1204 {
1205 try_inverse = false;
1206 if (core2 == ArchSpec::eCore_x86_64_x86_64)
1207 return true;
1208 }
1209 break;
Johnny Chen1083b0d2012-08-28 22:53:40 +00001210
Todd Fiala02e71812014-08-28 14:32:43 +00001211 case ArchSpec::eCore_arm_armv8:
1212 if (!enforce_exact_match)
1213 {
1214 if (core2 == ArchSpec::eCore_arm_arm64)
1215 return true;
1216 if (core2 == ArchSpec::eCore_arm_aarch64)
1217 return true;
1218 try_inverse = false;
1219 }
1220 break;
1221
1222 case ArchSpec::eCore_arm_aarch64:
1223 if (!enforce_exact_match)
1224 {
1225 if (core2 == ArchSpec::eCore_arm_arm64)
1226 return true;
1227 if (core2 == ArchSpec::eCore_arm_armv8)
1228 return true;
1229 try_inverse = false;
1230 }
1231 break;
1232
1233 case ArchSpec::eCore_arm_arm64:
1234 if (!enforce_exact_match)
1235 {
1236 if (core2 == ArchSpec::eCore_arm_aarch64)
1237 return true;
1238 if (core2 == ArchSpec::eCore_arm_armv8)
1239 return true;
1240 try_inverse = false;
1241 }
1242 break;
1243
Sagar Thakur6bee9612015-07-13 09:52:06 +00001244 case ArchSpec::eCore_mips32:
1245 if (!enforce_exact_match)
1246 {
1247 if (core2 >= ArchSpec::kCore_mips32_first && core2 <= ArchSpec::kCore_mips32_last)
1248 return true;
1249 try_inverse = false;
1250 }
1251 break;
1252
1253 case ArchSpec::eCore_mips32el:
1254 if (!enforce_exact_match)
1255 {
1256 if (core2 >= ArchSpec::kCore_mips32el_first && core2 <= ArchSpec::kCore_mips32el_last)
1257 return true;
1258 try_inverse = false;
1259 }
1260
Sagar Thakurce815e42015-06-03 10:14:24 +00001261 case ArchSpec::eCore_mips64:
Sagar Thakur6bee9612015-07-13 09:52:06 +00001262 if (!enforce_exact_match)
1263 {
1264 if (core2 >= ArchSpec::kCore_mips32_first && core2 <= ArchSpec::kCore_mips32_last)
1265 return true;
1266 if (core2 >= ArchSpec::kCore_mips64_first && core2 <= ArchSpec::kCore_mips64_last)
1267 return true;
1268 try_inverse = false;
1269 }
1270
1271 case ArchSpec::eCore_mips64el:
1272 if (!enforce_exact_match)
1273 {
1274 if (core2 >= ArchSpec::kCore_mips32el_first && core2 <= ArchSpec::kCore_mips32el_last)
1275 return true;
1276 if (core2 >= ArchSpec::kCore_mips64el_first && core2 <= ArchSpec::kCore_mips64el_last)
1277 return true;
1278 try_inverse = false;
1279 }
1280
Sagar Thakurce815e42015-06-03 10:14:24 +00001281 case ArchSpec::eCore_mips64r2:
1282 case ArchSpec::eCore_mips64r3:
1283 case ArchSpec::eCore_mips64r5:
Sagar Thakurce815e42015-06-03 10:14:24 +00001284 if (!enforce_exact_match)
1285 {
1286 if (core2 >= ArchSpec::kCore_mips32_first && core2 <= (core1 - 10))
1287 return true;
1288 if (core2 >= ArchSpec::kCore_mips64_first && core2 <= (core1 - 1))
1289 return true;
1290 try_inverse = false;
1291 }
1292 break;
1293
Sagar Thakurce815e42015-06-03 10:14:24 +00001294 case ArchSpec::eCore_mips64r2el:
1295 case ArchSpec::eCore_mips64r3el:
1296 case ArchSpec::eCore_mips64r5el:
Sagar Thakurce815e42015-06-03 10:14:24 +00001297 if (!enforce_exact_match)
1298 {
1299 if (core2 >= ArchSpec::kCore_mips32el_first && core2 <= (core1 - 10))
1300 return true;
1301 if (core2 >= ArchSpec::kCore_mips64el_first && core2 <= (core1 - 1))
1302 return true;
1303 try_inverse = false;
1304 }
1305 break;
1306
Sagar Thakur6bee9612015-07-13 09:52:06 +00001307 case ArchSpec::eCore_mips32r2:
1308 case ArchSpec::eCore_mips32r3:
1309 case ArchSpec::eCore_mips32r5:
1310 if (!enforce_exact_match)
1311 {
1312 if (core2 >= ArchSpec::kCore_mips32_first && core2 <= core1)
1313 return true;
1314 }
1315 break;
1316
1317 case ArchSpec::eCore_mips32r2el:
1318 case ArchSpec::eCore_mips32r3el:
1319 case ArchSpec::eCore_mips32r5el:
1320 if (!enforce_exact_match)
1321 {
1322 if (core2 >= ArchSpec::kCore_mips32el_first && core2 <= core1)
1323 return true;
1324 }
1325 break;
1326
1327 case ArchSpec::eCore_mips32r6:
1328 if (!enforce_exact_match)
1329 {
1330 if (core2 == ArchSpec::eCore_mips32 || core2 == ArchSpec::eCore_mips32r6)
1331 return true;
1332 }
1333 break;
1334
1335 case ArchSpec::eCore_mips32r6el:
1336 if (!enforce_exact_match)
1337 {
1338 if (core2 == ArchSpec::eCore_mips32el || core2 == ArchSpec::eCore_mips32r6el)
1339 return true;
1340 return true;
1341 }
1342 break;
1343
1344 case ArchSpec::eCore_mips64r6:
1345 if (!enforce_exact_match)
1346 {
1347 if (core2 == ArchSpec::eCore_mips32 || core2 == ArchSpec::eCore_mips32r6)
1348 return true;
1349 if (core2 == ArchSpec::eCore_mips64 || core2 == ArchSpec::eCore_mips64r6)
1350 return true;
1351 }
1352 break;
1353
1354 case ArchSpec::eCore_mips64r6el:
1355 if (!enforce_exact_match)
1356 {
1357 if (core2 == ArchSpec::eCore_mips32el || core2 == ArchSpec::eCore_mips32r6el)
1358 return true;
1359 if (core2 == ArchSpec::eCore_mips64el || core2 == ArchSpec::eCore_mips64r6el)
1360 return true;
1361 }
1362 break;
1363
Greg Clayton70512312012-05-08 01:45:38 +00001364 default:
1365 break;
1366 }
1367 if (try_inverse)
Jason Molendaba813dc2012-11-04 03:20:05 +00001368 return cores_match (core2, core1, false, enforce_exact_match);
Greg Clayton70512312012-05-08 01:45:38 +00001369 return false;
1370}
1371
Chris Lattner30fdc8d2010-06-08 16:52:24 +00001372bool
Chris Lattner30fdc8d2010-06-08 16:52:24 +00001373lldb_private::operator<(const ArchSpec& lhs, const ArchSpec& rhs)
1374{
Greg Clayton64195a22011-02-23 00:35:02 +00001375 const ArchSpec::Core lhs_core = lhs.GetCore ();
1376 const ArchSpec::Core rhs_core = rhs.GetCore ();
1377 return lhs_core < rhs_core;
Chris Lattner30fdc8d2010-06-08 16:52:24 +00001378}
Greg Claytona97c4d22014-12-09 23:31:02 +00001379
1380static void
1381StopInfoOverrideCallbackTypeARM(lldb_private::Thread &thread)
1382{
1383 // We need to check if we are stopped in Thumb mode in a IT instruction
1384 // and detect if the condition doesn't pass. If this is the case it means
1385 // we won't actually execute this instruction. If this happens we need to
1386 // clear the stop reason to no thread plans think we are stopped for a
1387 // reason and the plans should keep going.
1388 //
1389 // We do this because when single stepping many ARM processes, debuggers
1390 // often use the BVR/BCR registers that says "stop when the PC is not
1391 // equal to its current value". This method of stepping means we can end
1392 // up stopping on instructions inside an if/then block that wouldn't get
1393 // executed. By fixing this we can stop the debugger from seeming like
1394 // you stepped through both the "if" _and_ the "else" clause when source
1395 // level stepping because the debugger stops regardless due to the BVR/BCR
1396 // triggering a stop.
1397 //
1398 // It also means we can set breakpoints on instructions inside an an
1399 // if/then block and correctly skip them if we use the BKPT instruction.
1400 // The ARM and Thumb BKPT instructions are unconditional even when executed
1401 // in a Thumb IT block.
1402 //
1403 // If your debugger inserts software traps in ARM/Thumb code, it will
1404 // need to use 16 and 32 bit instruction for 16 and 32 bit thumb
1405 // instructions respectively. If your debugger inserts a 16 bit thumb
1406 // trap on top of a 32 bit thumb instruction for an opcode that is inside
1407 // an if/then, it will change the it/then to conditionally execute your
1408 // 16 bit trap and then cause your program to crash if it executes the
1409 // trailing 16 bits (the second half of the 32 bit thumb instruction you
1410 // partially overwrote).
1411
1412 RegisterContextSP reg_ctx_sp (thread.GetRegisterContext());
1413 if (reg_ctx_sp)
1414 {
1415 const uint32_t cpsr = reg_ctx_sp->GetFlags(0);
1416 if (cpsr != 0)
1417 {
1418 // Read the J and T bits to get the ISETSTATE
1419 const uint32_t J = Bit32(cpsr, 24);
1420 const uint32_t T = Bit32(cpsr, 5);
1421 const uint32_t ISETSTATE = J << 1 | T;
1422 if (ISETSTATE == 0)
1423 {
1424 // NOTE: I am pretty sure we want to enable the code below
1425 // that detects when we stop on an instruction in ARM mode
1426 // that is conditional and the condition doesn't pass. This
1427 // can happen if you set a breakpoint on an instruction that
1428 // is conditional. We currently will _always_ stop on the
1429 // instruction which is bad. You can also run into this while
1430 // single stepping and you could appear to run code in the "if"
1431 // and in the "else" clause because it would stop at all of the
1432 // conditional instructions in both.
1433 // In such cases, we really don't want to stop at this location.
1434 // I will check with the lldb-dev list first before I enable this.
1435#if 0
1436 // ARM mode: check for condition on intsruction
1437 const addr_t pc = reg_ctx_sp->GetPC();
1438 Error error;
1439 // If we fail to read the opcode we will get UINT64_MAX as the
1440 // result in "opcode" which we can use to detect if we read a
1441 // valid opcode.
1442 const uint64_t opcode = thread.GetProcess()->ReadUnsignedIntegerFromMemory(pc, 4, UINT64_MAX, error);
1443 if (opcode <= UINT32_MAX)
1444 {
1445 const uint32_t condition = Bits32((uint32_t)opcode, 31, 28);
1446 if (ARMConditionPassed(condition, cpsr) == false)
1447 {
1448 // We ARE stopped on an ARM instruction whose condition doesn't
1449 // pass so this instruction won't get executed.
1450 // Regardless of why it stopped, we need to clear the stop info
1451 thread.SetStopInfo (StopInfoSP());
1452 }
1453 }
1454#endif
1455 }
1456 else if (ISETSTATE == 1)
1457 {
1458 // Thumb mode
1459 const uint32_t ITSTATE = Bits32 (cpsr, 15, 10) << 2 | Bits32 (cpsr, 26, 25);
1460 if (ITSTATE != 0)
1461 {
1462 const uint32_t condition = Bits32(ITSTATE, 7, 4);
1463 if (ARMConditionPassed(condition, cpsr) == false)
1464 {
1465 // We ARE stopped in a Thumb IT instruction on an instruction whose
1466 // condition doesn't pass so this instruction won't get executed.
1467 // Regardless of why it stopped, we need to clear the stop info
1468 thread.SetStopInfo (StopInfoSP());
1469 }
1470 }
1471 }
1472 }
1473 }
1474}
1475
1476ArchSpec::StopInfoOverrideCallbackType
1477ArchSpec::GetStopInfoOverrideCallback () const
1478{
1479 const llvm::Triple::ArchType machine = GetMachine();
1480 if (machine == llvm::Triple::arm)
1481 return StopInfoOverrideCallbackTypeARM;
1482 return NULL;
1483}
Todd Fiala7df337f2015-10-13 23:41:19 +00001484
Jason Molenda03fe45e2015-11-06 01:43:36 +00001485bool
1486ArchSpec::IsFullySpecifiedTriple () const
1487{
1488 const auto& user_specified_triple = GetTriple();
1489
1490 bool user_triple_fully_specified = false;
1491
1492 if ((user_specified_triple.getOS() != llvm::Triple::UnknownOS) || TripleOSWasSpecified())
1493 {
1494 if ((user_specified_triple.getVendor() != llvm::Triple::UnknownVendor) || TripleVendorWasSpecified())
1495 {
1496 const unsigned unspecified = 0;
1497 if (user_specified_triple.getOSMajorVersion() != unspecified)
1498 {
1499 user_triple_fully_specified = true;
1500 }
1501 }
1502 }
1503
1504 return user_triple_fully_specified;
1505}
1506
1507void
1508ArchSpec::PiecewiseTripleCompare (const ArchSpec &other,
1509 bool &arch_different,
1510 bool &vendor_different,
1511 bool &os_different,
1512 bool &os_version_different,
1513 bool &env_different)
1514{
1515 const llvm::Triple &me(GetTriple());
1516 const llvm::Triple &them(other.GetTriple());
1517
1518 arch_different = (me.getArch() != them.getArch());
1519
1520 vendor_different = (me.getVendor() != them.getVendor());
1521
1522 os_different = (me.getOS() != them.getOS());
1523
1524 os_version_different = (me.getOSMajorVersion() != them.getOSMajorVersion());
1525
1526 env_different = (me.getEnvironment() != them.getEnvironment());
1527}
1528
Todd Fiala7df337f2015-10-13 23:41:19 +00001529void
1530ArchSpec::DumpTriple(Stream &s) const
1531{
1532 const llvm::Triple &triple = GetTriple();
1533 llvm::StringRef arch_str = triple.getArchName();
1534 llvm::StringRef vendor_str = triple.getVendorName();
1535 llvm::StringRef os_str = triple.getOSName();
1536
1537 s.Printf("%s-%s-%s",
1538 arch_str.empty() ? "*" : arch_str.str().c_str(),
1539 vendor_str.empty() ? "*" : vendor_str.str().c_str(),
1540 os_str.empty() ? "*" : os_str.str().c_str()
1541 );
1542}