blob: 694ff9b49431f65e46a3f171067e78e740afc120 [file] [log] [blame]
Jia Liuf54f60f2012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014#include "MipsISelLowering.h"
Craig Topperb25fda92012-03-17 18:46:09 +000015#include "InstPrinter/MipsInstPrinter.h"
16#include "MCTargetDesc/MipsBaseInfo.h"
Daniel Sanders0456c152014-11-07 14:24:31 +000017#include "MipsCCState.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Daniel Sanders8b59af12013-11-12 12:56:01 +000023#include "llvm/ADT/StringSwitch.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000024#include "llvm/CodeGen/CallingConvLower.h"
25#include "llvm/CodeGen/MachineFrameInfo.h"
26#include "llvm/CodeGen/MachineFunction.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
Eric Christopher79cc1e32014-09-02 22:28:02 +000028#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnera10fff52007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Vasileios Kalintiris2041b1d2015-07-30 12:39:33 +000030#include "llvm/CodeGen/FunctionLoweringInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000031#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000032#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/DerivedTypes.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000035#include "llvm/IR/GlobalVariable.h"
Akira Hatanaka90131ac2012-10-19 21:47:33 +000036#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000037#include "llvm/Support/Debug.h"
Torok Edwin56d06592009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000039#include "llvm/Support/raw_ostream.h"
Akira Hatanaka7473b472013-08-14 00:21:25 +000040#include <cctype>
NAKAMURA Takumie30303f2012-04-21 15:31:45 +000041
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000042using namespace llvm;
43
Chandler Carruth84e68b22014-04-22 02:41:26 +000044#define DEBUG_TYPE "mips-lower"
45
Akira Hatanaka90131ac2012-10-19 21:47:33 +000046STATISTIC(NumTailCalls, "Number of tail calls");
47
48static cl::opt<bool>
Akira Hatanaka59f299f2012-11-21 20:21:11 +000049LargeGOT("mxgot", cl::Hidden,
50 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
51
Akira Hatanaka1cb02422013-05-20 18:07:43 +000052static cl::opt<bool>
Akira Hatanakabe76cd02013-05-21 17:17:59 +000053NoZeroDivCheck("mno-check-zero-division", cl::Hidden,
Akira Hatanaka1cb02422013-05-20 18:07:43 +000054 cl::desc("MIPS: Don't trap on integer division by zero."),
55 cl::init(false));
56
Craig Topper840beec2014-04-04 05:16:06 +000057static const MCPhysReg Mips64DPRegs[8] = {
Akira Hatanakaac8c6692012-10-27 00:29:43 +000058 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
59 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
60};
61
Jia Liuf54f60f2012-02-28 07:46:26 +000062// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanaka73d78b72011-08-18 20:07:42 +000063// mask (Pos), and return true.
Jia Liuf54f60f2012-02-28 07:46:26 +000064// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka0bb60d892013-03-12 00:16:36 +000065static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanaka20cee2e2011-12-05 21:26:34 +000066 if (!isShiftedMask_64(I))
Akira Hatanaka4c0a7122013-10-07 19:33:02 +000067 return false;
Akira Hatanaka5360f882011-08-17 02:05:42 +000068
Benjamin Kramer5f6a9072015-02-12 15:35:40 +000069 Size = countPopulation(I);
Michael J. Spencerdf1ecbd72013-05-24 22:23:49 +000070 Pos = countTrailingZeros(I);
Akira Hatanaka73d78b72011-08-18 20:07:42 +000071 return true;
Akira Hatanaka5360f882011-08-17 02:05:42 +000072}
73
Akira Hatanaka96ca1822013-03-13 00:54:29 +000074SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanakab049aef2012-02-24 22:34:47 +000075 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
76 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
77}
78
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000079SDValue MipsTargetLowering::getTargetNode(GlobalAddressSDNode *N, EVT Ty,
80 SelectionDAG &DAG,
Akira Hatanaka96ca1822013-03-13 00:54:29 +000081 unsigned Flag) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000082 return DAG.getTargetGlobalAddress(N->getGlobal(), SDLoc(N), Ty, 0, Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +000083}
84
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000085SDValue MipsTargetLowering::getTargetNode(ExternalSymbolSDNode *N, EVT Ty,
86 SelectionDAG &DAG,
87 unsigned Flag) const {
88 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
89}
90
91SDValue MipsTargetLowering::getTargetNode(BlockAddressSDNode *N, EVT Ty,
92 SelectionDAG &DAG,
93 unsigned Flag) const {
94 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
95}
96
97SDValue MipsTargetLowering::getTargetNode(JumpTableSDNode *N, EVT Ty,
98 SelectionDAG &DAG,
99 unsigned Flag) const {
100 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
101}
102
103SDValue MipsTargetLowering::getTargetNode(ConstantPoolSDNode *N, EVT Ty,
104 SelectionDAG &DAG,
105 unsigned Flag) const {
106 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
107 N->getOffset(), Flag);
Akira Hatanakafd04ad42012-11-21 20:26:38 +0000108}
109
Chris Lattner5e693ed2009-07-28 03:13:23 +0000110const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
Matthias Braund04893f2015-05-07 21:33:59 +0000111 switch ((MipsISD::NodeType)Opcode) {
112 case MipsISD::FIRST_NUMBER: break;
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000113 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka91318df2012-10-19 20:59:39 +0000114 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000115 case MipsISD::Hi: return "MipsISD::Hi";
116 case MipsISD::Lo: return "MipsISD::Lo";
117 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +0000118 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000119 case MipsISD::Ret: return "MipsISD::Ret";
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +0000120 case MipsISD::ERet: return "MipsISD::ERet";
Akira Hatanakac0b02062013-01-30 00:26:49 +0000121 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000122 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
123 case MipsISD::FPCmp: return "MipsISD::FPCmp";
124 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
125 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000126 case MipsISD::TruncIntFP: return "MipsISD::TruncIntFP";
Akira Hatanakad98c99f2013-10-15 01:12:50 +0000127 case MipsISD::MFHI: return "MipsISD::MFHI";
128 case MipsISD::MFLO: return "MipsISD::MFLO";
129 case MipsISD::MTLOHI: return "MipsISD::MTLOHI";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000130 case MipsISD::Mult: return "MipsISD::Mult";
131 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000132 case MipsISD::MAdd: return "MipsISD::MAdd";
133 case MipsISD::MAddu: return "MipsISD::MAddu";
134 case MipsISD::MSub: return "MipsISD::MSub";
135 case MipsISD::MSubu: return "MipsISD::MSubu";
136 case MipsISD::DivRem: return "MipsISD::DivRem";
137 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanaka28721bd2013-03-30 01:14:04 +0000138 case MipsISD::DivRem16: return "MipsISD::DivRem16";
139 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanaka9dbb45b2011-05-23 21:13:59 +0000140 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
141 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakafaa88c02011-12-12 22:38:19 +0000142 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Matthias Braund04893f2015-05-07 21:33:59 +0000143 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000144 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanaka5360f882011-08-17 02:05:42 +0000145 case MipsISD::Ext: return "MipsISD::Ext";
146 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000147 case MipsISD::LWL: return "MipsISD::LWL";
148 case MipsISD::LWR: return "MipsISD::LWR";
149 case MipsISD::SWL: return "MipsISD::SWL";
150 case MipsISD::SWR: return "MipsISD::SWR";
151 case MipsISD::LDL: return "MipsISD::LDL";
152 case MipsISD::LDR: return "MipsISD::LDR";
153 case MipsISD::SDL: return "MipsISD::SDL";
154 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000155 case MipsISD::EXTP: return "MipsISD::EXTP";
156 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
157 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
158 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
159 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
160 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
161 case MipsISD::SHILO: return "MipsISD::SHILO";
162 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
Matthias Braund04893f2015-05-07 21:33:59 +0000163 case MipsISD::MULSAQ_S_W_PH: return "MipsISD::MULSAQ_S_W_PH";
164 case MipsISD::MAQ_S_W_PHL: return "MipsISD::MAQ_S_W_PHL";
165 case MipsISD::MAQ_S_W_PHR: return "MipsISD::MAQ_S_W_PHR";
166 case MipsISD::MAQ_SA_W_PHL: return "MipsISD::MAQ_SA_W_PHL";
167 case MipsISD::MAQ_SA_W_PHR: return "MipsISD::MAQ_SA_W_PHR";
168 case MipsISD::DPAU_H_QBL: return "MipsISD::DPAU_H_QBL";
169 case MipsISD::DPAU_H_QBR: return "MipsISD::DPAU_H_QBR";
170 case MipsISD::DPSU_H_QBL: return "MipsISD::DPSU_H_QBL";
171 case MipsISD::DPSU_H_QBR: return "MipsISD::DPSU_H_QBR";
172 case MipsISD::DPAQ_S_W_PH: return "MipsISD::DPAQ_S_W_PH";
173 case MipsISD::DPSQ_S_W_PH: return "MipsISD::DPSQ_S_W_PH";
174 case MipsISD::DPAQ_SA_L_W: return "MipsISD::DPAQ_SA_L_W";
175 case MipsISD::DPSQ_SA_L_W: return "MipsISD::DPSQ_SA_L_W";
176 case MipsISD::DPA_W_PH: return "MipsISD::DPA_W_PH";
177 case MipsISD::DPS_W_PH: return "MipsISD::DPS_W_PH";
178 case MipsISD::DPAQX_S_W_PH: return "MipsISD::DPAQX_S_W_PH";
179 case MipsISD::DPAQX_SA_W_PH: return "MipsISD::DPAQX_SA_W_PH";
180 case MipsISD::DPAX_W_PH: return "MipsISD::DPAX_W_PH";
181 case MipsISD::DPSX_W_PH: return "MipsISD::DPSX_W_PH";
182 case MipsISD::DPSQX_S_W_PH: return "MipsISD::DPSQX_S_W_PH";
183 case MipsISD::DPSQX_SA_W_PH: return "MipsISD::DPSQX_SA_W_PH";
184 case MipsISD::MULSA_W_PH: return "MipsISD::MULSA_W_PH";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000185 case MipsISD::MULT: return "MipsISD::MULT";
186 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liu434874d2013-03-04 01:06:54 +0000187 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka233ac532012-09-21 23:52:47 +0000188 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
189 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
190 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000191 case MipsISD::SHLL_DSP: return "MipsISD::SHLL_DSP";
192 case MipsISD::SHRA_DSP: return "MipsISD::SHRA_DSP";
193 case MipsISD::SHRL_DSP: return "MipsISD::SHRL_DSP";
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000194 case MipsISD::SETCC_DSP: return "MipsISD::SETCC_DSP";
195 case MipsISD::SELECT_CC_DSP: return "MipsISD::SELECT_CC_DSP";
Daniel Sandersce09d072013-08-28 12:14:50 +0000196 case MipsISD::VALL_ZERO: return "MipsISD::VALL_ZERO";
197 case MipsISD::VANY_ZERO: return "MipsISD::VANY_ZERO";
198 case MipsISD::VALL_NONZERO: return "MipsISD::VALL_NONZERO";
199 case MipsISD::VANY_NONZERO: return "MipsISD::VANY_NONZERO";
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000200 case MipsISD::VCEQ: return "MipsISD::VCEQ";
201 case MipsISD::VCLE_S: return "MipsISD::VCLE_S";
202 case MipsISD::VCLE_U: return "MipsISD::VCLE_U";
203 case MipsISD::VCLT_S: return "MipsISD::VCLT_S";
204 case MipsISD::VCLT_U: return "MipsISD::VCLT_U";
Daniel Sanders3ce56622013-09-24 12:18:31 +0000205 case MipsISD::VSMAX: return "MipsISD::VSMAX";
206 case MipsISD::VSMIN: return "MipsISD::VSMIN";
207 case MipsISD::VUMAX: return "MipsISD::VUMAX";
208 case MipsISD::VUMIN: return "MipsISD::VUMIN";
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000209 case MipsISD::VEXTRACT_SEXT_ELT: return "MipsISD::VEXTRACT_SEXT_ELT";
210 case MipsISD::VEXTRACT_ZEXT_ELT: return "MipsISD::VEXTRACT_ZEXT_ELT";
Daniel Sandersf7456c72013-09-23 13:22:24 +0000211 case MipsISD::VNOR: return "MipsISD::VNOR";
Daniel Sanderse5087042013-09-24 14:02:15 +0000212 case MipsISD::VSHF: return "MipsISD::VSHF";
Daniel Sanders26307182013-09-24 14:20:00 +0000213 case MipsISD::SHF: return "MipsISD::SHF";
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000214 case MipsISD::ILVEV: return "MipsISD::ILVEV";
215 case MipsISD::ILVOD: return "MipsISD::ILVOD";
216 case MipsISD::ILVL: return "MipsISD::ILVL";
217 case MipsISD::ILVR: return "MipsISD::ILVR";
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000218 case MipsISD::PCKEV: return "MipsISD::PCKEV";
219 case MipsISD::PCKOD: return "MipsISD::PCKOD";
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000220 case MipsISD::INSVE: return "MipsISD::INSVE";
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000221 }
Matthias Braund04893f2015-05-07 21:33:59 +0000222 return nullptr;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000223}
224
Eric Christopherb1526602014-09-19 23:30:42 +0000225MipsTargetLowering::MipsTargetLowering(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000226 const MipsSubtarget &STI)
Eric Christopher96e72c62015-01-29 23:27:36 +0000227 : TargetLowering(TM), Subtarget(STI), ABI(TM.getABI()) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000228 // Mips does not have i1 type, so use i32 for
Wesley Peck527da1b2010-11-23 03:31:01 +0000229 // setcc operations results (slt, sgt, ...).
Duncan Sands8d6e2e12008-11-23 15:47:28 +0000230 setBooleanContents(ZeroOrOneBooleanContent);
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000231 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000232 // The cmp.cond.fmt instruction in MIPS32r6/MIPS64r6 uses 0 and -1 like MSA
233 // does. Integer booleans still use 0 and 1.
Eric Christopher1c29a652014-07-18 22:55:25 +0000234 if (Subtarget.hasMips32r6())
Daniel Sanderscbd44c52014-07-10 10:18:12 +0000235 setBooleanContents(ZeroOrOneBooleanContent,
236 ZeroOrNegativeOneBooleanContent);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000237
Wesley Peck527da1b2010-11-23 03:31:01 +0000238 // Load extented operations for i1 types must be promoted
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000239 for (MVT VT : MVT::integer_valuetypes()) {
240 setLoadExtAction(ISD::EXTLOAD, VT, MVT::i1, Promote);
241 setLoadExtAction(ISD::ZEXTLOAD, VT, MVT::i1, Promote);
242 setLoadExtAction(ISD::SEXTLOAD, VT, MVT::i1, Promote);
243 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000244
Pirama Arumuga Nainar34056de2015-04-20 20:15:36 +0000245 // MIPS doesn't have extending float->double load/store. Set LoadExtAction
246 // for f32, f16
247 for (MVT VT : MVT::fp_valuetypes()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000248 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f32, Expand);
Pirama Arumuga Nainar34056de2015-04-20 20:15:36 +0000249 setLoadExtAction(ISD::EXTLOAD, VT, MVT::f16, Expand);
250 }
251
252 // Set LoadExtAction for f16 vectors to Expand
253 for (MVT VT : MVT::fp_vector_valuetypes()) {
254 MVT F16VT = MVT::getVectorVT(MVT::f16, VT.getVectorNumElements());
255 if (F16VT.isValid())
256 setLoadExtAction(ISD::EXTLOAD, VT, F16VT, Expand);
257 }
258
259 setTruncStoreAction(MVT::f32, MVT::f16, Expand);
260 setTruncStoreAction(MVT::f64, MVT::f16, Expand);
261
Owen Anderson9f944592009-08-11 20:47:22 +0000262 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman39d6faa2009-07-17 02:28:12 +0000263
Wesley Peck527da1b2010-11-23 03:31:01 +0000264 // Used by legalize types to correctly generate the setcc result.
265 // Without this, every float setcc comes with a AND/OR with the result,
266 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000267 // which is used implicitly by brcond and select operations.
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000268 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +0000269
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000270 // Mips Custom Operations
Akira Hatanaka0f693a82013-03-06 21:32:03 +0000271 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000272 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +0000273 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000274 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
275 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
276 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
277 setOperationAction(ISD::SELECT, MVT::f32, Custom);
278 setOperationAction(ISD::SELECT, MVT::f64, Custom);
279 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanakab7f78592012-03-09 23:46:03 +0000280 setOperationAction(ISD::SETCC, MVT::f32, Custom);
281 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson9f944592009-08-11 20:47:22 +0000282 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000283 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
284 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000285 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000286
Eric Christopher1c29a652014-07-18 22:55:25 +0000287 if (Subtarget.isGP64bit()) {
Akira Hatanakada00aa82012-03-10 00:03:50 +0000288 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
289 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
290 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
291 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
292 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
293 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000294 setOperationAction(ISD::LOAD, MVT::i64, Custom);
295 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000296 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +0000297 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
298 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
299 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Akira Hatanakada00aa82012-03-10 00:03:50 +0000300 }
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +0000301
Eric Christopher1c29a652014-07-18 22:55:25 +0000302 if (!Subtarget.isGP64bit()) {
Akira Hatanaka0a8ab712012-05-09 00:55:21 +0000303 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
304 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
305 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
306 }
307
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000308 setOperationAction(ISD::ADD, MVT::i32, Custom);
Eric Christopher1c29a652014-07-18 22:55:25 +0000309 if (Subtarget.isGP64bit())
Akira Hatanaka28e02ec2012-11-07 19:10:58 +0000310 setOperationAction(ISD::ADD, MVT::i64, Custom);
311
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000312 setOperationAction(ISD::SDIV, MVT::i32, Expand);
313 setOperationAction(ISD::SREM, MVT::i32, Expand);
314 setOperationAction(ISD::UDIV, MVT::i32, Expand);
315 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakab1538f92011-10-03 21:06:13 +0000316 setOperationAction(ISD::SDIV, MVT::i64, Expand);
317 setOperationAction(ISD::SREM, MVT::i64, Expand);
318 setOperationAction(ISD::UDIV, MVT::i64, Expand);
319 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000320
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000321 // Operations not directly supported by Mips.
Tom Stellardb1588fc2013-03-08 15:36:57 +0000322 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
323 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
324 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
325 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Tom Stellard3787b122014-06-10 16:01:29 +0000326 setOperationAction(ISD::SELECT_CC, MVT::i32, Expand);
327 setOperationAction(ISD::SELECT_CC, MVT::i64, Expand);
Matt Arsenaulta0e5cd52016-01-11 16:44:48 +0000328 setOperationAction(ISD::SELECT_CC, MVT::f32, Expand);
329 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000330 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000331 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000332 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanaka79aed152011-12-20 23:40:56 +0000333 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000334 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000335 if (Subtarget.hasCnMips()) {
Kai Nacke93fe5e82014-03-20 11:51:58 +0000336 setOperationAction(ISD::CTPOP, MVT::i32, Legal);
337 setOperationAction(ISD::CTPOP, MVT::i64, Legal);
338 } else {
339 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
340 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
341 }
Owen Anderson9f944592009-08-11 20:47:22 +0000342 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka410ce9c2011-12-21 00:14:05 +0000343 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth637cc6a2011-12-13 01:56:10 +0000344 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
345 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
346 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
347 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000348 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000349 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka33a25af2012-07-31 20:54:48 +0000350 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
351 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000352
Eric Christopher1c29a652014-07-18 22:55:25 +0000353 if (!Subtarget.hasMips32r2())
Bruno Cardoso Lopesd47180e2010-12-09 17:32:30 +0000354 setOperationAction(ISD::ROTR, MVT::i32, Expand);
355
Eric Christopher1c29a652014-07-18 22:55:25 +0000356 if (!Subtarget.hasMips64r2())
Akira Hatanaka7ba8a8d2011-09-30 18:51:46 +0000357 setOperationAction(ISD::ROTR, MVT::i64, Expand);
358
Owen Anderson9f944592009-08-11 20:47:22 +0000359 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000360 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000361 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes22b69db2011-03-04 18:54:14 +0000362 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng0e88c7d2013-01-29 02:32:37 +0000363 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
364 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000365 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
366 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanakadfb8cda2011-05-23 22:23:58 +0000367 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson9f944592009-08-11 20:47:22 +0000368 setOperationAction(ISD::FLOG, MVT::f32, Expand);
369 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
370 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
371 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarichf03fa182011-07-08 21:39:21 +0000372 setOperationAction(ISD::FMA, MVT::f32, Expand);
373 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka0603ad82012-03-29 18:43:11 +0000374 setOperationAction(ISD::FREM, MVT::f32, Expand);
375 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000376
Pirama Arumuga Nainar34056de2015-04-20 20:15:36 +0000377 // Lower f16 conversion operations into library calls
378 setOperationAction(ISD::FP16_TO_FP, MVT::f32, Expand);
379 setOperationAction(ISD::FP_TO_FP16, MVT::f32, Expand);
380 setOperationAction(ISD::FP16_TO_FP, MVT::f64, Expand);
381 setOperationAction(ISD::FP_TO_FP16, MVT::f64, Expand);
382
Akira Hatanakac0b02062013-01-30 00:26:49 +0000383 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
384
Daniel Sanders2b553d42014-08-01 09:17:39 +0000385 setOperationAction(ISD::VASTART, MVT::Other, Custom);
386 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Bruno Cardoso Lopes048ffab2011-03-09 19:22:22 +0000387 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
388 setOperationAction(ISD::VAEND, MVT::Other, Expand);
389
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +0000390 // Use the default for now
Owen Anderson9f944592009-08-11 20:47:22 +0000391 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
392 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman26a48482011-07-27 22:21:52 +0000393
Vasileios Kalintirisb04672c2015-11-06 12:07:20 +0000394 if (!Subtarget.isGP64bit()) {
395 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
396 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
397 }
Eli Friedman7dfa7912011-08-29 18:23:02 +0000398
Eli Friedman30a49e92011-08-03 21:06:02 +0000399 setInsertFencesForAtomic(true);
400
Eric Christopher1c29a652014-07-18 22:55:25 +0000401 if (!Subtarget.hasMips32r2()) {
Owen Anderson9f944592009-08-11 20:47:22 +0000402 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
403 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000404 }
405
Daniel Sanders070fd1c2014-05-12 12:41:59 +0000406 // MIPS16 lacks MIPS32's clz and clo instructions.
Eric Christopher1c29a652014-07-18 22:55:25 +0000407 if (!Subtarget.hasMips32() || Subtarget.inMips16Mode())
Owen Anderson9f944592009-08-11 20:47:22 +0000408 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000409 if (!Subtarget.hasMips64())
Akira Hatanaka1d8efab2011-12-21 00:20:27 +0000410 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
Bruno Cardoso Lopes93da7e62008-08-08 06:16:31 +0000411
Eric Christopher1c29a652014-07-18 22:55:25 +0000412 if (!Subtarget.hasMips32r2())
Owen Anderson9f944592009-08-11 20:47:22 +0000413 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Eric Christopher1c29a652014-07-18 22:55:25 +0000414 if (!Subtarget.hasMips64r2())
Akira Hatanaka4706ac92011-12-20 23:56:43 +0000415 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +0000416
Eric Christopher1c29a652014-07-18 22:55:25 +0000417 if (Subtarget.isGP64bit()) {
Ahmed Bougacha2b6917b2015-01-08 00:51:32 +0000418 setLoadExtAction(ISD::SEXTLOAD, MVT::i64, MVT::i32, Custom);
419 setLoadExtAction(ISD::ZEXTLOAD, MVT::i64, MVT::i32, Custom);
420 setLoadExtAction(ISD::EXTLOAD, MVT::i64, MVT::i32, Custom);
Akira Hatanaka019e5922012-06-02 00:04:42 +0000421 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
422 }
423
Akira Hatanakaa3d9ab92013-07-26 20:58:55 +0000424 setOperationAction(ISD::TRAP, MVT::Other, Legal);
425
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000426 setTargetDAGCombine(ISD::SDIVREM);
427 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka5e152182012-03-08 03:26:37 +0000428 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000429 setTargetDAGCombine(ISD::AND);
430 setTargetDAGCombine(ISD::OR);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000431 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000432
Eric Christopher1c29a652014-07-18 22:55:25 +0000433 setMinFunctionAlignment(Subtarget.isGP64bit() ? 3 : 2);
Eli Friedman2518f832011-05-06 20:34:06 +0000434
Daniel Sanders2b553d42014-08-01 09:17:39 +0000435 // The arguments on the stack are defined in terms of 4-byte slots on O32
436 // and 8-byte slots on N32/N64.
Eric Christopher96e72c62015-01-29 23:27:36 +0000437 setMinStackArgumentAlignment((ABI.IsN32() || ABI.IsN64()) ? 8 : 4);
Daniel Sanders2b553d42014-08-01 09:17:39 +0000438
Eric Christopher96e72c62015-01-29 23:27:36 +0000439 setStackPointerRegisterToSaveRestore(ABI.IsN64() ? Mips::SP_64 : Mips::SP);
Akira Hatanakaaa560002011-05-26 18:59:03 +0000440
Jim Grosbach341ad3e2013-02-20 21:13:59 +0000441 MaxStoresPerMemcpy = 16;
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000442
Eric Christopher1c29a652014-07-18 22:55:25 +0000443 isMicroMips = Subtarget.inMicroMipsMode();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000444}
445
Eric Christopherb1526602014-09-19 23:30:42 +0000446const MipsTargetLowering *MipsTargetLowering::create(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000447 const MipsSubtarget &STI) {
448 if (STI.inMips16Mode())
449 return llvm::createMips16TargetLowering(TM, STI);
Jia Liuf54f60f2012-02-28 07:46:26 +0000450
Eric Christopher8924d272014-07-18 23:25:04 +0000451 return llvm::createMipsSETargetLowering(TM, STI);
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000452}
453
Reed Kotler720c5ca2014-04-17 22:15:34 +0000454// Create a fast isel object.
455FastISel *
456MipsTargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
457 const TargetLibraryInfo *libInfo) const {
Vasileios Kalintiris2041b1d2015-07-30 12:39:33 +0000458 if (!funcInfo.MF->getTarget().Options.EnableFastISel)
Reed Kotler720c5ca2014-04-17 22:15:34 +0000459 return TargetLowering::createFastISel(funcInfo, libInfo);
460 return Mips::createFastISel(funcInfo, libInfo);
461}
462
Mehdi Amini44ede332015-07-09 02:09:04 +0000463EVT MipsTargetLowering::getSetCCResultType(const DataLayout &, LLVMContext &,
464 EVT VT) const {
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000465 if (!VT.isVector())
466 return MVT::i32;
467 return VT.changeVectorElementTypeToInteger();
Scott Michela6729e82008-03-10 15:42:14 +0000468}
469
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000470static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000471 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000472 const MipsSubtarget &Subtarget) {
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000473 if (DCI.isBeforeLegalizeOps())
474 return SDValue();
475
Akira Hatanakab1538f92011-10-03 21:06:13 +0000476 EVT Ty = N->getValueType(0);
Akira Hatanaka8002a3f2013-08-14 00:47:08 +0000477 unsigned LO = (Ty == MVT::i32) ? Mips::LO0 : Mips::LO0_64;
478 unsigned HI = (Ty == MVT::i32) ? Mips::HI0 : Mips::HI0_64;
Akira Hatanakabe8612f2013-03-30 01:36:35 +0000479 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
480 MipsISD::DivRemU16;
Andrew Trickef9de2a2013-05-25 02:42:55 +0000481 SDLoc DL(N);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000482
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000483 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000484 N->getOperand(0), N->getOperand(1));
485 SDValue InChain = DAG.getEntryNode();
486 SDValue InGlue = DivRem;
487
488 // insert MFLO
489 if (N->hasAnyUseOfValue(0)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000490 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000491 InGlue);
492 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
493 InChain = CopyFromLo.getValue(1);
494 InGlue = CopyFromLo.getValue(2);
495 }
496
497 // insert MFHI
498 if (N->hasAnyUseOfValue(1)) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000499 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakab1538f92011-10-03 21:06:13 +0000500 HI, Ty, InGlue);
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000501 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
502 }
503
504 return SDValue();
505}
506
Akira Hatanaka89af5892013-04-18 01:00:46 +0000507static Mips::CondCode condCodeToFCC(ISD::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000508 switch (CC) {
509 default: llvm_unreachable("Unknown fp condition code!");
510 case ISD::SETEQ:
511 case ISD::SETOEQ: return Mips::FCOND_OEQ;
512 case ISD::SETUNE: return Mips::FCOND_UNE;
513 case ISD::SETLT:
514 case ISD::SETOLT: return Mips::FCOND_OLT;
515 case ISD::SETGT:
516 case ISD::SETOGT: return Mips::FCOND_OGT;
517 case ISD::SETLE:
518 case ISD::SETOLE: return Mips::FCOND_OLE;
519 case ISD::SETGE:
520 case ISD::SETOGE: return Mips::FCOND_OGE;
521 case ISD::SETULT: return Mips::FCOND_ULT;
522 case ISD::SETULE: return Mips::FCOND_ULE;
523 case ISD::SETUGT: return Mips::FCOND_UGT;
524 case ISD::SETUGE: return Mips::FCOND_UGE;
525 case ISD::SETUO: return Mips::FCOND_UN;
526 case ISD::SETO: return Mips::FCOND_OR;
527 case ISD::SETNE:
528 case ISD::SETONE: return Mips::FCOND_ONE;
529 case ISD::SETUEQ: return Mips::FCOND_UEQ;
530 }
531}
532
533
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000534/// This function returns true if the floating point conditional branches and
535/// conditional moves which use condition code CC should be inverted.
536static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000537 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
538 return false;
539
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000540 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
541 "Illegal Condition Code");
Akira Hatanakaa5352702011-03-31 18:26:17 +0000542
Akira Hatanaka9e1d3692011-12-19 19:52:25 +0000543 return true;
Akira Hatanakaa5352702011-03-31 18:26:17 +0000544}
545
546// Creates and returns an FPCmp node from a setcc node.
547// Returns Op if setcc is not a floating point comparison.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000548static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanakaa5352702011-03-31 18:26:17 +0000549 // must be a SETCC node
550 if (Op.getOpcode() != ISD::SETCC)
551 return Op;
552
553 SDValue LHS = Op.getOperand(0);
554
555 if (!LHS.getValueType().isFloatingPoint())
556 return Op;
557
558 SDValue RHS = Op.getOperand(1);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000559 SDLoc DL(Op);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000560
Akira Hatanakaaef55c82011-04-15 21:00:26 +0000561 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
562 // node if necessary.
Akira Hatanakaa5352702011-03-31 18:26:17 +0000563 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
564
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000565 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000566 DAG.getConstant(condCodeToFCC(CC), DL, MVT::i32));
Akira Hatanakaa5352702011-03-31 18:26:17 +0000567}
568
569// Creates and returns a CMovFPT/F node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000570static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000571 SDValue False, SDLoc DL) {
Akira Hatanakaf0ea5002013-03-30 01:16:38 +0000572 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
573 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000574 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000575
576 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
Akira Hatanaka8bce21c2013-07-26 20:51:20 +0000577 True.getValueType(), True, FCC0, False, Cond);
Akira Hatanakaa5352702011-03-31 18:26:17 +0000578}
579
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000580static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000581 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000582 const MipsSubtarget &Subtarget) {
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000583 if (DCI.isBeforeLegalizeOps())
584 return SDValue();
585
586 SDValue SetCC = N->getOperand(0);
587
588 if ((SetCC.getOpcode() != ISD::SETCC) ||
589 !SetCC.getOperand(0).getValueType().isInteger())
590 return SDValue();
591
592 SDValue False = N->getOperand(2);
593 EVT FalseTy = False.getValueType();
594
595 if (!FalseTy.isInteger())
596 return SDValue();
597
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000598 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(False);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000599
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000600 // If the RHS (False) is 0, we swap the order of the operands
601 // of ISD::SELECT (obviously also inverting the condition) so that we can
602 // take advantage of conditional moves using the $0 register.
603 // Example:
604 // return (a != 0) ? x : 0;
605 // load $reg, x
606 // movz $reg, $0, a
607 if (!FalseC)
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000608 return SDValue();
609
Andrew Trickef9de2a2013-05-25 02:42:55 +0000610 const SDLoc DL(N);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000611
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000612 if (!FalseC->getZExtValue()) {
613 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
614 SDValue True = N->getOperand(1);
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000615
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000616 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
617 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
618
619 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
620 }
621
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000622 // If both operands are integer constants there's a possibility that we
623 // can do some interesting optimizations.
624 SDValue True = N->getOperand(1);
625 ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(True);
626
627 if (!TrueC || !True.getValueType().isInteger())
628 return SDValue();
629
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000630 // We'll also ignore MVT::i64 operands as this optimizations proves
631 // to be ineffective because of the required sign extensions as the result
632 // of a SETCC operator is always MVT::i32 for non-vector types.
633 if (True.getValueType() == MVT::i64)
634 return SDValue();
635
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000636 int64_t Diff = TrueC->getSExtValue() - FalseC->getSExtValue();
637
638 // 1) (a < x) ? y : y-1
639 // slti $reg1, a, x
640 // addiu $reg2, $reg1, y-1
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +0000641 if (Diff == 1)
642 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, False);
Matheus Almeidaa6beac12013-12-05 12:07:05 +0000643
644 // 2) (a < x) ? y-1 : y
645 // slti $reg1, a, x
646 // xor $reg1, $reg1, 1
647 // addiu $reg2, $reg1, y-1
648 if (Diff == -1) {
649 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
650 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
651 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
652 return DAG.getNode(ISD::ADD, DL, SetCC.getValueType(), SetCC, True);
653 }
654
Matheus Almeidaa611c0f2013-12-05 11:56:56 +0000655 // Couldn't optimize.
656 return SDValue();
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000657}
658
Vasileios Kalintirise741eb22015-03-02 12:47:32 +0000659static SDValue performCMovFPCombine(SDNode *N, SelectionDAG &DAG,
660 TargetLowering::DAGCombinerInfo &DCI,
661 const MipsSubtarget &Subtarget) {
662 if (DCI.isBeforeLegalizeOps())
663 return SDValue();
664
665 SDValue ValueIfTrue = N->getOperand(0), ValueIfFalse = N->getOperand(2);
666
667 ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(ValueIfFalse);
668 if (!FalseC || FalseC->getZExtValue())
669 return SDValue();
670
671 // Since RHS (False) is 0, we swap the order of the True/False operands
672 // (obviously also inverting the condition) so that we can
673 // take advantage of conditional moves using the $0 register.
674 // Example:
675 // return (a != 0) ? x : 0;
676 // load $reg, x
677 // movz $reg, $0, a
678 unsigned Opc = (N->getOpcode() == MipsISD::CMovFP_T) ? MipsISD::CMovFP_F :
679 MipsISD::CMovFP_T;
680
681 SDValue FCC = N->getOperand(1), Glue = N->getOperand(3);
Vasileios Kalintiris2ef28882015-03-04 12:10:18 +0000682 return DAG.getNode(Opc, SDLoc(N), ValueIfFalse.getValueType(),
683 ValueIfFalse, FCC, ValueIfTrue, Glue);
Vasileios Kalintirise741eb22015-03-02 12:47:32 +0000684}
685
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000686static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000687 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000688 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000689 // Pattern match EXT.
690 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
691 // => ext $dst, $src, size, pos
Eric Christopher1c29a652014-07-18 22:55:25 +0000692 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000693 return SDValue();
694
695 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000696 unsigned ShiftRightOpc = ShiftRight.getOpcode();
697
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000698 // Op's first operand must be a shift right.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000699 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000700 return SDValue();
701
702 // The second operand of the shift must be an immediate.
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000703 ConstantSDNode *CN;
704 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
705 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000706
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000707 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000708 uint64_t SMPos, SMSize;
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000709
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000710 // Op's second operand must be a shifted mask.
711 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000712 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000713 return SDValue();
714
715 // Return if the shifted mask does not start at bit 0 or the sum of its size
716 // and Pos exceeds the word's size.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000717 EVT ValTy = N->getValueType(0);
718 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000719 return SDValue();
720
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000721 SDLoc DL(N);
722 return DAG.getNode(MipsISD::Ext, DL, ValTy,
723 ShiftRight.getOperand(0),
724 DAG.getConstant(Pos, DL, MVT::i32),
725 DAG.getConstant(SMSize, DL, MVT::i32));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000726}
Jia Liuf54f60f2012-02-28 07:46:26 +0000727
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000728static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000729 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000730 const MipsSubtarget &Subtarget) {
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000731 // Pattern match INS.
732 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liuf54f60f2012-02-28 07:46:26 +0000733 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000734 // => ins $dst, $src, size, pos, $src1
Eric Christopher1c29a652014-07-18 22:55:25 +0000735 if (DCI.isBeforeLegalizeOps() || !Subtarget.hasExtractInsert())
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000736 return SDValue();
737
738 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
739 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
740 ConstantSDNode *CN;
741
742 // See if Op's first operand matches (and $src1 , mask0).
743 if (And0.getOpcode() != ISD::AND)
744 return SDValue();
745
746 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000747 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000748 return SDValue();
749
750 // See if Op's second operand matches (and (shl $src, pos), mask1).
751 if (And1.getOpcode() != ISD::AND)
752 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000753
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000754 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000755 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000756 return SDValue();
757
758 // The shift masks must have the same position and size.
759 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
760 return SDValue();
761
762 SDValue Shl = And1.getOperand(0);
763 if (Shl.getOpcode() != ISD::SHL)
764 return SDValue();
765
766 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
767 return SDValue();
768
769 unsigned Shamt = CN->getZExtValue();
770
771 // Return if the shift amount and the first bit position of mask are not the
Jia Liuf54f60f2012-02-28 07:46:26 +0000772 // same.
Akira Hatanaka20cee2e2011-12-05 21:26:34 +0000773 EVT ValTy = N->getValueType(0);
774 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000775 return SDValue();
Jia Liuf54f60f2012-02-28 07:46:26 +0000776
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000777 SDLoc DL(N);
778 return DAG.getNode(MipsISD::Ins, DL, ValTy, Shl.getOperand(0),
779 DAG.getConstant(SMPos0, DL, MVT::i32),
780 DAG.getConstant(SMSize0, DL, MVT::i32),
781 And0.getOperand(0));
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000782}
Jia Liuf54f60f2012-02-28 07:46:26 +0000783
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000784static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000785 TargetLowering::DAGCombinerInfo &DCI,
Eric Christopher1c29a652014-07-18 22:55:25 +0000786 const MipsSubtarget &Subtarget) {
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000787 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
788
789 if (DCI.isBeforeLegalizeOps())
790 return SDValue();
791
792 SDValue Add = N->getOperand(1);
793
794 if (Add.getOpcode() != ISD::ADD)
795 return SDValue();
796
797 SDValue Lo = Add.getOperand(1);
798
799 if ((Lo.getOpcode() != MipsISD::Lo) ||
800 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
801 return SDValue();
802
803 EVT ValTy = N->getValueType(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +0000804 SDLoc DL(N);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000805
806 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
807 Add.getOperand(0));
808 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
809}
810
Bruno Cardoso Lopes61a61e92011-02-10 18:05:10 +0000811SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000812 const {
813 SelectionDAG &DAG = DCI.DAG;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000814 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000815
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000816 switch (Opc) {
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000817 default: break;
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +0000818 case ISD::SDIVREM:
819 case ISD::UDIVREM:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000820 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka7dd7c082012-03-08 02:14:24 +0000821 case ISD::SELECT:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000822 return performSELECTCombine(N, DAG, DCI, Subtarget);
Vasileios Kalintirise741eb22015-03-02 12:47:32 +0000823 case MipsISD::CMovFP_F:
824 case MipsISD::CMovFP_T:
825 return performCMovFPCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000826 case ISD::AND:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000827 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka184b63d2011-08-17 17:45:08 +0000828 case ISD::OR:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000829 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanakadf5205e2012-06-13 20:33:18 +0000830 case ISD::ADD:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000831 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +0000832 }
833
834 return SDValue();
835}
836
Sanjay Patelf7401292015-11-11 17:24:56 +0000837bool MipsTargetLowering::isCheapToSpeculateCttz() const {
838 return Subtarget.hasMips32();
839}
840
841bool MipsTargetLowering::isCheapToSpeculateCtlz() const {
842 return Subtarget.hasMips32();
843}
844
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000845void
846MipsTargetLowering::LowerOperationWrapper(SDNode *N,
847 SmallVectorImpl<SDValue> &Results,
848 SelectionDAG &DAG) const {
849 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
850
851 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
852 Results.push_back(Res.getValue(I));
853}
854
855void
856MipsTargetLowering::ReplaceNodeResults(SDNode *N,
857 SmallVectorImpl<SDValue> &Results,
858 SelectionDAG &DAG) const {
Akira Hatanaka9da442f2013-04-30 21:17:07 +0000859 return LowerOperationWrapper(N, Results, DAG);
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000860}
861
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000862SDValue MipsTargetLowering::
Dan Gohman21cea8a2010-04-17 15:26:15 +0000863LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000864{
Wesley Peck527da1b2010-11-23 03:31:01 +0000865 switch (Op.getOpcode())
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000866 {
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000867 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
868 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
869 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
870 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
871 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
872 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
873 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
874 case ISD::SELECT: return lowerSELECT(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000875 case ISD::SETCC: return lowerSETCC(Op, DAG);
876 case ISD::VASTART: return lowerVASTART(Op, DAG);
Daniel Sanders2b553d42014-08-01 09:17:39 +0000877 case ISD::VAARG: return lowerVAARG(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000878 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000879 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
880 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
881 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000882 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
883 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
884 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
885 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
886 case ISD::LOAD: return lowerLOAD(Op, DAG);
887 case ISD::STORE: return lowerSTORE(Op, DAG);
Akira Hatanakad5a0e092013-03-30 01:15:17 +0000888 case ISD::ADD: return lowerADD(Op, DAG);
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000889 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000890 }
Dan Gohman2ce6f2a2008-07-27 21:46:04 +0000891 return SDValue();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000892}
893
Akira Hatanakae2489122011-04-15 21:51:11 +0000894//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000895// Lower helper functions
Akira Hatanakae2489122011-04-15 21:51:11 +0000896//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000897
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000898// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000899// MachineFunction as a live in value. It also creates a corresponding
900// virtual register for it.
901static unsigned
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000902addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000903{
Chris Lattnera10fff52007-12-31 04:13:23 +0000904 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
905 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000906 return VReg;
907}
908
Daniel Sanders308181e2014-06-12 10:44:10 +0000909static MachineBasicBlock *insertDivByZeroTrap(MachineInstr *MI,
910 MachineBasicBlock &MBB,
911 const TargetInstrInfo &TII,
912 bool Is64Bit) {
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000913 if (NoZeroDivCheck)
914 return &MBB;
915
916 // Insert instruction "teq $divisor_reg, $zero, 7".
917 MachineBasicBlock::iterator I(MI);
918 MachineInstrBuilder MIB;
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000919 MachineOperand &Divisor = MI->getOperand(2);
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +0000920 MIB = BuildMI(MBB, std::next(I), MI->getDebugLoc(), TII.get(Mips::TEQ))
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000921 .addReg(Divisor.getReg(), getKillRegState(Divisor.isKill()))
922 .addReg(Mips::ZERO).addImm(7);
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000923
924 // Use the 32-bit sub-register if this is a 64-bit division.
925 if (Is64Bit)
926 MIB->getOperand(0).setSubReg(Mips::sub_32);
927
Akira Hatanaka86c3c792013-10-15 01:06:30 +0000928 // Clear Divisor's kill flag.
929 Divisor.setIsKill(false);
Daniel Sanders308181e2014-06-12 10:44:10 +0000930
931 // We would normally delete the original instruction here but in this case
932 // we only needed to inject an additional instruction rather than replace it.
933
Akira Hatanaka1cb02422013-05-20 18:07:43 +0000934 return &MBB;
935}
936
Akira Hatanakae4bd0542012-09-27 02:15:57 +0000937MachineBasicBlock *
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000938MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman25c16532010-05-01 00:01:06 +0000939 MachineBasicBlock *BB) const {
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +0000940 switch (MI->getOpcode()) {
Reed Kotler97ba5f22013-02-21 04:22:38 +0000941 default:
942 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000943 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000944 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000945 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000946 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000947 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000948 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000949 case Mips::ATOMIC_LOAD_ADD_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000950 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000951
952 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000953 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000954 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000955 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000956 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000957 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000958 case Mips::ATOMIC_LOAD_AND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000959 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000960
961 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000962 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000963 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000964 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000965 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000966 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000967 case Mips::ATOMIC_LOAD_OR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000968 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000969
970 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000971 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000972 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000973 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000974 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000975 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000976 case Mips::ATOMIC_LOAD_XOR_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000977 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000978
979 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000980 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000981 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000982 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000983 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000984 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000985 case Mips::ATOMIC_LOAD_NAND_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000986 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000987
988 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000989 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000990 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000991 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000992 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000993 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka21cbc252011-11-11 04:14:30 +0000994 case Mips::ATOMIC_LOAD_SUB_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000995 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000996
997 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000998 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000999 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001000 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001001 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001002 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001003 case Mips::ATOMIC_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001004 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001005
1006 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001007 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001008 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001009 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001010 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001011 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001012 case Mips::ATOMIC_CMP_SWAP_I64:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001013 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1cb02422013-05-20 18:07:43 +00001014 case Mips::PseudoSDIV:
1015 case Mips::PseudoUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +00001016 case Mips::DIV:
1017 case Mips::DIVU:
1018 case Mips::MOD:
1019 case Mips::MODU:
Eric Christopher96e72c62015-01-29 23:27:36 +00001020 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), false);
Akira Hatanaka1cb02422013-05-20 18:07:43 +00001021 case Mips::PseudoDSDIV:
1022 case Mips::PseudoDUDIV:
Daniel Sanders308181e2014-06-12 10:44:10 +00001023 case Mips::DDIV:
1024 case Mips::DDIVU:
1025 case Mips::DMOD:
1026 case Mips::DMODU:
Eric Christopher96e72c62015-01-29 23:27:36 +00001027 return insertDivByZeroTrap(MI, *BB, *Subtarget.getInstrInfo(), true);
Daniel Sanders0fa60412014-06-12 13:39:06 +00001028 case Mips::SEL_D:
1029 return emitSEL_D(MI, BB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001030
1031 case Mips::PseudoSELECT_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001032 case Mips::PseudoSELECT_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001033 case Mips::PseudoSELECT_S:
1034 case Mips::PseudoSELECT_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001035 case Mips::PseudoSELECT_D64:
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +00001036 return emitPseudoSELECT(MI, BB, false, Mips::BNE);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001037 case Mips::PseudoSELECTFP_F_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001038 case Mips::PseudoSELECTFP_F_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001039 case Mips::PseudoSELECTFP_F_S:
1040 case Mips::PseudoSELECTFP_F_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001041 case Mips::PseudoSELECTFP_F_D64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001042 return emitPseudoSELECT(MI, BB, true, Mips::BC1F);
1043 case Mips::PseudoSELECTFP_T_I:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001044 case Mips::PseudoSELECTFP_T_I64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001045 case Mips::PseudoSELECTFP_T_S:
1046 case Mips::PseudoSELECTFP_T_D32:
Vasileios Kalintiris8edbcad2014-12-12 15:16:46 +00001047 case Mips::PseudoSELECTFP_T_D64:
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00001048 return emitPseudoSELECT(MI, BB, true, Mips::BC1T);
Akira Hatanakaa5352702011-03-31 18:26:17 +00001049 }
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001050}
1051
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001052// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1053// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1054MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001055MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher0713a9d2011-06-08 23:55:35 +00001056 unsigned Size, unsigned BinOpcode,
Akira Hatanaka15506782011-06-07 18:58:42 +00001057 bool Nand) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001058 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001059
1060 MachineFunction *MF = BB->getParent();
1061 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001062 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopher96e72c62015-01-29 23:27:36 +00001063 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001064 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001065 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1066
1067 if (Size == 4) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001068 if (isMicroMips) {
1069 LL = Mips::LL_MM;
1070 SC = Mips::SC_MM;
1071 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +00001072 LL = Subtarget.hasMips32r6() ? Mips::LL_R6 : Mips::LL;
1073 SC = Subtarget.hasMips32r6() ? Mips::SC_R6 : Mips::SC;
Daniel Sanders6a803f62014-06-16 13:13:03 +00001074 }
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001075 AND = Mips::AND;
1076 NOR = Mips::NOR;
1077 ZERO = Mips::ZERO;
1078 BEQ = Mips::BEQ;
Daniel Sanders6a803f62014-06-16 13:13:03 +00001079 } else {
Daniel Sandersbdcfab12014-07-24 09:47:14 +00001080 LL = Subtarget.hasMips64r6() ? Mips::LLD_R6 : Mips::LLD;
1081 SC = Subtarget.hasMips64r6() ? Mips::SCD_R6 : Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001082 AND = Mips::AND64;
1083 NOR = Mips::NOR64;
1084 ZERO = Mips::ZERO_64;
1085 BEQ = Mips::BEQ64;
1086 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001087
Akira Hatanaka0e019592011-07-19 20:11:17 +00001088 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001089 unsigned Ptr = MI->getOperand(1).getReg();
1090 unsigned Incr = MI->getOperand(2).getReg();
1091
Akira Hatanaka0e019592011-07-19 20:11:17 +00001092 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1093 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1094 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001095
1096 // insert new blocks after the current block
1097 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1098 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1099 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001100 MachineFunction::iterator It = ++BB->getIterator();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001101 MF->insert(It, loopMBB);
1102 MF->insert(It, exitMBB);
1103
1104 // Transfer the remainder of BB and its successor edges to exitMBB.
1105 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001106 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001107 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1108
1109 // thisMBB:
1110 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001111 // fallthrough --> loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001112 BB->addSuccessor(loopMBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001113 loopMBB->addSuccessor(loopMBB);
1114 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001115
1116 // loopMBB:
1117 // ll oldval, 0(ptr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001118 // <binop> storeval, oldval, incr
1119 // sc success, storeval, 0(ptr)
1120 // beq success, $0, loopMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001121 BB = loopMBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001122 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001123 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001124 // and andres, oldval, incr
1125 // nor storeval, $0, andres
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001126 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1127 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001128 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001129 // <binop> storeval, oldval, incr
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001130 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001131 } else {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001132 StoreVal = Incr;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001133 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001134 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1135 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001136
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001137 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001138
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001139 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001140}
1141
Daniel Sanders6a803f62014-06-16 13:13:03 +00001142MachineBasicBlock *MipsTargetLowering::emitSignExtendToI32InReg(
1143 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned DstReg,
1144 unsigned SrcReg) const {
Eric Christopher96e72c62015-01-29 23:27:36 +00001145 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Daniel Sanders6a803f62014-06-16 13:13:03 +00001146 DebugLoc DL = MI->getDebugLoc();
1147
Eric Christopher1c29a652014-07-18 22:55:25 +00001148 if (Subtarget.hasMips32r2() && Size == 1) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001149 BuildMI(BB, DL, TII->get(Mips::SEB), DstReg).addReg(SrcReg);
1150 return BB;
1151 }
1152
Eric Christopher1c29a652014-07-18 22:55:25 +00001153 if (Subtarget.hasMips32r2() && Size == 2) {
Daniel Sanders6a803f62014-06-16 13:13:03 +00001154 BuildMI(BB, DL, TII->get(Mips::SEH), DstReg).addReg(SrcReg);
1155 return BB;
1156 }
1157
1158 MachineFunction *MF = BB->getParent();
1159 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1160 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1161 unsigned ScrReg = RegInfo.createVirtualRegister(RC);
1162
1163 assert(Size < 32);
1164 int64_t ShiftImm = 32 - (Size * 8);
1165
1166 BuildMI(BB, DL, TII->get(Mips::SLL), ScrReg).addReg(SrcReg).addImm(ShiftImm);
1167 BuildMI(BB, DL, TII->get(Mips::SRA), DstReg).addReg(ScrReg).addImm(ShiftImm);
1168
1169 return BB;
1170}
1171
1172MachineBasicBlock *MipsTargetLowering::emitAtomicBinaryPartword(
1173 MachineInstr *MI, MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
1174 bool Nand) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001175 assert((Size == 1 || Size == 2) &&
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001176 "Unsupported size for EmitAtomicBinaryPartial.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001177
1178 MachineFunction *MF = BB->getParent();
1179 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1180 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Eric Christopher96e72c62015-01-29 23:27:36 +00001181 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001182 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001183
1184 unsigned Dest = MI->getOperand(0).getReg();
1185 unsigned Ptr = MI->getOperand(1).getReg();
1186 unsigned Incr = MI->getOperand(2).getReg();
1187
Akira Hatanaka0e019592011-07-19 20:11:17 +00001188 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1189 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001190 unsigned Mask = RegInfo.createVirtualRegister(RC);
1191 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001192 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1193 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001194 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001195 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1196 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1197 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1198 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1199 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001200 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001201 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1202 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1203 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001204 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001205
1206 // insert new blocks after the current block
1207 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1208 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001209 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001210 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001211 MachineFunction::iterator It = ++BB->getIterator();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001212 MF->insert(It, loopMBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001213 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001214 MF->insert(It, exitMBB);
1215
1216 // Transfer the remainder of BB and its successor edges to exitMBB.
1217 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001218 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001219 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1220
Akira Hatanaka08636b42011-07-19 17:09:53 +00001221 BB->addSuccessor(loopMBB);
1222 loopMBB->addSuccessor(loopMBB);
1223 loopMBB->addSuccessor(sinkMBB);
1224 sinkMBB->addSuccessor(exitMBB);
1225
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001226 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001227 // addiu masklsb2,$0,-4 # 0xfffffffc
1228 // and alignedaddr,ptr,masklsb2
1229 // andi ptrlsb2,ptr,3
1230 // sll shiftamt,ptrlsb2,3
1231 // ori maskupper,$0,255 # 0xff
1232 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001233 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001234 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001235
1236 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001237 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001238 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001239 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001240 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001241 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001242 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001243 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1244 } else {
1245 unsigned Off = RegInfo.createVirtualRegister(RC);
1246 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1247 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1248 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1249 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001250 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001251 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001252 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001253 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001254 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001255 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(Incr).addReg(ShiftAmt);
Bruno Cardoso Lopesf771a0f2011-05-31 20:25:26 +00001256
Akira Hatanaka27292632011-07-18 18:52:12 +00001257 // atomic.load.binop
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001258 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001259 // ll oldval,0(alignedaddr)
1260 // binop binopres,oldval,incr2
1261 // and newval,binopres,mask
1262 // and maskedoldval0,oldval,mask2
1263 // or storeval,maskedoldval0,newval
1264 // sc success,storeval,0(alignedaddr)
1265 // beq success,$0,loopMBB
1266
Akira Hatanaka27292632011-07-18 18:52:12 +00001267 // atomic.swap
1268 // loopMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001269 // ll oldval,0(alignedaddr)
Akira Hatanakae4503582011-07-19 18:14:26 +00001270 // and newval,incr2,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001271 // and maskedoldval0,oldval,mask2
1272 // or storeval,maskedoldval0,newval
1273 // sc success,storeval,0(alignedaddr)
1274 // beq success,$0,loopMBB
Akira Hatanaka27292632011-07-18 18:52:12 +00001275
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001276 BB = loopMBB;
Jozef Kolek2f27d572014-12-18 16:39:29 +00001277 unsigned LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1278 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001279 if (Nand) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001280 // and andres, oldval, incr2
1281 // nor binopres, $0, andres
1282 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001283 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1284 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001285 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001286 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001287 } else if (BinOpcode) {
Akira Hatanaka0e019592011-07-19 20:11:17 +00001288 // <binop> binopres, oldval, incr2
1289 // and newval, binopres, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001290 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1291 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001292 } else { // atomic.swap
Akira Hatanaka0e019592011-07-19 20:11:17 +00001293 // and newval, incr2, mask
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001294 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanakae4503582011-07-19 18:14:26 +00001295 }
Jia Liuf54f60f2012-02-28 07:46:26 +00001296
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001297 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001298 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001299 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka9663dd32011-07-19 20:56:53 +00001300 .addReg(MaskedOldVal0).addReg(NewVal);
Jozef Kolek2f27d572014-12-18 16:39:29 +00001301 unsigned SC = isMicroMips ? Mips::SC_MM : Mips::SC;
1302 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001303 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001304 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001305 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001306
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001307 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001308 // and maskedoldval1,oldval,mask
1309 // srl srlres,maskedoldval1,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001310 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001311 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001312
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001313 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001314 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001315 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001316 .addReg(MaskedOldVal1).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001317 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001318
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001319 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001320
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001321 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001322}
1323
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001324MachineBasicBlock * MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
1325 MachineBasicBlock *BB,
1326 unsigned Size) const {
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001327 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001328
1329 MachineFunction *MF = BB->getParent();
1330 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001331 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Eric Christopher96e72c62015-01-29 23:27:36 +00001332 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001333 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001334 unsigned LL, SC, ZERO, BNE, BEQ;
1335
Zoran Jovanovic796ed6d2015-10-29 14:40:19 +00001336 if (Size == 4) {
1337 if (isMicroMips) {
1338 LL = Mips::LL_MM;
1339 SC = Mips::SC_MM;
1340 } else {
1341 LL = Subtarget.hasMips32r6() ? Mips::LL_R6 : Mips::LL;
1342 SC = Subtarget.hasMips32r6() ? Mips::SC_R6 : Mips::SC;
1343 }
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001344 ZERO = Mips::ZERO;
1345 BNE = Mips::BNE;
1346 BEQ = Mips::BEQ;
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001347 } else {
Zoran Jovanovic796ed6d2015-10-29 14:40:19 +00001348 LL = Subtarget.hasMips64r6() ? Mips::LLD_R6 : Mips::LLD;
1349 SC = Subtarget.hasMips64r6() ? Mips::SCD_R6 : Mips::SCD;
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001350 ZERO = Mips::ZERO_64;
1351 BNE = Mips::BNE64;
1352 BEQ = Mips::BEQ64;
1353 }
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001354
1355 unsigned Dest = MI->getOperand(0).getReg();
1356 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001357 unsigned OldVal = MI->getOperand(2).getReg();
1358 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001359
Akira Hatanaka0e019592011-07-19 20:11:17 +00001360 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001361
1362 // insert new blocks after the current block
1363 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1364 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1365 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1366 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001367 MachineFunction::iterator It = ++BB->getIterator();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001368 MF->insert(It, loop1MBB);
1369 MF->insert(It, loop2MBB);
1370 MF->insert(It, exitMBB);
1371
1372 // Transfer the remainder of BB and its successor edges to exitMBB.
1373 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001374 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001375 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1376
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001377 // thisMBB:
1378 // ...
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001379 // fallthrough --> loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001380 BB->addSuccessor(loop1MBB);
Akira Hatanaka08636b42011-07-19 17:09:53 +00001381 loop1MBB->addSuccessor(exitMBB);
1382 loop1MBB->addSuccessor(loop2MBB);
1383 loop2MBB->addSuccessor(loop1MBB);
1384 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001385
1386 // loop1MBB:
1387 // ll dest, 0(ptr)
1388 // bne dest, oldval, exitMBB
1389 BB = loop1MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001390 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1391 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001392 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001393
1394 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001395 // sc success, newval, 0(ptr)
1396 // beq success, $0, loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001397 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001398 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001399 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001400 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka21cbc252011-11-11 04:14:30 +00001401 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001402
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001403 MI->eraseFromParent(); // The instruction is gone now.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001404
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001405 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001406}
1407
1408MachineBasicBlock *
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001409MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka15506782011-06-07 18:58:42 +00001410 MachineBasicBlock *BB,
1411 unsigned Size) const {
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001412 assert((Size == 1 || Size == 2) &&
1413 "Unsupported size for EmitAtomicCmpSwapPartial.");
1414
1415 MachineFunction *MF = BB->getParent();
1416 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1417 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
Eric Christopher96e72c62015-01-29 23:27:36 +00001418 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001419 DebugLoc DL = MI->getDebugLoc();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001420
1421 unsigned Dest = MI->getOperand(0).getReg();
1422 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka0e019592011-07-19 20:11:17 +00001423 unsigned CmpVal = MI->getOperand(2).getReg();
1424 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001425
Akira Hatanaka0e019592011-07-19 20:11:17 +00001426 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1427 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001428 unsigned Mask = RegInfo.createVirtualRegister(RC);
1429 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001430 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1431 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1432 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1433 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1434 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1435 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1436 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1437 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1438 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1439 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1440 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1441 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
Akira Hatanaka0e019592011-07-19 20:11:17 +00001442 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001443
1444 // insert new blocks after the current block
1445 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1446 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1447 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001448 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001449 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00001450 MachineFunction::iterator It = ++BB->getIterator();
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001451 MF->insert(It, loop1MBB);
1452 MF->insert(It, loop2MBB);
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001453 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001454 MF->insert(It, exitMBB);
1455
1456 // Transfer the remainder of BB and its successor edges to exitMBB.
1457 exitMBB->splice(exitMBB->begin(), BB,
Benjamin Kramerb6d0bd42014-03-02 12:27:27 +00001458 std::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001459 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1460
Akira Hatanaka08636b42011-07-19 17:09:53 +00001461 BB->addSuccessor(loop1MBB);
1462 loop1MBB->addSuccessor(sinkMBB);
1463 loop1MBB->addSuccessor(loop2MBB);
1464 loop2MBB->addSuccessor(loop1MBB);
1465 loop2MBB->addSuccessor(sinkMBB);
1466 sinkMBB->addSuccessor(exitMBB);
1467
Akira Hatanakae4503582011-07-19 18:14:26 +00001468 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001469 // thisMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001470 // addiu masklsb2,$0,-4 # 0xfffffffc
1471 // and alignedaddr,ptr,masklsb2
1472 // andi ptrlsb2,ptr,3
1473 // sll shiftamt,ptrlsb2,3
1474 // ori maskupper,$0,255 # 0xff
1475 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001476 // nor mask2,$0,mask
Akira Hatanaka0e019592011-07-19 20:11:17 +00001477 // andi maskedcmpval,cmpval,255
1478 // sll shiftedcmpval,maskedcmpval,shiftamt
1479 // andi maskednewval,newval,255
1480 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001481 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001482 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001483 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001484 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001485 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001486 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
Eric Christopher1c29a652014-07-18 22:55:25 +00001487 if (Subtarget.isLittle()) {
Akira Hatanaka2bf97332013-05-31 03:25:44 +00001488 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1489 } else {
1490 unsigned Off = RegInfo.createVirtualRegister(RC);
1491 BuildMI(BB, DL, TII->get(Mips::XORi), Off)
1492 .addReg(PtrLSB2).addImm((Size == 1) ? 3 : 2);
1493 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(Off).addImm(3);
1494 }
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001495 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001496 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001497 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001498 .addReg(MaskUpper).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001499 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1500 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001501 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001502 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001503 .addReg(MaskedCmpVal).addReg(ShiftAmt);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001504 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001505 .addReg(NewVal).addImm(MaskImm);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001506 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001507 .addReg(MaskedNewVal).addReg(ShiftAmt);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001508
1509 // loop1MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001510 // ll oldval,0(alginedaddr)
1511 // and maskedoldval0,oldval,mask
1512 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001513 BB = loop1MBB;
Jozef Kolek2f27d572014-12-18 16:39:29 +00001514 unsigned LL = isMicroMips ? Mips::LL_MM : Mips::LL;
1515 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001516 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001517 .addReg(OldVal).addReg(Mask);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001518 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001519 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001520
1521 // loop2MBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001522 // and maskedoldval1,oldval,mask2
1523 // or storeval,maskedoldval1,shiftednewval
1524 // sc success,storeval,0(alignedaddr)
1525 // beq success,$0,loop1MBB
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001526 BB = loop2MBB;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001527 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001528 .addReg(OldVal).addReg(Mask2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001529 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001530 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Jozef Kolek2f27d572014-12-18 16:39:29 +00001531 unsigned SC = isMicroMips ? Mips::SC_MM : Mips::SC;
1532 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka0e019592011-07-19 20:11:17 +00001533 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001534 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka0e019592011-07-19 20:11:17 +00001535 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001536
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001537 // sinkMBB:
Akira Hatanaka0e019592011-07-19 20:11:17 +00001538 // srl srlres,maskedoldval0,shiftamt
Daniel Sanders6a803f62014-06-16 13:13:03 +00001539 // sign_extend dest,srlres
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001540 BB = sinkMBB;
Akira Hatanakae97bd812011-07-19 03:14:58 +00001541
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001542 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanaka1af66c92013-07-01 20:39:53 +00001543 .addReg(MaskedOldVal0).addReg(ShiftAmt);
Daniel Sanders6a803f62014-06-16 13:13:03 +00001544 BB = emitSignExtendToI32InReg(MI, BB, Size, Dest, SrlRes);
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001545
1546 MI->eraseFromParent(); // The instruction is gone now.
1547
Akira Hatanakae4e9a592011-07-19 03:42:13 +00001548 return exitMBB;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +00001549}
1550
Daniel Sanders0fa60412014-06-12 13:39:06 +00001551MachineBasicBlock *MipsTargetLowering::emitSEL_D(MachineInstr *MI,
1552 MachineBasicBlock *BB) const {
1553 MachineFunction *MF = BB->getParent();
Eric Christopher96e72c62015-01-29 23:27:36 +00001554 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
1555 const TargetInstrInfo *TII = Subtarget.getInstrInfo();
Daniel Sanders0fa60412014-06-12 13:39:06 +00001556 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1557 DebugLoc DL = MI->getDebugLoc();
1558 MachineBasicBlock::iterator II(MI);
1559
1560 unsigned Fc = MI->getOperand(1).getReg();
1561 const auto &FGR64RegClass = TRI->getRegClass(Mips::FGR64RegClassID);
1562
1563 unsigned Fc2 = RegInfo.createVirtualRegister(FGR64RegClass);
1564
1565 BuildMI(*BB, II, DL, TII->get(Mips::SUBREG_TO_REG), Fc2)
1566 .addImm(0)
1567 .addReg(Fc)
1568 .addImm(Mips::sub_lo);
1569
1570 // We don't erase the original instruction, we just replace the condition
1571 // register with the 64-bit super-register.
1572 MI->getOperand(1).setReg(Fc2);
1573
1574 return BB;
1575}
1576
Akira Hatanakae2489122011-04-15 21:51:11 +00001577//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00001578// Misc Lower Operation implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00001579//===----------------------------------------------------------------------===//
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001580SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001581 SDValue Chain = Op.getOperand(0);
1582 SDValue Table = Op.getOperand(1);
1583 SDValue Index = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001584 SDLoc DL(Op);
Mehdi Amini44ede332015-07-09 02:09:04 +00001585 auto &TD = DAG.getDataLayout();
1586 EVT PTy = getPointerTy(TD);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001587 unsigned EntrySize =
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001588 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(TD);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001589
1590 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001591 DAG.getConstant(EntrySize, DL, PTy));
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001592 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1593
1594 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
Alex Lorenze40c8a22015-08-11 23:09:45 +00001595 Addr =
1596 DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1597 MachinePointerInfo::getJumpTable(DAG.getMachineFunction()),
1598 MemVT, false, false, false, 0);
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001599 Chain = Addr.getValue(1);
1600
Eric Christopher96e72c62015-01-29 23:27:36 +00001601 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || ABI.IsN64()) {
Akira Hatanaka0f693a82013-03-06 21:32:03 +00001602 // For PIC, the sequence is:
1603 // BRIND(load(Jumptable + index) + RelocBase)
1604 // RelocBase can be JumpTable, GOT or some sort of global base.
1605 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1606 getPICJumpTableRelocBase(Table, DAG));
1607 }
1608
1609 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1610}
1611
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00001612SDValue MipsTargetLowering::lowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Wesley Peck527da1b2010-11-23 03:31:01 +00001613 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001614 // the block to branch to if the condition is true.
1615 SDValue Chain = Op.getOperand(0);
1616 SDValue Dest = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001617 SDLoc DL(Op);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001618
Eric Christopher1c29a652014-07-18 22:55:25 +00001619 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001620 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanakaa5352702011-03-31 18:26:17 +00001621
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001622 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001623 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopesa9504222008-07-30 17:06:13 +00001624 return Op;
Wesley Peck527da1b2010-11-23 03:31:01 +00001625
Bruno Cardoso Lopes23471042008-07-31 18:31:28 +00001626 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmaneffb8942008-09-12 16:56:44 +00001627 Mips::CondCode CC =
1628 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanakaf0ea5002013-03-30 01:16:38 +00001629 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001630 SDValue BrCode = DAG.getConstant(Opc, DL, MVT::i32);
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001631 SDValue FCC0 = DAG.getRegister(Mips::FCC0, MVT::i32);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001632 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1fb1b8b2013-07-26 20:13:47 +00001633 FCC0, Dest, CondRes);
Bruno Cardoso Lopesbcaf6e52008-07-28 19:11:24 +00001634}
1635
1636SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001637lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001638{
Eric Christopher1c29a652014-07-18 22:55:25 +00001639 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001640 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001641
Chris Lattner0ab5e2c2011-04-15 05:18:47 +00001642 // Return if flag is not set by a floating point comparison.
Akira Hatanakaa5352702011-03-31 18:26:17 +00001643 if (Cond.getOpcode() != MipsISD::FPCmp)
1644 return Op;
Bruno Cardoso Lopes92c64ae2008-08-13 07:13:40 +00001645
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001646 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Andrew Trickef9de2a2013-05-25 02:42:55 +00001647 SDLoc(Op));
Bruno Cardoso Lopese683bba2008-07-29 19:05:28 +00001648}
1649
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001650SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001651 assert(!Subtarget.hasMips32r6() && !Subtarget.hasMips64r6());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001652 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001653
1654 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1655 "Floating point operand expected.");
1656
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001657 SDLoc DL(Op);
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +00001658 SDValue True = DAG.getConstant(1, DL, MVT::i32);
1659 SDValue False = DAG.getConstant(0, DL, MVT::i32);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001660
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001661 return createCMovFP(DAG, Cond, True, False, DL);
Akira Hatanakab7f78592012-03-09 23:46:03 +00001662}
1663
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001664SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohman21cea8a2010-04-17 15:26:15 +00001665 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001666 EVT Ty = Op.getValueType();
1667 GlobalAddressSDNode *N = cast<GlobalAddressSDNode>(Op);
1668 const GlobalValue *GV = N->getGlobal();
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001669
Eric Christopher96e72c62015-01-29 23:27:36 +00001670 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !ABI.IsN64()) {
Eric Christopher36fe0282015-02-03 07:22:52 +00001671 const MipsTargetObjectFile *TLOF =
1672 static_cast<const MipsTargetObjectFile *>(
1673 getTargetMachine().getObjFileLowering());
1674 if (TLOF->IsGlobalInSmallSection(GV, getTargetMachine()))
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001675 // %gp_rel relocation
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001676 return getAddrGPRel(N, SDLoc(N), Ty, DAG);
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001677
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001678 // %hi/%lo relocation
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001679 return getAddrNonPIC(N, SDLoc(N), Ty, DAG);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001680 }
1681
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001682 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
Eric Christopher96e72c62015-01-29 23:27:36 +00001683 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00001684
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001685 if (LargeGOT)
Alex Lorenze40c8a22015-08-11 23:09:45 +00001686 return getAddrGlobalLargeGOT(
1687 N, SDLoc(N), Ty, DAG, MipsII::MO_GOT_HI16, MipsII::MO_GOT_LO16,
1688 DAG.getEntryNode(),
1689 MachinePointerInfo::getGOT(DAG.getMachineFunction()));
Akira Hatanakabb6e74a2012-11-21 20:40:38 +00001690
Alex Lorenze40c8a22015-08-11 23:09:45 +00001691 return getAddrGlobal(
1692 N, SDLoc(N), Ty, DAG,
1693 (ABI.IsN32() || ABI.IsN64()) ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16,
1694 DAG.getEntryNode(), MachinePointerInfo::getGOT(DAG.getMachineFunction()));
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001695}
1696
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001697SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001698 SelectionDAG &DAG) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001699 BlockAddressSDNode *N = cast<BlockAddressSDNode>(Op);
1700 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001701
Eric Christopher96e72c62015-01-29 23:27:36 +00001702 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !ABI.IsN64())
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001703 return getAddrNonPIC(N, SDLoc(N), Ty, DAG);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001704
Eric Christopher96e72c62015-01-29 23:27:36 +00001705 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesf8198e42011-03-04 20:01:52 +00001706}
1707
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001708SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001709lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001710{
Akira Hatanakabff84e12011-12-14 18:26:41 +00001711 // If the relocation model is PIC, use the General Dynamic TLS Model or
1712 // Local Dynamic TLS model, otherwise use the Initial Exec or
1713 // Local Exec TLS Model.
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001714
1715 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chih-Hung Hsieh1e859582015-07-28 16:24:05 +00001716 if (DAG.getTarget().Options.EmulatedTLS)
1717 return LowerToTLSEmulatedModel(GA, DAG);
1718
Andrew Trickef9de2a2013-05-25 02:42:55 +00001719 SDLoc DL(GA);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001720 const GlobalValue *GV = GA->getGlobal();
Mehdi Amini44ede332015-07-09 02:09:04 +00001721 EVT PtrVT = getPointerTy(DAG.getDataLayout());
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001722
Hans Wennborgaea41202012-05-04 09:40:39 +00001723 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1724
1725 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg245917b2012-06-04 14:02:08 +00001726 // General Dynamic and Local Dynamic TLS Model.
1727 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1728 : MipsII::MO_TLSGD;
1729
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001730 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1731 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1732 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanakaf10ee842011-12-08 21:05:38 +00001733 unsigned PtrSize = PtrVT.getSizeInBits();
1734 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1735
Benjamin Kramer64ba50a2011-12-11 12:21:34 +00001736 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001737
1738 ArgListTy Args;
1739 ArgListEntry Entry;
1740 Entry.Node = Argument;
Akira Hatanakadee6c822011-12-08 20:34:32 +00001741 Entry.Ty = PtrTy;
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001742 Args.push_back(Entry);
Jia Liuf54f60f2012-02-28 07:46:26 +00001743
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00001744 TargetLowering::CallLoweringInfo CLI(DAG);
1745 CLI.setDebugLoc(DL).setChain(DAG.getEntryNode())
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00001746 .setCallee(CallingConv::C, PtrTy, TlsGetAddr, std::move(Args), 0);
Justin Holewinskiaa583972012-05-25 16:35:28 +00001747 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001748
Akira Hatanakabff84e12011-12-14 18:26:41 +00001749 SDValue Ret = CallResult.first;
1750
Hans Wennborgaea41202012-05-04 09:40:39 +00001751 if (model != TLSModel::LocalDynamic)
Akira Hatanakabff84e12011-12-14 18:26:41 +00001752 return Ret;
1753
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001754 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001755 MipsII::MO_DTPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001756 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1757 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanakabff84e12011-12-14 18:26:41 +00001758 MipsII::MO_DTPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001759 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1760 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1761 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +00001762 }
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001763
1764 SDValue Offset;
Hans Wennborgaea41202012-05-04 09:40:39 +00001765 if (model == TLSModel::InitialExec) {
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001766 // Initial Exec TLS Model
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001767 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001768 MipsII::MO_GOTTPREL);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001769 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanakab049aef2012-02-24 22:34:47 +00001770 TGA);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001771 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001772 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooper82cd9e82011-11-08 18:42:53 +00001773 false, false, false, 0);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001774 } else {
1775 // Local Exec TLS Model
Hans Wennborgaea41202012-05-04 09:40:39 +00001776 assert(model == TLSModel::LocalExec);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001777 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001778 MipsII::MO_TPREL_HI);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001779 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001780 MipsII::MO_TPREL_LO);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001781 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1782 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1783 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5b350be2011-06-21 01:02:03 +00001784 }
1785
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001786 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1787 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes2a241572008-07-29 19:29:50 +00001788}
1789
1790SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001791lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001792{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001793 JumpTableSDNode *N = cast<JumpTableSDNode>(Op);
1794 EVT Ty = Op.getValueType();
Akira Hatanaka30f97cf2013-09-25 00:30:25 +00001795
Eric Christopher96e72c62015-01-29 23:27:36 +00001796 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !ABI.IsN64())
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001797 return getAddrNonPIC(N, SDLoc(N), Ty, DAG);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001798
Eric Christopher96e72c62015-01-29 23:27:36 +00001799 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesb4391322007-11-12 19:49:57 +00001800}
1801
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00001802SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001803lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001804{
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00001805 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
1806 EVT Ty = Op.getValueType();
Bruno Cardoso Lopes2db07582009-11-25 12:17:58 +00001807
Eric Christopher96e72c62015-01-29 23:27:36 +00001808 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !ABI.IsN64()) {
Eric Christopher36fe0282015-02-03 07:22:52 +00001809 const MipsTargetObjectFile *TLOF =
1810 static_cast<const MipsTargetObjectFile *>(
1811 getTargetMachine().getObjFileLowering());
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001812
Mehdi Aminibd7287e2015-07-16 06:11:10 +00001813 if (TLOF->IsConstantInSmallSection(DAG.getDataLayout(), N->getConstVal(),
1814 getTargetMachine()))
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001815 // %gp_rel relocation
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001816 return getAddrGPRel(N, SDLoc(N), Ty, DAG);
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001817
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00001818 return getAddrNonPIC(N, SDLoc(N), Ty, DAG);
Sasa Stankovicb38db1e2014-11-06 13:20:12 +00001819 }
Bruno Cardoso Lopesfdb4cec2008-07-23 16:01:50 +00001820
Eric Christopher96e72c62015-01-29 23:27:36 +00001821 return getAddrLocal(N, SDLoc(N), Ty, DAG, ABI.IsN32() || ABI.IsN64());
Bruno Cardoso Lopesa6ce3ce2008-07-09 04:15:08 +00001822}
1823
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001824SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman31ae5862010-04-17 14:41:14 +00001825 MachineFunction &MF = DAG.getMachineFunction();
1826 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1827
Andrew Trickef9de2a2013-05-25 02:42:55 +00001828 SDLoc DL(Op);
Dan Gohman31ae5862010-04-17 14:41:14 +00001829 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
Mehdi Amini44ede332015-07-09 02:09:04 +00001830 getPointerTy(MF.getDataLayout()));
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001831
1832 // vastart just stores the address of the VarArgsFrameIndex slot into the
1833 // memory location argument.
1834 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001835 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001836 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopesd59cddc2010-02-06 21:00:02 +00001837}
Jia Liuf54f60f2012-02-28 07:46:26 +00001838
Daniel Sanders2b553d42014-08-01 09:17:39 +00001839SDValue MipsTargetLowering::lowerVAARG(SDValue Op, SelectionDAG &DAG) const {
1840 SDNode *Node = Op.getNode();
1841 EVT VT = Node->getValueType(0);
1842 SDValue Chain = Node->getOperand(0);
1843 SDValue VAListPtr = Node->getOperand(1);
1844 unsigned Align = Node->getConstantOperandVal(3);
1845 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1846 SDLoc DL(Node);
Eric Christopher96e72c62015-01-29 23:27:36 +00001847 unsigned ArgSlotSizeInBytes = (ABI.IsN32() || ABI.IsN64()) ? 8 : 4;
Daniel Sanders2b553d42014-08-01 09:17:39 +00001848
Mehdi Amini44ede332015-07-09 02:09:04 +00001849 SDValue VAListLoad =
1850 DAG.getLoad(getPointerTy(DAG.getDataLayout()), DL, Chain, VAListPtr,
1851 MachinePointerInfo(SV), false, false, false, 0);
Daniel Sanders2b553d42014-08-01 09:17:39 +00001852 SDValue VAList = VAListLoad;
1853
1854 // Re-align the pointer if necessary.
1855 // It should only ever be necessary for 64-bit types on O32 since the minimum
1856 // argument alignment is the same as the maximum type alignment for N32/N64.
1857 //
1858 // FIXME: We currently align too often. The code generator doesn't notice
1859 // when the pointer is still aligned from the last va_arg (or pair of
1860 // va_args for the i64 on O32 case).
1861 if (Align > getMinStackArgumentAlignment()) {
1862 assert(((Align & (Align-1)) == 0) && "Expected Align to be a power of 2");
1863
1864 VAList = DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001865 DAG.getConstant(Align - 1, DL, VAList.getValueType()));
Daniel Sanders2b553d42014-08-01 09:17:39 +00001866
1867 VAList = DAG.getNode(ISD::AND, DL, VAList.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001868 DAG.getConstant(-(int64_t)Align, DL,
Daniel Sanders2b553d42014-08-01 09:17:39 +00001869 VAList.getValueType()));
1870 }
1871
1872 // Increment the pointer, VAList, to the next vaarg.
Mehdi Aminia749f2a2015-07-09 02:09:52 +00001873 auto &TD = DAG.getDataLayout();
1874 unsigned ArgSizeInBytes =
1875 TD.getTypeAllocSize(VT.getTypeForEVT(*DAG.getContext()));
Rui Ueyamada00f2f2016-01-14 21:06:47 +00001876 SDValue Tmp3 =
1877 DAG.getNode(ISD::ADD, DL, VAList.getValueType(), VAList,
1878 DAG.getConstant(alignTo(ArgSizeInBytes, ArgSlotSizeInBytes),
1879 DL, VAList.getValueType()));
Daniel Sanders2b553d42014-08-01 09:17:39 +00001880 // Store the incremented VAList to the legalized pointer
1881 Chain = DAG.getStore(VAListLoad.getValue(1), DL, Tmp3, VAListPtr,
1882 MachinePointerInfo(SV), false, false, 0);
1883
1884 // In big-endian mode we must adjust the pointer when the load size is smaller
1885 // than the argument slot size. We must also reduce the known alignment to
1886 // match. For example in the N64 ABI, we must add 4 bytes to the offset to get
1887 // the correct half of the slot, and reduce the alignment from 8 (slot
1888 // alignment) down to 4 (type alignment).
1889 if (!Subtarget.isLittle() && ArgSizeInBytes < ArgSlotSizeInBytes) {
1890 unsigned Adjustment = ArgSlotSizeInBytes - ArgSizeInBytes;
1891 VAList = DAG.getNode(ISD::ADD, DL, VAListPtr.getValueType(), VAList,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001892 DAG.getIntPtrConstant(Adjustment, DL));
Daniel Sanders2b553d42014-08-01 09:17:39 +00001893 }
1894 // Load the actual argument out of the pointer VAList
1895 return DAG.getLoad(VT, DL, Chain, VAList, MachinePointerInfo(), false, false,
1896 false, 0);
1897}
1898
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001899static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG,
1900 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001901 EVT TyX = Op.getOperand(0).getValueType();
1902 EVT TyY = Op.getOperand(1).getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001903 SDLoc DL(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001904 SDValue Const1 = DAG.getConstant(1, DL, MVT::i32);
1905 SDValue Const31 = DAG.getConstant(31, DL, MVT::i32);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001906 SDValue Res;
1907
1908 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1909 // to i32.
1910 SDValue X = (TyX == MVT::f32) ?
1911 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1912 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1913 Const1);
1914 SDValue Y = (TyY == MVT::f32) ?
1915 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1916 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1917 Const1);
1918
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001919 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001920 // ext E, Y, 31, 1 ; extract bit31 of Y
1921 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1922 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1923 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1924 } else {
1925 // sll SllX, X, 1
1926 // srl SrlX, SllX, 1
1927 // srl SrlY, Y, 31
1928 // sll SllY, SrlX, 31
1929 // or Or, SrlX, SllY
1930 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1931 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1932 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1933 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1934 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1935 }
1936
1937 if (TyX == MVT::f32)
1938 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1939
1940 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001941 Op.getOperand(0),
1942 DAG.getConstant(0, DL, MVT::i32));
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001943 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001944}
1945
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001946static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG,
1947 bool HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001948 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1949 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1950 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001951 SDLoc DL(Op);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001952 SDValue Const1 = DAG.getConstant(1, DL, MVT::i32);
Eric Christopher0713a9d2011-06-08 23:55:35 +00001953
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001954 // Bitcast to integer nodes.
1955 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1956 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001957
Akira Hatanaka4a3836b2013-10-09 23:36:17 +00001958 if (HasExtractInsert) {
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001959 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1960 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1961 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001962 DAG.getConstant(WidthY - 1, DL, MVT::i32), Const1);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001963
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001964 if (WidthX > WidthY)
1965 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1966 else if (WidthY > WidthX)
1967 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001968
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001969 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001970 DAG.getConstant(WidthX - 1, DL, MVT::i32), Const1,
1971 X);
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001972 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1973 }
1974
1975 // (d)sll SllX, X, 1
1976 // (d)srl SrlX, SllX, 1
1977 // (d)srl SrlY, Y, width(Y)-1
1978 // (d)sll SllY, SrlX, width(Y)-1
1979 // or Or, SrlX, SllY
1980 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1981 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1982 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001983 DAG.getConstant(WidthY - 1, DL, MVT::i32));
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001984
1985 if (WidthX > WidthY)
1986 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1987 else if (WidthY > WidthX)
1988 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1989
1990 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001991 DAG.getConstant(WidthX - 1, DL, MVT::i32));
Akira Hatanaka4f5c8422012-04-11 22:13:04 +00001992 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1993 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00001994}
1995
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00001996SDValue
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00001997MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00001998 if (Subtarget.isGP64bit())
1999 return lowerFCOPYSIGN64(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002000
Eric Christopher1c29a652014-07-18 22:55:25 +00002001 return lowerFCOPYSIGN32(Op, DAG, Subtarget.hasExtractInsert());
Akira Hatanaka44eba3a2011-05-25 19:32:07 +00002002}
2003
Akira Hatanaka66277522011-06-02 00:24:44 +00002004SDValue MipsTargetLowering::
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002005lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes5444a7b2011-06-16 00:40:02 +00002006 // check the depth
2007 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka15506782011-06-07 18:58:42 +00002008 "Frame address can only be determined for current frame.");
Akira Hatanaka66277522011-06-02 00:24:44 +00002009
2010 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2011 MFI->setFrameAddressIsTaken(true);
2012 EVT VT = Op.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002013 SDLoc DL(Op);
Eric Christopher96e72c62015-01-29 23:27:36 +00002014 SDValue FrameAddr = DAG.getCopyFromReg(
2015 DAG.getEntryNode(), DL, ABI.IsN64() ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka66277522011-06-02 00:24:44 +00002016 return FrameAddr;
2017}
2018
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002019SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002020 SelectionDAG &DAG) const {
Bill Wendling908bf812014-01-06 00:43:20 +00002021 if (verifyReturnAddressArgumentIsConstant(Op, DAG))
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002022 return SDValue();
Bill Wendlingdf7dd282014-01-05 01:47:20 +00002023
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002024 // check the depth
2025 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
2026 "Return address can be determined only for current frame.");
2027
2028 MachineFunction &MF = DAG.getMachineFunction();
2029 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00002030 MVT VT = Op.getSimpleValueType();
Eric Christopher96e72c62015-01-29 23:27:36 +00002031 unsigned RA = ABI.IsN64() ? Mips::RA_64 : Mips::RA;
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002032 MFI->setReturnAddressIsTaken(true);
2033
2034 // Return RA, which contains the return address. Mark it an implicit live-in.
2035 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002036 return DAG.getCopyFromReg(DAG.getEntryNode(), SDLoc(Op), Reg, VT);
Akira Hatanaka878ad8b2012-07-11 00:53:32 +00002037}
2038
Akira Hatanakac0b02062013-01-30 00:26:49 +00002039// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
2040// generated from __builtin_eh_return (offset, handler)
2041// The effect of this is to adjust the stack pointer by "offset"
2042// and then branch to "handler".
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002043SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanakac0b02062013-01-30 00:26:49 +00002044 const {
2045 MachineFunction &MF = DAG.getMachineFunction();
2046 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2047
2048 MipsFI->setCallsEhReturn();
2049 SDValue Chain = Op.getOperand(0);
2050 SDValue Offset = Op.getOperand(1);
2051 SDValue Handler = Op.getOperand(2);
Andrew Trickef9de2a2013-05-25 02:42:55 +00002052 SDLoc DL(Op);
Eric Christopher96e72c62015-01-29 23:27:36 +00002053 EVT Ty = ABI.IsN64() ? MVT::i64 : MVT::i32;
Akira Hatanakac0b02062013-01-30 00:26:49 +00002054
2055 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
2056 // EH_RETURN nodes, so that instructions are emitted back-to-back.
Eric Christopher96e72c62015-01-29 23:27:36 +00002057 unsigned OffsetReg = ABI.IsN64() ? Mips::V1_64 : Mips::V1;
2058 unsigned AddrReg = ABI.IsN64() ? Mips::V0_64 : Mips::V0;
Akira Hatanakac0b02062013-01-30 00:26:49 +00002059 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
2060 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
2061 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
2062 DAG.getRegister(OffsetReg, Ty),
Mehdi Amini44ede332015-07-09 02:09:04 +00002063 DAG.getRegister(AddrReg, getPointerTy(MF.getDataLayout())),
Akira Hatanakac0b02062013-01-30 00:26:49 +00002064 Chain.getValue(1));
2065}
2066
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002067SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002068 SelectionDAG &DAG) const {
Eli Friedman26a48482011-07-27 22:21:52 +00002069 // FIXME: Need pseudo-fence for 'singlethread' fences
2070 // FIXME: Set SType for weaker fences where supported/appropriate.
2071 unsigned SType = 0;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002072 SDLoc DL(Op);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002073 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002074 DAG.getConstant(SType, DL, MVT::i32));
Eli Friedman26a48482011-07-27 22:21:52 +00002075}
2076
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002077SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka5fd22482012-06-14 21:10:56 +00002078 SelectionDAG &DAG) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002079 SDLoc DL(Op);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002080 MVT VT = Subtarget.isGP64bit() ? MVT::i64 : MVT::i32;
2081
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002082 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2083 SDValue Shamt = Op.getOperand(2);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002084 // if shamt < (VT.bits):
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002085 // lo = (shl lo, shamt)
2086 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2087 // else:
2088 // lo = 0
2089 // hi = (shl lo, shamt[4:0])
2090 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002091 DAG.getConstant(-1, DL, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002092 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, VT, Lo,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002093 DAG.getConstant(1, DL, VT));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002094 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, VT, ShiftRight1Lo, Not);
2095 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, VT, Hi, Shamt);
2096 SDValue Or = DAG.getNode(ISD::OR, DL, VT, ShiftLeftHi, ShiftRightLo);
2097 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, VT, Lo, Shamt);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002098 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
Daniel Sanders301f9372015-04-29 12:28:58 +00002099 DAG.getConstant(VT.getSizeInBits(), DL, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002100 Lo = DAG.getNode(ISD::SELECT, DL, VT, Cond,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002101 DAG.getConstant(0, DL, VT), ShiftLeftLo);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002102 Hi = DAG.getNode(ISD::SELECT, DL, VT, Cond, ShiftLeftLo, Or);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002103
2104 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002105 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002106}
2107
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002108SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002109 bool IsSRA) const {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002110 SDLoc DL(Op);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002111 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2112 SDValue Shamt = Op.getOperand(2);
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002113 MVT VT = Subtarget.isGP64bit() ? MVT::i64 : MVT::i32;
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002114
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002115 // if shamt < (VT.bits):
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002116 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2117 // if isSRA:
2118 // hi = (sra hi, shamt)
2119 // else:
2120 // hi = (srl hi, shamt)
2121 // else:
2122 // if isSRA:
2123 // lo = (sra hi, shamt[4:0])
2124 // hi = (sra hi, 31)
2125 // else:
2126 // lo = (srl hi, shamt[4:0])
2127 // hi = 0
2128 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002129 DAG.getConstant(-1, DL, MVT::i32));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002130 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, VT, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002131 DAG.getConstant(1, DL, VT));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002132 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, VT, ShiftLeft1Hi, Not);
2133 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, VT, Lo, Shamt);
2134 SDValue Or = DAG.getNode(ISD::OR, DL, VT, ShiftLeftHi, ShiftRightLo);
2135 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL,
2136 DL, VT, Hi, Shamt);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002137 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
Daniel Sanders301f9372015-04-29 12:28:58 +00002138 DAG.getConstant(VT.getSizeInBits(), DL, MVT::i32));
2139 SDValue Ext = DAG.getNode(ISD::SRA, DL, VT, Hi,
2140 DAG.getConstant(VT.getSizeInBits() - 1, DL, VT));
Vasileios Kalintirisef96a8e2015-01-26 12:33:22 +00002141 Lo = DAG.getNode(ISD::SELECT, DL, VT, Cond, ShiftRightHi, Or);
2142 Hi = DAG.getNode(ISD::SELECT, DL, VT, Cond,
Daniel Sanders301f9372015-04-29 12:28:58 +00002143 IsSRA ? Ext : DAG.getConstant(0, DL, VT), ShiftRightHi);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002144
2145 SDValue Ops[2] = {Lo, Hi};
Craig Topper64941d92014-04-27 19:20:57 +00002146 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka0a8ab712012-05-09 00:55:21 +00002147}
2148
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002149static SDValue createLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002150 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002151 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002152 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka95866182012-06-13 19:06:08 +00002153 EVT BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002154 SDLoc DL(LD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002155 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2156
2157 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002158 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002159 DAG.getConstant(Offset, DL, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002160
2161 SDValue Ops[] = { Chain, Ptr, Src };
Craig Topper206fcd42014-04-26 19:29:41 +00002162 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002163 LD->getMemOperand());
2164}
2165
2166// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002167SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002168 LoadSDNode *LD = cast<LoadSDNode>(Op);
2169 EVT MemVT = LD->getMemoryVT();
2170
Eric Christopher1c29a652014-07-18 22:55:25 +00002171 if (Subtarget.systemSupportsUnalignedAccess())
Daniel Sandersac272632014-05-23 13:18:02 +00002172 return Op;
2173
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002174 // Return if load is aligned or if MemVT is neither i32 nor i64.
2175 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2176 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2177 return SDValue();
2178
Eric Christopher1c29a652014-07-18 22:55:25 +00002179 bool IsLittle = Subtarget.isLittle();
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002180 EVT VT = Op.getValueType();
2181 ISD::LoadExtType ExtType = LD->getExtensionType();
2182 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2183
2184 assert((VT == MVT::i32) || (VT == MVT::i64));
2185
2186 // Expand
2187 // (set dst, (i64 (load baseptr)))
2188 // to
2189 // (set tmp, (ldl (add baseptr, 7), undef))
2190 // (set dst, (ldr baseptr, tmp))
2191 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002192 SDValue LDL = createLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002193 IsLittle ? 7 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002194 return createLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002195 IsLittle ? 0 : 7);
2196 }
2197
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002198 SDValue LWL = createLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002199 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002200 SDValue LWR = createLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002201 IsLittle ? 0 : 3);
2202
2203 // Expand
2204 // (set dst, (i32 (load baseptr))) or
2205 // (set dst, (i64 (sextload baseptr))) or
2206 // (set dst, (i64 (extload baseptr)))
2207 // to
2208 // (set tmp, (lwl (add baseptr, 3), undef))
2209 // (set dst, (lwr baseptr, tmp))
2210 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2211 (ExtType == ISD::EXTLOAD))
2212 return LWR;
2213
2214 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2215
2216 // Expand
2217 // (set dst, (i64 (zextload baseptr)))
2218 // to
2219 // (set tmp0, (lwl (add baseptr, 3), undef))
2220 // (set tmp1, (lwr baseptr, tmp0))
2221 // (set tmp2, (shl tmp1, 32))
2222 // (set dst, (srl tmp2, 32))
Andrew Trickef9de2a2013-05-25 02:42:55 +00002223 SDLoc DL(LD);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002224 SDValue Const32 = DAG.getConstant(32, DL, MVT::i32);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002225 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka67346852012-06-04 17:46:29 +00002226 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2227 SDValue Ops[] = { SRL, LWR.getValue(1) };
Craig Topper64941d92014-04-27 19:20:57 +00002228 return DAG.getMergeValues(Ops, DL);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002229}
2230
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002231static SDValue createStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002232 SDValue Chain, unsigned Offset) {
Akira Hatanaka95866182012-06-13 19:06:08 +00002233 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2234 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002235 SDLoc DL(SD);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002236 SDVTList VTList = DAG.getVTList(MVT::Other);
2237
2238 if (Offset)
Akira Hatanaka95866182012-06-13 19:06:08 +00002239 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002240 DAG.getConstant(Offset, DL, BasePtrVT));
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002241
2242 SDValue Ops[] = { Chain, Value, Ptr };
Craig Topper206fcd42014-04-26 19:29:41 +00002243 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, MemVT,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002244 SD->getMemOperand());
2245}
2246
2247// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakad82ee942013-05-16 20:45:17 +00002248static SDValue lowerUnalignedIntStore(StoreSDNode *SD, SelectionDAG &DAG,
2249 bool IsLittle) {
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002250 SDValue Value = SD->getValue(), Chain = SD->getChain();
2251 EVT VT = Value.getValueType();
2252
2253 // Expand
2254 // (store val, baseptr) or
2255 // (truncstore val, baseptr)
2256 // to
2257 // (swl val, (add baseptr, 3))
2258 // (swr val, baseptr)
2259 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002260 SDValue SWL = createStoreLR(MipsISD::SWL, DAG, SD, Chain,
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002261 IsLittle ? 3 : 0);
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002262 return createStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002263 }
2264
2265 assert(VT == MVT::i64);
2266
2267 // Expand
2268 // (store val, baseptr)
2269 // to
2270 // (sdl val, (add baseptr, 7))
2271 // (sdr val, baseptr)
Akira Hatanaka52f79fc2013-04-11 19:07:14 +00002272 SDValue SDL = createStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2273 return createStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
Akira Hatanaka8f1db772012-06-02 00:03:49 +00002274}
2275
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002276// Lower (store (fp_to_sint $fp) $ptr) to (store (TruncIntFP $fp), $ptr).
2277static SDValue lowerFP_TO_SINT_STORE(StoreSDNode *SD, SelectionDAG &DAG) {
2278 SDValue Val = SD->getValue();
2279
2280 if (Val.getOpcode() != ISD::FP_TO_SINT)
2281 return SDValue();
2282
2283 EVT FPTy = EVT::getFloatingPointVT(Val.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002284 SDValue Tr = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Val), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002285 Val.getOperand(0));
2286
Andrew Trickef9de2a2013-05-25 02:42:55 +00002287 return DAG.getStore(SD->getChain(), SDLoc(SD), Tr, SD->getBasePtr(),
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002288 SD->getPointerInfo(), SD->isVolatile(),
2289 SD->isNonTemporal(), SD->getAlignment());
2290}
2291
Akira Hatanakad82ee942013-05-16 20:45:17 +00002292SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
2293 StoreSDNode *SD = cast<StoreSDNode>(Op);
2294 EVT MemVT = SD->getMemoryVT();
2295
2296 // Lower unaligned integer stores.
Eric Christopher1c29a652014-07-18 22:55:25 +00002297 if (!Subtarget.systemSupportsUnalignedAccess() &&
Daniel Sandersac272632014-05-23 13:18:02 +00002298 (SD->getAlignment() < MemVT.getSizeInBits() / 8) &&
Akira Hatanakad82ee942013-05-16 20:45:17 +00002299 ((MemVT == MVT::i32) || (MemVT == MVT::i64)))
Eric Christopher1c29a652014-07-18 22:55:25 +00002300 return lowerUnalignedIntStore(SD, DAG, Subtarget.isLittle());
Akira Hatanakad82ee942013-05-16 20:45:17 +00002301
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002302 return lowerFP_TO_SINT_STORE(SD, DAG);
Akira Hatanakad82ee942013-05-16 20:45:17 +00002303}
2304
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002305SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002306 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2307 || cast<ConstantSDNode>
2308 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2309 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2310 return SDValue();
2311
2312 // The pattern
2313 // (add (frameaddr 0), (frame_to_args_offset))
2314 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2315 // (add FrameObject, 0)
2316 // where FrameObject is a fixed StackObject with offset 0 which points to
2317 // the old stack pointer.
2318 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2319 EVT ValTy = Op->getValueType(0);
2320 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2321 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002322 SDLoc DL(Op);
2323 return DAG.getNode(ISD::ADD, DL, ValTy, InArgsAddr,
2324 DAG.getConstant(0, DL, ValTy));
Akira Hatanaka28e02ec2012-11-07 19:10:58 +00002325}
2326
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002327SDValue MipsTargetLowering::lowerFP_TO_SINT(SDValue Op,
2328 SelectionDAG &DAG) const {
2329 EVT FPTy = EVT::getFloatingPointVT(Op.getValueSizeInBits());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002330 SDValue Trunc = DAG.getNode(MipsISD::TruncIntFP, SDLoc(Op), FPTy,
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002331 Op.getOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002332 return DAG.getNode(ISD::BITCAST, SDLoc(Op), Op.getValueType(), Trunc);
Akira Hatanaka252f54f2013-05-16 21:17:15 +00002333}
2334
Akira Hatanakae2489122011-04-15 21:51:11 +00002335//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002336// Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002337//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002338
Akira Hatanakae2489122011-04-15 21:51:11 +00002339//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002340// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002341// Mips O32 ABI rules:
2342// ---
2343// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peck527da1b2010-11-23 03:31:01 +00002344// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002345// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peck527da1b2010-11-23 03:31:01 +00002346// f64 - Only passed in two aliased f32 registers if no int reg has been used
2347// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Sylvestre Ledru469de192014-08-11 18:04:46 +00002348// not used, it must be shadowed. If only A3 is available, shadow it and
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002349// go to stack.
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002350//
2351// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanakae2489122011-04-15 21:51:11 +00002352//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002353
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00002354static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2355 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002356 CCState &State, ArrayRef<MCPhysReg> F64Regs) {
Eric Christopher96e72c62015-01-29 23:27:36 +00002357 const MipsSubtarget &Subtarget = static_cast<const MipsSubtarget &>(
2358 State.getMachineFunction().getSubtarget());
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002359
Craig Topper840beec2014-04-04 05:16:06 +00002360 static const MCPhysReg IntRegs[] = { Mips::A0, Mips::A1, Mips::A2, Mips::A3 };
2361 static const MCPhysReg F32Regs[] = { Mips::F12, Mips::F14 };
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002362
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002363 // Do not process byval args here.
2364 if (ArgFlags.isByVal())
2365 return true;
Akira Hatanaka5e16c6a2011-05-24 19:18:33 +00002366
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002367 // Promote i8 and i16
Daniel Sandersd134c9d2014-12-02 20:40:27 +00002368 if (ArgFlags.isInReg() && !Subtarget.isLittle()) {
2369 if (LocVT == MVT::i8 || LocVT == MVT::i16 || LocVT == MVT::i32) {
2370 LocVT = MVT::i32;
2371 if (ArgFlags.isSExt())
2372 LocInfo = CCValAssign::SExtUpper;
2373 else if (ArgFlags.isZExt())
2374 LocInfo = CCValAssign::ZExtUpper;
2375 else
2376 LocInfo = CCValAssign::AExtUpper;
2377 }
2378 }
2379
2380 // Promote i8 and i16
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002381 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2382 LocVT = MVT::i32;
2383 if (ArgFlags.isSExt())
2384 LocInfo = CCValAssign::SExt;
2385 else if (ArgFlags.isZExt())
2386 LocInfo = CCValAssign::ZExt;
2387 else
2388 LocInfo = CCValAssign::AExt;
2389 }
2390
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002391 unsigned Reg;
2392
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002393 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2394 // is true: function is vararg, argument is 3rd or higher, there is previous
2395 // argument which is not f32 or f64.
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002396 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1 ||
2397 State.getFirstUnallocated(F32Regs) != ValNo;
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002398 unsigned OrigAlign = ArgFlags.getOrigAlign();
2399 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002400
2401 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002402 Reg = State.AllocateReg(IntRegs);
Akira Hatanaka9e6a8cc2011-05-19 20:29:48 +00002403 // If this is the first part of an i64 arg,
2404 // the allocated register must be either A0 or A2.
2405 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002406 Reg = State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002407 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002408 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2409 // Allocate int register and shadow next int register. If first
2410 // available register is Mips::A1 or Mips::A3, shadow it too.
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002411 Reg = State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002412 if (Reg == Mips::A1 || Reg == Mips::A3)
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002413 Reg = State.AllocateReg(IntRegs);
2414 State.AllocateReg(IntRegs);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002415 LocVT = MVT::i32;
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002416 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2417 // we are guaranteed to find an available float register
2418 if (ValVT == MVT::f32) {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002419 Reg = State.AllocateReg(F32Regs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002420 // Shadow int register
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002421 State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002422 } else {
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002423 Reg = State.AllocateReg(F64Regs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002424 // Shadow int registers
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002425 unsigned Reg2 = State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002426 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
Tim Northover3b6b7ca2015-02-21 02:11:17 +00002427 State.AllocateReg(IntRegs);
2428 State.AllocateReg(IntRegs);
Akira Hatanaka92ab6db2011-05-19 18:06:05 +00002429 }
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002430 } else
2431 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002432
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002433 if (!Reg) {
2434 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2435 OrigAlign);
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002436 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002437 } else
Bruno Cardoso Lopes8887d652011-03-04 20:27:44 +00002438 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002439
Akira Hatanakaac8c6692012-10-27 00:29:43 +00002440 return false;
Akira Hatanaka202f6402011-11-12 02:20:46 +00002441}
2442
Akira Hatanakabfb66242013-08-20 23:38:40 +00002443static bool CC_MipsO32_FP32(unsigned ValNo, MVT ValVT,
2444 MVT LocVT, CCValAssign::LocInfo LocInfo,
2445 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002446 static const MCPhysReg F64Regs[] = { Mips::D6, Mips::D7 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002447
2448 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2449}
2450
2451static bool CC_MipsO32_FP64(unsigned ValNo, MVT ValVT,
2452 MVT LocVT, CCValAssign::LocInfo LocInfo,
2453 ISD::ArgFlagsTy ArgFlags, CCState &State) {
Craig Topper840beec2014-04-04 05:16:06 +00002454 static const MCPhysReg F64Regs[] = { Mips::D12_64, Mips::D14_64 };
Akira Hatanakabfb66242013-08-20 23:38:40 +00002455
2456 return CC_MipsO32(ValNo, ValVT, LocVT, LocInfo, ArgFlags, State, F64Regs);
2457}
2458
Reid Klecknerd3781742014-11-14 00:39:33 +00002459static bool CC_MipsO32(unsigned ValNo, MVT ValVT, MVT LocVT,
2460 CCValAssign::LocInfo LocInfo, ISD::ArgFlagsTy ArgFlags,
2461 CCState &State) LLVM_ATTRIBUTE_UNUSED;
Reed Kotlerd5c41962014-11-13 23:37:45 +00002462
Akira Hatanaka202f6402011-11-12 02:20:46 +00002463#include "MipsGenCallingConv.inc"
2464
Akira Hatanakae2489122011-04-15 21:51:11 +00002465//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002466// Call Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002467//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002468
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002469// Return next O32 integer argument register.
2470static unsigned getNextIntArgReg(unsigned Reg) {
2471 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2472 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2473}
2474
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002475SDValue
2476MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002477 SDValue Chain, SDValue Arg, SDLoc DL,
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002478 bool IsTailCall, SelectionDAG &DAG) const {
2479 if (!IsTailCall) {
Mehdi Amini44ede332015-07-09 02:09:04 +00002480 SDValue PtrOff =
2481 DAG.getNode(ISD::ADD, DL, getPointerTy(DAG.getDataLayout()), StackPtr,
2482 DAG.getIntPtrConstant(Offset, DL));
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002483 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2484 false, 0);
2485 }
2486
2487 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2488 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
Mehdi Amini44ede332015-07-09 02:09:04 +00002489 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Akira Hatanaka6233cf52012-10-30 19:23:25 +00002490 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2491 /*isVolatile=*/ true, false, 0);
2492}
2493
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002494void MipsTargetLowering::
2495getOpndList(SmallVectorImpl<SDValue> &Ops,
2496 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2497 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +00002498 bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee,
2499 SDValue Chain) const {
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002500 // Insert node "GP copy globalreg" before call to function.
2501 //
2502 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2503 // in PIC mode) allow symbols to be resolved via lazy binding.
2504 // The lazy binding stub requires GP to point to the GOT.
Sasa Stankovic7072a792014-10-01 08:22:21 +00002505 // Note that we don't need GP to point to the GOT for indirect calls
2506 // (when R_MIPS_CALL* is not used for the call) because Mips linker generates
2507 // lazy binding stub for a function only when R_MIPS_CALL* are the only relocs
2508 // used for the function (that is, Mips linker doesn't generate lazy binding
2509 // stub for a function whose address is taken in the program).
2510 if (IsPICCall && !InternalLinkage && IsCallReloc) {
Eric Christopher96e72c62015-01-29 23:27:36 +00002511 unsigned GPReg = ABI.IsN64() ? Mips::GP_64 : Mips::GP;
2512 EVT Ty = ABI.IsN64() ? MVT::i64 : MVT::i32;
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002513 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2514 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002515
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002516 // Build a sequence of copy-to-reg nodes chained together with token
2517 // chain and flag operands which copy the outgoing args into registers.
2518 // The InFlag in necessary since all emitted instructions must be
2519 // stuck together.
2520 SDValue InFlag;
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002521
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002522 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2523 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2524 RegsToPass[i].second, InFlag);
2525 InFlag = Chain.getValue(1);
2526 }
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002527
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002528 // Add argument registers to the end of the list so that they are
2529 // known live into the call.
2530 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2531 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2532 RegsToPass[i].second.getValueType()));
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002533
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002534 // Add a register mask operand representing the call-preserved registers.
Eric Christopher96e72c62015-01-29 23:27:36 +00002535 const TargetRegisterInfo *TRI = Subtarget.getRegisterInfo();
Eric Christopher9deb75d2015-03-11 22:42:13 +00002536 const uint32_t *Mask =
2537 TRI->getCallPreservedMask(CLI.DAG.getMachineFunction(), CLI.CallConv);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002538 assert(Mask && "Missing call preserved mask for calling convention");
Eric Christopher1c29a652014-07-18 22:55:25 +00002539 if (Subtarget.inMips16HardFloat()) {
Reed Kotler783c7942013-05-10 22:25:39 +00002540 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(CLI.Callee)) {
2541 llvm::StringRef Sym = G->getGlobal()->getName();
2542 Function *F = G->getGlobal()->getParent()->getFunction(Sym);
Reed Kotler3230e722013-12-12 02:41:11 +00002543 if (F && F->hasFnAttribute("__Mips16RetHelper")) {
Reed Kotler783c7942013-05-10 22:25:39 +00002544 Mask = MipsRegisterInfo::getMips16RetHelperMask();
2545 }
2546 }
2547 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002548 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2549
2550 if (InFlag.getNode())
2551 Ops.push_back(InFlag);
Reed Kotlera2d76bc2013-01-24 04:24:02 +00002552}
2553
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002554/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman624801e2009-01-26 03:15:54 +00002555/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002556SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +00002557MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +00002558 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskiaa583972012-05-25 16:35:28 +00002559 SelectionDAG &DAG = CLI.DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00002560 SDLoc DL = CLI.DL;
Craig Topperb94011f2013-07-14 04:42:23 +00002561 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2562 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2563 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Akira Hatanakabeda2242012-07-31 18:46:41 +00002564 SDValue Chain = CLI.Chain;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002565 SDValue Callee = CLI.Callee;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002566 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002567 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002568 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskiaa583972012-05-25 16:35:28 +00002569
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002570 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002571 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher96e72c62015-01-29 23:27:36 +00002572 const TargetFrameLowering *TFL = Subtarget.getFrameLowering();
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002573 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes0f20a5b2009-09-01 17:27:58 +00002574 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002575
2576 // Analyze operands of the call, assigning locations to each operand.
2577 SmallVector<CCValAssign, 16> ArgLocs;
Daniel Sanders41a64c42014-11-07 11:10:48 +00002578 MipsCCState CCInfo(
2579 CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs, *DAG.getContext(),
2580 MipsCCState::getSpecialCallingConvForCallee(Callee.getNode(), Subtarget));
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002581
2582 // Allocate the reserved argument area. It seems strange to do this from the
2583 // caller side but removing it breaks the frame size calculation.
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002584 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002585
Daniel Sanderscfad1e32014-11-07 11:43:49 +00002586 CCInfo.AnalyzeCallOperands(Outs, CC_Mips, CLI.getArgs(), Callee.getNode());
Wesley Peck527da1b2010-11-23 03:31:01 +00002587
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002588 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002589 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002590
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002591 // Check if it's really possible to do a tail call.
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002592 if (IsTailCall)
Daniel Sanders23e98772014-11-02 16:09:29 +00002593 IsTailCall = isEligibleForTailCallOptimization(
2594 CCInfo, NextStackOffset, *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002595
Reid Kleckner5772b772014-04-24 20:14:34 +00002596 if (!IsTailCall && CLI.CS && CLI.CS->isMustTailCall())
2597 report_fatal_error("failed to perform tail call elimination on a call "
2598 "site marked musttail");
2599
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002600 if (IsTailCall)
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002601 ++NumTailCalls;
2602
Akira Hatanaka79738332011-09-19 20:26:02 +00002603 // Chain is the output chain of the last Load/Store or CopyToReg node.
2604 // ByValChain is the output chain of the last Memcpy node created for copying
2605 // byval arguments to the stack.
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002606 unsigned StackAlignment = TFL->getStackAlignment();
Rui Ueyamada00f2f2016-01-14 21:06:47 +00002607 NextStackOffset = alignTo(NextStackOffset, StackAlignment);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002608 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, DL, true);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002609
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002610 if (!IsTailCall)
Andrew Trickad6d08a2013-05-29 22:03:55 +00002611 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal, DL);
Akira Hatanakabeda2242012-07-31 18:46:41 +00002612
Mehdi Amini44ede332015-07-09 02:09:04 +00002613 SDValue StackPtr =
2614 DAG.getCopyFromReg(Chain, DL, ABI.IsN64() ? Mips::SP_64 : Mips::SP,
2615 getPointerTy(DAG.getDataLayout()));
Akira Hatanaka195a1e22011-06-08 17:39:33 +00002616
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002617 // With EABI is it possible to have 16 args on registers.
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002618 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00002619 SmallVector<SDValue, 8> MemOpChains;
Daniel Sanders23e98772014-11-02 16:09:29 +00002620
2621 CCInfo.rewindByValRegsInfo();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002622
2623 // Walk the register/memloc assignments, inserting copies/loads.
2624 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanfe7532a2010-07-07 15:54:55 +00002625 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002626 CCValAssign &VA = ArgLocs[i];
Akira Hatanakab20a3252011-10-28 19:49:00 +00002627 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002628 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002629 bool UseUpperBits = false;
Akira Hatanaka19891f82011-11-12 02:34:50 +00002630
2631 // ByVal Arg.
2632 if (Flags.isByVal()) {
Daniel Sanders23e98772014-11-02 16:09:29 +00002633 unsigned FirstByValReg, LastByValReg;
2634 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
2635 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
2636
Akira Hatanaka19891f82011-11-12 02:34:50 +00002637 assert(Flags.getByValSize() &&
2638 "ByVal args of size 0 should have been ignored by front-end.");
Daniel Sanders23e98772014-11-02 16:09:29 +00002639 assert(ByValIdx < CCInfo.getInRegsParamsCount());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002640 assert(!IsTailCall &&
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002641 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002642 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002643 FirstByValReg, LastByValReg, Flags, Subtarget.isLittle(),
2644 VA);
Daniel Sanders23e98772014-11-02 16:09:29 +00002645 CCInfo.nextInRegsParam();
Akira Hatanaka19891f82011-11-12 02:34:50 +00002646 continue;
2647 }
Jia Liuf54f60f2012-02-28 07:46:26 +00002648
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002649 // Promote the value if needed.
2650 switch (VA.getLocInfo()) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00002651 default:
2652 llvm_unreachable("Unknown loc info!");
Wesley Peck527da1b2010-11-23 03:31:01 +00002653 case CCValAssign::Full:
Akira Hatanakab20a3252011-10-28 19:49:00 +00002654 if (VA.isRegLoc()) {
2655 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanaka3b7391d2013-03-05 22:20:28 +00002656 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2657 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002658 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakab20a3252011-10-28 19:49:00 +00002659 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002660 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002661 Arg, DAG.getConstant(0, DL, MVT::i32));
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002662 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002663 Arg, DAG.getConstant(1, DL, MVT::i32));
Eric Christopher1c29a652014-07-18 22:55:25 +00002664 if (!Subtarget.isLittle())
Akira Hatanaka27916972011-04-15 19:52:08 +00002665 std::swap(Lo, Hi);
Jia Liuf54f60f2012-02-28 07:46:26 +00002666 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka61bbcce2011-09-23 00:58:33 +00002667 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2668 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2669 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002670 continue;
Wesley Peck527da1b2010-11-23 03:31:01 +00002671 }
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002672 }
2673 break;
Daniel Sanders23e98772014-11-02 16:09:29 +00002674 case CCValAssign::BCvt:
2675 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
2676 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002677 case CCValAssign::SExtUpper:
2678 UseUpperBits = true;
2679 // Fallthrough
Chris Lattner52f16de2008-03-17 06:57:02 +00002680 case CCValAssign::SExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002681 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002682 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002683 case CCValAssign::ZExtUpper:
2684 UseUpperBits = true;
2685 // Fallthrough
Chris Lattner52f16de2008-03-17 06:57:02 +00002686 case CCValAssign::ZExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002687 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002688 break;
Daniel Sandersc43cda82014-11-07 16:54:21 +00002689 case CCValAssign::AExtUpper:
2690 UseUpperBits = true;
2691 // Fallthrough
Chris Lattner52f16de2008-03-17 06:57:02 +00002692 case CCValAssign::AExt:
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002693 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattner52f16de2008-03-17 06:57:02 +00002694 break;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002695 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002696
Daniel Sandersc43cda82014-11-07 16:54:21 +00002697 if (UseUpperBits) {
2698 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
2699 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2700 Arg = DAG.getNode(
2701 ISD::SHL, DL, VA.getLocVT(), Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002702 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersc43cda82014-11-07 16:54:21 +00002703 }
2704
Wesley Peck527da1b2010-11-23 03:31:01 +00002705 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002706 // RegsToPass vector
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002707 if (VA.isRegLoc()) {
2708 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattner52f16de2008-03-17 06:57:02 +00002709 continue;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002710 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002711
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002712 // Register can't get to this point...
Chris Lattner52f16de2008-03-17 06:57:02 +00002713 assert(VA.isMemLoc());
Wesley Peck527da1b2010-11-23 03:31:01 +00002714
Wesley Peck527da1b2010-11-23 03:31:01 +00002715 // emit ISD::STORE whichs stores the
Chris Lattner52f16de2008-03-17 06:57:02 +00002716 // parameter value to a stack Location
Akira Hatanaka9c962c02012-10-30 20:16:31 +00002717 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002718 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002719 }
2720
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002721 // Transform all store nodes into one single node because all store
2722 // nodes are independent of each other.
Wesley Peck527da1b2010-11-23 03:31:01 +00002723 if (!MemOpChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00002724 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, MemOpChains);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002725
Bill Wendling24c79f22008-09-16 21:48:12 +00002726 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peck527da1b2010-11-23 03:31:01 +00002727 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2728 // node so that legalize doesn't hack it.
Eric Christopher96e72c62015-01-29 23:27:36 +00002729 bool IsPICCall = (ABI.IsN64() || IsPIC); // true if calls are translated to
2730 // jalr $25
Sasa Stankovic7072a792014-10-01 08:22:21 +00002731 bool GlobalOrExternal = false, InternalLinkage = false, IsCallReloc = false;
Akira Hatanakad6f1c582011-04-07 19:51:44 +00002732 SDValue CalleeLo;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +00002733 EVT Ty = Callee.getValueType();
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002734
2735 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002736 if (IsPICCall) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002737 const GlobalValue *Val = G->getGlobal();
2738 InternalLinkage = Val->hasInternalLinkage();
Akira Hatanakacf9a61b2012-12-13 03:17:29 +00002739
2740 if (InternalLinkage)
Eric Christopher96e72c62015-01-29 23:27:36 +00002741 Callee = getAddrLocal(G, DL, Ty, DAG, ABI.IsN32() || ABI.IsN64());
Sasa Stankovic7072a792014-10-01 08:22:21 +00002742 else if (LargeGOT) {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002743 Callee = getAddrGlobalLargeGOT(G, DL, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002744 MipsII::MO_CALL_LO16, Chain,
2745 FuncInfo->callPtrInfo(Val));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002746 IsCallReloc = true;
2747 } else {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002748 Callee = getAddrGlobal(G, DL, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002749 FuncInfo->callPtrInfo(Val));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002750 IsCallReloc = true;
2751 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002752 } else
Mehdi Amini44ede332015-07-09 02:09:04 +00002753 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL,
2754 getPointerTy(DAG.getDataLayout()), 0,
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002755 MipsII::MO_NO_FLAG);
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002756 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002757 }
2758 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002759 const char *Sym = S->getSymbol();
2760
Eric Christopher96e72c62015-01-29 23:27:36 +00002761 if (!ABI.IsN64() && !IsPIC) // !N64 && static
Mehdi Amini44ede332015-07-09 02:09:04 +00002762 Callee = DAG.getTargetExternalSymbol(
2763 Sym, getPointerTy(DAG.getDataLayout()), MipsII::MO_NO_FLAG);
Sasa Stankovic7072a792014-10-01 08:22:21 +00002764 else if (LargeGOT) {
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002765 Callee = getAddrGlobalLargeGOT(S, DL, Ty, DAG, MipsII::MO_CALL_HI16,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002766 MipsII::MO_CALL_LO16, Chain,
2767 FuncInfo->callPtrInfo(Sym));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002768 IsCallReloc = true;
2769 } else { // N64 || PIC
Daniel Sanders9a4f2c52015-01-24 14:35:11 +00002770 Callee = getAddrGlobal(S, DL, Ty, DAG, MipsII::MO_GOT_CALL, Chain,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +00002771 FuncInfo->callPtrInfo(Sym));
Sasa Stankovic7072a792014-10-01 08:22:21 +00002772 IsCallReloc = true;
2773 }
Akira Hatanaka56d5f1b2012-11-21 20:30:40 +00002774
Akira Hatanaka8e16aac2011-12-09 01:45:12 +00002775 GlobalOrExternal = true;
Akira Hatanaka5ec2ead2011-04-04 17:11:07 +00002776 }
2777
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002778 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002779 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakaf7d16d02013-01-22 20:05:56 +00002780
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002781 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +00002782 IsCallReloc, CLI, Callee, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002783
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002784 if (IsTailCall)
Craig Topper48d114b2014-04-26 18:35:24 +00002785 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, Ops);
Akira Hatanaka90131ac2012-10-19 21:47:33 +00002786
Craig Topper48d114b2014-04-26 18:35:24 +00002787 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, Ops);
Akira Hatanaka96ca1822013-03-13 00:54:29 +00002788 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002789
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002790 // Create the CALLSEQ_END node.
Akira Hatanaka97ba7692012-07-26 23:27:01 +00002791 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002792 DAG.getIntPtrConstant(0, DL, true), InFlag, DL);
Bruno Cardoso Lopes193e64c2010-01-30 18:32:07 +00002793 InFlag = Chain.getValue(1);
2794
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002795 // Handle result values, copying them out of physregs into vregs that we
2796 // return.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002797 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg, Ins, DL, DAG,
2798 InVals, CLI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002799}
2800
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002801/// LowerCallResult - Lower the result values of a call into the
2802/// appropriate copies out of appropriate physical registers.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002803SDValue MipsTargetLowering::LowerCallResult(
2804 SDValue Chain, SDValue InFlag, CallingConv::ID CallConv, bool IsVarArg,
2805 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc DL, SelectionDAG &DAG,
2806 SmallVectorImpl<SDValue> &InVals,
2807 TargetLowering::CallLoweringInfo &CLI) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002808 // Assign locations to each value returned by this call.
2809 SmallVector<CCValAssign, 16> RVLocs;
Daniel Sandersb3ca3382014-09-26 10:06:12 +00002810 MipsCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), RVLocs,
2811 *DAG.getContext());
2812 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips, CLI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002813
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002814 // Copy all of the result registers out of their specified physreg.
2815 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Daniel Sandersae275e32014-09-25 12:15:05 +00002816 CCValAssign &VA = RVLocs[i];
2817 assert(VA.isRegLoc() && "Can only return in registers!");
2818
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002819 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002820 RVLocs[i].getLocVT(), InFlag);
2821 Chain = Val.getValue(1);
2822 InFlag = Val.getValue(2);
2823
Daniel Sandersae275e32014-09-25 12:15:05 +00002824 if (VA.isUpperBitsInLoc()) {
2825 unsigned ValSizeInBits = Ins[i].ArgVT.getSizeInBits();
2826 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2827 unsigned Shift =
2828 VA.getLocInfo() == CCValAssign::ZExtUpper ? ISD::SRL : ISD::SRA;
2829 Val = DAG.getNode(
2830 Shift, DL, VA.getLocVT(), Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002831 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersae275e32014-09-25 12:15:05 +00002832 }
2833
2834 switch (VA.getLocInfo()) {
2835 default:
2836 llvm_unreachable("Unknown loc info!");
2837 case CCValAssign::Full:
2838 break;
2839 case CCValAssign::BCvt:
2840 Val = DAG.getNode(ISD::BITCAST, DL, VA.getValVT(), Val);
2841 break;
2842 case CCValAssign::AExt:
2843 case CCValAssign::AExtUpper:
2844 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2845 break;
2846 case CCValAssign::ZExt:
2847 case CCValAssign::ZExtUpper:
2848 Val = DAG.getNode(ISD::AssertZext, DL, VA.getLocVT(), Val,
2849 DAG.getValueType(VA.getValVT()));
2850 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2851 break;
2852 case CCValAssign::SExt:
2853 case CCValAssign::SExtUpper:
2854 Val = DAG.getNode(ISD::AssertSext, DL, VA.getLocVT(), Val,
2855 DAG.getValueType(VA.getValVT()));
2856 Val = DAG.getNode(ISD::TRUNCATE, DL, VA.getValVT(), Val);
2857 break;
2858 }
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00002859
2860 InVals.push_back(Val);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002861 }
Bruno Cardoso Lopes3e0d0302007-11-05 03:02:32 +00002862
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002863 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002864}
2865
Daniel Sandersc43cda82014-11-07 16:54:21 +00002866static SDValue UnpackFromArgumentSlot(SDValue Val, const CCValAssign &VA,
2867 EVT ArgVT, SDLoc DL, SelectionDAG &DAG) {
2868 MVT LocVT = VA.getLocVT();
2869 EVT ValVT = VA.getValVT();
2870
2871 // Shift into the upper bits if necessary.
2872 switch (VA.getLocInfo()) {
2873 default:
2874 break;
2875 case CCValAssign::AExtUpper:
2876 case CCValAssign::SExtUpper:
2877 case CCValAssign::ZExtUpper: {
2878 unsigned ValSizeInBits = ArgVT.getSizeInBits();
2879 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
2880 unsigned Opcode =
2881 VA.getLocInfo() == CCValAssign::ZExtUpper ? ISD::SRL : ISD::SRA;
2882 Val = DAG.getNode(
2883 Opcode, DL, VA.getLocVT(), Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002884 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersc43cda82014-11-07 16:54:21 +00002885 break;
2886 }
2887 }
2888
2889 // If this is an value smaller than the argument slot size (32-bit for O32,
2890 // 64-bit for N32/N64), it has been promoted in some way to the argument slot
2891 // size. Extract the value and insert any appropriate assertions regarding
2892 // sign/zero extension.
2893 switch (VA.getLocInfo()) {
2894 default:
2895 llvm_unreachable("Unknown loc info!");
2896 case CCValAssign::Full:
2897 break;
2898 case CCValAssign::AExtUpper:
2899 case CCValAssign::AExt:
2900 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2901 break;
2902 case CCValAssign::SExtUpper:
2903 case CCValAssign::SExt:
2904 Val = DAG.getNode(ISD::AssertSext, DL, LocVT, Val, DAG.getValueType(ValVT));
2905 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2906 break;
2907 case CCValAssign::ZExtUpper:
2908 case CCValAssign::ZExt:
2909 Val = DAG.getNode(ISD::AssertZext, DL, LocVT, Val, DAG.getValueType(ValVT));
2910 Val = DAG.getNode(ISD::TRUNCATE, DL, ValVT, Val);
2911 break;
2912 case CCValAssign::BCvt:
2913 Val = DAG.getNode(ISD::BITCAST, DL, ValVT, Val);
2914 break;
2915 }
2916
2917 return Val;
2918}
2919
Akira Hatanakae2489122011-04-15 21:51:11 +00002920//===----------------------------------------------------------------------===//
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002921// Formal Arguments Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00002922//===----------------------------------------------------------------------===//
Wesley Peck527da1b2010-11-23 03:31:01 +00002923/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002924/// and generate load operations for arguments places on the stack.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00002925SDValue
2926MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002927 CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002928 bool IsVarArg,
Akira Hatanaka9e1d3692011-12-19 19:52:25 +00002929 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +00002930 SDLoc DL, SelectionDAG &DAG,
Akira Hatanakaaef55c82011-04-15 21:00:26 +00002931 SmallVectorImpl<SDValue> &InVals)
Akira Hatanakae2489122011-04-15 21:51:11 +00002932 const {
Bruno Cardoso Lopesa01ede22008-08-04 07:12:52 +00002933 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002934 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopes14033fb2007-08-28 05:08:16 +00002935 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002936
Dan Gohman31ae5862010-04-17 14:41:14 +00002937 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002938
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00002939 // Used with vargs to acumulate store chains.
2940 std::vector<SDValue> OutChains;
2941
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002942 // Assign locations to all of the incoming arguments.
2943 SmallVector<CCValAssign, 16> ArgLocs;
Daniel Sanders23e98772014-11-02 16:09:29 +00002944 MipsCCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(), ArgLocs,
2945 *DAG.getContext());
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002946 CCInfo.AllocateStack(ABI.GetCalleeAllocdArgSizeInBytes(CallConv), 1);
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00002947 const Function *Func = DAG.getMachineFunction().getFunction();
2948 Function::const_arg_iterator FuncArg = Func->arg_begin();
2949
Vasileios Kalintiris165121f2015-10-26 14:24:30 +00002950 if (Func->hasFnAttribute("interrupt") && !Func->arg_empty())
2951 report_fatal_error(
2952 "Functions with the interrupt attribute cannot have arguments!");
Bruno Cardoso Lopes4449e5d2007-07-11 23:16:16 +00002953
Daniel Sandersb70e27c2014-11-06 16:36:30 +00002954 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips_FixedArg);
Akira Hatanaka4866fe12012-10-30 19:37:25 +00002955 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
Daniel Sanders23e98772014-11-02 16:09:29 +00002956 CCInfo.getInRegsParamsCount() > 0);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002957
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002958 unsigned CurArgIdx = 0;
Daniel Sanders23e98772014-11-02 16:09:29 +00002959 CCInfo.rewindByValRegsInfo();
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00002960
Akira Hatanaka2c07f1f2012-10-27 00:44:39 +00002961 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002962 CCValAssign &VA = ArgLocs[i];
Andrew Trick05938a52015-02-16 18:10:47 +00002963 if (Ins[i].isOrigArg()) {
2964 std::advance(FuncArg, Ins[i].getOrigArgIndex() - CurArgIdx);
2965 CurArgIdx = Ins[i].getOrigArgIndex();
2966 }
Akira Hatanaka104b7e32011-10-28 19:55:48 +00002967 EVT ValVT = VA.getValVT();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002968 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2969 bool IsRegLoc = VA.isRegLoc();
2970
2971 if (Flags.isByVal()) {
Andrew Trick05938a52015-02-16 18:10:47 +00002972 assert(Ins[i].isOrigArg() && "Byval arguments cannot be implicit");
Daniel Sanders23e98772014-11-02 16:09:29 +00002973 unsigned FirstByValReg, LastByValReg;
2974 unsigned ByValIdx = CCInfo.getInRegsParamsProcessed();
2975 CCInfo.getInRegsParamInfo(ByValIdx, FirstByValReg, LastByValReg);
2976
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002977 assert(Flags.getByValSize() &&
2978 "ByVal args of size 0 should have been ignored by front-end.");
Daniel Sanders23e98772014-11-02 16:09:29 +00002979 assert(ByValIdx < CCInfo.getInRegsParamsCount());
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002980 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00002981 FirstByValReg, LastByValReg, VA, CCInfo);
Daniel Sanders23e98772014-11-02 16:09:29 +00002982 CCInfo.nextInRegsParam();
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002983 continue;
2984 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002985
2986 // Arguments stored on registers
Akira Hatanakafb9bae32011-11-12 02:29:58 +00002987 if (IsRegLoc) {
Akira Hatanaka7d822522013-10-28 21:21:36 +00002988 MVT RegVT = VA.getLocVT();
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00002989 unsigned ArgReg = VA.getLocReg();
Akira Hatanaka7d822522013-10-28 21:21:36 +00002990 const TargetRegisterClass *RC = getRegClassFor(RegVT);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002991
Wesley Peck527da1b2010-11-23 03:31:01 +00002992 // Transform the arguments stored on
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002993 // physical registers into virtual ones
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00002994 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2995 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peck527da1b2010-11-23 03:31:01 +00002996
Daniel Sandersc43cda82014-11-07 16:54:21 +00002997 ArgValue = UnpackFromArgumentSlot(ArgValue, VA, Ins[i].ArgVT, DL, DAG);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00002998
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00002999 // Handle floating point arguments passed in integer registers and
3000 // long double arguments passed in floating point registers.
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003001 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka4b634fa2013-03-05 22:13:04 +00003002 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
3003 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003004 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Eric Christopher96e72c62015-01-29 23:27:36 +00003005 else if (ABI.IsO32() && RegVT == MVT::i32 &&
Eric Christopherbf33a3c2014-07-02 23:18:40 +00003006 ValVT == MVT::f64) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003007 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003008 getNextIntArgReg(ArgReg), RC);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003009 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Eric Christopher1c29a652014-07-18 22:55:25 +00003010 if (!Subtarget.isLittle())
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003011 std::swap(ArgValue, ArgValue2);
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003012 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanaka104b7e32011-10-28 19:55:48 +00003013 ArgValue, ArgValue2);
Bruno Cardoso Lopes3b7b3012009-03-19 02:12:28 +00003014 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003015
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003016 InVals.push_back(ArgValue);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003017 } else { // VA.isRegLoc()
Daniel Sandersc43cda82014-11-07 16:54:21 +00003018 MVT LocVT = VA.getLocVT();
3019
Eric Christopher96e72c62015-01-29 23:27:36 +00003020 if (ABI.IsO32()) {
Daniel Sandersc43cda82014-11-07 16:54:21 +00003021 // We ought to be able to use LocVT directly but O32 sets it to i32
3022 // when allocating floating point values to integer registers.
3023 // This shouldn't influence how we load the value into registers unless
Benjamin Kramerdf005cb2015-08-08 18:27:36 +00003024 // we are targeting softfloat.
Eric Christophere8ae3e32015-05-07 23:10:21 +00003025 if (VA.getValVT().isFloatingPoint() && !Subtarget.useSoftFloat())
Daniel Sandersc43cda82014-11-07 16:54:21 +00003026 LocVT = VA.getValVT();
3027 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003028
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003029 // sanity check
3030 assert(VA.isMemLoc());
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003031
Wesley Peck527da1b2010-11-23 03:31:01 +00003032 // The stack pointer offset is relative to the caller stack frame.
Daniel Sandersc43cda82014-11-07 16:54:21 +00003033 int FI = MFI->CreateFixedObject(LocVT.getSizeInBits() / 8,
Akira Hatanakacb4a1a82011-05-24 00:23:52 +00003034 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003035
3036 // Create load nodes to retrieve arguments from the stack
Mehdi Amini44ede332015-07-09 02:09:04 +00003037 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Alex Lorenze40c8a22015-08-11 23:09:45 +00003038 SDValue ArgValue = DAG.getLoad(
3039 LocVT, DL, Chain, FIN,
3040 MachinePointerInfo::getFixedStack(DAG.getMachineFunction(), FI),
3041 false, false, false, 0);
Daniel Sandersc43cda82014-11-07 16:54:21 +00003042 OutChains.push_back(ArgValue.getValue(1));
3043
3044 ArgValue = UnpackFromArgumentSlot(ArgValue, VA, Ins[i].ArgVT, DL, DAG);
3045
3046 InVals.push_back(ArgValue);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003047 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00003048 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003049
Reid Kleckner7a59e082014-05-12 22:01:27 +00003050 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Reid Kleckner79418562014-05-09 22:32:13 +00003051 // The mips ABIs for returning structs by value requires that we copy
3052 // the sret argument into $v0 for the return. Save the argument into
3053 // a virtual register so that we can access it from the return points.
Reid Kleckner7a59e082014-05-12 22:01:27 +00003054 if (Ins[i].Flags.isSRet()) {
Reid Kleckner79418562014-05-09 22:32:13 +00003055 unsigned Reg = MipsFI->getSRetReturnReg();
3056 if (!Reg) {
3057 Reg = MF.getRegInfo().createVirtualRegister(
Eric Christopher96e72c62015-01-29 23:27:36 +00003058 getRegClassFor(ABI.IsN64() ? MVT::i64 : MVT::i32));
Reid Kleckner79418562014-05-09 22:32:13 +00003059 MipsFI->setSRetReturnReg(Reg);
3060 }
Reid Kleckner7a59e082014-05-12 22:01:27 +00003061 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[i]);
Reid Kleckner79418562014-05-09 22:32:13 +00003062 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Reid Kleckner7a59e082014-05-12 22:01:27 +00003063 break;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003064 }
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003065 }
3066
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003067 if (IsVarArg)
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003068 writeVarArgRegs(OutChains, Chain, DL, DAG, CCInfo);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003069
Wesley Peck527da1b2010-11-23 03:31:01 +00003070 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003071 // the size of Ins and InVals. This only happens when on varg functions
3072 if (!OutChains.empty()) {
3073 OutChains.push_back(Chain);
Craig Topper48d114b2014-04-26 18:35:24 +00003074 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, OutChains);
Bruno Cardoso Lopesd6fff552010-02-06 19:20:49 +00003075 }
3076
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003077 return Chain;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003078}
3079
Akira Hatanakae2489122011-04-15 21:51:11 +00003080//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003081// Return Value Calling Convention Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +00003082//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003083
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003084bool
3085MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003086 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003087 const SmallVectorImpl<ISD::OutputArg> &Outs,
3088 LLVMContext &Context) const {
3089 SmallVector<CCValAssign, 16> RVLocs;
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003090 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, Context);
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +00003091 return CCInfo.CheckReturn(Outs, RetCC_Mips);
3092}
3093
Petar Jovanovic5b436222015-03-23 12:28:13 +00003094bool
3095MipsTargetLowering::shouldSignExtendTypeInLibCall(EVT Type, bool IsSigned) const {
Eric Christophere8ae3e32015-05-07 23:10:21 +00003096 if (Subtarget.hasMips3() && Subtarget.useSoftFloat()) {
Petar Jovanovic5b436222015-03-23 12:28:13 +00003097 if (Type == MVT::i32)
3098 return true;
3099 }
3100 return IsSigned;
3101}
3102
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003103SDValue
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00003104MipsTargetLowering::LowerInterruptReturn(SmallVectorImpl<SDValue> &RetOps,
3105 SDLoc DL, SelectionDAG &DAG) const {
3106
3107 MachineFunction &MF = DAG.getMachineFunction();
3108 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3109
3110 MipsFI->setISR();
3111
3112 return DAG.getNode(MipsISD::ERet, DL, MVT::Other, RetOps);
3113}
3114
3115SDValue
3116MipsTargetLowering::LowerReturn(SDValue Chain, CallingConv::ID CallConv,
3117 bool IsVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00003118 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +00003119 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003120 SDLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003121 // CCValAssign - represent the assignment of
3122 // the return value to a location
3123 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003124 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003125
3126 // CCState - Info about the registers and stack slot.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003127 MipsCCState CCInfo(CallConv, IsVarArg, MF, RVLocs, *DAG.getContext());
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003128
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003129 // Analyze return values.
Daniel Sandersb3ca3382014-09-26 10:06:12 +00003130 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003131
Dan Gohman2ce6f2a2008-07-27 21:46:04 +00003132 SDValue Flag;
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003133 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003134
3135 // Copy the result values into the output registers.
3136 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003137 SDValue Val = OutVals[i];
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003138 CCValAssign &VA = RVLocs[i];
3139 assert(VA.isRegLoc() && "Can only return in registers!");
Daniel Sandersae275e32014-09-25 12:15:05 +00003140 bool UseUpperBits = false;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003141
Daniel Sandersae275e32014-09-25 12:15:05 +00003142 switch (VA.getLocInfo()) {
3143 default:
3144 llvm_unreachable("Unknown loc info!");
3145 case CCValAssign::Full:
3146 break;
3147 case CCValAssign::BCvt:
3148 Val = DAG.getNode(ISD::BITCAST, DL, VA.getLocVT(), Val);
3149 break;
3150 case CCValAssign::AExtUpper:
3151 UseUpperBits = true;
3152 // Fallthrough
3153 case CCValAssign::AExt:
3154 Val = DAG.getNode(ISD::ANY_EXTEND, DL, VA.getLocVT(), Val);
3155 break;
3156 case CCValAssign::ZExtUpper:
3157 UseUpperBits = true;
3158 // Fallthrough
3159 case CCValAssign::ZExt:
3160 Val = DAG.getNode(ISD::ZERO_EXTEND, DL, VA.getLocVT(), Val);
3161 break;
3162 case CCValAssign::SExtUpper:
3163 UseUpperBits = true;
3164 // Fallthrough
3165 case CCValAssign::SExt:
3166 Val = DAG.getNode(ISD::SIGN_EXTEND, DL, VA.getLocVT(), Val);
3167 break;
3168 }
3169
3170 if (UseUpperBits) {
3171 unsigned ValSizeInBits = Outs[i].ArgVT.getSizeInBits();
3172 unsigned LocSizeInBits = VA.getLocVT().getSizeInBits();
3173 Val = DAG.getNode(
3174 ISD::SHL, DL, VA.getLocVT(), Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003175 DAG.getConstant(LocSizeInBits - ValSizeInBits, DL, VA.getLocVT()));
Daniel Sandersae275e32014-09-25 12:15:05 +00003176 }
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003177
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003178 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003179
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003180 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003181 Flag = Chain.getValue(1);
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003182 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003183 }
3184
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003185 // The mips ABIs for returning structs by value requires that we copy
3186 // the sret argument into $v0 for the return. We saved the argument into
3187 // a virtual register in the entry block, so now we copy the value out
3188 // and into $v0.
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +00003189 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003190 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3191 unsigned Reg = MipsFI->getSRetReturnReg();
3192
Wesley Peck527da1b2010-11-23 03:31:01 +00003193 if (!Reg)
Torok Edwinfbcc6632009-07-14 16:55:14 +00003194 llvm_unreachable("sret virtual register not created in the entry block");
Mehdi Amini44ede332015-07-09 02:09:04 +00003195 SDValue Val =
3196 DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(DAG.getDataLayout()));
Eric Christopher96e72c62015-01-29 23:27:36 +00003197 unsigned V0 = ABI.IsN64() ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003198
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003199 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003200 Flag = Chain.getValue(1);
Mehdi Amini44ede332015-07-09 02:09:04 +00003201 RetOps.push_back(DAG.getRegister(V0, getPointerTy(DAG.getDataLayout())));
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003202 }
3203
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003204 RetOps[0] = Chain; // Update chain.
Akira Hatanakaefff7b72012-07-10 00:19:06 +00003205
Jakob Stoklund Olesena2060502013-02-05 18:12:03 +00003206 // Add the flag if we have it.
3207 if (Flag.getNode())
3208 RetOps.push_back(Flag);
3209
Vasileios Kalintiris43dff0c2015-10-26 12:38:43 +00003210 // ISRs must use "eret".
3211 if (DAG.getMachineFunction().getFunction()->hasFnAttribute("interrupt"))
3212 return LowerInterruptReturn(RetOps, DL, DAG);
3213
3214 // Standard return on Mips is a "jr $ra"
Craig Topper48d114b2014-04-26 18:35:24 +00003215 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, RetOps);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00003216}
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003217
Akira Hatanakae2489122011-04-15 21:51:11 +00003218//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003219// Mips Inline Assembly Support
Akira Hatanakae2489122011-04-15 21:51:11 +00003220//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003221
3222/// getConstraintType - Given a constraint letter, return the type of
3223/// constraint it is for this target.
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003224MipsTargetLowering::ConstraintType
3225MipsTargetLowering::getConstraintType(StringRef Constraint) const {
Daniel Sanders8b59af12013-11-12 12:56:01 +00003226 // Mips specific constraints
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003227 // GCC config/mips/constraints.md
3228 //
Wesley Peck527da1b2010-11-23 03:31:01 +00003229 // 'd' : An address register. Equivalent to r
3230 // unless generating MIPS16 code.
3231 // 'y' : Equivalent to r; retained for
3232 // backwards compatibility.
Eric Christophere3c494d2012-05-07 06:25:10 +00003233 // 'c' : A register suitable for use in an indirect
3234 // jump. This will always be $25 for -mabicalls.
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003235 // 'l' : The lo register. 1 word storage.
3236 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003237 if (Constraint.size() == 1) {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003238 switch (Constraint[0]) {
3239 default : break;
Wesley Peck527da1b2010-11-23 03:31:01 +00003240 case 'd':
3241 case 'y':
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +00003242 case 'f':
Eric Christophere3c494d2012-05-07 06:25:10 +00003243 case 'c':
Eric Christopher9c492e62012-05-07 06:25:15 +00003244 case 'l':
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003245 case 'x':
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003246 return C_RegisterClass;
Jack Carter0e149b02013-03-04 21:33:15 +00003247 case 'R':
3248 return C_Memory;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003249 }
3250 }
Daniel Sandersa73d8fe2015-03-24 11:26:34 +00003251
3252 if (Constraint == "ZC")
3253 return C_Memory;
3254
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003255 return TargetLowering::getConstraintType(Constraint);
3256}
3257
John Thompsone8360b72010-10-29 17:29:13 +00003258/// Examine constraint type and operand type and determine a weight value.
3259/// This object must already have been set up with the operand type
3260/// and the current alternative constraint selected.
3261TargetLowering::ConstraintWeight
3262MipsTargetLowering::getSingleConstraintMatchWeight(
3263 AsmOperandInfo &info, const char *constraint) const {
3264 ConstraintWeight weight = CW_Invalid;
3265 Value *CallOperandVal = info.CallOperandVal;
3266 // If we don't have a value, we can't do a match,
3267 // but allow it at the lowest weight.
Craig Topper062a2ba2014-04-25 05:30:21 +00003268 if (!CallOperandVal)
John Thompsone8360b72010-10-29 17:29:13 +00003269 return CW_Default;
Chris Lattner229907c2011-07-18 04:54:35 +00003270 Type *type = CallOperandVal->getType();
John Thompsone8360b72010-10-29 17:29:13 +00003271 // Look at the constraint type.
3272 switch (*constraint) {
3273 default:
3274 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3275 break;
Wesley Peck527da1b2010-11-23 03:31:01 +00003276 case 'd':
3277 case 'y':
John Thompsone8360b72010-10-29 17:29:13 +00003278 if (type->isIntegerTy())
3279 weight = CW_Register;
3280 break;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003281 case 'f': // FPU or MSA register
Eric Christopher1c29a652014-07-18 22:55:25 +00003282 if (Subtarget.hasMSA() && type->isVectorTy() &&
Daniel Sanders8b59af12013-11-12 12:56:01 +00003283 cast<VectorType>(type)->getBitWidth() == 128)
3284 weight = CW_Register;
3285 else if (type->isFloatTy())
John Thompsone8360b72010-10-29 17:29:13 +00003286 weight = CW_Register;
3287 break;
Eric Christophere3c494d2012-05-07 06:25:10 +00003288 case 'c': // $25 for indirect jumps
Eric Christopher9c492e62012-05-07 06:25:15 +00003289 case 'l': // lo register
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003290 case 'x': // hilo register pair
Daniel Sanders8b59af12013-11-12 12:56:01 +00003291 if (type->isIntegerTy())
Eric Christophere3c494d2012-05-07 06:25:10 +00003292 weight = CW_SpecificReg;
Daniel Sanders8b59af12013-11-12 12:56:01 +00003293 break;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003294 case 'I': // signed 16 bit immediate
Eric Christopher7201e1b2012-05-07 03:13:42 +00003295 case 'J': // integer zero
Eric Christopher3ff88a02012-05-07 05:46:29 +00003296 case 'K': // unsigned 16 bit immediate
Eric Christopher1109b342012-05-07 05:46:37 +00003297 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christophere07aa432012-05-07 05:46:43 +00003298 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher470578a2012-05-07 05:46:48 +00003299 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003300 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003301 if (isa<ConstantInt>(CallOperandVal))
3302 weight = CW_Constant;
3303 break;
Jack Carter0e149b02013-03-04 21:33:15 +00003304 case 'R':
3305 weight = CW_Memory;
3306 break;
John Thompsone8360b72010-10-29 17:29:13 +00003307 }
3308 return weight;
3309}
3310
Akira Hatanaka7473b472013-08-14 00:21:25 +00003311/// This is a helper function to parse a physical register string and split it
3312/// into non-numeric and numeric parts (Prefix and Reg). The first boolean flag
3313/// that is returned indicates whether parsing was successful. The second flag
3314/// is true if the numeric part exists.
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003315static std::pair<bool, bool> parsePhysicalReg(StringRef C, StringRef &Prefix,
3316 unsigned long long &Reg) {
Akira Hatanaka7473b472013-08-14 00:21:25 +00003317 if (C.front() != '{' || C.back() != '}')
3318 return std::make_pair(false, false);
3319
3320 // Search for the first numeric character.
3321 StringRef::const_iterator I, B = C.begin() + 1, E = C.end() - 1;
Craig Topper2241dfd2015-11-23 07:19:06 +00003322 I = std::find_if(B, E, isdigit);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003323
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003324 Prefix = StringRef(B, I - B);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003325
3326 // The second flag is set to false if no numeric characters were found.
3327 if (I == E)
3328 return std::make_pair(true, false);
3329
3330 // Parse the numeric characters.
3331 return std::make_pair(!getAsUnsignedInteger(StringRef(I, E - I), 10, Reg),
3332 true);
3333}
3334
3335std::pair<unsigned, const TargetRegisterClass *> MipsTargetLowering::
Craig Topper6dc4a8bc2014-08-30 16:48:02 +00003336parseRegForInlineAsmConstraint(StringRef C, MVT VT) const {
Eric Christopherd9134482014-08-04 21:25:23 +00003337 const TargetRegisterInfo *TRI =
Eric Christopher96e72c62015-01-29 23:27:36 +00003338 Subtarget.getRegisterInfo();
Akira Hatanaka7473b472013-08-14 00:21:25 +00003339 const TargetRegisterClass *RC;
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003340 StringRef Prefix;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003341 unsigned long long Reg;
3342
3343 std::pair<bool, bool> R = parsePhysicalReg(C, Prefix, Reg);
3344
3345 if (!R.first)
Craig Topper062a2ba2014-04-25 05:30:21 +00003346 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003347
3348 if ((Prefix == "hi" || Prefix == "lo")) { // Parse hi/lo.
3349 // No numeric characters follow "hi" or "lo".
3350 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003351 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003352
3353 RC = TRI->getRegClass(Prefix == "hi" ?
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003354 Mips::HI32RegClassID : Mips::LO32RegClassID);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003355 return std::make_pair(*(RC->begin()), RC);
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003356 } else if (Prefix.startswith("$msa")) {
Daniel Sanders8b59af12013-11-12 12:56:01 +00003357 // Parse $msa(ir|csr|access|save|modify|request|map|unmap)
3358
3359 // No numeric characters follow the name.
3360 if (R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003361 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003362
3363 Reg = StringSwitch<unsigned long long>(Prefix)
3364 .Case("$msair", Mips::MSAIR)
3365 .Case("$msacsr", Mips::MSACSR)
3366 .Case("$msaaccess", Mips::MSAAccess)
3367 .Case("$msasave", Mips::MSASave)
3368 .Case("$msamodify", Mips::MSAModify)
3369 .Case("$msarequest", Mips::MSARequest)
3370 .Case("$msamap", Mips::MSAMap)
3371 .Case("$msaunmap", Mips::MSAUnmap)
3372 .Default(0);
3373
3374 if (!Reg)
Craig Topper062a2ba2014-04-25 05:30:21 +00003375 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003376
3377 RC = TRI->getRegClass(Mips::MSACtrlRegClassID);
3378 return std::make_pair(Reg, RC);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003379 }
3380
3381 if (!R.second)
Craig Topper062a2ba2014-04-25 05:30:21 +00003382 return std::make_pair(0U, nullptr);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003383
3384 if (Prefix == "$f") { // Parse $f0-$f31.
3385 // If the size of FP registers is 64-bit or Reg is an even number, select
3386 // the 64-bit register class. Otherwise, select the 32-bit register class.
3387 if (VT == MVT::Other)
Eric Christopher1c29a652014-07-18 22:55:25 +00003388 VT = (Subtarget.isFP64bit() || !(Reg % 2)) ? MVT::f64 : MVT::f32;
Akira Hatanaka7473b472013-08-14 00:21:25 +00003389
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003390 RC = getRegClassFor(VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003391
3392 if (RC == &Mips::AFGR64RegClass) {
3393 assert(Reg % 2 == 0);
3394 Reg >>= 1;
3395 }
Daniel Sanders8b59af12013-11-12 12:56:01 +00003396 } else if (Prefix == "$fcc") // Parse $fcc0-$fcc7.
Akira Hatanaka7473b472013-08-14 00:21:25 +00003397 RC = TRI->getRegClass(Mips::FCCRegClassID);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003398 else if (Prefix == "$w") { // Parse $w0-$w31.
3399 RC = getRegClassFor((VT == MVT::Other) ? MVT::v16i8 : VT);
Akira Hatanaka7473b472013-08-14 00:21:25 +00003400 } else { // Parse $0-$31.
3401 assert(Prefix == "$");
3402 RC = getRegClassFor((VT == MVT::Other) ? MVT::i32 : VT);
3403 }
3404
3405 assert(Reg < RC->getNumRegs());
3406 return std::make_pair(*(RC->begin() + Reg), RC);
3407}
3408
Eric Christophereaf77dc2011-06-29 19:33:04 +00003409/// Given a register class constraint, like 'r', if this corresponds directly
3410/// to an LLVM register class, return a register of 0 and the register class
3411/// pointer.
Eric Christopher11e4df72015-02-26 22:38:43 +00003412std::pair<unsigned, const TargetRegisterClass *>
3413MipsTargetLowering::getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI,
Benjamin Kramer9bfb6272015-07-05 19:29:18 +00003414 StringRef Constraint,
Eric Christopher11e4df72015-02-26 22:38:43 +00003415 MVT VT) const {
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003416 if (Constraint.size() == 1) {
3417 switch (Constraint[0]) {
Eric Christopher9519c082011-06-29 19:04:31 +00003418 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3419 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003420 case 'r':
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003421 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
Eric Christopher1c29a652014-07-18 22:55:25 +00003422 if (Subtarget.inMips16Mode())
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003423 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003424 return std::make_pair(0U, &Mips::GPR32RegClass);
Akira Hatanaka92a96e12012-09-12 23:27:55 +00003425 }
Eric Christopher1c29a652014-07-18 22:55:25 +00003426 if (VT == MVT::i64 && !Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003427 return std::make_pair(0U, &Mips::GPR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003428 if (VT == MVT::i64 && Subtarget.isGP64bit())
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003429 return std::make_pair(0U, &Mips::GPR64RegClass);
Eric Christopher58daf042012-05-07 03:13:22 +00003430 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003431 return std::make_pair(0U, nullptr);
Daniel Sanders8b59af12013-11-12 12:56:01 +00003432 case 'f': // FPU or MSA register
3433 if (VT == MVT::v16i8)
3434 return std::make_pair(0U, &Mips::MSA128BRegClass);
3435 else if (VT == MVT::v8i16 || VT == MVT::v8f16)
3436 return std::make_pair(0U, &Mips::MSA128HRegClass);
3437 else if (VT == MVT::v4i32 || VT == MVT::v4f32)
3438 return std::make_pair(0U, &Mips::MSA128WRegClass);
3439 else if (VT == MVT::v2i64 || VT == MVT::v2f64)
3440 return std::make_pair(0U, &Mips::MSA128DRegClass);
3441 else if (VT == MVT::f32)
Craig Topperc7242e02012-04-20 07:30:17 +00003442 return std::make_pair(0U, &Mips::FGR32RegClass);
Eric Christopher1c29a652014-07-18 22:55:25 +00003443 else if ((VT == MVT::f64) && (!Subtarget.isSingleFloat())) {
3444 if (Subtarget.isFP64bit())
Craig Topperc7242e02012-04-20 07:30:17 +00003445 return std::make_pair(0U, &Mips::FGR64RegClass);
3446 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakac669d7a2012-01-04 02:45:01 +00003447 }
Eric Christophere3c494d2012-05-07 06:25:10 +00003448 break;
3449 case 'c': // register suitable for indirect jump
3450 if (VT == MVT::i32)
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003451 return std::make_pair((unsigned)Mips::T9, &Mips::GPR32RegClass);
Eric Christophere3c494d2012-05-07 06:25:10 +00003452 assert(VT == MVT::i64 && "Unexpected type.");
Akira Hatanaka13e6ccf2013-08-06 23:08:38 +00003453 return std::make_pair((unsigned)Mips::T9_64, &Mips::GPR64RegClass);
Eric Christopher9c492e62012-05-07 06:25:15 +00003454 case 'l': // register suitable for indirect jump
3455 if (VT == MVT::i32)
Akira Hatanaka8002a3f2013-08-14 00:47:08 +00003456 return std::make_pair((unsigned)Mips::LO0, &Mips::LO32RegClass);
3457 return std::make_pair((unsigned)Mips::LO0_64, &Mips::LO64RegClass);
Eric Christopher0d8c15d2012-05-07 06:25:19 +00003458 case 'x': // register suitable for indirect jump
3459 // Fixme: Not triggering the use of both hi and low
3460 // This will generate an error message
Craig Topper062a2ba2014-04-25 05:30:21 +00003461 return std::make_pair(0U, nullptr);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003462 }
3463 }
Akira Hatanaka7473b472013-08-14 00:21:25 +00003464
3465 std::pair<unsigned, const TargetRegisterClass *> R;
3466 R = parseRegForInlineAsmConstraint(Constraint, VT);
3467
3468 if (R.second)
3469 return R;
3470
Eric Christopher11e4df72015-02-26 22:38:43 +00003471 return TargetLowering::getRegForInlineAsmConstraint(TRI, Constraint, VT);
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +00003472}
3473
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003474/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3475/// vector. If it is invalid, don't add anything to Ops.
3476void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3477 std::string &Constraint,
3478 std::vector<SDValue>&Ops,
3479 SelectionDAG &DAG) const {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003480 SDLoc DL(Op);
Craig Topper062a2ba2014-04-25 05:30:21 +00003481 SDValue Result;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003482
3483 // Only support length 1 constraints for now.
3484 if (Constraint.length() > 1) return;
3485
3486 char ConstraintLetter = Constraint[0];
3487 switch (ConstraintLetter) {
3488 default: break; // This will fall through to the generic implementation
3489 case 'I': // Signed 16 bit constant
3490 // If this fails, the parent routine will give an error
3491 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3492 EVT Type = Op.getValueType();
3493 int64_t Val = C->getSExtValue();
3494 if (isInt<16>(Val)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003495 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003496 break;
3497 }
3498 }
3499 return;
Eric Christopher7201e1b2012-05-07 03:13:42 +00003500 case 'J': // integer zero
3501 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3502 EVT Type = Op.getValueType();
3503 int64_t Val = C->getZExtValue();
3504 if (Val == 0) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003505 Result = DAG.getTargetConstant(0, DL, Type);
Eric Christopher7201e1b2012-05-07 03:13:42 +00003506 break;
3507 }
3508 }
3509 return;
Eric Christopher3ff88a02012-05-07 05:46:29 +00003510 case 'K': // unsigned 16 bit immediate
3511 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3512 EVT Type = Op.getValueType();
3513 uint64_t Val = (uint64_t)C->getZExtValue();
3514 if (isUInt<16>(Val)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003515 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher3ff88a02012-05-07 05:46:29 +00003516 break;
3517 }
3518 }
3519 return;
Eric Christopher1109b342012-05-07 05:46:37 +00003520 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3521 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3522 EVT Type = Op.getValueType();
3523 int64_t Val = C->getSExtValue();
3524 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003525 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher1109b342012-05-07 05:46:37 +00003526 break;
3527 }
3528 }
3529 return;
Eric Christophere07aa432012-05-07 05:46:43 +00003530 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3531 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3532 EVT Type = Op.getValueType();
3533 int64_t Val = C->getSExtValue();
3534 if ((Val >= -65535) && (Val <= -1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003535 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christophere07aa432012-05-07 05:46:43 +00003536 break;
3537 }
3538 }
3539 return;
Eric Christopher470578a2012-05-07 05:46:48 +00003540 case 'O': // signed 15 bit immediate
3541 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3542 EVT Type = Op.getValueType();
3543 int64_t Val = C->getSExtValue();
3544 if ((isInt<15>(Val))) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003545 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopher470578a2012-05-07 05:46:48 +00003546 break;
3547 }
3548 }
3549 return;
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003550 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3551 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3552 EVT Type = Op.getValueType();
3553 int64_t Val = C->getSExtValue();
3554 if ((Val <= 65535) && (Val >= 1)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003555 Result = DAG.getTargetConstant(Val, DL, Type);
Eric Christopherc18ae4a2012-05-07 06:25:02 +00003556 break;
3557 }
3558 }
3559 return;
Eric Christopher1d6c89e2012-05-07 03:13:32 +00003560 }
3561
3562 if (Result.getNode()) {
3563 Ops.push_back(Result);
3564 return;
3565 }
3566
3567 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3568}
3569
Mehdi Amini0cdec1e2015-07-09 02:09:40 +00003570bool MipsTargetLowering::isLegalAddressingMode(const DataLayout &DL,
3571 const AddrMode &AM, Type *Ty,
Matt Arsenaultbd7d80a2015-06-01 05:31:59 +00003572 unsigned AS) const {
Akira Hatanakaef839192012-11-17 00:25:41 +00003573 // No global is ever allowed as a base.
3574 if (AM.BaseGV)
3575 return false;
3576
3577 switch (AM.Scale) {
3578 case 0: // "r+i" or just "i", depending on HasBaseReg.
3579 break;
3580 case 1:
3581 if (!AM.HasBaseReg) // allow "r+i".
3582 break;
3583 return false; // disallow "r+r" or "r+r+i".
3584 default:
3585 return false;
3586 }
3587
3588 return true;
3589}
3590
3591bool
Dan Gohman2fe6bee2008-10-18 02:06:02 +00003592MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3593 // The Mips target isn't yet aware of offsets.
3594 return false;
3595}
Evan Cheng16993aa2009-10-27 19:56:55 +00003596
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003597EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +00003598 unsigned SrcAlign,
3599 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003600 bool MemcpyStrSrc,
3601 MachineFunction &MF) const {
Eric Christopher1c29a652014-07-18 22:55:25 +00003602 if (Subtarget.hasMips64())
Akira Hatanaka1daf8c22012-06-13 19:33:32 +00003603 return MVT::i64;
3604
3605 return MVT::i32;
3606}
3607
Evan Cheng83896a52009-10-28 01:43:28 +00003608bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3609 if (VT != MVT::f32 && VT != MVT::f64)
3610 return false;
Bruno Cardoso Lopesb02a9df2011-01-18 19:41:41 +00003611 if (Imm.isNegZero())
3612 return false;
Evan Cheng16993aa2009-10-27 19:56:55 +00003613 return Imm.isZero();
3614}
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003615
3616unsigned MipsTargetLowering::getJumpTableEncoding() const {
Eric Christopher96e72c62015-01-29 23:27:36 +00003617 if (ABI.IsN64())
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003618 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liuf54f60f2012-02-28 07:46:26 +00003619
Akira Hatanakaf0b08442012-02-03 04:33:00 +00003620 return TargetLowering::getJumpTableEncoding();
3621}
Akira Hatanaka4a3711d2012-10-26 23:56:38 +00003622
Eric Christopher824f42f2015-05-12 01:26:05 +00003623bool MipsTargetLowering::useSoftFloat() const {
3624 return Subtarget.useSoftFloat();
3625}
3626
Daniel Sandersf43e6872014-11-01 18:44:56 +00003627void MipsTargetLowering::copyByValRegs(
3628 SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains, SelectionDAG &DAG,
3629 const ISD::ArgFlagsTy &Flags, SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003630 const Argument *FuncArg, unsigned FirstReg, unsigned LastReg,
3631 const CCValAssign &VA, MipsCCState &State) const {
Akira Hatanaka25dad192012-10-27 00:10:18 +00003632 MachineFunction &MF = DAG.getMachineFunction();
3633 MachineFrameInfo *MFI = MF.getFrameInfo();
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003634 unsigned GPRSizeInBytes = Subtarget.getGPRSizeInBytes();
Daniel Sanders23e98772014-11-02 16:09:29 +00003635 unsigned NumRegs = LastReg - FirstReg;
3636 unsigned RegAreaSize = NumRegs * GPRSizeInBytes;
Akira Hatanaka25dad192012-10-27 00:10:18 +00003637 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3638 int FrameObjOffset;
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003639 ArrayRef<MCPhysReg> ByValArgRegs = ABI.GetByValArgRegs();
Akira Hatanaka25dad192012-10-27 00:10:18 +00003640
3641 if (RegAreaSize)
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003642 FrameObjOffset =
3643 (int)ABI.GetCalleeAllocdArgSizeInBytes(State.getCallingConv()) -
3644 (int)((ByValArgRegs.size() - FirstReg) * GPRSizeInBytes);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003645 else
Daniel Sandersf43e6872014-11-01 18:44:56 +00003646 FrameObjOffset = VA.getLocMemOffset();
Akira Hatanaka25dad192012-10-27 00:10:18 +00003647
3648 // Create frame object.
Mehdi Amini44ede332015-07-09 02:09:04 +00003649 EVT PtrTy = getPointerTy(DAG.getDataLayout());
Akira Hatanaka25dad192012-10-27 00:10:18 +00003650 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3651 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3652 InVals.push_back(FIN);
3653
Daniel Sanders23e98772014-11-02 16:09:29 +00003654 if (!NumRegs)
Akira Hatanaka25dad192012-10-27 00:10:18 +00003655 return;
3656
3657 // Copy arg registers.
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003658 MVT RegTy = MVT::getIntegerVT(GPRSizeInBytes * 8);
Akira Hatanaka25dad192012-10-27 00:10:18 +00003659 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3660
Daniel Sanders23e98772014-11-02 16:09:29 +00003661 for (unsigned I = 0; I < NumRegs; ++I) {
Daniel Sandersd7eba312014-11-07 12:21:37 +00003662 unsigned ArgReg = ByValArgRegs[FirstReg + I];
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003663 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003664 unsigned Offset = I * GPRSizeInBytes;
Akira Hatanaka25dad192012-10-27 00:10:18 +00003665 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003666 DAG.getConstant(Offset, DL, PtrTy));
Akira Hatanaka25dad192012-10-27 00:10:18 +00003667 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3668 StorePtr, MachinePointerInfo(FuncArg, Offset),
3669 false, false, 0);
3670 OutChains.push_back(Store);
3671 }
3672}
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003673
3674// Copy byVal arg to registers and stack.
Daniel Sandersf43e6872014-11-01 18:44:56 +00003675void MipsTargetLowering::passByValArg(
3676 SDValue Chain, SDLoc DL,
3677 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
3678 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003679 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg, unsigned FirstReg,
3680 unsigned LastReg, const ISD::ArgFlagsTy &Flags, bool isLittle,
3681 const CCValAssign &VA) const {
Daniel Sandersac272632014-05-23 13:18:02 +00003682 unsigned ByValSizeInBytes = Flags.getByValSize();
3683 unsigned OffsetInBytes = 0; // From beginning of struct
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003684 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
Daniel Sandersac272632014-05-23 13:18:02 +00003685 unsigned Alignment = std::min(Flags.getByValAlign(), RegSizeInBytes);
Mehdi Amini44ede332015-07-09 02:09:04 +00003686 EVT PtrTy = getPointerTy(DAG.getDataLayout()),
3687 RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Daniel Sanders23e98772014-11-02 16:09:29 +00003688 unsigned NumRegs = LastReg - FirstReg;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003689
Daniel Sanders23e98772014-11-02 16:09:29 +00003690 if (NumRegs) {
Craig Topper862d5d82015-09-28 00:15:34 +00003691 ArrayRef<MCPhysReg> ArgRegs = ABI.GetByValArgRegs();
Daniel Sanders23e98772014-11-02 16:09:29 +00003692 bool LeftoverBytes = (NumRegs * RegSizeInBytes > ByValSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003693 unsigned I = 0;
3694
3695 // Copy words to registers.
Daniel Sanders23e98772014-11-02 16:09:29 +00003696 for (; I < NumRegs - LeftoverBytes; ++I, OffsetInBytes += RegSizeInBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003697 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003698 DAG.getConstant(OffsetInBytes, DL, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003699 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3700 MachinePointerInfo(), false, false, false,
3701 Alignment);
3702 MemOpChains.push_back(LoadVal.getValue(1));
Daniel Sanders23e98772014-11-02 16:09:29 +00003703 unsigned ArgReg = ArgRegs[FirstReg + I];
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003704 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3705 }
3706
3707 // Return if the struct has been fully copied.
Daniel Sandersac272632014-05-23 13:18:02 +00003708 if (ByValSizeInBytes == OffsetInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003709 return;
3710
3711 // Copy the remainder of the byval argument with sub-word loads and shifts.
3712 if (LeftoverBytes) {
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003713 SDValue Val;
3714
Daniel Sandersac272632014-05-23 13:18:02 +00003715 for (unsigned LoadSizeInBytes = RegSizeInBytes / 2, TotalBytesLoaded = 0;
3716 OffsetInBytes < ByValSizeInBytes; LoadSizeInBytes /= 2) {
3717 unsigned RemainingSizeInBytes = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003718
Daniel Sandersac272632014-05-23 13:18:02 +00003719 if (RemainingSizeInBytes < LoadSizeInBytes)
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003720 continue;
3721
3722 // Load subword.
3723 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003724 DAG.getConstant(OffsetInBytes, DL,
3725 PtrTy));
Daniel Sandersac272632014-05-23 13:18:02 +00003726 SDValue LoadVal = DAG.getExtLoad(
3727 ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, MachinePointerInfo(),
Louis Gerbarg67474e32014-07-31 21:45:05 +00003728 MVT::getIntegerVT(LoadSizeInBytes * 8), false, false, false,
3729 Alignment);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003730 MemOpChains.push_back(LoadVal.getValue(1));
3731
3732 // Shift the loaded value.
3733 unsigned Shamt;
3734
3735 if (isLittle)
Daniel Sandersac272632014-05-23 13:18:02 +00003736 Shamt = TotalBytesLoaded * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003737 else
Daniel Sandersac272632014-05-23 13:18:02 +00003738 Shamt = (RegSizeInBytes - (TotalBytesLoaded + LoadSizeInBytes)) * 8;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003739
3740 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003741 DAG.getConstant(Shamt, DL, MVT::i32));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003742
3743 if (Val.getNode())
3744 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3745 else
3746 Val = Shift;
3747
Daniel Sandersac272632014-05-23 13:18:02 +00003748 OffsetInBytes += LoadSizeInBytes;
3749 TotalBytesLoaded += LoadSizeInBytes;
3750 Alignment = std::min(Alignment, LoadSizeInBytes);
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003751 }
3752
Daniel Sanders23e98772014-11-02 16:09:29 +00003753 unsigned ArgReg = ArgRegs[FirstReg + I];
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003754 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3755 return;
3756 }
3757 }
3758
3759 // Copy remainder of byval arg to it with memcpy.
Daniel Sandersac272632014-05-23 13:18:02 +00003760 unsigned MemCpySize = ByValSizeInBytes - OffsetInBytes;
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003761 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003762 DAG.getConstant(OffsetInBytes, DL, PtrTy));
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003763 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003764 DAG.getIntPtrConstant(VA.getLocMemOffset(), DL));
3765 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3766 DAG.getConstant(MemCpySize, DL, PtrTy),
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003767 Alignment, /*isVolatile=*/false, /*AlwaysInline=*/false,
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00003768 /*isTailCall=*/false,
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003769 MachinePointerInfo(), MachinePointerInfo());
Akira Hatanaka35f55b12012-10-27 00:16:36 +00003770 MemOpChains.push_back(Chain);
3771}
Akira Hatanaka2a134022012-10-27 00:21:13 +00003772
Akira Hatanaka4c0a7122013-10-07 19:33:02 +00003773void MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
Daniel Sandersb315c8c2014-11-07 15:33:08 +00003774 SDValue Chain, SDLoc DL,
3775 SelectionDAG &DAG,
Daniel Sanders853c2432014-11-01 18:13:52 +00003776 CCState &State) const {
Craig Topper862d5d82015-09-28 00:15:34 +00003777 ArrayRef<MCPhysReg> ArgRegs = ABI.GetVarArgRegs();
Tim Northover3b6b7ca2015-02-21 02:11:17 +00003778 unsigned Idx = State.getFirstUnallocated(ArgRegs);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003779 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
3780 MVT RegTy = MVT::getIntegerVT(RegSizeInBytes * 8);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003781 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3782 MachineFunction &MF = DAG.getMachineFunction();
3783 MachineFrameInfo *MFI = MF.getFrameInfo();
3784 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3785
3786 // Offset of the first variable argument from stack pointer.
3787 int VaArgOffset;
3788
Daniel Sanders75ee6b42014-09-10 10:37:03 +00003789 if (ArgRegs.size() == Idx)
Rui Ueyamada00f2f2016-01-14 21:06:47 +00003790 VaArgOffset = alignTo(State.getNextStackOffset(), RegSizeInBytes);
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003791 else {
Daniel Sanders2c6f4b42014-11-07 15:03:53 +00003792 VaArgOffset =
3793 (int)ABI.GetCalleeAllocdArgSizeInBytes(State.getCallingConv()) -
3794 (int)(RegSizeInBytes * (ArgRegs.size() - Idx));
3795 }
Akira Hatanaka2a134022012-10-27 00:21:13 +00003796
3797 // Record the frame index of the first variable argument
3798 // which is a value necessary to VASTART.
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003799 int FI = MFI->CreateFixedObject(RegSizeInBytes, VaArgOffset, true);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003800 MipsFI->setVarArgsFrameIndex(FI);
3801
3802 // Copy the integer registers that have not been used for argument passing
3803 // to the argument register save area. For O32, the save area is allocated
3804 // in the caller's stack frame, while for N32/64, it is allocated in the
3805 // callee's stack frame.
Daniel Sanders75ee6b42014-09-10 10:37:03 +00003806 for (unsigned I = Idx; I < ArgRegs.size();
3807 ++I, VaArgOffset += RegSizeInBytes) {
Akira Hatanaka0bb60d892013-03-12 00:16:36 +00003808 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003809 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
Daniel Sanders2b746bc2014-09-09 12:11:16 +00003810 FI = MFI->CreateFixedObject(RegSizeInBytes, VaArgOffset, true);
Mehdi Amini44ede332015-07-09 02:09:04 +00003811 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy(DAG.getDataLayout()));
Akira Hatanaka2a134022012-10-27 00:21:13 +00003812 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3813 MachinePointerInfo(), false, false, 0);
Eric Christopher1c29a652014-07-18 22:55:25 +00003814 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(
3815 (Value *)nullptr);
Akira Hatanaka2a134022012-10-27 00:21:13 +00003816 OutChains.push_back(Store);
3817 }
3818}
Daniel Sanders23e98772014-11-02 16:09:29 +00003819
3820void MipsTargetLowering::HandleByVal(CCState *State, unsigned &Size,
3821 unsigned Align) const {
Eric Christopher96e72c62015-01-29 23:27:36 +00003822 const TargetFrameLowering *TFL = Subtarget.getFrameLowering();
Daniel Sanders23e98772014-11-02 16:09:29 +00003823
3824 assert(Size && "Byval argument's size shouldn't be 0.");
3825
3826 Align = std::min(Align, TFL->getStackAlignment());
3827
3828 unsigned FirstReg = 0;
3829 unsigned NumRegs = 0;
3830
3831 if (State->getCallingConv() != CallingConv::Fast) {
3832 unsigned RegSizeInBytes = Subtarget.getGPRSizeInBytes();
Craig Topper862d5d82015-09-28 00:15:34 +00003833 ArrayRef<MCPhysReg> IntArgRegs = ABI.GetByValArgRegs();
Daniel Sanders23e98772014-11-02 16:09:29 +00003834 // FIXME: The O32 case actually describes no shadow registers.
3835 const MCPhysReg *ShadowRegs =
Eric Christopher96e72c62015-01-29 23:27:36 +00003836 ABI.IsO32() ? IntArgRegs.data() : Mips64DPRegs;
Daniel Sanders23e98772014-11-02 16:09:29 +00003837
3838 // We used to check the size as well but we can't do that anymore since
3839 // CCState::HandleByVal() rounds up the size after calling this function.
3840 assert(!(Align % RegSizeInBytes) &&
3841 "Byval argument's alignment should be a multiple of"
3842 "RegSizeInBytes.");
3843
Tim Northover3b6b7ca2015-02-21 02:11:17 +00003844 FirstReg = State->getFirstUnallocated(IntArgRegs);
Daniel Sanders23e98772014-11-02 16:09:29 +00003845
3846 // If Align > RegSizeInBytes, the first arg register must be even.
3847 // FIXME: This condition happens to do the right thing but it's not the
3848 // right way to test it. We want to check that the stack frame offset
3849 // of the register is aligned.
3850 if ((Align > RegSizeInBytes) && (FirstReg % 2)) {
3851 State->AllocateReg(IntArgRegs[FirstReg], ShadowRegs[FirstReg]);
3852 ++FirstReg;
3853 }
3854
3855 // Mark the registers allocated.
Rui Ueyamada00f2f2016-01-14 21:06:47 +00003856 Size = alignTo(Size, RegSizeInBytes);
Daniel Sanders23e98772014-11-02 16:09:29 +00003857 for (unsigned I = FirstReg; Size > 0 && (I < IntArgRegs.size());
3858 Size -= RegSizeInBytes, ++I, ++NumRegs)
3859 State->AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3860 }
3861
3862 State->addInRegsParamInfo(FirstReg, FirstReg + NumRegs);
3863}
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003864
3865MachineBasicBlock *
3866MipsTargetLowering::emitPseudoSELECT(MachineInstr *MI, MachineBasicBlock *BB,
3867 bool isFPCmp, unsigned Opc) const {
3868 assert(!(Subtarget.hasMips4() || Subtarget.hasMips32()) &&
3869 "Subtarget already supports SELECT nodes with the use of"
3870 "conditional-move instructions.");
3871
3872 const TargetInstrInfo *TII =
Eric Christopher96e72c62015-01-29 23:27:36 +00003873 Subtarget.getInstrInfo();
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003874 DebugLoc DL = MI->getDebugLoc();
3875
3876 // To "insert" a SELECT instruction, we actually have to insert the
3877 // diamond control-flow pattern. The incoming instruction knows the
3878 // destination vreg to set, the condition code register to branch on, the
3879 // true/false values to select between, and a branch opcode to use.
3880 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Duncan P. N. Exon Smith78691482015-10-20 00:15:20 +00003881 MachineFunction::iterator It = ++BB->getIterator();
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003882
3883 // thisMBB:
3884 // ...
3885 // TrueVal = ...
3886 // setcc r1, r2, r3
3887 // bNE r1, r0, copy1MBB
3888 // fallthrough --> copy0MBB
3889 MachineBasicBlock *thisMBB = BB;
3890 MachineFunction *F = BB->getParent();
3891 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3892 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
3893 F->insert(It, copy0MBB);
3894 F->insert(It, sinkMBB);
3895
3896 // Transfer the remainder of BB and its successor edges to sinkMBB.
3897 sinkMBB->splice(sinkMBB->begin(), BB,
3898 std::next(MachineBasicBlock::iterator(MI)), BB->end());
3899 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
3900
3901 // Next, add the true and fallthrough blocks as its successors.
3902 BB->addSuccessor(copy0MBB);
3903 BB->addSuccessor(sinkMBB);
3904
3905 if (isFPCmp) {
3906 // bc1[tf] cc, sinkMBB
3907 BuildMI(BB, DL, TII->get(Opc))
3908 .addReg(MI->getOperand(1).getReg())
3909 .addMBB(sinkMBB);
3910 } else {
3911 // bne rs, $0, sinkMBB
3912 BuildMI(BB, DL, TII->get(Opc))
Vasileios Kalintiris36901dd2016-03-01 20:25:43 +00003913 .addReg(MI->getOperand(1).getReg())
3914 .addReg(Mips::ZERO)
3915 .addMBB(sinkMBB);
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +00003916 }
3917
3918 // copy0MBB:
3919 // %FalseValue = ...
3920 // # fallthrough to sinkMBB
3921 BB = copy0MBB;
3922
3923 // Update machine-CFG edges
3924 BB->addSuccessor(sinkMBB);
3925
3926 // sinkMBB:
3927 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
3928 // ...
3929 BB = sinkMBB;
3930
3931 BuildMI(*BB, BB->begin(), DL,
3932 TII->get(Mips::PHI), MI->getOperand(0).getReg())
3933 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
3934 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB);
3935
3936 MI->eraseFromParent(); // The pseudo instruction is gone now.
3937
3938 return BB;
3939}
Daniel Sanders1440bb22015-01-09 17:21:30 +00003940
3941// FIXME? Maybe this could be a TableGen attribute on some registers and
3942// this table could be generated automatically from RegInfo.
Pat Gavlina717f252015-07-09 17:40:29 +00003943unsigned MipsTargetLowering::getRegisterByName(const char* RegName, EVT VT,
3944 SelectionDAG &DAG) const {
Daniel Sanders1440bb22015-01-09 17:21:30 +00003945 // Named registers is expected to be fairly rare. For now, just support $28
3946 // since the linux kernel uses it.
3947 if (Subtarget.isGP64bit()) {
3948 unsigned Reg = StringSwitch<unsigned>(RegName)
3949 .Case("$28", Mips::GP_64)
3950 .Default(0);
3951 if (Reg)
3952 return Reg;
3953 } else {
3954 unsigned Reg = StringSwitch<unsigned>(RegName)
3955 .Case("$28", Mips::GP)
3956 .Default(0);
3957 if (Reg)
3958 return Reg;
3959 }
3960 report_fatal_error("Invalid register name global variable");
3961}