blob: 43c6e0d96e86e815abd13d477181af280f61958d [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000028#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000037#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000041#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/DerivedTypes.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalVariable.h"
45#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
47#include "llvm/IR/IntrinsicInst.h"
48#include "llvm/IR/Intrinsics.h"
49#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000051#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000052#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000060#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000063#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000064#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000065#include <algorithm>
66using namespace llvm;
67
Chandler Carruth1b9dde02014-04-22 02:02:50 +000068#define DEBUG_TYPE "isel"
69
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000070/// LimitFloatPrecision - Generate low-precision inline sequences for
71/// some float libcalls (6, 8 or 12 bits).
72static unsigned LimitFloatPrecision;
73
74static cl::opt<unsigned, true>
75LimitFPPrecision("limit-float-precision",
76 cl::desc("Generate low-precision inline sequences "
77 "for some float libcalls"),
78 cl::location(LimitFloatPrecision),
79 cl::init(0));
80
Sanjay Patelf1340482015-06-16 16:25:43 +000081static cl::opt<bool>
82EnableFMFInDAG("enable-fmf-dag", cl::init(false), cl::Hidden,
83 cl::desc("Enable fast-math-flags for DAG nodes"));
84
Andrew Trick116efac2010-11-12 17:50:46 +000085// Limit the width of DAG chains. This is important in general to prevent
Sanjay Pateldcaa5372015-06-17 16:34:48 +000086// DAG-based analysis from blowing up. For example, alias analysis and
Andrew Trick116efac2010-11-12 17:50:46 +000087// load clustering may not complete in reasonable time. It is difficult to
88// recognize and avoid this situation within each individual analysis, and
89// future analyses are likely to have the same behavior. Limiting DAG width is
Sanjay Pateldcaa5372015-06-17 16:34:48 +000090// the safe approach and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000091//
92// MaxParallelChains default is arbitrarily high to avoid affecting
93// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000094// sequence over this should have been converted to llvm.memcpy by the
95// frontend. It easy to induce this behavior with .ll code such as:
96// %buffer = alloca [4096 x i8]
97// %data = load [4096 x i8]* %argPtr
98// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000099static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +0000100
Andrew Trickef9de2a2013-05-25 02:42:55 +0000101static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000102 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000103 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000104
Dan Gohman575fad32008-09-03 16:12:24 +0000105/// getCopyFromParts - Create a value that contains the specified legal parts
106/// combined into the value they represent. If the parts combine to a type
107/// larger then ValueVT then AssertOp can be used to specify whether the extra
108/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
109/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000110static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000111 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000112 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000113 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000114 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000115 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000116 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
117 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000118
Dan Gohman575fad32008-09-03 16:12:24 +0000119 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000120 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000121 SDValue Val = Parts[0];
122
123 if (NumParts > 1) {
124 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000125 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000126 unsigned PartBits = PartVT.getSizeInBits();
127 unsigned ValueBits = ValueVT.getSizeInBits();
128
129 // Assemble the power of 2 part.
130 unsigned RoundParts = NumParts & (NumParts - 1) ?
131 1 << Log2_32(NumParts) : NumParts;
132 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000133 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000134 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000135 SDValue Lo, Hi;
136
Owen Anderson117c9e82009-08-12 00:36:31 +0000137 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000138
Dan Gohman575fad32008-09-03 16:12:24 +0000139 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000140 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000141 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000142 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000143 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000144 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000145 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
146 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000147 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000148
Dan Gohman575fad32008-09-03 16:12:24 +0000149 if (TLI.isBigEndian())
150 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000151
Chris Lattner05bcb482010-08-24 23:20:40 +0000152 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000153
154 if (RoundParts < NumParts) {
155 // Assemble the trailing non-power-of-2 part.
156 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000157 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000158 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000159 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000160
161 // Combine the round and odd parts.
162 Lo = Val;
163 if (TLI.isBigEndian())
164 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000165 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000166 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
167 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000168 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL,
Duncan Sands41826032009-01-31 15:50:11 +0000169 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000170 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
171 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000172 }
Eli Friedman9030c352009-05-20 06:02:09 +0000173 } else if (PartVT.isFloatingPoint()) {
174 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000175 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000176 "Unexpected split");
177 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000178 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
179 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000180 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000181 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000182 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000183 } else {
184 // FP split into integer parts (soft fp)
185 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
186 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000187 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000188 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000189 }
190 }
191
192 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000193 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000194
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000195 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000196 return Val;
197
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000198 if (PartEVT.isInteger() && ValueVT.isInteger()) {
199 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000200 // For a truncate, see if we have any information to
201 // indicate whether the truncated bits will always be
202 // zero or sign-extension.
203 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000204 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000205 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000206 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000207 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000209 }
210
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000211 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000212 // FP_ROUND's are always exact here.
213 if (ValueVT.bitsLT(Val.getValueType()))
214 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000215 DAG.getTargetConstant(1, DL, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000216
Chris Lattner05bcb482010-08-24 23:20:40 +0000217 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000218 }
219
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000220 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000221 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000222
Torok Edwinfbcc6632009-07-14 16:55:14 +0000223 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000224}
225
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000226static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
227 const Twine &ErrMsg) {
228 const Instruction *I = dyn_cast_or_null<Instruction>(V);
229 if (!V)
230 return Ctx.emitError(ErrMsg);
231
232 const char *AsmError = ", possible invalid constraint for vector type";
233 if (const CallInst *CI = dyn_cast<CallInst>(I))
234 if (isa<InlineAsm>(CI->getCalledValue()))
235 return Ctx.emitError(I, ErrMsg + AsmError);
236
237 return Ctx.emitError(I, ErrMsg);
238}
239
Bill Wendling81406f62012-09-26 04:04:19 +0000240/// getCopyFromPartsVector - Create a value that contains the specified legal
241/// parts combined into the value they represent. If the parts combine to a
242/// type larger then ValueVT then AssertOp can be used to specify whether the
243/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
244/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000245static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000246 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000247 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000248 assert(ValueVT.isVector() && "Not a vector value");
249 assert(NumParts > 0 && "No parts to assemble!");
250 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
251 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000252
Chris Lattner05bcb482010-08-24 23:20:40 +0000253 // Handle a multi-element vector.
254 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000255 EVT IntermediateVT;
256 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000257 unsigned NumIntermediates;
258 unsigned NumRegs =
259 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
260 NumIntermediates, RegisterVT);
261 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
262 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000263 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000264 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000265 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000266
Chris Lattner05bcb482010-08-24 23:20:40 +0000267 // Assemble the parts into intermediate operands.
268 SmallVector<SDValue, 8> Ops(NumIntermediates);
269 if (NumIntermediates == NumParts) {
270 // If the register was not expanded, truncate or copy the value,
271 // as appropriate.
272 for (unsigned i = 0; i != NumParts; ++i)
273 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000274 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000275 } else if (NumParts > 0) {
276 // If the intermediate type was expanded, build the intermediate
277 // operands from the parts.
278 assert(NumParts % NumIntermediates == 0 &&
279 "Must expand into a divisible number of parts!");
280 unsigned Factor = NumParts / NumIntermediates;
281 for (unsigned i = 0; i != NumIntermediates; ++i)
282 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000283 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000284 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000285
Chris Lattner05bcb482010-08-24 23:20:40 +0000286 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
287 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000288 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
289 : ISD::BUILD_VECTOR,
290 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000291 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000292
Chris Lattner05bcb482010-08-24 23:20:40 +0000293 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000294 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000295
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000296 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000297 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000298
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000299 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000300 // If the element type of the source/dest vectors are the same, but the
301 // parts vector has more elements than the value vector, then we have a
302 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
303 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000304 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
305 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000306 "Cannot narrow, it would be a lossy transformation");
307 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000308 DAG.getConstant(0, DL, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000309 }
310
Chris Lattner75ff0532010-08-25 22:49:25 +0000311 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000312 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000313 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
314
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000315 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000316 "Cannot handle this kind of promotion");
317 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000318 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000319 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
320 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000321
Chris Lattner75ff0532010-08-25 22:49:25 +0000322 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000323
Eric Christopher690030c2011-06-01 19:55:10 +0000324 // Trivial bitcast if the types are the same size and the destination
325 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000326 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000327 TLI.isTypeLegal(ValueVT))
328 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000329
Nadav Rotem083837e2011-06-12 14:49:38 +0000330 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000331 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000332 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
333 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000334 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000335 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000336
337 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000338 ValueVT.getVectorElementType() != PartEVT) {
339 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000340 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
341 DL, ValueVT.getScalarType(), Val);
342 }
343
Chris Lattner05bcb482010-08-24 23:20:40 +0000344 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
345}
346
Andrew Trickef9de2a2013-05-25 02:42:55 +0000347static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000348 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000349 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000350
Dan Gohman575fad32008-09-03 16:12:24 +0000351/// getCopyToParts - Create a series of nodes that contain the specified value
352/// split into legal parts. If the parts contain more bits than Val, then, for
353/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000354static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000355 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000356 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000357 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000358 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000359
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 // Handle the vector case separately.
361 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000362 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000363
Chris Lattner96a77eb2010-08-24 23:10:06 +0000364 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000365 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000366 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000367 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
368
Chris Lattner96a77eb2010-08-24 23:10:06 +0000369 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000370 return;
371
Chris Lattner96a77eb2010-08-24 23:10:06 +0000372 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000373 EVT PartEVT = PartVT;
374 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000375 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000376 Parts[0] = Val;
377 return;
378 }
379
Chris Lattner96a77eb2010-08-24 23:10:06 +0000380 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
381 // If the parts cover more bits than the value has, promote the value.
382 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
383 assert(NumParts == 1 && "Do not know what to promote to!");
384 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
385 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000386 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
387 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000388 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000389 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
390 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000391 if (PartVT == MVT::x86mmx)
392 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000393 }
394 } else if (PartBits == ValueVT.getSizeInBits()) {
395 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000396 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000397 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000398 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
399 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000400 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
401 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000402 "Unknown mismatch!");
403 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
404 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000405 if (PartVT == MVT::x86mmx)
406 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000407 }
408
409 // The value may have changed - recompute ValueVT.
410 ValueVT = Val.getValueType();
411 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
412 "Failed to tile the value with PartVT!");
413
414 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000415 if (PartEVT != ValueVT)
416 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
417 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000418
Chris Lattner96a77eb2010-08-24 23:10:06 +0000419 Parts[0] = Val;
420 return;
421 }
422
423 // Expand the value into multiple parts.
424 if (NumParts & (NumParts - 1)) {
425 // The number of parts is not a power of 2. Split off and copy the tail.
426 assert(PartVT.isInteger() && ValueVT.isInteger() &&
427 "Do not know what to expand to!");
428 unsigned RoundParts = 1 << Log2_32(NumParts);
429 unsigned RoundBits = RoundParts * PartBits;
430 unsigned OddParts = NumParts - RoundParts;
431 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000432 DAG.getIntPtrConstant(RoundBits, DL));
Bill Wendling5def8912012-09-26 06:16:18 +0000433 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000434
435 if (TLI.isBigEndian())
436 // The odd parts were reversed by getCopyToParts - unreverse them.
437 std::reverse(Parts + RoundParts, Parts + NumParts);
438
439 NumParts = RoundParts;
440 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
441 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
442 }
443
444 // The number of parts is a power of 2. Repeatedly bisect the value using
445 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000446 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000447 EVT::getIntegerVT(*DAG.getContext(),
448 ValueVT.getSizeInBits()),
449 Val);
450
451 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
452 for (unsigned i = 0; i < NumParts; i += StepSize) {
453 unsigned ThisBits = StepSize * PartBits / 2;
454 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
455 SDValue &Part0 = Parts[i];
456 SDValue &Part1 = Parts[i+StepSize/2];
457
458 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000459 ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000460 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000461 ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000462
463 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000464 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
465 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000466 }
467 }
468 }
469
470 if (TLI.isBigEndian())
471 std::reverse(Parts, Parts + OrigNumParts);
472}
473
474
475/// getCopyToPartsVector - Create a series of nodes that contain the specified
476/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000477static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000478 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000479 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000480 EVT ValueVT = Val.getValueType();
481 assert(ValueVT.isVector() && "Not a vector");
482 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000483
Chris Lattner96a77eb2010-08-24 23:10:06 +0000484 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000485 EVT PartEVT = PartVT;
486 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 // Nothing to do.
488 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
489 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000490 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000491 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000492 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
493 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000494 EVT ElementVT = PartVT.getVectorElementType();
495 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
496 // undef elements.
497 SmallVector<SDValue, 16> Ops;
498 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
499 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000500 ElementVT, Val, DAG.getConstant(i, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000501 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000502
Chris Lattner75ff0532010-08-25 22:49:25 +0000503 for (unsigned i = ValueVT.getVectorNumElements(),
504 e = PartVT.getVectorNumElements(); i != e; ++i)
505 Ops.push_back(DAG.getUNDEF(ElementVT));
506
Craig Topper48d114b2014-04-26 18:35:24 +0000507 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000508
509 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000510
Chris Lattner75ff0532010-08-25 22:49:25 +0000511 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
512 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000513 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000514 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000515 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000516 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000517
518 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000519 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000520 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
521 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000522 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000523 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000524 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000525 "Only trivial vector-to-scalar conversions should get here!");
526 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000527 PartVT, Val,
528 DAG.getConstant(0, DL, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000529
530 bool Smaller = ValueVT.bitsLE(PartVT);
531 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
532 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000533 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000534
Chris Lattner96a77eb2010-08-24 23:10:06 +0000535 Parts[0] = Val;
536 return;
537 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000538
Dan Gohman575fad32008-09-03 16:12:24 +0000539 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000540 EVT IntermediateVT;
541 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000542 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000543 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000544 IntermediateVT,
545 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000546 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000547
Dan Gohman575fad32008-09-03 16:12:24 +0000548 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
549 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000550 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000551
Dan Gohman575fad32008-09-03 16:12:24 +0000552 // Split the vector into intermediate operands.
553 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000554 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000555 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000556 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000557 IntermediateVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000558 DAG.getConstant(i * (NumElements / NumIntermediates), DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000559 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000560 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000561 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000562 IntermediateVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000563 DAG.getConstant(i, DL, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000564 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000565
Dan Gohman575fad32008-09-03 16:12:24 +0000566 // Split the intermediate operands into legal parts.
567 if (NumParts == NumIntermediates) {
568 // If the register was not expanded, promote or copy the value,
569 // as appropriate.
570 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000571 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000572 } else if (NumParts > 0) {
573 // If the intermediate type was expanded, split each the value into
574 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000575 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000576 assert(NumParts % NumIntermediates == 0 &&
577 "Must expand into a divisible number of parts!");
578 unsigned Factor = NumParts / NumIntermediates;
579 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000580 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000581 }
582}
583
Sanjoy Das3936a972015-05-05 23:06:54 +0000584RegsForValue::RegsForValue() {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000585
Sanjoy Das3936a972015-05-05 23:06:54 +0000586RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
587 EVT valuevt)
588 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000589
Sanjoy Das3936a972015-05-05 23:06:54 +0000590RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &tli,
591 unsigned Reg, Type *Ty) {
592 ComputeValueVTs(tli, Ty, ValueVTs);
Dan Gohman4db93c92010-05-29 17:53:24 +0000593
Sanjoy Das3936a972015-05-05 23:06:54 +0000594 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
595 EVT ValueVT = ValueVTs[Value];
596 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
597 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
598 for (unsigned i = 0; i != NumRegs; ++i)
599 Regs.push_back(Reg + i);
600 RegVTs.push_back(RegisterVT);
601 Reg += NumRegs;
602 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000603}
604
605/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
606/// this value and returns the result as a ValueVT value. This uses
607/// Chain/Flag as the input and updates them for the output Chain/Flag.
608/// If the Flag pointer is NULL, no flag is used.
609SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
610 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000611 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000612 SDValue &Chain, SDValue *Flag,
613 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000614 // A Value with type {} or [0 x %t] needs no registers.
615 if (ValueVTs.empty())
616 return SDValue();
617
Dan Gohman4db93c92010-05-29 17:53:24 +0000618 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
619
620 // Assemble the legal parts into the final values.
621 SmallVector<SDValue, 4> Values(ValueVTs.size());
622 SmallVector<SDValue, 8> Parts;
623 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
624 // Copy the legal parts from the registers.
625 EVT ValueVT = ValueVTs[Value];
626 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000627 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000628
629 Parts.resize(NumRegs);
630 for (unsigned i = 0; i != NumRegs; ++i) {
631 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000632 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000633 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
634 } else {
635 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
636 *Flag = P.getValue(2);
637 }
638
639 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000640 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000641
642 // If the source register was virtual and if we know something about it,
643 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000644 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000645 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000646 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000647
648 const FunctionLoweringInfo::LiveOutInfo *LOI =
649 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
650 if (!LOI)
651 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000652
Chris Lattnercb404362010-12-13 01:11:17 +0000653 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000654 unsigned NumSignBits = LOI->NumSignBits;
655 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000656
Quentin Colombetb51a6862013-06-18 20:14:39 +0000657 if (NumZeroBits == RegSize) {
658 // The current value is a zero.
659 // Explicitly express that as it would be easier for
660 // optimizations to kick in.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000661 Parts[i] = DAG.getConstant(0, dl, RegisterVT);
Quentin Colombetb51a6862013-06-18 20:14:39 +0000662 continue;
663 }
664
Chris Lattnercb404362010-12-13 01:11:17 +0000665 // FIXME: We capture more information than the dag can represent. For
666 // now, just use the tightest assertzext/assertsext possible.
667 bool isSExt = true;
668 EVT FromVT(MVT::Other);
669 if (NumSignBits == RegSize)
670 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
671 else if (NumZeroBits >= RegSize-1)
672 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
673 else if (NumSignBits > RegSize-8)
674 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
675 else if (NumZeroBits >= RegSize-8)
676 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
677 else if (NumSignBits > RegSize-16)
678 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
679 else if (NumZeroBits >= RegSize-16)
680 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
681 else if (NumSignBits > RegSize-32)
682 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
683 else if (NumZeroBits >= RegSize-32)
684 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
685 else
686 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000687
Chris Lattnercb404362010-12-13 01:11:17 +0000688 // Add an assertion node.
689 assert(FromVT != MVT::Other);
690 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
691 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000692 }
693
694 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000695 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000696 Part += NumRegs;
697 Parts.clear();
698 }
699
Craig Topper48d114b2014-04-26 18:35:24 +0000700 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000701}
702
703/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
704/// specified value into the registers specified by this object. This uses
705/// Chain/Flag as the input and updates them for the output Chain/Flag.
706/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000707void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000708 SDValue &Chain, SDValue *Flag, const Value *V,
709 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000710 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000711 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000712
713 // Get the list of the values's legal parts.
714 unsigned NumRegs = Regs.size();
715 SmallVector<SDValue, 8> Parts(NumRegs);
716 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
717 EVT ValueVT = ValueVTs[Value];
718 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000719 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000720
721 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
722 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000723
Chris Lattner05bcb482010-08-24 23:20:40 +0000724 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000725 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000726 Part += NumParts;
727 }
728
729 // Copy the parts into the registers.
730 SmallVector<SDValue, 8> Chains(NumRegs);
731 for (unsigned i = 0; i != NumRegs; ++i) {
732 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000733 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000734 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
735 } else {
736 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
737 *Flag = Part.getValue(1);
738 }
739
740 Chains[i] = Part.getValue(0);
741 }
742
743 if (NumRegs == 1 || Flag)
744 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
745 // flagged to it. That is the CopyToReg nodes and the user are considered
746 // a single scheduling unit. If we create a TokenFactor and return it as
747 // chain, then the TokenFactor is both a predecessor (operand) of the
748 // user as well as a successor (the TF operands are flagged to the user).
749 // c1, f1 = CopyToReg
750 // c2, f2 = CopyToReg
751 // c3 = TokenFactor c1, c2
752 // ...
753 // = op c3, ..., f2
754 Chain = Chains[NumRegs-1];
755 else
Craig Topper48d114b2014-04-26 18:35:24 +0000756 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000757}
758
759/// AddInlineAsmOperands - Add this value to the specified inlineasm node
760/// operand list. This adds the code marker and includes the number of
761/// values added into it.
762void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000763 unsigned MatchingIdx, SDLoc dl,
Dan Gohman4db93c92010-05-29 17:53:24 +0000764 SelectionDAG &DAG,
765 std::vector<SDValue> &Ops) const {
766 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
767
768 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
769 if (HasMatching)
770 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000771 else if (!Regs.empty() &&
772 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
773 // Put the register class of the virtual registers in the flag word. That
774 // way, later passes can recompute register class constraints for inline
775 // assembly as well as normal instructions.
776 // Don't do this for tied operands that can use the regclass information
777 // from the def.
778 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
779 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
780 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
781 }
782
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000783 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
Dan Gohman4db93c92010-05-29 17:53:24 +0000784 Ops.push_back(Res);
785
Reid Kleckneree088972013-12-10 18:27:32 +0000786 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000787 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
788 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000789 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000790 for (unsigned i = 0; i != NumRegs; ++i) {
791 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000792 unsigned TheReg = Regs[Reg++];
793 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
794
Reid Kleckneree088972013-12-10 18:27:32 +0000795 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000796 // If we clobbered the stack pointer, MFI should know about it.
797 assert(DAG.getMachineFunction().getFrameInfo()->
798 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000799 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000800 }
801 }
802}
Dan Gohman575fad32008-09-03 16:12:24 +0000803
Owen Andersonbb15fec2011-12-08 22:15:21 +0000804void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
805 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000806 AA = &aa;
807 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000808 LibInfo = li;
Eric Christopher8b770652015-01-26 19:03:15 +0000809 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000810 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000811 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000812}
813
Dan Gohmanf5cca352010-04-14 18:24:06 +0000814/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000815/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000816/// for a new block. This doesn't clear out information about
817/// additional blocks that are needed to complete switch lowering
818/// or PHI node updating; that information is cleared out as it is
819/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000820void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000821 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000822 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000823 PendingLoads.clear();
824 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000825 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000826 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000827 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000828 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000829}
830
Devang Patel799288382011-05-23 17:44:13 +0000831/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000832/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000833/// information that is dangling in a basic block can be properly
834/// resolved in a different basic block. This allows the
835/// SelectionDAG to resolve dangling debug information attached
836/// to PHI nodes.
837void SelectionDAGBuilder::clearDanglingDebugInfo() {
838 DanglingDebugInfoMap.clear();
839}
840
Dan Gohman575fad32008-09-03 16:12:24 +0000841/// getRoot - Return the current virtual root of the Selection DAG,
842/// flushing any PendingLoad items. This must be done before emitting
843/// a store or any other node that may need to be ordered after any
844/// prior load instructions.
845///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000846SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000847 if (PendingLoads.empty())
848 return DAG.getRoot();
849
850 if (PendingLoads.size() == 1) {
851 SDValue Root = PendingLoads[0];
852 DAG.setRoot(Root);
853 PendingLoads.clear();
854 return Root;
855 }
856
857 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000858 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000859 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000860 PendingLoads.clear();
861 DAG.setRoot(Root);
862 return Root;
863}
864
865/// getControlRoot - Similar to getRoot, but instead of flushing all the
866/// PendingLoad items, flush all the PendingExports items. It is necessary
867/// to do this before emitting a terminator instruction.
868///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000869SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000870 SDValue Root = DAG.getRoot();
871
872 if (PendingExports.empty())
873 return Root;
874
875 // Turn all of the CopyToReg chains into one factored node.
876 if (Root.getOpcode() != ISD::EntryToken) {
877 unsigned i = 0, e = PendingExports.size();
878 for (; i != e; ++i) {
879 assert(PendingExports[i].getNode()->getNumOperands() > 1);
880 if (PendingExports[i].getNode()->getOperand(0) == Root)
881 break; // Don't add the root if we already indirectly depend on it.
882 }
883
884 if (i == e)
885 PendingExports.push_back(Root);
886 }
887
Andrew Trickef9de2a2013-05-25 02:42:55 +0000888 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000889 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000890 PendingExports.clear();
891 DAG.setRoot(Root);
892 return Root;
893}
894
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000895void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000896 // Set up outgoing PHI node register values before emitting the terminator.
897 if (isa<TerminatorInst>(&I))
898 HandlePHINodesInSuccessorBlocks(I.getParent());
899
Andrew Tricke2431c62013-05-25 03:08:10 +0000900 ++SDNodeOrder;
901
Andrew Trick175143b2013-05-25 02:20:36 +0000902 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000903
Dan Gohman575fad32008-09-03 16:12:24 +0000904 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000905
Dan Gohman950fe782010-04-20 15:03:56 +0000906 if (!isa<TerminatorInst>(&I) && !HasTailCall)
907 CopyToExportRegsIfNeeded(&I);
908
Craig Topperc0196b12014-04-14 00:51:57 +0000909 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000910}
911
Dan Gohmanf41ad472010-04-20 15:00:41 +0000912void SelectionDAGBuilder::visitPHI(const PHINode &) {
913 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
914}
915
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000916void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000917 // Note: this doesn't use InstVisitor, because it has to work with
918 // ConstantExpr's in addition to instructions.
919 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000920 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000921 // Build the switch statement using the Instruction.def file.
922#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000923 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000924#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000925 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000926}
Dan Gohman575fad32008-09-03 16:12:24 +0000927
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000928// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
929// generate the debug data structures now that we've seen its definition.
930void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
931 SDValue Val) {
932 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000933 if (DDI.getDI()) {
934 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000935 DebugLoc dl = DDI.getdl();
936 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000937 DILocalVariable *Variable = DI->getVariable();
938 DIExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000939 assert(Variable->isValidLocationForIntrinsic(dl) &&
940 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +0000941 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000942 // A dbg.value for an alloca is always indirect.
943 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000944 SDDbgValue *SDV;
945 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000946 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000947 Val)) {
948 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
949 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000950 DAG.AddDbgValue(SDV, Val.getNode(), false);
951 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000952 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +0000953 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000954 DanglingDebugInfoMap[V] = DanglingDebugInfo();
955 }
956}
957
Igor Laevsky85f7f722015-03-10 16:26:48 +0000958/// getCopyFromRegs - If there was virtual register allocated for the value V
959/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
960SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
961 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000962 SDValue Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000963
964 if (It != FuncInfo.ValueMap.end()) {
965 unsigned InReg = It->second;
966 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
967 Ty);
968 SDValue Chain = DAG.getEntryNode();
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000969 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
970 resolveDanglingDebugInfo(V, Result);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000971 }
972
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000973 return Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000974}
975
Nick Lewyckyf40df1d2011-09-30 22:19:53 +0000976/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000977SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +0000978 // If we already have an SDValue for this value, use it. It's important
979 // to do this first, so that we don't create a CopyFromReg if we already
980 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +0000981 SDValue &N = NodeMap[V];
982 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000983
Dan Gohmand4322232010-07-01 01:59:43 +0000984 // If there's a virtual register allocated and initialized for this
985 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +0000986 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
987 if (copyFromReg.getNode()) {
988 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +0000989 }
990
991 // Otherwise create a new SDValue and remember it.
992 SDValue Val = getValueImpl(V);
993 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000994 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +0000995 return Val;
996}
997
Elena Demikhovsky584ce372015-04-28 07:57:37 +0000998// Return true if SDValue exists for the given Value
999bool SelectionDAGBuilder::findValue(const Value *V) const {
1000 return (NodeMap.find(V) != NodeMap.end()) ||
1001 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
1002}
1003
Dan Gohmand4322232010-07-01 01:59:43 +00001004/// getNonRegisterValue - Return an SDValue for the given Value, but
1005/// don't look in FuncInfo.ValueMap for a virtual register.
1006SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1007 // If we already have an SDValue for this value, use it.
1008 SDValue &N = NodeMap[V];
Sergey Dmitrouk3160d022015-06-04 20:48:40 +00001009 if (N.getNode()) {
1010 if (isa<ConstantSDNode>(N) || isa<ConstantFPSDNode>(N)) {
1011 // Remove the debug location from the node as the node is about to be used
1012 // in a location which may differ from the original debug location. This
1013 // is relevant to Constant and ConstantFP nodes because they can appear
1014 // as constant expressions inside PHI nodes.
1015 N->setDebugLoc(DebugLoc());
1016 }
1017 return N;
1018 }
Dan Gohmand4322232010-07-01 01:59:43 +00001019
1020 // Otherwise create a new SDValue and remember it.
1021 SDValue Val = getValueImpl(V);
1022 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001023 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001024 return Val;
1025}
1026
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001027/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001028/// Create an SDValue for the given value.
1029SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001030 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001031
Dan Gohman8422e572010-04-17 15:32:28 +00001032 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001033 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001034
Dan Gohman8422e572010-04-17 15:32:28 +00001035 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001036 return DAG.getConstant(*CI, getCurSDLoc(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001037
Dan Gohman8422e572010-04-17 15:32:28 +00001038 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001039 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001040
Matt Arsenault19231e62013-11-16 20:24:41 +00001041 if (isa<ConstantPointerNull>(C)) {
1042 unsigned AS = V->getType()->getPointerAddressSpace();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001043 return DAG.getConstant(0, getCurSDLoc(), TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001044 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001045
Dan Gohman8422e572010-04-17 15:32:28 +00001046 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001047 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001048
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001049 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001050 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001051
Dan Gohman8422e572010-04-17 15:32:28 +00001052 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001053 visit(CE->getOpcode(), *CE);
1054 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001055 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001056 return N1;
1057 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001058
Dan Gohman575fad32008-09-03 16:12:24 +00001059 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1060 SmallVector<SDValue, 4> Constants;
1061 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1062 OI != OE; ++OI) {
1063 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001064 // If the operand is an empty aggregate, there are no values.
1065 if (!Val) continue;
1066 // Add each leaf value from the operand to the Constants list
1067 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001068 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1069 Constants.push_back(SDValue(Val, i));
1070 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001071
Craig Topper64941d92014-04-27 19:20:57 +00001072 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001073 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001074
Chris Lattner00245f42012-01-24 13:41:11 +00001075 if (const ConstantDataSequential *CDS =
1076 dyn_cast<ConstantDataSequential>(C)) {
1077 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001078 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001079 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1080 // Add each leaf value from the operand to the Constants list
1081 // to form a flattened list of all the values.
1082 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1083 Ops.push_back(SDValue(Val, i));
1084 }
1085
1086 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001087 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001088 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001089 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001090 }
Dan Gohman575fad32008-09-03 16:12:24 +00001091
Duncan Sands19d0b472010-02-16 11:11:14 +00001092 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001093 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1094 "Unknown struct or array constant!");
1095
Owen Anderson53aa7a92009-08-10 22:56:29 +00001096 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001097 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001098 unsigned NumElts = ValueVTs.size();
1099 if (NumElts == 0)
1100 return SDValue(); // empty struct
1101 SmallVector<SDValue, 4> Constants(NumElts);
1102 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001103 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001104 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001105 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001106 else if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001107 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001108 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001109 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001110 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001111
Craig Topper64941d92014-04-27 19:20:57 +00001112 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001113 }
1114
Dan Gohman8422e572010-04-17 15:32:28 +00001115 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001116 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001117
Chris Lattner229907c2011-07-18 04:54:35 +00001118 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001119 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001120
Dan Gohman575fad32008-09-03 16:12:24 +00001121 // Now that we know the number and type of the elements, get that number of
1122 // elements into the Ops array based on what kind of constant it is.
1123 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001124 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001125 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001126 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001127 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001128 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001129 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001130
1131 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001132 if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001133 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001134 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001135 Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001136 Ops.assign(NumElements, Op);
1137 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001138
Dan Gohman575fad32008-09-03 16:12:24 +00001139 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001140 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001141 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001142
Dan Gohman575fad32008-09-03 16:12:24 +00001143 // If this is a static alloca, generate it as the frameindex instead of
1144 // computation.
1145 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1146 DenseMap<const AllocaInst*, int>::iterator SI =
1147 FuncInfo.StaticAllocaMap.find(AI);
1148 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001149 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001150 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001151
Dan Gohmand4322232010-07-01 01:59:43 +00001152 // If this is an instruction which fast-isel has deferred, select it now.
1153 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001154 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001155 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001156 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001157 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001158 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001159
Dan Gohmand4322232010-07-01 01:59:43 +00001160 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001161}
1162
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001163void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001164 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001165 SDValue Chain = getControlRoot();
1166 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001167 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001168
Dan Gohmand16aa542010-05-29 17:03:36 +00001169 if (!FuncInfo.CanLowerReturn) {
1170 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001171 const Function *F = I.getParent()->getParent();
1172
1173 // Emit a store of the return value through the virtual register.
1174 // Leave Outs empty so that LowerReturn won't try to load return
1175 // registers the usual way.
1176 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001177 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001178 PtrValueVTs);
1179
1180 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1181 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001182
Owen Anderson53aa7a92009-08-10 22:56:29 +00001183 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001184 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001185 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001186 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001187
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001188 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001189 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001190 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001191 RetPtr.getValueType(), RetPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001192 DAG.getIntPtrConstant(Offsets[i],
1193 getCurSDLoc()));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001194 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001195 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001196 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001197 // FIXME: better loc info would be nice.
1198 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001199 }
1200
Andrew Trickef9de2a2013-05-25 02:42:55 +00001201 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001202 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001203 } else if (I.getNumOperands() != 0) {
1204 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001205 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001206 unsigned NumValues = ValueVTs.size();
1207 if (NumValues) {
1208 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001209
1210 const Function *F = I.getParent()->getParent();
1211
1212 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1213 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1214 Attribute::SExt))
1215 ExtendKind = ISD::SIGN_EXTEND;
1216 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1217 Attribute::ZExt))
1218 ExtendKind = ISD::ZERO_EXTEND;
1219
1220 LLVMContext &Context = F->getContext();
1221 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1222 Attribute::InReg);
1223
1224 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001225 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001226
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001227 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001228 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001229
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001230 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1231 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001232 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001233 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001234 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001235 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001236
1237 // 'inreg' on function refers to return value
1238 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001239 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001240 Flags.setInReg();
1241
1242 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001243 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001244 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001245 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001246 Flags.setZExt();
1247
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001248 for (unsigned i = 0; i < NumParts; ++i) {
1249 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001250 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001251 OutVals.push_back(Parts[i]);
1252 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001253 }
Dan Gohman575fad32008-09-03 16:12:24 +00001254 }
1255 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001256
1257 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001258 CallingConv::ID CallConv =
1259 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001260 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001261 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001262
1263 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001264 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001265 "LowerReturn didn't return a valid chain!");
1266
1267 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001268 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001269}
1270
Dan Gohman9478c3f2009-04-23 23:13:24 +00001271/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1272/// created for it, emit nodes to copy the value into the virtual
1273/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001274void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001275 // Skip empty types
1276 if (V->getType()->isEmptyTy())
1277 return;
1278
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001279 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1280 if (VMI != FuncInfo.ValueMap.end()) {
1281 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1282 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001283 }
1284}
1285
Dan Gohman575fad32008-09-03 16:12:24 +00001286/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1287/// the current basic block, add it to ValueMap now so that we'll get a
1288/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001289void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001290 // No need to export constants.
1291 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001292
Dan Gohman575fad32008-09-03 16:12:24 +00001293 // Already exported?
1294 if (FuncInfo.isExportedInst(V)) return;
1295
1296 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1297 CopyValueToVirtualRegister(V, Reg);
1298}
1299
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001300bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001301 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001302 // The operands of the setcc have to be in this block. We don't know
1303 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001304 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001305 // Can export from current BB.
1306 if (VI->getParent() == FromBB)
1307 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001308
Dan Gohman575fad32008-09-03 16:12:24 +00001309 // Is already exported, noop.
1310 return FuncInfo.isExportedInst(V);
1311 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001312
Dan Gohman575fad32008-09-03 16:12:24 +00001313 // If this is an argument, we can export it if the BB is the entry block or
1314 // if it is already exported.
1315 if (isa<Argument>(V)) {
1316 if (FromBB == &FromBB->getParent()->getEntryBlock())
1317 return true;
1318
1319 // Otherwise, can only export this if it is already exported.
1320 return FuncInfo.isExportedInst(V);
1321 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001322
Dan Gohman575fad32008-09-03 16:12:24 +00001323 // Otherwise, constants can always be exported.
1324 return true;
1325}
1326
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001327/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001328uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1329 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001330 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1331 if (!BPI)
1332 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001333 const BasicBlock *SrcBB = Src->getBasicBlock();
1334 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001335 return BPI->getEdgeWeight(SrcBB, DstBB);
1336}
1337
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001338void SelectionDAGBuilder::
1339addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1340 uint32_t Weight /* = 0 */) {
1341 if (!Weight)
1342 Weight = getEdgeWeight(Src, Dst);
1343 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001344}
1345
1346
Dan Gohman575fad32008-09-03 16:12:24 +00001347static bool InBlock(const Value *V, const BasicBlock *BB) {
1348 if (const Instruction *I = dyn_cast<Instruction>(V))
1349 return I->getParent() == BB;
1350 return true;
1351}
1352
Dan Gohmand01ddb52008-10-17 21:16:08 +00001353/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1354/// This function emits a branch and is used at the leaves of an OR or an
1355/// AND operator tree.
1356///
1357void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001358SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001359 MachineBasicBlock *TBB,
1360 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001361 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001362 MachineBasicBlock *SwitchBB,
1363 uint32_t TWeight,
1364 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001365 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001366
Dan Gohmand01ddb52008-10-17 21:16:08 +00001367 // If the leaf of the tree is a comparison, merge the condition into
1368 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001369 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001370 // The operands of the cmp have to be in this block. We don't know
1371 // how to export them from some other block. If this is the first block
1372 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001373 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001374 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1375 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001376 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001377 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001378 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001379 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001380 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001381 if (TM.Options.NoNaNsFPMath)
1382 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001383 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001384 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001385 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001386 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001387
Craig Topperc0196b12014-04-14 00:51:57 +00001388 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1389 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001390 SwitchCases.push_back(CB);
1391 return;
1392 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001393 }
1394
1395 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001396 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001397 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001398 SwitchCases.push_back(CB);
1399}
1400
Manman Ren4ece7452014-01-31 00:42:44 +00001401/// Scale down both weights to fit into uint32_t.
1402static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1403 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1404 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1405 NewTrue = NewTrue / Scale;
1406 NewFalse = NewFalse / Scale;
1407}
1408
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001409/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001410void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001411 MachineBasicBlock *TBB,
1412 MachineBasicBlock *FBB,
1413 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001414 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001415 unsigned Opc, uint32_t TWeight,
1416 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001417 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001418 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001419 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001420 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1421 BOp->getParent() != CurBB->getBasicBlock() ||
1422 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1423 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001424 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1425 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001426 return;
1427 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001428
Dan Gohman575fad32008-09-03 16:12:24 +00001429 // Create TmpBB after CurBB.
1430 MachineFunction::iterator BBI = CurBB;
1431 MachineFunction &MF = DAG.getMachineFunction();
1432 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1433 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001434
Dan Gohman575fad32008-09-03 16:12:24 +00001435 if (Opc == Instruction::Or) {
1436 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001437 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001438 // jmp_if_X TBB
1439 // jmp TmpBB
1440 // TmpBB:
1441 // jmp_if_Y TBB
1442 // jmp FBB
1443 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001444
Manman Ren4ece7452014-01-31 00:42:44 +00001445 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1446 // The requirement is that
1447 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1448 // = TrueProb for orignal BB.
1449 // Assuming the orignal weights are A and B, one choice is to set BB1's
1450 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1451 // assumes that
1452 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1453 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1454 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001455
Manman Ren4ece7452014-01-31 00:42:44 +00001456 uint64_t NewTrueWeight = TWeight;
1457 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1458 ScaleWeights(NewTrueWeight, NewFalseWeight);
1459 // Emit the LHS condition.
1460 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1461 NewTrueWeight, NewFalseWeight);
1462
1463 NewTrueWeight = TWeight;
1464 NewFalseWeight = 2 * (uint64_t)FWeight;
1465 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001466 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001467 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1468 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001469 } else {
1470 assert(Opc == Instruction::And && "Unknown merge op!");
1471 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001472 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001473 // jmp_if_X TmpBB
1474 // jmp FBB
1475 // TmpBB:
1476 // jmp_if_Y TBB
1477 // jmp FBB
1478 //
1479 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001480
Manman Ren4ece7452014-01-31 00:42:44 +00001481 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1482 // The requirement is that
1483 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1484 // = FalseProb for orignal BB.
1485 // Assuming the orignal weights are A and B, one choice is to set BB1's
1486 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1487 // assumes that
1488 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001489
Manman Ren4ece7452014-01-31 00:42:44 +00001490 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1491 uint64_t NewFalseWeight = FWeight;
1492 ScaleWeights(NewTrueWeight, NewFalseWeight);
1493 // Emit the LHS condition.
1494 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1495 NewTrueWeight, NewFalseWeight);
1496
1497 NewTrueWeight = 2 * (uint64_t)TWeight;
1498 NewFalseWeight = FWeight;
1499 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001500 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001501 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1502 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001503 }
1504}
1505
1506/// If the set of cases should be emitted as a series of branches, return true.
1507/// If we should emit this as a bunch of and/or'd together conditions, return
1508/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001509bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001510SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001511 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001512
Dan Gohman575fad32008-09-03 16:12:24 +00001513 // If this is two comparisons of the same values or'd or and'd together, they
1514 // will get folded into a single comparison, so don't emit two blocks.
1515 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1516 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1517 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1518 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1519 return false;
1520 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001521
Chris Lattner1eea3b02010-01-02 00:00:03 +00001522 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1523 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1524 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1525 Cases[0].CC == Cases[1].CC &&
1526 isa<Constant>(Cases[0].CmpRHS) &&
1527 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1528 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1529 return false;
1530 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1531 return false;
1532 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001533
Dan Gohman575fad32008-09-03 16:12:24 +00001534 return true;
1535}
1536
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001537void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001538 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001539
Dan Gohman575fad32008-09-03 16:12:24 +00001540 // Update machine-CFG edges.
1541 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1542
Dan Gohman575fad32008-09-03 16:12:24 +00001543 if (I.isUnconditional()) {
1544 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001545 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001546
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001547 // If this is not a fall-through branch or optimizations are switched off,
1548 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001549 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001550 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001551 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001552 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001553
Dan Gohman575fad32008-09-03 16:12:24 +00001554 return;
1555 }
1556
1557 // If this condition is one of the special cases we handle, do special stuff
1558 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001559 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001560 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1561
1562 // If this is a series of conditions that are or'd or and'd together, emit
1563 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001564 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001565 // For example, instead of something like:
1566 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001567 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001568 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001569 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001570 // or C, F
1571 // jnz foo
1572 // Emit:
1573 // cmp A, B
1574 // je foo
1575 // cmp D, E
1576 // jle foo
1577 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001578 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001579 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001580 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1581 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001582 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001583 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1584 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001585 // If the compares in later blocks need to use values not currently
1586 // exported from this block, export them now. This block should always
1587 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001588 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001589
Dan Gohman575fad32008-09-03 16:12:24 +00001590 // Allow some cases to be rejected.
1591 if (ShouldEmitAsBranches(SwitchCases)) {
1592 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1593 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1594 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1595 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001596
Dan Gohman575fad32008-09-03 16:12:24 +00001597 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001598 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001599 SwitchCases.erase(SwitchCases.begin());
1600 return;
1601 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001602
Dan Gohman575fad32008-09-03 16:12:24 +00001603 // Okay, we decided not to do this, remove any inserted MBB's and clear
1604 // SwitchCases.
1605 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001606 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001607
Dan Gohman575fad32008-09-03 16:12:24 +00001608 SwitchCases.clear();
1609 }
1610 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001611
Dan Gohman575fad32008-09-03 16:12:24 +00001612 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001613 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001614 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001615
Dan Gohman575fad32008-09-03 16:12:24 +00001616 // Use visitSwitchCase to actually insert the fast branch sequence for this
1617 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001618 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001619}
1620
1621/// visitSwitchCase - Emits the necessary code to represent a single node in
1622/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001623void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1624 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001625 SDValue Cond;
1626 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001627 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001628
1629 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001630 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001631 // Fold "(X == true)" to X and "(X == false)" to !X to
1632 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001633 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001634 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001635 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001636 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001637 CB.CC == ISD::SETEQ) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001638 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001639 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001640 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001641 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001642 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001643 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001644
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001645 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001646 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001647
1648 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001649 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001650
Bob Wilsone4077362013-09-09 19:14:35 +00001651 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001652 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001653 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001654 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001655 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001656 VT, CmpOp, DAG.getConstant(Low, dl, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001657 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001658 DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
Dan Gohman575fad32008-09-03 16:12:24 +00001659 }
1660 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001661
Dan Gohman575fad32008-09-03 16:12:24 +00001662 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001663 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001664 // TrueBB and FalseBB are always different unless the incoming IR is
1665 // degenerate. This only happens when running llc on weird IR.
1666 if (CB.TrueBB != CB.FalseBB)
1667 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001668
Dan Gohman575fad32008-09-03 16:12:24 +00001669 // If the lhs block is the next block, invert the condition so that we can
1670 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001671 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001672 std::swap(CB.TrueBB, CB.FalseBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001673 SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001674 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001675 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001676
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001677 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001678 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001679 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001680
Evan Cheng79687dd2010-09-23 06:51:55 +00001681 // Insert the false branch. Do this even if it's a fall through branch,
1682 // this makes it easier to do DAG optimizations which require inverting
1683 // the branch condition.
1684 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1685 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001686
1687 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001688}
1689
1690/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001691void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001692 // Emit the code for the jump table
1693 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001694 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001695 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001696 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001697 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001698 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001699 MVT::Other, Index.getValue(1),
1700 Table, Index);
1701 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001702}
1703
1704/// visitJumpTableHeader - This function emits necessary code to produce index
1705/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001706void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001707 JumpTableHeader &JTH,
1708 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001709 SDLoc dl = getCurSDLoc();
1710
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001711 // Subtract the lowest switch case value from the value being switched on and
1712 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001713 // difference between smallest and largest cases.
1714 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001715 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001716 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1717 DAG.getConstant(JTH.First, dl, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001718
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001719 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001720 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001721 // can be used as an index into the jump table in a subsequent basic block.
1722 // This value may be smaller or larger than the target's pointer type, and
1723 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001724 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001725 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001726
Eric Christopher58a24612014-10-08 09:50:54 +00001727 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001728 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
Dale Johannesen3a09f552009-02-03 23:04:43 +00001729 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001730 JT.Reg = JumpTableReg;
1731
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001732 // Emit the range check for the jump table, and branch to the default block
1733 // for the switch statement if the value being switched on exceeds the largest
1734 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001735 SDValue CMP =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001736 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
1737 Sub.getValueType()),
1738 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT),
1739 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001740
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001741 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001742 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001743 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001744
Hans Wennborgb4db1422015-03-19 20:41:48 +00001745 // Avoid emitting unnecessary branches to the next block.
1746 if (JT.MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001747 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001748 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001749
Bill Wendlingc6b47342009-12-21 23:47:40 +00001750 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001751}
1752
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001753/// Codegen a new tail for a stack protector check ParentMBB which has had its
1754/// tail spliced into a stack protector check success bb.
1755///
1756/// For a high level explanation of how this fits into the stack protector
1757/// generation see the comment on the declaration of class
1758/// StackProtectorDescriptor.
1759void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1760 MachineBasicBlock *ParentBB) {
1761
1762 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001763 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1764 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001765
1766 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1767 int FI = MFI->getStackProtectorIndex();
1768
1769 const Value *IRGuard = SPD.getGuard();
1770 SDValue GuardPtr = getValue(IRGuard);
1771 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1772
1773 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001774 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001775
1776 SDValue Guard;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001777 SDLoc dl = getCurSDLoc();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001778
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001779 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1780 // guard value from the virtual register holding the value. Otherwise, emit a
1781 // volatile load to retrieve the stack guard value.
1782 unsigned GuardReg = SPD.getGuardReg();
1783
Eric Christopher58a24612014-10-08 09:50:54 +00001784 if (GuardReg && TLI.useLoadStackGuardNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001785 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg,
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001786 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001787 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001788 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001789 GuardPtr, MachinePointerInfo(IRGuard, 0),
1790 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001791
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001792 SDValue StackSlot = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001793 StackSlotPtr,
1794 MachinePointerInfo::getFixedStack(FI),
1795 true, false, false, Align);
1796
1797 // Perform the comparison via a subtract/getsetcc.
1798 EVT VT = Guard.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001799 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001800
Eric Christopher58a24612014-10-08 09:50:54 +00001801 SDValue Cmp =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001802 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
Eric Christopher58a24612014-10-08 09:50:54 +00001803 Sub.getValueType()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001804 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001805
1806 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1807 // branch to failure MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001808 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001809 MVT::Other, StackSlot.getOperand(0),
1810 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1811 // Otherwise branch to success MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001812 SDValue Br = DAG.getNode(ISD::BR, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001813 MVT::Other, BrCond,
1814 DAG.getBasicBlock(SPD.getSuccessMBB()));
1815
1816 DAG.setRoot(Br);
1817}
1818
1819/// Codegen the failure basic block for a stack protector check.
1820///
1821/// A failure stack protector machine basic block consists simply of a call to
1822/// __stack_chk_fail().
1823///
1824/// For a high level explanation of how this fits into the stack protector
1825/// generation see the comment on the declaration of class
1826/// StackProtectorDescriptor.
1827void
1828SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001829 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1830 SDValue Chain =
1831 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1832 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001833 DAG.setRoot(Chain);
1834}
1835
Dan Gohman575fad32008-09-03 16:12:24 +00001836/// visitBitTestHeader - This function emits necessary code to produce value
1837/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001838void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1839 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001840 SDLoc dl = getCurSDLoc();
1841
Dan Gohman575fad32008-09-03 16:12:24 +00001842 // Subtract the minimum value
1843 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001844 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001845 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1846 DAG.getConstant(B.First, dl, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001847
1848 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001849 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1850 SDValue RangeCmp =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001851 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
1852 Sub.getValueType()),
1853 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001854
Evan Chengac730dd2011-01-06 01:02:44 +00001855 // Determine the type of the test operands.
1856 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001857 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001858 UsePtrType = true;
1859 else {
1860 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001861 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001862 // Switch table case range are encoded into series of masks.
1863 // Just use pointer type, it's guaranteed to fit.
1864 UsePtrType = true;
1865 break;
1866 }
1867 }
1868 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001869 VT = TLI.getPointerTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001870 Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001871 }
Dan Gohman575fad32008-09-03 16:12:24 +00001872
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001873 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001874 B.Reg = FuncInfo.CreateReg(B.RegVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001875 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001876
Dan Gohman575fad32008-09-03 16:12:24 +00001877 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1878
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001879 addSuccessorWithWeight(SwitchBB, B.Default);
1880 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001881
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001882 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001883 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001884 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001885
Hans Wennborgb4db1422015-03-19 20:41:48 +00001886 // Avoid emitting unnecessary branches to the next block.
1887 if (MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001888 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001889 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001890
Bill Wendlingc6b47342009-12-21 23:47:40 +00001891 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001892}
1893
1894/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001895void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1896 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001897 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001898 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001899 BitTestCase &B,
1900 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001901 SDLoc dl = getCurSDLoc();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001902 MVT VT = BB.RegVT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001903 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001904 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001905 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001906 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001907 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001908 // Testing for a single bit; just compare the shift count with what it
1909 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001910 Cmp = DAG.getSetCC(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001911 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1912 DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001913 } else if (PopCount == BB.Range) {
1914 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001915 Cmp = DAG.getSetCC(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001916 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1917 DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001918 } else {
1919 // Make desired shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001920 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
1921 DAG.getConstant(1, dl, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001922
Dan Gohman0695e092010-06-24 02:06:24 +00001923 // Emit bit tests and jumps
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001924 SDValue AndOp = DAG.getNode(ISD::AND, dl,
1925 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
1926 Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1927 DAG.getConstant(0, dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001928 }
Dan Gohman575fad32008-09-03 16:12:24 +00001929
Manman Rencf104462012-08-24 18:14:27 +00001930 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1931 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1932 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1933 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001934
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001935 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001936 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001937 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001938
Hans Wennborgb4db1422015-03-19 20:41:48 +00001939 // Avoid emitting unnecessary branches to the next block.
1940 if (NextMBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001941 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001942 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001943
Bill Wendlingc6b47342009-12-21 23:47:40 +00001944 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001945}
1946
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001947void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001948 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001949
Dan Gohman575fad32008-09-03 16:12:24 +00001950 // Retrieve successors.
1951 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1952 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1953
Gabor Greif08a4c282009-01-15 11:10:44 +00001954 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001955 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001956 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001957 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001958 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001959 switch (Fn->getIntrinsicID()) {
1960 default:
1961 llvm_unreachable("Cannot invoke this intrinsic");
1962 case Intrinsic::donothing:
1963 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
1964 break;
1965 case Intrinsic::experimental_patchpoint_void:
1966 case Intrinsic::experimental_patchpoint_i64:
1967 visitPatchpoint(&I, LandingPad);
1968 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00001969 case Intrinsic::experimental_gc_statepoint:
1970 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
1971 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001972 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00001973 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00001974 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001975
1976 // If the value of the invoke is used outside of its defining block, make it
1977 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00001978 // We already took care of the exported value for the statepoint instruction
1979 // during call to the LowerStatepoint.
1980 if (!isStatepoint(I)) {
1981 CopyToExportRegsIfNeeded(&I);
1982 }
Dan Gohman575fad32008-09-03 16:12:24 +00001983
1984 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00001985 addSuccessorWithWeight(InvokeMBB, Return);
1986 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001987
1988 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001989 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001990 MVT::Other, getControlRoot(),
1991 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00001992}
1993
Bill Wendlingf891bf82011-07-31 06:30:59 +00001994void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1995 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1996}
1997
Bill Wendling247fd3b2011-08-17 21:56:44 +00001998void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1999 assert(FuncInfo.MBB->isLandingPad() &&
2000 "Call to landingpad not in landing pad!");
2001
2002 MachineBasicBlock *MBB = FuncInfo.MBB;
2003 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
2004 AddLandingPadInfo(LP, MMI, MBB);
2005
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002006 // If there aren't registers to copy the values into (e.g., during SjLj
2007 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00002008 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2009 if (TLI.getExceptionPointerRegister() == 0 &&
2010 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00002011 return;
2012
Bill Wendling247fd3b2011-08-17 21:56:44 +00002013 SmallVector<EVT, 2> ValueVTs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002014 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002015 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002016 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002017
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002018 // Get the two live-in registers as SDValues. The physregs have already been
2019 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002020 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002021 if (FuncInfo.ExceptionPointerVirtReg) {
2022 Ops[0] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002023 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002024 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002025 dl, ValueVTs[0]);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002026 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002027 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy());
Reid Kleckner0a57f652015-01-14 01:05:27 +00002028 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002029 Ops[1] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002030 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Eric Christopher58a24612014-10-08 09:50:54 +00002031 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002032 dl, ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002033
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002034 // Merge into one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002035 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002036 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002037 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002038}
2039
Reid Kleckner0a57f652015-01-14 01:05:27 +00002040unsigned
2041SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV,
2042 MachineBasicBlock *LPadBB) {
2043 SDValue Chain = getControlRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002044 SDLoc dl = getCurSDLoc();
Reid Kleckner0a57f652015-01-14 01:05:27 +00002045
2046 // Get the typeid that we will dispatch on later.
2047 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2048 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy());
2049 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC);
2050 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002051 SDValue Sel = DAG.getConstant(TypeID, dl, TLI.getPointerTy());
2052 Chain = DAG.getCopyToReg(Chain, dl, VReg, Sel);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002053
2054 // Branch to the main landing pad block.
2055 MachineBasicBlock *ClauseMBB = FuncInfo.MBB;
2056 ClauseMBB->addSuccessor(LPadBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002057 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, Chain,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002058 DAG.getBasicBlock(LPadBB)));
2059 return VReg;
2060}
2061
Hans Wennborg0867b152015-04-23 16:45:24 +00002062void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2063#ifndef NDEBUG
2064 for (const CaseCluster &CC : Clusters)
2065 assert(CC.Low == CC.High && "Input clusters must be single-case");
2066#endif
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002067
Hans Wennborg0867b152015-04-23 16:45:24 +00002068 std::sort(Clusters.begin(), Clusters.end(),
2069 [](const CaseCluster &a, const CaseCluster &b) {
2070 return a.Low->getValue().slt(b.Low->getValue());
Aaron Ballman0be238c2015-04-23 13:41:59 +00002071 });
2072
Hans Wennborg0867b152015-04-23 16:45:24 +00002073 // Merge adjacent clusters with the same destination.
2074 const unsigned N = Clusters.size();
2075 unsigned DstIndex = 0;
2076 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2077 CaseCluster &CC = Clusters[SrcIndex];
2078 const ConstantInt *CaseVal = CC.Low;
2079 MachineBasicBlock *Succ = CC.MBB;
Aaron Ballman0be238c2015-04-23 13:41:59 +00002080
Hans Wennborg0867b152015-04-23 16:45:24 +00002081 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2082 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
Aaron Ballman0be238c2015-04-23 13:41:59 +00002083 // If this case has the same successor and is a neighbour, merge it into
2084 // the previous cluster.
Hans Wennborg0867b152015-04-23 16:45:24 +00002085 Clusters[DstIndex - 1].High = CaseVal;
2086 Clusters[DstIndex - 1].Weight += CC.Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00002087 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!");
Aaron Ballman0be238c2015-04-23 13:41:59 +00002088 } else {
Hans Wennborg0867b152015-04-23 16:45:24 +00002089 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2090 sizeof(Clusters[SrcIndex]));
Aaron Ballman0be238c2015-04-23 13:41:59 +00002091 }
Aaron Ballman0be238c2015-04-23 13:41:59 +00002092 }
Hans Wennborg0867b152015-04-23 16:45:24 +00002093 Clusters.resize(DstIndex);
Dan Gohman575fad32008-09-03 16:12:24 +00002094}
2095
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002096void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2097 MachineBasicBlock *Last) {
2098 // Update JTCases.
2099 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2100 if (JTCases[i].first.HeaderBB == First)
2101 JTCases[i].first.HeaderBB = Last;
2102
2103 // Update BitTestCases.
2104 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2105 if (BitTestCases[i].Parent == First)
2106 BitTestCases[i].Parent = Last;
2107}
2108
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002109void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002110 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002111
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002112 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002113 SmallSet<BasicBlock*, 32> Done;
2114 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2115 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002116 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002117 if (!Inserted)
2118 continue;
2119
2120 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002121 addSuccessorWithWeight(IndirectBrMBB, Succ);
2122 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002123
Andrew Trickef9de2a2013-05-25 02:42:55 +00002124 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002125 MVT::Other, getControlRoot(),
2126 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002127}
Dan Gohman575fad32008-09-03 16:12:24 +00002128
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002129void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2130 if (DAG.getTarget().Options.TrapUnreachable)
2131 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2132}
2133
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002134void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002135 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002136 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002137 if (isa<Constant>(I.getOperand(0)) &&
2138 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2139 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002140 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002141 Op2.getValueType(), Op2));
2142 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002143 }
Bill Wendling443d0722009-12-21 22:30:11 +00002144
Dan Gohmana5b96452009-06-04 22:49:04 +00002145 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002146}
2147
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002148void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002149 SDValue Op1 = getValue(I.getOperand(0));
2150 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002151
2152 bool nuw = false;
2153 bool nsw = false;
2154 bool exact = false;
Sanjay Patelf1340482015-06-16 16:25:43 +00002155 FastMathFlags FMF;
2156
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002157 if (const OverflowingBinaryOperator *OFBinOp =
2158 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2159 nuw = OFBinOp->hasNoUnsignedWrap();
2160 nsw = OFBinOp->hasNoSignedWrap();
2161 }
2162 if (const PossiblyExactOperator *ExactOp =
2163 dyn_cast<const PossiblyExactOperator>(&I))
2164 exact = ExactOp->isExact();
Sanjay Patelf1340482015-06-16 16:25:43 +00002165 if (const FPMathOperator *FPOp = dyn_cast<const FPMathOperator>(&I))
2166 FMF = FPOp->getFastMathFlags();
Nick Lewycky37a17502015-05-13 23:41:47 +00002167
Sanjay Patelf1340482015-06-16 16:25:43 +00002168 SDNodeFlags Flags;
2169 Flags.setExact(exact);
2170 Flags.setNoSignedWrap(nsw);
2171 Flags.setNoUnsignedWrap(nuw);
2172 if (EnableFMFInDAG) {
2173 Flags.setAllowReciprocal(FMF.allowReciprocal());
2174 Flags.setNoInfs(FMF.noInfs());
2175 Flags.setNoNaNs(FMF.noNaNs());
2176 Flags.setNoSignedZeros(FMF.noSignedZeros());
2177 Flags.setUnsafeAlgebra(FMF.unsafeAlgebra());
2178 }
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002179 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
Sanjay Patelf1340482015-06-16 16:25:43 +00002180 Op1, Op2, &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002181 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002182}
2183
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002184void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002185 SDValue Op1 = getValue(I.getOperand(0));
2186 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002187
Eric Christopher58a24612014-10-08 09:50:54 +00002188 EVT ShiftTy =
2189 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002190
Chris Lattner2a720d92011-02-13 09:02:52 +00002191 // Coerce the shift amount to the right type if we can.
2192 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002193 unsigned ShiftSize = ShiftTy.getSizeInBits();
2194 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002195 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002196
Dan Gohman0e8d1992009-04-09 03:51:29 +00002197 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002198 if (ShiftSize > Op2Size)
2199 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002200
Dan Gohman0e8d1992009-04-09 03:51:29 +00002201 // If the operand is larger than the shift count type but the shift
2202 // count type has enough bits to represent any shift value, truncate
2203 // it now. This is a common case and it exposes the truncate to
2204 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002205 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2206 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2207 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002208 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002209 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002210 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002211 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002212
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002213 bool nuw = false;
2214 bool nsw = false;
2215 bool exact = false;
2216
2217 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2218
2219 if (const OverflowingBinaryOperator *OFBinOp =
2220 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2221 nuw = OFBinOp->hasNoUnsignedWrap();
2222 nsw = OFBinOp->hasNoSignedWrap();
2223 }
2224 if (const PossiblyExactOperator *ExactOp =
2225 dyn_cast<const PossiblyExactOperator>(&I))
2226 exact = ExactOp->isExact();
2227 }
Sanjay Patelf1340482015-06-16 16:25:43 +00002228 SDNodeFlags Flags;
2229 Flags.setExact(exact);
2230 Flags.setNoSignedWrap(nsw);
2231 Flags.setNoUnsignedWrap(nuw);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002232 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
Sanjay Patelf1340482015-06-16 16:25:43 +00002233 &Flags);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002234 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002235}
2236
Benjamin Kramer9960a252011-07-08 10:31:30 +00002237void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002238 SDValue Op1 = getValue(I.getOperand(0));
2239 SDValue Op2 = getValue(I.getOperand(1));
2240
2241 // Turn exact SDivs into multiplications.
2242 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2243 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002244 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2245 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002246 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002247 setValue(&I, DAG.getTargetLoweringInfo()
2248 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002249 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002250 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002251 Op1, Op2));
2252}
2253
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002254void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002255 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002256 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002257 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002258 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002259 predicate = ICmpInst::Predicate(IC->getPredicate());
2260 SDValue Op1 = getValue(I.getOperand(0));
2261 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002262 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002263
Eric Christopher58a24612014-10-08 09:50:54 +00002264 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002265 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002266}
2267
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002268void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002269 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002270 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002271 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002272 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002273 predicate = FCmpInst::Predicate(FC->getPredicate());
2274 SDValue Op1 = getValue(I.getOperand(0));
2275 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002276 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002277 if (TM.Options.NoNaNsFPMath)
2278 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002279 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002280 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002281}
2282
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002283void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002284 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002285 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002286 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002287 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002288
Bill Wendling443d0722009-12-21 22:30:11 +00002289 SmallVector<SDValue, 4> Values(NumValues);
2290 SDValue Cond = getValue(I.getOperand(0));
James Molloy7e9776b2015-05-15 09:03:15 +00002291 SDValue LHSVal = getValue(I.getOperand(1));
2292 SDValue RHSVal = getValue(I.getOperand(2));
2293 auto BaseOps = {Cond};
Duncan Sandsf2641e12011-09-06 19:07:46 +00002294 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2295 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002296
James Molloy7e9776b2015-05-15 09:03:15 +00002297 // Min/max matching is only viable if all output VTs are the same.
2298 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) {
2299 Value *LHS, *RHS;
2300 SelectPatternFlavor SPF = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2301 ISD::NodeType Opc = ISD::DELETED_NODE;
2302 switch (SPF) {
2303 case SPF_UMAX: Opc = ISD::UMAX; break;
2304 case SPF_UMIN: Opc = ISD::UMIN; break;
2305 case SPF_SMAX: Opc = ISD::SMAX; break;
2306 case SPF_SMIN: Opc = ISD::SMIN; break;
2307 default: break;
2308 }
2309
2310 EVT VT = ValueVTs[0];
2311 LLVMContext &Ctx = *DAG.getContext();
James Molloy7307cd52015-05-15 17:41:29 +00002312 auto &TLI = DAG.getTargetLoweringInfo();
2313 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector)
2314 VT = TLI.getTypeToTransformTo(Ctx, VT);
James Molloy7e9776b2015-05-15 09:03:15 +00002315
James Molloy37593732015-06-04 13:48:23 +00002316 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) &&
2317 // If the underlying comparison instruction is used by any other instruction,
2318 // the consumed instructions won't be destroyed, so it is not profitable
2319 // to convert to a min/max.
2320 cast<SelectInst>(&I)->getCondition()->hasOneUse()) {
James Molloy7e9776b2015-05-15 09:03:15 +00002321 OpCode = Opc;
2322 LHSVal = getValue(LHS);
2323 RHSVal = getValue(RHS);
2324 BaseOps = {};
2325 }
2326 }
2327
2328 for (unsigned i = 0; i != NumValues; ++i) {
2329 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
2330 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
2331 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002332 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
James Molloy7e9776b2015-05-15 09:03:15 +00002333 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
2334 Ops);
2335 }
Bill Wendling443d0722009-12-21 22:30:11 +00002336
Andrew Trickef9de2a2013-05-25 02:42:55 +00002337 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002338 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002339}
Dan Gohman575fad32008-09-03 16:12:24 +00002340
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002341void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002342 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2343 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002344 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002345 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002346}
2347
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002348void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002349 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2350 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2351 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002352 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002353 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002354}
2355
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002356void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002357 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2358 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2359 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002360 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002361 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002362}
2363
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002364void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002365 // FPTrunc is never a no-op cast, no need to check
2366 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002367 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002368 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2369 EVT DestVT = TLI.getValueType(I.getType());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002370 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
2371 DAG.getTargetConstant(0, dl, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002372}
2373
Stephen Lin6d715e82013-07-06 21:44:25 +00002374void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002375 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002376 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002377 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002378 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002379}
2380
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002381void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002382 // FPToUI is never a no-op cast, no need to check
2383 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002384 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002385 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002386}
2387
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002388void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002389 // FPToSI is never a no-op cast, no need to check
2390 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002391 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002392 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002393}
2394
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002395void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002396 // UIToFP is never a no-op cast, no need to check
2397 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002398 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002399 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002400}
2401
Stephen Lin6d715e82013-07-06 21:44:25 +00002402void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002403 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002404 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002405 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002406 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002407}
2408
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002409void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002410 // What to do depends on the size of the integer and the size of the pointer.
2411 // We can either truncate, zero extend, or no-op, accordingly.
2412 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002413 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002414 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002415}
2416
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002417void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002418 // What to do depends on the size of the integer and the size of the pointer.
2419 // We can either truncate, zero extend, or no-op, accordingly.
2420 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002421 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002422 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002423}
2424
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002425void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002426 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002427 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002428 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002429
Bill Wendling443d0722009-12-21 22:30:11 +00002430 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002431 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002432 if (DestVT != N.getValueType())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002433 setValue(&I, DAG.getNode(ISD::BITCAST, dl,
Bill Wendling954cb182010-01-28 21:51:40 +00002434 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002435 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2436 // might fold any kind of constant expression to an integer constant and that
2437 // is not what we are looking for. Only regcognize a bitcast of a genuine
2438 // constant integer as an opaque constant.
2439 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002440 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002441 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002442 else
Bill Wendling443d0722009-12-21 22:30:11 +00002443 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002444}
2445
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002446void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2447 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2448 const Value *SV = I.getOperand(0);
2449 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00002450 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002451
2452 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2453 unsigned DestAS = I.getType()->getPointerAddressSpace();
2454
2455 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2456 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2457
2458 setValue(&I, N);
2459}
2460
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002461void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002462 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002463 SDValue InVec = getValue(I.getOperand(0));
2464 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00002465 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
2466 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002467 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
2468 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002469}
2470
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002471void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002472 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002473 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00002474 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
2475 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002476 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
2477 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002478}
2479
Craig Topperf726e152012-01-04 09:23:09 +00002480// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002481// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002482// specified sequential range [L, L+Pos). or is undef.
2483static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002484 unsigned Pos, unsigned Size, int Low) {
2485 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002486 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002487 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002488 return true;
2489}
2490
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002491void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002492 SDValue Src1 = getValue(I.getOperand(0));
2493 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00002494
Chris Lattnercf129702012-01-26 02:51:13 +00002495 SmallVector<int, 8> Mask;
2496 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2497 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002498
Eric Christopher58a24612014-10-08 09:50:54 +00002499 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2500 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00002501 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00002502 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00002503
Mon P Wang7a824742008-11-16 05:06:27 +00002504 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002505 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002506 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002507 return;
2508 }
2509
2510 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00002511 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2512 // Mask is longer than the source vectors and is a multiple of the source
2513 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00002514 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00002515 if (SrcNumElts*2 == MaskNumElts) {
2516 // First check for Src1 in low and Src2 in high
2517 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2518 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2519 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002520 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002521 VT, Src1, Src2));
2522 return;
2523 }
2524 // Then check for Src2 in low and Src1 in high
2525 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2526 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2527 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002528 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002529 VT, Src2, Src1));
2530 return;
2531 }
Mon P Wang25f01062008-11-10 04:46:22 +00002532 }
2533
Mon P Wang7a824742008-11-16 05:06:27 +00002534 // Pad both vectors with undefs to make them the same length as the mask.
2535 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002536 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2537 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00002538 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002539
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002540 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2541 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00002542 MOps1[0] = Src1;
2543 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002544
2545 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002546 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002547 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002548 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00002549
Mon P Wang25f01062008-11-10 04:46:22 +00002550 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002551 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002552 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002553 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002554 if (Idx >= (int)SrcNumElts)
2555 Idx -= SrcNumElts - MaskNumElts;
2556 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00002557 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002558
Andrew Trickef9de2a2013-05-25 02:42:55 +00002559 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002560 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002561 return;
2562 }
2563
Mon P Wang7a824742008-11-16 05:06:27 +00002564 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00002565 // Analyze the access pattern of the vector to see if we can extract
2566 // two subvectors and do the shuffle. The analysis is done by calculating
2567 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00002568 int MinRange[2] = { static_cast<int>(SrcNumElts),
2569 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00002570 int MaxRange[2] = {-1, -1};
2571
Nate Begeman5f829d82009-04-29 05:20:52 +00002572 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002573 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00002574 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002575 if (Idx < 0)
2576 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002577
Nate Begeman5f829d82009-04-29 05:20:52 +00002578 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002579 Input = 1;
2580 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00002581 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002582 if (Idx > MaxRange[Input])
2583 MaxRange[Input] = Idx;
2584 if (Idx < MinRange[Input])
2585 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00002586 }
Mon P Wang25f01062008-11-10 04:46:22 +00002587
Mon P Wang7a824742008-11-16 05:06:27 +00002588 // Check if the access is smaller than the vector size and can we find
2589 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00002590 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2591 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00002592 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00002593 for (unsigned Input = 0; Input < 2; ++Input) {
2594 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002595 RangeUse[Input] = 0; // Unused
2596 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00002597 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00002598 }
Craig Topperc8e2d912012-04-08 17:53:33 +00002599
2600 // Find a good start index that is a multiple of the mask length. Then
2601 // see if the rest of the elements are in range.
2602 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2603 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2604 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2605 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00002606 }
2607
Bill Wendlingdff54ef2009-08-21 18:16:06 +00002608 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00002609 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00002610 return;
2611 }
Craig Topper6148fe62012-04-08 23:15:04 +00002612 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002613 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00002614 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00002615 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002616 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00002617 Src = DAG.getUNDEF(VT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002618 else {
2619 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002620 Src = DAG.getNode(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002621 ISD::EXTRACT_SUBVECTOR, dl, VT, Src,
2622 DAG.getConstant(StartIdx[Input], dl, TLI.getVectorIdxTy()));
2623 }
Mon P Wang25f01062008-11-10 04:46:22 +00002624 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002625
Mon P Wang7a824742008-11-16 05:06:27 +00002626 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002627 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002628 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002629 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002630 if (Idx >= 0) {
2631 if (Idx < (int)SrcNumElts)
2632 Idx -= StartIdx[0];
2633 else
2634 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2635 }
2636 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00002637 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002638
Andrew Trickef9de2a2013-05-25 02:42:55 +00002639 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002640 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00002641 return;
Mon P Wang25f01062008-11-10 04:46:22 +00002642 }
2643 }
2644
Mon P Wang7a824742008-11-16 05:06:27 +00002645 // We can't use either concat vectors or extract subvectors so fall back to
2646 // replacing the shuffle with extract and build vector.
2647 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002648 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00002649 EVT IdxVT = TLI.getVectorIdxTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002650 SDLoc dl = getCurSDLoc();
Mon P Wang25f01062008-11-10 04:46:22 +00002651 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00002652 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002653 int Idx = Mask[i];
2654 SDValue Res;
2655
2656 if (Idx < 0) {
2657 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002658 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002659 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2660 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002661
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002662 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2663 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00002664 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00002665
2666 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00002667 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002668
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002669 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00002670}
2671
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002672void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002673 const Value *Op0 = I.getOperand(0);
2674 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00002675 Type *AggTy = I.getType();
2676 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002677 bool IntoUndef = isa<UndefValue>(Op0);
2678 bool FromUndef = isa<UndefValue>(Op1);
2679
Jay Foad57aa6362011-07-13 10:26:04 +00002680 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002681
Eric Christopher58a24612014-10-08 09:50:54 +00002682 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002683 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002684 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002685 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002686 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002687
2688 unsigned NumAggValues = AggValueVTs.size();
2689 unsigned NumValValues = ValValueVTs.size();
2690 SmallVector<SDValue, 4> Values(NumAggValues);
2691
Peter Collingbourne97572632014-09-20 00:10:47 +00002692 // Ignore an insertvalue that produces an empty object
2693 if (!NumAggValues) {
2694 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2695 return;
2696 }
2697
Dan Gohman575fad32008-09-03 16:12:24 +00002698 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002699 unsigned i = 0;
2700 // Copy the beginning value(s) from the original aggregate.
2701 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002702 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002703 SDValue(Agg.getNode(), Agg.getResNo() + i);
2704 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002705 if (NumValValues) {
2706 SDValue Val = getValue(Op1);
2707 for (; i != LinearIndex + NumValValues; ++i)
2708 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2709 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2710 }
Dan Gohman575fad32008-09-03 16:12:24 +00002711 // Copy remaining value(s) from the original aggregate.
2712 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002713 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002714 SDValue(Agg.getNode(), Agg.getResNo() + i);
2715
Andrew Trickef9de2a2013-05-25 02:42:55 +00002716 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002717 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002718}
2719
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002720void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002721 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002722 Type *AggTy = Op0->getType();
2723 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002724 bool OutOfUndef = isa<UndefValue>(Op0);
2725
Jay Foad57aa6362011-07-13 10:26:04 +00002726 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002727
Eric Christopher58a24612014-10-08 09:50:54 +00002728 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002729 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002730 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002731
2732 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002733
2734 // Ignore a extractvalue that produces an empty object
2735 if (!NumValValues) {
2736 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2737 return;
2738 }
2739
Dan Gohman575fad32008-09-03 16:12:24 +00002740 SmallVector<SDValue, 4> Values(NumValValues);
2741
2742 SDValue Agg = getValue(Op0);
2743 // Copy out the selected value(s).
2744 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2745 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00002746 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00002747 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00002748 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00002749
Andrew Trickef9de2a2013-05-25 02:42:55 +00002750 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002751 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002752}
2753
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002754void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00002755 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00002756 // Note that the pointer operand may be a vector of pointers. Take the scalar
2757 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00002758 Type *Ty = Op0->getType()->getScalarType();
2759 unsigned AS = Ty->getPointerAddressSpace();
2760 SDValue N = getValue(Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002761 SDLoc dl = getCurSDLoc();
Dan Gohman575fad32008-09-03 16:12:24 +00002762
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002763 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00002764 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002765 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00002766 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00002767 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002768 if (Field) {
2769 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00002770 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002771 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
2772 DAG.getConstant(Offset, dl, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002773 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002774
Dan Gohman575fad32008-09-03 16:12:24 +00002775 Ty = StTy->getElementType(Field);
2776 } else {
2777 Ty = cast<SequentialType>(Ty)->getElementType();
Reid Kleckner016c6b22015-03-11 23:36:10 +00002778 MVT PtrTy = DAG.getTargetLoweringInfo().getPointerTy(AS);
2779 unsigned PtrSize = PtrTy.getSizeInBits();
2780 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00002781
2782 // If this is a constant subscript, handle it quickly.
Reid Kleckner016c6b22015-03-11 23:36:10 +00002783 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
2784 if (CI->isZero())
2785 continue;
2786 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002787 SDValue OffsVal = DAG.getConstant(Offs, dl, PtrTy);
2788 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00002789 continue;
2790 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002791
Dan Gohman575fad32008-09-03 16:12:24 +00002792 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00002793 SDValue IdxN = getValue(Idx);
2794
2795 // If the index is smaller or larger than intptr_t, truncate or extend
2796 // it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002797 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00002798
2799 // If this is a multiply by a power of two, turn it into a shl
2800 // immediately. This is a very common case.
2801 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00002802 if (ElementSize.isPowerOf2()) {
2803 unsigned Amt = ElementSize.logBase2();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002804 IdxN = DAG.getNode(ISD::SHL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002805 N.getValueType(), IdxN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002806 DAG.getConstant(Amt, dl, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002807 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002808 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
2809 IdxN = DAG.getNode(ISD::MUL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002810 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00002811 }
2812 }
2813
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002814 N = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002815 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00002816 }
2817 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002818
Dan Gohman575fad32008-09-03 16:12:24 +00002819 setValue(&I, N);
2820}
2821
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002822void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002823 // If this is a fixed sized alloca in the entry block of the function,
2824 // allocate it statically on the stack.
2825 if (FuncInfo.StaticAllocaMap.count(&I))
2826 return; // getValue will auto-populate this.
2827
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002828 SDLoc dl = getCurSDLoc();
Chris Lattner229907c2011-07-18 04:54:35 +00002829 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00002830 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2831 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00002832 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00002833 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
2834 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00002835
2836 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002837
Eric Christopher58a24612014-10-08 09:50:54 +00002838 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00002839 if (AllocSize.getValueType() != IntPtr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002840 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00002841
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002842 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00002843 AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002844 DAG.getConstant(TySize, dl, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002845
Dan Gohman575fad32008-09-03 16:12:24 +00002846 // Handle alignment. If the requested alignment is less than or equal to
2847 // the stack alignment, ignore it. If the size is greater than or equal to
2848 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00002849 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00002850 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00002851 if (Align <= StackAlign)
2852 Align = 0;
2853
2854 // Round the size of the allocation up to the stack alignment size
2855 // by add SA-1 to the size.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002856 AllocSize = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002857 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002858 DAG.getIntPtrConstant(StackAlign - 1, dl));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002859
Dan Gohman575fad32008-09-03 16:12:24 +00002860 // Mask out the low bits for alignment purposes.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002861 AllocSize = DAG.getNode(ISD::AND, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002862 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002863 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1),
2864 dl));
Dan Gohman575fad32008-09-03 16:12:24 +00002865
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002866 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) };
Owen Anderson9f944592009-08-11 20:47:22 +00002867 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002868 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00002869 setValue(&I, DSA);
2870 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002871
Hans Wennborgacb842d2014-03-05 02:43:26 +00002872 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00002873}
2874
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002875void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002876 if (I.isAtomic())
2877 return visitAtomicLoad(I);
2878
Dan Gohman575fad32008-09-03 16:12:24 +00002879 const Value *SV = I.getOperand(0);
2880 SDValue Ptr = getValue(SV);
2881
Chris Lattner229907c2011-07-18 04:54:35 +00002882 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00002883
Dan Gohman575fad32008-09-03 16:12:24 +00002884 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002885 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Sanjoy Das513aade2015-06-02 22:33:30 +00002886
2887 // The IR notion of invariant_load only guarantees that all *non-faulting*
2888 // invariant loads result in the same value. The MI notion of invariant load
2889 // guarantees that the load can be legally moved to any location within its
2890 // containing function. The MI notion of invariant_load is stronger than the
2891 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load
2892 // with a guarantee that the location being loaded from is dereferenceable
2893 // throughout the function's lifetime.
2894
2895 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr &&
2896 isDereferenceablePointer(SV, *DAG.getTarget().getDataLayout());
Dan Gohman575fad32008-09-03 16:12:24 +00002897 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00002898
2899 AAMDNodes AAInfo;
2900 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002901 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00002902
Eric Christopher58a24612014-10-08 09:50:54 +00002903 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002904 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002905 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002906 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002907 unsigned NumValues = ValueVTs.size();
2908 if (NumValues == 0)
2909 return;
2910
2911 SDValue Root;
2912 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00002913 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00002914 // Serialize volatile loads with other side effects.
2915 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00002916 else if (AA->pointsToConstantMemory(
Chandler Carruthac80dc72015-06-17 07:18:54 +00002917 MemoryLocation(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00002918 // Do not serialize (non-volatile) loads of constant memory with anything.
2919 Root = DAG.getEntryNode();
2920 ConstantMemory = true;
2921 } else {
2922 // Do not serialize non-volatile loads against each other.
2923 Root = DAG.getRoot();
2924 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002925
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002926 SDLoc dl = getCurSDLoc();
2927
Richard Sandiford9afe6132013-12-10 10:36:34 +00002928 if (isVolatile)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002929 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00002930
Dan Gohman575fad32008-09-03 16:12:24 +00002931 SmallVector<SDValue, 4> Values(NumValues);
Sanjay Patela3f423b2015-06-17 20:54:46 +00002932 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002933 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00002934 unsigned ChainI = 0;
2935 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2936 // Serializing loads here may result in excessive register pressure, and
2937 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2938 // could recover a bit by hoisting nodes upward in the chain by recognizing
2939 // they are side-effect free or do not alias. The optimizer should really
2940 // avoid this case by converting large object/array copies to llvm.memcpy
2941 // (MaxParallelChains should always remain as failsafe).
2942 if (ChainI == MaxParallelChains) {
2943 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002944 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002945 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002946 Root = Chain;
2947 ChainI = 0;
2948 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002949 SDValue A = DAG.getNode(ISD::ADD, dl,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002950 PtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002951 DAG.getConstant(Offsets[i], dl, PtrVT));
2952 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00002953 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00002954 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00002955 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002956
Dan Gohman575fad32008-09-03 16:12:24 +00002957 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00002958 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002959 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002960
Dan Gohman575fad32008-09-03 16:12:24 +00002961 if (!ConstantMemory) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002962 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002963 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00002964 if (isVolatile)
2965 DAG.setRoot(Chain);
2966 else
2967 PendingLoads.push_back(Chain);
2968 }
2969
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002970 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002971 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002972}
Dan Gohman575fad32008-09-03 16:12:24 +00002973
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002974void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002975 if (I.isAtomic())
2976 return visitAtomicStore(I);
2977
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002978 const Value *SrcV = I.getOperand(0);
2979 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002980
Owen Anderson53aa7a92009-08-10 22:56:29 +00002981 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002982 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002983 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00002984 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002985 unsigned NumValues = ValueVTs.size();
2986 if (NumValues == 0)
2987 return;
2988
2989 // Get the lowered operands. Note that we do this after
2990 // checking if NumResults is zero, because with zero results
2991 // the operands won't have values in the map.
2992 SDValue Src = getValue(SrcV);
2993 SDValue Ptr = getValue(PtrV);
2994
2995 SDValue Root = getRoot();
Sanjay Patela3f423b2015-06-17 20:54:46 +00002996 SmallVector<SDValue, 4> Chains(std::min(MaxParallelChains, NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002997 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00002998 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002999 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00003000 unsigned Alignment = I.getAlignment();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003001 SDLoc dl = getCurSDLoc();
Hal Finkelcc39b672014-07-24 12:16:19 +00003002
3003 AAMDNodes AAInfo;
3004 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003005
Andrew Trick116efac2010-11-12 17:50:46 +00003006 unsigned ChainI = 0;
3007 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3008 // See visitLoad comments.
3009 if (ChainI == MaxParallelChains) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003010 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003011 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00003012 Root = Chain;
3013 ChainI = 0;
3014 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003015 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
3016 DAG.getConstant(Offsets[i], dl, PtrVT));
3017 SDValue St = DAG.getStore(Root, dl,
Andrew Trick116efac2010-11-12 17:50:46 +00003018 SDValue(Src.getNode(), Src.getResNo() + i),
3019 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00003020 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00003021 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003022 }
3023
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003024 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00003025 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00003026 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00003027}
3028
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003029void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3030 SDLoc sdl = getCurSDLoc();
3031
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003032 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3033 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003034 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003035 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003036 SDValue Mask = getValue(I.getArgOperand(3));
3037 EVT VT = Src0.getValueType();
3038 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3039 if (!Alignment)
3040 Alignment = DAG.getEVTAlignment(VT);
3041
3042 AAMDNodes AAInfo;
3043 I.getAAMetadata(AAInfo);
3044
3045 MachineMemOperand *MMO =
3046 DAG.getMachineFunction().
3047 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3048 MachineMemOperand::MOStore, VT.getStoreSize(),
3049 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003050 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3051 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003052 DAG.setRoot(StoreNode);
3053 setValue(&I, StoreNode);
3054}
3055
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003056// Gather/scatter receive a vector of pointers.
3057// This vector of pointers may be represented as a base pointer + vector of
3058// indices, it depends on GEP and instruction preceeding GEP
3059// that calculates indices
3060static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index,
3061 SelectionDAGBuilder* SDB) {
3062
3063 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3064 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr);
3065 if (!Gep || Gep->getNumOperands() > 2)
3066 return false;
3067 ShuffleVectorInst *ShuffleInst =
3068 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand());
3069 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() ||
3070 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() !=
3071 Instruction::InsertElement)
3072 return false;
3073
3074 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1);
3075
3076 SelectionDAG& DAG = SDB->DAG;
3077 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3078 // Check is the Ptr is inside current basic block
3079 // If not, look for the shuffle instruction
3080 if (SDB->findValue(Ptr))
3081 Base = SDB->getValue(Ptr);
3082 else if (SDB->findValue(ShuffleInst)) {
3083 SDValue ShuffleNode = SDB->getValue(ShuffleInst);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003084 SDLoc sdl = ShuffleNode;
3085 Base = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, sdl,
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003086 ShuffleNode.getValueType().getScalarType(), ShuffleNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003087 DAG.getConstant(0, sdl, TLI.getVectorIdxTy()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003088 SDB->setValue(Ptr, Base);
3089 }
3090 else
3091 return false;
3092
3093 Value *IndexVal = Gep->getOperand(1);
3094 if (SDB->findValue(IndexVal)) {
3095 Index = SDB->getValue(IndexVal);
3096
3097 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) {
3098 IndexVal = Sext->getOperand(0);
3099 if (SDB->findValue(IndexVal))
3100 Index = SDB->getValue(IndexVal);
3101 }
3102 return true;
3103 }
3104 return false;
3105}
3106
3107void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3108 SDLoc sdl = getCurSDLoc();
3109
3110 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3111 Value *Ptr = I.getArgOperand(1);
3112 SDValue Src0 = getValue(I.getArgOperand(0));
3113 SDValue Mask = getValue(I.getArgOperand(3));
3114 EVT VT = Src0.getValueType();
3115 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3116 if (!Alignment)
3117 Alignment = DAG.getEVTAlignment(VT);
3118 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3119
3120 AAMDNodes AAInfo;
3121 I.getAAMetadata(AAInfo);
3122
3123 SDValue Base;
3124 SDValue Index;
3125 Value *BasePtr = Ptr;
3126 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3127
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003128 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003129 MachineMemOperand *MMO = DAG.getMachineFunction().
3130 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3131 MachineMemOperand::MOStore, VT.getStoreSize(),
3132 Alignment, AAInfo);
3133 if (!UniformBase) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003134 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003135 Index = getValue(Ptr);
3136 }
3137 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003138 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3139 Ops, MMO);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003140 DAG.setRoot(Scatter);
3141 setValue(&I, Scatter);
3142}
3143
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003144void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3145 SDLoc sdl = getCurSDLoc();
3146
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003147 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003148 Value *PtrOperand = I.getArgOperand(0);
3149 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003150 SDValue Src0 = getValue(I.getArgOperand(3));
3151 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003152
3153 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3154 EVT VT = TLI.getValueType(I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003155 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003156 if (!Alignment)
3157 Alignment = DAG.getEVTAlignment(VT);
3158
3159 AAMDNodes AAInfo;
3160 I.getAAMetadata(AAInfo);
3161 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3162
3163 SDValue InChain = DAG.getRoot();
Chandler Carruthac80dc72015-06-17 07:18:54 +00003164 if (AA->pointsToConstantMemory(MemoryLocation(
3165 PtrOperand, AA->getTypeStoreSize(I.getType()), AAInfo))) {
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003166 // Do not serialize (non-volatile) loads of constant memory with anything.
3167 InChain = DAG.getEntryNode();
3168 }
3169
3170 MachineMemOperand *MMO =
3171 DAG.getMachineFunction().
3172 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3173 MachineMemOperand::MOLoad, VT.getStoreSize(),
3174 Alignment, AAInfo, Ranges);
3175
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003176 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3177 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003178 SDValue OutChain = Load.getValue(1);
3179 DAG.setRoot(OutChain);
3180 setValue(&I, Load);
3181}
3182
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003183void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
3184 SDLoc sdl = getCurSDLoc();
3185
3186 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
3187 Value *Ptr = I.getArgOperand(0);
3188 SDValue Src0 = getValue(I.getArgOperand(3));
3189 SDValue Mask = getValue(I.getArgOperand(2));
3190
3191 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3192 EVT VT = TLI.getValueType(I.getType());
3193 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
3194 if (!Alignment)
3195 Alignment = DAG.getEVTAlignment(VT);
3196
3197 AAMDNodes AAInfo;
3198 I.getAAMetadata(AAInfo);
3199 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3200
3201 SDValue Root = DAG.getRoot();
3202 SDValue Base;
3203 SDValue Index;
3204 Value *BasePtr = Ptr;
3205 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3206 bool ConstantMemory = false;
Chandler Carruthac80dc72015-06-17 07:18:54 +00003207 if (UniformBase &&
3208 AA->pointsToConstantMemory(
3209 MemoryLocation(BasePtr, AA->getTypeStoreSize(I.getType()), AAInfo))) {
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003210 // Do not serialize (non-volatile) loads of constant memory with anything.
3211 Root = DAG.getEntryNode();
3212 ConstantMemory = true;
3213 }
3214
3215 MachineMemOperand *MMO =
3216 DAG.getMachineFunction().
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003217 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
3218 MachineMemOperand::MOLoad, VT.getStoreSize(),
3219 Alignment, AAInfo, Ranges);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003220
3221 if (!UniformBase) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003222 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003223 Index = getValue(Ptr);
3224 }
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003225 SDValue Ops[] = { Root, Src0, Mask, Base, Index };
3226 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
3227 Ops, MMO);
3228
3229 SDValue OutChain = Gather.getValue(1);
3230 if (!ConstantMemory)
3231 PendingLoads.push_back(OutChain);
3232 setValue(&I, Gather);
3233}
3234
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003235void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003236 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003237 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3238 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003239 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003240
3241 SDValue InChain = getRoot();
3242
Tim Northover420a2162014-06-13 14:24:07 +00003243 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3244 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3245 SDValue L = DAG.getAtomicCmpSwap(
3246 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3247 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3248 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003249 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003250
Tim Northover420a2162014-06-13 14:24:07 +00003251 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003252
Eli Friedmanadec5872011-07-29 03:05:32 +00003253 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003254 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003255}
3256
3257void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003258 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003259 ISD::NodeType NT;
3260 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003261 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003262 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3263 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3264 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3265 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3266 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3267 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3268 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3269 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3270 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3271 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3272 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3273 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003274 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003275 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003276
3277 SDValue InChain = getRoot();
3278
Robin Morissete2de06b2014-10-16 20:34:57 +00003279 SDValue L =
3280 DAG.getAtomic(NT, dl,
3281 getValue(I.getValOperand()).getSimpleValueType(),
3282 InChain,
3283 getValue(I.getPointerOperand()),
3284 getValue(I.getValOperand()),
3285 I.getPointerOperand(),
3286 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003287
3288 SDValue OutChain = L.getValue(1);
3289
Eli Friedmanadec5872011-07-29 03:05:32 +00003290 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003291 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003292}
3293
Eli Friedmanfee02c62011-07-25 23:16:38 +00003294void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003295 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003296 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003297 SDValue Ops[3];
3298 Ops[0] = getRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003299 Ops[1] = DAG.getConstant(I.getOrdering(), dl, TLI.getPointerTy());
3300 Ops[2] = DAG.getConstant(I.getSynchScope(), dl, TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003301 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003302}
3303
Eli Friedman342e8df2011-08-24 20:50:09 +00003304void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003305 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003306 AtomicOrdering Order = I.getOrdering();
3307 SynchronizationScope Scope = I.getSynchScope();
3308
3309 SDValue InChain = getRoot();
3310
Eric Christopher58a24612014-10-08 09:50:54 +00003311 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3312 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003313
Evan Chenga72b9702013-02-06 02:06:33 +00003314 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003315 report_fatal_error("Cannot generate unaligned atomic load");
3316
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003317 MachineMemOperand *MMO =
3318 DAG.getMachineFunction().
3319 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3320 MachineMemOperand::MOVolatile |
3321 MachineMemOperand::MOLoad,
3322 VT.getStoreSize(),
3323 I.getAlignment() ? I.getAlignment() :
3324 DAG.getEVTAlignment(VT));
3325
Eric Christopher58a24612014-10-08 09:50:54 +00003326 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003327 SDValue L =
3328 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3329 getValue(I.getPointerOperand()), MMO,
3330 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003331
3332 SDValue OutChain = L.getValue(1);
3333
Eli Friedman342e8df2011-08-24 20:50:09 +00003334 setValue(&I, L);
3335 DAG.setRoot(OutChain);
3336}
3337
3338void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003339 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003340
3341 AtomicOrdering Order = I.getOrdering();
3342 SynchronizationScope Scope = I.getSynchScope();
3343
3344 SDValue InChain = getRoot();
3345
Eric Christopher58a24612014-10-08 09:50:54 +00003346 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3347 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003348
Evan Chenga72b9702013-02-06 02:06:33 +00003349 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003350 report_fatal_error("Cannot generate unaligned atomic store");
3351
Robin Morissete2de06b2014-10-16 20:34:57 +00003352 SDValue OutChain =
3353 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3354 InChain,
3355 getValue(I.getPointerOperand()),
3356 getValue(I.getValueOperand()),
3357 I.getPointerOperand(), I.getAlignment(),
3358 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003359
3360 DAG.setRoot(OutChain);
3361}
3362
Dan Gohman575fad32008-09-03 16:12:24 +00003363/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3364/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003365void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003366 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003367 bool HasChain = !I.doesNotAccessMemory();
3368 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3369
3370 // Build the operand list.
3371 SmallVector<SDValue, 8> Ops;
3372 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3373 if (OnlyLoad) {
3374 // We don't need to serialize loads against other loads.
3375 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003376 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003377 Ops.push_back(getRoot());
3378 }
3379 }
Mon P Wang769134b2008-11-01 20:24:53 +00003380
3381 // Info is set by getTgtMemInstrinsic
3382 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003383 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3384 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003385
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003386 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003387 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3388 Info.opc == ISD::INTRINSIC_W_CHAIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003389 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
3390 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003391
3392 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003393 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3394 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003395 Ops.push_back(Op);
3396 }
3397
Owen Anderson53aa7a92009-08-10 22:56:29 +00003398 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003399 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003400
Dan Gohman575fad32008-09-03 16:12:24 +00003401 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003402 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003403
Craig Topperabb4ac72014-04-16 06:10:51 +00003404 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003405
3406 // Create the node.
3407 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003408 if (IsTgtIntrinsic) {
3409 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003410 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003411 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003412 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003413 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003414 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003415 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003416 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003417 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003418 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003419 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003420 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003421 }
3422
Dan Gohman575fad32008-09-03 16:12:24 +00003423 if (HasChain) {
3424 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3425 if (OnlyLoad)
3426 PendingLoads.push_back(Chain);
3427 else
3428 DAG.setRoot(Chain);
3429 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003430
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003431 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003432 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003433 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003434 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003435 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003436
Dan Gohman575fad32008-09-03 16:12:24 +00003437 setValue(&I, Result);
3438 }
3439}
3440
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003441/// GetSignificand - Get the significand and build it into a floating-point
3442/// number with exponent of 1:
3443///
3444/// Op = (Op & 0x007fffff) | 0x3f800000;
3445///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003446/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003447static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003448GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003449 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003450 DAG.getConstant(0x007fffff, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003451 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003452 DAG.getConstant(0x3f800000, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003453 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003454}
3455
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003456/// GetExponent - Get the exponent:
3457///
Bill Wendling23959162009-01-20 21:17:57 +00003458/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003459///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003460/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003461static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003462GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003463 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003464 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003465 DAG.getConstant(0x7f800000, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003466 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003467 DAG.getConstant(23, dl, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003468 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003469 DAG.getConstant(127, dl, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003470 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003471}
3472
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003473/// getF32Constant - Get 32-bit floating point constant.
3474static SDValue
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003475getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) {
3476 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl,
Tim Northover29178a32013-01-22 09:46:31 +00003477 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003478}
3479
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003480static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3481 SelectionDAG &DAG) {
3482 // IntegerPartOfX = ((int32_t)(t0);
3483 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3484
3485 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3486 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3487 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3488
3489 // IntegerPartOfX <<= 23;
3490 IntegerPartOfX = DAG.getNode(
3491 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003492 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy()));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003493
3494 SDValue TwoToFractionalPartOfX;
3495 if (LimitFloatPrecision <= 6) {
3496 // For floating-point precision of 6:
3497 //
3498 // TwoToFractionalPartOfX =
3499 // 0.997535578f +
3500 // (0.735607626f + 0.252464424f * x) * x;
3501 //
3502 // error 0.0144103317, which is 6 bits
3503 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003504 getF32Constant(DAG, 0x3e814304, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003505 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003506 getF32Constant(DAG, 0x3f3c50c8, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003507 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3508 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003509 getF32Constant(DAG, 0x3f7f5e7e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003510 } else if (LimitFloatPrecision <= 12) {
3511 // For floating-point precision of 12:
3512 //
3513 // TwoToFractionalPartOfX =
3514 // 0.999892986f +
3515 // (0.696457318f +
3516 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3517 //
3518 // error 0.000107046256, which is 13 to 14 bits
3519 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003520 getF32Constant(DAG, 0x3da235e3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003521 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003522 getF32Constant(DAG, 0x3e65b8f3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003523 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3524 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003525 getF32Constant(DAG, 0x3f324b07, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003526 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3527 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003528 getF32Constant(DAG, 0x3f7ff8fd, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003529 } else { // LimitFloatPrecision <= 18
3530 // For floating-point precision of 18:
3531 //
3532 // TwoToFractionalPartOfX =
3533 // 0.999999982f +
3534 // (0.693148872f +
3535 // (0.240227044f +
3536 // (0.554906021e-1f +
3537 // (0.961591928e-2f +
3538 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3539 // error 2.47208000*10^(-7), which is better than 18 bits
3540 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003541 getF32Constant(DAG, 0x3924b03e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003542 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003543 getF32Constant(DAG, 0x3ab24b87, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003544 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3545 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003546 getF32Constant(DAG, 0x3c1d8c17, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003547 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3548 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003549 getF32Constant(DAG, 0x3d634a1d, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003550 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3551 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003552 getF32Constant(DAG, 0x3e75fe14, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003553 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3554 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003555 getF32Constant(DAG, 0x3f317234, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003556 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3557 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003558 getF32Constant(DAG, 0x3f800000, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003559 }
3560
3561 // Add the exponent into the result in integer domain.
3562 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
3563 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3564 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
3565}
3566
Craig Topperd2638c12012-11-24 18:52:06 +00003567/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003568/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003569static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003570 const TargetLowering &TLI) {
3571 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003572 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003573
3574 // Put the exponent in the right bit position for later addition to the
3575 // final result:
3576 //
3577 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003578 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00003579 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003580 getF32Constant(DAG, 0x3fb8aa3b, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003581 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00003582 }
3583
Craig Topperd2638c12012-11-24 18:52:06 +00003584 // No special expansion.
3585 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003586}
3587
Craig Topperbef254a2012-11-23 18:38:31 +00003588/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003589/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003590static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003591 const TargetLowering &TLI) {
3592 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003593 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003594 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003595
3596 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003597 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003598 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003599 getF32Constant(DAG, 0x3f317218, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003600
3601 // Get the significand and build it into a floating-point number with
3602 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003603 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003604
Craig Topper3669de42012-11-16 19:08:44 +00003605 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003606 if (LimitFloatPrecision <= 6) {
3607 // For floating-point precision of 6:
3608 //
3609 // LogofMantissa =
3610 // -1.1609546f +
3611 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003612 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003613 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003614 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003615 getF32Constant(DAG, 0xbe74c456, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003616 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003617 getF32Constant(DAG, 0x3fb3a2b1, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003618 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003619 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003620 getF32Constant(DAG, 0x3f949a29, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003621 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003622 // For floating-point precision of 12:
3623 //
3624 // LogOfMantissa =
3625 // -1.7417939f +
3626 // (2.8212026f +
3627 // (-1.4699568f +
3628 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3629 //
3630 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003631 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003632 getF32Constant(DAG, 0xbd67b6d6, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003633 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003634 getF32Constant(DAG, 0x3ee4f4b8, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003635 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3636 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003637 getF32Constant(DAG, 0x3fbc278b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003638 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3639 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003640 getF32Constant(DAG, 0x40348e95, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003641 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003642 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003643 getF32Constant(DAG, 0x3fdef31a, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003644 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003645 // For floating-point precision of 18:
3646 //
3647 // LogOfMantissa =
3648 // -2.1072184f +
3649 // (4.2372794f +
3650 // (-3.7029485f +
3651 // (2.2781945f +
3652 // (-0.87823314f +
3653 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3654 //
3655 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003656 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003657 getF32Constant(DAG, 0xbc91e5ac, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003658 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003659 getF32Constant(DAG, 0x3e4350aa, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003660 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3661 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003662 getF32Constant(DAG, 0x3f60d3e3, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003663 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3664 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003665 getF32Constant(DAG, 0x4011cdf0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003666 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3667 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003668 getF32Constant(DAG, 0x406cfd1c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003669 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3670 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003671 getF32Constant(DAG, 0x408797cb, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003672 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003673 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003674 getF32Constant(DAG, 0x4006dcab, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003675 }
Craig Topper3669de42012-11-16 19:08:44 +00003676
Craig Topperbef254a2012-11-23 18:38:31 +00003677 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003678 }
3679
Craig Topperbef254a2012-11-23 18:38:31 +00003680 // No special expansion.
3681 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003682}
3683
Craig Topperbef254a2012-11-23 18:38:31 +00003684/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003685/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003686static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003687 const TargetLowering &TLI) {
3688 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003689 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003690 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003691
Bill Wendlinged3bb782008-09-09 20:39:27 +00003692 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003693 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003694
Bill Wendling48416782008-09-09 00:28:24 +00003695 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003696 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003697 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003698
Bill Wendling48416782008-09-09 00:28:24 +00003699 // Different possible minimax approximations of significand in
3700 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00003701 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003702 if (LimitFloatPrecision <= 6) {
3703 // For floating-point precision of 6:
3704 //
3705 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3706 //
3707 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003708 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003709 getF32Constant(DAG, 0xbeb08fe0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003710 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003711 getF32Constant(DAG, 0x40019463, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003712 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003713 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003714 getF32Constant(DAG, 0x3fd6633d, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003715 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003716 // For floating-point precision of 12:
3717 //
3718 // Log2ofMantissa =
3719 // -2.51285454f +
3720 // (4.07009056f +
3721 // (-2.12067489f +
3722 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003723 //
Bill Wendling48416782008-09-09 00:28:24 +00003724 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003725 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003726 getF32Constant(DAG, 0xbda7262e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003727 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003728 getF32Constant(DAG, 0x3f25280b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003729 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3730 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003731 getF32Constant(DAG, 0x4007b923, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003732 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3733 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003734 getF32Constant(DAG, 0x40823e2f, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003735 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003736 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003737 getF32Constant(DAG, 0x4020d29c, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003738 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00003739 // For floating-point precision of 18:
3740 //
3741 // Log2ofMantissa =
3742 // -3.0400495f +
3743 // (6.1129976f +
3744 // (-5.3420409f +
3745 // (3.2865683f +
3746 // (-1.2669343f +
3747 // (0.27515199f -
3748 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3749 //
3750 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003751 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003752 getF32Constant(DAG, 0xbcd2769e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003753 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003754 getF32Constant(DAG, 0x3e8ce0b9, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003755 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3756 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003757 getF32Constant(DAG, 0x3fa22ae7, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003758 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3759 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003760 getF32Constant(DAG, 0x40525723, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003761 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3762 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003763 getF32Constant(DAG, 0x40aaf200, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003764 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3765 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003766 getF32Constant(DAG, 0x40c39dad, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003767 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003768 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003769 getF32Constant(DAG, 0x4042902c, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003770 }
Craig Topper3669de42012-11-16 19:08:44 +00003771
Craig Topperbef254a2012-11-23 18:38:31 +00003772 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00003773 }
Bill Wendling48416782008-09-09 00:28:24 +00003774
Craig Topperbef254a2012-11-23 18:38:31 +00003775 // No special expansion.
3776 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003777}
3778
Craig Topperbef254a2012-11-23 18:38:31 +00003779/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003780/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003781static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003782 const TargetLowering &TLI) {
3783 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003784 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003785 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003786
Bill Wendlinged3bb782008-09-09 20:39:27 +00003787 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003788 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003789 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003790 getF32Constant(DAG, 0x3e9a209a, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003791
3792 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003793 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003794 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00003795
Craig Topper3669de42012-11-16 19:08:44 +00003796 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003797 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003798 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003799 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003800 // Log10ofMantissa =
3801 // -0.50419619f +
3802 // (0.60948995f - 0.10380950f * x) * x;
3803 //
3804 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003805 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003806 getF32Constant(DAG, 0xbdd49a13, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003807 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003808 getF32Constant(DAG, 0x3f1c0789, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003809 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003810 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003811 getF32Constant(DAG, 0x3f011300, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003812 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003813 // For floating-point precision of 12:
3814 //
3815 // Log10ofMantissa =
3816 // -0.64831180f +
3817 // (0.91751397f +
3818 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3819 //
3820 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003821 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003822 getF32Constant(DAG, 0x3d431f31, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003823 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003824 getF32Constant(DAG, 0x3ea21fb2, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003825 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3826 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003827 getF32Constant(DAG, 0x3f6ae232, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003828 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00003829 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003830 getF32Constant(DAG, 0x3f25f7c3, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003831 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003832 // For floating-point precision of 18:
3833 //
3834 // Log10ofMantissa =
3835 // -0.84299375f +
3836 // (1.5327582f +
3837 // (-1.0688956f +
3838 // (0.49102474f +
3839 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3840 //
3841 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003842 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003843 getF32Constant(DAG, 0x3c5d51ce, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003844 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003845 getF32Constant(DAG, 0x3e00685a, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003846 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3847 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003848 getF32Constant(DAG, 0x3efb6798, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003849 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3850 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003851 getF32Constant(DAG, 0x3f88d192, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003852 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3853 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003854 getF32Constant(DAG, 0x3fc4316c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003855 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00003856 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003857 getF32Constant(DAG, 0x3f57ce70, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003858 }
Craig Topper3669de42012-11-16 19:08:44 +00003859
Craig Topperbef254a2012-11-23 18:38:31 +00003860 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00003861 }
Bill Wendling48416782008-09-09 00:28:24 +00003862
Craig Topperbef254a2012-11-23 18:38:31 +00003863 // No special expansion.
3864 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003865}
3866
Craig Topperd2638c12012-11-24 18:52:06 +00003867/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00003868/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003869static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003870 const TargetLowering &TLI) {
3871 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003872 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
3873 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00003874
Craig Topperd2638c12012-11-24 18:52:06 +00003875 // No special expansion.
3876 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00003877}
3878
Bill Wendling648930b2008-09-10 00:20:20 +00003879/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3880/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003881static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00003882 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00003883 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00003884 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00003885 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00003886 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
3887 APFloat Ten(10.0f);
3888 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00003889 }
3890 }
3891
Craig Topper268b6222012-11-25 00:48:58 +00003892 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00003893 // Put the exponent in the right bit position for later addition to the
3894 // final result:
3895 //
3896 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003897 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00003898 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003899 getF32Constant(DAG, 0x40549a78, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003900 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00003901 }
3902
Craig Topper79bd2052012-11-25 08:08:58 +00003903 // No special expansion.
3904 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00003905}
3906
Chris Lattner39f18e52010-01-01 03:32:16 +00003907
3908/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003909static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00003910 SelectionDAG &DAG) {
3911 // If RHS is a constant, we can expand this out to a multiplication tree,
3912 // otherwise we end up lowering to a call to __powidf2 (for example). When
3913 // optimizing for size, we only want to do this if the expansion would produce
3914 // a small number of multiplies, otherwise we do the full expansion.
3915 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3916 // Get the exponent as a positive value.
3917 unsigned Val = RHSC->getSExtValue();
3918 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003919
Chris Lattner39f18e52010-01-01 03:32:16 +00003920 // powi(x, 0) -> 1.0
3921 if (Val == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003922 return DAG.getConstantFP(1.0, DL, LHS.getValueType());
Chris Lattner39f18e52010-01-01 03:32:16 +00003923
Dan Gohman913c9982010-04-15 04:33:49 +00003924 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00003925 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00003926 // If optimizing for size, don't insert too many multiplies. This
3927 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00003928 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003929 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003930 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00003931 // powi(x,15) generates one more multiply than it should), but this has
3932 // the benefit of being both really simple and much better than a libcall.
3933 SDValue Res; // Logically starts equal to 1.0
3934 SDValue CurSquare = LHS;
3935 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003936 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003937 if (Res.getNode())
3938 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3939 else
3940 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003941 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003942
Chris Lattner39f18e52010-01-01 03:32:16 +00003943 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3944 CurSquare, CurSquare);
3945 Val >>= 1;
3946 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003947
Chris Lattner39f18e52010-01-01 03:32:16 +00003948 // If the original was negative, invert the result, producing 1/(x*x*x).
3949 if (RHSC->getSExtValue() < 0)
3950 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003951 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
Chris Lattner39f18e52010-01-01 03:32:16 +00003952 return Res;
3953 }
3954 }
3955
3956 // Otherwise, expand to a libcall.
3957 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3958}
3959
Devang Patel8e60ff12011-05-16 21:24:05 +00003960// getTruncatedArgReg - Find underlying register used for an truncated
3961// argument.
3962static unsigned getTruncatedArgReg(const SDValue &N) {
3963 if (N.getOpcode() != ISD::TRUNCATE)
3964 return 0;
3965
3966 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00003967 if (Ext.getOpcode() == ISD::AssertZext ||
3968 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00003969 const SDValue &CFR = Ext.getOperand(0);
3970 if (CFR.getOpcode() == ISD::CopyFromReg)
3971 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00003972 if (CFR.getOpcode() == ISD::TRUNCATE)
3973 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00003974 }
3975 return 0;
3976}
3977
Evan Cheng6e822452010-04-28 23:08:54 +00003978/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3979/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3980/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00003981bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00003982 const Value *V, DILocalVariable *Variable, DIExpression *Expr,
3983 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00003984 const Argument *Arg = dyn_cast<Argument>(V);
3985 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00003986 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00003987
Devang Patel03955532010-04-29 20:40:36 +00003988 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00003989 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00003990
Devang Patela46953d2010-04-29 18:50:36 +00003991 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00003992 //
3993 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00003994 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00003995 return false;
3996
David Blaikie0252265b2013-06-16 20:34:15 +00003997 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00003998 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00003999 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
4000 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00004001
David Blaikie0252265b2013-06-16 20:34:15 +00004002 if (!Op && N.getNode()) {
4003 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00004004 if (N.getOpcode() == ISD::CopyFromReg)
4005 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4006 else
4007 Reg = getTruncatedArgReg(N);
4008 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00004009 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4010 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4011 if (PR)
4012 Reg = PR;
4013 }
David Blaikie0252265b2013-06-16 20:34:15 +00004014 if (Reg)
4015 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00004016 }
4017
David Blaikie0252265b2013-06-16 20:34:15 +00004018 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00004019 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00004020 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00004021 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00004022 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00004023 }
Wesley Peck527da1b2010-11-23 03:31:01 +00004024
David Blaikie0252265b2013-06-16 20:34:15 +00004025 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004026 // Check if frame index is available.
4027 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004028 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004029 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4030 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004031
David Blaikie0252265b2013-06-16 20:34:15 +00004032 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004033 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004034
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004035 assert(Variable->isValidLocationForIntrinsic(DL) &&
4036 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00004037 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004038 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004039 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4040 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004041 else
4042 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004043 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004044 .addOperand(*Op)
4045 .addImm(Offset)
4046 .addMetadata(Variable)
4047 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004048
Evan Cheng5fb45a22010-04-29 01:40:30 +00004049 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004050}
Chris Lattner39f18e52010-01-01 03:32:16 +00004051
Douglas Gregor6739a892010-05-11 06:17:44 +00004052// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004053#if defined(_MSC_VER) && defined(setjmp) && \
4054 !defined(setjmp_undefined_for_msvc)
4055# pragma push_macro("setjmp")
4056# undef setjmp
4057# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004058#endif
4059
Dan Gohman575fad32008-09-03 16:12:24 +00004060/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4061/// we want to emit this as a call to a named external function, return the name
4062/// otherwise lower it and return null.
4063const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004064SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004065 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004066 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004067 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004068 SDValue Res;
4069
Dan Gohman575fad32008-09-03 16:12:24 +00004070 switch (Intrinsic) {
4071 default:
4072 // By default, turn this into a target intrinsic node.
4073 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004074 return nullptr;
4075 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4076 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4077 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004078 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004079 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004080 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004081 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004082 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004083 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004084 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004085 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004086 case Intrinsic::read_register: {
4087 Value *Reg = I.getArgOperand(0);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004088 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004089 SDValue RegName =
4090 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Eric Christopher58a24612014-10-08 09:50:54 +00004091 EVT VT = TLI.getValueType(I.getType());
Hal Finkel44b81ee2015-05-18 16:42:10 +00004092 Res = DAG.getNode(ISD::READ_REGISTER, sdl,
4093 DAG.getVTList(VT, MVT::Other), Chain, RegName);
4094 setValue(&I, Res);
4095 DAG.setRoot(Res.getValue(1));
Renato Golinc7aea402014-05-06 16:51:25 +00004096 return nullptr;
4097 }
4098 case Intrinsic::write_register: {
4099 Value *Reg = I.getArgOperand(0);
4100 Value *RegValue = I.getArgOperand(1);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004101 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004102 SDValue RegName =
4103 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Oliver Stannard6cb23462015-05-18 16:39:16 +00004104 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
Renato Golinc7aea402014-05-06 16:51:25 +00004105 RegName, getValue(RegValue)));
4106 return nullptr;
4107 }
Dan Gohman575fad32008-09-03 16:12:24 +00004108 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004109 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004110 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004111 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004112 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004113 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004114 // Assert for address < 256 since we support only user defined address
4115 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004116 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004117 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004118 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004119 < 256 &&
4120 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004121 SDValue Op1 = getValue(I.getArgOperand(0));
4122 SDValue Op2 = getValue(I.getArgOperand(1));
4123 SDValue Op3 = getValue(I.getArgOperand(2));
4124 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004125 if (!Align)
4126 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004127 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004128 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4129 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4130 false, isTC,
4131 MachinePointerInfo(I.getArgOperand(0)),
4132 MachinePointerInfo(I.getArgOperand(1)));
4133 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004134 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004135 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004136 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004137 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004138 // Assert for address < 256 since we support only user defined address
4139 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004140 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004141 < 256 &&
4142 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004143 SDValue Op1 = getValue(I.getArgOperand(0));
4144 SDValue Op2 = getValue(I.getArgOperand(1));
4145 SDValue Op3 = getValue(I.getArgOperand(2));
4146 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004147 if (!Align)
4148 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004149 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004150 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4151 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4152 isTC, MachinePointerInfo(I.getArgOperand(0)));
4153 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004154 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004155 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004156 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004157 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004158 // Assert for address < 256 since we support only user defined address
4159 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004160 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004161 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004162 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004163 < 256 &&
4164 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004165 SDValue Op1 = getValue(I.getArgOperand(0));
4166 SDValue Op2 = getValue(I.getArgOperand(1));
4167 SDValue Op3 = getValue(I.getArgOperand(2));
4168 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004169 if (!Align)
4170 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004171 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004172 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4173 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4174 isTC, MachinePointerInfo(I.getArgOperand(0)),
4175 MachinePointerInfo(I.getArgOperand(1)));
4176 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004177 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004178 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004179 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004180 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004181 DILocalVariable *Variable = DI.getVariable();
4182 DIExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004183 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004184 assert(Variable && "Missing variable");
4185 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004186 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004187 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004188 }
Dale Johannesene0983522010-04-26 20:06:49 +00004189
Devang Patel3bffd522010-09-02 21:29:42 +00004190 // Check if address has undef value.
4191 if (isa<UndefValue>(Address) ||
4192 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004193 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004194 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004195 }
4196
Dale Johannesene0983522010-04-26 20:06:49 +00004197 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004198 if (!N.getNode() && isa<Argument>(Address))
4199 // Check unused arguments map.
4200 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004201 SDDbgValue *SDV;
4202 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004203 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4204 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004205 // Parameters are handled specially.
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004206 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable ||
4207 isa<Argument>(Address);
Eric Christopherda970542012-02-24 01:59:08 +00004208
Devang Patel98d3edf2010-09-02 21:02:27 +00004209 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4210
Dale Johannesene0983522010-04-26 20:06:49 +00004211 if (isParameter && !AI) {
4212 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4213 if (FINode)
4214 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004215 SDV = DAG.getFrameIndexDbgValue(
4216 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004217 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004218 // Address is an argument, so try to emit its dbg value using
4219 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004220 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4221 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004222 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004223 }
Dale Johannesene0983522010-04-26 20:06:49 +00004224 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004225 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004226 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004227 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004228 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004229 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004230 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4231 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004232 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004233 }
Dale Johannesene0983522010-04-26 20:06:49 +00004234 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4235 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004236 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004237 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004238 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004239 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004240 // If variable is pinned by a alloca in dominating bb then
4241 // use StaticAllocaMap.
4242 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004243 if (AI->getParent() != DI.getParent()) {
4244 DenseMap<const AllocaInst*, int>::iterator SI =
4245 FuncInfo.StaticAllocaMap.find(AI);
4246 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004247 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004248 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004249 DAG.AddDbgValue(SDV, nullptr, false);
4250 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004251 }
Devang Patelda25de82010-09-15 14:48:53 +00004252 }
4253 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004254 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004255 }
Dale Johannesene0983522010-04-26 20:06:49 +00004256 }
Craig Topperc0196b12014-04-14 00:51:57 +00004257 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004258 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004259 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004260 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004261 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004262
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004263 DILocalVariable *Variable = DI.getVariable();
4264 DIExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004265 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004266 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004267 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004268 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004269
Dale Johannesene0983522010-04-26 20:06:49 +00004270 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004271 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004272 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4273 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004274 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004275 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004276 // Do not use getValue() in here; we don't want to generate code at
4277 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004278 SDValue N = NodeMap[V];
4279 if (!N.getNode() && isa<Argument>(V))
4280 // Check unused arguments map.
4281 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004282 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004283 // A dbg.value for an alloca is always indirect.
4284 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004285 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004286 IsIndirect, N)) {
4287 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4288 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004289 DAG.AddDbgValue(SDV, N.getNode(), false);
4290 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004291 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004292 // Do not call getValue(V) yet, as we don't want to generate code.
4293 // Remember it for later.
4294 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4295 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004296 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004297 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004298 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004299 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004300 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004301 }
4302
4303 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004304 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004305 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004306 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004307 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004308 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004309 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4310 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004311 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004312 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004313 DenseMap<const AllocaInst*, int>::iterator SI =
4314 FuncInfo.StaticAllocaMap.find(AI);
4315 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004316 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004317 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004318 }
Dan Gohman575fad32008-09-03 16:12:24 +00004319
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004320 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004321 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004322 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004323 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004324 Res = DAG.getConstant(TypeID, sdl, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004325 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004326 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004327 }
4328
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004329 case Intrinsic::eh_return_i32:
4330 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004331 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004332 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004333 MVT::Other,
4334 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004335 getValue(I.getArgOperand(0)),
4336 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004337 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004338 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004339 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004340 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004341 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004342 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004343 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004344 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004345 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004346 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004347 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004348 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004349 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004350 DAG.getConstant(0, sdl, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004351 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004352 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004353 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004354 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004355 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004356 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004357 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004358 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004359 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004360
Chris Lattnerfb964e52010-04-05 06:19:28 +00004361 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004362 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004363 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004364 case Intrinsic::eh_sjlj_functioncontext: {
4365 // Get and store the index of the function context.
4366 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004367 AllocaInst *FnCtx =
4368 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004369 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4370 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004371 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004372 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004373 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004374 SDValue Ops[2];
4375 Ops[0] = getRoot();
4376 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004377 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004378 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004379 setValue(&I, Op.getValue(0));
4380 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004381 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004382 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004383 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004384 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004385 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004386 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004387 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004388
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004389 case Intrinsic::masked_gather:
4390 visitMaskedGather(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004391 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004392 case Intrinsic::masked_load:
4393 visitMaskedLoad(I);
4394 return nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004395 case Intrinsic::masked_scatter:
4396 visitMaskedScatter(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004397 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004398 case Intrinsic::masked_store:
4399 visitMaskedStore(I);
4400 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004401 case Intrinsic::x86_mmx_pslli_w:
4402 case Intrinsic::x86_mmx_pslli_d:
4403 case Intrinsic::x86_mmx_pslli_q:
4404 case Intrinsic::x86_mmx_psrli_w:
4405 case Intrinsic::x86_mmx_psrli_d:
4406 case Intrinsic::x86_mmx_psrli_q:
4407 case Intrinsic::x86_mmx_psrai_w:
4408 case Intrinsic::x86_mmx_psrai_d: {
4409 SDValue ShAmt = getValue(I.getArgOperand(1));
4410 if (isa<ConstantSDNode>(ShAmt)) {
4411 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004412 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004413 }
4414 unsigned NewIntrinsic = 0;
4415 EVT ShAmtVT = MVT::v2i32;
4416 switch (Intrinsic) {
4417 case Intrinsic::x86_mmx_pslli_w:
4418 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4419 break;
4420 case Intrinsic::x86_mmx_pslli_d:
4421 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4422 break;
4423 case Intrinsic::x86_mmx_pslli_q:
4424 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4425 break;
4426 case Intrinsic::x86_mmx_psrli_w:
4427 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4428 break;
4429 case Intrinsic::x86_mmx_psrli_d:
4430 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4431 break;
4432 case Intrinsic::x86_mmx_psrli_q:
4433 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4434 break;
4435 case Intrinsic::x86_mmx_psrai_w:
4436 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4437 break;
4438 case Intrinsic::x86_mmx_psrai_d:
4439 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4440 break;
4441 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4442 }
4443
4444 // The vector shift intrinsics with scalars uses 32b shift amounts but
4445 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4446 // to be zero.
4447 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004448 SDValue ShOps[2];
4449 ShOps[0] = ShAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004450 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004451 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00004452 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004453 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4454 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004455 DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
Dale Johannesendd224d22010-09-30 23:57:10 +00004456 getValue(I.getArgOperand(0)), ShAmt);
4457 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004458 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004459 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004460 case Intrinsic::convertff:
4461 case Intrinsic::convertfsi:
4462 case Intrinsic::convertfui:
4463 case Intrinsic::convertsif:
4464 case Intrinsic::convertuif:
4465 case Intrinsic::convertss:
4466 case Intrinsic::convertsu:
4467 case Intrinsic::convertus:
4468 case Intrinsic::convertuu: {
4469 ISD::CvtCode Code = ISD::CVT_INVALID;
4470 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004471 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004472 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4473 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4474 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4475 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4476 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4477 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4478 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4479 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4480 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4481 }
Eric Christopher58a24612014-10-08 09:50:54 +00004482 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004483 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004484 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004485 DAG.getValueType(DestVT),
4486 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004487 getValue(I.getArgOperand(1)),
4488 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004489 Code);
4490 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004491 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004492 }
Dan Gohman575fad32008-09-03 16:12:24 +00004493 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004494 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004495 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004496 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004497 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004498 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004499 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004500 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004501 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004502 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004503 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004504 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004505 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004506 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004507 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004508 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004509 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004510 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004511 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004512 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004513 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004514 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004515 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004516 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004517 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004518 case Intrinsic::sin:
4519 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004520 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004521 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004522 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004523 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004524 case Intrinsic::nearbyint:
4525 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004526 unsigned Opcode;
4527 switch (Intrinsic) {
4528 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4529 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4530 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4531 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4532 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4533 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4534 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4535 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4536 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4537 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00004538 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00004539 }
4540
Andrew Trickef9de2a2013-05-25 02:42:55 +00004541 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00004542 getValue(I.getArgOperand(0)).getValueType(),
4543 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004544 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004545 }
Matt Arsenault7c936902014-10-21 23:01:01 +00004546 case Intrinsic::minnum:
4547 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
4548 getValue(I.getArgOperand(0)).getValueType(),
4549 getValue(I.getArgOperand(0)),
4550 getValue(I.getArgOperand(1))));
4551 return nullptr;
4552 case Intrinsic::maxnum:
4553 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
4554 getValue(I.getArgOperand(0)).getValueType(),
4555 getValue(I.getArgOperand(0)),
4556 getValue(I.getArgOperand(1))));
4557 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00004558 case Intrinsic::copysign:
4559 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
4560 getValue(I.getArgOperand(0)).getValueType(),
4561 getValue(I.getArgOperand(0)),
4562 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004563 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004564 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004565 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004566 getValue(I.getArgOperand(0)).getValueType(),
4567 getValue(I.getArgOperand(0)),
4568 getValue(I.getArgOperand(1)),
4569 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00004570 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004571 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00004572 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00004573 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00004574 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004575 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004576 getValue(I.getArgOperand(0)).getValueType(),
4577 getValue(I.getArgOperand(0)),
4578 getValue(I.getArgOperand(1)),
4579 getValue(I.getArgOperand(2))));
4580 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004581 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004582 getValue(I.getArgOperand(0)).getValueType(),
4583 getValue(I.getArgOperand(0)),
4584 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004585 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004586 getValue(I.getArgOperand(0)).getValueType(),
4587 Mul,
4588 getValue(I.getArgOperand(2)));
4589 setValue(&I, Add);
4590 }
Craig Topperc0196b12014-04-14 00:51:57 +00004591 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004592 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004593 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00004594 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
4595 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
4596 getValue(I.getArgOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004597 DAG.getTargetConstant(0, sdl,
4598 MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00004599 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004600 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00004601 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00004602 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00004603 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
4604 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00004605 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004606 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004607 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004608 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00004609 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004610 }
4611 case Intrinsic::readcyclecounter: {
4612 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004613 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004614 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004615 setValue(&I, Res);
4616 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004617 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004618 }
Dan Gohman575fad32008-09-03 16:12:24 +00004619 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004620 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00004621 getValue(I.getArgOperand(0)).getValueType(),
4622 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004623 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004624 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004625 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004626 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004627 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004628 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004629 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004630 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004631 }
4632 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004633 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004634 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004635 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004636 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004637 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004638 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004639 }
4640 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004641 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004642 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004643 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004644 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004645 }
4646 case Intrinsic::stacksave: {
4647 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004648 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004649 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004650 setValue(&I, Res);
4651 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004652 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004653 }
4654 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004655 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004656 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00004657 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004658 }
Bill Wendling13020d22008-11-18 11:01:33 +00004659 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00004660 // Emit code into the DAG to store the stack guard onto the stack.
4661 MachineFunction &MF = DAG.getMachineFunction();
4662 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00004663 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004664 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004665 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
4666 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00004667
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004668 // See if Ptr is a bitcast. If it is, look through it and see if we can get
4669 // global variable __stack_chk_guard.
4670 if (!GV)
4671 if (const Operator *BC = dyn_cast<Operator>(Ptr))
4672 if (BC->getOpcode() == Instruction::BitCast)
4673 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
4674
Eric Christopher58a24612014-10-08 09:50:54 +00004675 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004676 // Emit a LOAD_STACK_GUARD node.
4677 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
4678 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004679 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004680 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
4681 unsigned Flags = MachineMemOperand::MOLoad |
4682 MachineMemOperand::MOInvariant;
4683 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
4684 PtrTy.getSizeInBits() / 8,
4685 DAG.getEVTAlignment(PtrTy));
4686 Node->setMemRefs(MemRefs, MemRefs + 1);
4687
4688 // Copy the guard value to a virtual register so that it can be
4689 // retrieved in the epilogue.
4690 Src = SDValue(Node, 0);
4691 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00004692 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004693 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
4694
4695 SPDescriptor.setGuardReg(Reg);
4696 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
4697 } else {
4698 Src = getValue(I.getArgOperand(0)); // The guard's value.
4699 }
4700
Gabor Greifeba0be72010-06-25 09:38:13 +00004701 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00004702
Bill Wendlingeb4268d2008-11-07 01:23:58 +00004703 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00004704 MFI->setStackProtectorIndex(FI);
4705
4706 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4707
4708 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004709 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00004710 MachinePointerInfo::getFixedStack(FI),
4711 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004712 setValue(&I, Res);
4713 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004714 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00004715 }
Eric Christopher7a50b282009-10-27 00:52:25 +00004716 case Intrinsic::objectsize: {
4717 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00004718 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00004719
4720 assert(CI && "Non-constant type in __builtin_object_size?");
4721
Gabor Greifeba0be72010-06-25 09:38:13 +00004722 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00004723 EVT Ty = Arg.getValueType();
4724
Dan Gohmanf1d83042010-06-18 14:22:04 +00004725 if (CI->isZero())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004726 Res = DAG.getConstant(-1ULL, sdl, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00004727 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004728 Res = DAG.getConstant(0, sdl, Ty);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004729
4730 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004731 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00004732 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00004733 case Intrinsic::annotation:
4734 case Intrinsic::ptr_annotation:
4735 // Drop the intrinsic, but forward the value
4736 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004737 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00004738 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00004739 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00004740 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00004741 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004742
4743 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004744 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00004745
4746 SDValue Ops[6];
4747 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004748 Ops[1] = getValue(I.getArgOperand(0));
4749 Ops[2] = getValue(I.getArgOperand(1));
4750 Ops[3] = getValue(I.getArgOperand(2));
4751 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00004752 Ops[5] = DAG.getSrcValue(F);
4753
Craig Topper48d114b2014-04-26 18:35:24 +00004754 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00004755
Duncan Sandsa0984362011-09-06 13:37:06 +00004756 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004757 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00004758 }
4759 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004760 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004761 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00004762 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004763 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004764 }
Dan Gohman575fad32008-09-03 16:12:24 +00004765 case Intrinsic::gcroot:
4766 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00004767 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00004768 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004769
Dan Gohman575fad32008-09-03 16:12:24 +00004770 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4771 GFI->addStackRoot(FI->getIndex(), TypeMap);
4772 }
Craig Topperc0196b12014-04-14 00:51:57 +00004773 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004774 case Intrinsic::gcread:
4775 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00004776 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00004777 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004778 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00004779 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004780
4781 case Intrinsic::expect: {
4782 // Just replace __builtin_expect(exp, c) with EXP.
4783 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004784 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004785 }
4786
Shuxin Yangcdde0592012-10-19 20:11:16 +00004787 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00004788 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004789 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00004790 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00004791 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00004792 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00004793 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00004794 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004795 }
4796 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004797
4798 TargetLowering::CallLoweringInfo CLI(DAG);
4799 CLI.setDebugLoc(sdl).setChain(getRoot())
4800 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00004801 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00004802 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004803
Eric Christopher58a24612014-10-08 09:50:54 +00004804 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00004805 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00004806 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004807 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00004808
Bill Wendling5eee7442008-11-21 02:38:44 +00004809 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004810 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004811 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004812 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004813 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00004814 case Intrinsic::smul_with_overflow: {
4815 ISD::NodeType Op;
4816 switch (Intrinsic) {
4817 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4818 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
4819 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
4820 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
4821 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
4822 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
4823 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
4824 }
4825 SDValue Op1 = getValue(I.getArgOperand(0));
4826 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00004827
Craig Topperbc680062012-04-11 04:34:11 +00004828 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004829 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00004830 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00004831 }
Dan Gohman575fad32008-09-03 16:12:24 +00004832 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004833 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00004834 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00004835 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004836 Ops[1] = getValue(I.getArgOperand(0));
4837 Ops[2] = getValue(I.getArgOperand(1));
4838 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004839 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004840 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00004841 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00004842 EVT::getIntegerVT(*Context, 8),
4843 MachinePointerInfo(I.getArgOperand(0)),
4844 0, /* align */
4845 false, /* volatile */
4846 rw==0, /* read */
4847 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00004848 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004849 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00004850 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00004851 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00004852 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00004853 // Stack coloring is not enabled in O0, discard region information.
4854 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00004855 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004856
Nadav Rotemd753a952012-09-10 08:43:23 +00004857 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00004858 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00004859
Craig Toppere1c1d362013-07-03 05:11:49 +00004860 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
4861 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00004862 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
4863
4864 // Could not find an Alloca.
4865 if (!LifetimeObject)
4866 continue;
4867
Pete Cooper230332f2014-10-17 22:59:33 +00004868 // First check that the Alloca is static, otherwise it won't have a
4869 // valid frame index.
4870 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
4871 if (SI == FuncInfo.StaticAllocaMap.end())
4872 return nullptr;
4873
4874 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00004875
4876 SDValue Ops[2];
4877 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00004878 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00004879 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
4880
Craig Topper48d114b2014-04-26 18:35:24 +00004881 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00004882 DAG.setRoot(Res);
4883 }
Craig Topperc0196b12014-04-14 00:51:57 +00004884 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004885 }
4886 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004887 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00004888 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00004889 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00004890 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004891 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00004892 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004893 case Intrinsic::stackprotectorcheck: {
4894 // Do not actually emit anything for this basic block. Instead we initialize
4895 // the stack protector descriptor and export the guard variable so we can
4896 // access it in FinishBasicBlock.
4897 const BasicBlock *BB = I.getParent();
4898 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
4899 ExportFromCurrentBlock(SPDescriptor.getGuard());
4900
4901 // Flush our exports since we are going to process a terminator.
4902 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00004903 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004904 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00004905 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00004906 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00004907 case Intrinsic::eh_actions:
4908 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
4909 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00004910 case Intrinsic::donothing:
4911 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00004912 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004913 case Intrinsic::experimental_stackmap: {
4914 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00004915 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004916 }
4917 case Intrinsic::experimental_patchpoint_void:
4918 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00004919 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00004920 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004921 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00004922 case Intrinsic::experimental_gc_statepoint: {
4923 visitStatepoint(I);
4924 return nullptr;
4925 }
4926 case Intrinsic::experimental_gc_result_int:
4927 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00004928 case Intrinsic::experimental_gc_result_ptr:
4929 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00004930 visitGCResult(I);
4931 return nullptr;
4932 }
4933 case Intrinsic::experimental_gc_relocate: {
4934 visitGCRelocate(I);
4935 return nullptr;
4936 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00004937 case Intrinsic::instrprof_increment:
4938 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00004939
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004940 case Intrinsic::frameescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00004941 MachineFunction &MF = DAG.getMachineFunction();
4942 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
4943
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004944 // Directly emit some FRAME_ALLOC machine instrs. Label assignment emission
4945 // is the same on all targets.
4946 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00004947 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
4948 if (isa<ConstantPointerNull>(Arg))
4949 continue; // Skip null pointers. They represent a hole in index space.
4950 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004951 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
4952 "can only escape static allocas");
4953 int FI = FuncInfo.StaticAllocaMap[Slot];
4954 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004955 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4956 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004957 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
4958 TII->get(TargetOpcode::FRAME_ALLOC))
4959 .addSym(FrameAllocSym)
4960 .addFrameIndex(FI);
4961 }
Reid Klecknere9b89312015-01-13 00:48:10 +00004962
4963 return nullptr;
4964 }
4965
Reid Kleckner3542ace2015-01-13 01:51:34 +00004966 case Intrinsic::framerecover: {
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004967 // i8* @llvm.framerecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00004968 MachineFunction &MF = DAG.getMachineFunction();
4969 MVT PtrVT = TLI.getPointerTy(0);
4970
4971 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004972 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
4973 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
4974 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00004975 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004976 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4977 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00004978
Rafael Espindola36b718f2015-06-22 17:46:53 +00004979 // Create a MCSymbol for the label to avoid any target lowering
Reid Klecknere9b89312015-01-13 00:48:10 +00004980 // that would make this PC relative.
Rafael Espindola36b718f2015-06-22 17:46:53 +00004981 SDValue OffsetSym = DAG.getMCSymbol(FrameAllocSym, PtrVT);
Reid Klecknere9b89312015-01-13 00:48:10 +00004982 SDValue OffsetVal =
Reid Kleckner3542ace2015-01-13 01:51:34 +00004983 DAG.getNode(ISD::FRAME_ALLOC_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00004984
4985 // Add the offset to the FP.
4986 Value *FP = I.getArgOperand(1);
4987 SDValue FPVal = getValue(FP);
4988 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
4989 setValue(&I, Add);
4990
4991 return nullptr;
4992 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00004993 case Intrinsic::eh_begincatch:
4994 case Intrinsic::eh_endcatch:
4995 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00004996 case Intrinsic::eh_exceptioncode: {
4997 unsigned Reg = TLI.getExceptionPointerRegister();
4998 assert(Reg && "cannot get exception code on this platform");
4999 MVT PtrVT = TLI.getPointerTy();
5000 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
Reid Klecknerf12c0302015-06-09 21:42:19 +00005001 assert(FuncInfo.MBB->isLandingPad() && "eh.exceptioncode in non-lpad");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00005002 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC);
5003 SDValue N =
5004 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
5005 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
5006 setValue(&I, N);
5007 return nullptr;
5008 }
Dan Gohman575fad32008-09-03 16:12:24 +00005009 }
5010}
5011
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005012std::pair<SDValue, SDValue>
5013SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
5014 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005015 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00005016 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005017
Chris Lattnerfb964e52010-04-05 06:19:28 +00005018 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005019 // Insert a label before the invoke call to mark the try range. This can be
5020 // used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005021 BeginLabel = MMI.getContext().createTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00005022
Jim Grosbach54c05302010-01-28 01:45:32 +00005023 // For SjLj, keep track of which landing pads go with which invokes
5024 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005025 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005026 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005027 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005028 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005029
Jim Grosbach54c05302010-01-28 01:45:32 +00005030 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005031 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005032 }
5033
Dan Gohman575fad32008-09-03 16:12:24 +00005034 // Both PendingLoads and PendingExports must be flushed here;
5035 // this call might not return.
5036 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005037 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005038
5039 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005040 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005041 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5042 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005043
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005044 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005045 "Non-null chain expected with non-tail call!");
5046 assert((Result.second.getNode() || !Result.first.getNode()) &&
5047 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005048
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005049 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005050 // As a special case, a null chain means that a tail call has been emitted
5051 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005052 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005053
5054 // Since there's no actual continuation from this block, nothing can be
5055 // relying on us setting vregs for them.
5056 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005057 } else {
5058 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005059 }
Dan Gohman575fad32008-09-03 16:12:24 +00005060
Chris Lattnerfb964e52010-04-05 06:19:28 +00005061 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005062 // Insert a label at the end of the invoke call to mark the try range. This
5063 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005064 MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005065 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005066
5067 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005068 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005069 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005070
5071 return Result;
5072}
5073
5074void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5075 bool isTailCall,
5076 MachineBasicBlock *LandingPad) {
5077 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5078 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5079 Type *RetTy = FTy->getReturnType();
5080
5081 TargetLowering::ArgListTy Args;
5082 TargetLowering::ArgListEntry Entry;
5083 Args.reserve(CS.arg_size());
5084
5085 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5086 i != e; ++i) {
5087 const Value *V = *i;
5088
5089 // Skip empty types
5090 if (V->getType()->isEmptyTy())
5091 continue;
5092
5093 SDValue ArgNode = getValue(V);
5094 Entry.Node = ArgNode; Entry.Ty = V->getType();
5095
5096 // Skip the first return-type Attribute to get to params.
5097 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5098 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005099
5100 // If we have an explicit sret argument that is an Instruction, (i.e., it
5101 // might point to function-local memory), we can't meaningfully tail-call.
5102 if (Entry.isSRet && isa<Instruction>(V))
5103 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005104 }
5105
5106 // Check if target-independent constraints permit a tail call here.
5107 // Target-dependent constraints are checked within TLI->LowerCallTo.
5108 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5109 isTailCall = false;
5110
5111 TargetLowering::CallLoweringInfo CLI(DAG);
5112 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5113 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5114 .setTailCall(isTailCall);
5115 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5116
5117 if (Result.first.getNode())
5118 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005119}
5120
Chris Lattner1a32ede2009-12-24 00:37:38 +00005121/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5122/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005123static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005124 for (const User *U : V->users()) {
5125 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005126 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005127 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005128 if (C->isNullValue())
5129 continue;
5130 // Unknown instruction.
5131 return false;
5132 }
5133 return true;
5134}
5135
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005136static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005137 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005138 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005139
Chris Lattner1a32ede2009-12-24 00:37:38 +00005140 // Check to see if this load can be trivially constant folded, e.g. if the
5141 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005142 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005143 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005144 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005145 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005146
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005147 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5148 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005149 return Builder.getValue(LoadCst);
5150 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005151
Chris Lattner1a32ede2009-12-24 00:37:38 +00005152 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5153 // still constant memory, the input chain can be the entry node.
5154 SDValue Root;
5155 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005156
Chris Lattner1a32ede2009-12-24 00:37:38 +00005157 // Do not serialize (non-volatile) loads of constant memory with anything.
5158 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5159 Root = Builder.DAG.getEntryNode();
5160 ConstantMemory = true;
5161 } else {
5162 // Do not serialize non-volatile loads against each other.
5163 Root = Builder.DAG.getRoot();
5164 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005165
Chris Lattner1a32ede2009-12-24 00:37:38 +00005166 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005167 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005168 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005169 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005170 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005171 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005172
Chris Lattner1a32ede2009-12-24 00:37:38 +00005173 if (!ConstantMemory)
5174 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5175 return LoadVal;
5176}
5177
Richard Sandiforde3827752013-08-16 10:55:47 +00005178/// processIntegerCallValue - Record the value for an instruction that
5179/// produces an integer result, converting the type where necessary.
5180void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5181 SDValue Value,
5182 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005183 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005184 if (IsSigned)
5185 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5186 else
5187 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5188 setValue(&I, Value);
5189}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005190
5191/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5192/// If so, return true and lower it, otherwise return false and it will be
5193/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005194bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005195 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005196 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005197 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005198
Gabor Greifeba0be72010-06-25 09:38:13 +00005199 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005200 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005201 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005202 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005203 return false;
5204
Richard Sandiforde3827752013-08-16 10:55:47 +00005205 const Value *Size = I.getArgOperand(2);
5206 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5207 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005208 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005209 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
Richard Sandiford564681c2013-08-12 10:28:10 +00005210 return true;
5211 }
5212
Richard Sandiford564681c2013-08-12 10:28:10 +00005213 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5214 std::pair<SDValue, SDValue> Res =
5215 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005216 getValue(LHS), getValue(RHS), getValue(Size),
5217 MachinePointerInfo(LHS),
5218 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005219 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005220 processIntegerCallValue(I, Res.first, true);
5221 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005222 return true;
5223 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005224
Chris Lattner1a32ede2009-12-24 00:37:38 +00005225 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5226 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005227 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005228 bool ActuallyDoIt = true;
5229 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005230 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005231 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005232 default:
5233 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005234 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005235 ActuallyDoIt = false;
5236 break;
5237 case 2:
5238 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005239 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005240 break;
5241 case 4:
5242 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005243 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005244 break;
5245 case 8:
5246 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005247 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005248 break;
5249 /*
5250 case 16:
5251 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005252 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005253 LoadTy = VectorType::get(LoadTy, 4);
5254 break;
5255 */
5256 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005257
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005258 // This turns into unaligned loads. We only do this if the target natively
5259 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5260 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005261
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005262 // Require that we can find a legal MVT, and only do this if the target
5263 // supports unaligned loads of that type. Expanding into byte loads would
5264 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005265 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005266 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005267 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5268 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005269 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5270 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005271 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005272 if (!TLI.isTypeLegal(LoadVT) ||
5273 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5274 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005275 ActuallyDoIt = false;
5276 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005277
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005278 if (ActuallyDoIt) {
5279 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5280 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005281
Andrew Trickef9de2a2013-05-25 02:42:55 +00005282 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005283 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005284 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005285 return true;
5286 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005287 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005288
5289
Chris Lattner1a32ede2009-12-24 00:37:38 +00005290 return false;
5291}
5292
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005293/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5294/// form. If so, return true and lower it, otherwise return false and it
5295/// will be lowered like a normal call.
5296bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5297 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5298 if (I.getNumArgOperands() != 3)
5299 return false;
5300
5301 const Value *Src = I.getArgOperand(0);
5302 const Value *Char = I.getArgOperand(1);
5303 const Value *Length = I.getArgOperand(2);
5304 if (!Src->getType()->isPointerTy() ||
5305 !Char->getType()->isIntegerTy() ||
5306 !Length->getType()->isIntegerTy() ||
5307 !I.getType()->isPointerTy())
5308 return false;
5309
5310 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5311 std::pair<SDValue, SDValue> Res =
5312 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5313 getValue(Src), getValue(Char), getValue(Length),
5314 MachinePointerInfo(Src));
5315 if (Res.first.getNode()) {
5316 setValue(&I, Res.first);
5317 PendingLoads.push_back(Res.second);
5318 return true;
5319 }
5320
5321 return false;
5322}
5323
Richard Sandifordbb83a502013-08-16 11:29:37 +00005324/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5325/// optimized form. If so, return true and lower it, otherwise return false
5326/// and it will be lowered like a normal call.
5327bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5328 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5329 if (I.getNumArgOperands() != 2)
5330 return false;
5331
5332 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5333 if (!Arg0->getType()->isPointerTy() ||
5334 !Arg1->getType()->isPointerTy() ||
5335 !I.getType()->isPointerTy())
5336 return false;
5337
5338 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5339 std::pair<SDValue, SDValue> Res =
5340 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5341 getValue(Arg0), getValue(Arg1),
5342 MachinePointerInfo(Arg0),
5343 MachinePointerInfo(Arg1), isStpcpy);
5344 if (Res.first.getNode()) {
5345 setValue(&I, Res.first);
5346 DAG.setRoot(Res.second);
5347 return true;
5348 }
5349
5350 return false;
5351}
5352
Richard Sandifordca232712013-08-16 11:21:54 +00005353/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5354/// If so, return true and lower it, otherwise return false and it will be
5355/// lowered like a normal call.
5356bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5357 // Verify that the prototype makes sense. int strcmp(void*,void*)
5358 if (I.getNumArgOperands() != 2)
5359 return false;
5360
5361 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5362 if (!Arg0->getType()->isPointerTy() ||
5363 !Arg1->getType()->isPointerTy() ||
5364 !I.getType()->isIntegerTy())
5365 return false;
5366
5367 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5368 std::pair<SDValue, SDValue> Res =
5369 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5370 getValue(Arg0), getValue(Arg1),
5371 MachinePointerInfo(Arg0),
5372 MachinePointerInfo(Arg1));
5373 if (Res.first.getNode()) {
5374 processIntegerCallValue(I, Res.first, true);
5375 PendingLoads.push_back(Res.second);
5376 return true;
5377 }
5378
5379 return false;
5380}
5381
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005382/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5383/// form. If so, return true and lower it, otherwise return false and it
5384/// will be lowered like a normal call.
5385bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5386 // Verify that the prototype makes sense. size_t strlen(char *)
5387 if (I.getNumArgOperands() != 1)
5388 return false;
5389
5390 const Value *Arg0 = I.getArgOperand(0);
5391 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5392 return false;
5393
5394 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5395 std::pair<SDValue, SDValue> Res =
5396 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5397 getValue(Arg0), MachinePointerInfo(Arg0));
5398 if (Res.first.getNode()) {
5399 processIntegerCallValue(I, Res.first, false);
5400 PendingLoads.push_back(Res.second);
5401 return true;
5402 }
5403
5404 return false;
5405}
5406
5407/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5408/// form. If so, return true and lower it, otherwise return false and it
5409/// will be lowered like a normal call.
5410bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5411 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5412 if (I.getNumArgOperands() != 2)
5413 return false;
5414
5415 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5416 if (!Arg0->getType()->isPointerTy() ||
5417 !Arg1->getType()->isIntegerTy() ||
5418 !I.getType()->isIntegerTy())
5419 return false;
5420
5421 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5422 std::pair<SDValue, SDValue> Res =
5423 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5424 getValue(Arg0), getValue(Arg1),
5425 MachinePointerInfo(Arg0));
5426 if (Res.first.getNode()) {
5427 processIntegerCallValue(I, Res.first, false);
5428 PendingLoads.push_back(Res.second);
5429 return true;
5430 }
5431
5432 return false;
5433}
5434
Bob Wilson874886c2012-08-03 23:29:17 +00005435/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5436/// operation (as expected), translate it to an SDNode with the specified opcode
5437/// and return true.
5438bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5439 unsigned Opcode) {
5440 // Sanity check that it really is a unary floating-point call.
5441 if (I.getNumArgOperands() != 1 ||
5442 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5443 I.getType() != I.getArgOperand(0)->getType() ||
5444 !I.onlyReadsMemory())
5445 return false;
5446
5447 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005448 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005449 return true;
5450}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005451
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005452/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005453/// operation (as expected), translate it to an SDNode with the specified opcode
5454/// and return true.
5455bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5456 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005457 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005458 if (I.getNumArgOperands() != 2 ||
5459 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5460 I.getType() != I.getArgOperand(0)->getType() ||
5461 I.getType() != I.getArgOperand(1)->getType() ||
5462 !I.onlyReadsMemory())
5463 return false;
5464
5465 SDValue Tmp0 = getValue(I.getArgOperand(0));
5466 SDValue Tmp1 = getValue(I.getArgOperand(1));
5467 EVT VT = Tmp0.getValueType();
5468 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5469 return true;
5470}
5471
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005472void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005473 // Handle inline assembly differently.
5474 if (isa<InlineAsm>(I.getCalledValue())) {
5475 visitInlineAsm(&I);
5476 return;
5477 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005478
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005479 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005480 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005481
Craig Topperc0196b12014-04-14 00:51:57 +00005482 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005483 if (Function *F = I.getCalledFunction()) {
5484 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005485 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005486 if (unsigned IID = II->getIntrinsicID(F)) {
5487 RenameFn = visitIntrinsicCall(I, IID);
5488 if (!RenameFn)
5489 return;
5490 }
5491 }
Pete Cooper9e1d3352015-05-20 17:16:39 +00005492 if (Intrinsic::ID IID = F->getIntrinsicID()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005493 RenameFn = visitIntrinsicCall(I, IID);
5494 if (!RenameFn)
5495 return;
5496 }
5497 }
5498
5499 // Check for well-known libc/libm calls. If the function is internal, it
5500 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005501 LibFunc::Func Func;
5502 if (!F->hasLocalLinkage() && F->hasName() &&
5503 LibInfo->getLibFunc(F->getName(), Func) &&
5504 LibInfo->hasOptimizedCodeGen(Func)) {
5505 switch (Func) {
5506 default: break;
5507 case LibFunc::copysign:
5508 case LibFunc::copysignf:
5509 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005510 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005511 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5512 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005513 I.getType() == I.getArgOperand(1)->getType() &&
5514 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005515 SDValue LHS = getValue(I.getArgOperand(0));
5516 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005517 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005518 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005519 return;
5520 }
Bob Wilson871701c2012-08-03 21:26:24 +00005521 break;
5522 case LibFunc::fabs:
5523 case LibFunc::fabsf:
5524 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005525 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005526 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005527 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005528 case LibFunc::fmin:
5529 case LibFunc::fminf:
5530 case LibFunc::fminl:
5531 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5532 return;
5533 break;
5534 case LibFunc::fmax:
5535 case LibFunc::fmaxf:
5536 case LibFunc::fmaxl:
5537 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5538 return;
5539 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005540 case LibFunc::sin:
5541 case LibFunc::sinf:
5542 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005543 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005544 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005545 break;
5546 case LibFunc::cos:
5547 case LibFunc::cosf:
5548 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005549 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005550 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005551 break;
5552 case LibFunc::sqrt:
5553 case LibFunc::sqrtf:
5554 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005555 case LibFunc::sqrt_finite:
5556 case LibFunc::sqrtf_finite:
5557 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005558 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005559 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005560 break;
5561 case LibFunc::floor:
5562 case LibFunc::floorf:
5563 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005564 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005565 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005566 break;
5567 case LibFunc::nearbyint:
5568 case LibFunc::nearbyintf:
5569 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005570 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005571 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005572 break;
5573 case LibFunc::ceil:
5574 case LibFunc::ceilf:
5575 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005576 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005577 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005578 break;
5579 case LibFunc::rint:
5580 case LibFunc::rintf:
5581 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005582 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005583 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005584 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005585 case LibFunc::round:
5586 case LibFunc::roundf:
5587 case LibFunc::roundl:
5588 if (visitUnaryFloatCall(I, ISD::FROUND))
5589 return;
5590 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005591 case LibFunc::trunc:
5592 case LibFunc::truncf:
5593 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005594 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005595 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005596 break;
5597 case LibFunc::log2:
5598 case LibFunc::log2f:
5599 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005600 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005601 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005602 break;
5603 case LibFunc::exp2:
5604 case LibFunc::exp2f:
5605 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005606 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005607 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005608 break;
5609 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005610 if (visitMemCmpCall(I))
5611 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005612 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005613 case LibFunc::memchr:
5614 if (visitMemChrCall(I))
5615 return;
5616 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005617 case LibFunc::strcpy:
5618 if (visitStrCpyCall(I, false))
5619 return;
5620 break;
5621 case LibFunc::stpcpy:
5622 if (visitStrCpyCall(I, true))
5623 return;
5624 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005625 case LibFunc::strcmp:
5626 if (visitStrCmpCall(I))
5627 return;
5628 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005629 case LibFunc::strlen:
5630 if (visitStrLenCall(I))
5631 return;
5632 break;
5633 case LibFunc::strnlen:
5634 if (visitStrNLenCall(I))
5635 return;
5636 break;
Dan Gohman575fad32008-09-03 16:12:24 +00005637 }
5638 }
Dan Gohman575fad32008-09-03 16:12:24 +00005639 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005640
Dan Gohman575fad32008-09-03 16:12:24 +00005641 SDValue Callee;
5642 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00005643 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005644 else
Eric Christopher58a24612014-10-08 09:50:54 +00005645 Callee = DAG.getExternalSymbol(RenameFn,
5646 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005647
Bill Wendling0602f392009-12-23 01:28:19 +00005648 // Check if we can potentially perform a tail call. More detailed checking is
5649 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00005650 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00005651}
5652
Benjamin Kramer355ce072011-03-26 16:35:10 +00005653namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00005654
Dan Gohman575fad32008-09-03 16:12:24 +00005655/// AsmOperandInfo - This contains information for each constraint that we are
5656/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00005657class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00005658public:
Dan Gohman575fad32008-09-03 16:12:24 +00005659 /// CallOperand - If this is the result output operand or a clobber
5660 /// this is null, otherwise it is the incoming operand to the CallInst.
5661 /// This gets modified as the asm is processed.
5662 SDValue CallOperand;
5663
5664 /// AssignedRegs - If this is a register or register class operand, this
5665 /// contains the set of register corresponding to the operand.
5666 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005667
John Thompson1094c802010-09-13 18:15:37 +00005668 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00005669 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00005670 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005671
Owen Anderson53aa7a92009-08-10 22:56:29 +00005672 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00005673 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00005674 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005675 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00005676 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00005677 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00005678 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005679
Chris Lattner3b1833c2008-10-17 17:05:25 +00005680 if (isa<BasicBlock>(CallOperandVal))
5681 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005682
Chris Lattner229907c2011-07-18 04:54:35 +00005683 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005684
Eric Christopher44804282011-05-09 20:04:43 +00005685 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00005686 // If this is an indirect operand, the operand is a pointer to the
5687 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005688 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00005689 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005690 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00005691 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005692 OpTy = PtrTy->getElementType();
5693 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005694
Eric Christopher44804282011-05-09 20:04:43 +00005695 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00005696 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00005697 if (STy->getNumElements() == 1)
5698 OpTy = STy->getElementType(0);
5699
Chris Lattner3b1833c2008-10-17 17:05:25 +00005700 // If OpTy is not a single value, it may be a struct/union that we
5701 // can tile with integers.
5702 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00005703 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005704 switch (BitSize) {
5705 default: break;
5706 case 1:
5707 case 8:
5708 case 16:
5709 case 32:
5710 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00005711 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00005712 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005713 break;
5714 }
5715 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005716
Chris Lattner3b1833c2008-10-17 17:05:25 +00005717 return TLI.getValueType(OpTy, true);
5718 }
Dan Gohman575fad32008-09-03 16:12:24 +00005719};
Dan Gohman4db93c92010-05-29 17:53:24 +00005720
John Thompsone8360b72010-10-29 17:29:13 +00005721typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5722
Benjamin Kramer355ce072011-03-26 16:35:10 +00005723} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00005724
Dan Gohman575fad32008-09-03 16:12:24 +00005725/// GetRegistersForValue - Assign registers (virtual or physical) for the
5726/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00005727/// register allocator to handle the assignment process. However, if the asm
5728/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00005729/// allocation. This produces generally horrible, but correct, code.
5730///
5731/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00005732///
Benjamin Kramer355ce072011-03-26 16:35:10 +00005733static void GetRegistersForValue(SelectionDAG &DAG,
5734 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005735 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00005736 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005737 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00005738
Dan Gohman575fad32008-09-03 16:12:24 +00005739 MachineFunction &MF = DAG.getMachineFunction();
5740 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005741
Dan Gohman575fad32008-09-03 16:12:24 +00005742 // If this is a constraint for a single physreg, or a constraint for a
5743 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00005744 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
5745 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
5746 OpInfo.ConstraintCode,
5747 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005748
5749 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00005750 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00005751 // If this is a FP input in an integer register (or visa versa) insert a bit
5752 // cast of the input value. More generally, handle any case where the input
5753 // value disagrees with the register class we plan to stick this in.
5754 if (OpInfo.Type == InlineAsm::isInput &&
5755 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005756 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00005757 // types are identical size, use a bitcast to convert (e.g. two differing
5758 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005759 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00005760 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005761 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005762 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005763 OpInfo.ConstraintVT = RegVT;
5764 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5765 // If the input is a FP value and we want it in FP registers, do a
5766 // bitcast to the corresponding integer type. This turns an f64 value
5767 // into i64, which can be passed with two i32 values on a 32-bit
5768 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005769 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00005770 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005771 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005772 OpInfo.ConstraintVT = RegVT;
5773 }
5774 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005775
Owen Anderson117c9e82009-08-12 00:36:31 +00005776 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005777 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005778
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005779 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00005780 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005781
5782 // If this is a constraint for a specific physical register, like {r17},
5783 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005784 if (unsigned AssignedReg = PhysReg.first) {
5785 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00005786 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00005787 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005788
Dan Gohman575fad32008-09-03 16:12:24 +00005789 // Get the actual register value type. This is important, because the user
5790 // may have asked for (e.g.) the AX register in i32 type. We need to
5791 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005792 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005793
Dan Gohman575fad32008-09-03 16:12:24 +00005794 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005795 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00005796
5797 // If this is an expanded reference, add the rest of the regs to Regs.
5798 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005799 TargetRegisterClass::iterator I = RC->begin();
5800 for (; *I != AssignedReg; ++I)
5801 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005802
Dan Gohman575fad32008-09-03 16:12:24 +00005803 // Already added the first reg.
5804 --NumRegs; ++I;
5805 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005806 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00005807 Regs.push_back(*I);
5808 }
5809 }
Bill Wendlingac087582009-12-22 01:25:10 +00005810
Dan Gohmand16aa542010-05-29 17:03:36 +00005811 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005812 return;
5813 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005814
Dan Gohman575fad32008-09-03 16:12:24 +00005815 // Otherwise, if this was a reference to an LLVM register class, create vregs
5816 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00005817 if (const TargetRegisterClass *RC = PhysReg.second) {
5818 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00005819 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00005820 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005821
Evan Cheng968c3b02009-03-23 08:01:15 +00005822 // Create the appropriate number of virtual registers.
5823 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5824 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00005825 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005826
Dan Gohmand16aa542010-05-29 17:03:36 +00005827 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00005828 return;
Dan Gohman575fad32008-09-03 16:12:24 +00005829 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005830
Dan Gohman575fad32008-09-03 16:12:24 +00005831 // Otherwise, we couldn't allocate enough registers for this.
5832}
5833
Dan Gohman575fad32008-09-03 16:12:24 +00005834/// visitInlineAsm - Handle a call to an InlineAsm object.
5835///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005836void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5837 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005838
5839 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00005840 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005841
Eric Christopher58a24612014-10-08 09:50:54 +00005842 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopher11e4df72015-02-26 22:38:43 +00005843 TargetLowering::AsmOperandInfoVector TargetConstraints =
5844 TLI.ParseConstraints(DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00005845
John Thompson1094c802010-09-13 18:15:37 +00005846 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005847
Dan Gohman575fad32008-09-03 16:12:24 +00005848 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5849 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00005850 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5851 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00005852 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005853
Patrik Hagglundf9934612012-12-19 15:19:11 +00005854 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00005855
5856 // Compute the value type for each operand.
5857 switch (OpInfo.Type) {
5858 case InlineAsm::isOutput:
5859 // Indirect outputs just consume an argument.
5860 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005861 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005862 break;
5863 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005864
Dan Gohman575fad32008-09-03 16:12:24 +00005865 // The return value of the call is this value. As such, there is no
5866 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00005867 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00005868 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00005869 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00005870 } else {
5871 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00005872 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00005873 }
5874 ++ResNo;
5875 break;
5876 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005877 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005878 break;
5879 case InlineAsm::isClobber:
5880 // Nothing to do.
5881 break;
5882 }
5883
5884 // If this is an input or an indirect output, process the call argument.
5885 // BasicBlocks are labels, currently appearing only in asm's.
5886 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005887 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005888 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005889 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00005890 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00005891 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005892
Eric Christopher58a24612014-10-08 09:50:54 +00005893 OpVT =
5894 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00005895 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005896
Dan Gohman575fad32008-09-03 16:12:24 +00005897 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005898
John Thompson1094c802010-09-13 18:15:37 +00005899 // Indirect operand accesses access memory.
5900 if (OpInfo.isIndirect)
5901 hasMemory = true;
5902 else {
5903 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005904 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00005905 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00005906 if (CType == TargetLowering::C_Memory) {
5907 hasMemory = true;
5908 break;
5909 }
5910 }
5911 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00005912 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005913
John Thompson1094c802010-09-13 18:15:37 +00005914 SDValue Chain, Flag;
5915
5916 // We won't need to flush pending loads if this asm doesn't touch
5917 // memory and is nonvolatile.
5918 if (hasMemory || IA->hasSideEffects())
5919 Chain = getRoot();
5920 else
5921 Chain = DAG.getRoot();
5922
Chris Lattner160e8ab2008-10-18 18:49:30 +00005923 // Second pass over the constraints: compute which constraint option to use
5924 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00005925 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00005926 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005927
John Thompson8118ef82010-09-24 22:24:05 +00005928 // If this is an output operand with a matching input operand, look up the
5929 // matching input. If their types mismatch, e.g. one is an integer, the
5930 // other is floating point, or their sizes are different, flag it as an
5931 // error.
5932 if (OpInfo.hasMatchingInput()) {
5933 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005934
John Thompson8118ef82010-09-24 22:24:05 +00005935 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00005936 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
5937 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
5938 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
5939 OpInfo.ConstraintVT);
5940 std::pair<unsigned, const TargetRegisterClass *> InputRC =
5941 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
5942 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00005943 if ((OpInfo.ConstraintVT.isInteger() !=
5944 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00005945 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00005946 report_fatal_error("Unsupported asm: input constraint"
5947 " with a matching output constraint of"
5948 " incompatible type!");
5949 }
5950 Input.ConstraintVT = OpInfo.ConstraintVT;
5951 }
5952 }
5953
Dan Gohman575fad32008-09-03 16:12:24 +00005954 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00005955 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00005956
Eric Christopher0cb6fd92013-01-11 18:12:39 +00005957 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5958 OpInfo.Type == InlineAsm::isClobber)
5959 continue;
5960
Dan Gohman575fad32008-09-03 16:12:24 +00005961 // If this is a memory input, and if the operand is not indirect, do what we
5962 // need to to provide an address for the memory input.
5963 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5964 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005965 assert((OpInfo.isMultipleAlternative ||
5966 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00005967 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005968
Dan Gohman575fad32008-09-03 16:12:24 +00005969 // Memory operands really want the address of the value. If we don't have
5970 // an indirect input, put it in the constpool if we can, otherwise spill
5971 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00005972 // TODO: This isn't quite right. We need to handle these according to
5973 // the addressing mode that the constraint wants. Also, this may take
5974 // an additional register for the computation and we don't want that
5975 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00005976
Dan Gohman575fad32008-09-03 16:12:24 +00005977 // If the operand is a float, integer, or vector constant, spill to a
5978 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005979 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00005980 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00005981 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005982 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00005983 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005984 } else {
5985 // Otherwise, create a stack slot and emit a store to it before the
5986 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00005987 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00005988 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5989 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00005990 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00005991 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00005992 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005993 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00005994 OpInfo.CallOperand, StackSlot,
5995 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00005996 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00005997 OpInfo.CallOperand = StackSlot;
5998 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005999
Dan Gohman575fad32008-09-03 16:12:24 +00006000 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00006001 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00006002
Dan Gohman575fad32008-09-03 16:12:24 +00006003 // It is now an indirect operand.
6004 OpInfo.isIndirect = true;
6005 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006006
Dan Gohman575fad32008-09-03 16:12:24 +00006007 // If this constraint is for a specific register, allocate it before
6008 // anything else.
6009 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00006010 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00006011 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006012
Dan Gohman575fad32008-09-03 16:12:24 +00006013 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00006014 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00006015 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6016 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006017
Dan Gohman575fad32008-09-03 16:12:24 +00006018 // C_Register operands have already been allocated, Other/Memory don't need
6019 // to be.
6020 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00006021 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006022 }
6023
Dan Gohman575fad32008-09-03 16:12:24 +00006024 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6025 std::vector<SDValue> AsmNodeOperands;
6026 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6027 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006028 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006029 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006030
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006031 // If we have a !srcloc metadata node associated with it, we want to attach
6032 // this to the ultimately generated inline asm machineinstr. To do this, we
6033 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006034 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006035 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006036
Chad Rosier9e1274f2012-10-30 19:11:54 +00006037 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6038 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006039 unsigned ExtraInfo = 0;
6040 if (IA->hasSideEffects())
6041 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6042 if (IA->isAlignStack())
6043 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006044 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006045 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006046
6047 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6048 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6049 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6050
6051 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006052 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006053
Chad Rosier86f60502012-10-30 20:01:12 +00006054 // Ideally, we would only check against memory constraints. However, the
6055 // meaning of an other constraint can be target-specific and we can't easily
6056 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6057 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006058 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6059 OpInfo.ConstraintType == TargetLowering::C_Other) {
6060 if (OpInfo.Type == InlineAsm::isInput)
6061 ExtraInfo |= InlineAsm::Extra_MayLoad;
6062 else if (OpInfo.Type == InlineAsm::isOutput)
6063 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006064 else if (OpInfo.Type == InlineAsm::isClobber)
6065 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006066 }
6067 }
6068
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006069 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo, getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006070 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006071
Dan Gohman575fad32008-09-03 16:12:24 +00006072 // Loop over all of the inputs, copying the operand values into the
6073 // appropriate registers and processing the output regs.
6074 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006075
Dan Gohman575fad32008-09-03 16:12:24 +00006076 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6077 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006078
Dan Gohman575fad32008-09-03 16:12:24 +00006079 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6080 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6081
6082 switch (OpInfo.Type) {
6083 case InlineAsm::isOutput: {
6084 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6085 OpInfo.ConstraintType != TargetLowering::C_Register) {
6086 // Memory output, or 'other' output (e.g. 'X' constraint).
6087 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6088
Daniel Sanders60f1db02015-03-13 12:45:09 +00006089 unsigned ConstraintID =
6090 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6091 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6092 "Failed to convert memory constraint code to constraint id.");
6093
Dan Gohman575fad32008-09-03 16:12:24 +00006094 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006095 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006096 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006097 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
6098 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006099 AsmNodeOperands.push_back(OpInfo.CallOperand);
6100 break;
6101 }
6102
6103 // Otherwise, this is a register or register class output.
6104
6105 // Copy the output from the appropriate register. Find a register that
6106 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006107 if (OpInfo.AssignedRegs.Regs.empty()) {
6108 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006109 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006110 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006111 Twine(OpInfo.ConstraintCode) + "'");
6112 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006113 }
Dan Gohman575fad32008-09-03 16:12:24 +00006114
6115 // If this is an indirect operand, store through the pointer after the
6116 // asm.
6117 if (OpInfo.isIndirect) {
6118 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6119 OpInfo.CallOperandVal));
6120 } else {
6121 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006122 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006123 // Concatenate this output onto the outputs list.
6124 RetValRegs.append(OpInfo.AssignedRegs);
6125 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006126
Dan Gohman575fad32008-09-03 16:12:24 +00006127 // Add information to the INLINEASM node to know that this register is
6128 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006129 OpInfo.AssignedRegs
6130 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6131 ? InlineAsm::Kind_RegDefEarlyClobber
6132 : InlineAsm::Kind_RegDef,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006133 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006134 break;
6135 }
6136 case InlineAsm::isInput: {
6137 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006138
Chris Lattner860df6e2008-10-17 16:47:46 +00006139 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006140 // If this is required to match an output register we have already set,
6141 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006142 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006143
Dan Gohman575fad32008-09-03 16:12:24 +00006144 // Scan until we find the definition we already emitted of this operand.
6145 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006146 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006147 for (; OperandNo; --OperandNo) {
6148 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006149 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006150 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006151 assert((InlineAsm::isRegDefKind(OpFlag) ||
6152 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6153 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006154 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006155 }
6156
Evan Cheng2e559232009-03-20 18:03:34 +00006157 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006158 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006159 if (InlineAsm::isRegDefKind(OpFlag) ||
6160 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006161 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006162 if (OpInfo.isIndirect) {
6163 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006164 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006165 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6166 " don't know how to handle tied "
6167 "indirect register inputs");
6168 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006169 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006170
Dan Gohman575fad32008-09-03 16:12:24 +00006171 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006172 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006173 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006174 MatchedRegs.RegVTs.push_back(RegVT);
6175 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006176 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006177 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006178 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006179 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6180 else {
6181 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006182 Ctx.emitError(CS.getInstruction(),
6183 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006184 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006185 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006186 }
6187 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006188 SDLoc dl = getCurSDLoc();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006189 // Use the produced MatchedRegs object to
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006190 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006191 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006192 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006193 true, OpInfo.getMatchedOperand(), dl,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006194 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006195 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006196 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006197
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006198 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6199 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6200 "Unexpected number of operands");
6201 // Add information to the INLINEASM node to know about this input.
6202 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006203 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006204 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6205 OpInfo.getMatchedOperand());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006206 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag, getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006207 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006208 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6209 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006210 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006211
Dale Johannesencaca5482010-07-13 20:17:05 +00006212 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006213 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6214 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006215 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006216
Dale Johannesencaca5482010-07-13 20:17:05 +00006217 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006218 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006219 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006220 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006221 if (Ops.empty()) {
6222 LLVMContext &Ctx = *DAG.getContext();
6223 Ctx.emitError(CS.getInstruction(),
6224 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006225 Twine(OpInfo.ConstraintCode) + "'");
6226 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006227 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006228
Dan Gohman575fad32008-09-03 16:12:24 +00006229 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006230 unsigned ResOpType =
6231 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006232 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006233 getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006234 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006235 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6236 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006237 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006238
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006239 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006240 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006241 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006242 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006243
Daniel Sanders60f1db02015-03-13 12:45:09 +00006244 unsigned ConstraintID =
6245 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6246 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6247 "Failed to convert memory constraint code to constraint id.");
6248
Dan Gohman575fad32008-09-03 16:12:24 +00006249 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006250 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006251 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006252 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
6253 getCurSDLoc(),
6254 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006255 AsmNodeOperands.push_back(InOperandVal);
6256 break;
6257 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006258
Dan Gohman575fad32008-09-03 16:12:24 +00006259 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6260 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6261 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006262
6263 // TODO: Support this.
6264 if (OpInfo.isIndirect) {
6265 LLVMContext &Ctx = *DAG.getContext();
6266 Ctx.emitError(CS.getInstruction(),
6267 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006268 "for constraint '" +
6269 Twine(OpInfo.ConstraintCode) + "'");
6270 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006271 }
Dan Gohman575fad32008-09-03 16:12:24 +00006272
6273 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006274 if (OpInfo.AssignedRegs.Regs.empty()) {
6275 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006276 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006277 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006278 Twine(OpInfo.ConstraintCode) + "'");
6279 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006280 }
Dan Gohman575fad32008-09-03 16:12:24 +00006281
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006282 SDLoc dl = getCurSDLoc();
6283
6284 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006285 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006286
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006287 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006288 dl, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006289 break;
6290 }
6291 case InlineAsm::isClobber: {
6292 // Add the clobbered value to the operand list, so that the register
6293 // allocator is aware that the physreg got clobbered.
6294 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006295 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006296 false, 0, getCurSDLoc(), DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006297 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006298 break;
6299 }
6300 }
6301 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006302
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006303 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006304 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006305 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006306
Andrew Trickef9de2a2013-05-25 02:42:55 +00006307 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006308 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006309 Flag = Chain.getValue(1);
6310
6311 // If this asm returns a register value, copy the result from that register
6312 // and set it as the value of the call.
6313 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006314 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006315 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006316
Chris Lattner160e8ab2008-10-18 18:49:30 +00006317 // FIXME: Why don't we do this for inline asms with MRVs?
6318 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006319 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006320
Chris Lattner160e8ab2008-10-18 18:49:30 +00006321 // If any of the results of the inline asm is a vector, it may have the
6322 // wrong width/num elts. This can happen for register classes that can
6323 // contain multiple different value types. The preg or vreg allocated may
6324 // not have the same VT as was expected. Convert it to the right type
6325 // with bit_convert.
6326 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006327 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006328 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006329
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006330 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006331 ResultType.isInteger() && Val.getValueType().isInteger()) {
6332 // If a result value was tied to an input value, the computed result may
6333 // have a wider width than the expected result. Extract the relevant
6334 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006335 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006336 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006337
Chris Lattner160e8ab2008-10-18 18:49:30 +00006338 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006339 }
Dan Gohman6de25562008-10-18 01:03:45 +00006340
Dan Gohman575fad32008-09-03 16:12:24 +00006341 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006342 // Don't need to use this as a chain in this case.
6343 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6344 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006345 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006346
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006347 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006348
Dan Gohman575fad32008-09-03 16:12:24 +00006349 // Process indirect outputs, first output all of the flagged copies out of
6350 // physregs.
6351 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6352 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006353 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006354 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006355 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006356 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6357 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006358
Dan Gohman575fad32008-09-03 16:12:24 +00006359 // Emit the non-flagged stores from the physregs.
6360 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006361 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006362 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006363 StoresToEmit[i].first,
6364 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006365 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006366 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006367 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006368 }
6369
Dan Gohman575fad32008-09-03 16:12:24 +00006370 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006371 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006372
Dan Gohman575fad32008-09-03 16:12:24 +00006373 DAG.setRoot(Chain);
6374}
6375
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006376void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006377 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006378 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006379 getValue(I.getArgOperand(0)),
6380 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006381}
6382
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006383void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006384 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6385 const DataLayout &DL = *TLI.getDataLayout();
6386 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006387 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006388 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006389 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006390 setValue(&I, V);
6391 DAG.setRoot(V.getValue(1));
6392}
6393
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006394void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006395 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006396 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006397 getValue(I.getArgOperand(0)),
6398 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006399}
6400
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006401void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006402 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006403 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006404 getValue(I.getArgOperand(0)),
6405 getValue(I.getArgOperand(1)),
6406 DAG.getSrcValue(I.getArgOperand(0)),
6407 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006408}
6409
Andrew Trick74f4c742013-10-31 17:18:24 +00006410/// \brief Lower an argument list according to the target calling convention.
6411///
6412/// \return A tuple of <return-value, token-chain>
6413///
6414/// This is a helper for lowering intrinsics that follow a target calling
6415/// convention or require stack pointer adjustment. Only a subset of the
6416/// intrinsic's operands need to participate in the calling convention.
6417std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006418SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006419 unsigned NumArgs, SDValue Callee,
Sanjoy Das84153c42015-05-05 23:06:52 +00006420 Type *ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006421 MachineBasicBlock *LandingPad,
6422 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006423 TargetLowering::ArgListTy Args;
6424 Args.reserve(NumArgs);
6425
6426 // Populate the argument list.
6427 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006428 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6429 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006430 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006431
6432 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6433
6434 TargetLowering::ArgListEntry Entry;
6435 Entry.Node = getValue(V);
6436 Entry.Ty = V->getType();
6437 Entry.setAttributes(&CS, AttrI);
6438 Args.push_back(Entry);
6439 }
6440
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006441 TargetLowering::CallLoweringInfo CLI(DAG);
6442 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Sanjoy Das84153c42015-05-05 23:06:52 +00006443 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006444 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006445
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006446 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006447}
6448
Andrew Trick4a1abb72013-11-22 19:07:36 +00006449/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6450/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006451///
6452/// Constants are converted to TargetConstants purely as an optimization to
6453/// avoid constant materialization and register allocation.
6454///
6455/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6456/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6457/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6458/// address materialization and register allocation, but may also be required
6459/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6460/// alloca in the entry block, then the runtime may assume that the alloca's
6461/// StackMap location can be read immediately after compilation and that the
6462/// location is valid at any point during execution (this is similar to the
6463/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6464/// only available in a register, then the runtime would need to trap when
6465/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006466static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006467 SDLoc DL, SmallVectorImpl<SDValue> &Ops,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006468 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006469 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6470 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006471 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6472 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006473 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006474 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006475 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006476 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6477 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6478 Ops.push_back(
6479 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006480 } else
6481 Ops.push_back(OpVal);
6482 }
6483}
6484
Andrew Trick74f4c742013-10-31 17:18:24 +00006485/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6486void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6487 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6488 // [live variables...])
6489
6490 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6491
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006492 SDValue Chain, InFlag, Callee, NullPtr;
6493 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006494
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006495 SDLoc DL = getCurSDLoc();
6496 Callee = getValue(CI.getCalledValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006497 NullPtr = DAG.getIntPtrConstant(0, DL, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006498
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006499 // The stackmap intrinsic only records the live variables (the arguemnts
6500 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6501 // intrinsic, this won't be lowered to a function call. This means we don't
6502 // have to worry about calling conventions and target specific lowering code.
6503 // Instead we perform the call lowering right here.
6504 //
6505 // chain, flag = CALLSEQ_START(chain, 0)
6506 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6507 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6508 //
6509 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6510 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006511
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006512 // Add the <id> and <numBytes> constants.
6513 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6514 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006515 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006516 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6517 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006518 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
6519 MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006520
Andrew Trick74f4c742013-10-31 17:18:24 +00006521 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006522 addStackMapLiveVars(&CI, 2, DL, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006523
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006524 // We are not pushing any register mask info here on the operands list,
6525 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006526
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006527 // Push the chain and the glue flag.
6528 Ops.push_back(Chain);
6529 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006530
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006531 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006532 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006533 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6534 Chain = SDValue(SM, 0);
6535 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006536
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006537 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006538
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006539 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006540
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006541 // Set the root to the target-lowered call chain.
6542 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006543
6544 // Inform the Frame Information that we have a stackmap in this function.
6545 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006546}
6547
6548/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006549void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6550 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006551 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006552 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006553 // i8* <target>,
6554 // i32 <numArgs>,
6555 // [Args...],
6556 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006557
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006558 CallingConv::ID CC = CS.getCallingConv();
6559 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6560 bool HasDef = !CS->getType()->isVoidTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006561 SDLoc dl = getCurSDLoc();
Lang Hames65613a62015-04-22 06:02:31 +00006562 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
6563
6564 // Handle immediate and symbolic callees.
6565 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006566 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
Lang Hames65613a62015-04-22 06:02:31 +00006567 /*isTarget=*/true);
6568 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
6569 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
6570 SDLoc(SymbolicCallee),
6571 SymbolicCallee->getValueType(0));
Andrew Trick74f4c742013-10-31 17:18:24 +00006572
6573 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006574 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006575 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006576
6577 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006578 // Intrinsics include all meta-operands up to but not including CC.
6579 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006580 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006581 "Not enough arguments provided to the patchpoint intrinsic");
6582
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006583 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006584 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Sanjoy Das84153c42015-05-05 23:06:52 +00006585 Type *ReturnTy =
6586 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Andrew Trick74f4c742013-10-31 17:18:24 +00006587 std::pair<SDValue, SDValue> Result =
Sanjoy Das84153c42015-05-05 23:06:52 +00006588 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006589 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006590
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006591 SDNode *CallEnd = Result.second.getNode();
6592 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006593 CallEnd = CallEnd->getOperand(0).getNode();
6594
Andrew Trick74f4c742013-10-31 17:18:24 +00006595 /// Get a call instruction from the call sequence chain.
6596 /// Tail calls are not allowed.
6597 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6598 "Expected a callseq node.");
6599 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006600 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00006601
6602 // Replace the target specific call node with the patchable intrinsic.
6603 SmallVector<SDValue, 8> Ops;
6604
Andrew Tricka2428e02013-11-22 19:07:33 +00006605 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006606 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006607 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006608 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006609 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006610 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006611 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
6612 MVT::i32));
Andrew Tricka2428e02013-11-22 19:07:33 +00006613
Lang Hames65613a62015-04-22 06:02:31 +00006614 // Add the callee.
6615 Ops.push_back(Callee);
Andrew Trick74f4c742013-10-31 17:18:24 +00006616
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006617 // Adjust <numArgs> to account for any arguments that have been passed on the
6618 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006619 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006620 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
6621 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006622 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006623
6624 // Add the calling convention
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006625 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006626
6627 // Add the arguments we omitted previously. The register allocator should
6628 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006629 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006630 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006631 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006632
Andrew Tricka2428e02013-11-22 19:07:33 +00006633 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006634 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00006635 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00006636
6637 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006638 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006639
6640 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006641 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006642 Ops.push_back(*(Call->op_end()-2));
6643 else
6644 Ops.push_back(*(Call->op_end()-1));
6645
6646 // Push the chain (this is originally the first operand of the call, but
6647 // becomes now the last or second to last operand).
6648 Ops.push_back(*(Call->op_begin()));
6649
6650 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006651 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006652 Ops.push_back(*(Call->op_end()-1));
6653
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006654 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006655 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006656 // Create the return types based on the intrinsic definition
6657 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6658 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006659 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006660 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006661
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006662 // There is always a chain and a glue type at the end
6663 ValueVTs.push_back(MVT::Other);
6664 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00006665 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006666 } else
6667 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6668
6669 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00006670 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006671 dl, NodeTys, Ops);
Andrew Trick6664df12013-11-05 22:44:04 +00006672
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006673 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006674 if (HasDef) {
6675 if (IsAnyRegCC)
6676 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006677 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006678 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006679 }
Andrew Trick6664df12013-11-05 22:44:04 +00006680
6681 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006682 // call sequence. Furthermore the location of the chain and glue can change
6683 // when the AnyReg calling convention is used and the intrinsic returns a
6684 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006685 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006686 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
6687 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
6688 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
6689 } else
6690 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00006691 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006692
6693 // Inform the Frame Information that we have a patchpoint in this function.
6694 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00006695}
6696
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006697/// Returns an AttributeSet representing the attributes applied to the return
6698/// value of the given call.
6699static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
6700 SmallVector<Attribute::AttrKind, 2> Attrs;
6701 if (CLI.RetSExt)
6702 Attrs.push_back(Attribute::SExt);
6703 if (CLI.RetZExt)
6704 Attrs.push_back(Attribute::ZExt);
6705 if (CLI.IsInReg)
6706 Attrs.push_back(Attribute::InReg);
6707
6708 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
6709 Attrs);
6710}
6711
Dan Gohman575fad32008-09-03 16:12:24 +00006712/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006713/// implementation, which just calls LowerCall.
6714/// FIXME: When all targets are
6715/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00006716std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00006717TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00006718 // Handle the incoming return values from the call.
6719 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006720 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00006721 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006722 SmallVector<uint64_t, 4> Offsets;
6723 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
6724
6725 SmallVector<ISD::OutputArg, 4> Outs;
6726 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
6727
6728 bool CanLowerReturn =
6729 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
6730 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
6731
6732 SDValue DemoteStackSlot;
6733 int DemoteStackIdx = -100;
6734 if (!CanLowerReturn) {
6735 // FIXME: equivalent assert?
6736 // assert(!CS.hasInAllocaArgument() &&
6737 // "sret demotion is incompatible with inalloca");
6738 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
6739 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
6740 MachineFunction &MF = CLI.DAG.getMachineFunction();
6741 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
6742 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
6743
6744 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
6745 ArgListEntry Entry;
6746 Entry.Node = DemoteStackSlot;
6747 Entry.Ty = StackSlotPtrType;
6748 Entry.isSExt = false;
6749 Entry.isZExt = false;
6750 Entry.isInReg = false;
6751 Entry.isSRet = true;
6752 Entry.isNest = false;
6753 Entry.isByVal = false;
6754 Entry.isReturned = false;
6755 Entry.Alignment = Align;
6756 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
6757 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00006758
6759 // sret demotion isn't compatible with tail-calls, since the sret argument
6760 // points into the callers stack frame.
6761 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006762 } else {
6763 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6764 EVT VT = RetTys[I];
6765 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6766 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6767 for (unsigned i = 0; i != NumRegs; ++i) {
6768 ISD::InputArg MyFlags;
6769 MyFlags.VT = RegisterVT;
6770 MyFlags.ArgVT = VT;
6771 MyFlags.Used = CLI.IsReturnValueUsed;
6772 if (CLI.RetSExt)
6773 MyFlags.Flags.setSExt();
6774 if (CLI.RetZExt)
6775 MyFlags.Flags.setZExt();
6776 if (CLI.IsInReg)
6777 MyFlags.Flags.setInReg();
6778 CLI.Ins.push_back(MyFlags);
6779 }
Stephen Lin699808c2013-04-30 22:49:28 +00006780 }
6781 }
6782
Dan Gohman575fad32008-09-03 16:12:24 +00006783 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006784 CLI.Outs.clear();
6785 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00006786 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00006787 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006788 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00006789 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00006790 Type *FinalType = Args[i].Ty;
6791 if (Args[i].isByVal)
6792 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
6793 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
6794 FinalType, CLI.CallConv, CLI.IsVarArg);
6795 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
6796 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006797 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00006798 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00006799 SDValue Op = SDValue(Args[i].Node.getNode(),
6800 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00006801 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00006802 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006803
6804 if (Args[i].isZExt)
6805 Flags.setZExt();
6806 if (Args[i].isSExt)
6807 Flags.setSExt();
6808 if (Args[i].isInReg)
6809 Flags.setInReg();
6810 if (Args[i].isSRet)
6811 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006812 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00006813 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006814 if (Args[i].isInAlloca) {
6815 Flags.setInAlloca();
6816 // Set the byval flag for CCAssignFn callbacks that don't know about
6817 // inalloca. This way we can know how many bytes we should've allocated
6818 // and how many bytes a callee cleanup function will pop. If we port
6819 // inalloca to more targets, we'll have to add custom inalloca handling
6820 // in the various CC lowering callbacks.
6821 Flags.setByVal();
6822 }
6823 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00006824 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6825 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006826 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00006827 // For ByVal, alignment should come from FE. BE will guess if this
6828 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00006829 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00006830 if (Args[i].Alignment)
6831 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00006832 else
6833 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006834 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00006835 }
6836 if (Args[i].isNest)
6837 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00006838 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00006839 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00006840 Flags.setOrigAlign(OriginalAlignment);
6841
Patrik Hagglundbad545c2012-12-19 11:48:16 +00006842 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006843 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00006844 SmallVector<SDValue, 4> Parts(NumParts);
6845 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6846
6847 if (Args[i].isSExt)
6848 ExtendKind = ISD::SIGN_EXTEND;
6849 else if (Args[i].isZExt)
6850 ExtendKind = ISD::ZERO_EXTEND;
6851
Stephen Lin699808c2013-04-30 22:49:28 +00006852 // Conservatively only handle 'returned' on non-vectors for now
6853 if (Args[i].isReturned && !Op.getValueType().isVector()) {
6854 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
6855 "unexpected use of 'returned'");
6856 // Before passing 'returned' to the target lowering code, ensure that
6857 // either the register MVT and the actual EVT are the same size or that
6858 // the return value and argument are extended in the same way; in these
6859 // cases it's safe to pass the argument register value unchanged as the
6860 // return register value (although it's at the target's option whether
6861 // to do so)
6862 // TODO: allow code generation to take advantage of partially preserved
6863 // registers rather than clobbering the entire register when the
6864 // parameter extension method is not compatible with the return
6865 // extension method
6866 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
6867 (ExtendKind != ISD::ANY_EXTEND &&
6868 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
6869 Flags.setReturned();
6870 }
6871
Craig Topperc0196b12014-04-14 00:51:57 +00006872 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
6873 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00006874
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006875 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00006876 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00006877 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00006878 i < CLI.NumFixedArgs,
6879 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006880 if (NumParts > 1 && j == 0)
6881 MyFlags.Flags.setSplit();
6882 else if (j != 0)
6883 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00006884
Justin Holewinskiaa583972012-05-25 16:35:28 +00006885 CLI.Outs.push_back(MyFlags);
6886 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00006887 }
Tim Northovere95c5b32015-02-24 17:22:34 +00006888
6889 if (NeedsRegBlock && Value == NumValues - 1)
6890 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00006891 }
6892 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006893
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006894 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00006895 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00006896
6897 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006898 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00006899 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006900 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006901 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006902 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006903 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006904
6905 // For a tail call, the return value is merely live-out and there aren't
6906 // any nodes in the DAG representing it. Return a special value to
6907 // indicate that a tail call has been emitted and no more Instructions
6908 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006909 if (CLI.IsTailCall) {
6910 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006911 return std::make_pair(SDValue(), SDValue());
6912 }
6913
Justin Holewinskiaa583972012-05-25 16:35:28 +00006914 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00006915 assert(InVals[i].getNode() &&
6916 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006917 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00006918 "LowerCall emitted a value with the wrong type!");
6919 });
6920
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006921 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006922 if (!CanLowerReturn) {
6923 // The instruction result is the result of loading from the
6924 // hidden sret parameter.
6925 SmallVector<EVT, 1> PVTs;
6926 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006927
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006928 ComputeValueVTs(*this, PtrRetTy, PVTs);
6929 assert(PVTs.size() == 1 && "Pointers should fit in one register");
6930 EVT PtrVT = PVTs[0];
6931
6932 unsigned NumValues = RetTys.size();
6933 ReturnValues.resize(NumValues);
6934 SmallVector<SDValue, 4> Chains(NumValues);
6935
6936 for (unsigned i = 0; i < NumValues; ++i) {
6937 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006938 CLI.DAG.getConstant(Offsets[i], CLI.DL,
6939 PtrVT));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006940 SDValue L = CLI.DAG.getLoad(
6941 RetTys[i], CLI.DL, CLI.Chain, Add,
6942 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
6943 false, false, 1);
6944 ReturnValues[i] = L;
6945 Chains[i] = L.getValue(1);
6946 }
6947
6948 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
6949 } else {
6950 // Collect the legal value parts into potentially illegal values
6951 // that correspond to the original function's return values.
6952 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6953 if (CLI.RetSExt)
6954 AssertOp = ISD::AssertSext;
6955 else if (CLI.RetZExt)
6956 AssertOp = ISD::AssertZext;
6957 unsigned CurReg = 0;
6958 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6959 EVT VT = RetTys[I];
6960 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6961 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6962
6963 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
6964 NumRegs, RegisterVT, VT, nullptr,
6965 AssertOp));
6966 CurReg += NumRegs;
6967 }
6968
6969 // For a function returning void, there is no return value. We can't create
6970 // such a node, so we just return a null return value in that case. In
6971 // that case, nothing will actually look at the value.
6972 if (ReturnValues.empty())
6973 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006974 }
6975
Justin Holewinskiaa583972012-05-25 16:35:28 +00006976 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006977 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006978 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00006979}
6980
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006981void TargetLowering::LowerOperationWrapper(SDNode *N,
6982 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006983 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006984 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00006985 if (Res.getNode())
6986 Results.push_back(Res);
6987}
6988
Dan Gohman21cea8a2010-04-17 15:26:15 +00006989SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006990 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00006991}
6992
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006993void
6994SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00006995 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00006996 assert((Op.getOpcode() != ISD::CopyFromReg ||
6997 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6998 "Copy from a reg to the same reg!");
6999 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
7000
Eric Christopher58a24612014-10-08 09:50:54 +00007001 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7002 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00007003 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00007004
7005 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
7006 FuncInfo.PreferredExtendType.end())
7007 ? ISD::ANY_EXTEND
7008 : FuncInfo.PreferredExtendType[V];
7009 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00007010 PendingExports.push_back(Chain);
7011}
7012
7013#include "llvm/CodeGen/SelectionDAGISel.h"
7014
Eli Friedman441a01a2011-05-05 16:53:34 +00007015/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
7016/// entry block, return true. This includes arguments used by switches, since
7017/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007018static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007019 // With FastISel active, we may be splitting blocks, so force creation
7020 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007021 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00007022 return A->use_empty();
7023
7024 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007025 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007026 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7027 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007028
Eli Friedman441a01a2011-05-05 16:53:34 +00007029 return true;
7030}
7031
Eli Bendersky33ebf832013-02-28 23:09:18 +00007032void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007033 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007034 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007035 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007036 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007037
Dan Gohmand16aa542010-05-29 17:03:36 +00007038 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007039 // Put in an sret pointer parameter before all the other parameters.
7040 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007041 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007042
7043 // NOTE: Assuming that a pointer will never break down to more than one VT
7044 // or one register.
7045 ISD::ArgFlagsTy Flags;
7046 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007047 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007048 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7049 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007050 Ins.push_back(RetArg);
7051 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007052
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007053 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007054 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007055 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007056 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007057 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007058 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007059 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007060 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007061 Type *FinalType = I->getType();
7062 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7063 FinalType = cast<PointerType>(FinalType)->getElementType();
7064 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7065 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007066 for (unsigned Value = 0, NumValues = ValueVTs.size();
7067 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007068 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007069 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007070 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007071 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007072
Bill Wendling94dcaf82012-12-30 12:45:13 +00007073 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007074 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007075 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007076 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007077 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007078 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007079 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007080 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007081 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007082 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007083 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7084 Flags.setInAlloca();
7085 // Set the byval flag for CCAssignFn callbacks that don't know about
7086 // inalloca. This way we can know how many bytes we should've allocated
7087 // and how many bytes a callee cleanup function will pop. If we port
7088 // inalloca to more targets, we'll have to add custom inalloca handling
7089 // in the various CC lowering callbacks.
7090 Flags.setByVal();
7091 }
7092 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007093 PointerType *Ty = cast<PointerType>(I->getType());
7094 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007095 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007096 // For ByVal, alignment should be passed from FE. BE will guess if
7097 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007098 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007099 if (F.getParamAlignment(Idx))
7100 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007101 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007102 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007103 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007104 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007105 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007106 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007107 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007108 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007109 Flags.setOrigAlign(OriginalAlignment);
7110
Bill Wendlingf7719082013-06-06 00:43:09 +00007111 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7112 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007113 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007114 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7115 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007116 if (NumRegs > 1 && i == 0)
7117 MyFlags.Flags.setSplit();
7118 // if it isn't first piece, alignment must be 1
7119 else if (i > 0)
7120 MyFlags.Flags.setOrigAlign(1);
7121 Ins.push_back(MyFlags);
7122 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007123 if (NeedsRegBlock && Value == NumValues - 1)
7124 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007125 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007126 }
7127 }
7128
7129 // Call the target to set up the argument values.
7130 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007131 SDValue NewRoot = TLI->LowerFormalArguments(
7132 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007133
7134 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007135 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007136 "LowerFormalArguments didn't return a valid chain!");
7137 assert(InVals.size() == Ins.size() &&
7138 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007139 DEBUG({
7140 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7141 assert(InVals[i].getNode() &&
7142 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007143 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007144 "LowerFormalArguments emitted a value with the wrong type!");
7145 }
7146 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007147
Dan Gohman695d8112009-08-06 15:37:27 +00007148 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007149 DAG.setRoot(NewRoot);
7150
7151 // Set up the argument values.
7152 unsigned i = 0;
7153 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007154 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007155 // Create a virtual register for the sret pointer, and put in a copy
7156 // from the sret argument into it.
7157 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007158 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007159 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007160 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007161 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007162 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007163 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007164
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007165 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007166 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007167 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007168 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007169 NewRoot =
7170 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007171 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007172
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007173 // i indexes lowered arguments. Bump it past the hidden sret argument.
7174 // Idx indexes LLVM arguments. Don't touch it.
7175 ++i;
7176 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007177
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007178 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007179 ++I, ++Idx) {
7180 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007181 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007182 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007183 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007184
7185 // If this argument is unused then remember its value. It is used to generate
7186 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007187 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007188 SDB->setUnusedArgValue(I, InVals[i]);
7189
Adrian Prantl9c930592013-05-16 23:44:12 +00007190 // Also remember any frame index for use in FastISel.
7191 if (FrameIndexSDNode *FI =
7192 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7193 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7194 }
7195
Eli Friedman441a01a2011-05-05 16:53:34 +00007196 for (unsigned Val = 0; Val != NumValues; ++Val) {
7197 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007198 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7199 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007200
7201 if (!I->use_empty()) {
7202 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007203 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007204 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007205 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007206 AssertOp = ISD::AssertZext;
7207
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007208 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007209 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007210 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007211 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007212
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007213 i += NumParts;
7214 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007215
Eli Friedman441a01a2011-05-05 16:53:34 +00007216 // We don't need to do anything else for unused arguments.
7217 if (ArgValues.empty())
7218 continue;
7219
Devang Patel9d904e12011-09-08 22:59:09 +00007220 // Note down frame index.
7221 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007222 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007223 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007224
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007225 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007226 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007227
Eli Friedman441a01a2011-05-05 16:53:34 +00007228 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007229 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007230 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007231 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7232 if (FrameIndexSDNode *FI =
7233 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7234 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7235 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007236
Eli Friedman441a01a2011-05-05 16:53:34 +00007237 // If this argument is live outside of the entry block, insert a copy from
7238 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007239 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007240 // If we can, though, try to skip creating an unnecessary vreg.
7241 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007242 // general. It's also subtly incompatible with the hacks FastISel
7243 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007244 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7245 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7246 FuncInfo->ValueMap[I] = Reg;
7247 continue;
7248 }
7249 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007250 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007251 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007252 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007253 }
Dan Gohman575fad32008-09-03 16:12:24 +00007254 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007255
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007256 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007257
7258 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007259 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007260}
7261
7262/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7263/// ensure constants are generated when needed. Remember the virtual registers
7264/// that need to be added to the Machine PHI nodes as input. We cannot just
7265/// directly add them, because expansion might result in multiple MBB's for one
7266/// BB. As such, the start of the BB might correspond to a different MBB than
7267/// the end.
7268///
7269void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007270SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007271 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007272
7273 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7274
Hans Wennborg5b646572015-03-19 00:57:51 +00007275 // Check PHI nodes in successors that expect a value to be available from this
7276 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007277 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007278 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007279 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007280 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007281
Dan Gohman575fad32008-09-03 16:12:24 +00007282 // If this terminator has multiple identical successors (common for
7283 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007284 if (!SuccsHandled.insert(SuccMBB).second)
7285 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007286
Dan Gohman575fad32008-09-03 16:12:24 +00007287 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007288
7289 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7290 // nodes and Machine PHI nodes, but the incoming operands have not been
7291 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007292 for (BasicBlock::const_iterator I = SuccBB->begin();
7293 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007294 // Ignore dead phi's.
7295 if (PN->use_empty()) continue;
7296
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007297 // Skip empty types
7298 if (PN->getType()->isEmptyTy())
7299 continue;
7300
Dan Gohman575fad32008-09-03 16:12:24 +00007301 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007302 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007303
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007304 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007305 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007306 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007307 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007308 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007309 }
7310 Reg = RegOut;
7311 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007312 DenseMap<const Value *, unsigned>::iterator I =
7313 FuncInfo.ValueMap.find(PHIOp);
7314 if (I != FuncInfo.ValueMap.end())
7315 Reg = I->second;
7316 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007317 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007318 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007319 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007320 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007321 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007322 }
7323 }
7324
7325 // Remember that this register needs to added to the machine PHI node as
7326 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007327 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007328 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7329 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007330 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007331 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007332 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007333 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007334 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007335 Reg += NumRegisters;
7336 }
7337 }
7338 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007339
Dan Gohmanc594eab2010-04-22 20:46:50 +00007340 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007341}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007342
7343/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7344/// is 0.
7345MachineBasicBlock *
7346SelectionDAGBuilder::StackProtectorDescriptor::
7347AddSuccessorMBB(const BasicBlock *BB,
7348 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007349 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007350 MachineBasicBlock *SuccMBB) {
7351 // If SuccBB has not been created yet, create it.
7352 if (!SuccMBB) {
7353 MachineFunction *MF = ParentMBB->getParent();
7354 MachineFunction::iterator BBI = ParentMBB;
7355 SuccMBB = MF->CreateMachineBasicBlock(BB);
7356 MF->insert(++BBI, SuccMBB);
7357 }
7358 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007359 ParentMBB->addSuccessor(
7360 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007361 return SuccMBB;
7362}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007363
7364MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7365 MachineFunction::iterator I = MBB;
7366 if (++I == FuncInfo.MF->end())
7367 return nullptr;
7368 return I;
7369}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007370
7371/// During lowering new call nodes can be created (such as memset, etc.).
7372/// Those will become new roots of the current DAG, but complications arise
7373/// when they are tail calls. In such cases, the call lowering will update
7374/// the root, but the builder still needs to know that a tail call has been
7375/// lowered in order to avoid generating an additional return.
7376void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7377 // If the node is null, we do have a tail call.
7378 if (MaybeTC.getNode() != nullptr)
7379 DAG.setRoot(MaybeTC);
7380 else
7381 HasTailCall = true;
7382}
7383
Hans Wennborg0867b152015-04-23 16:45:24 +00007384bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters,
7385 unsigned *TotalCases, unsigned First,
7386 unsigned Last) {
7387 assert(Last >= First);
7388 assert(TotalCases[Last] >= TotalCases[First]);
7389
7390 APInt LowCase = Clusters[First].Low->getValue();
7391 APInt HighCase = Clusters[Last].High->getValue();
7392 assert(LowCase.getBitWidth() == HighCase.getBitWidth());
7393
7394 // FIXME: A range of consecutive cases has 100% density, but only requires one
7395 // comparison to lower. We should discriminate against such consecutive ranges
7396 // in jump tables.
7397
7398 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100);
7399 uint64_t Range = Diff + 1;
7400
7401 uint64_t NumCases =
7402 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
7403
7404 assert(NumCases < UINT64_MAX / 100);
7405 assert(Range >= NumCases);
7406
7407 return NumCases * 100 >= Range * MinJumpTableDensity;
7408}
7409
7410static inline bool areJTsAllowed(const TargetLowering &TLI) {
7411 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
7412 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
7413}
7414
7415bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters,
7416 unsigned First, unsigned Last,
7417 const SwitchInst *SI,
7418 MachineBasicBlock *DefaultMBB,
7419 CaseCluster &JTCluster) {
7420 assert(First <= Last);
7421
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007422 uint32_t Weight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007423 unsigned NumCmps = 0;
7424 std::vector<MachineBasicBlock*> Table;
7425 DenseMap<MachineBasicBlock*, uint32_t> JTWeights;
7426 for (unsigned I = First; I <= Last; ++I) {
7427 assert(Clusters[I].Kind == CC_Range);
7428 Weight += Clusters[I].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007429 assert(Weight >= Clusters[I].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007430 APInt Low = Clusters[I].Low->getValue();
7431 APInt High = Clusters[I].High->getValue();
7432 NumCmps += (Low == High) ? 1 : 2;
7433 if (I != First) {
7434 // Fill the gap between this and the previous cluster.
7435 APInt PreviousHigh = Clusters[I - 1].High->getValue();
7436 assert(PreviousHigh.slt(Low));
7437 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
7438 for (uint64_t J = 0; J < Gap; J++)
7439 Table.push_back(DefaultMBB);
7440 }
Hans Wennborgec679a82015-04-24 16:53:55 +00007441 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
7442 for (uint64_t J = 0; J < ClusterSize; ++J)
Hans Wennborg0867b152015-04-23 16:45:24 +00007443 Table.push_back(Clusters[I].MBB);
7444 JTWeights[Clusters[I].MBB] += Clusters[I].Weight;
7445 }
7446
7447 unsigned NumDests = JTWeights.size();
7448 if (isSuitableForBitTests(NumDests, NumCmps,
7449 Clusters[First].Low->getValue(),
7450 Clusters[Last].High->getValue())) {
7451 // Clusters[First..Last] should be lowered as bit tests instead.
7452 return false;
7453 }
7454
7455 // Create the MBB that will load from and jump through the table.
7456 // Note: We create it here, but it's not inserted into the function yet.
7457 MachineFunction *CurMF = FuncInfo.MF;
7458 MachineBasicBlock *JumpTableMBB =
7459 CurMF->CreateMachineBasicBlock(SI->getParent());
7460
7461 // Add successors. Note: use table order for determinism.
7462 SmallPtrSet<MachineBasicBlock *, 8> Done;
7463 for (MachineBasicBlock *Succ : Table) {
7464 if (Done.count(Succ))
7465 continue;
7466 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]);
7467 Done.insert(Succ);
7468 }
7469
7470 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7471 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
7472 ->createJumpTableIndex(Table);
7473
7474 // Set up the jump table info.
7475 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
7476 JumpTableHeader JTH(Clusters[First].Low->getValue(),
7477 Clusters[Last].High->getValue(), SI->getCondition(),
7478 nullptr, false);
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007479 JTCases.emplace_back(std::move(JTH), std::move(JT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007480
7481 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
7482 JTCases.size() - 1, Weight);
7483 return true;
7484}
7485
7486void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
7487 const SwitchInst *SI,
7488 MachineBasicBlock *DefaultMBB) {
7489#ifndef NDEBUG
7490 // Clusters must be non-empty, sorted, and only contain Range clusters.
7491 assert(!Clusters.empty());
7492 for (CaseCluster &C : Clusters)
7493 assert(C.Kind == CC_Range);
7494 for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
7495 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
7496#endif
7497
7498 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7499 if (!areJTsAllowed(TLI))
7500 return;
7501
7502 const int64_t N = Clusters.size();
7503 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries();
7504
Hans Wennborg67d492a2015-06-18 22:22:30 +00007505 // TotalCases[i]: Total nbr of cases in Clusters[0..i].
7506 SmallVector<unsigned, 8> TotalCases(N);
7507
7508 for (unsigned i = 0; i < N; ++i) {
7509 APInt Hi = Clusters[i].High->getValue();
7510 APInt Lo = Clusters[i].Low->getValue();
7511 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
7512 if (i != 0)
7513 TotalCases[i] += TotalCases[i - 1];
7514 }
7515
7516 if (N >= MinJumpTableSize && isDense(Clusters, &TotalCases[0], 0, N - 1)) {
7517 // Cheap case: the whole range might be suitable for jump table.
7518 CaseCluster JTCluster;
7519 if (buildJumpTable(Clusters, 0, N - 1, SI, DefaultMBB, JTCluster)) {
7520 Clusters[0] = JTCluster;
7521 Clusters.resize(1);
7522 return;
7523 }
7524 }
7525
7526 // The algorithm below is not suitable for -O0.
7527 if (TM.getOptLevel() == CodeGenOpt::None)
7528 return;
7529
Hans Wennborg0867b152015-04-23 16:45:24 +00007530 // Split Clusters into minimum number of dense partitions. The algorithm uses
7531 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
7532 // for the Case Statement'" (1994), but builds the MinPartitions array in
7533 // reverse order to make it easier to reconstruct the partitions in ascending
7534 // order. In the choice between two optimal partitionings, it picks the one
7535 // which yields more jump tables.
7536
7537 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7538 SmallVector<unsigned, 8> MinPartitions(N);
7539 // LastElement[i] is the last element of the partition starting at i.
7540 SmallVector<unsigned, 8> LastElement(N);
7541 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1].
7542 SmallVector<unsigned, 8> NumTables(N);
Hans Wennborg0867b152015-04-23 16:45:24 +00007543
7544 // Base case: There is only one way to partition Clusters[N-1].
7545 MinPartitions[N - 1] = 1;
7546 LastElement[N - 1] = N - 1;
7547 assert(MinJumpTableSize > 1);
7548 NumTables[N - 1] = 0;
7549
7550 // Note: loop indexes are signed to avoid underflow.
7551 for (int64_t i = N - 2; i >= 0; i--) {
7552 // Find optimal partitioning of Clusters[i..N-1].
7553 // Baseline: Put Clusters[i] into a partition on its own.
7554 MinPartitions[i] = MinPartitions[i + 1] + 1;
7555 LastElement[i] = i;
7556 NumTables[i] = NumTables[i + 1];
7557
7558 // Search for a solution that results in fewer partitions.
7559 for (int64_t j = N - 1; j > i; j--) {
7560 // Try building a partition from Clusters[i..j].
7561 if (isDense(Clusters, &TotalCases[0], i, j)) {
7562 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7563 bool IsTable = j - i + 1 >= MinJumpTableSize;
7564 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]);
7565
7566 // If this j leads to fewer partitions, or same number of partitions
7567 // with more lookup tables, it is a better partitioning.
7568 if (NumPartitions < MinPartitions[i] ||
7569 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) {
7570 MinPartitions[i] = NumPartitions;
7571 LastElement[i] = j;
7572 NumTables[i] = Tables;
7573 }
7574 }
7575 }
7576 }
7577
7578 // Iterate over the partitions, replacing some with jump tables in-place.
7579 unsigned DstIndex = 0;
7580 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7581 Last = LastElement[First];
7582 assert(Last >= First);
7583 assert(DstIndex <= First);
7584 unsigned NumClusters = Last - First + 1;
7585
7586 CaseCluster JTCluster;
7587 if (NumClusters >= MinJumpTableSize &&
7588 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
7589 Clusters[DstIndex++] = JTCluster;
7590 } else {
7591 for (unsigned I = First; I <= Last; ++I)
7592 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7593 }
7594 }
7595 Clusters.resize(DstIndex);
7596}
7597
7598bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) {
7599 // FIXME: Using the pointer type doesn't seem ideal.
7600 uint64_t BW = DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
7601 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1;
7602 return Range <= BW;
7603}
7604
7605bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests,
7606 unsigned NumCmps,
7607 const APInt &Low,
7608 const APInt &High) {
7609 // FIXME: I don't think NumCmps is the correct metric: a single case and a
7610 // range of cases both require only one branch to lower. Just looking at the
7611 // number of clusters and destinations should be enough to decide whether to
7612 // build bit tests.
7613
7614 // To lower a range with bit tests, the range must fit the bitwidth of a
7615 // machine word.
7616 if (!rangeFitsInWord(Low, High))
7617 return false;
7618
7619 // Decide whether it's profitable to lower this range with bit tests. Each
7620 // destination requires a bit test and branch, and there is an overall range
7621 // check branch. For a small number of clusters, separate comparisons might be
7622 // cheaper, and for many destinations, splitting the range might be better.
7623 return (NumDests == 1 && NumCmps >= 3) ||
7624 (NumDests == 2 && NumCmps >= 5) ||
7625 (NumDests == 3 && NumCmps >= 6);
7626}
7627
7628bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
7629 unsigned First, unsigned Last,
7630 const SwitchInst *SI,
7631 CaseCluster &BTCluster) {
7632 assert(First <= Last);
7633 if (First == Last)
7634 return false;
7635
7636 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7637 unsigned NumCmps = 0;
7638 for (int64_t I = First; I <= Last; ++I) {
7639 assert(Clusters[I].Kind == CC_Range);
7640 Dests.set(Clusters[I].MBB->getNumber());
7641 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
7642 }
7643 unsigned NumDests = Dests.count();
7644
7645 APInt Low = Clusters[First].Low->getValue();
7646 APInt High = Clusters[Last].High->getValue();
7647 assert(Low.slt(High));
7648
7649 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High))
7650 return false;
7651
7652 APInt LowBound;
7653 APInt CmpRange;
7654
7655 const int BitWidth =
7656 DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007657 assert(rangeFitsInWord(Low, High) && "Case range must fit in bit mask!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007658
7659 if (Low.isNonNegative() && High.slt(BitWidth)) {
7660 // Optimize the case where all the case values fit in a
7661 // word without having to subtract minValue. In this case,
7662 // we can optimize away the subtraction.
7663 LowBound = APInt::getNullValue(Low.getBitWidth());
7664 CmpRange = High;
7665 } else {
7666 LowBound = Low;
7667 CmpRange = High - Low;
7668 }
7669
7670 CaseBitsVector CBV;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007671 uint32_t TotalWeight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007672 for (unsigned i = First; i <= Last; ++i) {
7673 // Find the CaseBits for this destination.
7674 unsigned j;
7675 for (j = 0; j < CBV.size(); ++j)
7676 if (CBV[j].BB == Clusters[i].MBB)
7677 break;
7678 if (j == CBV.size())
7679 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0));
7680 CaseBits *CB = &CBV[j];
7681
7682 // Update Mask, Bits and ExtraWeight.
7683 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
7684 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
Benjamin Kramer185579b2015-06-04 17:07:59 +00007685 assert(Hi >= Lo && Hi < 64 && "Invalid bit case!");
7686 CB->Mask |= (-1ULL >> (63 - (Hi - Lo))) << Lo;
7687 CB->Bits += Hi - Lo + 1;
Hans Wennborg0867b152015-04-23 16:45:24 +00007688 CB->ExtraWeight += Clusters[i].Weight;
7689 TotalWeight += Clusters[i].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007690 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007691 }
7692
7693 BitTestInfo BTI;
7694 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
Hans Wennborgba6d2562015-04-27 20:21:17 +00007695 // Sort by weight first, number of bits second.
7696 if (a.ExtraWeight != b.ExtraWeight)
7697 return a.ExtraWeight > b.ExtraWeight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007698 return a.Bits > b.Bits;
7699 });
7700
7701 for (auto &CB : CBV) {
7702 MachineBasicBlock *BitTestBB =
7703 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
7704 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight));
7705 }
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007706 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
7707 SI->getCondition(), -1U, MVT::Other, false, nullptr,
7708 nullptr, std::move(BTI));
Hans Wennborg0867b152015-04-23 16:45:24 +00007709
7710 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
7711 BitTestCases.size() - 1, TotalWeight);
7712 return true;
7713}
7714
7715void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
7716 const SwitchInst *SI) {
7717// Partition Clusters into as few subsets as possible, where each subset has a
7718// range that fits in a machine word and has <= 3 unique destinations.
7719
7720#ifndef NDEBUG
7721 // Clusters must be sorted and contain Range or JumpTable clusters.
7722 assert(!Clusters.empty());
7723 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
7724 for (const CaseCluster &C : Clusters)
7725 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
7726 for (unsigned i = 1; i < Clusters.size(); ++i)
7727 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
7728#endif
7729
Hans Wennborg67d492a2015-06-18 22:22:30 +00007730 // The algorithm below is not suitable for -O0.
7731 if (TM.getOptLevel() == CodeGenOpt::None)
7732 return;
7733
Hans Wennborg0867b152015-04-23 16:45:24 +00007734 // If target does not have legal shift left, do not emit bit tests at all.
7735 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7736 EVT PTy = TLI.getPointerTy();
7737 if (!TLI.isOperationLegal(ISD::SHL, PTy))
7738 return;
7739
7740 int BitWidth = PTy.getSizeInBits();
7741 const int64_t N = Clusters.size();
7742
7743 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7744 SmallVector<unsigned, 8> MinPartitions(N);
7745 // LastElement[i] is the last element of the partition starting at i.
7746 SmallVector<unsigned, 8> LastElement(N);
7747
7748 // FIXME: This might not be the best algorithm for finding bit test clusters.
7749
7750 // Base case: There is only one way to partition Clusters[N-1].
7751 MinPartitions[N - 1] = 1;
7752 LastElement[N - 1] = N - 1;
7753
7754 // Note: loop indexes are signed to avoid underflow.
7755 for (int64_t i = N - 2; i >= 0; --i) {
7756 // Find optimal partitioning of Clusters[i..N-1].
7757 // Baseline: Put Clusters[i] into a partition on its own.
7758 MinPartitions[i] = MinPartitions[i + 1] + 1;
7759 LastElement[i] = i;
7760
7761 // Search for a solution that results in fewer partitions.
7762 // Note: the search is limited by BitWidth, reducing time complexity.
7763 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
7764 // Try building a partition from Clusters[i..j].
7765
7766 // Check the range.
7767 if (!rangeFitsInWord(Clusters[i].Low->getValue(),
7768 Clusters[j].High->getValue()))
7769 continue;
7770
7771 // Check nbr of destinations and cluster types.
7772 // FIXME: This works, but doesn't seem very efficient.
7773 bool RangesOnly = true;
7774 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7775 for (int64_t k = i; k <= j; k++) {
7776 if (Clusters[k].Kind != CC_Range) {
7777 RangesOnly = false;
7778 break;
7779 }
7780 Dests.set(Clusters[k].MBB->getNumber());
7781 }
7782 if (!RangesOnly || Dests.count() > 3)
7783 break;
7784
7785 // Check if it's a better partition.
7786 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7787 if (NumPartitions < MinPartitions[i]) {
7788 // Found a better partition.
7789 MinPartitions[i] = NumPartitions;
7790 LastElement[i] = j;
7791 }
7792 }
7793 }
7794
7795 // Iterate over the partitions, replacing with bit-test clusters in-place.
7796 unsigned DstIndex = 0;
7797 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7798 Last = LastElement[First];
7799 assert(First <= Last);
7800 assert(DstIndex <= First);
7801
7802 CaseCluster BitTestCluster;
7803 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
7804 Clusters[DstIndex++] = BitTestCluster;
7805 } else {
Benjamin Kramer185579b2015-06-04 17:07:59 +00007806 size_t NumClusters = Last - First + 1;
7807 std::memmove(&Clusters[DstIndex], &Clusters[First],
7808 sizeof(Clusters[0]) * NumClusters);
7809 DstIndex += NumClusters;
Hans Wennborg0867b152015-04-23 16:45:24 +00007810 }
7811 }
7812 Clusters.resize(DstIndex);
7813}
7814
7815void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
7816 MachineBasicBlock *SwitchMBB,
7817 MachineBasicBlock *DefaultMBB) {
7818 MachineFunction *CurMF = FuncInfo.MF;
7819 MachineBasicBlock *NextMBB = nullptr;
7820 MachineFunction::iterator BBI = W.MBB;
7821 if (++BBI != FuncInfo.MF->end())
7822 NextMBB = BBI;
7823
7824 unsigned Size = W.LastCluster - W.FirstCluster + 1;
7825
7826 BranchProbabilityInfo *BPI = FuncInfo.BPI;
7827
7828 if (Size == 2 && W.MBB == SwitchMBB) {
7829 // If any two of the cases has the same destination, and if one value
7830 // is the same as the other, but has one bit unset that the other has set,
7831 // use bit manipulation to do two compares at once. For example:
7832 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
7833 // TODO: This could be extended to merge any 2 cases in switches with 3
7834 // cases.
7835 // TODO: Handle cases where W.CaseBB != SwitchBB.
7836 CaseCluster &Small = *W.FirstCluster;
7837 CaseCluster &Big = *W.LastCluster;
7838
7839 if (Small.Low == Small.High && Big.Low == Big.High &&
7840 Small.MBB == Big.MBB) {
7841 const APInt &SmallValue = Small.Low->getValue();
7842 const APInt &BigValue = Big.Low->getValue();
7843
7844 // Check that there is only one bit different.
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007845 APInt CommonBit = BigValue ^ SmallValue;
7846 if (CommonBit.isPowerOf2()) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007847 SDValue CondLHS = getValue(Cond);
7848 EVT VT = CondLHS.getValueType();
7849 SDLoc DL = getCurSDLoc();
7850
7851 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007852 DAG.getConstant(CommonBit, DL, VT));
Benjamin Kramerff0fb692015-06-04 22:05:51 +00007853 SDValue Cond = DAG.getSetCC(
7854 DL, MVT::i1, Or, DAG.getConstant(BigValue | SmallValue, DL, VT),
7855 ISD::SETEQ);
Hans Wennborg0867b152015-04-23 16:45:24 +00007856
7857 // Update successor info.
7858 // Both Small and Big will jump to Small.BB, so we sum up the weights.
7859 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight);
7860 addSuccessorWithWeight(
7861 SwitchMBB, DefaultMBB,
7862 // The default destination is the first successor in IR.
7863 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0)
7864 : 0);
7865
7866 // Insert the true branch.
7867 SDValue BrCond =
7868 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
7869 DAG.getBasicBlock(Small.MBB));
7870 // Insert the false branch.
7871 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
7872 DAG.getBasicBlock(DefaultMBB));
7873
7874 DAG.setRoot(BrCond);
7875 return;
7876 }
7877 }
7878 }
7879
7880 if (TM.getOptLevel() != CodeGenOpt::None) {
7881 // Order cases by weight so the most likely case will be checked first.
7882 std::sort(W.FirstCluster, W.LastCluster + 1,
7883 [](const CaseCluster &a, const CaseCluster &b) {
7884 return a.Weight > b.Weight;
7885 });
7886
Hans Wennborg67c03752015-04-27 23:35:22 +00007887 // Rearrange the case blocks so that the last one falls through if possible
7888 // without without changing the order of weights.
Hans Wennborg0867b152015-04-23 16:45:24 +00007889 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
7890 --I;
Hans Wennborg67c03752015-04-27 23:35:22 +00007891 if (I->Weight > W.LastCluster->Weight)
7892 break;
Hans Wennborg0867b152015-04-23 16:45:24 +00007893 if (I->Kind == CC_Range && I->MBB == NextMBB) {
7894 std::swap(*I, *W.LastCluster);
7895 break;
7896 }
7897 }
7898 }
7899
7900 // Compute total weight.
7901 uint32_t UnhandledWeights = 0;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007902 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007903 UnhandledWeights += I->Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007904 assert(UnhandledWeights >= I->Weight && "Weight overflow!");
7905 }
Hans Wennborg0867b152015-04-23 16:45:24 +00007906
7907 MachineBasicBlock *CurMBB = W.MBB;
7908 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
7909 MachineBasicBlock *Fallthrough;
7910 if (I == W.LastCluster) {
7911 // For the last cluster, fall through to the default destination.
7912 Fallthrough = DefaultMBB;
7913 } else {
7914 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
7915 CurMF->insert(BBI, Fallthrough);
7916 // Put Cond in a virtual register to make it available from the new blocks.
7917 ExportFromCurrentBlock(Cond);
7918 }
7919
7920 switch (I->Kind) {
7921 case CC_JumpTable: {
7922 // FIXME: Optimize away range check based on pivot comparisons.
7923 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
7924 JumpTable *JT = &JTCases[I->JTCasesIndex].second;
7925
7926 // The jump block hasn't been inserted yet; insert it here.
7927 MachineBasicBlock *JumpMBB = JT->MBB;
7928 CurMF->insert(BBI, JumpMBB);
7929 addSuccessorWithWeight(CurMBB, Fallthrough);
7930 addSuccessorWithWeight(CurMBB, JumpMBB);
7931
7932 // The jump table header will be inserted in our current block, do the
7933 // range check, and fall through to our fallthrough block.
7934 JTH->HeaderBB = CurMBB;
7935 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
7936
7937 // If we're in the right place, emit the jump table header right now.
7938 if (CurMBB == SwitchMBB) {
7939 visitJumpTableHeader(*JT, *JTH, SwitchMBB);
7940 JTH->Emitted = true;
7941 }
7942 break;
7943 }
7944 case CC_BitTests: {
7945 // FIXME: Optimize away range check based on pivot comparisons.
7946 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
7947
7948 // The bit test blocks haven't been inserted yet; insert them here.
7949 for (BitTestCase &BTC : BTB->Cases)
7950 CurMF->insert(BBI, BTC.ThisBB);
7951
7952 // Fill in fields of the BitTestBlock.
7953 BTB->Parent = CurMBB;
7954 BTB->Default = Fallthrough;
7955
7956 // If we're in the right place, emit the bit test header header right now.
7957 if (CurMBB ==SwitchMBB) {
7958 visitBitTestHeader(*BTB, SwitchMBB);
7959 BTB->Emitted = true;
7960 }
7961 break;
7962 }
7963 case CC_Range: {
7964 const Value *RHS, *LHS, *MHS;
7965 ISD::CondCode CC;
7966 if (I->Low == I->High) {
7967 // Check Cond == I->Low.
7968 CC = ISD::SETEQ;
7969 LHS = Cond;
7970 RHS=I->Low;
7971 MHS = nullptr;
7972 } else {
7973 // Check I->Low <= Cond <= I->High.
7974 CC = ISD::SETLE;
7975 LHS = I->Low;
7976 MHS = Cond;
7977 RHS = I->High;
7978 }
7979
7980 // The false weight is the sum of all unhandled cases.
7981 UnhandledWeights -= I->Weight;
7982 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight,
7983 UnhandledWeights);
7984
7985 if (CurMBB == SwitchMBB)
7986 visitSwitchCase(CB, SwitchMBB);
7987 else
7988 SwitchCases.push_back(CB);
7989
7990 break;
7991 }
7992 }
7993 CurMBB = Fallthrough;
7994 }
7995}
7996
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00007997unsigned SelectionDAGBuilder::caseClusterRank(const CaseCluster &CC,
7998 CaseClusterIt First,
7999 CaseClusterIt Last) {
8000 return std::count_if(First, Last + 1, [&](const CaseCluster &X) {
8001 if (X.Weight != CC.Weight)
8002 return X.Weight > CC.Weight;
8003
8004 // Ties are broken by comparing the case value.
8005 return X.Low->getValue().slt(CC.Low->getValue());
8006 });
8007}
8008
Hans Wennborg0867b152015-04-23 16:45:24 +00008009void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
8010 const SwitchWorkListItem &W,
8011 Value *Cond,
8012 MachineBasicBlock *SwitchMBB) {
8013 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
8014 "Clusters not sorted?");
8015
Daniel Jasper0366cd22015-04-30 08:51:13 +00008016 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
Hans Wennborg0867b152015-04-23 16:45:24 +00008017
Hans Wennborg4b828d32015-04-30 00:57:37 +00008018 // Balance the tree based on branch weights to create a near-optimal (in terms
8019 // of search time given key frequency) binary search tree. See e.g. Kurt
8020 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
8021 CaseClusterIt LastLeft = W.FirstCluster;
8022 CaseClusterIt FirstRight = W.LastCluster;
8023 uint32_t LeftWeight = LastLeft->Weight;
8024 uint32_t RightWeight = FirstRight->Weight;
Hans Wennborg0867b152015-04-23 16:45:24 +00008025
Hans Wennborg4b828d32015-04-30 00:57:37 +00008026 // Move LastLeft and FirstRight towards each other from opposite directions to
8027 // find a partitioning of the clusters which balances the weight on both
Hans Wennborg44faaa72015-05-07 15:47:15 +00008028 // sides. If LeftWeight and RightWeight are equal, alternate which side is
8029 // taken to ensure 0-weight nodes are distributed evenly.
8030 unsigned I = 0;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008031 while (LastLeft + 1 < FirstRight) {
Hans Wennborg44faaa72015-05-07 15:47:15 +00008032 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1)))
Hans Wennborg4b828d32015-04-30 00:57:37 +00008033 LeftWeight += (++LastLeft)->Weight;
8034 else
8035 RightWeight += (--FirstRight)->Weight;
Hans Wennborg44faaa72015-05-07 15:47:15 +00008036 I++;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008037 }
Hans Wennborg6ed81cb2015-06-20 17:14:07 +00008038
8039 for (;;) {
8040 // Our binary search tree differs from a typical BST in that ours can have up
8041 // to three values in each leaf. The pivot selection above doesn't take that
8042 // into account, which means the tree might require more nodes and be less
8043 // efficient. We compensate for this here.
8044
8045 unsigned NumLeft = LastLeft - W.FirstCluster + 1;
8046 unsigned NumRight = W.LastCluster - FirstRight + 1;
8047
8048 if (std::min(NumLeft, NumRight) < 3 && std::max(NumLeft, NumRight) > 3) {
8049 // If one side has less than 3 clusters, and the other has more than 3,
8050 // consider taking a cluster from the other side.
8051
8052 if (NumLeft < NumRight) {
8053 // Consider moving the first cluster on the right to the left side.
8054 CaseCluster &CC = *FirstRight;
8055 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8056 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8057 if (LeftSideRank <= RightSideRank) {
8058 // Moving the cluster to the left does not demote it.
8059 ++LastLeft;
8060 ++FirstRight;
8061 continue;
8062 }
8063 } else {
8064 assert(NumRight < NumLeft);
8065 // Consider moving the last element on the left to the right side.
8066 CaseCluster &CC = *LastLeft;
8067 unsigned LeftSideRank = caseClusterRank(CC, W.FirstCluster, LastLeft);
8068 unsigned RightSideRank = caseClusterRank(CC, FirstRight, W.LastCluster);
8069 if (RightSideRank <= LeftSideRank) {
8070 // Moving the cluster to the right does not demot it.
8071 --LastLeft;
8072 --FirstRight;
8073 continue;
8074 }
8075 }
8076 }
8077 break;
8078 }
8079
Hans Wennborg4b828d32015-04-30 00:57:37 +00008080 assert(LastLeft + 1 == FirstRight);
8081 assert(LastLeft >= W.FirstCluster);
8082 assert(FirstRight <= W.LastCluster);
8083
8084 // Use the first element on the right as pivot since we will make less-than
8085 // comparisons against it.
8086 CaseClusterIt PivotCluster = FirstRight;
8087 assert(PivotCluster > W.FirstCluster);
8088 assert(PivotCluster <= W.LastCluster);
8089
Hans Wennborg0867b152015-04-23 16:45:24 +00008090 CaseClusterIt FirstLeft = W.FirstCluster;
Hans Wennborg0867b152015-04-23 16:45:24 +00008091 CaseClusterIt LastRight = W.LastCluster;
Hans Wennborg4b828d32015-04-30 00:57:37 +00008092
Hans Wennborg0867b152015-04-23 16:45:24 +00008093 const ConstantInt *Pivot = PivotCluster->Low;
8094
8095 // New blocks will be inserted immediately after the current one.
8096 MachineFunction::iterator BBI = W.MBB;
8097 ++BBI;
8098
8099 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
8100 // we can branch to its destination directly if it's squeezed exactly in
8101 // between the known lower bound and Pivot - 1.
8102 MachineBasicBlock *LeftMBB;
8103 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
8104 FirstLeft->Low == W.GE &&
8105 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
8106 LeftMBB = FirstLeft->MBB;
8107 } else {
8108 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8109 FuncInfo.MF->insert(BBI, LeftMBB);
8110 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot});
8111 // Put Cond in a virtual register to make it available from the new blocks.
8112 ExportFromCurrentBlock(Cond);
8113 }
8114
8115 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
8116 // single cluster, RHS.Low == Pivot, and we can branch to its destination
8117 // directly if RHS.High equals the current upper bound.
8118 MachineBasicBlock *RightMBB;
8119 if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
8120 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
8121 RightMBB = FirstRight->MBB;
8122 } else {
8123 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8124 FuncInfo.MF->insert(BBI, RightMBB);
8125 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT});
8126 // Put Cond in a virtual register to make it available from the new blocks.
8127 ExportFromCurrentBlock(Cond);
8128 }
8129
8130 // Create the CaseBlock record that will be used to lower the branch.
Hans Wennborg4b828d32015-04-30 00:57:37 +00008131 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
8132 LeftWeight, RightWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00008133
8134 if (W.MBB == SwitchMBB)
8135 visitSwitchCase(CB, SwitchMBB);
8136 else
8137 SwitchCases.push_back(CB);
8138}
8139
8140void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
8141 // Extract cases from the switch.
8142 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8143 CaseClusterVector Clusters;
8144 Clusters.reserve(SI.getNumCases());
8145 for (auto I : SI.cases()) {
8146 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
8147 const ConstantInt *CaseVal = I.getCaseValue();
Hans Wennborg44faaa72015-05-07 15:47:15 +00008148 uint32_t Weight =
8149 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00008150 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight));
8151 }
8152
8153 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
8154
Hans Wennborgae0254d2015-05-08 21:23:39 +00008155 // Cluster adjacent cases with the same destination. We do this at all
8156 // optimization levels because it's cheap to do and will make codegen faster
8157 // if there are many clusters.
8158 sortAndRangeify(Clusters);
Hans Wennborg0867b152015-04-23 16:45:24 +00008159
Hans Wennborgae0254d2015-05-08 21:23:39 +00008160 if (TM.getOptLevel() != CodeGenOpt::None) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008161 // Replace an unreachable default with the most popular destination.
8162 // FIXME: Exploit unreachable default more aggressively.
8163 bool UnreachableDefault =
8164 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
8165 if (UnreachableDefault && !Clusters.empty()) {
8166 DenseMap<const BasicBlock *, unsigned> Popularity;
8167 unsigned MaxPop = 0;
8168 const BasicBlock *MaxBB = nullptr;
8169 for (auto I : SI.cases()) {
8170 const BasicBlock *BB = I.getCaseSuccessor();
8171 if (++Popularity[BB] > MaxPop) {
8172 MaxPop = Popularity[BB];
8173 MaxBB = BB;
8174 }
8175 }
8176 // Set new default.
8177 assert(MaxPop > 0 && MaxBB);
8178 DefaultMBB = FuncInfo.MBBMap[MaxBB];
8179
8180 // Remove cases that were pointing to the destination that is now the
8181 // default.
8182 CaseClusterVector New;
8183 New.reserve(Clusters.size());
8184 for (CaseCluster &CC : Clusters) {
8185 if (CC.MBB != DefaultMBB)
8186 New.push_back(CC);
8187 }
8188 Clusters = std::move(New);
8189 }
8190 }
8191
8192 // If there is only the default destination, jump there directly.
8193 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
8194 if (Clusters.empty()) {
8195 SwitchMBB->addSuccessor(DefaultMBB);
8196 if (DefaultMBB != NextBlock(SwitchMBB)) {
8197 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
8198 getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
8199 }
8200 return;
8201 }
8202
Hans Wennborg67d492a2015-06-18 22:22:30 +00008203 findJumpTables(Clusters, &SI, DefaultMBB);
8204 findBitTestClusters(Clusters, &SI);
Hans Wennborg0867b152015-04-23 16:45:24 +00008205
8206 DEBUG({
8207 dbgs() << "Case clusters: ";
8208 for (const CaseCluster &C : Clusters) {
8209 if (C.Kind == CC_JumpTable) dbgs() << "JT:";
8210 if (C.Kind == CC_BitTests) dbgs() << "BT:";
8211
8212 C.Low->getValue().print(dbgs(), true);
8213 if (C.Low != C.High) {
8214 dbgs() << '-';
8215 C.High->getValue().print(dbgs(), true);
8216 }
8217 dbgs() << ' ';
8218 }
8219 dbgs() << '\n';
8220 });
8221
8222 assert(!Clusters.empty());
8223 SwitchWorkList WorkList;
8224 CaseClusterIt First = Clusters.begin();
8225 CaseClusterIt Last = Clusters.end() - 1;
8226 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr});
8227
8228 while (!WorkList.empty()) {
8229 SwitchWorkListItem W = WorkList.back();
8230 WorkList.pop_back();
8231 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
8232
8233 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) {
8234 // For optimized builds, lower large range as a balanced binary tree.
8235 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
8236 continue;
8237 }
8238
8239 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
8240 }
8241}