blob: 6b366cc4af6fda26a43d36ca96bde3cbcbaf24d1 [file] [log] [blame]
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohman575fad32008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
Dan Gohman1a6c47f2009-11-23 18:04:58 +000014#include "SelectionDAGBuilder.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000015#include "SDNodeDbgValue.h"
Dan Gohman575fad32008-09-03 16:12:24 +000016#include "llvm/ADT/BitVector.h"
David Blaikie0252265b2013-06-16 20:34:15 +000017#include "llvm/ADT/Optional.h"
Dan Gohman5eba3bc2008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000019#include "llvm/ADT/Statistic.h"
Dan Gohman575fad32008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Jakub Staszaka9286e92013-01-10 22:13:13 +000021#include "llvm/Analysis/BranchProbabilityInfo.h"
Chris Lattner1a32ede2009-12-24 00:37:38 +000022#include "llvm/Analysis/ConstantFolding.h"
Chandler Carruth62d42152015-01-15 02:16:27 +000023#include "llvm/Analysis/TargetLibraryInfo.h"
Nadav Rotem7c277da2012-09-06 09:17:37 +000024#include "llvm/Analysis/ValueTracking.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000025#include "llvm/CodeGen/FastISel.h"
26#include "llvm/CodeGen/FunctionLoweringInfo.h"
27#include "llvm/CodeGen/GCMetadata.h"
Philip Reames56a03932015-01-26 18:26:35 +000028#include "llvm/CodeGen/GCStrategy.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000029#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
32#include "llvm/CodeGen/MachineJumpTableInfo.h"
33#include "llvm/CodeGen/MachineModuleInfo.h"
34#include "llvm/CodeGen/MachineRegisterInfo.h"
35#include "llvm/CodeGen/SelectionDAG.h"
Andrew Trick153ebe62013-10-31 22:11:56 +000036#include "llvm/CodeGen/StackMaps.h"
David Majnemercde33032015-03-30 22:58:10 +000037#include "llvm/CodeGen/WinEHFuncInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000038#include "llvm/IR/CallingConv.h"
39#include "llvm/IR/Constants.h"
40#include "llvm/IR/DataLayout.h"
Chandler Carruth9a4c9e52014-03-06 00:46:21 +000041#include "llvm/IR/DebugInfo.h"
Chandler Carruth9fb823b2013-01-02 11:36:10 +000042#include "llvm/IR/DerivedTypes.h"
43#include "llvm/IR/Function.h"
44#include "llvm/IR/GlobalVariable.h"
45#include "llvm/IR/InlineAsm.h"
46#include "llvm/IR/Instructions.h"
47#include "llvm/IR/IntrinsicInst.h"
48#include "llvm/IR/Intrinsics.h"
49#include "llvm/IR/LLVMContext.h"
50#include "llvm/IR/Module.h"
Philip Reames1a1bdb22014-12-02 18:50:36 +000051#include "llvm/IR/Statepoint.h"
Reid Klecknere9b89312015-01-13 00:48:10 +000052#include "llvm/MC/MCSymbol.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000053#include "llvm/Support/CommandLine.h"
54#include "llvm/Support/Debug.h"
55#include "llvm/Support/ErrorHandling.h"
Chandler Carruthed0881b2012-12-03 16:50:05 +000056#include "llvm/Support/MathExtras.h"
57#include "llvm/Support/raw_ostream.h"
Anton Korobeynikov2f931282011-01-10 12:39:04 +000058#include "llvm/Target/TargetFrameLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000059#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesenb842d522009-02-05 01:49:45 +000060#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000061#include "llvm/Target/TargetLowering.h"
Dan Gohman575fad32008-09-03 16:12:24 +000062#include "llvm/Target/TargetOptions.h"
Richard Sandiford564681c2013-08-12 10:28:10 +000063#include "llvm/Target/TargetSelectionDAGInfo.h"
Eric Christopherd9134482014-08-04 21:25:23 +000064#include "llvm/Target/TargetSubtargetInfo.h"
Dan Gohman575fad32008-09-03 16:12:24 +000065#include <algorithm>
66using namespace llvm;
67
Chandler Carruth1b9dde02014-04-22 02:02:50 +000068#define DEBUG_TYPE "isel"
69
Dale Johannesenf2a52bb2008-09-05 01:48:15 +000070/// LimitFloatPrecision - Generate low-precision inline sequences for
71/// some float libcalls (6, 8 or 12 bits).
72static unsigned LimitFloatPrecision;
73
74static cl::opt<unsigned, true>
75LimitFPPrecision("limit-float-precision",
76 cl::desc("Generate low-precision inline sequences "
77 "for some float libcalls"),
78 cl::location(LimitFloatPrecision),
79 cl::init(0));
80
Andrew Trick116efac2010-11-12 17:50:46 +000081// Limit the width of DAG chains. This is important in general to prevent
82// prevent DAG-based analysis from blowing up. For example, alias analysis and
83// load clustering may not complete in reasonable time. It is difficult to
84// recognize and avoid this situation within each individual analysis, and
85// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickcf7fefb2010-11-20 07:26:51 +000086// the safe approach, and will be especially important with global DAGs.
Andrew Trick116efac2010-11-12 17:50:46 +000087//
88// MaxParallelChains default is arbitrarily high to avoid affecting
89// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickcf7fefb2010-11-20 07:26:51 +000090// sequence over this should have been converted to llvm.memcpy by the
91// frontend. It easy to induce this behavior with .ll code such as:
92// %buffer = alloca [4096 x i8]
93// %data = load [4096 x i8]* %argPtr
94// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick710d5da2011-03-11 17:46:59 +000095static const unsigned MaxParallelChains = 64;
Andrew Trick116efac2010-11-12 17:50:46 +000096
Andrew Trickef9de2a2013-05-25 02:42:55 +000097static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +000098 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +000099 MVT PartVT, EVT ValueVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000100
Dan Gohman575fad32008-09-03 16:12:24 +0000101/// getCopyFromParts - Create a value that contains the specified legal parts
102/// combined into the value they represent. If the parts combine to a type
103/// larger then ValueVT then AssertOp can be used to specify whether the extra
104/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
105/// (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000106static SDValue getCopyFromParts(SelectionDAG &DAG, SDLoc DL,
Dale Johannesendb7c5f62009-01-31 02:22:37 +0000107 const SDValue *Parts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000108 unsigned NumParts, MVT PartVT, EVT ValueVT,
Bill Wendling81406f62012-09-26 04:04:19 +0000109 const Value *V,
Duncan Sandsba21b7d2009-01-28 14:42:54 +0000110 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000111 if (ValueVT.isVector())
Bill Wendling81406f62012-09-26 04:04:19 +0000112 return getCopyFromPartsVector(DAG, DL, Parts, NumParts,
113 PartVT, ValueVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000114
Dan Gohman575fad32008-09-03 16:12:24 +0000115 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohman91febd12009-01-15 16:58:17 +0000116 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000117 SDValue Val = Parts[0];
118
119 if (NumParts > 1) {
120 // Assemble the value from multiple parts.
Chris Lattner05bcb482010-08-24 23:20:40 +0000121 if (ValueVT.isInteger()) {
Dan Gohman575fad32008-09-03 16:12:24 +0000122 unsigned PartBits = PartVT.getSizeInBits();
123 unsigned ValueBits = ValueVT.getSizeInBits();
124
125 // Assemble the power of 2 part.
126 unsigned RoundParts = NumParts & (NumParts - 1) ?
127 1 << Log2_32(NumParts) : NumParts;
128 unsigned RoundBits = PartBits * RoundParts;
Owen Anderson53aa7a92009-08-10 22:56:29 +0000129 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson117c9e82009-08-12 00:36:31 +0000130 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohman575fad32008-09-03 16:12:24 +0000131 SDValue Lo, Hi;
132
Owen Anderson117c9e82009-08-12 00:36:31 +0000133 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sands17e678b2008-10-29 14:22:20 +0000134
Dan Gohman575fad32008-09-03 16:12:24 +0000135 if (RoundParts > 2) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000136 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000137 PartVT, HalfVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000138 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling81406f62012-09-26 04:04:19 +0000139 RoundParts / 2, PartVT, HalfVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000140 } else {
Wesley Peck527da1b2010-11-23 03:31:01 +0000141 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
142 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohman575fad32008-09-03 16:12:24 +0000143 }
Bill Wendling919b7aa2009-12-22 02:10:19 +0000144
Dan Gohman575fad32008-09-03 16:12:24 +0000145 if (TLI.isBigEndian())
146 std::swap(Lo, Hi);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000147
Chris Lattner05bcb482010-08-24 23:20:40 +0000148 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000149
150 if (RoundParts < NumParts) {
151 // Assemble the trailing non-power-of-2 part.
152 unsigned OddParts = NumParts - RoundParts;
Owen Anderson117c9e82009-08-12 00:36:31 +0000153 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000154 Hi = getCopyFromParts(DAG, DL,
Bill Wendling81406f62012-09-26 04:04:19 +0000155 Parts + RoundParts, OddParts, PartVT, OddVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000156
157 // Combine the round and odd parts.
158 Lo = Val;
159 if (TLI.isBigEndian())
160 std::swap(Lo, Hi);
Owen Anderson117c9e82009-08-12 00:36:31 +0000161 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner05bcb482010-08-24 23:20:40 +0000162 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
163 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000164 DAG.getConstant(Lo.getValueType().getSizeInBits(), DL,
Duncan Sands41826032009-01-31 15:50:11 +0000165 TLI.getPointerTy()));
Chris Lattner05bcb482010-08-24 23:20:40 +0000166 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
167 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohman575fad32008-09-03 16:12:24 +0000168 }
Eli Friedman9030c352009-05-20 06:02:09 +0000169 } else if (PartVT.isFloatingPoint()) {
170 // FP split into multiple FP parts (for ppcf128)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000171 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == MVT::f64 &&
Eli Friedman9030c352009-05-20 06:02:09 +0000172 "Unexpected split");
173 SDValue Lo, Hi;
Wesley Peck527da1b2010-11-23 03:31:01 +0000174 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
175 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Ulrich Weigandf236bb12014-07-03 15:06:47 +0000176 if (TLI.hasBigEndianPartOrdering(ValueVT))
Eli Friedman9030c352009-05-20 06:02:09 +0000177 std::swap(Lo, Hi);
Chris Lattner05bcb482010-08-24 23:20:40 +0000178 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman9030c352009-05-20 06:02:09 +0000179 } else {
180 // FP split into integer parts (soft fp)
181 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
182 !PartVT.isVector() && "Unexpected split");
Owen Anderson117c9e82009-08-12 00:36:31 +0000183 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Bill Wendling81406f62012-09-26 04:04:19 +0000184 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000185 }
186 }
187
188 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000189 EVT PartEVT = Val.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +0000190
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000191 if (PartEVT == ValueVT)
Dan Gohman575fad32008-09-03 16:12:24 +0000192 return Val;
193
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000194 if (PartEVT.isInteger() && ValueVT.isInteger()) {
195 if (ValueVT.bitsLT(PartEVT)) {
Dan Gohman575fad32008-09-03 16:12:24 +0000196 // For a truncate, see if we have any information to
197 // indicate whether the truncated bits will always be
198 // zero or sign-extension.
199 if (AssertOp != ISD::DELETED_NODE)
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000200 Val = DAG.getNode(AssertOp, DL, PartEVT, Val,
Dan Gohman575fad32008-09-03 16:12:24 +0000201 DAG.getValueType(ValueVT));
Chris Lattner05bcb482010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000203 }
Chris Lattner05bcb482010-08-24 23:20:40 +0000204 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000205 }
206
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000207 if (PartEVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000208 // FP_ROUND's are always exact here.
209 if (ValueVT.bitsLT(Val.getValueType()))
210 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000211 DAG.getTargetConstant(1, DL, TLI.getPointerTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000212
Chris Lattner05bcb482010-08-24 23:20:40 +0000213 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000214 }
215
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000216 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peck527da1b2010-11-23 03:31:01 +0000217 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohman575fad32008-09-03 16:12:24 +0000218
Torok Edwinfbcc6632009-07-14 16:55:14 +0000219 llvm_unreachable("Unknown mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +0000220}
221
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000222static void diagnosePossiblyInvalidConstraint(LLVMContext &Ctx, const Value *V,
223 const Twine &ErrMsg) {
224 const Instruction *I = dyn_cast_or_null<Instruction>(V);
225 if (!V)
226 return Ctx.emitError(ErrMsg);
227
228 const char *AsmError = ", possible invalid constraint for vector type";
229 if (const CallInst *CI = dyn_cast<CallInst>(I))
230 if (isa<InlineAsm>(CI->getCalledValue()))
231 return Ctx.emitError(I, ErrMsg + AsmError);
232
233 return Ctx.emitError(I, ErrMsg);
234}
235
Bill Wendling81406f62012-09-26 04:04:19 +0000236/// getCopyFromPartsVector - Create a value that contains the specified legal
237/// parts combined into the value they represent. If the parts combine to a
238/// type larger then ValueVT then AssertOp can be used to specify whether the
239/// extra bits are known to be zero (ISD::AssertZext) or sign extended from
240/// ValueVT (ISD::AssertSext).
Andrew Trickef9de2a2013-05-25 02:42:55 +0000241static SDValue getCopyFromPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner05bcb482010-08-24 23:20:40 +0000242 const SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000243 MVT PartVT, EVT ValueVT, const Value *V) {
Chris Lattner05bcb482010-08-24 23:20:40 +0000244 assert(ValueVT.isVector() && "Not a vector value");
245 assert(NumParts > 0 && "No parts to assemble!");
246 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
247 SDValue Val = Parts[0];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000248
Chris Lattner05bcb482010-08-24 23:20:40 +0000249 // Handle a multi-element vector.
250 if (NumParts > 1) {
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000251 EVT IntermediateVT;
252 MVT RegisterVT;
Chris Lattner05bcb482010-08-24 23:20:40 +0000253 unsigned NumIntermediates;
254 unsigned NumRegs =
255 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
256 NumIntermediates, RegisterVT);
257 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
258 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000259 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000260 assert(RegisterVT == Parts[0].getSimpleValueType() &&
Chris Lattner05bcb482010-08-24 23:20:40 +0000261 "Part type doesn't match part!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000262
Chris Lattner05bcb482010-08-24 23:20:40 +0000263 // Assemble the parts into intermediate operands.
264 SmallVector<SDValue, 8> Ops(NumIntermediates);
265 if (NumIntermediates == NumParts) {
266 // If the register was not expanded, truncate or copy the value,
267 // as appropriate.
268 for (unsigned i = 0; i != NumParts; ++i)
269 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
Bill Wendling81406f62012-09-26 04:04:19 +0000270 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000271 } else if (NumParts > 0) {
272 // If the intermediate type was expanded, build the intermediate
273 // operands from the parts.
274 assert(NumParts % NumIntermediates == 0 &&
275 "Must expand into a divisible number of parts!");
276 unsigned Factor = NumParts / NumIntermediates;
277 for (unsigned i = 0; i != NumIntermediates; ++i)
278 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
Bill Wendling81406f62012-09-26 04:04:19 +0000279 PartVT, IntermediateVT, V);
Chris Lattner05bcb482010-08-24 23:20:40 +0000280 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000281
Chris Lattner05bcb482010-08-24 23:20:40 +0000282 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
283 // intermediate operands.
Craig Topper48d114b2014-04-26 18:35:24 +0000284 Val = DAG.getNode(IntermediateVT.isVector() ? ISD::CONCAT_VECTORS
285 : ISD::BUILD_VECTOR,
286 DL, ValueVT, Ops);
Chris Lattner05bcb482010-08-24 23:20:40 +0000287 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000288
Chris Lattner05bcb482010-08-24 23:20:40 +0000289 // There is now one part, held in Val. Correct it to match ValueVT.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000290 EVT PartEVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000291
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000292 if (PartEVT == ValueVT)
Chris Lattner05bcb482010-08-24 23:20:40 +0000293 return Val;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000294
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000295 if (PartEVT.isVector()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000296 // If the element type of the source/dest vectors are the same, but the
297 // parts vector has more elements than the value vector, then we have a
298 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
299 // elements we want.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000300 if (PartEVT.getVectorElementType() == ValueVT.getVectorElementType()) {
301 assert(PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000302 "Cannot narrow, it would be a lossy transformation");
303 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000304 DAG.getConstant(0, DL, TLI.getVectorIdxTy()));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000305 }
306
Chris Lattner75ff0532010-08-25 22:49:25 +0000307 // Vector/Vector bitcast.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000308 if (ValueVT.getSizeInBits() == PartEVT.getSizeInBits())
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000309 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
310
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000311 assert(PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000312 "Cannot handle this kind of promotion");
313 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000314 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000315 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
316 DL, ValueVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000317
Chris Lattner75ff0532010-08-25 22:49:25 +0000318 }
Eric Christopher0713a9d2011-06-08 23:55:35 +0000319
Eric Christopher690030c2011-06-01 19:55:10 +0000320 // Trivial bitcast if the types are the same size and the destination
321 // vector type is legal.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000322 if (PartEVT.getSizeInBits() == ValueVT.getSizeInBits() &&
Eric Christopher690030c2011-06-01 19:55:10 +0000323 TLI.isTypeLegal(ValueVT))
324 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000325
Nadav Rotem083837e2011-06-12 14:49:38 +0000326 // Handle cases such as i8 -> <1 x i1>
Bill Wendling81406f62012-09-26 04:04:19 +0000327 if (ValueVT.getVectorNumElements() != 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000328 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
329 "non-trivial scalar-to-vector conversion");
Chad Rosier8e4824f2013-05-01 19:49:26 +0000330 return DAG.getUNDEF(ValueVT);
Bill Wendling81406f62012-09-26 04:04:19 +0000331 }
Nadav Rotem083837e2011-06-12 14:49:38 +0000332
333 if (ValueVT.getVectorNumElements() == 1 &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000334 ValueVT.getVectorElementType() != PartEVT) {
335 bool Smaller = ValueVT.bitsLE(PartEVT);
Nadav Rotem083837e2011-06-12 14:49:38 +0000336 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
337 DL, ValueVT.getScalarType(), Val);
338 }
339
Chris Lattner05bcb482010-08-24 23:20:40 +0000340 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
341}
342
Andrew Trickef9de2a2013-05-25 02:42:55 +0000343static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc dl,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000344 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000345 MVT PartVT, const Value *V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000346
Dan Gohman575fad32008-09-03 16:12:24 +0000347/// getCopyToParts - Create a series of nodes that contain the specified value
348/// split into legal parts. If the parts contain more bits than Val, then, for
349/// integers, ExtendKind can be used to specify how to generate the extra bits.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000350static void getCopyToParts(SelectionDAG &DAG, SDLoc DL,
Bill Wendling919b7aa2009-12-22 02:10:19 +0000351 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000352 MVT PartVT, const Value *V,
Dan Gohman575fad32008-09-03 16:12:24 +0000353 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Anderson53aa7a92009-08-10 22:56:29 +0000354 EVT ValueVT = Val.getValueType();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000355
Chris Lattner96a77eb2010-08-24 23:10:06 +0000356 // Handle the vector case separately.
357 if (ValueVT.isVector())
Bill Wendling5def8912012-09-26 06:16:18 +0000358 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT, V);
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000359
Chris Lattner96a77eb2010-08-24 23:10:06 +0000360 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +0000361 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen7d12ea02009-02-25 22:39:13 +0000362 unsigned OrigNumParts = NumParts;
Dan Gohman575fad32008-09-03 16:12:24 +0000363 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
364
Chris Lattner96a77eb2010-08-24 23:10:06 +0000365 if (NumParts == 0)
Dan Gohman575fad32008-09-03 16:12:24 +0000366 return;
367
Chris Lattner96a77eb2010-08-24 23:10:06 +0000368 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000369 EVT PartEVT = PartVT;
370 if (PartEVT == ValueVT) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000371 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohman575fad32008-09-03 16:12:24 +0000372 Parts[0] = Val;
373 return;
374 }
375
Chris Lattner96a77eb2010-08-24 23:10:06 +0000376 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
377 // If the parts cover more bits than the value has, promote the value.
378 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
379 assert(NumParts == 1 && "Do not know what to promote to!");
380 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
381 } else {
Bill Wendling38b31612012-02-23 23:25:25 +0000382 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
383 ValueVT.isInteger() &&
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000384 "Unknown mismatch!");
Chris Lattner96a77eb2010-08-24 23:10:06 +0000385 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
386 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000387 if (PartVT == MVT::x86mmx)
388 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000389 }
390 } else if (PartBits == ValueVT.getSizeInBits()) {
391 // Different types of the same size.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000392 assert(NumParts == 1 && PartEVT != ValueVT);
Wesley Peck527da1b2010-11-23 03:31:01 +0000393 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000394 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
395 // If the parts cover less bits than value has, truncate the value.
Bill Wendling38b31612012-02-23 23:25:25 +0000396 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
397 ValueVT.isInteger() &&
Chris Lattner96a77eb2010-08-24 23:10:06 +0000398 "Unknown mismatch!");
399 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
400 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling38b31612012-02-23 23:25:25 +0000401 if (PartVT == MVT::x86mmx)
402 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000403 }
404
405 // The value may have changed - recompute ValueVT.
406 ValueVT = Val.getValueType();
407 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
408 "Failed to tile the value with PartVT!");
409
410 if (NumParts == 1) {
Benjamin Kramerfd719b92014-03-29 16:54:29 +0000411 if (PartEVT != ValueVT)
412 diagnosePossiblyInvalidConstraint(*DAG.getContext(), V,
413 "scalar-to-vector conversion failed");
Bill Wendling5def8912012-09-26 06:16:18 +0000414
Chris Lattner96a77eb2010-08-24 23:10:06 +0000415 Parts[0] = Val;
416 return;
417 }
418
419 // Expand the value into multiple parts.
420 if (NumParts & (NumParts - 1)) {
421 // The number of parts is not a power of 2. Split off and copy the tail.
422 assert(PartVT.isInteger() && ValueVT.isInteger() &&
423 "Do not know what to expand to!");
424 unsigned RoundParts = 1 << Log2_32(NumParts);
425 unsigned RoundBits = RoundParts * PartBits;
426 unsigned OddParts = NumParts - RoundParts;
427 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000428 DAG.getIntPtrConstant(RoundBits, DL));
Bill Wendling5def8912012-09-26 06:16:18 +0000429 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT, V);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000430
431 if (TLI.isBigEndian())
432 // The odd parts were reversed by getCopyToParts - unreverse them.
433 std::reverse(Parts + RoundParts, Parts + NumParts);
434
435 NumParts = RoundParts;
436 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
437 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
438 }
439
440 // The number of parts is a power of 2. Repeatedly bisect the value using
441 // EXTRACT_ELEMENT.
Wesley Peck527da1b2010-11-23 03:31:01 +0000442 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000443 EVT::getIntegerVT(*DAG.getContext(),
444 ValueVT.getSizeInBits()),
445 Val);
446
447 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
448 for (unsigned i = 0; i < NumParts; i += StepSize) {
449 unsigned ThisBits = StepSize * PartBits / 2;
450 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
451 SDValue &Part0 = Parts[i];
452 SDValue &Part1 = Parts[i+StepSize/2];
453
454 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000455 ThisVT, Part0, DAG.getIntPtrConstant(1, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000456 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000457 ThisVT, Part0, DAG.getIntPtrConstant(0, DL));
Chris Lattner96a77eb2010-08-24 23:10:06 +0000458
459 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peck527da1b2010-11-23 03:31:01 +0000460 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
461 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000462 }
463 }
464 }
465
466 if (TLI.isBigEndian())
467 std::reverse(Parts, Parts + OrigNumParts);
468}
469
470
471/// getCopyToPartsVector - Create a series of nodes that contain the specified
472/// value split into legal parts.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000473static void getCopyToPartsVector(SelectionDAG &DAG, SDLoc DL,
Chris Lattner96a77eb2010-08-24 23:10:06 +0000474 SDValue Val, SDValue *Parts, unsigned NumParts,
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000475 MVT PartVT, const Value *V) {
Chris Lattner96a77eb2010-08-24 23:10:06 +0000476 EVT ValueVT = Val.getValueType();
477 assert(ValueVT.isVector() && "Not a vector");
478 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000479
Chris Lattner96a77eb2010-08-24 23:10:06 +0000480 if (NumParts == 1) {
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000481 EVT PartEVT = PartVT;
482 if (PartEVT == ValueVT) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000483 // Nothing to do.
484 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
485 // Bitconvert vector->vector case.
Wesley Peck527da1b2010-11-23 03:31:01 +0000486 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattner75ff0532010-08-25 22:49:25 +0000487 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000488 PartEVT.getVectorElementType() == ValueVT.getVectorElementType() &&
489 PartEVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
Chris Lattner75ff0532010-08-25 22:49:25 +0000490 EVT ElementVT = PartVT.getVectorElementType();
491 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
492 // undef elements.
493 SmallVector<SDValue, 16> Ops;
494 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
495 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000496 ElementVT, Val, DAG.getConstant(i, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000497 TLI.getVectorIdxTy())));
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000498
Chris Lattner75ff0532010-08-25 22:49:25 +0000499 for (unsigned i = ValueVT.getVectorNumElements(),
500 e = PartVT.getVectorNumElements(); i != e; ++i)
501 Ops.push_back(DAG.getUNDEF(ElementVT));
502
Craig Topper48d114b2014-04-26 18:35:24 +0000503 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, Ops);
Chris Lattner75ff0532010-08-25 22:49:25 +0000504
505 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000506
Chris Lattner75ff0532010-08-25 22:49:25 +0000507 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
508 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000509 } else if (PartVT.isVector() &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000510 PartEVT.getVectorElementType().bitsGE(
Nadav Rotem083837e2011-06-12 14:49:38 +0000511 ValueVT.getVectorElementType()) &&
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000512 PartEVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000513
514 // Promoted vector extract
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000515 bool Smaller = PartEVT.bitsLE(ValueVT);
Nadav Rotem36896bf2011-06-19 08:49:38 +0000516 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
517 DL, PartVT, Val);
Nadav Rotem06bd6d32011-06-04 20:58:08 +0000518 } else{
Chris Lattner75ff0532010-08-25 22:49:25 +0000519 // Vector -> scalar conversion.
Nadav Rotem083837e2011-06-12 14:49:38 +0000520 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner75ff0532010-08-25 22:49:25 +0000521 "Only trivial vector-to-scalar conversions should get here!");
522 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000523 PartVT, Val,
524 DAG.getConstant(0, DL, TLI.getVectorIdxTy()));
Nadav Rotem083837e2011-06-12 14:49:38 +0000525
526 bool Smaller = ValueVT.bitsLE(PartVT);
527 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
528 DL, PartVT, Val);
Chris Lattner96a77eb2010-08-24 23:10:06 +0000529 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000530
Chris Lattner96a77eb2010-08-24 23:10:06 +0000531 Parts[0] = Val;
532 return;
533 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000534
Dan Gohman575fad32008-09-03 16:12:24 +0000535 // Handle a multi-element vector.
Patrik Hagglund3f1905192012-12-19 11:53:21 +0000536 EVT IntermediateVT;
537 MVT RegisterVT;
Dan Gohman575fad32008-09-03 16:12:24 +0000538 unsigned NumIntermediates;
Owen Anderson117c9e82009-08-12 00:36:31 +0000539 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel977057f2010-08-26 20:32:32 +0000540 IntermediateVT,
541 NumIntermediates, RegisterVT);
Dan Gohman575fad32008-09-03 16:12:24 +0000542 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000543
Dan Gohman575fad32008-09-03 16:12:24 +0000544 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
545 NumParts = NumRegs; // Silence a compiler warning.
Patrik Hagglund00e7a112012-12-19 12:33:30 +0000546 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000547
Dan Gohman575fad32008-09-03 16:12:24 +0000548 // Split the vector into intermediate operands.
549 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling919b7aa2009-12-22 02:10:19 +0000550 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohman575fad32008-09-03 16:12:24 +0000551 if (IntermediateVT.isVector())
Chris Lattner96a77eb2010-08-24 23:10:06 +0000552 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohman575fad32008-09-03 16:12:24 +0000553 IntermediateVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000554 DAG.getConstant(i * (NumElements / NumIntermediates), DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000555 TLI.getVectorIdxTy()));
Dan Gohman575fad32008-09-03 16:12:24 +0000556 else
Chris Lattner96a77eb2010-08-24 23:10:06 +0000557 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Tom Stellardd42c5942013-08-05 22:22:01 +0000558 IntermediateVT, Val,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000559 DAG.getConstant(i, DL, TLI.getVectorIdxTy()));
Bill Wendling919b7aa2009-12-22 02:10:19 +0000560 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +0000561
Dan Gohman575fad32008-09-03 16:12:24 +0000562 // Split the intermediate operands into legal parts.
563 if (NumParts == NumIntermediates) {
564 // If the register was not expanded, promote or copy the value,
565 // as appropriate.
566 for (unsigned i = 0; i != NumParts; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000567 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000568 } else if (NumParts > 0) {
569 // If the intermediate type was expanded, split each the value into
570 // legal parts.
Michael Ilsemanaddddc42014-12-15 18:48:43 +0000571 assert(NumIntermediates != 0 && "division by zero");
Dan Gohman575fad32008-09-03 16:12:24 +0000572 assert(NumParts % NumIntermediates == 0 &&
573 "Must expand into a divisible number of parts!");
574 unsigned Factor = NumParts / NumIntermediates;
575 for (unsigned i = 0; i != NumIntermediates; ++i)
Bill Wendling5def8912012-09-26 06:16:18 +0000576 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT, V);
Dan Gohman575fad32008-09-03 16:12:24 +0000577 }
578}
579
Sanjoy Das3936a972015-05-05 23:06:54 +0000580RegsForValue::RegsForValue() {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000581
Sanjoy Das3936a972015-05-05 23:06:54 +0000582RegsForValue::RegsForValue(const SmallVector<unsigned, 4> &regs, MVT regvt,
583 EVT valuevt)
584 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
Dan Gohman4db93c92010-05-29 17:53:24 +0000585
Sanjoy Das3936a972015-05-05 23:06:54 +0000586RegsForValue::RegsForValue(LLVMContext &Context, const TargetLowering &tli,
587 unsigned Reg, Type *Ty) {
588 ComputeValueVTs(tli, Ty, ValueVTs);
Dan Gohman4db93c92010-05-29 17:53:24 +0000589
Sanjoy Das3936a972015-05-05 23:06:54 +0000590 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
591 EVT ValueVT = ValueVTs[Value];
592 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
593 MVT RegisterVT = tli.getRegisterType(Context, ValueVT);
594 for (unsigned i = 0; i != NumRegs; ++i)
595 Regs.push_back(Reg + i);
596 RegVTs.push_back(RegisterVT);
597 Reg += NumRegs;
598 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000599}
600
601/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
602/// this value and returns the result as a ValueVT value. This uses
603/// Chain/Flag as the input and updates them for the output Chain/Flag.
604/// If the Flag pointer is NULL, no flag is used.
605SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
606 FunctionLoweringInfo &FuncInfo,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000607 SDLoc dl,
Bill Wendling81406f62012-09-26 04:04:19 +0000608 SDValue &Chain, SDValue *Flag,
609 const Value *V) const {
Dan Gohman2810bac2010-07-26 18:15:41 +0000610 // A Value with type {} or [0 x %t] needs no registers.
611 if (ValueVTs.empty())
612 return SDValue();
613
Dan Gohman4db93c92010-05-29 17:53:24 +0000614 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
615
616 // Assemble the legal parts into the final values.
617 SmallVector<SDValue, 4> Values(ValueVTs.size());
618 SmallVector<SDValue, 8> Parts;
619 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
620 // Copy the legal parts from the registers.
621 EVT ValueVT = ValueVTs[Value];
622 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000623 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000624
625 Parts.resize(NumRegs);
626 for (unsigned i = 0; i != NumRegs; ++i) {
627 SDValue P;
Craig Topperc0196b12014-04-14 00:51:57 +0000628 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000629 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
630 } else {
631 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
632 *Flag = P.getValue(2);
633 }
634
635 Chain = P.getValue(1);
Chris Lattnercb404362010-12-13 01:11:17 +0000636 Parts[i] = P;
Dan Gohman4db93c92010-05-29 17:53:24 +0000637
638 // If the source register was virtual and if we know something about it,
639 // add an assert node.
Chris Lattnercb404362010-12-13 01:11:17 +0000640 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwarich64706472011-02-24 10:00:08 +0000641 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnercb404362010-12-13 01:11:17 +0000642 continue;
Cameron Zwarich64706472011-02-24 10:00:08 +0000643
644 const FunctionLoweringInfo::LiveOutInfo *LOI =
645 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
646 if (!LOI)
647 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000648
Chris Lattnercb404362010-12-13 01:11:17 +0000649 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwarich64706472011-02-24 10:00:08 +0000650 unsigned NumSignBits = LOI->NumSignBits;
651 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman4db93c92010-05-29 17:53:24 +0000652
Quentin Colombetb51a6862013-06-18 20:14:39 +0000653 if (NumZeroBits == RegSize) {
654 // The current value is a zero.
655 // Explicitly express that as it would be easier for
656 // optimizations to kick in.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000657 Parts[i] = DAG.getConstant(0, dl, RegisterVT);
Quentin Colombetb51a6862013-06-18 20:14:39 +0000658 continue;
659 }
660
Chris Lattnercb404362010-12-13 01:11:17 +0000661 // FIXME: We capture more information than the dag can represent. For
662 // now, just use the tightest assertzext/assertsext possible.
663 bool isSExt = true;
664 EVT FromVT(MVT::Other);
665 if (NumSignBits == RegSize)
666 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
667 else if (NumZeroBits >= RegSize-1)
668 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
669 else if (NumSignBits > RegSize-8)
670 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
671 else if (NumZeroBits >= RegSize-8)
672 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
673 else if (NumSignBits > RegSize-16)
674 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
675 else if (NumZeroBits >= RegSize-16)
676 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
677 else if (NumSignBits > RegSize-32)
678 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
679 else if (NumZeroBits >= RegSize-32)
680 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
681 else
682 continue;
Dan Gohman4db93c92010-05-29 17:53:24 +0000683
Chris Lattnercb404362010-12-13 01:11:17 +0000684 // Add an assertion node.
685 assert(FromVT != MVT::Other);
686 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
687 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman4db93c92010-05-29 17:53:24 +0000688 }
689
690 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Bill Wendling81406f62012-09-26 04:04:19 +0000691 NumRegs, RegisterVT, ValueVT, V);
Dan Gohman4db93c92010-05-29 17:53:24 +0000692 Part += NumRegs;
693 Parts.clear();
694 }
695
Craig Topper48d114b2014-04-26 18:35:24 +0000696 return DAG.getNode(ISD::MERGE_VALUES, dl, DAG.getVTList(ValueVTs), Values);
Dan Gohman4db93c92010-05-29 17:53:24 +0000697}
698
699/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
700/// specified value into the registers specified by this object. This uses
701/// Chain/Flag as the input and updates them for the output Chain/Flag.
702/// If the Flag pointer is NULL, no flag is used.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000703void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, SDLoc dl,
Jiangning Liuffbc6902014-09-19 05:30:35 +0000704 SDValue &Chain, SDValue *Flag, const Value *V,
705 ISD::NodeType PreferredExtendType) const {
Dan Gohman4db93c92010-05-29 17:53:24 +0000706 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Jiangning Liuffbc6902014-09-19 05:30:35 +0000707 ISD::NodeType ExtendKind = PreferredExtendType;
Dan Gohman4db93c92010-05-29 17:53:24 +0000708
709 // Get the list of the values's legal parts.
710 unsigned NumRegs = Regs.size();
711 SmallVector<SDValue, 8> Parts(NumRegs);
712 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
713 EVT ValueVT = ValueVTs[Value];
714 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000715 MVT RegisterVT = RegVTs[Value];
Jiangning Liuffbc6902014-09-19 05:30:35 +0000716
717 if (ExtendKind == ISD::ANY_EXTEND && TLI.isZExtFree(Val, RegisterVT))
718 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohman4db93c92010-05-29 17:53:24 +0000719
Chris Lattner05bcb482010-08-24 23:20:40 +0000720 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Evan Cheng9ec512d2012-12-06 19:13:27 +0000721 &Parts[Part], NumParts, RegisterVT, V, ExtendKind);
Dan Gohman4db93c92010-05-29 17:53:24 +0000722 Part += NumParts;
723 }
724
725 // Copy the parts into the registers.
726 SmallVector<SDValue, 8> Chains(NumRegs);
727 for (unsigned i = 0; i != NumRegs; ++i) {
728 SDValue Part;
Craig Topperc0196b12014-04-14 00:51:57 +0000729 if (!Flag) {
Dan Gohman4db93c92010-05-29 17:53:24 +0000730 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
731 } else {
732 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
733 *Flag = Part.getValue(1);
734 }
735
736 Chains[i] = Part.getValue(0);
737 }
738
739 if (NumRegs == 1 || Flag)
740 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
741 // flagged to it. That is the CopyToReg nodes and the user are considered
742 // a single scheduling unit. If we create a TokenFactor and return it as
743 // chain, then the TokenFactor is both a predecessor (operand) of the
744 // user as well as a successor (the TF operands are flagged to the user).
745 // c1, f1 = CopyToReg
746 // c2, f2 = CopyToReg
747 // c3 = TokenFactor c1, c2
748 // ...
749 // = op c3, ..., f2
750 Chain = Chains[NumRegs-1];
751 else
Craig Topper48d114b2014-04-26 18:35:24 +0000752 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Chains);
Dan Gohman4db93c92010-05-29 17:53:24 +0000753}
754
755/// AddInlineAsmOperands - Add this value to the specified inlineasm node
756/// operand list. This adds the code marker and includes the number of
757/// values added into it.
758void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000759 unsigned MatchingIdx, SDLoc dl,
Dan Gohman4db93c92010-05-29 17:53:24 +0000760 SelectionDAG &DAG,
761 std::vector<SDValue> &Ops) const {
762 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
763
764 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
765 if (HasMatching)
766 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen24abd9d2011-10-12 23:37:29 +0000767 else if (!Regs.empty() &&
768 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
769 // Put the register class of the virtual registers in the flag word. That
770 // way, later passes can recompute register class constraints for inline
771 // assembly as well as normal instructions.
772 // Don't do this for tied operands that can use the regclass information
773 // from the def.
774 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
775 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
776 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
777 }
778
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +0000779 SDValue Res = DAG.getTargetConstant(Flag, dl, MVT::i32);
Dan Gohman4db93c92010-05-29 17:53:24 +0000780 Ops.push_back(Res);
781
Reid Kleckneree088972013-12-10 18:27:32 +0000782 unsigned SP = TLI.getStackPointerRegisterToSaveRestore();
Dan Gohman4db93c92010-05-29 17:53:24 +0000783 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
784 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Patrik Hagglund4e0f8282012-12-19 12:23:01 +0000785 MVT RegisterVT = RegVTs[Value];
Dan Gohman4db93c92010-05-29 17:53:24 +0000786 for (unsigned i = 0; i != NumRegs; ++i) {
787 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Reid Kleckneree088972013-12-10 18:27:32 +0000788 unsigned TheReg = Regs[Reg++];
789 Ops.push_back(DAG.getRegister(TheReg, RegisterVT));
790
Reid Kleckneree088972013-12-10 18:27:32 +0000791 if (TheReg == SP && Code == InlineAsm::Kind_Clobber) {
Hans Wennborgacb842d2014-03-05 02:43:26 +0000792 // If we clobbered the stack pointer, MFI should know about it.
793 assert(DAG.getMachineFunction().getFrameInfo()->
794 hasInlineAsmWithSPAdjust());
Reid Kleckneree088972013-12-10 18:27:32 +0000795 }
Dan Gohman4db93c92010-05-29 17:53:24 +0000796 }
797 }
798}
Dan Gohman575fad32008-09-03 16:12:24 +0000799
Owen Andersonbb15fec2011-12-08 22:15:21 +0000800void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
801 const TargetLibraryInfo *li) {
Dan Gohman575fad32008-09-03 16:12:24 +0000802 AA = &aa;
803 GFI = gfi;
Owen Andersonbb15fec2011-12-08 22:15:21 +0000804 LibInfo = li;
Eric Christopher8b770652015-01-26 19:03:15 +0000805 DL = DAG.getTarget().getDataLayout();
Richard Smith3fb20472012-08-22 00:42:39 +0000806 Context = DAG.getContext();
Bill Wendling2730a002011-10-15 01:00:26 +0000807 LPadToCallSiteMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000808}
809
Dan Gohmanf5cca352010-04-14 18:24:06 +0000810/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000811/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohman575fad32008-09-03 16:12:24 +0000812/// for a new block. This doesn't clear out information about
813/// additional blocks that are needed to complete switch lowering
814/// or PHI node updating; that information is cleared out as it is
815/// consumed.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000816void SelectionDAGBuilder::clear() {
Dan Gohman575fad32008-09-03 16:12:24 +0000817 NodeMap.clear();
Devang Patelb0c76392010-06-01 19:59:01 +0000818 UnusedArgNodeMap.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000819 PendingLoads.clear();
820 PendingExports.clear();
Craig Topperc0196b12014-04-14 00:51:57 +0000821 CurInst = nullptr;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000822 HasTailCall = false;
Nico Rieckb5262d62014-01-12 14:09:17 +0000823 SDNodeOrder = LowestSDNodeOrder;
Philip Reames1a1bdb22014-12-02 18:50:36 +0000824 StatepointLowering.clear();
Dan Gohman575fad32008-09-03 16:12:24 +0000825}
826
Devang Patel799288382011-05-23 17:44:13 +0000827/// clearDanglingDebugInfo - Clear the dangling debug information
Benjamin Kramerbde91762012-06-02 10:20:22 +0000828/// map. This function is separated from the clear so that debug
Devang Patel799288382011-05-23 17:44:13 +0000829/// information that is dangling in a basic block can be properly
830/// resolved in a different basic block. This allows the
831/// SelectionDAG to resolve dangling debug information attached
832/// to PHI nodes.
833void SelectionDAGBuilder::clearDanglingDebugInfo() {
834 DanglingDebugInfoMap.clear();
835}
836
Dan Gohman575fad32008-09-03 16:12:24 +0000837/// getRoot - Return the current virtual root of the Selection DAG,
838/// flushing any PendingLoad items. This must be done before emitting
839/// a store or any other node that may need to be ordered after any
840/// prior load instructions.
841///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000842SDValue SelectionDAGBuilder::getRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000843 if (PendingLoads.empty())
844 return DAG.getRoot();
845
846 if (PendingLoads.size() == 1) {
847 SDValue Root = PendingLoads[0];
848 DAG.setRoot(Root);
849 PendingLoads.clear();
850 return Root;
851 }
852
853 // Otherwise, we have to make a token factor node.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000854 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000855 PendingLoads);
Dan Gohman575fad32008-09-03 16:12:24 +0000856 PendingLoads.clear();
857 DAG.setRoot(Root);
858 return Root;
859}
860
861/// getControlRoot - Similar to getRoot, but instead of flushing all the
862/// PendingLoad items, flush all the PendingExports items. It is necessary
863/// to do this before emitting a terminator instruction.
864///
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000865SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohman575fad32008-09-03 16:12:24 +0000866 SDValue Root = DAG.getRoot();
867
868 if (PendingExports.empty())
869 return Root;
870
871 // Turn all of the CopyToReg chains into one factored node.
872 if (Root.getOpcode() != ISD::EntryToken) {
873 unsigned i = 0, e = PendingExports.size();
874 for (; i != e; ++i) {
875 assert(PendingExports[i].getNode()->getNumOperands() > 1);
876 if (PendingExports[i].getNode()->getOperand(0) == Root)
877 break; // Don't add the root if we already indirectly depend on it.
878 }
879
880 if (i == e)
881 PendingExports.push_back(Root);
882 }
883
Andrew Trickef9de2a2013-05-25 02:42:55 +0000884 Root = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other,
Craig Topper48d114b2014-04-26 18:35:24 +0000885 PendingExports);
Dan Gohman575fad32008-09-03 16:12:24 +0000886 PendingExports.clear();
887 DAG.setRoot(Root);
888 return Root;
889}
890
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000891void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohman5b43aa02010-04-22 20:55:53 +0000892 // Set up outgoing PHI node register values before emitting the terminator.
893 if (isa<TerminatorInst>(&I))
894 HandlePHINodesInSuccessorBlocks(I.getParent());
895
Andrew Tricke2431c62013-05-25 03:08:10 +0000896 ++SDNodeOrder;
897
Andrew Trick175143b2013-05-25 02:20:36 +0000898 CurInst = &I;
Dan Gohmane450d742010-04-20 00:48:35 +0000899
Dan Gohman575fad32008-09-03 16:12:24 +0000900 visit(I.getOpcode(), I);
Dan Gohmane450d742010-04-20 00:48:35 +0000901
Dan Gohman950fe782010-04-20 15:03:56 +0000902 if (!isa<TerminatorInst>(&I) && !HasTailCall)
903 CopyToExportRegsIfNeeded(&I);
904
Craig Topperc0196b12014-04-14 00:51:57 +0000905 CurInst = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +0000906}
907
Dan Gohmanf41ad472010-04-20 15:00:41 +0000908void SelectionDAGBuilder::visitPHI(const PHINode &) {
909 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
910}
911
Dan Gohmanbcaf6812010-04-15 01:51:59 +0000912void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +0000913 // Note: this doesn't use InstVisitor, because it has to work with
914 // ConstantExpr's in addition to instructions.
915 switch (Opcode) {
Torok Edwinfbcc6632009-07-14 16:55:14 +0000916 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohman575fad32008-09-03 16:12:24 +0000917 // Build the switch statement using the Instruction.def file.
918#define HANDLE_INST(NUM, OPCODE, CLASS) \
Galina Kistanovaaaf97352012-07-19 04:50:12 +0000919 case Instruction::OPCODE: visit##OPCODE((const CLASS&)I); break;
Chandler Carruth9fb823b2013-01-02 11:36:10 +0000920#include "llvm/IR/Instruction.def"
Dan Gohman575fad32008-09-03 16:12:24 +0000921 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000922}
Dan Gohman575fad32008-09-03 16:12:24 +0000923
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000924// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
925// generate the debug data structures now that we've seen its definition.
926void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
927 SDValue Val) {
928 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patelb12ff592010-08-26 23:35:15 +0000929 if (DDI.getDI()) {
930 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000931 DebugLoc dl = DDI.getdl();
932 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +0000933 DILocalVariable *Variable = DI->getVariable();
934 DIExpression *Expr = DI->getExpression();
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000935 assert(Variable->isValidLocationForIntrinsic(dl) &&
936 "Expected inlined-at fields to agree");
Devang Patelb12ff592010-08-26 23:35:15 +0000937 uint64_t Offset = DI->getOffset();
Adrian Prantl32da8892014-04-25 20:49:25 +0000938 // A dbg.value for an alloca is always indirect.
939 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000940 SDDbgValue *SDV;
941 if (Val.getNode()) {
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +0000942 if (!EmitFuncArgumentDbgValue(V, Variable, Expr, dl, Offset, IsIndirect,
Adrian Prantl87b7eb92014-10-01 18:55:02 +0000943 Val)) {
944 SDV = DAG.getDbgValue(Variable, Expr, Val.getNode(), Val.getResNo(),
945 IsIndirect, Offset, dl, DbgSDNodeOrder);
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000946 DAG.AddDbgValue(SDV, Val.getNode(), false);
947 }
Owen Andersonb2c80da2011-02-25 21:41:48 +0000948 } else
Adrian Prantl0d1e5592013-05-22 18:02:19 +0000949 DEBUG(dbgs() << "Dropping debug info for " << *DI << "\n");
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000950 DanglingDebugInfoMap[V] = DanglingDebugInfo();
951 }
952}
953
Igor Laevsky85f7f722015-03-10 16:26:48 +0000954/// getCopyFromRegs - If there was virtual register allocated for the value V
955/// emit CopyFromReg of the specified type Ty. Return empty SDValue() otherwise.
956SDValue SelectionDAGBuilder::getCopyFromRegs(const Value *V, Type *Ty) {
957 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000958 SDValue Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000959
960 if (It != FuncInfo.ValueMap.end()) {
961 unsigned InReg = It->second;
962 RegsForValue RFV(*DAG.getContext(), DAG.getTargetLoweringInfo(), InReg,
963 Ty);
964 SDValue Chain = DAG.getEntryNode();
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000965 Result = RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
966 resolveDanglingDebugInfo(V, Result);
Igor Laevsky85f7f722015-03-10 16:26:48 +0000967 }
968
Igor Laevsky9d3932b2015-05-08 13:17:22 +0000969 return Result;
Igor Laevsky85f7f722015-03-10 16:26:48 +0000970}
971
Nick Lewyckyf40df1d2011-09-30 22:19:53 +0000972/// getValue - Return an SDValue for the given Value.
Dan Gohman1a6c47f2009-11-23 18:04:58 +0000973SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmand4322232010-07-01 01:59:43 +0000974 // If we already have an SDValue for this value, use it. It's important
975 // to do this first, so that we don't create a CopyFromReg if we already
976 // have a regular SDValue.
Dan Gohman575fad32008-09-03 16:12:24 +0000977 SDValue &N = NodeMap[V];
978 if (N.getNode()) return N;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +0000979
Dan Gohmand4322232010-07-01 01:59:43 +0000980 // If there's a virtual register allocated and initialized for this
981 // value, use it.
Igor Laevsky85f7f722015-03-10 16:26:48 +0000982 SDValue copyFromReg = getCopyFromRegs(V, V->getType());
983 if (copyFromReg.getNode()) {
984 return copyFromReg;
Dan Gohmand4322232010-07-01 01:59:43 +0000985 }
986
987 // Otherwise create a new SDValue and remember it.
988 SDValue Val = getValueImpl(V);
989 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +0000990 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +0000991 return Val;
992}
993
Elena Demikhovsky584ce372015-04-28 07:57:37 +0000994// Return true if SDValue exists for the given Value
995bool SelectionDAGBuilder::findValue(const Value *V) const {
996 return (NodeMap.find(V) != NodeMap.end()) ||
997 (FuncInfo.ValueMap.find(V) != FuncInfo.ValueMap.end());
998}
999
Dan Gohmand4322232010-07-01 01:59:43 +00001000/// getNonRegisterValue - Return an SDValue for the given Value, but
1001/// don't look in FuncInfo.ValueMap for a virtual register.
1002SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1003 // If we already have an SDValue for this value, use it.
1004 SDValue &N = NodeMap[V];
1005 if (N.getNode()) return N;
1006
1007 // Otherwise create a new SDValue and remember it.
1008 SDValue Val = getValueImpl(V);
1009 NodeMap[V] = Val;
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001010 resolveDanglingDebugInfo(V, Val);
Dan Gohmand4322232010-07-01 01:59:43 +00001011 return Val;
1012}
1013
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00001014/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohmand4322232010-07-01 01:59:43 +00001015/// Create an SDValue for the given value.
1016SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Eric Christopher58a24612014-10-08 09:50:54 +00001017 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00001018
Dan Gohman8422e572010-04-17 15:32:28 +00001019 if (const Constant *C = dyn_cast<Constant>(V)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001020 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001021
Dan Gohman8422e572010-04-17 15:32:28 +00001022 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001023 return DAG.getConstant(*CI, getCurSDLoc(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001024
Dan Gohman8422e572010-04-17 15:32:28 +00001025 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Andrew Trickef9de2a2013-05-25 02:42:55 +00001026 return DAG.getGlobalAddress(GV, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001027
Matt Arsenault19231e62013-11-16 20:24:41 +00001028 if (isa<ConstantPointerNull>(C)) {
1029 unsigned AS = V->getType()->getPointerAddressSpace();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001030 return DAG.getConstant(0, getCurSDLoc(), TLI.getPointerTy(AS));
Matt Arsenault19231e62013-11-16 20:24:41 +00001031 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001032
Dan Gohman8422e572010-04-17 15:32:28 +00001033 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001034 return DAG.getConstantFP(*CFP, getCurSDLoc(), VT);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001035
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001036 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohmand4322232010-07-01 01:59:43 +00001037 return DAG.getUNDEF(VT);
Dan Gohman575fad32008-09-03 16:12:24 +00001038
Dan Gohman8422e572010-04-17 15:32:28 +00001039 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001040 visit(CE->getOpcode(), *CE);
1041 SDValue N1 = NodeMap[V];
Dan Gohman5664b9f2010-04-16 16:55:18 +00001042 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohman575fad32008-09-03 16:12:24 +00001043 return N1;
1044 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001045
Dan Gohman575fad32008-09-03 16:12:24 +00001046 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1047 SmallVector<SDValue, 4> Constants;
1048 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1049 OI != OE; ++OI) {
1050 SDNode *Val = getValue(*OI).getNode();
Dan Gohmanf4a0f0f2009-09-08 01:44:02 +00001051 // If the operand is an empty aggregate, there are no values.
1052 if (!Val) continue;
1053 // Add each leaf value from the operand to the Constants list
1054 // to form a flattened list of all the values.
Dan Gohman575fad32008-09-03 16:12:24 +00001055 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1056 Constants.push_back(SDValue(Val, i));
1057 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001058
Craig Topper64941d92014-04-27 19:20:57 +00001059 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001060 }
Stephen Lincfe7f352013-07-08 00:37:03 +00001061
Chris Lattner00245f42012-01-24 13:41:11 +00001062 if (const ConstantDataSequential *CDS =
1063 dyn_cast<ConstantDataSequential>(C)) {
1064 SmallVector<SDValue, 4> Ops;
Chris Lattner9be59592012-01-25 01:27:20 +00001065 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner00245f42012-01-24 13:41:11 +00001066 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1067 // Add each leaf value from the operand to the Constants list
1068 // to form a flattened list of all the values.
1069 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1070 Ops.push_back(SDValue(Val, i));
1071 }
1072
1073 if (isa<ArrayType>(CDS->getType()))
Craig Topper64941d92014-04-27 19:20:57 +00001074 return DAG.getMergeValues(Ops, getCurSDLoc());
Andrew Trickef9de2a2013-05-25 02:42:55 +00001075 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001076 VT, Ops);
Chris Lattner00245f42012-01-24 13:41:11 +00001077 }
Dan Gohman575fad32008-09-03 16:12:24 +00001078
Duncan Sands19d0b472010-02-16 11:11:14 +00001079 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohman575fad32008-09-03 16:12:24 +00001080 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1081 "Unknown struct or array constant!");
1082
Owen Anderson53aa7a92009-08-10 22:56:29 +00001083 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001084 ComputeValueVTs(TLI, C->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00001085 unsigned NumElts = ValueVTs.size();
1086 if (NumElts == 0)
1087 return SDValue(); // empty struct
1088 SmallVector<SDValue, 4> Constants(NumElts);
1089 for (unsigned i = 0; i != NumElts; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00001090 EVT EltVT = ValueVTs[i];
Dan Gohman575fad32008-09-03 16:12:24 +00001091 if (isa<UndefValue>(C))
Dale Johannesen84935752009-02-06 23:05:02 +00001092 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001093 else if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001094 Constants[i] = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001095 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001096 Constants[i] = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001097 }
Bill Wendlingc6b47342009-12-21 23:47:40 +00001098
Craig Topper64941d92014-04-27 19:20:57 +00001099 return DAG.getMergeValues(Constants, getCurSDLoc());
Dan Gohman575fad32008-09-03 16:12:24 +00001100 }
1101
Dan Gohman8422e572010-04-17 15:32:28 +00001102 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman7a6611792009-11-20 23:18:13 +00001103 return DAG.getBlockAddress(BA, VT);
Dan Gohman6c938802009-10-30 01:27:03 +00001104
Chris Lattner229907c2011-07-18 04:54:35 +00001105 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00001106 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001107
Dan Gohman575fad32008-09-03 16:12:24 +00001108 // Now that we know the number and type of the elements, get that number of
1109 // elements into the Ops array based on what kind of constant it is.
1110 SmallVector<SDValue, 16> Ops;
Chris Lattner00245f42012-01-24 13:41:11 +00001111 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001112 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner00245f42012-01-24 13:41:11 +00001113 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohman575fad32008-09-03 16:12:24 +00001114 } else {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001115 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Eric Christopher58a24612014-10-08 09:50:54 +00001116 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohman575fad32008-09-03 16:12:24 +00001117
1118 SDValue Op;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00001119 if (EltVT.isFloatingPoint())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001120 Op = DAG.getConstantFP(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001121 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001122 Op = DAG.getConstant(0, getCurSDLoc(), EltVT);
Dan Gohman575fad32008-09-03 16:12:24 +00001123 Ops.assign(NumElements, Op);
1124 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001125
Dan Gohman575fad32008-09-03 16:12:24 +00001126 // Create a BUILD_VECTOR node.
Craig Topper48d114b2014-04-26 18:35:24 +00001127 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurSDLoc(), VT, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00001128 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001129
Dan Gohman575fad32008-09-03 16:12:24 +00001130 // If this is a static alloca, generate it as the frameindex instead of
1131 // computation.
1132 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1133 DenseMap<const AllocaInst*, int>::iterator SI =
1134 FuncInfo.StaticAllocaMap.find(AI);
1135 if (SI != FuncInfo.StaticAllocaMap.end())
Eric Christopher58a24612014-10-08 09:50:54 +00001136 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00001137 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001138
Dan Gohmand4322232010-07-01 01:59:43 +00001139 // If this is an instruction which fast-isel has deferred, select it now.
1140 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001141 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
Eric Christopher58a24612014-10-08 09:50:54 +00001142 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001143 SDValue Chain = DAG.getEntryNode();
Craig Topperc0196b12014-04-14 00:51:57 +00001144 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(), Chain, nullptr, V);
Dan Gohmand4322232010-07-01 01:59:43 +00001145 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001146
Dan Gohmand4322232010-07-01 01:59:43 +00001147 llvm_unreachable("Can't get register for value!");
Dan Gohman575fad32008-09-03 16:12:24 +00001148}
1149
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001150void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00001151 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001152 SDValue Chain = getControlRoot();
1153 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001154 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001155
Dan Gohmand16aa542010-05-29 17:03:36 +00001156 if (!FuncInfo.CanLowerReturn) {
1157 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001158 const Function *F = I.getParent()->getParent();
1159
1160 // Emit a store of the return value through the virtual register.
1161 // Leave Outs empty so that LowerReturn won't try to load return
1162 // registers the usual way.
1163 SmallVector<EVT, 1> PtrValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001164 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001165 PtrValueVTs);
1166
1167 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1168 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00001169
Owen Anderson53aa7a92009-08-10 22:56:29 +00001170 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001171 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00001172 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman8b44b882008-10-21 20:00:42 +00001173 unsigned NumValues = ValueVTs.size();
Dan Gohman8b44b882008-10-21 20:00:42 +00001174
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001175 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001176 for (unsigned i = 0; i != NumValues; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00001177 SDValue Add = DAG.getNode(ISD::ADD, getCurSDLoc(),
Chris Lattner96a77eb2010-08-24 23:10:06 +00001178 RetPtr.getValueType(), RetPtr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001179 DAG.getIntPtrConstant(Offsets[i],
1180 getCurSDLoc()));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001181 Chains[i] =
Andrew Trickef9de2a2013-05-25 02:42:55 +00001182 DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingc6b47342009-12-21 23:47:40 +00001183 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattnera4f19972010-09-21 18:58:22 +00001184 // FIXME: better loc info would be nice.
1185 Add, MachinePointerInfo(), false, false, 0);
Bill Wendlingc6b47342009-12-21 23:47:40 +00001186 }
1187
Andrew Trickef9de2a2013-05-25 02:42:55 +00001188 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00001189 MVT::Other, Chains);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001190 } else if (I.getNumOperands() != 0) {
1191 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00001192 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
Chris Lattnerb1af8652010-02-28 18:53:13 +00001193 unsigned NumValues = ValueVTs.size();
1194 if (NumValues) {
1195 SDValue RetOp = getValue(I.getOperand(0));
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001196
1197 const Function *F = I.getParent()->getParent();
1198
1199 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
1200 if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1201 Attribute::SExt))
1202 ExtendKind = ISD::SIGN_EXTEND;
1203 else if (F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1204 Attribute::ZExt))
1205 ExtendKind = ISD::ZERO_EXTEND;
1206
1207 LLVMContext &Context = F->getContext();
1208 bool RetInReg = F->getAttributes().hasAttribute(AttributeSet::ReturnIndex,
1209 Attribute::InReg);
1210
1211 for (unsigned j = 0; j != NumValues; ++j) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001212 EVT VT = ValueVTs[j];
Dan Gohman575fad32008-09-03 16:12:24 +00001213
Cameron Zwarich2ef0c692011-03-17 14:53:37 +00001214 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001215 VT = TLI.getTypeForExtArgOrReturn(Context, VT, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001216
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001217 unsigned NumParts = TLI.getNumRegisters(Context, VT);
1218 MVT PartVT = TLI.getRegisterType(Context, VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001219 SmallVector<SDValue, 4> Parts(NumParts);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001220 getCopyToParts(DAG, getCurSDLoc(),
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001221 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
Bill Wendling5def8912012-09-26 06:16:18 +00001222 &Parts[0], NumParts, PartVT, &I, ExtendKind);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001223
1224 // 'inreg' on function refers to return value
1225 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Mehdi Aminif3721bf2015-01-06 18:20:04 +00001226 if (RetInReg)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001227 Flags.setInReg();
1228
1229 // Propagate extension type if any
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001230 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001231 Flags.setSExt();
Cameron Zwarichd1ad9bc2011-03-16 22:20:07 +00001232 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriks9f344062009-11-11 19:59:24 +00001233 Flags.setZExt();
1234
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001235 for (unsigned i = 0; i < NumParts; ++i) {
1236 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
Tom Stellard8d7d4de2013-10-23 00:44:24 +00001237 VT, /*isfixed=*/true, 0, 0));
Dan Gohmanfe7532a2010-07-07 15:54:55 +00001238 OutVals.push_back(Parts[i]);
1239 }
Evan Cheng2e9f42b2009-03-25 20:20:11 +00001240 }
Dan Gohman575fad32008-09-03 16:12:24 +00001241 }
1242 }
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001243
1244 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel68c5f472009-09-02 08:44:58 +00001245 CallingConv::ID CallConv =
1246 DAG.getMachineFunction().getFunction()->getCallingConv();
Eric Christopher58a24612014-10-08 09:50:54 +00001247 Chain = DAG.getTargetLoweringInfo().LowerReturn(
Eric Christopherd9134482014-08-04 21:25:23 +00001248 Chain, CallConv, isVarArg, Outs, OutVals, getCurSDLoc(), DAG);
Dan Gohman695d8112009-08-06 15:37:27 +00001249
1250 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00001251 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00001252 "LowerReturn didn't return a valid chain!");
1253
1254 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00001255 DAG.setRoot(Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00001256}
1257
Dan Gohman9478c3f2009-04-23 23:13:24 +00001258/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1259/// created for it, emit nodes to copy the value into the virtual
1260/// registers.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001261void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindolae53b7d12011-05-13 15:18:06 +00001262 // Skip empty types
1263 if (V->getType()->isEmptyTy())
1264 return;
1265
Dan Gohman3a7ee8e2010-04-16 17:15:02 +00001266 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1267 if (VMI != FuncInfo.ValueMap.end()) {
1268 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1269 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohman9478c3f2009-04-23 23:13:24 +00001270 }
1271}
1272
Dan Gohman575fad32008-09-03 16:12:24 +00001273/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1274/// the current basic block, add it to ValueMap now so that we'll get a
1275/// CopyTo/FromReg.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001276void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohman575fad32008-09-03 16:12:24 +00001277 // No need to export constants.
1278 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001279
Dan Gohman575fad32008-09-03 16:12:24 +00001280 // Already exported?
1281 if (FuncInfo.isExportedInst(V)) return;
1282
1283 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1284 CopyValueToVirtualRegister(V, Reg);
1285}
1286
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001287bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001288 const BasicBlock *FromBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001289 // The operands of the setcc have to be in this block. We don't know
1290 // how to export them from some other block.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001291 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001292 // Can export from current BB.
1293 if (VI->getParent() == FromBB)
1294 return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001295
Dan Gohman575fad32008-09-03 16:12:24 +00001296 // Is already exported, noop.
1297 return FuncInfo.isExportedInst(V);
1298 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001299
Dan Gohman575fad32008-09-03 16:12:24 +00001300 // If this is an argument, we can export it if the BB is the entry block or
1301 // if it is already exported.
1302 if (isa<Argument>(V)) {
1303 if (FromBB == &FromBB->getParent()->getEntryBlock())
1304 return true;
1305
1306 // Otherwise, can only export this if it is already exported.
1307 return FuncInfo.isExportedInst(V);
1308 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001309
Dan Gohman575fad32008-09-03 16:12:24 +00001310 // Otherwise, constants can always be exported.
1311 return true;
1312}
1313
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001314/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak96f8c552011-12-20 20:03:10 +00001315uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1316 const MachineBasicBlock *Dst) const {
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001317 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1318 if (!BPI)
1319 return 0;
Jakub Staszak539db982011-07-29 20:05:36 +00001320 const BasicBlock *SrcBB = Src->getBasicBlock();
1321 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001322 return BPI->getEdgeWeight(SrcBB, DstBB);
1323}
1324
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001325void SelectionDAGBuilder::
1326addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1327 uint32_t Weight /* = 0 */) {
1328 if (!Weight)
1329 Weight = getEdgeWeight(Src, Dst);
1330 Src->addSuccessor(Dst, Weight);
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001331}
1332
1333
Dan Gohman575fad32008-09-03 16:12:24 +00001334static bool InBlock(const Value *V, const BasicBlock *BB) {
1335 if (const Instruction *I = dyn_cast<Instruction>(V))
1336 return I->getParent() == BB;
1337 return true;
1338}
1339
Dan Gohmand01ddb52008-10-17 21:16:08 +00001340/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1341/// This function emits a branch and is used at the leaves of an OR or an
1342/// AND operator tree.
1343///
1344void
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001345SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001346 MachineBasicBlock *TBB,
1347 MachineBasicBlock *FBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001348 MachineBasicBlock *CurBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001349 MachineBasicBlock *SwitchBB,
1350 uint32_t TWeight,
1351 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001352 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohman575fad32008-09-03 16:12:24 +00001353
Dan Gohmand01ddb52008-10-17 21:16:08 +00001354 // If the leaf of the tree is a comparison, merge the condition into
1355 // the caseblock.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001356 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001357 // The operands of the cmp have to be in this block. We don't know
1358 // how to export them from some other block. If this is the first block
1359 // of the sequence, no exporting is needed.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001360 if (CurBB == SwitchBB ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001361 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1362 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohman575fad32008-09-03 16:12:24 +00001363 ISD::CondCode Condition;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001364 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001365 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001366 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman293abcc2008-10-17 18:18:45 +00001367 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky50f02cb2011-12-02 22:16:29 +00001368 if (TM.Options.NoNaNsFPMath)
1369 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohman575fad32008-09-03 16:12:24 +00001370 } else {
Michael Ilsemanaddddc42014-12-15 18:48:43 +00001371 (void)Condition; // silence warning.
Torok Edwinfbcc6632009-07-14 16:55:14 +00001372 llvm_unreachable("Unknown compare instruction");
Dan Gohman575fad32008-09-03 16:12:24 +00001373 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001374
Craig Topperc0196b12014-04-14 00:51:57 +00001375 CaseBlock CB(Condition, BOp->getOperand(0), BOp->getOperand(1), nullptr,
1376 TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001377 SwitchCases.push_back(CB);
1378 return;
1379 }
Dan Gohmand01ddb52008-10-17 21:16:08 +00001380 }
1381
1382 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001383 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001384 nullptr, TBB, FBB, CurBB, TWeight, FWeight);
Dan Gohmand01ddb52008-10-17 21:16:08 +00001385 SwitchCases.push_back(CB);
1386}
1387
Manman Ren4ece7452014-01-31 00:42:44 +00001388/// Scale down both weights to fit into uint32_t.
1389static void ScaleWeights(uint64_t &NewTrue, uint64_t &NewFalse) {
1390 uint64_t NewMax = (NewTrue > NewFalse) ? NewTrue : NewFalse;
1391 uint32_t Scale = (NewMax / UINT32_MAX) + 1;
1392 NewTrue = NewTrue / Scale;
1393 NewFalse = NewFalse / Scale;
1394}
1395
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001396/// FindMergedConditions - If Cond is an expression like
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001397void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001398 MachineBasicBlock *TBB,
1399 MachineBasicBlock *FBB,
1400 MachineBasicBlock *CurBB,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001401 MachineBasicBlock *SwitchBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001402 unsigned Opc, uint32_t TWeight,
1403 uint32_t FWeight) {
Dan Gohmand01ddb52008-10-17 21:16:08 +00001404 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001405 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001406 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmand01ddb52008-10-17 21:16:08 +00001407 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1408 BOp->getParent() != CurBB->getBasicBlock() ||
1409 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1410 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Manman Ren4ece7452014-01-31 00:42:44 +00001411 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB,
1412 TWeight, FWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001413 return;
1414 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001415
Dan Gohman575fad32008-09-03 16:12:24 +00001416 // Create TmpBB after CurBB.
1417 MachineFunction::iterator BBI = CurBB;
1418 MachineFunction &MF = DAG.getMachineFunction();
1419 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1420 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001421
Dan Gohman575fad32008-09-03 16:12:24 +00001422 if (Opc == Instruction::Or) {
1423 // Codegen X | Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001424 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001425 // jmp_if_X TBB
1426 // jmp TmpBB
1427 // TmpBB:
1428 // jmp_if_Y TBB
1429 // jmp FBB
1430 //
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001431
Manman Ren4ece7452014-01-31 00:42:44 +00001432 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1433 // The requirement is that
1434 // TrueProb for BB1 + (FalseProb for BB1 * TrueProb for TmpBB)
1435 // = TrueProb for orignal BB.
1436 // Assuming the orignal weights are A and B, one choice is to set BB1's
1437 // weights to A and A+2B, and set TmpBB's weights to A and 2B. This choice
1438 // assumes that
1439 // TrueProb for BB1 == FalseProb for BB1 * TrueProb for TmpBB.
1440 // Another choice is to assume TrueProb for BB1 equals to TrueProb for
1441 // TmpBB, but the math is more complicated.
Manman Ren104e0c82014-01-30 00:24:37 +00001442
Manman Ren4ece7452014-01-31 00:42:44 +00001443 uint64_t NewTrueWeight = TWeight;
1444 uint64_t NewFalseWeight = (uint64_t)TWeight + 2 * (uint64_t)FWeight;
1445 ScaleWeights(NewTrueWeight, NewFalseWeight);
1446 // Emit the LHS condition.
1447 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc,
1448 NewTrueWeight, NewFalseWeight);
1449
1450 NewTrueWeight = TWeight;
1451 NewFalseWeight = 2 * (uint64_t)FWeight;
1452 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001453 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001454 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1455 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001456 } else {
1457 assert(Opc == Instruction::And && "Unknown merge op!");
1458 // Codegen X & Y as:
Manman Ren4ece7452014-01-31 00:42:44 +00001459 // BB1:
Dan Gohman575fad32008-09-03 16:12:24 +00001460 // jmp_if_X TmpBB
1461 // jmp FBB
1462 // TmpBB:
1463 // jmp_if_Y TBB
1464 // jmp FBB
1465 //
1466 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001467
Manman Ren4ece7452014-01-31 00:42:44 +00001468 // We have flexibility in setting Prob for BB1 and Prob for TmpBB.
1469 // The requirement is that
1470 // FalseProb for BB1 + (TrueProb for BB1 * FalseProb for TmpBB)
1471 // = FalseProb for orignal BB.
1472 // Assuming the orignal weights are A and B, one choice is to set BB1's
1473 // weights to 2A+B and B, and set TmpBB's weights to 2A and B. This choice
1474 // assumes that
1475 // FalseProb for BB1 == TrueProb for BB1 * FalseProb for TmpBB.
Manman Ren104e0c82014-01-30 00:24:37 +00001476
Manman Ren4ece7452014-01-31 00:42:44 +00001477 uint64_t NewTrueWeight = 2 * (uint64_t)TWeight + (uint64_t)FWeight;
1478 uint64_t NewFalseWeight = FWeight;
1479 ScaleWeights(NewTrueWeight, NewFalseWeight);
1480 // Emit the LHS condition.
1481 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc,
1482 NewTrueWeight, NewFalseWeight);
1483
1484 NewTrueWeight = 2 * (uint64_t)TWeight;
1485 NewFalseWeight = FWeight;
1486 ScaleWeights(NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001487 // Emit the RHS condition into TmpBB.
Manman Ren4ece7452014-01-31 00:42:44 +00001488 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc,
1489 NewTrueWeight, NewFalseWeight);
Dan Gohman575fad32008-09-03 16:12:24 +00001490 }
1491}
1492
1493/// If the set of cases should be emitted as a series of branches, return true.
1494/// If we should emit this as a bunch of and/or'd together conditions, return
1495/// false.
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001496bool
Stephen Lin6d715e82013-07-06 21:44:25 +00001497SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases) {
Dan Gohman575fad32008-09-03 16:12:24 +00001498 if (Cases.size() != 2) return true;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001499
Dan Gohman575fad32008-09-03 16:12:24 +00001500 // If this is two comparisons of the same values or'd or and'd together, they
1501 // will get folded into a single comparison, so don't emit two blocks.
1502 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1503 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1504 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1505 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1506 return false;
1507 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001508
Chris Lattner1eea3b02010-01-02 00:00:03 +00001509 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1510 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1511 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1512 Cases[0].CC == Cases[1].CC &&
1513 isa<Constant>(Cases[0].CmpRHS) &&
1514 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1515 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1516 return false;
1517 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1518 return false;
1519 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00001520
Dan Gohman575fad32008-09-03 16:12:24 +00001521 return true;
1522}
1523
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001524void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001525 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001526
Dan Gohman575fad32008-09-03 16:12:24 +00001527 // Update machine-CFG edges.
1528 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1529
Dan Gohman575fad32008-09-03 16:12:24 +00001530 if (I.isUnconditional()) {
1531 // Update machine-CFG edges.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001532 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001533
Eric Christopherbfb38ba2014-04-03 12:11:51 +00001534 // If this is not a fall-through branch or optimizations are switched off,
1535 // emit the branch.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001536 if (Succ0MBB != NextBlock(BrMBB) || TM.getOptLevel() == CodeGenOpt::None)
Andrew Trickef9de2a2013-05-25 02:42:55 +00001537 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Owen Anderson9f944592009-08-11 20:47:22 +00001538 MVT::Other, getControlRoot(),
Bill Wendling954cb182010-01-28 21:51:40 +00001539 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001540
Dan Gohman575fad32008-09-03 16:12:24 +00001541 return;
1542 }
1543
1544 // If this condition is one of the special cases we handle, do special stuff
1545 // now.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001546 const Value *CondVal = I.getCondition();
Dan Gohman575fad32008-09-03 16:12:24 +00001547 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1548
1549 // If this is a series of conditions that are or'd or and'd together, emit
1550 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerea41dfe2010-11-30 18:12:52 +00001551 // As long as jumps are not expensive, this should improve performance.
Dan Gohman575fad32008-09-03 16:12:24 +00001552 // For example, instead of something like:
1553 // cmp A, B
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001554 // C = seteq
Dan Gohman575fad32008-09-03 16:12:24 +00001555 // cmp D, E
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001556 // F = setle
Dan Gohman575fad32008-09-03 16:12:24 +00001557 // or C, F
1558 // jnz foo
1559 // Emit:
1560 // cmp A, B
1561 // je foo
1562 // cmp D, E
1563 // jle foo
1564 //
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001565 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Eric Christopher58a24612014-10-08 09:50:54 +00001566 if (!DAG.getTargetLoweringInfo().isJumpExpensive() &&
Eric Christopherd9134482014-08-04 21:25:23 +00001567 BOp->hasOneUse() && (BOp->getOpcode() == Instruction::And ||
1568 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman7c0303a2010-04-19 22:41:47 +00001569 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
Manman Ren4ece7452014-01-31 00:42:44 +00001570 BOp->getOpcode(), getEdgeWeight(BrMBB, Succ0MBB),
1571 getEdgeWeight(BrMBB, Succ1MBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001572 // If the compares in later blocks need to use values not currently
1573 // exported from this block, export them now. This block should always
1574 // be the first entry.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001575 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001576
Dan Gohman575fad32008-09-03 16:12:24 +00001577 // Allow some cases to be rejected.
1578 if (ShouldEmitAsBranches(SwitchCases)) {
1579 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1580 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1581 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1582 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001583
Dan Gohman575fad32008-09-03 16:12:24 +00001584 // Emit the branch for this block.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001585 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001586 SwitchCases.erase(SwitchCases.begin());
1587 return;
1588 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001589
Dan Gohman575fad32008-09-03 16:12:24 +00001590 // Okay, we decided not to do this, remove any inserted MBB's and clear
1591 // SwitchCases.
1592 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohmane8c913e2009-08-15 02:06:22 +00001593 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001594
Dan Gohman575fad32008-09-03 16:12:24 +00001595 SwitchCases.clear();
1596 }
1597 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00001598
Dan Gohman575fad32008-09-03 16:12:24 +00001599 // Create a CaseBlock record representing this branch.
Owen Anderson23a204d2009-07-31 17:39:07 +00001600 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Craig Topperc0196b12014-04-14 00:51:57 +00001601 nullptr, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling7f5eb532009-12-21 19:59:38 +00001602
Dan Gohman575fad32008-09-03 16:12:24 +00001603 // Use visitSwitchCase to actually insert the fast branch sequence for this
1604 // cond branch.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001605 visitSwitchCase(CB, BrMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001606}
1607
1608/// visitSwitchCase - Emits the necessary code to represent a single node in
1609/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman7c0303a2010-04-19 22:41:47 +00001610void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1611 MachineBasicBlock *SwitchBB) {
Dan Gohman575fad32008-09-03 16:12:24 +00001612 SDValue Cond;
1613 SDValue CondLHS = getValue(CB.CmpLHS);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001614 SDLoc dl = getCurSDLoc();
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001615
1616 // Build the setcc now.
Craig Topperc0196b12014-04-14 00:51:57 +00001617 if (!CB.CmpMHS) {
Dan Gohman575fad32008-09-03 16:12:24 +00001618 // Fold "(X == true)" to X and "(X == false)" to !X to
1619 // handle common cases produced by branch lowering.
Owen Anderson23a204d2009-07-31 17:39:07 +00001620 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001621 CB.CC == ISD::SETEQ)
Dan Gohman575fad32008-09-03 16:12:24 +00001622 Cond = CondLHS;
Owen Anderson23a204d2009-07-31 17:39:07 +00001623 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Anderson2ad52172009-07-21 02:47:59 +00001624 CB.CC == ISD::SETEQ) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001625 SDValue True = DAG.getConstant(1, dl, CondLHS.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001626 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001627 } else
Owen Anderson9f944592009-08-11 20:47:22 +00001628 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohman575fad32008-09-03 16:12:24 +00001629 } else {
Bob Wilsone4077362013-09-09 19:14:35 +00001630 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
Dan Gohman575fad32008-09-03 16:12:24 +00001631
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001632 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
Hans Wennborg78325432015-03-19 16:42:21 +00001633 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohman575fad32008-09-03 16:12:24 +00001634
1635 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001636 EVT VT = CmpOp.getValueType();
Stephen Lincfe7f352013-07-08 00:37:03 +00001637
Bob Wilsone4077362013-09-09 19:14:35 +00001638 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001639 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, dl, VT),
Bob Wilsone4077362013-09-09 19:14:35 +00001640 ISD::SETLE);
Dan Gohman575fad32008-09-03 16:12:24 +00001641 } else {
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001642 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001643 VT, CmpOp, DAG.getConstant(Low, dl, VT));
Owen Anderson9f944592009-08-11 20:47:22 +00001644 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001645 DAG.getConstant(High-Low, dl, VT), ISD::SETULE);
Dan Gohman575fad32008-09-03 16:12:24 +00001646 }
1647 }
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001648
Dan Gohman575fad32008-09-03 16:12:24 +00001649 // Update successor info
Jakub Staszak0480a8f2011-07-29 22:25:21 +00001650 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
Jakob Stoklund Olesen7d33c572012-08-20 21:39:52 +00001651 // TrueBB and FalseBB are always different unless the incoming IR is
1652 // degenerate. This only happens when running llc on weird IR.
1653 if (CB.TrueBB != CB.FalseBB)
1654 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001655
Dan Gohman575fad32008-09-03 16:12:24 +00001656 // If the lhs block is the next block, invert the condition so that we can
1657 // fall through to the lhs instead of the rhs block.
Hans Wennborgb4db1422015-03-19 20:41:48 +00001658 if (CB.TrueBB == NextBlock(SwitchBB)) {
Dan Gohman575fad32008-09-03 16:12:24 +00001659 std::swap(CB.TrueBB, CB.FalseBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001660 SDValue True = DAG.getConstant(1, dl, Cond.getValueType());
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001661 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohman575fad32008-09-03 16:12:24 +00001662 }
Bill Wendling7f5eb532009-12-21 19:59:38 +00001663
Dale Johannesenf2bb6f02009-02-04 01:48:28 +00001664 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001665 MVT::Other, getControlRoot(), Cond,
Dale Johannesened255b32009-01-30 01:34:22 +00001666 DAG.getBasicBlock(CB.TrueBB));
Bill Wendlingc6b47342009-12-21 23:47:40 +00001667
Evan Cheng79687dd2010-09-23 06:51:55 +00001668 // Insert the false branch. Do this even if it's a fall through branch,
1669 // this makes it easier to do DAG optimizations which require inverting
1670 // the branch condition.
1671 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1672 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001673
1674 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001675}
1676
1677/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001678void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohman575fad32008-09-03 16:12:24 +00001679 // Emit the code for the jump table
1680 assert(JT.Reg != -1U && "Should lower JT Header first!");
Eric Christopher58a24612014-10-08 09:50:54 +00001681 EVT PTy = DAG.getTargetLoweringInfo().getPointerTy();
Andrew Trickef9de2a2013-05-25 02:42:55 +00001682 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00001683 JT.Reg, PTy);
Dan Gohman575fad32008-09-03 16:12:24 +00001684 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00001685 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurSDLoc(),
Bill Wendling7f5eb532009-12-21 19:59:38 +00001686 MVT::Other, Index.getValue(1),
1687 Table, Index);
1688 DAG.setRoot(BrJumpTable);
Dan Gohman575fad32008-09-03 16:12:24 +00001689}
1690
1691/// visitJumpTableHeader - This function emits necessary code to produce index
1692/// in the JumpTable from switch case.
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001693void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001694 JumpTableHeader &JTH,
1695 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001696 SDLoc dl = getCurSDLoc();
1697
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001698 // Subtract the lowest switch case value from the value being switched on and
1699 // conditional branch to default mbb if the result is greater than the
Dan Gohman575fad32008-09-03 16:12:24 +00001700 // difference between smallest and largest cases.
1701 SDValue SwitchOp = getValue(JTH.SValue);
Owen Anderson53aa7a92009-08-10 22:56:29 +00001702 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001703 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1704 DAG.getConstant(JTH.First, dl, VT));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001705
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001706 // The SDNode we just created, which holds the value being switched on minus
Dan Gohman4a618822010-02-10 16:03:48 +00001707 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001708 // can be used as an index into the jump table in a subsequent basic block.
1709 // This value may be smaller or larger than the target's pointer type, and
1710 // therefore require extension or truncating.
Eric Christopher58a24612014-10-08 09:50:54 +00001711 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001712 SwitchOp = DAG.getZExtOrTrunc(Sub, dl, TLI.getPointerTy());
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001713
Eric Christopher58a24612014-10-08 09:50:54 +00001714 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001715 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl,
Dale Johannesen3a09f552009-02-03 23:04:43 +00001716 JumpTableReg, SwitchOp);
Dan Gohman575fad32008-09-03 16:12:24 +00001717 JT.Reg = JumpTableReg;
1718
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001719 // Emit the range check for the jump table, and branch to the default block
1720 // for the switch statement if the value being switched on exceeds the largest
1721 // case in the switch.
Eric Christopher58a24612014-10-08 09:50:54 +00001722 SDValue CMP =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001723 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
1724 Sub.getValueType()),
1725 Sub, DAG.getConstant(JTH.Last - JTH.First, dl, VT),
1726 ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001727
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001728 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001729 MVT::Other, CopyTo, CMP,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001730 DAG.getBasicBlock(JT.Default));
Dan Gohman575fad32008-09-03 16:12:24 +00001731
Hans Wennborgb4db1422015-03-19 20:41:48 +00001732 // Avoid emitting unnecessary branches to the next block.
1733 if (JT.MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001734 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
Bill Wendling7f5eb532009-12-21 19:59:38 +00001735 DAG.getBasicBlock(JT.MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001736
Bill Wendlingc6b47342009-12-21 23:47:40 +00001737 DAG.setRoot(BrCond);
Dan Gohman575fad32008-09-03 16:12:24 +00001738}
1739
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001740/// Codegen a new tail for a stack protector check ParentMBB which has had its
1741/// tail spliced into a stack protector check success bb.
1742///
1743/// For a high level explanation of how this fits into the stack protector
1744/// generation see the comment on the declaration of class
1745/// StackProtectorDescriptor.
1746void SelectionDAGBuilder::visitSPDescriptorParent(StackProtectorDescriptor &SPD,
1747 MachineBasicBlock *ParentBB) {
1748
1749 // First create the loads to the guard/stack slot for the comparison.
Eric Christopher58a24612014-10-08 09:50:54 +00001750 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1751 EVT PtrTy = TLI.getPointerTy();
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001752
1753 MachineFrameInfo *MFI = ParentBB->getParent()->getFrameInfo();
1754 int FI = MFI->getStackProtectorIndex();
1755
1756 const Value *IRGuard = SPD.getGuard();
1757 SDValue GuardPtr = getValue(IRGuard);
1758 SDValue StackSlotPtr = DAG.getFrameIndex(FI, PtrTy);
1759
1760 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00001761 TLI.getDataLayout()->getPrefTypeAlignment(IRGuard->getType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001762
1763 SDValue Guard;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001764 SDLoc dl = getCurSDLoc();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001765
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001766 // If GuardReg is set and useLoadStackGuardNode returns true, retrieve the
1767 // guard value from the virtual register holding the value. Otherwise, emit a
1768 // volatile load to retrieve the stack guard value.
1769 unsigned GuardReg = SPD.getGuardReg();
1770
Eric Christopher58a24612014-10-08 09:50:54 +00001771 if (GuardReg && TLI.useLoadStackGuardNode())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001772 Guard = DAG.getCopyFromReg(DAG.getEntryNode(), dl, GuardReg,
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00001773 PtrTy);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001774 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001775 Guard = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00001776 GuardPtr, MachinePointerInfo(IRGuard, 0),
1777 true, false, false, Align);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001778
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001779 SDValue StackSlot = DAG.getLoad(PtrTy, dl, DAG.getEntryNode(),
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001780 StackSlotPtr,
1781 MachinePointerInfo::getFixedStack(FI),
1782 true, false, false, Align);
1783
1784 // Perform the comparison via a subtract/getsetcc.
1785 EVT VT = Guard.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001786 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, Guard, StackSlot);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001787
Eric Christopher58a24612014-10-08 09:50:54 +00001788 SDValue Cmp =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001789 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
Eric Christopher58a24612014-10-08 09:50:54 +00001790 Sub.getValueType()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001791 Sub, DAG.getConstant(0, dl, VT), ISD::SETNE);
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001792
1793 // If the sub is not 0, then we know the guard/stackslot do not equal, so
1794 // branch to failure MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001795 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001796 MVT::Other, StackSlot.getOperand(0),
1797 Cmp, DAG.getBasicBlock(SPD.getFailureMBB()));
1798 // Otherwise branch to success MBB.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001799 SDValue Br = DAG.getNode(ISD::BR, dl,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001800 MVT::Other, BrCond,
1801 DAG.getBasicBlock(SPD.getSuccessMBB()));
1802
1803 DAG.setRoot(Br);
1804}
1805
1806/// Codegen the failure basic block for a stack protector check.
1807///
1808/// A failure stack protector machine basic block consists simply of a call to
1809/// __stack_chk_fail().
1810///
1811/// For a high level explanation of how this fits into the stack protector
1812/// generation see the comment on the declaration of class
1813/// StackProtectorDescriptor.
1814void
1815SelectionDAGBuilder::visitSPDescriptorFailure(StackProtectorDescriptor &SPD) {
Eric Christopher58a24612014-10-08 09:50:54 +00001816 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1817 SDValue Chain =
1818 TLI.makeLibCall(DAG, RTLIB::STACKPROTECTOR_CHECK_FAIL, MVT::isVoid,
1819 nullptr, 0, false, getCurSDLoc(), false, false).second;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00001820 DAG.setRoot(Chain);
1821}
1822
Dan Gohman575fad32008-09-03 16:12:24 +00001823/// visitBitTestHeader - This function emits necessary code to produce value
1824/// suitable for "bit tests"
Dan Gohman7c0303a2010-04-19 22:41:47 +00001825void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1826 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001827 SDLoc dl = getCurSDLoc();
1828
Dan Gohman575fad32008-09-03 16:12:24 +00001829 // Subtract the minimum value
1830 SDValue SwitchOp = getValue(B.SValue);
Patrik Hagglunde98b7a02012-12-11 11:14:33 +00001831 EVT VT = SwitchOp.getValueType();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001832 SDValue Sub = DAG.getNode(ISD::SUB, dl, VT, SwitchOp,
1833 DAG.getConstant(B.First, dl, VT));
Dan Gohman575fad32008-09-03 16:12:24 +00001834
1835 // Check range
Eric Christopher58a24612014-10-08 09:50:54 +00001836 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1837 SDValue RangeCmp =
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001838 DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(),
1839 Sub.getValueType()),
1840 Sub, DAG.getConstant(B.Range, dl, VT), ISD::SETUGT);
Dan Gohman575fad32008-09-03 16:12:24 +00001841
Evan Chengac730dd2011-01-06 01:02:44 +00001842 // Determine the type of the test operands.
1843 bool UsePtrType = false;
Eric Christopher58a24612014-10-08 09:50:54 +00001844 if (!TLI.isTypeLegal(VT))
Evan Chengac730dd2011-01-06 01:02:44 +00001845 UsePtrType = true;
1846 else {
1847 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman979009e2011-10-12 22:46:45 +00001848 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengac730dd2011-01-06 01:02:44 +00001849 // Switch table case range are encoded into series of masks.
1850 // Just use pointer type, it's guaranteed to fit.
1851 UsePtrType = true;
1852 break;
1853 }
1854 }
1855 if (UsePtrType) {
Eric Christopher58a24612014-10-08 09:50:54 +00001856 VT = TLI.getPointerTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001857 Sub = DAG.getZExtOrTrunc(Sub, dl, VT);
Evan Chengac730dd2011-01-06 01:02:44 +00001858 }
Dan Gohman575fad32008-09-03 16:12:24 +00001859
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00001860 B.RegVT = VT.getSimpleVT();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001861 B.Reg = FuncInfo.CreateReg(B.RegVT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001862 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), dl, B.Reg, Sub);
Dan Gohman575fad32008-09-03 16:12:24 +00001863
Dan Gohman575fad32008-09-03 16:12:24 +00001864 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1865
Jakub Staszak12a43bd2011-06-16 20:22:37 +00001866 addSuccessorWithWeight(SwitchBB, B.Default);
1867 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohman575fad32008-09-03 16:12:24 +00001868
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001869 SDValue BrRange = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001870 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov05149ba2008-12-23 22:25:45 +00001871 DAG.getBasicBlock(B.Default));
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001872
Hans Wennborgb4db1422015-03-19 20:41:48 +00001873 // Avoid emitting unnecessary branches to the next block.
1874 if (MBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001875 BrRange = DAG.getNode(ISD::BR, dl, MVT::Other, BrRange,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001876 DAG.getBasicBlock(MBB));
Bill Wendling7f5eb532009-12-21 19:59:38 +00001877
Bill Wendlingc6b47342009-12-21 23:47:40 +00001878 DAG.setRoot(BrRange);
Dan Gohman575fad32008-09-03 16:12:24 +00001879}
1880
1881/// visitBitTestCase - this function produces one "bit test"
Evan Chengac730dd2011-01-06 01:02:44 +00001882void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1883 MachineBasicBlock* NextMBB,
Manman Rencf104462012-08-24 18:14:27 +00001884 uint32_t BranchWeightToNext,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00001885 unsigned Reg,
Dan Gohman7c0303a2010-04-19 22:41:47 +00001886 BitTestCase &B,
1887 MachineBasicBlock *SwitchBB) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001888 SDLoc dl = getCurSDLoc();
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00001889 MVT VT = BB.RegVT;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001890 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), dl, Reg, VT);
Dan Gohman0695e092010-06-24 02:06:24 +00001891 SDValue Cmp;
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00001892 unsigned PopCount = countPopulation(B.Mask);
Eric Christopher58a24612014-10-08 09:50:54 +00001893 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001894 if (PopCount == 1) {
Dan Gohman0695e092010-06-24 02:06:24 +00001895 // Testing for a single bit; just compare the shift count with what it
1896 // would need to be to shift a 1 bit in that position.
Eric Christopher58a24612014-10-08 09:50:54 +00001897 Cmp = DAG.getSetCC(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001898 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1899 DAG.getConstant(countTrailingZeros(B.Mask), dl, VT), ISD::SETEQ);
Benjamin Kramer15cd5a32011-07-14 01:38:42 +00001900 } else if (PopCount == BB.Range) {
1901 // There is only one zero bit in the range, test for it directly.
Eric Christopher58a24612014-10-08 09:50:54 +00001902 Cmp = DAG.getSetCC(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001903 dl, TLI.getSetCCResultType(*DAG.getContext(), VT), ShiftOp,
1904 DAG.getConstant(countTrailingOnes(B.Mask), dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001905 } else {
1906 // Make desired shift
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001907 SDValue SwitchVal = DAG.getNode(ISD::SHL, dl, VT,
1908 DAG.getConstant(1, dl, VT), ShiftOp);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001909
Dan Gohman0695e092010-06-24 02:06:24 +00001910 // Emit bit tests and jumps
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001911 SDValue AndOp = DAG.getNode(ISD::AND, dl,
1912 VT, SwitchVal, DAG.getConstant(B.Mask, dl, VT));
1913 Cmp = DAG.getSetCC(dl, TLI.getSetCCResultType(*DAG.getContext(), VT), AndOp,
1914 DAG.getConstant(0, dl, VT), ISD::SETNE);
Dan Gohman0695e092010-06-24 02:06:24 +00001915 }
Dan Gohman575fad32008-09-03 16:12:24 +00001916
Manman Rencf104462012-08-24 18:14:27 +00001917 // The branch weight from SwitchBB to B.TargetBB is B.ExtraWeight.
1918 addSuccessorWithWeight(SwitchBB, B.TargetBB, B.ExtraWeight);
1919 // The branch weight from SwitchBB to NextMBB is BranchWeightToNext.
1920 addSuccessorWithWeight(SwitchBB, NextMBB, BranchWeightToNext);
Anton Korobeynikov6f219132008-12-23 22:25:27 +00001921
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001922 SDValue BrAnd = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson9f944592009-08-11 20:47:22 +00001923 MVT::Other, getControlRoot(),
Dan Gohman0695e092010-06-24 02:06:24 +00001924 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohman575fad32008-09-03 16:12:24 +00001925
Hans Wennborgb4db1422015-03-19 20:41:48 +00001926 // Avoid emitting unnecessary branches to the next block.
1927 if (NextMBB != NextBlock(SwitchBB))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00001928 BrAnd = DAG.getNode(ISD::BR, dl, MVT::Other, BrAnd,
Evan Cheng6b8b2b72010-09-23 18:32:19 +00001929 DAG.getBasicBlock(NextMBB));
Bill Wendling28727f32009-12-21 21:59:52 +00001930
Bill Wendlingc6b47342009-12-21 23:47:40 +00001931 DAG.setRoot(BrAnd);
Dan Gohman575fad32008-09-03 16:12:24 +00001932}
1933
Dan Gohmanbcaf6812010-04-15 01:51:59 +00001934void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00001935 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00001936
Dan Gohman575fad32008-09-03 16:12:24 +00001937 // Retrieve successors.
1938 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1939 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1940
Gabor Greif08a4c282009-01-15 11:10:44 +00001941 const Value *Callee(I.getCalledValue());
Nuno Lopesec9653b2012-06-28 22:30:12 +00001942 const Function *Fn = dyn_cast<Function>(Callee);
Gabor Greif08a4c282009-01-15 11:10:44 +00001943 if (isa<InlineAsm>(Callee))
Dan Gohman575fad32008-09-03 16:12:24 +00001944 visitInlineAsm(&I);
Nuno Lopesec9653b2012-06-28 22:30:12 +00001945 else if (Fn && Fn->isIntrinsic()) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001946 switch (Fn->getIntrinsicID()) {
1947 default:
1948 llvm_unreachable("Cannot invoke this intrinsic");
1949 case Intrinsic::donothing:
1950 // Ignore invokes to @llvm.donothing: jump directly to the next BB.
1951 break;
1952 case Intrinsic::experimental_patchpoint_void:
1953 case Intrinsic::experimental_patchpoint_i64:
1954 visitPatchpoint(&I, LandingPad);
1955 break;
Igor Laevsky85f7f722015-03-10 16:26:48 +00001956 case Intrinsic::experimental_gc_statepoint:
1957 LowerStatepoint(ImmutableStatepoint(&I), LandingPad);
1958 break;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00001959 }
Nuno Lopesec9653b2012-06-28 22:30:12 +00001960 } else
Gabor Greif08a4c282009-01-15 11:10:44 +00001961 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001962
1963 // If the value of the invoke is used outside of its defining block, make it
1964 // available as a virtual register.
Igor Laevsky85f7f722015-03-10 16:26:48 +00001965 // We already took care of the exported value for the statepoint instruction
1966 // during call to the LowerStatepoint.
1967 if (!isStatepoint(I)) {
1968 CopyToExportRegsIfNeeded(&I);
1969 }
Dan Gohman575fad32008-09-03 16:12:24 +00001970
1971 // Update successor info
Chandler Carruthe2530dc2011-11-22 11:37:46 +00001972 addSuccessorWithWeight(InvokeMBB, Return);
1973 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohman575fad32008-09-03 16:12:24 +00001974
1975 // Drop into normal successor.
Andrew Trickef9de2a2013-05-25 02:42:55 +00001976 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00001977 MVT::Other, getControlRoot(),
1978 DAG.getBasicBlock(Return)));
Dan Gohman575fad32008-09-03 16:12:24 +00001979}
1980
Bill Wendlingf891bf82011-07-31 06:30:59 +00001981void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1982 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1983}
1984
Bill Wendling247fd3b2011-08-17 21:56:44 +00001985void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1986 assert(FuncInfo.MBB->isLandingPad() &&
1987 "Call to landingpad not in landing pad!");
1988
1989 MachineBasicBlock *MBB = FuncInfo.MBB;
1990 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1991 AddLandingPadInfo(LP, MMI, MBB);
1992
Bill Wendling05d6f2f2012-02-13 23:47:16 +00001993 // If there aren't registers to copy the values into (e.g., during SjLj
1994 // exceptions), then don't bother to create these DAG nodes.
Eric Christopher58a24612014-10-08 09:50:54 +00001995 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
1996 if (TLI.getExceptionPointerRegister() == 0 &&
1997 TLI.getExceptionSelectorRegister() == 0)
Bill Wendling05d6f2f2012-02-13 23:47:16 +00001998 return;
1999
Bill Wendling247fd3b2011-08-17 21:56:44 +00002000 SmallVector<EVT, 2> ValueVTs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002001 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002002 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002003 assert(ValueVTs.size() == 2 && "Only two-valued landingpads are supported");
Bill Wendling247fd3b2011-08-17 21:56:44 +00002004
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002005 // Get the two live-in registers as SDValues. The physregs have already been
2006 // copied into virtual registers.
Bill Wendling247fd3b2011-08-17 21:56:44 +00002007 SDValue Ops[2];
Reid Kleckner0a57f652015-01-14 01:05:27 +00002008 if (FuncInfo.ExceptionPointerVirtReg) {
2009 Ops[0] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002010 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002011 FuncInfo.ExceptionPointerVirtReg, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002012 dl, ValueVTs[0]);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002013 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002014 Ops[0] = DAG.getConstant(0, dl, TLI.getPointerTy());
Reid Kleckner0a57f652015-01-14 01:05:27 +00002015 }
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002016 Ops[1] = DAG.getZExtOrTrunc(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002017 DAG.getCopyFromReg(DAG.getEntryNode(), dl,
Eric Christopher58a24612014-10-08 09:50:54 +00002018 FuncInfo.ExceptionSelectorVirtReg, TLI.getPointerTy()),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002019 dl, ValueVTs[1]);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002020
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002021 // Merge into one.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002022 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002023 DAG.getVTList(ValueVTs), Ops);
Jakob Stoklund Olesenfee2a202013-07-04 04:53:45 +00002024 setValue(&LP, Res);
Bill Wendling247fd3b2011-08-17 21:56:44 +00002025}
2026
Reid Kleckner0a57f652015-01-14 01:05:27 +00002027unsigned
2028SelectionDAGBuilder::visitLandingPadClauseBB(GlobalValue *ClauseGV,
2029 MachineBasicBlock *LPadBB) {
2030 SDValue Chain = getControlRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002031 SDLoc dl = getCurSDLoc();
Reid Kleckner0a57f652015-01-14 01:05:27 +00002032
2033 // Get the typeid that we will dispatch on later.
2034 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2035 const TargetRegisterClass *RC = TLI.getRegClassFor(TLI.getPointerTy());
2036 unsigned VReg = FuncInfo.MF->getRegInfo().createVirtualRegister(RC);
2037 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(ClauseGV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002038 SDValue Sel = DAG.getConstant(TypeID, dl, TLI.getPointerTy());
2039 Chain = DAG.getCopyToReg(Chain, dl, VReg, Sel);
Reid Kleckner0a57f652015-01-14 01:05:27 +00002040
2041 // Branch to the main landing pad block.
2042 MachineBasicBlock *ClauseMBB = FuncInfo.MBB;
2043 ClauseMBB->addSuccessor(LPadBB);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002044 DAG.setRoot(DAG.getNode(ISD::BR, dl, MVT::Other, Chain,
Reid Kleckner0a57f652015-01-14 01:05:27 +00002045 DAG.getBasicBlock(LPadBB)));
2046 return VReg;
2047}
2048
Hans Wennborg0867b152015-04-23 16:45:24 +00002049void SelectionDAGBuilder::sortAndRangeify(CaseClusterVector &Clusters) {
2050#ifndef NDEBUG
2051 for (const CaseCluster &CC : Clusters)
2052 assert(CC.Low == CC.High && "Input clusters must be single-case");
2053#endif
Anton Korobeynikov6f219132008-12-23 22:25:27 +00002054
Hans Wennborg0867b152015-04-23 16:45:24 +00002055 std::sort(Clusters.begin(), Clusters.end(),
2056 [](const CaseCluster &a, const CaseCluster &b) {
2057 return a.Low->getValue().slt(b.Low->getValue());
Aaron Ballman0be238c2015-04-23 13:41:59 +00002058 });
2059
Hans Wennborg0867b152015-04-23 16:45:24 +00002060 // Merge adjacent clusters with the same destination.
2061 const unsigned N = Clusters.size();
2062 unsigned DstIndex = 0;
2063 for (unsigned SrcIndex = 0; SrcIndex < N; ++SrcIndex) {
2064 CaseCluster &CC = Clusters[SrcIndex];
2065 const ConstantInt *CaseVal = CC.Low;
2066 MachineBasicBlock *Succ = CC.MBB;
Aaron Ballman0be238c2015-04-23 13:41:59 +00002067
Hans Wennborg0867b152015-04-23 16:45:24 +00002068 if (DstIndex != 0 && Clusters[DstIndex - 1].MBB == Succ &&
2069 (CaseVal->getValue() - Clusters[DstIndex - 1].High->getValue()) == 1) {
Aaron Ballman0be238c2015-04-23 13:41:59 +00002070 // If this case has the same successor and is a neighbour, merge it into
2071 // the previous cluster.
Hans Wennborg0867b152015-04-23 16:45:24 +00002072 Clusters[DstIndex - 1].High = CaseVal;
2073 Clusters[DstIndex - 1].Weight += CC.Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00002074 assert(Clusters[DstIndex - 1].Weight >= CC.Weight && "Weight overflow!");
Aaron Ballman0be238c2015-04-23 13:41:59 +00002075 } else {
Hans Wennborg0867b152015-04-23 16:45:24 +00002076 std::memmove(&Clusters[DstIndex++], &Clusters[SrcIndex],
2077 sizeof(Clusters[SrcIndex]));
Aaron Ballman0be238c2015-04-23 13:41:59 +00002078 }
Aaron Ballman0be238c2015-04-23 13:41:59 +00002079 }
Hans Wennborg0867b152015-04-23 16:45:24 +00002080 Clusters.resize(DstIndex);
Dan Gohman575fad32008-09-03 16:12:24 +00002081}
2082
Jakob Stoklund Olesen665aa6e2010-09-30 19:44:31 +00002083void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2084 MachineBasicBlock *Last) {
2085 // Update JTCases.
2086 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2087 if (JTCases[i].first.HeaderBB == First)
2088 JTCases[i].first.HeaderBB = Last;
2089
2090 // Update BitTestCases.
2091 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2092 if (BitTestCases[i].Parent == First)
2093 BitTestCases[i].Parent = Last;
2094}
2095
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002096void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohmand7b5ce32010-07-10 09:00:22 +00002097 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman7c0303a2010-04-19 22:41:47 +00002098
Jakob Stoklund Olesen896428d2010-02-11 00:34:18 +00002099 // Update machine-CFG edges with unique successors.
Nadav Rotem33e034a2012-10-23 21:05:33 +00002100 SmallSet<BasicBlock*, 32> Done;
2101 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i) {
2102 BasicBlock *BB = I.getSuccessor(i);
David Blaikie70573dc2014-11-19 07:49:26 +00002103 bool Inserted = Done.insert(BB).second;
Nadav Rotem33e034a2012-10-23 21:05:33 +00002104 if (!Inserted)
2105 continue;
2106
2107 MachineBasicBlock *Succ = FuncInfo.MBBMap[BB];
Jakub Staszak12a43bd2011-06-16 20:22:37 +00002108 addSuccessorWithWeight(IndirectBrMBB, Succ);
2109 }
Dan Gohmana5e078b2009-10-27 22:10:34 +00002110
Andrew Trickef9de2a2013-05-25 02:42:55 +00002111 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurSDLoc(),
Bill Wendling954cb182010-01-28 21:51:40 +00002112 MVT::Other, getControlRoot(),
2113 getValue(I.getAddress())));
Bill Wendling443d0722009-12-21 22:30:11 +00002114}
Dan Gohman575fad32008-09-03 16:12:24 +00002115
Yaron Kerend7ba46b2014-04-19 13:47:43 +00002116void SelectionDAGBuilder::visitUnreachable(const UnreachableInst &I) {
2117 if (DAG.getTarget().Options.TrapUnreachable)
2118 DAG.setRoot(DAG.getNode(ISD::TRAP, getCurSDLoc(), MVT::Other, DAG.getRoot()));
2119}
2120
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002121void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002122 // -0.0 - X --> fneg
Chris Lattner229907c2011-07-18 04:54:35 +00002123 Type *Ty = I.getType();
Chris Lattner69229312011-02-15 00:14:00 +00002124 if (isa<Constant>(I.getOperand(0)) &&
2125 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2126 SDValue Op2 = getValue(I.getOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002127 setValue(&I, DAG.getNode(ISD::FNEG, getCurSDLoc(),
Chris Lattner69229312011-02-15 00:14:00 +00002128 Op2.getValueType(), Op2));
2129 return;
Dan Gohman575fad32008-09-03 16:12:24 +00002130 }
Bill Wendling443d0722009-12-21 22:30:11 +00002131
Dan Gohmana5b96452009-06-04 22:49:04 +00002132 visitBinary(I, ISD::FSUB);
Dan Gohman575fad32008-09-03 16:12:24 +00002133}
2134
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002135void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002136 SDValue Op1 = getValue(I.getOperand(0));
2137 SDValue Op2 = getValue(I.getOperand(1));
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002138
2139 bool nuw = false;
2140 bool nsw = false;
2141 bool exact = false;
2142 if (const OverflowingBinaryOperator *OFBinOp =
2143 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2144 nuw = OFBinOp->hasNoUnsignedWrap();
2145 nsw = OFBinOp->hasNoSignedWrap();
2146 }
2147 if (const PossiblyExactOperator *ExactOp =
2148 dyn_cast<const PossiblyExactOperator>(&I))
2149 exact = ExactOp->isExact();
Nick Lewycky37a17502015-05-13 23:41:47 +00002150
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002151 SDValue BinNodeValue = DAG.getNode(OpCode, getCurSDLoc(), Op1.getValueType(),
Nick Lewycky37a17502015-05-13 23:41:47 +00002152 Op1, Op2, nuw, nsw, exact);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002153 setValue(&I, BinNodeValue);
Dan Gohman575fad32008-09-03 16:12:24 +00002154}
2155
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002156void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohman575fad32008-09-03 16:12:24 +00002157 SDValue Op1 = getValue(I.getOperand(0));
2158 SDValue Op2 = getValue(I.getOperand(1));
Owen Andersonb2c80da2011-02-25 21:41:48 +00002159
Eric Christopher58a24612014-10-08 09:50:54 +00002160 EVT ShiftTy =
2161 DAG.getTargetLoweringInfo().getShiftAmountTy(Op2.getValueType());
Owen Andersonb2c80da2011-02-25 21:41:48 +00002162
Chris Lattner2a720d92011-02-13 09:02:52 +00002163 // Coerce the shift amount to the right type if we can.
2164 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattnerd5f0b112011-02-13 09:10:56 +00002165 unsigned ShiftSize = ShiftTy.getSizeInBits();
2166 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Andrew Trickef9de2a2013-05-25 02:42:55 +00002167 SDLoc DL = getCurSDLoc();
Owen Andersonb2c80da2011-02-25 21:41:48 +00002168
Dan Gohman0e8d1992009-04-09 03:51:29 +00002169 // If the operand is smaller than the shift count type, promote it.
Chris Lattner2a720d92011-02-13 09:02:52 +00002170 if (ShiftSize > Op2Size)
2171 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Andersonb2c80da2011-02-25 21:41:48 +00002172
Dan Gohman0e8d1992009-04-09 03:51:29 +00002173 // If the operand is larger than the shift count type but the shift
2174 // count type has enough bits to represent any shift value, truncate
2175 // it now. This is a common case and it exposes the truncate to
2176 // optimization early.
Chris Lattner2a720d92011-02-13 09:02:52 +00002177 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2178 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2179 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere95d1952011-02-13 19:09:16 +00002180 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattner2a720d92011-02-13 09:02:52 +00002181 else
Chris Lattnere95d1952011-02-13 19:09:16 +00002182 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohman575fad32008-09-03 16:12:24 +00002183 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002184
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002185 bool nuw = false;
2186 bool nsw = false;
2187 bool exact = false;
2188
2189 if (Opcode == ISD::SRL || Opcode == ISD::SRA || Opcode == ISD::SHL) {
2190
2191 if (const OverflowingBinaryOperator *OFBinOp =
2192 dyn_cast<const OverflowingBinaryOperator>(&I)) {
2193 nuw = OFBinOp->hasNoUnsignedWrap();
2194 nsw = OFBinOp->hasNoSignedWrap();
2195 }
2196 if (const PossiblyExactOperator *ExactOp =
2197 dyn_cast<const PossiblyExactOperator>(&I))
2198 exact = ExactOp->isExact();
2199 }
Nick Lewycky37a17502015-05-13 23:41:47 +00002200
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002201 SDValue Res = DAG.getNode(Opcode, getCurSDLoc(), Op1.getValueType(), Op1, Op2,
Nick Lewycky37a17502015-05-13 23:41:47 +00002202 nuw, nsw, exact);
Andrea Di Biagio4db1abe2014-06-09 12:32:53 +00002203 setValue(&I, Res);
Dan Gohman575fad32008-09-03 16:12:24 +00002204}
2205
Benjamin Kramer9960a252011-07-08 10:31:30 +00002206void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9960a252011-07-08 10:31:30 +00002207 SDValue Op1 = getValue(I.getOperand(0));
2208 SDValue Op2 = getValue(I.getOperand(1));
2209
2210 // Turn exact SDivs into multiplications.
2211 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2212 // exact bit.
Benjamin Kramer2bb8b262011-07-08 12:08:24 +00002213 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2214 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9960a252011-07-08 10:31:30 +00002215 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
Eric Christopher58a24612014-10-08 09:50:54 +00002216 setValue(&I, DAG.getTargetLoweringInfo()
2217 .BuildExactSDIV(Op1, Op2, getCurSDLoc(), DAG));
Benjamin Kramer9960a252011-07-08 10:31:30 +00002218 else
Andrew Trickef9de2a2013-05-25 02:42:55 +00002219 setValue(&I, DAG.getNode(ISD::SDIV, getCurSDLoc(), Op1.getValueType(),
Benjamin Kramer9960a252011-07-08 10:31:30 +00002220 Op1, Op2));
2221}
2222
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002223void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002224 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002225 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002226 predicate = IC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002227 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002228 predicate = ICmpInst::Predicate(IC->getPredicate());
2229 SDValue Op1 = getValue(I.getOperand(0));
2230 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002231 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002232
Eric Christopher58a24612014-10-08 09:50:54 +00002233 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002234 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohman575fad32008-09-03 16:12:24 +00002235}
2236
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002237void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002238 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002239 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002240 predicate = FC->getPredicate();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002241 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohman575fad32008-09-03 16:12:24 +00002242 predicate = FCmpInst::Predicate(FC->getPredicate());
2243 SDValue Op1 = getValue(I.getOperand(0));
2244 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman293abcc2008-10-17 18:18:45 +00002245 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00002246 if (TM.Options.NoNaNsFPMath)
2247 Condition = getFCmpCodeWithoutNaN(Condition);
Eric Christopher58a24612014-10-08 09:50:54 +00002248 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002249 setValue(&I, DAG.getSetCC(getCurSDLoc(), DestVT, Op1, Op2, Condition));
Dan Gohman575fad32008-09-03 16:12:24 +00002250}
2251
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002252void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00002253 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002254 ComputeValueVTs(DAG.getTargetLoweringInfo(), I.getType(), ValueVTs);
Dan Gohman8b44b882008-10-21 20:00:42 +00002255 unsigned NumValues = ValueVTs.size();
Bill Wendling443d0722009-12-21 22:30:11 +00002256 if (NumValues == 0) return;
Dan Gohman8b44b882008-10-21 20:00:42 +00002257
Bill Wendling443d0722009-12-21 22:30:11 +00002258 SmallVector<SDValue, 4> Values(NumValues);
2259 SDValue Cond = getValue(I.getOperand(0));
James Molloy7e9776b2015-05-15 09:03:15 +00002260 SDValue LHSVal = getValue(I.getOperand(1));
2261 SDValue RHSVal = getValue(I.getOperand(2));
2262 auto BaseOps = {Cond};
Duncan Sandsf2641e12011-09-06 19:07:46 +00002263 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2264 ISD::VSELECT : ISD::SELECT;
Dan Gohman8b44b882008-10-21 20:00:42 +00002265
James Molloy7e9776b2015-05-15 09:03:15 +00002266 // Min/max matching is only viable if all output VTs are the same.
2267 if (std::equal(ValueVTs.begin(), ValueVTs.end(), ValueVTs.begin())) {
2268 Value *LHS, *RHS;
2269 SelectPatternFlavor SPF = matchSelectPattern(const_cast<User*>(&I), LHS, RHS);
2270 ISD::NodeType Opc = ISD::DELETED_NODE;
2271 switch (SPF) {
2272 case SPF_UMAX: Opc = ISD::UMAX; break;
2273 case SPF_UMIN: Opc = ISD::UMIN; break;
2274 case SPF_SMAX: Opc = ISD::SMAX; break;
2275 case SPF_SMIN: Opc = ISD::SMIN; break;
2276 default: break;
2277 }
2278
2279 EVT VT = ValueVTs[0];
2280 LLVMContext &Ctx = *DAG.getContext();
James Molloy7307cd52015-05-15 17:41:29 +00002281 auto &TLI = DAG.getTargetLoweringInfo();
2282 while (TLI.getTypeAction(Ctx, VT) == TargetLoweringBase::TypeSplitVector)
2283 VT = TLI.getTypeToTransformTo(Ctx, VT);
James Molloy7e9776b2015-05-15 09:03:15 +00002284
James Molloy37593732015-06-04 13:48:23 +00002285 if (Opc != ISD::DELETED_NODE && TLI.isOperationLegalOrCustom(Opc, VT) &&
2286 // If the underlying comparison instruction is used by any other instruction,
2287 // the consumed instructions won't be destroyed, so it is not profitable
2288 // to convert to a min/max.
2289 cast<SelectInst>(&I)->getCondition()->hasOneUse()) {
James Molloy7e9776b2015-05-15 09:03:15 +00002290 OpCode = Opc;
2291 LHSVal = getValue(LHS);
2292 RHSVal = getValue(RHS);
2293 BaseOps = {};
2294 }
2295 }
2296
2297 for (unsigned i = 0; i != NumValues; ++i) {
2298 SmallVector<SDValue, 3> Ops(BaseOps.begin(), BaseOps.end());
2299 Ops.push_back(SDValue(LHSVal.getNode(), LHSVal.getResNo() + i));
2300 Ops.push_back(SDValue(RHSVal.getNode(), RHSVal.getResNo() + i));
Andrew Trickef9de2a2013-05-25 02:42:55 +00002301 Values[i] = DAG.getNode(OpCode, getCurSDLoc(),
James Molloy7e9776b2015-05-15 09:03:15 +00002302 LHSVal.getNode()->getValueType(LHSVal.getResNo()+i),
2303 Ops);
2304 }
Bill Wendling443d0722009-12-21 22:30:11 +00002305
Andrew Trickef9de2a2013-05-25 02:42:55 +00002306 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002307 DAG.getVTList(ValueVTs), Values));
Bill Wendling443d0722009-12-21 22:30:11 +00002308}
Dan Gohman575fad32008-09-03 16:12:24 +00002309
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002310void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002311 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2312 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002313 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002314 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002315}
2316
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002317void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002318 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2319 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2320 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002321 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002322 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002323}
2324
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002325void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002326 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2327 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2328 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002329 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002330 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002331}
2332
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002333void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002334 // FPTrunc is never a no-op cast, no need to check
2335 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002336 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002337 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2338 EVT DestVT = TLI.getValueType(I.getType());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002339 setValue(&I, DAG.getNode(ISD::FP_ROUND, dl, DestVT, N,
2340 DAG.getTargetConstant(0, dl, TLI.getPointerTy())));
Dan Gohman575fad32008-09-03 16:12:24 +00002341}
2342
Stephen Lin6d715e82013-07-06 21:44:25 +00002343void SelectionDAGBuilder::visitFPExt(const User &I) {
Hal Finkelbab66782011-10-18 03:51:57 +00002344 // FPExt is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002345 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002346 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002347 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002348}
2349
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002350void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002351 // FPToUI is never a no-op cast, no need to check
2352 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002353 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002354 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002355}
2356
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002357void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002358 // FPToSI is never a no-op cast, no need to check
2359 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002360 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002361 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002362}
2363
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002364void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002365 // UIToFP is never a no-op cast, no need to check
2366 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002367 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002368 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002369}
2370
Stephen Lin6d715e82013-07-06 21:44:25 +00002371void SelectionDAGBuilder::visitSIToFP(const User &I) {
Bill Wendling6c87bfc2008-10-19 20:34:04 +00002372 // SIToFP is never a no-op cast, no need to check
Dan Gohman575fad32008-09-03 16:12:24 +00002373 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002374 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002375 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurSDLoc(), DestVT, N));
Dan Gohman575fad32008-09-03 16:12:24 +00002376}
2377
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002378void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002379 // What to do depends on the size of the integer and the size of the pointer.
2380 // We can either truncate, zero extend, or no-op, accordingly.
2381 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002382 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002383 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002384}
2385
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002386void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002387 // What to do depends on the size of the integer and the size of the pointer.
2388 // We can either truncate, zero extend, or no-op, accordingly.
2389 SDValue N = getValue(I.getOperand(0));
Eric Christopher58a24612014-10-08 09:50:54 +00002390 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00002391 setValue(&I, DAG.getZExtOrTrunc(N, getCurSDLoc(), DestVT));
Dan Gohman575fad32008-09-03 16:12:24 +00002392}
2393
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002394void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002395 SDValue N = getValue(I.getOperand(0));
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002396 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002397 EVT DestVT = DAG.getTargetLoweringInfo().getValueType(I.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00002398
Bill Wendling443d0722009-12-21 22:30:11 +00002399 // BitCast assures us that source and destination are the same size so this is
Wesley Peck527da1b2010-11-23 03:31:01 +00002400 // either a BITCAST or a no-op.
Bill Wendling954cb182010-01-28 21:51:40 +00002401 if (DestVT != N.getValueType())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002402 setValue(&I, DAG.getNode(ISD::BITCAST, dl,
Bill Wendling954cb182010-01-28 21:51:40 +00002403 DestVT, N)); // convert types.
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002404 // Check if the original LLVM IR Operand was a ConstantInt, because getValue()
2405 // might fold any kind of constant expression to an integer constant and that
2406 // is not what we are looking for. Only regcognize a bitcast of a genuine
2407 // constant integer as an opaque constant.
2408 else if(ConstantInt *C = dyn_cast<ConstantInt>(I.getOperand(0)))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002409 setValue(&I, DAG.getConstant(C->getValue(), dl, DestVT, /*isTarget=*/false,
Juergen Ributzka2b97f9b2014-02-13 04:19:26 +00002410 /*isOpaque*/true));
Bill Wendling954cb182010-01-28 21:51:40 +00002411 else
Bill Wendling443d0722009-12-21 22:30:11 +00002412 setValue(&I, N); // noop cast.
Dan Gohman575fad32008-09-03 16:12:24 +00002413}
2414
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002415void SelectionDAGBuilder::visitAddrSpaceCast(const User &I) {
2416 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2417 const Value *SV = I.getOperand(0);
2418 SDValue N = getValue(SV);
Eric Christopher58a24612014-10-08 09:50:54 +00002419 EVT DestVT = TLI.getValueType(I.getType());
Matt Arsenaultb03bd4d2013-11-15 01:34:59 +00002420
2421 unsigned SrcAS = SV->getType()->getPointerAddressSpace();
2422 unsigned DestAS = I.getType()->getPointerAddressSpace();
2423
2424 if (!TLI.isNoopAddrSpaceCast(SrcAS, DestAS))
2425 N = DAG.getAddrSpaceCast(getCurSDLoc(), DestVT, N, SrcAS, DestAS);
2426
2427 setValue(&I, N);
2428}
2429
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002430void SelectionDAGBuilder::visitInsertElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002431 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002432 SDValue InVec = getValue(I.getOperand(0));
2433 SDValue InVal = getValue(I.getOperand(1));
Tom Stellardd42c5942013-08-05 22:22:01 +00002434 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(2)),
2435 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002436 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurSDLoc(),
2437 TLI.getValueType(I.getType()), InVec, InVal, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002438}
2439
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002440void SelectionDAGBuilder::visitExtractElement(const User &I) {
Tom Stellardd42c5942013-08-05 22:22:01 +00002441 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman575fad32008-09-03 16:12:24 +00002442 SDValue InVec = getValue(I.getOperand(0));
Tom Stellardd42c5942013-08-05 22:22:01 +00002443 SDValue InIdx = DAG.getSExtOrTrunc(getValue(I.getOperand(1)),
2444 getCurSDLoc(), TLI.getVectorIdxTy());
Eric Christopher58a24612014-10-08 09:50:54 +00002445 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurSDLoc(),
2446 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohman575fad32008-09-03 16:12:24 +00002447}
2448
Craig Topperf726e152012-01-04 09:23:09 +00002449// Utility for visitShuffleVector - Return true if every element in Mask,
Benjamin Kramerbde91762012-06-02 10:20:22 +00002450// beginning from position Pos and ending in Pos+Size, falls within the
Craig Topperf726e152012-01-04 09:23:09 +00002451// specified sequential range [L, L+Pos). or is undef.
2452static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
Craig Topper3ef01cd2012-04-11 03:06:35 +00002453 unsigned Pos, unsigned Size, int Low) {
2454 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Craig Topperf726e152012-01-04 09:23:09 +00002455 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002456 return false;
Mon P Wang25f01062008-11-10 04:46:22 +00002457 return true;
2458}
2459
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002460void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wangc3113602008-11-21 04:25:21 +00002461 SDValue Src1 = getValue(I.getOperand(0));
2462 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohman575fad32008-09-03 16:12:24 +00002463
Chris Lattnercf129702012-01-26 02:51:13 +00002464 SmallVector<int, 8> Mask;
2465 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2466 unsigned MaskNumElts = Mask.size();
Bill Wendlinga3cd3502013-06-19 21:36:55 +00002467
Eric Christopher58a24612014-10-08 09:50:54 +00002468 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2469 EVT VT = TLI.getValueType(I.getType());
Owen Anderson53aa7a92009-08-10 22:56:29 +00002470 EVT SrcVT = Src1.getValueType();
Nate Begeman5f829d82009-04-29 05:20:52 +00002471 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wang25f01062008-11-10 04:46:22 +00002472
Mon P Wang7a824742008-11-16 05:06:27 +00002473 if (SrcNumElts == MaskNumElts) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00002474 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002475 &Mask[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002476 return;
2477 }
2478
2479 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wang7a824742008-11-16 05:06:27 +00002480 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2481 // Mask is longer than the source vectors and is a multiple of the source
2482 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wangc3113602008-11-21 04:25:21 +00002483 // lengths match.
Craig Topperf726e152012-01-04 09:23:09 +00002484 if (SrcNumElts*2 == MaskNumElts) {
2485 // First check for Src1 in low and Src2 in high
2486 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2487 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2488 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002489 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002490 VT, Src1, Src2));
2491 return;
2492 }
2493 // Then check for Src2 in low and Src1 in high
2494 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2495 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2496 // The shuffle is concatenating two vectors together.
Andrew Trickef9de2a2013-05-25 02:42:55 +00002497 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurSDLoc(),
Craig Topperf726e152012-01-04 09:23:09 +00002498 VT, Src2, Src1));
2499 return;
2500 }
Mon P Wang25f01062008-11-10 04:46:22 +00002501 }
2502
Mon P Wang7a824742008-11-16 05:06:27 +00002503 // Pad both vectors with undefs to make them the same length as the mask.
2504 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002505 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2506 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesen84935752009-02-06 23:05:02 +00002507 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002508
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002509 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2510 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wangc3113602008-11-21 04:25:21 +00002511 MOps1[0] = Src1;
2512 MOps2[0] = Src2;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002513
2514 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002515 getCurSDLoc(), VT, MOps1);
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002516 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Craig Topper48d114b2014-04-26 18:35:24 +00002517 getCurSDLoc(), VT, MOps2);
Mon P Wangc3113602008-11-21 04:25:21 +00002518
Mon P Wang25f01062008-11-10 04:46:22 +00002519 // Readjust mask for new input vector length.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002520 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002521 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002522 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002523 if (Idx >= (int)SrcNumElts)
2524 Idx -= SrcNumElts - MaskNumElts;
2525 MappedOps.push_back(Idx);
Mon P Wang25f01062008-11-10 04:46:22 +00002526 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002527
Andrew Trickef9de2a2013-05-25 02:42:55 +00002528 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002529 &MappedOps[0]));
Mon P Wang25f01062008-11-10 04:46:22 +00002530 return;
2531 }
2532
Mon P Wang7a824742008-11-16 05:06:27 +00002533 if (SrcNumElts > MaskNumElts) {
Mon P Wang7a824742008-11-16 05:06:27 +00002534 // Analyze the access pattern of the vector to see if we can extract
2535 // two subvectors and do the shuffle. The analysis is done by calculating
2536 // the range of elements the mask access on both vectors.
Craig Topper6148fe62012-04-08 23:15:04 +00002537 int MinRange[2] = { static_cast<int>(SrcNumElts),
2538 static_cast<int>(SrcNumElts)};
Mon P Wang7a824742008-11-16 05:06:27 +00002539 int MaxRange[2] = {-1, -1};
2540
Nate Begeman5f829d82009-04-29 05:20:52 +00002541 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002542 int Idx = Mask[i];
Craig Topper6148fe62012-04-08 23:15:04 +00002543 unsigned Input = 0;
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002544 if (Idx < 0)
2545 continue;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002546
Nate Begeman5f829d82009-04-29 05:20:52 +00002547 if (Idx >= (int)SrcNumElts) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002548 Input = 1;
2549 Idx -= SrcNumElts;
Mon P Wang25f01062008-11-10 04:46:22 +00002550 }
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002551 if (Idx > MaxRange[Input])
2552 MaxRange[Input] = Idx;
2553 if (Idx < MinRange[Input])
2554 MinRange[Input] = Idx;
Mon P Wang25f01062008-11-10 04:46:22 +00002555 }
Mon P Wang25f01062008-11-10 04:46:22 +00002556
Mon P Wang7a824742008-11-16 05:06:27 +00002557 // Check if the access is smaller than the vector size and can we find
2558 // a reasonable extract index.
Craig Topper6148fe62012-04-08 23:15:04 +00002559 int RangeUse[2] = { -1, -1 }; // 0 = Unused, 1 = Extract, -1 = Can not
2560 // Extract.
Mon P Wang7a824742008-11-16 05:06:27 +00002561 int StartIdx[2]; // StartIdx to extract from
Craig Topper6148fe62012-04-08 23:15:04 +00002562 for (unsigned Input = 0; Input < 2; ++Input) {
2563 if (MinRange[Input] >= (int)SrcNumElts && MaxRange[Input] < 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002564 RangeUse[Input] = 0; // Unused
2565 StartIdx[Input] = 0;
Craig Topperc8e2d912012-04-08 17:53:33 +00002566 continue;
Mon P Wangc3113602008-11-21 04:25:21 +00002567 }
Craig Topperc8e2d912012-04-08 17:53:33 +00002568
2569 // Find a good start index that is a multiple of the mask length. Then
2570 // see if the rest of the elements are in range.
2571 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
2572 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
2573 StartIdx[Input] + MaskNumElts <= SrcNumElts)
2574 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wang7a824742008-11-16 05:06:27 +00002575 }
2576
Bill Wendlingdff54ef2009-08-21 18:16:06 +00002577 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling954cb182010-01-28 21:51:40 +00002578 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wang7a824742008-11-16 05:06:27 +00002579 return;
2580 }
Craig Topper6148fe62012-04-08 23:15:04 +00002581 if (RangeUse[0] >= 0 && RangeUse[1] >= 0) {
Mon P Wang7a824742008-11-16 05:06:27 +00002582 // Extract appropriate subvector and generate a vector shuffle
Craig Topper6148fe62012-04-08 23:15:04 +00002583 for (unsigned Input = 0; Input < 2; ++Input) {
Bill Wendlingc6b47342009-12-21 23:47:40 +00002584 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002585 if (RangeUse[Input] == 0)
Dale Johannesen84935752009-02-06 23:05:02 +00002586 Src = DAG.getUNDEF(VT);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002587 else {
2588 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00002589 Src = DAG.getNode(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002590 ISD::EXTRACT_SUBVECTOR, dl, VT, Src,
2591 DAG.getConstant(StartIdx[Input], dl, TLI.getVectorIdxTy()));
2592 }
Mon P Wang25f01062008-11-10 04:46:22 +00002593 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002594
Mon P Wang7a824742008-11-16 05:06:27 +00002595 // Calculate new mask.
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002596 SmallVector<int, 8> MappedOps;
Nate Begeman5f829d82009-04-29 05:20:52 +00002597 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman8d6d4b92009-04-27 18:41:29 +00002598 int Idx = Mask[i];
Craig Topper3ef01cd2012-04-11 03:06:35 +00002599 if (Idx >= 0) {
2600 if (Idx < (int)SrcNumElts)
2601 Idx -= StartIdx[0];
2602 else
2603 Idx -= SrcNumElts + StartIdx[1] - MaskNumElts;
2604 }
2605 MappedOps.push_back(Idx);
Mon P Wang7a824742008-11-16 05:06:27 +00002606 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002607
Andrew Trickef9de2a2013-05-25 02:42:55 +00002608 setValue(&I, DAG.getVectorShuffle(VT, getCurSDLoc(), Src1, Src2,
Bill Wendling954cb182010-01-28 21:51:40 +00002609 &MappedOps[0]));
Mon P Wang7a824742008-11-16 05:06:27 +00002610 return;
Mon P Wang25f01062008-11-10 04:46:22 +00002611 }
2612 }
2613
Mon P Wang7a824742008-11-16 05:06:27 +00002614 // We can't use either concat vectors or extract subvectors so fall back to
2615 // replacing the shuffle with extract and build vector.
2616 // to insert and build vector.
Owen Anderson53aa7a92009-08-10 22:56:29 +00002617 EVT EltVT = VT.getVectorElementType();
Eric Christopher58a24612014-10-08 09:50:54 +00002618 EVT IdxVT = TLI.getVectorIdxTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002619 SDLoc dl = getCurSDLoc();
Mon P Wang25f01062008-11-10 04:46:22 +00002620 SmallVector<SDValue,8> Ops;
Nate Begeman5f829d82009-04-29 05:20:52 +00002621 for (unsigned i = 0; i != MaskNumElts; ++i) {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002622 int Idx = Mask[i];
2623 SDValue Res;
2624
2625 if (Idx < 0) {
2626 Res = DAG.getUNDEF(EltVT);
Mon P Wang25f01062008-11-10 04:46:22 +00002627 } else {
Craig Topper3ef01cd2012-04-11 03:06:35 +00002628 SDValue &Src = Idx < (int)SrcNumElts ? Src1 : Src2;
2629 if (Idx >= (int)SrcNumElts) Idx -= SrcNumElts;
Bill Wendlingfff99f02009-12-21 22:42:14 +00002630
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002631 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
2632 EltVT, Src, DAG.getConstant(Idx, dl, IdxVT));
Mon P Wang25f01062008-11-10 04:46:22 +00002633 }
Craig Topper3ef01cd2012-04-11 03:06:35 +00002634
2635 Ops.push_back(Res);
Mon P Wang25f01062008-11-10 04:46:22 +00002636 }
Bill Wendlingfff99f02009-12-21 22:42:14 +00002637
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002638 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, dl, VT, Ops));
Dan Gohman575fad32008-09-03 16:12:24 +00002639}
2640
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002641void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002642 const Value *Op0 = I.getOperand(0);
2643 const Value *Op1 = I.getOperand(1);
Chris Lattner229907c2011-07-18 04:54:35 +00002644 Type *AggTy = I.getType();
2645 Type *ValTy = Op1->getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002646 bool IntoUndef = isa<UndefValue>(Op0);
2647 bool FromUndef = isa<UndefValue>(Op1);
2648
Jay Foad57aa6362011-07-13 10:26:04 +00002649 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002650
Eric Christopher58a24612014-10-08 09:50:54 +00002651 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002652 SmallVector<EVT, 4> AggValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002653 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Anderson53aa7a92009-08-10 22:56:29 +00002654 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002655 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002656
2657 unsigned NumAggValues = AggValueVTs.size();
2658 unsigned NumValValues = ValValueVTs.size();
2659 SmallVector<SDValue, 4> Values(NumAggValues);
2660
Peter Collingbourne97572632014-09-20 00:10:47 +00002661 // Ignore an insertvalue that produces an empty object
2662 if (!NumAggValues) {
2663 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2664 return;
2665 }
2666
Dan Gohman575fad32008-09-03 16:12:24 +00002667 SDValue Agg = getValue(Op0);
Dan Gohman575fad32008-09-03 16:12:24 +00002668 unsigned i = 0;
2669 // Copy the beginning value(s) from the original aggregate.
2670 for (; i != LinearIndex; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002671 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002672 SDValue(Agg.getNode(), Agg.getResNo() + i);
2673 // Copy values from the inserted value(s).
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002674 if (NumValValues) {
2675 SDValue Val = getValue(Op1);
2676 for (; i != LinearIndex + NumValValues; ++i)
2677 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2678 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2679 }
Dan Gohman575fad32008-09-03 16:12:24 +00002680 // Copy remaining value(s) from the original aggregate.
2681 for (; i != NumAggValues; ++i)
Dale Johannesen84935752009-02-06 23:05:02 +00002682 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohman575fad32008-09-03 16:12:24 +00002683 SDValue(Agg.getNode(), Agg.getResNo() + i);
2684
Andrew Trickef9de2a2013-05-25 02:42:55 +00002685 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002686 DAG.getVTList(AggValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002687}
2688
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002689void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002690 const Value *Op0 = I.getOperand(0);
Chris Lattner229907c2011-07-18 04:54:35 +00002691 Type *AggTy = Op0->getType();
2692 Type *ValTy = I.getType();
Dan Gohman575fad32008-09-03 16:12:24 +00002693 bool OutOfUndef = isa<UndefValue>(Op0);
2694
Jay Foad57aa6362011-07-13 10:26:04 +00002695 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohman575fad32008-09-03 16:12:24 +00002696
Eric Christopher58a24612014-10-08 09:50:54 +00002697 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002698 SmallVector<EVT, 4> ValValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00002699 ComputeValueVTs(TLI, ValTy, ValValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00002700
2701 unsigned NumValValues = ValValueVTs.size();
Rafael Espindolae53b7d12011-05-13 15:18:06 +00002702
2703 // Ignore a extractvalue that produces an empty object
2704 if (!NumValValues) {
2705 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2706 return;
2707 }
2708
Dan Gohman575fad32008-09-03 16:12:24 +00002709 SmallVector<SDValue, 4> Values(NumValValues);
2710
2711 SDValue Agg = getValue(Op0);
2712 // Copy out the selected value(s).
2713 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2714 Values[i - LinearIndex] =
Bill Wendling165b45d2008-11-20 07:24:30 +00002715 OutOfUndef ?
Dale Johannesen84935752009-02-06 23:05:02 +00002716 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendling165b45d2008-11-20 07:24:30 +00002717 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohman575fad32008-09-03 16:12:24 +00002718
Andrew Trickef9de2a2013-05-25 02:42:55 +00002719 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00002720 DAG.getVTList(ValValueVTs), Values));
Dan Gohman575fad32008-09-03 16:12:24 +00002721}
2722
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002723void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Matt Arsenaultb7689122013-10-21 20:03:54 +00002724 Value *Op0 = I.getOperand(0);
Nadav Rotem1d666092012-02-28 14:13:19 +00002725 // Note that the pointer operand may be a vector of pointers. Take the scalar
2726 // element which holds a pointer.
Matt Arsenaultb7689122013-10-21 20:03:54 +00002727 Type *Ty = Op0->getType()->getScalarType();
2728 unsigned AS = Ty->getPointerAddressSpace();
2729 SDValue N = getValue(Op0);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002730 SDLoc dl = getCurSDLoc();
Dan Gohman575fad32008-09-03 16:12:24 +00002731
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002732 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohman575fad32008-09-03 16:12:24 +00002733 OI != E; ++OI) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002734 const Value *Idx = *OI;
Chris Lattner229907c2011-07-18 04:54:35 +00002735 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Duncan Sandsb8d3caf2012-11-13 13:01:58 +00002736 unsigned Field = cast<Constant>(Idx)->getUniqueInteger().getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00002737 if (Field) {
2738 // N = N + Offset
Rafael Espindola5f57f462014-02-21 18:34:28 +00002739 uint64_t Offset = DL->getStructLayout(StTy)->getElementOffset(Field);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002740 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N,
2741 DAG.getConstant(Offset, dl, N.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002742 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002743
Dan Gohman575fad32008-09-03 16:12:24 +00002744 Ty = StTy->getElementType(Field);
2745 } else {
2746 Ty = cast<SequentialType>(Ty)->getElementType();
Reid Kleckner016c6b22015-03-11 23:36:10 +00002747 MVT PtrTy = DAG.getTargetLoweringInfo().getPointerTy(AS);
2748 unsigned PtrSize = PtrTy.getSizeInBits();
2749 APInt ElementSize(PtrSize, DL->getTypeAllocSize(Ty));
Dan Gohman575fad32008-09-03 16:12:24 +00002750
2751 // If this is a constant subscript, handle it quickly.
Reid Kleckner016c6b22015-03-11 23:36:10 +00002752 if (const auto *CI = dyn_cast<ConstantInt>(Idx)) {
2753 if (CI->isZero())
2754 continue;
2755 APInt Offs = ElementSize * CI->getValue().sextOrTrunc(PtrSize);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002756 SDValue OffsVal = DAG.getConstant(Offs, dl, PtrTy);
2757 N = DAG.getNode(ISD::ADD, dl, N.getValueType(), N, OffsVal);
Dan Gohman575fad32008-09-03 16:12:24 +00002758 continue;
2759 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002760
Dan Gohman575fad32008-09-03 16:12:24 +00002761 // N = N + Idx * ElementSize;
Dan Gohman575fad32008-09-03 16:12:24 +00002762 SDValue IdxN = getValue(Idx);
2763
2764 // If the index is smaller or larger than intptr_t, truncate or extend
2765 // it.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002766 IdxN = DAG.getSExtOrTrunc(IdxN, dl, N.getValueType());
Dan Gohman575fad32008-09-03 16:12:24 +00002767
2768 // If this is a multiply by a power of two, turn it into a shl
2769 // immediately. This is a very common case.
2770 if (ElementSize != 1) {
Dan Gohman4ef112b2009-10-23 17:57:43 +00002771 if (ElementSize.isPowerOf2()) {
2772 unsigned Amt = ElementSize.logBase2();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002773 IdxN = DAG.getNode(ISD::SHL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002774 N.getValueType(), IdxN,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002775 DAG.getConstant(Amt, dl, IdxN.getValueType()));
Dan Gohman575fad32008-09-03 16:12:24 +00002776 } else {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002777 SDValue Scale = DAG.getConstant(ElementSize, dl, IdxN.getValueType());
2778 IdxN = DAG.getNode(ISD::MUL, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002779 N.getValueType(), IdxN, Scale);
Dan Gohman575fad32008-09-03 16:12:24 +00002780 }
2781 }
2782
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002783 N = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002784 N.getValueType(), N, IdxN);
Dan Gohman575fad32008-09-03 16:12:24 +00002785 }
2786 }
Bill Wendlinge79105b2009-12-21 23:10:19 +00002787
Dan Gohman575fad32008-09-03 16:12:24 +00002788 setValue(&I, N);
2789}
2790
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002791void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohman575fad32008-09-03 16:12:24 +00002792 // If this is a fixed sized alloca in the entry block of the function,
2793 // allocate it statically on the stack.
2794 if (FuncInfo.StaticAllocaMap.count(&I))
2795 return; // getValue will auto-populate this.
2796
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002797 SDLoc dl = getCurSDLoc();
Chris Lattner229907c2011-07-18 04:54:35 +00002798 Type *Ty = I.getAllocatedType();
Eric Christopher58a24612014-10-08 09:50:54 +00002799 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2800 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00002801 unsigned Align =
Eric Christopher58a24612014-10-08 09:50:54 +00002802 std::max((unsigned)TLI.getDataLayout()->getPrefTypeAlignment(Ty),
2803 I.getAlignment());
Dan Gohman575fad32008-09-03 16:12:24 +00002804
2805 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002806
Eric Christopher58a24612014-10-08 09:50:54 +00002807 EVT IntPtr = TLI.getPointerTy();
Dan Gohman2140a742010-05-28 01:14:11 +00002808 if (AllocSize.getValueType() != IntPtr)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002809 AllocSize = DAG.getZExtOrTrunc(AllocSize, dl, IntPtr);
Dan Gohman2140a742010-05-28 01:14:11 +00002810
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002811 AllocSize = DAG.getNode(ISD::MUL, dl, IntPtr,
Dan Gohman2140a742010-05-28 01:14:11 +00002812 AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002813 DAG.getConstant(TySize, dl, IntPtr));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00002814
Dan Gohman575fad32008-09-03 16:12:24 +00002815 // Handle alignment. If the requested alignment is less than or equal to
2816 // the stack alignment, ignore it. If the size is greater than or equal to
2817 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Eric Christopherd9134482014-08-04 21:25:23 +00002818 unsigned StackAlign =
Eric Christopher85de8f92014-10-09 01:35:27 +00002819 DAG.getSubtarget().getFrameLowering()->getStackAlignment();
Dan Gohman575fad32008-09-03 16:12:24 +00002820 if (Align <= StackAlign)
2821 Align = 0;
2822
2823 // Round the size of the allocation up to the stack alignment size
2824 // by add SA-1 to the size.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002825 AllocSize = DAG.getNode(ISD::ADD, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002826 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002827 DAG.getIntPtrConstant(StackAlign - 1, dl));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002828
Dan Gohman575fad32008-09-03 16:12:24 +00002829 // Mask out the low bits for alignment purposes.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002830 AllocSize = DAG.getNode(ISD::AND, dl,
Dale Johannesened255b32009-01-30 01:34:22 +00002831 AllocSize.getValueType(), AllocSize,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002832 DAG.getIntPtrConstant(~(uint64_t)(StackAlign - 1),
2833 dl));
Dan Gohman575fad32008-09-03 16:12:24 +00002834
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002835 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align, dl) };
Owen Anderson9f944592009-08-11 20:47:22 +00002836 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002837 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, dl, VTs, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00002838 setValue(&I, DSA);
2839 DAG.setRoot(DSA.getValue(1));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002840
Hans Wennborgacb842d2014-03-05 02:43:26 +00002841 assert(FuncInfo.MF->getFrameInfo()->hasVarSizedObjects());
Dan Gohman575fad32008-09-03 16:12:24 +00002842}
2843
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002844void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002845 if (I.isAtomic())
2846 return visitAtomicLoad(I);
2847
Dan Gohman575fad32008-09-03 16:12:24 +00002848 const Value *SV = I.getOperand(0);
2849 SDValue Ptr = getValue(SV);
2850
Chris Lattner229907c2011-07-18 04:54:35 +00002851 Type *Ty = I.getType();
David Greene39c6d012010-02-15 17:00:31 +00002852
Dan Gohman575fad32008-09-03 16:12:24 +00002853 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002854 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Sanjoy Das513aade2015-06-02 22:33:30 +00002855
2856 // The IR notion of invariant_load only guarantees that all *non-faulting*
2857 // invariant loads result in the same value. The MI notion of invariant load
2858 // guarantees that the load can be legally moved to any location within its
2859 // containing function. The MI notion of invariant_load is stronger than the
2860 // IR notion of invariant_load -- an MI invariant_load is an IR invariant_load
2861 // with a guarantee that the location being loaded from is dereferenceable
2862 // throughout the function's lifetime.
2863
2864 bool isInvariant = I.getMetadata(LLVMContext::MD_invariant_load) != nullptr &&
2865 isDereferenceablePointer(SV, *DAG.getTarget().getDataLayout());
Dan Gohman575fad32008-09-03 16:12:24 +00002866 unsigned Alignment = I.getAlignment();
Hal Finkelcc39b672014-07-24 12:16:19 +00002867
2868 AAMDNodes AAInfo;
2869 I.getAAMetadata(AAInfo);
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002870 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
Dan Gohman575fad32008-09-03 16:12:24 +00002871
Eric Christopher58a24612014-10-08 09:50:54 +00002872 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Anderson53aa7a92009-08-10 22:56:29 +00002873 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002874 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002875 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002876 unsigned NumValues = ValueVTs.size();
2877 if (NumValues == 0)
2878 return;
2879
2880 SDValue Root;
2881 bool ConstantMemory = false;
Richard Sandiford9afe6132013-12-10 10:36:34 +00002882 if (isVolatile || NumValues > MaxParallelChains)
Dan Gohman575fad32008-09-03 16:12:24 +00002883 // Serialize volatile loads with other side effects.
2884 Root = getRoot();
Dan Gohmana94cc6d2010-10-20 00:31:05 +00002885 else if (AA->pointsToConstantMemory(
Hal Finkelcc39b672014-07-24 12:16:19 +00002886 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), AAInfo))) {
Dan Gohman575fad32008-09-03 16:12:24 +00002887 // Do not serialize (non-volatile) loads of constant memory with anything.
2888 Root = DAG.getEntryNode();
2889 ConstantMemory = true;
2890 } else {
2891 // Do not serialize non-volatile loads against each other.
2892 Root = DAG.getRoot();
2893 }
Wesley Peck527da1b2010-11-23 03:31:01 +00002894
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002895 SDLoc dl = getCurSDLoc();
2896
Richard Sandiford9afe6132013-12-10 10:36:34 +00002897 if (isVolatile)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002898 Root = TLI.prepareVolatileOrAtomicLoad(Root, dl, DAG);
Richard Sandiford9afe6132013-12-10 10:36:34 +00002899
Dan Gohman575fad32008-09-03 16:12:24 +00002900 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trick116efac2010-11-12 17:50:46 +00002901 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
2902 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002903 EVT PtrVT = Ptr.getValueType();
Andrew Trick116efac2010-11-12 17:50:46 +00002904 unsigned ChainI = 0;
2905 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2906 // Serializing loads here may result in excessive register pressure, and
2907 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
2908 // could recover a bit by hoisting nodes upward in the chain by recognizing
2909 // they are side-effect free or do not alias. The optimizer should really
2910 // avoid this case by converting large object/array copies to llvm.memcpy
2911 // (MaxParallelChains should always remain as failsafe).
2912 if (ChainI == MaxParallelChains) {
2913 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002914 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002915 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002916 Root = Chain;
2917 ChainI = 0;
2918 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002919 SDValue A = DAG.getNode(ISD::ADD, dl,
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002920 PtrVT, Ptr,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002921 DAG.getConstant(Offsets[i], dl, PtrVT));
2922 SDValue L = DAG.getLoad(ValueVTs[i], dl, Root,
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00002923 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Hal Finkelcc39b672014-07-24 12:16:19 +00002924 isNonTemporal, isInvariant, Alignment, AAInfo,
Rafael Espindola80c540e2012-03-31 18:14:00 +00002925 Ranges);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002926
Dan Gohman575fad32008-09-03 16:12:24 +00002927 Values[i] = L;
Andrew Trick116efac2010-11-12 17:50:46 +00002928 Chains[ChainI] = L.getValue(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002929 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00002930
Dan Gohman575fad32008-09-03 16:12:24 +00002931 if (!ConstantMemory) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002932 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002933 makeArrayRef(Chains.data(), ChainI));
Dan Gohman575fad32008-09-03 16:12:24 +00002934 if (isVolatile)
2935 DAG.setRoot(Chain);
2936 else
2937 PendingLoads.push_back(Chain);
2938 }
2939
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002940 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, dl,
Craig Topper48d114b2014-04-26 18:35:24 +00002941 DAG.getVTList(ValueVTs), Values));
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002942}
Dan Gohman575fad32008-09-03 16:12:24 +00002943
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002944void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman342e8df2011-08-24 20:50:09 +00002945 if (I.isAtomic())
2946 return visitAtomicStore(I);
2947
Dan Gohmanbcaf6812010-04-15 01:51:59 +00002948 const Value *SrcV = I.getOperand(0);
2949 const Value *PtrV = I.getOperand(1);
Dan Gohman575fad32008-09-03 16:12:24 +00002950
Owen Anderson53aa7a92009-08-10 22:56:29 +00002951 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00002952 SmallVector<uint64_t, 4> Offsets;
Eric Christopher58a24612014-10-08 09:50:54 +00002953 ComputeValueVTs(DAG.getTargetLoweringInfo(), SrcV->getType(),
Eric Christopherd9134482014-08-04 21:25:23 +00002954 ValueVTs, &Offsets);
Dan Gohman575fad32008-09-03 16:12:24 +00002955 unsigned NumValues = ValueVTs.size();
2956 if (NumValues == 0)
2957 return;
2958
2959 // Get the lowered operands. Note that we do this after
2960 // checking if NumResults is zero, because with zero results
2961 // the operands won't have values in the map.
2962 SDValue Src = getValue(SrcV);
2963 SDValue Ptr = getValue(PtrV);
2964
2965 SDValue Root = getRoot();
Andrew Trick116efac2010-11-12 17:50:46 +00002966 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
2967 NumValues));
Owen Anderson53aa7a92009-08-10 22:56:29 +00002968 EVT PtrVT = Ptr.getValueType();
Dan Gohman575fad32008-09-03 16:12:24 +00002969 bool isVolatile = I.isVolatile();
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00002970 bool isNonTemporal = I.getMetadata(LLVMContext::MD_nontemporal) != nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00002971 unsigned Alignment = I.getAlignment();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002972 SDLoc dl = getCurSDLoc();
Hal Finkelcc39b672014-07-24 12:16:19 +00002973
2974 AAMDNodes AAInfo;
2975 I.getAAMetadata(AAInfo);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002976
Andrew Trick116efac2010-11-12 17:50:46 +00002977 unsigned ChainI = 0;
2978 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
2979 // See visitLoad comments.
2980 if (ChainI == MaxParallelChains) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002981 SDValue Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002982 makeArrayRef(Chains.data(), ChainI));
Andrew Trick116efac2010-11-12 17:50:46 +00002983 Root = Chain;
2984 ChainI = 0;
2985 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002986 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Ptr,
2987 DAG.getConstant(Offsets[i], dl, PtrVT));
2988 SDValue St = DAG.getStore(Root, dl,
Andrew Trick116efac2010-11-12 17:50:46 +00002989 SDValue(Src.getNode(), Src.getResNo() + i),
2990 Add, MachinePointerInfo(PtrV, Offsets[i]),
Hal Finkelcc39b672014-07-24 12:16:19 +00002991 isVolatile, isNonTemporal, Alignment, AAInfo);
Andrew Trick116efac2010-11-12 17:50:46 +00002992 Chains[ChainI] = St;
Bill Wendlingea3e73e2009-12-22 00:12:37 +00002993 }
2994
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00002995 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Craig Topper2d2aa0c2014-04-30 07:17:30 +00002996 makeArrayRef(Chains.data(), ChainI));
Devang Patel05561e82010-10-26 22:14:52 +00002997 DAG.setRoot(StoreNode);
Dan Gohman575fad32008-09-03 16:12:24 +00002998}
2999
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003000void SelectionDAGBuilder::visitMaskedStore(const CallInst &I) {
3001 SDLoc sdl = getCurSDLoc();
3002
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003003 // llvm.masked.store.*(Src0, Ptr, alignemt, Mask)
3004 Value *PtrOperand = I.getArgOperand(1);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003005 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003006 SDValue Src0 = getValue(I.getArgOperand(0));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003007 SDValue Mask = getValue(I.getArgOperand(3));
3008 EVT VT = Src0.getValueType();
3009 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3010 if (!Alignment)
3011 Alignment = DAG.getEVTAlignment(VT);
3012
3013 AAMDNodes AAInfo;
3014 I.getAAMetadata(AAInfo);
3015
3016 MachineMemOperand *MMO =
3017 DAG.getMachineFunction().
3018 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3019 MachineMemOperand::MOStore, VT.getStoreSize(),
3020 Alignment, AAInfo);
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003021 SDValue StoreNode = DAG.getMaskedStore(getRoot(), sdl, Src0, Ptr, Mask, VT,
3022 MMO, false);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003023 DAG.setRoot(StoreNode);
3024 setValue(&I, StoreNode);
3025}
3026
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003027// Gather/scatter receive a vector of pointers.
3028// This vector of pointers may be represented as a base pointer + vector of
3029// indices, it depends on GEP and instruction preceeding GEP
3030// that calculates indices
3031static bool getUniformBase(Value *& Ptr, SDValue& Base, SDValue& Index,
3032 SelectionDAGBuilder* SDB) {
3033
3034 assert (Ptr->getType()->isVectorTy() && "Uexpected pointer type");
3035 GetElementPtrInst *Gep = dyn_cast<GetElementPtrInst>(Ptr);
3036 if (!Gep || Gep->getNumOperands() > 2)
3037 return false;
3038 ShuffleVectorInst *ShuffleInst =
3039 dyn_cast<ShuffleVectorInst>(Gep->getPointerOperand());
3040 if (!ShuffleInst || !ShuffleInst->getMask()->isNullValue() ||
3041 cast<Instruction>(ShuffleInst->getOperand(0))->getOpcode() !=
3042 Instruction::InsertElement)
3043 return false;
3044
3045 Ptr = cast<InsertElementInst>(ShuffleInst->getOperand(0))->getOperand(1);
3046
3047 SelectionDAG& DAG = SDB->DAG;
3048 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3049 // Check is the Ptr is inside current basic block
3050 // If not, look for the shuffle instruction
3051 if (SDB->findValue(Ptr))
3052 Base = SDB->getValue(Ptr);
3053 else if (SDB->findValue(ShuffleInst)) {
3054 SDValue ShuffleNode = SDB->getValue(ShuffleInst);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003055 SDLoc sdl = ShuffleNode;
3056 Base = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, sdl,
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003057 ShuffleNode.getValueType().getScalarType(), ShuffleNode,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003058 DAG.getConstant(0, sdl, TLI.getVectorIdxTy()));
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003059 SDB->setValue(Ptr, Base);
3060 }
3061 else
3062 return false;
3063
3064 Value *IndexVal = Gep->getOperand(1);
3065 if (SDB->findValue(IndexVal)) {
3066 Index = SDB->getValue(IndexVal);
3067
3068 if (SExtInst* Sext = dyn_cast<SExtInst>(IndexVal)) {
3069 IndexVal = Sext->getOperand(0);
3070 if (SDB->findValue(IndexVal))
3071 Index = SDB->getValue(IndexVal);
3072 }
3073 return true;
3074 }
3075 return false;
3076}
3077
3078void SelectionDAGBuilder::visitMaskedScatter(const CallInst &I) {
3079 SDLoc sdl = getCurSDLoc();
3080
3081 // llvm.masked.scatter.*(Src0, Ptrs, alignemt, Mask)
3082 Value *Ptr = I.getArgOperand(1);
3083 SDValue Src0 = getValue(I.getArgOperand(0));
3084 SDValue Mask = getValue(I.getArgOperand(3));
3085 EVT VT = Src0.getValueType();
3086 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(2)))->getZExtValue();
3087 if (!Alignment)
3088 Alignment = DAG.getEVTAlignment(VT);
3089 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3090
3091 AAMDNodes AAInfo;
3092 I.getAAMetadata(AAInfo);
3093
3094 SDValue Base;
3095 SDValue Index;
3096 Value *BasePtr = Ptr;
3097 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3098
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003099 Value *MemOpBasePtr = UniformBase ? BasePtr : nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003100 MachineMemOperand *MMO = DAG.getMachineFunction().
3101 getMachineMemOperand(MachinePointerInfo(MemOpBasePtr),
3102 MachineMemOperand::MOStore, VT.getStoreSize(),
3103 Alignment, AAInfo);
3104 if (!UniformBase) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003105 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003106 Index = getValue(Ptr);
3107 }
3108 SDValue Ops[] = { getRoot(), Src0, Mask, Base, Index };
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003109 SDValue Scatter = DAG.getMaskedScatter(DAG.getVTList(MVT::Other), VT, sdl,
3110 Ops, MMO);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003111 DAG.setRoot(Scatter);
3112 setValue(&I, Scatter);
3113}
3114
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003115void SelectionDAGBuilder::visitMaskedLoad(const CallInst &I) {
3116 SDLoc sdl = getCurSDLoc();
3117
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003118 // @llvm.masked.load.*(Ptr, alignment, Mask, Src0)
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003119 Value *PtrOperand = I.getArgOperand(0);
3120 SDValue Ptr = getValue(PtrOperand);
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003121 SDValue Src0 = getValue(I.getArgOperand(3));
3122 SDValue Mask = getValue(I.getArgOperand(2));
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003123
3124 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3125 EVT VT = TLI.getValueType(I.getType());
Elena Demikhovskyfb81b932014-12-25 07:49:20 +00003126 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003127 if (!Alignment)
3128 Alignment = DAG.getEVTAlignment(VT);
3129
3130 AAMDNodes AAInfo;
3131 I.getAAMetadata(AAInfo);
3132 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3133
3134 SDValue InChain = DAG.getRoot();
3135 if (AA->pointsToConstantMemory(
3136 AliasAnalysis::Location(PtrOperand,
3137 AA->getTypeStoreSize(I.getType()),
3138 AAInfo))) {
3139 // Do not serialize (non-volatile) loads of constant memory with anything.
3140 InChain = DAG.getEntryNode();
3141 }
3142
3143 MachineMemOperand *MMO =
3144 DAG.getMachineFunction().
3145 getMachineMemOperand(MachinePointerInfo(PtrOperand),
3146 MachineMemOperand::MOLoad, VT.getStoreSize(),
3147 Alignment, AAInfo, Ranges);
3148
Elena Demikhovsky150d9f32015-01-22 12:07:59 +00003149 SDValue Load = DAG.getMaskedLoad(VT, sdl, InChain, Ptr, Mask, Src0, VT, MMO,
3150 ISD::NON_EXTLOAD);
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00003151 SDValue OutChain = Load.getValue(1);
3152 DAG.setRoot(OutChain);
3153 setValue(&I, Load);
3154}
3155
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003156void SelectionDAGBuilder::visitMaskedGather(const CallInst &I) {
3157 SDLoc sdl = getCurSDLoc();
3158
3159 // @llvm.masked.gather.*(Ptrs, alignment, Mask, Src0)
3160 Value *Ptr = I.getArgOperand(0);
3161 SDValue Src0 = getValue(I.getArgOperand(3));
3162 SDValue Mask = getValue(I.getArgOperand(2));
3163
3164 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3165 EVT VT = TLI.getValueType(I.getType());
3166 unsigned Alignment = (cast<ConstantInt>(I.getArgOperand(1)))->getZExtValue();
3167 if (!Alignment)
3168 Alignment = DAG.getEVTAlignment(VT);
3169
3170 AAMDNodes AAInfo;
3171 I.getAAMetadata(AAInfo);
3172 const MDNode *Ranges = I.getMetadata(LLVMContext::MD_range);
3173
3174 SDValue Root = DAG.getRoot();
3175 SDValue Base;
3176 SDValue Index;
3177 Value *BasePtr = Ptr;
3178 bool UniformBase = getUniformBase(BasePtr, Base, Index, this);
3179 bool ConstantMemory = false;
3180 if (UniformBase && AA->pointsToConstantMemory(
3181 AliasAnalysis::Location(BasePtr,
3182 AA->getTypeStoreSize(I.getType()),
3183 AAInfo))) {
3184 // Do not serialize (non-volatile) loads of constant memory with anything.
3185 Root = DAG.getEntryNode();
3186 ConstantMemory = true;
3187 }
3188
3189 MachineMemOperand *MMO =
3190 DAG.getMachineFunction().
Elena Demikhovsky744fe0d2015-04-29 06:49:50 +00003191 getMachineMemOperand(MachinePointerInfo(UniformBase ? BasePtr : nullptr),
3192 MachineMemOperand::MOLoad, VT.getStoreSize(),
3193 Alignment, AAInfo, Ranges);
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003194
3195 if (!UniformBase) {
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003196 Base = DAG.getTargetConstant(0, sdl, TLI.getPointerTy());
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003197 Index = getValue(Ptr);
3198 }
Elena Demikhovsky584ce372015-04-28 07:57:37 +00003199 SDValue Ops[] = { Root, Src0, Mask, Base, Index };
3200 SDValue Gather = DAG.getMaskedGather(DAG.getVTList(VT, MVT::Other), VT, sdl,
3201 Ops, MMO);
3202
3203 SDValue OutChain = Gather.getValue(1);
3204 if (!ConstantMemory)
3205 PendingLoads.push_back(OutChain);
3206 setValue(&I, Gather);
3207}
3208
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003209void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003210 SDLoc dl = getCurSDLoc();
Tim Northovere94a5182014-03-11 10:48:52 +00003211 AtomicOrdering SuccessOrder = I.getSuccessOrdering();
3212 AtomicOrdering FailureOrder = I.getFailureOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003213 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003214
3215 SDValue InChain = getRoot();
3216
Tim Northover420a2162014-06-13 14:24:07 +00003217 MVT MemVT = getValue(I.getCompareOperand()).getSimpleValueType();
3218 SDVTList VTs = DAG.getVTList(MemVT, MVT::i1, MVT::Other);
3219 SDValue L = DAG.getAtomicCmpSwap(
3220 ISD::ATOMIC_CMP_SWAP_WITH_SUCCESS, dl, MemVT, VTs, InChain,
3221 getValue(I.getPointerOperand()), getValue(I.getCompareOperand()),
3222 getValue(I.getNewValOperand()), MachinePointerInfo(I.getPointerOperand()),
Robin Morissete2de06b2014-10-16 20:34:57 +00003223 /*Alignment=*/ 0, SuccessOrder, FailureOrder, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003224
Tim Northover420a2162014-06-13 14:24:07 +00003225 SDValue OutChain = L.getValue(2);
Eli Friedman30a49e92011-08-03 21:06:02 +00003226
Eli Friedmanadec5872011-07-29 03:05:32 +00003227 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003228 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003229}
3230
3231void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003232 SDLoc dl = getCurSDLoc();
Eli Friedmanadec5872011-07-29 03:05:32 +00003233 ISD::NodeType NT;
3234 switch (I.getOperation()) {
David Blaikie46a9f012012-01-20 21:51:11 +00003235 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedmanadec5872011-07-29 03:05:32 +00003236 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3237 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3238 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3239 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3240 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3241 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3242 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3243 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3244 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3245 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3246 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3247 }
Eli Friedman30a49e92011-08-03 21:06:02 +00003248 AtomicOrdering Order = I.getOrdering();
Eli Friedman342e8df2011-08-24 20:50:09 +00003249 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman30a49e92011-08-03 21:06:02 +00003250
3251 SDValue InChain = getRoot();
3252
Robin Morissete2de06b2014-10-16 20:34:57 +00003253 SDValue L =
3254 DAG.getAtomic(NT, dl,
3255 getValue(I.getValOperand()).getSimpleValueType(),
3256 InChain,
3257 getValue(I.getPointerOperand()),
3258 getValue(I.getValOperand()),
3259 I.getPointerOperand(),
3260 /* Alignment=*/ 0, Order, Scope);
Eli Friedman30a49e92011-08-03 21:06:02 +00003261
3262 SDValue OutChain = L.getValue(1);
3263
Eli Friedmanadec5872011-07-29 03:05:32 +00003264 setValue(&I, L);
Eli Friedman30a49e92011-08-03 21:06:02 +00003265 DAG.setRoot(OutChain);
Eli Friedmanc9a551e2011-07-28 21:48:00 +00003266}
3267
Eli Friedmanfee02c62011-07-25 23:16:38 +00003268void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003269 SDLoc dl = getCurSDLoc();
Eric Christopher58a24612014-10-08 09:50:54 +00003270 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eli Friedman26a48482011-07-27 22:21:52 +00003271 SDValue Ops[3];
3272 Ops[0] = getRoot();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003273 Ops[1] = DAG.getConstant(I.getOrdering(), dl, TLI.getPointerTy());
3274 Ops[2] = DAG.getConstant(I.getSynchScope(), dl, TLI.getPointerTy());
Craig Topper48d114b2014-04-26 18:35:24 +00003275 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops));
Eli Friedmanfee02c62011-07-25 23:16:38 +00003276}
3277
Eli Friedman342e8df2011-08-24 20:50:09 +00003278void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003279 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003280 AtomicOrdering Order = I.getOrdering();
3281 SynchronizationScope Scope = I.getSynchScope();
3282
3283 SDValue InChain = getRoot();
3284
Eric Christopher58a24612014-10-08 09:50:54 +00003285 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3286 EVT VT = TLI.getValueType(I.getType());
Eli Friedman342e8df2011-08-24 20:50:09 +00003287
Evan Chenga72b9702013-02-06 02:06:33 +00003288 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003289 report_fatal_error("Cannot generate unaligned atomic load");
3290
Nick Lewyckyaad475b2014-04-15 07:22:52 +00003291 MachineMemOperand *MMO =
3292 DAG.getMachineFunction().
3293 getMachineMemOperand(MachinePointerInfo(I.getPointerOperand()),
3294 MachineMemOperand::MOVolatile |
3295 MachineMemOperand::MOLoad,
3296 VT.getStoreSize(),
3297 I.getAlignment() ? I.getAlignment() :
3298 DAG.getEVTAlignment(VT));
3299
Eric Christopher58a24612014-10-08 09:50:54 +00003300 InChain = TLI.prepareVolatileOrAtomicLoad(InChain, dl, DAG);
Robin Morissete2de06b2014-10-16 20:34:57 +00003301 SDValue L =
3302 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3303 getValue(I.getPointerOperand()), MMO,
3304 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003305
3306 SDValue OutChain = L.getValue(1);
3307
Eli Friedman342e8df2011-08-24 20:50:09 +00003308 setValue(&I, L);
3309 DAG.setRoot(OutChain);
3310}
3311
3312void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00003313 SDLoc dl = getCurSDLoc();
Eli Friedman342e8df2011-08-24 20:50:09 +00003314
3315 AtomicOrdering Order = I.getOrdering();
3316 SynchronizationScope Scope = I.getSynchScope();
3317
3318 SDValue InChain = getRoot();
3319
Eric Christopher58a24612014-10-08 09:50:54 +00003320 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3321 EVT VT = TLI.getValueType(I.getValueOperand()->getType());
Eli Friedmanf1518212011-09-13 20:50:54 +00003322
Evan Chenga72b9702013-02-06 02:06:33 +00003323 if (I.getAlignment() < VT.getSizeInBits() / 8)
Eli Friedmanf1518212011-09-13 20:50:54 +00003324 report_fatal_error("Cannot generate unaligned atomic store");
3325
Robin Morissete2de06b2014-10-16 20:34:57 +00003326 SDValue OutChain =
3327 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
3328 InChain,
3329 getValue(I.getPointerOperand()),
3330 getValue(I.getValueOperand()),
3331 I.getPointerOperand(), I.getAlignment(),
3332 Order, Scope);
Eli Friedman342e8df2011-08-24 20:50:09 +00003333
3334 DAG.setRoot(OutChain);
3335}
3336
Dan Gohman575fad32008-09-03 16:12:24 +00003337/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3338/// node.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00003339void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman1a6c47f2009-11-23 18:04:58 +00003340 unsigned Intrinsic) {
Dan Gohman575fad32008-09-03 16:12:24 +00003341 bool HasChain = !I.doesNotAccessMemory();
3342 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3343
3344 // Build the operand list.
3345 SmallVector<SDValue, 8> Ops;
3346 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3347 if (OnlyLoad) {
3348 // We don't need to serialize loads against other loads.
3349 Ops.push_back(DAG.getRoot());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003350 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00003351 Ops.push_back(getRoot());
3352 }
3353 }
Mon P Wang769134b2008-11-01 20:24:53 +00003354
3355 // Info is set by getTgtMemInstrinsic
3356 TargetLowering::IntrinsicInfo Info;
Eric Christopher58a24612014-10-08 09:50:54 +00003357 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3358 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
Mon P Wang769134b2008-11-01 20:24:53 +00003359
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003360 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson5549d492010-09-21 17:56:22 +00003361 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3362 Info.opc == ISD::INTRINSIC_W_CHAIN)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003363 Ops.push_back(DAG.getTargetConstant(Intrinsic, getCurSDLoc(),
3364 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00003365
3366 // Add all operands of the call to the operand list.
Gabor Greifeba0be72010-06-25 09:38:13 +00003367 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3368 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohman575fad32008-09-03 16:12:24 +00003369 Ops.push_back(Op);
3370 }
3371
Owen Anderson53aa7a92009-08-10 22:56:29 +00003372 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00003373 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003374
Dan Gohman575fad32008-09-03 16:12:24 +00003375 if (HasChain)
Owen Anderson9f944592009-08-11 20:47:22 +00003376 ValueVTs.push_back(MVT::Other);
Dan Gohman575fad32008-09-03 16:12:24 +00003377
Craig Topperabb4ac72014-04-16 06:10:51 +00003378 SDVTList VTs = DAG.getVTList(ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00003379
3380 // Create the node.
3381 SDValue Result;
Mon P Wang769134b2008-11-01 20:24:53 +00003382 if (IsTgtIntrinsic) {
3383 // This is target intrinsic that touches memory
Andrew Trickef9de2a2013-05-25 02:42:55 +00003384 Result = DAG.getMemIntrinsicNode(Info.opc, getCurSDLoc(),
Craig Topper206fcd42014-04-26 19:29:41 +00003385 VTs, Ops, Info.memVT,
Chris Lattnerd2d58ad2010-09-21 04:57:15 +00003386 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang769134b2008-11-01 20:24:53 +00003387 Info.align, Info.vol,
Hal Finkel46ef7ce2014-08-13 01:15:40 +00003388 Info.readMem, Info.writeMem, Info.size);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003389 } else if (!HasChain) {
Craig Topper48d114b2014-04-26 18:35:24 +00003390 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurSDLoc(), VTs, Ops);
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003391 } else if (!I.getType()->isVoidTy()) {
Craig Topper48d114b2014-04-26 18:35:24 +00003392 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003393 } else {
Craig Topper48d114b2014-04-26 18:35:24 +00003394 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurSDLoc(), VTs, Ops);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003395 }
3396
Dan Gohman575fad32008-09-03 16:12:24 +00003397 if (HasChain) {
3398 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3399 if (OnlyLoad)
3400 PendingLoads.push_back(Chain);
3401 else
3402 DAG.setRoot(Chain);
3403 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003404
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00003405 if (!I.getType()->isVoidTy()) {
Chris Lattner229907c2011-07-18 04:54:35 +00003406 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00003407 EVT VT = TLI.getValueType(PTy);
Andrew Trickef9de2a2013-05-25 02:42:55 +00003408 Result = DAG.getNode(ISD::BITCAST, getCurSDLoc(), VT, Result);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003409 }
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003410
Dan Gohman575fad32008-09-03 16:12:24 +00003411 setValue(&I, Result);
3412 }
3413}
3414
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003415/// GetSignificand - Get the significand and build it into a floating-point
3416/// number with exponent of 1:
3417///
3418/// Op = (Op & 0x007fffff) | 0x3f800000;
3419///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003420/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003421static SDValue
Andrew Trickef9de2a2013-05-25 02:42:55 +00003422GetSignificand(SelectionDAG &DAG, SDValue Op, SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003423 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003424 DAG.getConstant(0x007fffff, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003425 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003426 DAG.getConstant(0x3f800000, dl, MVT::i32));
Wesley Peck527da1b2010-11-23 03:31:01 +00003427 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003428}
3429
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003430/// GetExponent - Get the exponent:
3431///
Bill Wendling23959162009-01-20 21:17:57 +00003432/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003433///
Matt Beaumont-Gay0e760da2013-02-25 18:11:18 +00003434/// where Op is the hexadecimal representation of floating point value.
Bill Wendlinged3bb782008-09-09 20:39:27 +00003435static SDValue
Dale Johannesendb7c5f62009-01-31 02:22:37 +00003436GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00003437 SDLoc dl) {
Owen Anderson9f944592009-08-11 20:47:22 +00003438 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003439 DAG.getConstant(0x7f800000, dl, MVT::i32));
Owen Anderson9f944592009-08-11 20:47:22 +00003440 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003441 DAG.getConstant(23, dl, TLI.getPointerTy()));
Owen Anderson9f944592009-08-11 20:47:22 +00003442 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003443 DAG.getConstant(127, dl, MVT::i32));
Bill Wendling954cb182010-01-28 21:51:40 +00003444 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003445}
3446
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003447/// getF32Constant - Get 32-bit floating point constant.
3448static SDValue
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003449getF32Constant(SelectionDAG &DAG, unsigned Flt, SDLoc dl) {
3450 return DAG.getConstantFP(APFloat(APFloat::IEEEsingle, APInt(32, Flt)), dl,
Tim Northover29178a32013-01-22 09:46:31 +00003451 MVT::f32);
Bill Wendling91ef8fc2008-09-22 00:44:35 +00003452}
3453
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003454static SDValue getLimitedPrecisionExp2(SDValue t0, SDLoc dl,
3455 SelectionDAG &DAG) {
3456 // IntegerPartOfX = ((int32_t)(t0);
3457 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
3458
3459 // FractionalPartOfX = t0 - (float)IntegerPartOfX;
3460 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3461 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
3462
3463 // IntegerPartOfX <<= 23;
3464 IntegerPartOfX = DAG.getNode(
3465 ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003466 DAG.getConstant(23, dl, DAG.getTargetLoweringInfo().getPointerTy()));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003467
3468 SDValue TwoToFractionalPartOfX;
3469 if (LimitFloatPrecision <= 6) {
3470 // For floating-point precision of 6:
3471 //
3472 // TwoToFractionalPartOfX =
3473 // 0.997535578f +
3474 // (0.735607626f + 0.252464424f * x) * x;
3475 //
3476 // error 0.0144103317, which is 6 bits
3477 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003478 getF32Constant(DAG, 0x3e814304, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003479 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003480 getF32Constant(DAG, 0x3f3c50c8, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003481 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3482 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003483 getF32Constant(DAG, 0x3f7f5e7e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003484 } else if (LimitFloatPrecision <= 12) {
3485 // For floating-point precision of 12:
3486 //
3487 // TwoToFractionalPartOfX =
3488 // 0.999892986f +
3489 // (0.696457318f +
3490 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3491 //
3492 // error 0.000107046256, which is 13 to 14 bits
3493 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003494 getF32Constant(DAG, 0x3da235e3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003495 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003496 getF32Constant(DAG, 0x3e65b8f3, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003497 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3498 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003499 getF32Constant(DAG, 0x3f324b07, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003500 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3501 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003502 getF32Constant(DAG, 0x3f7ff8fd, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003503 } else { // LimitFloatPrecision <= 18
3504 // For floating-point precision of 18:
3505 //
3506 // TwoToFractionalPartOfX =
3507 // 0.999999982f +
3508 // (0.693148872f +
3509 // (0.240227044f +
3510 // (0.554906021e-1f +
3511 // (0.961591928e-2f +
3512 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3513 // error 2.47208000*10^(-7), which is better than 18 bits
3514 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003515 getF32Constant(DAG, 0x3924b03e, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003516 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003517 getF32Constant(DAG, 0x3ab24b87, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003518 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3519 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003520 getF32Constant(DAG, 0x3c1d8c17, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003521 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3522 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003523 getF32Constant(DAG, 0x3d634a1d, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003524 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3525 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003526 getF32Constant(DAG, 0x3e75fe14, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003527 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3528 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003529 getF32Constant(DAG, 0x3f317234, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003530 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3531 TwoToFractionalPartOfX = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003532 getF32Constant(DAG, 0x3f800000, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003533 }
3534
3535 // Add the exponent into the result in integer domain.
3536 SDValue t13 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, TwoToFractionalPartOfX);
3537 return DAG.getNode(ISD::BITCAST, dl, MVT::f32,
3538 DAG.getNode(ISD::ADD, dl, MVT::i32, t13, IntegerPartOfX));
3539}
3540
Craig Topperd2638c12012-11-24 18:52:06 +00003541/// expandExp - Lower an exp intrinsic. Handles the special sequences for
Bill Wendling48217d82008-09-09 22:13:54 +00003542/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003543static SDValue expandExp(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003544 const TargetLowering &TLI) {
3545 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48217d82008-09-09 22:13:54 +00003546 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Bill Wendling48217d82008-09-09 22:13:54 +00003547
3548 // Put the exponent in the right bit position for later addition to the
3549 // final result:
3550 //
3551 // #define LOG2OFe 1.4426950f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003552 // t0 = Op * LOG2OFe
Owen Anderson9f944592009-08-11 20:47:22 +00003553 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003554 getF32Constant(DAG, 0x3fb8aa3b, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003555 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling48217d82008-09-09 22:13:54 +00003556 }
3557
Craig Topperd2638c12012-11-24 18:52:06 +00003558 // No special expansion.
3559 return DAG.getNode(ISD::FEXP, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003560}
3561
Craig Topperbef254a2012-11-23 18:38:31 +00003562/// expandLog - Lower a log intrinsic. Handles the special sequences for
Bill Wendlinged3bb782008-09-09 20:39:27 +00003563/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003564static SDValue expandLog(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003565 const TargetLowering &TLI) {
3566 if (Op.getValueType() == MVT::f32 &&
Bill Wendlinged3bb782008-09-09 20:39:27 +00003567 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003568 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003569
3570 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003571 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003572 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003573 getF32Constant(DAG, 0x3f317218, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003574
3575 // Get the significand and build it into a floating-point number with
3576 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003577 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003578
Craig Topper3669de42012-11-16 19:08:44 +00003579 SDValue LogOfMantissa;
Bill Wendlinged3bb782008-09-09 20:39:27 +00003580 if (LimitFloatPrecision <= 6) {
3581 // For floating-point precision of 6:
3582 //
3583 // LogofMantissa =
3584 // -1.1609546f +
3585 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003586 //
Bill Wendlinged3bb782008-09-09 20:39:27 +00003587 // error 0.0034276066, which is better than 8 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003588 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003589 getF32Constant(DAG, 0xbe74c456, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003590 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003591 getF32Constant(DAG, 0x3fb3a2b1, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003592 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003593 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003594 getF32Constant(DAG, 0x3f949a29, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003595 } else if (LimitFloatPrecision <= 12) {
Bill Wendlinged3bb782008-09-09 20:39:27 +00003596 // For floating-point precision of 12:
3597 //
3598 // LogOfMantissa =
3599 // -1.7417939f +
3600 // (2.8212026f +
3601 // (-1.4699568f +
3602 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3603 //
3604 // error 0.000061011436, which is 14 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003605 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003606 getF32Constant(DAG, 0xbd67b6d6, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003607 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003608 getF32Constant(DAG, 0x3ee4f4b8, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003609 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3610 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003611 getF32Constant(DAG, 0x3fbc278b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003612 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3613 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003614 getF32Constant(DAG, 0x40348e95, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003615 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003616 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003617 getF32Constant(DAG, 0x3fdef31a, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003618 } else { // LimitFloatPrecision <= 18
Bill Wendlinged3bb782008-09-09 20:39:27 +00003619 // For floating-point precision of 18:
3620 //
3621 // LogOfMantissa =
3622 // -2.1072184f +
3623 // (4.2372794f +
3624 // (-3.7029485f +
3625 // (2.2781945f +
3626 // (-0.87823314f +
3627 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3628 //
3629 // error 0.0000023660568, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003630 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003631 getF32Constant(DAG, 0xbc91e5ac, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003632 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003633 getF32Constant(DAG, 0x3e4350aa, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003634 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3635 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003636 getF32Constant(DAG, 0x3f60d3e3, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003637 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3638 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003639 getF32Constant(DAG, 0x4011cdf0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003640 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3641 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003642 getF32Constant(DAG, 0x406cfd1c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003643 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3644 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003645 getF32Constant(DAG, 0x408797cb, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003646 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003647 LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003648 getF32Constant(DAG, 0x4006dcab, dl));
Bill Wendlinged3bb782008-09-09 20:39:27 +00003649 }
Craig Topper3669de42012-11-16 19:08:44 +00003650
Craig Topperbef254a2012-11-23 18:38:31 +00003651 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendlinged3bb782008-09-09 20:39:27 +00003652 }
3653
Craig Topperbef254a2012-11-23 18:38:31 +00003654 // No special expansion.
3655 return DAG.getNode(ISD::FLOG, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003656}
3657
Craig Topperbef254a2012-11-23 18:38:31 +00003658/// expandLog2 - Lower a log2 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003659/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003660static SDValue expandLog2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003661 const TargetLowering &TLI) {
3662 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003663 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003664 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003665
Bill Wendlinged3bb782008-09-09 20:39:27 +00003666 // Get the exponent.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003667 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendlingea3e73e2009-12-22 00:12:37 +00003668
Bill Wendling48416782008-09-09 00:28:24 +00003669 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003670 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003671 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003672
Bill Wendling48416782008-09-09 00:28:24 +00003673 // Different possible minimax approximations of significand in
3674 // floating-point for various degrees of accuracy over [1,2].
Craig Topper3669de42012-11-16 19:08:44 +00003675 SDValue Log2ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003676 if (LimitFloatPrecision <= 6) {
3677 // For floating-point precision of 6:
3678 //
3679 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3680 //
3681 // error 0.0049451742, which is more than 7 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003682 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003683 getF32Constant(DAG, 0xbeb08fe0, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003684 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003685 getF32Constant(DAG, 0x40019463, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003686 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003687 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003688 getF32Constant(DAG, 0x3fd6633d, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003689 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003690 // For floating-point precision of 12:
3691 //
3692 // Log2ofMantissa =
3693 // -2.51285454f +
3694 // (4.07009056f +
3695 // (-2.12067489f +
3696 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003697 //
Bill Wendling48416782008-09-09 00:28:24 +00003698 // error 0.0000876136000, which is better than 13 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003699 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003700 getF32Constant(DAG, 0xbda7262e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003701 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003702 getF32Constant(DAG, 0x3f25280b, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003703 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3704 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003705 getF32Constant(DAG, 0x4007b923, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003706 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3707 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003708 getF32Constant(DAG, 0x40823e2f, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003709 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
Craig Topper3669de42012-11-16 19:08:44 +00003710 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003711 getF32Constant(DAG, 0x4020d29c, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003712 } else { // LimitFloatPrecision <= 18
Bill Wendling48416782008-09-09 00:28:24 +00003713 // For floating-point precision of 18:
3714 //
3715 // Log2ofMantissa =
3716 // -3.0400495f +
3717 // (6.1129976f +
3718 // (-5.3420409f +
3719 // (3.2865683f +
3720 // (-1.2669343f +
3721 // (0.27515199f -
3722 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3723 //
3724 // error 0.0000018516, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003725 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003726 getF32Constant(DAG, 0xbcd2769e, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003727 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003728 getF32Constant(DAG, 0x3e8ce0b9, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003729 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3730 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003731 getF32Constant(DAG, 0x3fa22ae7, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003732 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3733 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003734 getF32Constant(DAG, 0x40525723, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003735 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3736 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003737 getF32Constant(DAG, 0x40aaf200, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003738 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3739 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003740 getF32Constant(DAG, 0x40c39dad, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003741 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
Craig Topper3669de42012-11-16 19:08:44 +00003742 Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003743 getF32Constant(DAG, 0x4042902c, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003744 }
Craig Topper3669de42012-11-16 19:08:44 +00003745
Craig Topperbef254a2012-11-23 18:38:31 +00003746 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log2ofMantissa);
Dale Johannesen36d532a2008-09-05 23:49:37 +00003747 }
Bill Wendling48416782008-09-09 00:28:24 +00003748
Craig Topperbef254a2012-11-23 18:38:31 +00003749 // No special expansion.
3750 return DAG.getNode(ISD::FLOG2, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003751}
3752
Craig Topperbef254a2012-11-23 18:38:31 +00003753/// expandLog10 - Lower a log10 intrinsic. Handles the special sequences for
Bill Wendling48416782008-09-09 00:28:24 +00003754/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003755static SDValue expandLog10(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperbef254a2012-11-23 18:38:31 +00003756 const TargetLowering &TLI) {
3757 if (Op.getValueType() == MVT::f32 &&
Bill Wendling48416782008-09-09 00:28:24 +00003758 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Wesley Peck527da1b2010-11-23 03:31:01 +00003759 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling48416782008-09-09 00:28:24 +00003760
Bill Wendlinged3bb782008-09-09 20:39:27 +00003761 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003762 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson9f944592009-08-11 20:47:22 +00003763 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003764 getF32Constant(DAG, 0x3e9a209a, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003765
3766 // Get the significand and build it into a floating-point number with
Bill Wendlinged3bb782008-09-09 20:39:27 +00003767 // exponent of 1.
Bill Wendling78c5b7a2010-03-02 01:55:18 +00003768 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling48416782008-09-09 00:28:24 +00003769
Craig Topper3669de42012-11-16 19:08:44 +00003770 SDValue Log10ofMantissa;
Bill Wendling48416782008-09-09 00:28:24 +00003771 if (LimitFloatPrecision <= 6) {
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003772 // For floating-point precision of 6:
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00003773 //
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003774 // Log10ofMantissa =
3775 // -0.50419619f +
3776 // (0.60948995f - 0.10380950f * x) * x;
3777 //
3778 // error 0.0014886165, which is 6 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003779 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003780 getF32Constant(DAG, 0xbdd49a13, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003781 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003782 getF32Constant(DAG, 0x3f1c0789, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003783 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
Craig Topper3669de42012-11-16 19:08:44 +00003784 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003785 getF32Constant(DAG, 0x3f011300, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003786 } else if (LimitFloatPrecision <= 12) {
Bill Wendling48416782008-09-09 00:28:24 +00003787 // For floating-point precision of 12:
3788 //
3789 // Log10ofMantissa =
3790 // -0.64831180f +
3791 // (0.91751397f +
3792 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3793 //
3794 // error 0.00019228036, which is better than 12 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003795 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003796 getF32Constant(DAG, 0x3d431f31, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003797 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003798 getF32Constant(DAG, 0x3ea21fb2, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003799 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3800 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003801 getF32Constant(DAG, 0x3f6ae232, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003802 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
Craig Topper3669de42012-11-16 19:08:44 +00003803 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003804 getF32Constant(DAG, 0x3f25f7c3, dl));
Craig Toppered756c52012-11-16 20:01:39 +00003805 } else { // LimitFloatPrecision <= 18
Bill Wendlingfaeb4b62008-09-09 18:42:23 +00003806 // For floating-point precision of 18:
3807 //
3808 // Log10ofMantissa =
3809 // -0.84299375f +
3810 // (1.5327582f +
3811 // (-1.0688956f +
3812 // (0.49102474f +
3813 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3814 //
3815 // error 0.0000037995730, which is better than 18 bits
Owen Anderson9f944592009-08-11 20:47:22 +00003816 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003817 getF32Constant(DAG, 0x3c5d51ce, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003818 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003819 getF32Constant(DAG, 0x3e00685a, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003820 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3821 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003822 getF32Constant(DAG, 0x3efb6798, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003823 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3824 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003825 getF32Constant(DAG, 0x3f88d192, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003826 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3827 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003828 getF32Constant(DAG, 0x3fc4316c, dl));
Owen Anderson9f944592009-08-11 20:47:22 +00003829 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
Craig Topper3669de42012-11-16 19:08:44 +00003830 Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003831 getF32Constant(DAG, 0x3f57ce70, dl));
Bill Wendling48416782008-09-09 00:28:24 +00003832 }
Craig Topper3669de42012-11-16 19:08:44 +00003833
Craig Topperbef254a2012-11-23 18:38:31 +00003834 return DAG.getNode(ISD::FADD, dl, MVT::f32, LogOfExponent, Log10ofMantissa);
Dale Johannesend4dac0e2008-09-05 21:27:19 +00003835 }
Bill Wendling48416782008-09-09 00:28:24 +00003836
Craig Topperbef254a2012-11-23 18:38:31 +00003837 // No special expansion.
3838 return DAG.getNode(ISD::FLOG10, dl, Op.getValueType(), Op);
Dale Johannesen520143e2008-09-05 18:38:42 +00003839}
3840
Craig Topperd2638c12012-11-24 18:52:06 +00003841/// expandExp2 - Lower an exp2 intrinsic. Handles the special sequences for
Bill Wendlingab6676a2008-09-09 22:39:21 +00003842/// limited-precision mode.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003843static SDValue expandExp2(SDLoc dl, SDValue Op, SelectionDAG &DAG,
Craig Topperd2638c12012-11-24 18:52:06 +00003844 const TargetLowering &TLI) {
3845 if (Op.getValueType() == MVT::f32 &&
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003846 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18)
3847 return getLimitedPrecisionExp2(Op, dl, DAG);
Bill Wendlingab6676a2008-09-09 22:39:21 +00003848
Craig Topperd2638c12012-11-24 18:52:06 +00003849 // No special expansion.
3850 return DAG.getNode(ISD::FEXP2, dl, Op.getValueType(), Op);
Dale Johannesenf2a52bb2008-09-05 01:48:15 +00003851}
3852
Bill Wendling648930b2008-09-10 00:20:20 +00003853/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3854/// limited-precision mode with x == 10.0f.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003855static SDValue expandPow(SDLoc dl, SDValue LHS, SDValue RHS,
Craig Topper79bd2052012-11-25 08:08:58 +00003856 SelectionDAG &DAG, const TargetLowering &TLI) {
Bill Wendling648930b2008-09-10 00:20:20 +00003857 bool IsExp10 = false;
Benjamin Kramer671a5962013-12-11 16:36:09 +00003858 if (LHS.getValueType() == MVT::f32 && RHS.getValueType() == MVT::f32 &&
Bill Wendling648930b2008-09-10 00:20:20 +00003859 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Craig Topper79bd2052012-11-25 08:08:58 +00003860 if (ConstantFPSDNode *LHSC = dyn_cast<ConstantFPSDNode>(LHS)) {
3861 APFloat Ten(10.0f);
3862 IsExp10 = LHSC->isExactlyValue(Ten);
Bill Wendling648930b2008-09-10 00:20:20 +00003863 }
3864 }
3865
Craig Topper268b6222012-11-25 00:48:58 +00003866 if (IsExp10) {
Bill Wendling648930b2008-09-10 00:20:20 +00003867 // Put the exponent in the right bit position for later addition to the
3868 // final result:
3869 //
3870 // #define LOG2OF10 3.3219281f
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003871 // t0 = Op * LOG2OF10;
Craig Topper79bd2052012-11-25 08:08:58 +00003872 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, RHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003873 getF32Constant(DAG, 0x40549a78, dl));
Benjamin Kramerfb0abce2015-03-05 21:13:08 +00003874 return getLimitedPrecisionExp2(t0, dl, DAG);
Bill Wendling648930b2008-09-10 00:20:20 +00003875 }
3876
Craig Topper79bd2052012-11-25 08:08:58 +00003877 // No special expansion.
3878 return DAG.getNode(ISD::FPOW, dl, LHS.getValueType(), LHS, RHS);
Bill Wendling648930b2008-09-10 00:20:20 +00003879}
3880
Chris Lattner39f18e52010-01-01 03:32:16 +00003881
3882/// ExpandPowI - Expand a llvm.powi intrinsic.
Andrew Trickef9de2a2013-05-25 02:42:55 +00003883static SDValue ExpandPowI(SDLoc DL, SDValue LHS, SDValue RHS,
Chris Lattner39f18e52010-01-01 03:32:16 +00003884 SelectionDAG &DAG) {
3885 // If RHS is a constant, we can expand this out to a multiplication tree,
3886 // otherwise we end up lowering to a call to __powidf2 (for example). When
3887 // optimizing for size, we only want to do this if the expansion would produce
3888 // a small number of multiplies, otherwise we do the full expansion.
3889 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3890 // Get the exponent as a positive value.
3891 unsigned Val = RHSC->getSExtValue();
3892 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003893
Chris Lattner39f18e52010-01-01 03:32:16 +00003894 // powi(x, 0) -> 1.0
3895 if (Val == 0)
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003896 return DAG.getConstantFP(1.0, DL, LHS.getValueType());
Chris Lattner39f18e52010-01-01 03:32:16 +00003897
Dan Gohman913c9982010-04-15 04:33:49 +00003898 const Function *F = DAG.getMachineFunction().getFunction();
Duncan P. N. Exon Smith70eb9c52015-02-14 01:44:41 +00003899 if (!F->hasFnAttribute(Attribute::OptimizeForSize) ||
Chris Lattner39f18e52010-01-01 03:32:16 +00003900 // If optimizing for size, don't insert too many multiplies. This
3901 // inserts up to 5 multiplies.
Benjamin Kramer5f6a9072015-02-12 15:35:40 +00003902 countPopulation(Val) + Log2_32(Val) < 7) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003903 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003904 // sequence. There are more optimal ways to do this (for example,
Chris Lattner39f18e52010-01-01 03:32:16 +00003905 // powi(x,15) generates one more multiply than it should), but this has
3906 // the benefit of being both really simple and much better than a libcall.
3907 SDValue Res; // Logically starts equal to 1.0
3908 SDValue CurSquare = LHS;
3909 while (Val) {
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003910 if (Val & 1) {
Chris Lattner39f18e52010-01-01 03:32:16 +00003911 if (Res.getNode())
3912 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
3913 else
3914 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkov5c35d2f2010-01-01 04:41:36 +00003915 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003916
Chris Lattner39f18e52010-01-01 03:32:16 +00003917 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
3918 CurSquare, CurSquare);
3919 Val >>= 1;
3920 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00003921
Chris Lattner39f18e52010-01-01 03:32:16 +00003922 // If the original was negative, invert the result, producing 1/(x*x*x).
3923 if (RHSC->getSExtValue() < 0)
3924 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00003925 DAG.getConstantFP(1.0, DL, LHS.getValueType()), Res);
Chris Lattner39f18e52010-01-01 03:32:16 +00003926 return Res;
3927 }
3928 }
3929
3930 // Otherwise, expand to a libcall.
3931 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
3932}
3933
Devang Patel8e60ff12011-05-16 21:24:05 +00003934// getTruncatedArgReg - Find underlying register used for an truncated
3935// argument.
3936static unsigned getTruncatedArgReg(const SDValue &N) {
3937 if (N.getOpcode() != ISD::TRUNCATE)
3938 return 0;
3939
3940 const SDValue &Ext = N.getOperand(0);
Stephen Lin6d715e82013-07-06 21:44:25 +00003941 if (Ext.getOpcode() == ISD::AssertZext ||
3942 Ext.getOpcode() == ISD::AssertSext) {
Devang Patel8e60ff12011-05-16 21:24:05 +00003943 const SDValue &CFR = Ext.getOperand(0);
3944 if (CFR.getOpcode() == ISD::CopyFromReg)
3945 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
Craig Topper692d5842012-04-11 04:55:51 +00003946 if (CFR.getOpcode() == ISD::TRUNCATE)
3947 return getTruncatedArgReg(CFR);
Devang Patel8e60ff12011-05-16 21:24:05 +00003948 }
3949 return 0;
3950}
3951
Evan Cheng6e822452010-04-28 23:08:54 +00003952/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
3953/// argument, create the corresponding DBG_VALUE machine instruction for it now.
3954/// At the end of instruction selection, they will be inserted to the entry BB.
Duncan P. N. Exon Smith66463cc2015-04-03 17:11:42 +00003955bool SelectionDAGBuilder::EmitFuncArgumentDbgValue(
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00003956 const Value *V, DILocalVariable *Variable, DIExpression *Expr,
3957 DILocation *DL, int64_t Offset, bool IsIndirect, const SDValue &N) {
Devang Patel86ec8b32010-08-31 22:22:42 +00003958 const Argument *Arg = dyn_cast<Argument>(V);
3959 if (!Arg)
Evan Cheng5fb45a22010-04-29 01:40:30 +00003960 return false;
Evan Cheng6e822452010-04-28 23:08:54 +00003961
Devang Patel03955532010-04-29 20:40:36 +00003962 MachineFunction &MF = DAG.getMachineFunction();
Eric Christopherfc6de422014-08-05 02:39:49 +00003963 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
Devang Patel94f2a252010-11-02 17:01:30 +00003964
Devang Patela46953d2010-04-29 18:50:36 +00003965 // Ignore inlined function arguments here.
Duncan P. N. Exon Smith745a5db2015-04-13 21:38:48 +00003966 //
3967 // FIXME: Should we be checking DL->inlinedAt() to determine this?
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00003968 if (!Variable->getScope()->getSubprogram()->describes(MF.getFunction()))
Devang Patela46953d2010-04-29 18:50:36 +00003969 return false;
3970
David Blaikie0252265b2013-06-16 20:34:15 +00003971 Optional<MachineOperand> Op;
Devang Patel9d904e12011-09-08 22:59:09 +00003972 // Some arguments' frame index is recorded during argument lowering.
David Blaikie0252265b2013-06-16 20:34:15 +00003973 if (int FI = FuncInfo.getArgumentFrameIndex(Arg))
3974 Op = MachineOperand::CreateFI(FI);
Devang Patel86ec8b32010-08-31 22:22:42 +00003975
David Blaikie0252265b2013-06-16 20:34:15 +00003976 if (!Op && N.getNode()) {
3977 unsigned Reg;
Devang Patel8e60ff12011-05-16 21:24:05 +00003978 if (N.getOpcode() == ISD::CopyFromReg)
3979 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
3980 else
3981 Reg = getTruncatedArgReg(N);
3982 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng6e822452010-04-28 23:08:54 +00003983 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3984 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
3985 if (PR)
3986 Reg = PR;
3987 }
David Blaikie0252265b2013-06-16 20:34:15 +00003988 if (Reg)
3989 Op = MachineOperand::CreateReg(Reg, false);
Evan Cheng6e822452010-04-28 23:08:54 +00003990 }
3991
David Blaikie0252265b2013-06-16 20:34:15 +00003992 if (!Op) {
Devang Patel94f2a252010-11-02 17:01:30 +00003993 // Check if ValueMap has reg number.
Evan Cheng923679f2010-04-29 06:33:38 +00003994 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patelbc741402010-11-02 17:19:03 +00003995 if (VMI != FuncInfo.ValueMap.end())
David Blaikie0252265b2013-06-16 20:34:15 +00003996 Op = MachineOperand::CreateReg(VMI->second, false);
Evan Cheng923679f2010-04-29 06:33:38 +00003997 }
Wesley Peck527da1b2010-11-23 03:31:01 +00003998
David Blaikie0252265b2013-06-16 20:34:15 +00003999 if (!Op && N.getNode())
Devang Patel94f2a252010-11-02 17:01:30 +00004000 // Check if frame index is available.
4001 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peck527da1b2010-11-23 03:31:01 +00004002 if (FrameIndexSDNode *FINode =
David Blaikie0252265b2013-06-16 20:34:15 +00004003 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
4004 Op = MachineOperand::CreateFI(FINode->getIndex());
Devang Patelbc741402010-11-02 17:19:03 +00004005
David Blaikie0252265b2013-06-16 20:34:15 +00004006 if (!Op)
Devang Patelbc741402010-11-02 17:19:03 +00004007 return false;
Devang Patel94f2a252010-11-02 17:01:30 +00004008
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004009 assert(Variable->isValidLocationForIntrinsic(DL) &&
4010 "Expected inlined-at fields to agree");
David Blaikie0252265b2013-06-16 20:34:15 +00004011 if (Op->isReg())
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004012 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004013 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE), IsIndirect,
4014 Op->getReg(), Offset, Variable, Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004015 else
4016 FuncInfo.ArgDbgValues.push_back(
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004017 BuildMI(MF, DL, TII->get(TargetOpcode::DBG_VALUE))
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004018 .addOperand(*Op)
4019 .addImm(Offset)
4020 .addMetadata(Variable)
4021 .addMetadata(Expr));
Adrian Prantl418d1d12013-07-09 20:28:37 +00004022
Evan Cheng5fb45a22010-04-29 01:40:30 +00004023 return true;
Evan Cheng6e822452010-04-28 23:08:54 +00004024}
Chris Lattner39f18e52010-01-01 03:32:16 +00004025
Douglas Gregor6739a892010-05-11 06:17:44 +00004026// VisualStudio defines setjmp as _setjmp
Michael J. Spencerded5f662010-09-24 19:48:47 +00004027#if defined(_MSC_VER) && defined(setjmp) && \
4028 !defined(setjmp_undefined_for_msvc)
4029# pragma push_macro("setjmp")
4030# undef setjmp
4031# define setjmp_undefined_for_msvc
Douglas Gregor6739a892010-05-11 06:17:44 +00004032#endif
4033
Dan Gohman575fad32008-09-03 16:12:24 +00004034/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4035/// we want to emit this as a call to a named external function, return the name
4036/// otherwise lower it and return null.
4037const char *
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004038SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Eric Christopher58a24612014-10-08 09:50:54 +00004039 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004040 SDLoc sdl = getCurSDLoc();
Dale Johannesendb7c5f62009-01-31 02:22:37 +00004041 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb99b2692009-12-22 00:40:51 +00004042 SDValue Res;
4043
Dan Gohman575fad32008-09-03 16:12:24 +00004044 switch (Intrinsic) {
4045 default:
4046 // By default, turn this into a target intrinsic node.
4047 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004048 return nullptr;
4049 case Intrinsic::vastart: visitVAStart(I); return nullptr;
4050 case Intrinsic::vaend: visitVAEnd(I); return nullptr;
4051 case Intrinsic::vacopy: visitVACopy(I); return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004052 case Intrinsic::returnaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004053 setValue(&I, DAG.getNode(ISD::RETURNADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004054 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004055 return nullptr;
Bill Wendlingc966a732008-09-26 22:10:44 +00004056 case Intrinsic::frameaddress:
Eric Christopher58a24612014-10-08 09:50:54 +00004057 setValue(&I, DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004058 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004059 return nullptr;
Renato Golinc7aea402014-05-06 16:51:25 +00004060 case Intrinsic::read_register: {
4061 Value *Reg = I.getArgOperand(0);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004062 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004063 SDValue RegName =
4064 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Eric Christopher58a24612014-10-08 09:50:54 +00004065 EVT VT = TLI.getValueType(I.getType());
Hal Finkel44b81ee2015-05-18 16:42:10 +00004066 Res = DAG.getNode(ISD::READ_REGISTER, sdl,
4067 DAG.getVTList(VT, MVT::Other), Chain, RegName);
4068 setValue(&I, Res);
4069 DAG.setRoot(Res.getValue(1));
Renato Golinc7aea402014-05-06 16:51:25 +00004070 return nullptr;
4071 }
4072 case Intrinsic::write_register: {
4073 Value *Reg = I.getArgOperand(0);
4074 Value *RegValue = I.getArgOperand(1);
Hal Finkel44b81ee2015-05-18 16:42:10 +00004075 SDValue Chain = getRoot();
Duncan P. N. Exon Smith5bf8fef2014-12-09 18:38:53 +00004076 SDValue RegName =
4077 DAG.getMDNode(cast<MDNode>(cast<MetadataAsValue>(Reg)->getMetadata()));
Oliver Stannard6cb23462015-05-18 16:39:16 +00004078 DAG.setRoot(DAG.getNode(ISD::WRITE_REGISTER, sdl, MVT::Other, Chain,
Renato Golinc7aea402014-05-06 16:51:25 +00004079 RegName, getValue(RegValue)));
4080 return nullptr;
4081 }
Dan Gohman575fad32008-09-03 16:12:24 +00004082 case Intrinsic::setjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004083 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohman575fad32008-09-03 16:12:24 +00004084 case Intrinsic::longjmp:
Eric Christopher58a24612014-10-08 09:50:54 +00004085 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattnerdd708342008-11-21 16:42:48 +00004086 case Intrinsic::memcpy: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004087 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004088 // Assert for address < 256 since we support only user defined address
4089 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004090 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004091 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004092 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004093 < 256 &&
4094 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004095 SDValue Op1 = getValue(I.getArgOperand(0));
4096 SDValue Op2 = getValue(I.getArgOperand(1));
4097 SDValue Op3 = getValue(I.getArgOperand(2));
4098 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004099 if (!Align)
4100 Align = 1; // @llvm.memcpy defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004101 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004102 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4103 SDValue MC = DAG.getMemcpy(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4104 false, isTC,
4105 MachinePointerInfo(I.getArgOperand(0)),
4106 MachinePointerInfo(I.getArgOperand(1)));
4107 updateDAGForMaybeTailCall(MC);
Craig Topperc0196b12014-04-14 00:51:57 +00004108 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004109 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004110 case Intrinsic::memset: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004111 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004112 // Assert for address < 256 since we support only user defined address
4113 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004114 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004115 < 256 &&
4116 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004117 SDValue Op1 = getValue(I.getArgOperand(0));
4118 SDValue Op2 = getValue(I.getArgOperand(1));
4119 SDValue Op3 = getValue(I.getArgOperand(2));
4120 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004121 if (!Align)
4122 Align = 1; // @llvm.memset defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004123 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004124 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4125 SDValue MS = DAG.getMemset(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4126 isTC, MachinePointerInfo(I.getArgOperand(0)));
4127 updateDAGForMaybeTailCall(MS);
Craig Topperc0196b12014-04-14 00:51:57 +00004128 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004129 }
Chris Lattnerdd708342008-11-21 16:42:48 +00004130 case Intrinsic::memmove: {
Manuel Jacob8220add2015-01-27 13:14:35 +00004131 // FIXME: this definition of "user defined address space" is x86-specific
Mon P Wangc576ee92010-04-04 03:10:48 +00004132 // Assert for address < 256 since we support only user defined address
4133 // spaces.
Gabor Greifeba0be72010-06-25 09:38:13 +00004134 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004135 < 256 &&
Gabor Greifeba0be72010-06-25 09:38:13 +00004136 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wangc576ee92010-04-04 03:10:48 +00004137 < 256 &&
4138 "Unknown address space");
Gabor Greifeba0be72010-06-25 09:38:13 +00004139 SDValue Op1 = getValue(I.getArgOperand(0));
4140 SDValue Op2 = getValue(I.getArgOperand(1));
4141 SDValue Op3 = getValue(I.getArgOperand(2));
4142 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
Chandler Carruth05920b182013-02-25 14:20:21 +00004143 if (!Align)
4144 Align = 1; // @llvm.memmove defines 0 and 1 to both mean no alignment.
Gabor Greifeba0be72010-06-25 09:38:13 +00004145 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00004146 bool isTC = I.isTailCall() && isInTailCallPosition(&I, DAG.getTarget());
4147 SDValue MM = DAG.getMemmove(getRoot(), sdl, Op1, Op2, Op3, Align, isVol,
4148 isTC, MachinePointerInfo(I.getArgOperand(0)),
4149 MachinePointerInfo(I.getArgOperand(1)));
4150 updateDAGForMaybeTailCall(MM);
Craig Topperc0196b12014-04-14 00:51:57 +00004151 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004152 }
Bill Wendling65c0fd42009-02-13 02:16:35 +00004153 case Intrinsic::dbg_declare: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004154 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004155 DILocalVariable *Variable = DI.getVariable();
4156 DIExpression *Expression = DI.getExpression();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004157 const Value *Address = DI.getAddress();
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004158 assert(Variable && "Missing variable");
4159 if (!Address) {
Eric Christopherbe7a1012012-03-15 21:33:41 +00004160 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004161 return nullptr;
Eric Christopherbe7a1012012-03-15 21:33:41 +00004162 }
Dale Johannesene0983522010-04-26 20:06:49 +00004163
Devang Patel3bffd522010-09-02 21:29:42 +00004164 // Check if address has undef value.
4165 if (isa<UndefValue>(Address) ||
4166 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher5c452052012-02-23 03:39:39 +00004167 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004168 return nullptr;
Devang Patel3bffd522010-09-02 21:29:42 +00004169 }
4170
Dale Johannesene0983522010-04-26 20:06:49 +00004171 SDValue &N = NodeMap[Address];
Devang Patel86ec8b32010-08-31 22:22:42 +00004172 if (!N.getNode() && isa<Argument>(Address))
4173 // Check unused arguments map.
4174 N = UnusedArgNodeMap[Address];
Dale Johannesene0983522010-04-26 20:06:49 +00004175 SDDbgValue *SDV;
4176 if (N.getNode()) {
Devang Patel98d3edf2010-09-02 21:02:27 +00004177 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4178 Address = BCI->getOperand(0);
Eric Christopherda970542012-02-24 01:59:08 +00004179 // Parameters are handled specially.
Duncan P. N. Exon Smith60635e32015-04-21 18:44:06 +00004180 bool isParameter = Variable->getTag() == dwarf::DW_TAG_arg_variable ||
4181 isa<Argument>(Address);
Eric Christopherda970542012-02-24 01:59:08 +00004182
Devang Patel98d3edf2010-09-02 21:02:27 +00004183 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4184
Dale Johannesene0983522010-04-26 20:06:49 +00004185 if (isParameter && !AI) {
4186 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4187 if (FINode)
4188 // Byval parameter. We have a frame index at this point.
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004189 SDV = DAG.getFrameIndexDbgValue(
4190 Variable, Expression, FINode->getIndex(), 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004191 else {
Devang Patel8e60ff12011-05-16 21:24:05 +00004192 // Address is an argument, so try to emit its dbg value using
4193 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004194 EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
4195 N);
Craig Topperc0196b12014-04-14 00:51:57 +00004196 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004197 }
Dale Johannesene0983522010-04-26 20:06:49 +00004198 } else if (AI)
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004199 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
Adrian Prantl32da8892014-04-25 20:49:25 +00004200 true, 0, dl, SDNodeOrder);
Devang Patelc24048a2010-12-06 22:39:26 +00004201 else {
Dale Johannesene0983522010-04-26 20:06:49 +00004202 // Can't do anything with other non-AI cases yet.
Eric Christopher5c452052012-02-23 03:39:39 +00004203 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopherda970542012-02-24 01:59:08 +00004204 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4205 DEBUG(Address->dump());
Craig Topperc0196b12014-04-14 00:51:57 +00004206 return nullptr;
Devang Patelc24048a2010-12-06 22:39:26 +00004207 }
Dale Johannesene0983522010-04-26 20:06:49 +00004208 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4209 } else {
Gabor Greif47a3b8c2010-10-01 10:32:19 +00004210 // If Address is an argument then try to emit its dbg value using
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00004211 // virtual register info from the FuncInfo.ValueMap.
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004212 if (!EmitFuncArgumentDbgValue(Address, Variable, Expression, dl, 0, false,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004213 N)) {
Devang Patelda25de82010-09-15 14:48:53 +00004214 // If variable is pinned by a alloca in dominating bb then
4215 // use StaticAllocaMap.
4216 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel46b96c42010-09-15 18:13:55 +00004217 if (AI->getParent() != DI.getParent()) {
4218 DenseMap<const AllocaInst*, int>::iterator SI =
4219 FuncInfo.StaticAllocaMap.find(AI);
4220 if (SI != FuncInfo.StaticAllocaMap.end()) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004221 SDV = DAG.getFrameIndexDbgValue(Variable, Expression, SI->second,
Adrian Prantl32da8892014-04-25 20:49:25 +00004222 0, dl, SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004223 DAG.AddDbgValue(SDV, nullptr, false);
4224 return nullptr;
Devang Patel46b96c42010-09-15 18:13:55 +00004225 }
Devang Patelda25de82010-09-15 14:48:53 +00004226 }
4227 }
Eric Christopher18c6be72012-02-23 03:39:43 +00004228 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patelea134f52010-08-26 22:53:27 +00004229 }
Dale Johannesene0983522010-04-26 20:06:49 +00004230 }
Craig Topperc0196b12014-04-14 00:51:57 +00004231 return nullptr;
Bill Wendling65c0fd42009-02-13 02:16:35 +00004232 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004233 case Intrinsic::dbg_value: {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004234 const DbgValueInst &DI = cast<DbgValueInst>(I);
Duncan P. N. Exon Smithd4a19a32015-04-21 18:24:23 +00004235 assert(DI.getVariable() && "Missing variable");
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004236
Duncan P. N. Exon Smitha9308c42015-04-29 16:38:44 +00004237 DILocalVariable *Variable = DI.getVariable();
4238 DIExpression *Expression = DI.getExpression();
Devang Patelf2bce7c2010-03-15 19:15:44 +00004239 uint64_t Offset = DI.getOffset();
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004240 const Value *V = DI.getValue();
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004241 if (!V)
Craig Topperc0196b12014-04-14 00:51:57 +00004242 return nullptr;
Devang Patelf2bce7c2010-03-15 19:15:44 +00004243
Dale Johannesene0983522010-04-26 20:06:49 +00004244 SDDbgValue *SDV;
Devang Patelaab841c2011-08-03 23:13:55 +00004245 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004246 SDV = DAG.getConstantDbgValue(Variable, Expression, V, Offset, dl,
4247 SDNodeOrder);
Craig Topperc0196b12014-04-14 00:51:57 +00004248 DAG.AddDbgValue(SDV, nullptr, false);
Devang Patelf2bce7c2010-03-15 19:15:44 +00004249 } else {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004250 // Do not use getValue() in here; we don't want to generate code at
4251 // this point if it hasn't been done yet.
Devang Patelb0c76392010-06-01 19:59:01 +00004252 SDValue N = NodeMap[V];
4253 if (!N.getNode() && isa<Argument>(V))
4254 // Check unused arguments map.
4255 N = UnusedArgNodeMap[V];
Dale Johannesene0983522010-04-26 20:06:49 +00004256 if (N.getNode()) {
Adrian Prantl32da8892014-04-25 20:49:25 +00004257 // A dbg.value for an alloca is always indirect.
4258 bool IsIndirect = isa<AllocaInst>(V) || Offset != 0;
Duncan P. N. Exon Smith3bef6a32015-04-03 19:20:26 +00004259 if (!EmitFuncArgumentDbgValue(V, Variable, Expression, dl, Offset,
Adrian Prantl87b7eb92014-10-01 18:55:02 +00004260 IsIndirect, N)) {
4261 SDV = DAG.getDbgValue(Variable, Expression, N.getNode(), N.getResNo(),
4262 IsIndirect, Offset, dl, SDNodeOrder);
Evan Cheng5fb45a22010-04-29 01:40:30 +00004263 DAG.AddDbgValue(SDV, N.getNode(), false);
4264 }
Devang Patelb7ae3cc2011-02-18 22:43:42 +00004265 } else if (!V->use_empty() ) {
Dale Johannesenbfd4fd72010-07-16 00:02:08 +00004266 // Do not call getValue(V) yet, as we don't want to generate code.
4267 // Remember it for later.
4268 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4269 DanglingDebugInfoMap[V] = DDI;
Devang Patelf2855b12010-08-27 22:25:51 +00004270 } else {
Devang Patelf2bce7c2010-03-15 19:15:44 +00004271 // We may expand this to cover more cases. One case where we have no
Devang Patelc24048a2010-12-06 22:39:26 +00004272 // data available is an unreferenced parameter.
Eric Christopher18c6be72012-02-23 03:39:43 +00004273 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesene0983522010-04-26 20:06:49 +00004274 }
Devang Patelf2bce7c2010-03-15 19:15:44 +00004275 }
4276
4277 // Build a debug info table entry.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004278 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004279 V = BCI->getOperand(0);
Dan Gohmanbcaf6812010-04-15 01:51:59 +00004280 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004281 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004282 if (!AI) {
Eric Christopher24a62982012-03-28 07:34:36 +00004283 DEBUG(dbgs() << "Dropping debug location info for:\n " << DI << "\n");
4284 DEBUG(dbgs() << " Last seen at:\n " << *V << "\n");
Craig Topperc0196b12014-04-14 00:51:57 +00004285 return nullptr;
Eric Christopherc1e2dcd2012-03-26 06:10:32 +00004286 }
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004287 DenseMap<const AllocaInst*, int>::iterator SI =
4288 FuncInfo.StaticAllocaMap.find(AI);
4289 if (SI == FuncInfo.StaticAllocaMap.end())
Craig Topperc0196b12014-04-14 00:51:57 +00004290 return nullptr; // VLAs.
Craig Topperc0196b12014-04-14 00:51:57 +00004291 return nullptr;
Dale Johannesen0b30cfc2010-02-01 19:54:53 +00004292 }
Dan Gohman575fad32008-09-03 16:12:24 +00004293
Duncan Sands8e6ccb62009-10-14 16:11:37 +00004294 case Intrinsic::eh_typeid_for: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004295 // Find the type id for the given typeinfo.
Reid Kleckner283bc2e2014-11-14 00:35:50 +00004296 GlobalValue *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattnerfb964e52010-04-05 06:19:28 +00004297 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004298 Res = DAG.getConstant(TypeID, sdl, MVT::i32);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004299 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004300 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004301 }
4302
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004303 case Intrinsic::eh_return_i32:
4304 case Intrinsic::eh_return_i64:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004305 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004306 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, sdl,
Chris Lattnerfb964e52010-04-05 06:19:28 +00004307 MVT::Other,
4308 getControlRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00004309 getValue(I.getArgOperand(0)),
4310 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004311 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004312 case Intrinsic::eh_unwind_init:
Chris Lattnerfb964e52010-04-05 06:19:28 +00004313 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Craig Topperc0196b12014-04-14 00:51:57 +00004314 return nullptr;
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004315 case Intrinsic::eh_dwarf_cfa: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004316 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004317 TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004318 SDValue Offset = DAG.getNode(ISD::ADD, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004319 CfaArg.getValueType(),
Andrew Trickef9de2a2013-05-25 02:42:55 +00004320 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, sdl,
Tom Stellard838e2342013-08-26 15:06:10 +00004321 CfaArg.getValueType()),
Anton Korobeynikov45165ed2008-09-08 21:13:56 +00004322 CfaArg);
Eric Christopher58a24612014-10-08 09:50:54 +00004323 SDValue FA = DAG.getNode(ISD::FRAMEADDR, sdl, TLI.getPointerTy(),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004324 DAG.getConstant(0, sdl, TLI.getPointerTy()));
Tom Stellard838e2342013-08-26 15:06:10 +00004325 setValue(&I, DAG.getNode(ISD::ADD, sdl, FA.getValueType(),
Bill Wendling954cb182010-01-28 21:51:40 +00004326 FA, Offset));
Craig Topperc0196b12014-04-14 00:51:57 +00004327 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004328 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004329 case Intrinsic::eh_sjlj_callsite: {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004330 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greifeba0be72010-06-25 09:38:13 +00004331 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbach54c05302010-01-28 01:45:32 +00004332 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattnerfb964e52010-04-05 06:19:28 +00004333 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbach54c05302010-01-28 01:45:32 +00004334
Chris Lattnerfb964e52010-04-05 06:19:28 +00004335 MMI.setCurrentCallSite(CI->getZExtValue());
Craig Topperc0196b12014-04-14 00:51:57 +00004336 return nullptr;
Jim Grosbach54c05302010-01-28 01:45:32 +00004337 }
Bill Wendling66b110f2011-09-28 03:36:43 +00004338 case Intrinsic::eh_sjlj_functioncontext: {
4339 // Get and store the index of the function context.
4340 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingbaf39412011-09-28 03:52:41 +00004341 AllocaInst *FnCtx =
4342 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling66b110f2011-09-28 03:36:43 +00004343 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4344 MFI->setFunctionContextIndex(FI);
Craig Topperc0196b12014-04-14 00:51:57 +00004345 return nullptr;
Bill Wendling66b110f2011-09-28 03:36:43 +00004346 }
Jim Grosbachc98892f2010-05-26 20:22:18 +00004347 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004348 SDValue Ops[2];
4349 Ops[0] = getRoot();
4350 Ops[1] = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004351 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004352 DAG.getVTList(MVT::i32, MVT::Other), Ops);
Bill Wendling7ecfbd92011-10-07 21:25:38 +00004353 setValue(&I, Op.getValue(0));
4354 DAG.setRoot(Op.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004355 return nullptr;
Jim Grosbachc98892f2010-05-26 20:22:18 +00004356 }
Jim Grosbachbd9485d2010-05-22 01:06:18 +00004357 case Intrinsic::eh_sjlj_longjmp: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004358 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, sdl, MVT::Other,
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004359 getRoot(), getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004360 return nullptr;
Jim Grosbachbbdc5d22010-10-19 23:27:08 +00004361 }
Jim Grosbach54c05302010-01-28 01:45:32 +00004362
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004363 case Intrinsic::masked_gather:
4364 visitMaskedGather(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004365 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004366 case Intrinsic::masked_load:
4367 visitMaskedLoad(I);
4368 return nullptr;
Elena Demikhovsky584ce372015-04-28 07:57:37 +00004369 case Intrinsic::masked_scatter:
4370 visitMaskedScatter(I);
Elena Demikhovskyac969012015-04-29 08:38:53 +00004371 return nullptr;
Elena Demikhovskyf1de34b2014-12-04 09:40:44 +00004372 case Intrinsic::masked_store:
4373 visitMaskedStore(I);
4374 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004375 case Intrinsic::x86_mmx_pslli_w:
4376 case Intrinsic::x86_mmx_pslli_d:
4377 case Intrinsic::x86_mmx_pslli_q:
4378 case Intrinsic::x86_mmx_psrli_w:
4379 case Intrinsic::x86_mmx_psrli_d:
4380 case Intrinsic::x86_mmx_psrli_q:
4381 case Intrinsic::x86_mmx_psrai_w:
4382 case Intrinsic::x86_mmx_psrai_d: {
4383 SDValue ShAmt = getValue(I.getArgOperand(1));
4384 if (isa<ConstantSDNode>(ShAmt)) {
4385 visitTargetIntrinsic(I, Intrinsic);
Craig Topperc0196b12014-04-14 00:51:57 +00004386 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004387 }
4388 unsigned NewIntrinsic = 0;
4389 EVT ShAmtVT = MVT::v2i32;
4390 switch (Intrinsic) {
4391 case Intrinsic::x86_mmx_pslli_w:
4392 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4393 break;
4394 case Intrinsic::x86_mmx_pslli_d:
4395 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4396 break;
4397 case Intrinsic::x86_mmx_pslli_q:
4398 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4399 break;
4400 case Intrinsic::x86_mmx_psrli_w:
4401 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4402 break;
4403 case Intrinsic::x86_mmx_psrli_d:
4404 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4405 break;
4406 case Intrinsic::x86_mmx_psrli_q:
4407 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4408 break;
4409 case Intrinsic::x86_mmx_psrai_w:
4410 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4411 break;
4412 case Intrinsic::x86_mmx_psrai_d:
4413 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4414 break;
4415 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4416 }
4417
4418 // The vector shift intrinsics with scalars uses 32b shift amounts but
4419 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4420 // to be zero.
4421 // We must do this early because v2i32 is not a legal type.
Dale Johannesendd224d22010-09-30 23:57:10 +00004422 SDValue ShOps[2];
4423 ShOps[0] = ShAmt;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004424 ShOps[1] = DAG.getConstant(0, sdl, MVT::i32);
Craig Topper48d114b2014-04-26 18:35:24 +00004425 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, sdl, ShAmtVT, ShOps);
Eric Christopher58a24612014-10-08 09:50:54 +00004426 EVT DestVT = TLI.getValueType(I.getType());
Andrew Trickef9de2a2013-05-25 02:42:55 +00004427 ShAmt = DAG.getNode(ISD::BITCAST, sdl, DestVT, ShAmt);
4428 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, sdl, DestVT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004429 DAG.getConstant(NewIntrinsic, sdl, MVT::i32),
Dale Johannesendd224d22010-09-30 23:57:10 +00004430 getValue(I.getArgOperand(0)), ShAmt);
4431 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004432 return nullptr;
Dale Johannesendd224d22010-09-30 23:57:10 +00004433 }
Mon P Wang58fb9132008-11-10 20:54:11 +00004434 case Intrinsic::convertff:
4435 case Intrinsic::convertfsi:
4436 case Intrinsic::convertfui:
4437 case Intrinsic::convertsif:
4438 case Intrinsic::convertuif:
4439 case Intrinsic::convertss:
4440 case Intrinsic::convertsu:
4441 case Intrinsic::convertus:
4442 case Intrinsic::convertuu: {
4443 ISD::CvtCode Code = ISD::CVT_INVALID;
4444 switch (Intrinsic) {
Craig Topperbc680062012-04-11 04:34:11 +00004445 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Mon P Wang58fb9132008-11-10 20:54:11 +00004446 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4447 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4448 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4449 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4450 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4451 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4452 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4453 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4454 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4455 }
Eric Christopher58a24612014-10-08 09:50:54 +00004456 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greifeba0be72010-06-25 09:38:13 +00004457 const Value *Op1 = I.getArgOperand(0);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004458 Res = DAG.getConvertRndSat(DestVT, sdl, getValue(Op1),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004459 DAG.getValueType(DestVT),
4460 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greifeba0be72010-06-25 09:38:13 +00004461 getValue(I.getArgOperand(1)),
4462 getValue(I.getArgOperand(2)),
Bill Wendlingb99b2692009-12-22 00:40:51 +00004463 Code);
4464 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004465 return nullptr;
Mon P Wang58fb9132008-11-10 20:54:11 +00004466 }
Dan Gohman575fad32008-09-03 16:12:24 +00004467 case Intrinsic::powi:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004468 setValue(&I, ExpandPowI(sdl, getValue(I.getArgOperand(0)),
Gabor Greifeba0be72010-06-25 09:38:13 +00004469 getValue(I.getArgOperand(1)), DAG));
Craig Topperc0196b12014-04-14 00:51:57 +00004470 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004471 case Intrinsic::log:
Eric Christopher58a24612014-10-08 09:50:54 +00004472 setValue(&I, expandLog(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004473 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004474 case Intrinsic::log2:
Eric Christopher58a24612014-10-08 09:50:54 +00004475 setValue(&I, expandLog2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004476 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004477 case Intrinsic::log10:
Eric Christopher58a24612014-10-08 09:50:54 +00004478 setValue(&I, expandLog10(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004479 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004480 case Intrinsic::exp:
Eric Christopher58a24612014-10-08 09:50:54 +00004481 setValue(&I, expandExp(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004482 return nullptr;
Dale Johannesenda2d8062008-09-04 00:47:13 +00004483 case Intrinsic::exp2:
Eric Christopher58a24612014-10-08 09:50:54 +00004484 setValue(&I, expandExp2(sdl, getValue(I.getArgOperand(0)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004485 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004486 case Intrinsic::pow:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004487 setValue(&I, expandPow(sdl, getValue(I.getArgOperand(0)),
Eric Christopher58a24612014-10-08 09:50:54 +00004488 getValue(I.getArgOperand(1)), DAG, TLI));
Craig Topperc0196b12014-04-14 00:51:57 +00004489 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004490 case Intrinsic::sqrt:
Peter Collingbourne913869b2012-05-28 21:48:37 +00004491 case Intrinsic::fabs:
Craig Topperae894262012-11-16 07:48:23 +00004492 case Intrinsic::sin:
4493 case Intrinsic::cos:
Dan Gohman0b3d7822012-07-26 17:43:27 +00004494 case Intrinsic::floor:
Craig Topper61d04572012-11-15 06:51:10 +00004495 case Intrinsic::ceil:
Craig Topper61d04572012-11-15 06:51:10 +00004496 case Intrinsic::trunc:
Craig Topper61d04572012-11-15 06:51:10 +00004497 case Intrinsic::rint:
Hal Finkel171817e2013-08-07 22:49:12 +00004498 case Intrinsic::nearbyint:
4499 case Intrinsic::round: {
Craig Topperae894262012-11-16 07:48:23 +00004500 unsigned Opcode;
4501 switch (Intrinsic) {
4502 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4503 case Intrinsic::sqrt: Opcode = ISD::FSQRT; break;
4504 case Intrinsic::fabs: Opcode = ISD::FABS; break;
4505 case Intrinsic::sin: Opcode = ISD::FSIN; break;
4506 case Intrinsic::cos: Opcode = ISD::FCOS; break;
4507 case Intrinsic::floor: Opcode = ISD::FFLOOR; break;
4508 case Intrinsic::ceil: Opcode = ISD::FCEIL; break;
4509 case Intrinsic::trunc: Opcode = ISD::FTRUNC; break;
4510 case Intrinsic::rint: Opcode = ISD::FRINT; break;
4511 case Intrinsic::nearbyint: Opcode = ISD::FNEARBYINT; break;
Hal Finkel171817e2013-08-07 22:49:12 +00004512 case Intrinsic::round: Opcode = ISD::FROUND; break;
Craig Topperae894262012-11-16 07:48:23 +00004513 }
4514
Andrew Trickef9de2a2013-05-25 02:42:55 +00004515 setValue(&I, DAG.getNode(Opcode, sdl,
Craig Topper61d04572012-11-15 06:51:10 +00004516 getValue(I.getArgOperand(0)).getValueType(),
4517 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004518 return nullptr;
Craig Topperae894262012-11-16 07:48:23 +00004519 }
Matt Arsenault7c936902014-10-21 23:01:01 +00004520 case Intrinsic::minnum:
4521 setValue(&I, DAG.getNode(ISD::FMINNUM, sdl,
4522 getValue(I.getArgOperand(0)).getValueType(),
4523 getValue(I.getArgOperand(0)),
4524 getValue(I.getArgOperand(1))));
4525 return nullptr;
4526 case Intrinsic::maxnum:
4527 setValue(&I, DAG.getNode(ISD::FMAXNUM, sdl,
4528 getValue(I.getArgOperand(0)).getValueType(),
4529 getValue(I.getArgOperand(0)),
4530 getValue(I.getArgOperand(1))));
4531 return nullptr;
Hal Finkel0c5c01aa2013-08-19 23:35:46 +00004532 case Intrinsic::copysign:
4533 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, sdl,
4534 getValue(I.getArgOperand(0)).getValueType(),
4535 getValue(I.getArgOperand(0)),
4536 getValue(I.getArgOperand(1))));
Craig Topperc0196b12014-04-14 00:51:57 +00004537 return nullptr;
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004538 case Intrinsic::fma:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004539 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Cameron Zwarichf03fa182011-07-08 21:39:21 +00004540 getValue(I.getArgOperand(0)).getValueType(),
4541 getValue(I.getArgOperand(0)),
4542 getValue(I.getArgOperand(1)),
4543 getValue(I.getArgOperand(2))));
Craig Topperc0196b12014-04-14 00:51:57 +00004544 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004545 case Intrinsic::fmuladd: {
Eric Christopher58a24612014-10-08 09:50:54 +00004546 EVT VT = TLI.getValueType(I.getType());
Lang Hamesb8650f12012-06-22 01:09:09 +00004547 if (TM.Options.AllowFPOpFusion != FPOpFusion::Strict &&
Eric Christopher58a24612014-10-08 09:50:54 +00004548 TLI.isFMAFasterThanFMulAndFAdd(VT)) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004549 setValue(&I, DAG.getNode(ISD::FMA, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004550 getValue(I.getArgOperand(0)).getValueType(),
4551 getValue(I.getArgOperand(0)),
4552 getValue(I.getArgOperand(1)),
4553 getValue(I.getArgOperand(2))));
4554 } else {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004555 SDValue Mul = DAG.getNode(ISD::FMUL, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004556 getValue(I.getArgOperand(0)).getValueType(),
4557 getValue(I.getArgOperand(0)),
4558 getValue(I.getArgOperand(1)));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004559 SDValue Add = DAG.getNode(ISD::FADD, sdl,
Lang Hamesa59100c2012-06-05 19:07:46 +00004560 getValue(I.getArgOperand(0)).getValueType(),
4561 Mul,
4562 getValue(I.getArgOperand(2)));
4563 setValue(&I, Add);
4564 }
Craig Topperc0196b12014-04-14 00:51:57 +00004565 return nullptr;
Lang Hamesa59100c2012-06-05 19:07:46 +00004566 }
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004567 case Intrinsic::convert_to_fp16:
Tim Northoverf7a02c12014-07-21 09:13:56 +00004568 setValue(&I, DAG.getNode(ISD::BITCAST, sdl, MVT::i16,
4569 DAG.getNode(ISD::FP_ROUND, sdl, MVT::f16,
4570 getValue(I.getArgOperand(0)),
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004571 DAG.getTargetConstant(0, sdl,
4572 MVT::i32))));
Craig Topperc0196b12014-04-14 00:51:57 +00004573 return nullptr;
Anton Korobeynikov39ed49d2010-03-14 18:42:15 +00004574 case Intrinsic::convert_from_fp16:
Tim Northoverfd7e4242014-07-17 10:51:23 +00004575 setValue(&I,
Eric Christopher58a24612014-10-08 09:50:54 +00004576 DAG.getNode(ISD::FP_EXTEND, sdl, TLI.getValueType(I.getType()),
Tim Northoverf7a02c12014-07-21 09:13:56 +00004577 DAG.getNode(ISD::BITCAST, sdl, MVT::f16,
4578 getValue(I.getArgOperand(0)))));
Craig Topperc0196b12014-04-14 00:51:57 +00004579 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004580 case Intrinsic::pcmarker: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004581 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004582 DAG.setRoot(DAG.getNode(ISD::PCMARKER, sdl, MVT::Other, getRoot(), Tmp));
Craig Topperc0196b12014-04-14 00:51:57 +00004583 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004584 }
4585 case Intrinsic::readcyclecounter: {
4586 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004587 Res = DAG.getNode(ISD::READCYCLECOUNTER, sdl,
Craig Topper48d114b2014-04-26 18:35:24 +00004588 DAG.getVTList(MVT::i64, MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004589 setValue(&I, Res);
4590 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004591 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004592 }
Dan Gohman575fad32008-09-03 16:12:24 +00004593 case Intrinsic::bswap:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004594 setValue(&I, DAG.getNode(ISD::BSWAP, sdl,
Gabor Greifeba0be72010-06-25 09:38:13 +00004595 getValue(I.getArgOperand(0)).getValueType(),
4596 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004597 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004598 case Intrinsic::cttz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004599 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004600 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004601 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004602 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004603 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004604 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004605 }
4606 case Intrinsic::ctlz: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004607 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004608 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004609 EVT Ty = Arg.getValueType();
Chandler Carruth637cc6a2011-12-13 01:56:10 +00004610 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
Andrew Trickef9de2a2013-05-25 02:42:55 +00004611 sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004612 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004613 }
4614 case Intrinsic::ctpop: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004615 SDValue Arg = getValue(I.getArgOperand(0));
Owen Anderson53aa7a92009-08-10 22:56:29 +00004616 EVT Ty = Arg.getValueType();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004617 setValue(&I, DAG.getNode(ISD::CTPOP, sdl, Ty, Arg));
Craig Topperc0196b12014-04-14 00:51:57 +00004618 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004619 }
4620 case Intrinsic::stacksave: {
4621 SDValue Op = getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00004622 Res = DAG.getNode(ISD::STACKSAVE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004623 DAG.getVTList(TLI.getPointerTy(), MVT::Other), Op);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004624 setValue(&I, Res);
4625 DAG.setRoot(Res.getValue(1));
Craig Topperc0196b12014-04-14 00:51:57 +00004626 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004627 }
4628 case Intrinsic::stackrestore: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004629 Res = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004630 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, sdl, MVT::Other, getRoot(), Res));
Craig Topperc0196b12014-04-14 00:51:57 +00004631 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004632 }
Bill Wendling13020d22008-11-18 11:01:33 +00004633 case Intrinsic::stackprotector: {
Bill Wendlingd970ea32008-11-06 02:29:10 +00004634 // Emit code into the DAG to store the stack guard onto the stack.
4635 MachineFunction &MF = DAG.getMachineFunction();
4636 MachineFrameInfo *MFI = MF.getFrameInfo();
Eric Christopher58a24612014-10-08 09:50:54 +00004637 EVT PtrTy = TLI.getPointerTy();
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004638 SDValue Src, Chain = getRoot();
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004639 const Value *Ptr = cast<LoadInst>(I.getArgOperand(0))->getPointerOperand();
4640 const GlobalVariable *GV = dyn_cast<GlobalVariable>(Ptr);
Bill Wendlingd970ea32008-11-06 02:29:10 +00004641
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004642 // See if Ptr is a bitcast. If it is, look through it and see if we can get
4643 // global variable __stack_chk_guard.
4644 if (!GV)
4645 if (const Operator *BC = dyn_cast<Operator>(Ptr))
4646 if (BC->getOpcode() == Instruction::BitCast)
4647 GV = dyn_cast<GlobalVariable>(BC->getOperand(0));
4648
Eric Christopher58a24612014-10-08 09:50:54 +00004649 if (GV && TLI.useLoadStackGuardNode()) {
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004650 // Emit a LOAD_STACK_GUARD node.
4651 MachineSDNode *Node = DAG.getMachineNode(TargetOpcode::LOAD_STACK_GUARD,
4652 sdl, PtrTy, Chain);
Akira Hatanaka5acc58f2014-08-07 23:08:24 +00004653 MachinePointerInfo MPInfo(GV);
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004654 MachineInstr::mmo_iterator MemRefs = MF.allocateMemRefsArray(1);
4655 unsigned Flags = MachineMemOperand::MOLoad |
4656 MachineMemOperand::MOInvariant;
4657 *MemRefs = MF.getMachineMemOperand(MPInfo, Flags,
4658 PtrTy.getSizeInBits() / 8,
4659 DAG.getEVTAlignment(PtrTy));
4660 Node->setMemRefs(MemRefs, MemRefs + 1);
4661
4662 // Copy the guard value to a virtual register so that it can be
4663 // retrieved in the epilogue.
4664 Src = SDValue(Node, 0);
4665 const TargetRegisterClass *RC =
Eric Christopher58a24612014-10-08 09:50:54 +00004666 TLI.getRegClassFor(Src.getSimpleValueType());
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004667 unsigned Reg = MF.getRegInfo().createVirtualRegister(RC);
4668
4669 SPDescriptor.setGuardReg(Reg);
4670 Chain = DAG.getCopyToReg(Chain, sdl, Reg, Src);
4671 } else {
4672 Src = getValue(I.getArgOperand(0)); // The guard's value.
4673 }
4674
Gabor Greifeba0be72010-06-25 09:38:13 +00004675 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingd970ea32008-11-06 02:29:10 +00004676
Bill Wendlingeb4268d2008-11-07 01:23:58 +00004677 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingd970ea32008-11-06 02:29:10 +00004678 MFI->setStackProtectorIndex(FI);
4679
4680 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4681
4682 // Store the stack protector onto the stack.
Akira Hatanakae5b6e0d2014-07-25 19:31:34 +00004683 Res = DAG.getStore(Chain, sdl, Src, FIN,
Chris Lattnera4f19972010-09-21 18:58:22 +00004684 MachinePointerInfo::getFixedStack(FI),
4685 true, false, 0);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004686 setValue(&I, Res);
4687 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004688 return nullptr;
Bill Wendlingd970ea32008-11-06 02:29:10 +00004689 }
Eric Christopher7a50b282009-10-27 00:52:25 +00004690 case Intrinsic::objectsize: {
4691 // If we don't know by now, we're never going to know.
Gabor Greifeba0be72010-06-25 09:38:13 +00004692 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7a50b282009-10-27 00:52:25 +00004693
4694 assert(CI && "Non-constant type in __builtin_object_size?");
4695
Gabor Greifeba0be72010-06-25 09:38:13 +00004696 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher1fd4c572009-10-28 21:32:16 +00004697 EVT Ty = Arg.getValueType();
4698
Dan Gohmanf1d83042010-06-18 14:22:04 +00004699 if (CI->isZero())
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004700 Res = DAG.getConstant(-1ULL, sdl, Ty);
Eric Christopher7a50b282009-10-27 00:52:25 +00004701 else
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00004702 Res = DAG.getConstant(0, sdl, Ty);
Bill Wendlingb99b2692009-12-22 00:40:51 +00004703
4704 setValue(&I, Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004705 return nullptr;
Eric Christopher7a50b282009-10-27 00:52:25 +00004706 }
Justin Holewinskifff1f5f2013-05-21 14:37:16 +00004707 case Intrinsic::annotation:
4708 case Intrinsic::ptr_annotation:
4709 // Drop the intrinsic, but forward the value
4710 setValue(&I, getValue(I.getOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004711 return nullptr;
Hal Finkel93046912014-07-25 21:13:35 +00004712 case Intrinsic::assume:
Dan Gohman575fad32008-09-03 16:12:24 +00004713 case Intrinsic::var_annotation:
Hal Finkel93046912014-07-25 21:13:35 +00004714 // Discard annotate attributes and assumptions
Craig Topperc0196b12014-04-14 00:51:57 +00004715 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004716
4717 case Intrinsic::init_trampoline: {
Gabor Greifeba0be72010-06-25 09:38:13 +00004718 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohman575fad32008-09-03 16:12:24 +00004719
4720 SDValue Ops[6];
4721 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004722 Ops[1] = getValue(I.getArgOperand(0));
4723 Ops[2] = getValue(I.getArgOperand(1));
4724 Ops[3] = getValue(I.getArgOperand(2));
4725 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohman575fad32008-09-03 16:12:24 +00004726 Ops[5] = DAG.getSrcValue(F);
4727
Craig Topper48d114b2014-04-26 18:35:24 +00004728 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, sdl, MVT::Other, Ops);
Dan Gohman575fad32008-09-03 16:12:24 +00004729
Duncan Sandsa0984362011-09-06 13:37:06 +00004730 DAG.setRoot(Res);
Craig Topperc0196b12014-04-14 00:51:57 +00004731 return nullptr;
Duncan Sandsa0984362011-09-06 13:37:06 +00004732 }
4733 case Intrinsic::adjust_trampoline: {
Andrew Trickef9de2a2013-05-25 02:42:55 +00004734 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, sdl,
Eric Christopher58a24612014-10-08 09:50:54 +00004735 TLI.getPointerTy(),
Duncan Sandsa0984362011-09-06 13:37:06 +00004736 getValue(I.getArgOperand(0))));
Craig Topperc0196b12014-04-14 00:51:57 +00004737 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004738 }
Dan Gohman575fad32008-09-03 16:12:24 +00004739 case Intrinsic::gcroot:
4740 if (GFI) {
Bill Wendlingb6b50c62012-05-01 22:50:45 +00004741 const Value *Alloca = I.getArgOperand(0)->stripPointerCasts();
Gabor Greifeba0be72010-06-25 09:38:13 +00004742 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00004743
Dan Gohman575fad32008-09-03 16:12:24 +00004744 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4745 GFI->addStackRoot(FI->getIndex(), TypeMap);
4746 }
Craig Topperc0196b12014-04-14 00:51:57 +00004747 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004748 case Intrinsic::gcread:
4749 case Intrinsic::gcwrite:
Torok Edwinfbcc6632009-07-14 16:55:14 +00004750 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingb99b2692009-12-22 00:40:51 +00004751 case Intrinsic::flt_rounds:
Andrew Trickef9de2a2013-05-25 02:42:55 +00004752 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, sdl, MVT::i32));
Craig Topperc0196b12014-04-14 00:51:57 +00004753 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004754
4755 case Intrinsic::expect: {
4756 // Just replace __builtin_expect(exp, c) with EXP.
4757 setValue(&I, getValue(I.getArgOperand(0)));
Craig Topperc0196b12014-04-14 00:51:57 +00004758 return nullptr;
Jakub Staszak3f158fd2011-07-06 18:22:43 +00004759 }
4760
Shuxin Yangcdde0592012-10-19 20:11:16 +00004761 case Intrinsic::debugtrap:
Evan Cheng74d92c12011-04-08 21:37:21 +00004762 case Intrinsic::trap: {
Nick Lewycky50f02cb2011-12-02 22:16:29 +00004763 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng74d92c12011-04-08 21:37:21 +00004764 if (TrapFuncName.empty()) {
Stephen Lincfe7f352013-07-08 00:37:03 +00004765 ISD::NodeType Op = (Intrinsic == Intrinsic::trap) ?
Shuxin Yangcdde0592012-10-19 20:11:16 +00004766 ISD::TRAP : ISD::DEBUGTRAP;
Andrew Trickef9de2a2013-05-25 02:42:55 +00004767 DAG.setRoot(DAG.getNode(Op, sdl,MVT::Other, getRoot()));
Craig Topperc0196b12014-04-14 00:51:57 +00004768 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004769 }
4770 TargetLowering::ArgListTy Args;
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004771
4772 TargetLowering::CallLoweringInfo CLI(DAG);
4773 CLI.setDebugLoc(sdl).setChain(getRoot())
4774 .setCallee(CallingConv::C, I.getType(),
Eric Christopher58a24612014-10-08 09:50:54 +00004775 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
Juergen Ributzka3bd03c72014-07-01 22:01:54 +00004776 std::move(Args), 0);
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00004777
Eric Christopher58a24612014-10-08 09:50:54 +00004778 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Evan Cheng74d92c12011-04-08 21:37:21 +00004779 DAG.setRoot(Result.second);
Craig Topperc0196b12014-04-14 00:51:57 +00004780 return nullptr;
Evan Cheng74d92c12011-04-08 21:37:21 +00004781 }
Shuxin Yangcdde0592012-10-19 20:11:16 +00004782
Bill Wendling5eee7442008-11-21 02:38:44 +00004783 case Intrinsic::uadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004784 case Intrinsic::sadd_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004785 case Intrinsic::usub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004786 case Intrinsic::ssub_with_overflow:
Bill Wendlingdb8ec2d2008-12-09 22:08:41 +00004787 case Intrinsic::umul_with_overflow:
Craig Topperbc680062012-04-11 04:34:11 +00004788 case Intrinsic::smul_with_overflow: {
4789 ISD::NodeType Op;
4790 switch (Intrinsic) {
4791 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4792 case Intrinsic::uadd_with_overflow: Op = ISD::UADDO; break;
4793 case Intrinsic::sadd_with_overflow: Op = ISD::SADDO; break;
4794 case Intrinsic::usub_with_overflow: Op = ISD::USUBO; break;
4795 case Intrinsic::ssub_with_overflow: Op = ISD::SSUBO; break;
4796 case Intrinsic::umul_with_overflow: Op = ISD::UMULO; break;
4797 case Intrinsic::smul_with_overflow: Op = ISD::SMULO; break;
4798 }
4799 SDValue Op1 = getValue(I.getArgOperand(0));
4800 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74296c62008-11-21 02:03:52 +00004801
Craig Topperbc680062012-04-11 04:34:11 +00004802 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Andrew Trickef9de2a2013-05-25 02:42:55 +00004803 setValue(&I, DAG.getNode(Op, sdl, VTs, Op1, Op2));
Craig Topperc0196b12014-04-14 00:51:57 +00004804 return nullptr;
Craig Topperbc680062012-04-11 04:34:11 +00004805 }
Dan Gohman575fad32008-09-03 16:12:24 +00004806 case Intrinsic::prefetch: {
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004807 SDValue Ops[5];
Dale Johannesene660f4d2010-10-26 23:11:10 +00004808 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohman575fad32008-09-03 16:12:24 +00004809 Ops[0] = getRoot();
Gabor Greifeba0be72010-06-25 09:38:13 +00004810 Ops[1] = getValue(I.getArgOperand(0));
4811 Ops[2] = getValue(I.getArgOperand(1));
4812 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopesdc9ff3a2011-06-14 04:58:37 +00004813 Ops[4] = getValue(I.getArgOperand(3));
Andrew Trickef9de2a2013-05-25 02:42:55 +00004814 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, sdl,
Craig Topper206fcd42014-04-26 19:29:41 +00004815 DAG.getVTList(MVT::Other), Ops,
Dale Johannesene660f4d2010-10-26 23:11:10 +00004816 EVT::getIntegerVT(*Context, 8),
4817 MachinePointerInfo(I.getArgOperand(0)),
4818 0, /* align */
4819 false, /* volatile */
4820 rw==0, /* read */
4821 rw==1)); /* write */
Craig Topperc0196b12014-04-14 00:51:57 +00004822 return nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004823 }
Duncan Sandsdca0c282009-11-10 09:08:09 +00004824 case Intrinsic::lifetime_start:
Nadav Rotem7c277da2012-09-06 09:17:37 +00004825 case Intrinsic::lifetime_end: {
Nadav Rotem7c277da2012-09-06 09:17:37 +00004826 bool IsStart = (Intrinsic == Intrinsic::lifetime_start);
Nadav Rotemd753a952012-09-10 08:43:23 +00004827 // Stack coloring is not enabled in O0, discard region information.
4828 if (TM.getOptLevel() == CodeGenOpt::None)
Craig Topperc0196b12014-04-14 00:51:57 +00004829 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004830
Nadav Rotemd753a952012-09-10 08:43:23 +00004831 SmallVector<Value *, 4> Allocas;
Mehdi Aminia28d91d2015-03-10 02:37:25 +00004832 GetUnderlyingObjects(I.getArgOperand(1), Allocas, *DL);
Nadav Rotemd753a952012-09-10 08:43:23 +00004833
Craig Toppere1c1d362013-07-03 05:11:49 +00004834 for (SmallVectorImpl<Value*>::iterator Object = Allocas.begin(),
4835 E = Allocas.end(); Object != E; ++Object) {
Nadav Rotemd753a952012-09-10 08:43:23 +00004836 AllocaInst *LifetimeObject = dyn_cast_or_null<AllocaInst>(*Object);
4837
4838 // Could not find an Alloca.
4839 if (!LifetimeObject)
4840 continue;
4841
Pete Cooper230332f2014-10-17 22:59:33 +00004842 // First check that the Alloca is static, otherwise it won't have a
4843 // valid frame index.
4844 auto SI = FuncInfo.StaticAllocaMap.find(LifetimeObject);
4845 if (SI == FuncInfo.StaticAllocaMap.end())
4846 return nullptr;
4847
4848 int FI = SI->second;
Nadav Rotemd753a952012-09-10 08:43:23 +00004849
4850 SDValue Ops[2];
4851 Ops[0] = getRoot();
Eric Christopher58a24612014-10-08 09:50:54 +00004852 Ops[1] = DAG.getFrameIndex(FI, TLI.getPointerTy(), true);
Nadav Rotemd753a952012-09-10 08:43:23 +00004853 unsigned Opcode = (IsStart ? ISD::LIFETIME_START : ISD::LIFETIME_END);
4854
Craig Topper48d114b2014-04-26 18:35:24 +00004855 Res = DAG.getNode(Opcode, sdl, MVT::Other, Ops);
Nadav Rotemd753a952012-09-10 08:43:23 +00004856 DAG.setRoot(Res);
4857 }
Craig Topperc0196b12014-04-14 00:51:57 +00004858 return nullptr;
Nadav Rotem7c277da2012-09-06 09:17:37 +00004859 }
4860 case Intrinsic::invariant_start:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004861 // Discard region information.
Eric Christopher58a24612014-10-08 09:50:54 +00004862 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Craig Topperc0196b12014-04-14 00:51:57 +00004863 return nullptr;
Duncan Sandsdca0c282009-11-10 09:08:09 +00004864 case Intrinsic::invariant_end:
Duncan Sandsdca0c282009-11-10 09:08:09 +00004865 // Discard region information.
Craig Topperc0196b12014-04-14 00:51:57 +00004866 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004867 case Intrinsic::stackprotectorcheck: {
4868 // Do not actually emit anything for this basic block. Instead we initialize
4869 // the stack protector descriptor and export the guard variable so we can
4870 // access it in FinishBasicBlock.
4871 const BasicBlock *BB = I.getParent();
4872 SPDescriptor.initialize(BB, FuncInfo.MBBMap[BB], I);
4873 ExportFromCurrentBlock(SPDescriptor.getGuard());
4874
4875 // Flush our exports since we are going to process a terminator.
4876 (void)getControlRoot();
Craig Topperc0196b12014-04-14 00:51:57 +00004877 return nullptr;
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00004878 }
Renato Golinc0a3c1d2014-03-26 12:52:28 +00004879 case Intrinsic::clear_cache:
Eric Christopher58a24612014-10-08 09:50:54 +00004880 return TLI.getClearCacheBuiltinName();
David Majnemercde33032015-03-30 22:58:10 +00004881 case Intrinsic::eh_actions:
4882 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
4883 return nullptr;
Nuno Lopesec9653b2012-06-28 22:30:12 +00004884 case Intrinsic::donothing:
4885 // ignore
Craig Topperc0196b12014-04-14 00:51:57 +00004886 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004887 case Intrinsic::experimental_stackmap: {
4888 visitStackmap(I);
Craig Topperc0196b12014-04-14 00:51:57 +00004889 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004890 }
4891 case Intrinsic::experimental_patchpoint_void:
4892 case Intrinsic::experimental_patchpoint_i64: {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00004893 visitPatchpoint(&I);
Craig Topperc0196b12014-04-14 00:51:57 +00004894 return nullptr;
Andrew Trick74f4c742013-10-31 17:18:24 +00004895 }
Philip Reames1a1bdb22014-12-02 18:50:36 +00004896 case Intrinsic::experimental_gc_statepoint: {
4897 visitStatepoint(I);
4898 return nullptr;
4899 }
4900 case Intrinsic::experimental_gc_result_int:
4901 case Intrinsic::experimental_gc_result_float:
Ramkumar Ramachandra75a4f352015-01-22 20:14:38 +00004902 case Intrinsic::experimental_gc_result_ptr:
4903 case Intrinsic::experimental_gc_result: {
Philip Reames1a1bdb22014-12-02 18:50:36 +00004904 visitGCResult(I);
4905 return nullptr;
4906 }
4907 case Intrinsic::experimental_gc_relocate: {
4908 visitGCRelocate(I);
4909 return nullptr;
4910 }
Justin Bogner61ba2e32014-12-08 18:02:35 +00004911 case Intrinsic::instrprof_increment:
4912 llvm_unreachable("instrprof failed to lower an increment");
Reid Klecknere9b89312015-01-13 00:48:10 +00004913
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004914 case Intrinsic::frameescape: {
Reid Klecknere9b89312015-01-13 00:48:10 +00004915 MachineFunction &MF = DAG.getMachineFunction();
4916 const TargetInstrInfo *TII = DAG.getSubtarget().getInstrInfo();
4917
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004918 // Directly emit some FRAME_ALLOC machine instrs. Label assignment emission
4919 // is the same on all targets.
4920 for (unsigned Idx = 0, E = I.getNumArgOperands(); Idx < E; ++Idx) {
Reid Klecknerb4019412015-04-06 18:50:38 +00004921 Value *Arg = I.getArgOperand(Idx)->stripPointerCasts();
4922 if (isa<ConstantPointerNull>(Arg))
4923 continue; // Skip null pointers. They represent a hole in index space.
4924 AllocaInst *Slot = cast<AllocaInst>(Arg);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004925 assert(FuncInfo.StaticAllocaMap.count(Slot) &&
4926 "can only escape static allocas");
4927 int FI = FuncInfo.StaticAllocaMap[Slot];
4928 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004929 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4930 GlobalValue::getRealLinkageName(MF.getName()), Idx);
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004931 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, dl,
4932 TII->get(TargetOpcode::FRAME_ALLOC))
4933 .addSym(FrameAllocSym)
4934 .addFrameIndex(FI);
4935 }
Reid Klecknere9b89312015-01-13 00:48:10 +00004936
4937 return nullptr;
4938 }
4939
Reid Kleckner3542ace2015-01-13 01:51:34 +00004940 case Intrinsic::framerecover: {
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004941 // i8* @llvm.framerecover(i8* %fn, i8* %fp, i32 %idx)
Reid Klecknere9b89312015-01-13 00:48:10 +00004942 MachineFunction &MF = DAG.getMachineFunction();
4943 MVT PtrVT = TLI.getPointerTy(0);
4944
4945 // Get the symbol that defines the frame offset.
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004946 auto *Fn = cast<Function>(I.getArgOperand(0)->stripPointerCasts());
4947 auto *Idx = cast<ConstantInt>(I.getArgOperand(2));
4948 unsigned IdxVal = unsigned(Idx->getLimitedValue(INT_MAX));
Reid Klecknere9b89312015-01-13 00:48:10 +00004949 MCSymbol *FrameAllocSym =
David Majnemer69132a72015-04-03 22:49:05 +00004950 MF.getMMI().getContext().getOrCreateFrameAllocSymbol(
4951 GlobalValue::getRealLinkageName(Fn->getName()), IdxVal);
Reid Klecknere9b89312015-01-13 00:48:10 +00004952
4953 // Create a TargetExternalSymbol for the label to avoid any target lowering
4954 // that would make this PC relative.
4955 StringRef Name = FrameAllocSym->getName();
Reid Klecknercfb9ce52015-03-05 18:26:34 +00004956 assert(Name.data()[Name.size()] == '\0' && "not null terminated");
Reid Klecknere9b89312015-01-13 00:48:10 +00004957 SDValue OffsetSym = DAG.getTargetExternalSymbol(Name.data(), PtrVT);
4958 SDValue OffsetVal =
Reid Kleckner3542ace2015-01-13 01:51:34 +00004959 DAG.getNode(ISD::FRAME_ALLOC_RECOVER, sdl, PtrVT, OffsetSym);
Reid Klecknere9b89312015-01-13 00:48:10 +00004960
4961 // Add the offset to the FP.
4962 Value *FP = I.getArgOperand(1);
4963 SDValue FPVal = getValue(FP);
4964 SDValue Add = DAG.getNode(ISD::ADD, sdl, PtrVT, FPVal, OffsetVal);
4965 setValue(&I, Add);
4966
4967 return nullptr;
4968 }
Andrew Kaylor78b53db2015-02-10 19:52:43 +00004969 case Intrinsic::eh_begincatch:
4970 case Intrinsic::eh_endcatch:
4971 llvm_unreachable("begin/end catch intrinsics not lowered in codegen");
Reid Klecknercfbfe6f2015-04-24 20:25:05 +00004972 case Intrinsic::eh_exceptioncode: {
4973 unsigned Reg = TLI.getExceptionPointerRegister();
4974 assert(Reg && "cannot get exception code on this platform");
4975 MVT PtrVT = TLI.getPointerTy();
4976 const TargetRegisterClass *PtrRC = TLI.getRegClassFor(PtrVT);
4977 unsigned VReg = FuncInfo.MBB->addLiveIn(Reg, PtrRC);
4978 SDValue N =
4979 DAG.getCopyFromReg(DAG.getEntryNode(), getCurSDLoc(), VReg, PtrVT);
4980 N = DAG.getZExtOrTrunc(N, getCurSDLoc(), MVT::i32);
4981 setValue(&I, N);
4982 return nullptr;
4983 }
Dan Gohman575fad32008-09-03 16:12:24 +00004984 }
4985}
4986
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00004987std::pair<SDValue, SDValue>
4988SelectionDAGBuilder::lowerInvokable(TargetLowering::CallLoweringInfo &CLI,
4989 MachineBasicBlock *LandingPad) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00004990 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Craig Topperc0196b12014-04-14 00:51:57 +00004991 MCSymbol *BeginLabel = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00004992
Chris Lattnerfb964e52010-04-05 06:19:28 +00004993 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00004994 // Insert a label before the invoke call to mark the try range. This can be
4995 // used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00004996 BeginLabel = MMI.getContext().createTempSymbol();
Jim Grosbach693e36a2009-08-11 00:09:57 +00004997
Jim Grosbach54c05302010-01-28 01:45:32 +00004998 // For SjLj, keep track of which landing pads go with which invokes
4999 // so as to maintain the ordering of pads in the LSDA.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005000 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbach54c05302010-01-28 01:45:32 +00005001 if (CallSiteIndex) {
Chris Lattnerfb964e52010-04-05 06:19:28 +00005002 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling267f3232011-10-05 22:24:35 +00005003 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendling3d11aa72011-10-04 22:00:35 +00005004
Jim Grosbach54c05302010-01-28 01:45:32 +00005005 // Now that the call site is handled, stop tracking it.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005006 MMI.setCurrentCallSite(0);
Jim Grosbach54c05302010-01-28 01:45:32 +00005007 }
5008
Dan Gohman575fad32008-09-03 16:12:24 +00005009 // Both PendingLoads and PendingExports must be flushed here;
5010 // this call might not return.
5011 (void)getRoot();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005012 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getControlRoot(), BeginLabel));
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005013
5014 CLI.setChain(getRoot());
Dan Gohman575fad32008-09-03 16:12:24 +00005015 }
Eric Christopher2b214e72015-01-27 01:01:36 +00005016 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5017 std::pair<SDValue, SDValue> Result = TLI.LowerCallTo(CLI);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005018
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005019 assert((CLI.IsTailCall || Result.second.getNode()) &&
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005020 "Non-null chain expected with non-tail call!");
5021 assert((Result.second.getNode() || !Result.first.getNode()) &&
5022 "Null value expected with tail call!");
Bill Wendlinga4d7df72009-12-22 00:50:32 +00005023
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005024 if (!Result.second.getNode()) {
Andrew Trick74f4c742013-10-31 17:18:24 +00005025 // As a special case, a null chain means that a tail call has been emitted
5026 // and the DAG root is already updated.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00005027 HasTailCall = true;
Tim Northoverdab4db52013-07-06 12:58:45 +00005028
5029 // Since there's no actual continuation from this block, nothing can be
5030 // relying on us setting vregs for them.
5031 PendingExports.clear();
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005032 } else {
5033 DAG.setRoot(Result.second);
Evan Cheng8d68ebd2011-04-01 19:42:22 +00005034 }
Dan Gohman575fad32008-09-03 16:12:24 +00005035
Chris Lattnerfb964e52010-04-05 06:19:28 +00005036 if (LandingPad) {
Dan Gohman575fad32008-09-03 16:12:24 +00005037 // Insert a label at the end of the invoke call to mark the try range. This
5038 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Jim Grosbach6f482002015-05-18 18:43:14 +00005039 MCSymbol *EndLabel = MMI.getContext().createTempSymbol();
Andrew Trickef9de2a2013-05-25 02:42:55 +00005040 DAG.setRoot(DAG.getEHLabel(getCurSDLoc(), getRoot(), EndLabel));
Dan Gohman575fad32008-09-03 16:12:24 +00005041
5042 // Inform MachineModuleInfo of range.
Chris Lattnerfb964e52010-04-05 06:19:28 +00005043 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohman575fad32008-09-03 16:12:24 +00005044 }
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005045
5046 return Result;
5047}
5048
5049void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
5050 bool isTailCall,
5051 MachineBasicBlock *LandingPad) {
5052 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5053 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5054 Type *RetTy = FTy->getReturnType();
5055
5056 TargetLowering::ArgListTy Args;
5057 TargetLowering::ArgListEntry Entry;
5058 Args.reserve(CS.arg_size());
5059
5060 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
5061 i != e; ++i) {
5062 const Value *V = *i;
5063
5064 // Skip empty types
5065 if (V->getType()->isEmptyTy())
5066 continue;
5067
5068 SDValue ArgNode = getValue(V);
5069 Entry.Node = ArgNode; Entry.Ty = V->getType();
5070
5071 // Skip the first return-type Attribute to get to params.
5072 Entry.setAttributes(&CS, i - CS.arg_begin() + 1);
5073 Args.push_back(Entry);
Ahmed Bougachafaf80652015-03-27 20:35:49 +00005074
5075 // If we have an explicit sret argument that is an Instruction, (i.e., it
5076 // might point to function-local memory), we can't meaningfully tail-call.
5077 if (Entry.isSRet && isa<Instruction>(V))
5078 isTailCall = false;
Juergen Ributzkafd4633e2014-10-16 21:26:35 +00005079 }
5080
5081 // Check if target-independent constraints permit a tail call here.
5082 // Target-dependent constraints are checked within TLI->LowerCallTo.
5083 if (isTailCall && !isInTailCallPosition(CS, DAG.getTarget()))
5084 isTailCall = false;
5085
5086 TargetLowering::CallLoweringInfo CLI(DAG);
5087 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
5088 .setCallee(RetTy, FTy, Callee, std::move(Args), CS)
5089 .setTailCall(isTailCall);
5090 std::pair<SDValue,SDValue> Result = lowerInvokable(CLI, LandingPad);
5091
5092 if (Result.first.getNode())
5093 setValue(CS.getInstruction(), Result.first);
Dan Gohman575fad32008-09-03 16:12:24 +00005094}
5095
Chris Lattner1a32ede2009-12-24 00:37:38 +00005096/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5097/// value is equal or not-equal to zero.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005098static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
Chandler Carruthcdf47882014-03-09 03:16:01 +00005099 for (const User *U : V->users()) {
5100 if (const ICmpInst *IC = dyn_cast<ICmpInst>(U))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005101 if (IC->isEquality())
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005102 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005103 if (C->isNullValue())
5104 continue;
5105 // Unknown instruction.
5106 return false;
5107 }
5108 return true;
5109}
5110
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005111static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattner229907c2011-07-18 04:54:35 +00005112 Type *LoadTy,
Chris Lattner1a32ede2009-12-24 00:37:38 +00005113 SelectionDAGBuilder &Builder) {
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005114
Chris Lattner1a32ede2009-12-24 00:37:38 +00005115 // Check to see if this load can be trivially constant folded, e.g. if the
5116 // input is from a string literal.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005117 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005118 // Cast pointer to the type we really want to load.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005119 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner1a32ede2009-12-24 00:37:38 +00005120 PointerType::getUnqual(LoadTy));
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005121
Mehdi Aminia28d91d2015-03-10 02:37:25 +00005122 if (const Constant *LoadCst = ConstantFoldLoadFromConstPtr(
5123 const_cast<Constant *>(LoadInput), *Builder.DL))
Chris Lattner1a32ede2009-12-24 00:37:38 +00005124 return Builder.getValue(LoadCst);
5125 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005126
Chris Lattner1a32ede2009-12-24 00:37:38 +00005127 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5128 // still constant memory, the input chain can be the entry node.
5129 SDValue Root;
5130 bool ConstantMemory = false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005131
Chris Lattner1a32ede2009-12-24 00:37:38 +00005132 // Do not serialize (non-volatile) loads of constant memory with anything.
5133 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5134 Root = Builder.DAG.getEntryNode();
5135 ConstantMemory = true;
5136 } else {
5137 // Do not serialize non-volatile loads against each other.
5138 Root = Builder.DAG.getRoot();
5139 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005140
Chris Lattner1a32ede2009-12-24 00:37:38 +00005141 SDValue Ptr = Builder.getValue(PtrVal);
Andrew Trickef9de2a2013-05-25 02:42:55 +00005142 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurSDLoc(), Root,
Chris Lattner1ffcf522010-09-21 16:36:31 +00005143 Ptr, MachinePointerInfo(PtrVal),
David Greene39c6d012010-02-15 17:00:31 +00005144 false /*volatile*/,
Stephen Lincfe7f352013-07-08 00:37:03 +00005145 false /*nontemporal*/,
Pete Cooper82cd9e82011-11-08 18:42:53 +00005146 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005147
Chris Lattner1a32ede2009-12-24 00:37:38 +00005148 if (!ConstantMemory)
5149 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5150 return LoadVal;
5151}
5152
Richard Sandiforde3827752013-08-16 10:55:47 +00005153/// processIntegerCallValue - Record the value for an instruction that
5154/// produces an integer result, converting the type where necessary.
5155void SelectionDAGBuilder::processIntegerCallValue(const Instruction &I,
5156 SDValue Value,
5157 bool IsSigned) {
Eric Christopher58a24612014-10-08 09:50:54 +00005158 EVT VT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Richard Sandiforde3827752013-08-16 10:55:47 +00005159 if (IsSigned)
5160 Value = DAG.getSExtOrTrunc(Value, getCurSDLoc(), VT);
5161 else
5162 Value = DAG.getZExtOrTrunc(Value, getCurSDLoc(), VT);
5163 setValue(&I, Value);
5164}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005165
5166/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5167/// If so, return true and lower it, otherwise return false and it will be
5168/// lowered like a normal call.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005169bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner1a32ede2009-12-24 00:37:38 +00005170 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greiff69acfe2010-06-30 12:55:46 +00005171 if (I.getNumArgOperands() != 3)
Chris Lattner1a32ede2009-12-24 00:37:38 +00005172 return false;
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005173
Gabor Greifeba0be72010-06-25 09:38:13 +00005174 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands19d0b472010-02-16 11:11:14 +00005175 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greifeba0be72010-06-25 09:38:13 +00005176 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands19d0b472010-02-16 11:11:14 +00005177 !I.getType()->isIntegerTy())
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005178 return false;
5179
Richard Sandiforde3827752013-08-16 10:55:47 +00005180 const Value *Size = I.getArgOperand(2);
5181 const ConstantInt *CSize = dyn_cast<ConstantInt>(Size);
5182 if (CSize && CSize->getZExtValue() == 0) {
Eric Christopher58a24612014-10-08 09:50:54 +00005183 EVT CallVT = DAG.getTargetLoweringInfo().getValueType(I.getType(), true);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00005184 setValue(&I, DAG.getConstant(0, getCurSDLoc(), CallVT));
Richard Sandiford564681c2013-08-12 10:28:10 +00005185 return true;
5186 }
5187
Richard Sandiford564681c2013-08-12 10:28:10 +00005188 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5189 std::pair<SDValue, SDValue> Res =
5190 TSI.EmitTargetCodeForMemcmp(DAG, getCurSDLoc(), DAG.getRoot(),
Richard Sandiforde3827752013-08-16 10:55:47 +00005191 getValue(LHS), getValue(RHS), getValue(Size),
5192 MachinePointerInfo(LHS),
5193 MachinePointerInfo(RHS));
Richard Sandiford564681c2013-08-12 10:28:10 +00005194 if (Res.first.getNode()) {
Richard Sandiforde3827752013-08-16 10:55:47 +00005195 processIntegerCallValue(I, Res.first, true);
5196 PendingLoads.push_back(Res.second);
Richard Sandiford564681c2013-08-12 10:28:10 +00005197 return true;
5198 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005199
Chris Lattner1a32ede2009-12-24 00:37:38 +00005200 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5201 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Richard Sandiforde3827752013-08-16 10:55:47 +00005202 if (CSize && IsOnlyUsedInZeroEqualityComparison(&I)) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005203 bool ActuallyDoIt = true;
5204 MVT LoadVT;
Chris Lattner229907c2011-07-18 04:54:35 +00005205 Type *LoadTy;
Richard Sandiforde3827752013-08-16 10:55:47 +00005206 switch (CSize->getZExtValue()) {
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005207 default:
5208 LoadVT = MVT::Other;
Craig Topperc0196b12014-04-14 00:51:57 +00005209 LoadTy = nullptr;
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005210 ActuallyDoIt = false;
5211 break;
5212 case 2:
5213 LoadVT = MVT::i16;
Richard Sandiforde3827752013-08-16 10:55:47 +00005214 LoadTy = Type::getInt16Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005215 break;
5216 case 4:
5217 LoadVT = MVT::i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005218 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005219 break;
5220 case 8:
5221 LoadVT = MVT::i64;
Richard Sandiforde3827752013-08-16 10:55:47 +00005222 LoadTy = Type::getInt64Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005223 break;
5224 /*
5225 case 16:
5226 LoadVT = MVT::v4i32;
Richard Sandiforde3827752013-08-16 10:55:47 +00005227 LoadTy = Type::getInt32Ty(CSize->getContext());
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005228 LoadTy = VectorType::get(LoadTy, 4);
5229 break;
5230 */
5231 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005232
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005233 // This turns into unaligned loads. We only do this if the target natively
5234 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5235 // we'll only produce a small number of byte loads.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005236
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005237 // Require that we can find a legal MVT, and only do this if the target
5238 // supports unaligned loads of that type. Expanding into byte loads would
5239 // bloat the code.
Eric Christopher58a24612014-10-08 09:50:54 +00005240 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Richard Sandiforde3827752013-08-16 10:55:47 +00005241 if (ActuallyDoIt && CSize->getZExtValue() > 4) {
Matt Arsenault1b55dd92014-02-05 23:16:05 +00005242 unsigned DstAS = LHS->getType()->getPointerAddressSpace();
5243 unsigned SrcAS = RHS->getType()->getPointerAddressSpace();
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005244 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5245 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
Matt Arsenault6f2a5262014-07-27 17:46:40 +00005246 // TODO: Check alignment of src and dest ptrs.
Eric Christopher58a24612014-10-08 09:50:54 +00005247 if (!TLI.isTypeLegal(LoadVT) ||
5248 !TLI.allowsMisalignedMemoryAccesses(LoadVT, SrcAS) ||
5249 !TLI.allowsMisalignedMemoryAccesses(LoadVT, DstAS))
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005250 ActuallyDoIt = false;
5251 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005252
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005253 if (ActuallyDoIt) {
5254 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5255 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005256
Andrew Trickef9de2a2013-05-25 02:42:55 +00005257 SDValue Res = DAG.getSetCC(getCurSDLoc(), MVT::i1, LHSVal, RHSVal,
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005258 ISD::SETNE);
Richard Sandiforde3827752013-08-16 10:55:47 +00005259 processIntegerCallValue(I, Res, false);
Chris Lattnerf5e3ed62009-12-24 01:07:17 +00005260 return true;
5261 }
Chris Lattner1a32ede2009-12-24 00:37:38 +00005262 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005263
5264
Chris Lattner1a32ede2009-12-24 00:37:38 +00005265 return false;
5266}
5267
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005268/// visitMemChrCall -- See if we can lower a memchr call into an optimized
5269/// form. If so, return true and lower it, otherwise return false and it
5270/// will be lowered like a normal call.
5271bool SelectionDAGBuilder::visitMemChrCall(const CallInst &I) {
5272 // Verify that the prototype makes sense. void *memchr(void *, int, size_t)
5273 if (I.getNumArgOperands() != 3)
5274 return false;
5275
5276 const Value *Src = I.getArgOperand(0);
5277 const Value *Char = I.getArgOperand(1);
5278 const Value *Length = I.getArgOperand(2);
5279 if (!Src->getType()->isPointerTy() ||
5280 !Char->getType()->isIntegerTy() ||
5281 !Length->getType()->isIntegerTy() ||
5282 !I.getType()->isPointerTy())
5283 return false;
5284
5285 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5286 std::pair<SDValue, SDValue> Res =
5287 TSI.EmitTargetCodeForMemchr(DAG, getCurSDLoc(), DAG.getRoot(),
5288 getValue(Src), getValue(Char), getValue(Length),
5289 MachinePointerInfo(Src));
5290 if (Res.first.getNode()) {
5291 setValue(&I, Res.first);
5292 PendingLoads.push_back(Res.second);
5293 return true;
5294 }
5295
5296 return false;
5297}
5298
Richard Sandifordbb83a502013-08-16 11:29:37 +00005299/// visitStrCpyCall -- See if we can lower a strcpy or stpcpy call into an
5300/// optimized form. If so, return true and lower it, otherwise return false
5301/// and it will be lowered like a normal call.
5302bool SelectionDAGBuilder::visitStrCpyCall(const CallInst &I, bool isStpcpy) {
5303 // Verify that the prototype makes sense. char *strcpy(char *, char *)
5304 if (I.getNumArgOperands() != 2)
5305 return false;
5306
5307 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5308 if (!Arg0->getType()->isPointerTy() ||
5309 !Arg1->getType()->isPointerTy() ||
5310 !I.getType()->isPointerTy())
5311 return false;
5312
5313 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5314 std::pair<SDValue, SDValue> Res =
5315 TSI.EmitTargetCodeForStrcpy(DAG, getCurSDLoc(), getRoot(),
5316 getValue(Arg0), getValue(Arg1),
5317 MachinePointerInfo(Arg0),
5318 MachinePointerInfo(Arg1), isStpcpy);
5319 if (Res.first.getNode()) {
5320 setValue(&I, Res.first);
5321 DAG.setRoot(Res.second);
5322 return true;
5323 }
5324
5325 return false;
5326}
5327
Richard Sandifordca232712013-08-16 11:21:54 +00005328/// visitStrCmpCall - See if we can lower a call to strcmp in an optimized form.
5329/// If so, return true and lower it, otherwise return false and it will be
5330/// lowered like a normal call.
5331bool SelectionDAGBuilder::visitStrCmpCall(const CallInst &I) {
5332 // Verify that the prototype makes sense. int strcmp(void*,void*)
5333 if (I.getNumArgOperands() != 2)
5334 return false;
5335
5336 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5337 if (!Arg0->getType()->isPointerTy() ||
5338 !Arg1->getType()->isPointerTy() ||
5339 !I.getType()->isIntegerTy())
5340 return false;
5341
5342 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5343 std::pair<SDValue, SDValue> Res =
5344 TSI.EmitTargetCodeForStrcmp(DAG, getCurSDLoc(), DAG.getRoot(),
5345 getValue(Arg0), getValue(Arg1),
5346 MachinePointerInfo(Arg0),
5347 MachinePointerInfo(Arg1));
5348 if (Res.first.getNode()) {
5349 processIntegerCallValue(I, Res.first, true);
5350 PendingLoads.push_back(Res.second);
5351 return true;
5352 }
5353
5354 return false;
5355}
5356
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005357/// visitStrLenCall -- See if we can lower a strlen call into an optimized
5358/// form. If so, return true and lower it, otherwise return false and it
5359/// will be lowered like a normal call.
5360bool SelectionDAGBuilder::visitStrLenCall(const CallInst &I) {
5361 // Verify that the prototype makes sense. size_t strlen(char *)
5362 if (I.getNumArgOperands() != 1)
5363 return false;
5364
5365 const Value *Arg0 = I.getArgOperand(0);
5366 if (!Arg0->getType()->isPointerTy() || !I.getType()->isIntegerTy())
5367 return false;
5368
5369 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5370 std::pair<SDValue, SDValue> Res =
5371 TSI.EmitTargetCodeForStrlen(DAG, getCurSDLoc(), DAG.getRoot(),
5372 getValue(Arg0), MachinePointerInfo(Arg0));
5373 if (Res.first.getNode()) {
5374 processIntegerCallValue(I, Res.first, false);
5375 PendingLoads.push_back(Res.second);
5376 return true;
5377 }
5378
5379 return false;
5380}
5381
5382/// visitStrNLenCall -- See if we can lower a strnlen call into an optimized
5383/// form. If so, return true and lower it, otherwise return false and it
5384/// will be lowered like a normal call.
5385bool SelectionDAGBuilder::visitStrNLenCall(const CallInst &I) {
5386 // Verify that the prototype makes sense. size_t strnlen(char *, size_t)
5387 if (I.getNumArgOperands() != 2)
5388 return false;
5389
5390 const Value *Arg0 = I.getArgOperand(0), *Arg1 = I.getArgOperand(1);
5391 if (!Arg0->getType()->isPointerTy() ||
5392 !Arg1->getType()->isIntegerTy() ||
5393 !I.getType()->isIntegerTy())
5394 return false;
5395
5396 const TargetSelectionDAGInfo &TSI = DAG.getSelectionDAGInfo();
5397 std::pair<SDValue, SDValue> Res =
5398 TSI.EmitTargetCodeForStrnlen(DAG, getCurSDLoc(), DAG.getRoot(),
5399 getValue(Arg0), getValue(Arg1),
5400 MachinePointerInfo(Arg0));
5401 if (Res.first.getNode()) {
5402 processIntegerCallValue(I, Res.first, false);
5403 PendingLoads.push_back(Res.second);
5404 return true;
5405 }
5406
5407 return false;
5408}
5409
Bob Wilson874886c2012-08-03 23:29:17 +00005410/// visitUnaryFloatCall - If a call instruction is a unary floating-point
5411/// operation (as expected), translate it to an SDNode with the specified opcode
5412/// and return true.
5413bool SelectionDAGBuilder::visitUnaryFloatCall(const CallInst &I,
5414 unsigned Opcode) {
5415 // Sanity check that it really is a unary floating-point call.
5416 if (I.getNumArgOperands() != 1 ||
5417 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5418 I.getType() != I.getArgOperand(0)->getType() ||
5419 !I.onlyReadsMemory())
5420 return false;
5421
5422 SDValue Tmp = getValue(I.getArgOperand(0));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005423 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), Tmp.getValueType(), Tmp));
Bob Wilson874886c2012-08-03 23:29:17 +00005424 return true;
5425}
Chris Lattner1a32ede2009-12-24 00:37:38 +00005426
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005427/// visitBinaryFloatCall - If a call instruction is a binary floating-point
Matt Arsenault7c936902014-10-21 23:01:01 +00005428/// operation (as expected), translate it to an SDNode with the specified opcode
5429/// and return true.
5430bool SelectionDAGBuilder::visitBinaryFloatCall(const CallInst &I,
5431 unsigned Opcode) {
Matt Arsenault4b7bd2d2014-10-24 18:13:10 +00005432 // Sanity check that it really is a binary floating-point call.
Matt Arsenault7c936902014-10-21 23:01:01 +00005433 if (I.getNumArgOperands() != 2 ||
5434 !I.getArgOperand(0)->getType()->isFloatingPointTy() ||
5435 I.getType() != I.getArgOperand(0)->getType() ||
5436 I.getType() != I.getArgOperand(1)->getType() ||
5437 !I.onlyReadsMemory())
5438 return false;
5439
5440 SDValue Tmp0 = getValue(I.getArgOperand(0));
5441 SDValue Tmp1 = getValue(I.getArgOperand(1));
5442 EVT VT = Tmp0.getValueType();
5443 setValue(&I, DAG.getNode(Opcode, getCurSDLoc(), VT, Tmp0, Tmp1));
5444 return true;
5445}
5446
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005447void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005448 // Handle inline assembly differently.
5449 if (isa<InlineAsm>(I.getCalledValue())) {
5450 visitInlineAsm(&I);
5451 return;
5452 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005453
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005454 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencer8b98bf22012-02-22 19:06:13 +00005455 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer0e36e032010-10-21 20:49:23 +00005456
Craig Topperc0196b12014-04-14 00:51:57 +00005457 const char *RenameFn = nullptr;
Dan Gohman575fad32008-09-03 16:12:24 +00005458 if (Function *F = I.getCalledFunction()) {
5459 if (F->isDeclaration()) {
Chris Lattner2c0315a2010-07-05 05:36:21 +00005460 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesenb842d522009-02-05 01:49:45 +00005461 if (unsigned IID = II->getIntrinsicID(F)) {
5462 RenameFn = visitIntrinsicCall(I, IID);
5463 if (!RenameFn)
5464 return;
5465 }
5466 }
Pete Cooper9e1d3352015-05-20 17:16:39 +00005467 if (Intrinsic::ID IID = F->getIntrinsicID()) {
Dan Gohman575fad32008-09-03 16:12:24 +00005468 RenameFn = visitIntrinsicCall(I, IID);
5469 if (!RenameFn)
5470 return;
5471 }
5472 }
5473
5474 // Check for well-known libc/libm calls. If the function is internal, it
5475 // can't be a library call.
Bob Wilson871701c2012-08-03 21:26:24 +00005476 LibFunc::Func Func;
5477 if (!F->hasLocalLinkage() && F->hasName() &&
5478 LibInfo->getLibFunc(F->getName(), Func) &&
5479 LibInfo->hasOptimizedCodeGen(Func)) {
5480 switch (Func) {
5481 default: break;
5482 case LibFunc::copysign:
5483 case LibFunc::copysignf:
5484 case LibFunc::copysignl:
Gabor Greiff69acfe2010-06-30 12:55:46 +00005485 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greifeba0be72010-06-25 09:38:13 +00005486 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5487 I.getType() == I.getArgOperand(0)->getType() &&
Bob Wilson874886c2012-08-03 23:29:17 +00005488 I.getType() == I.getArgOperand(1)->getType() &&
5489 I.onlyReadsMemory()) {
Gabor Greifeba0be72010-06-25 09:38:13 +00005490 SDValue LHS = getValue(I.getArgOperand(0));
5491 SDValue RHS = getValue(I.getArgOperand(1));
Andrew Trickef9de2a2013-05-25 02:42:55 +00005492 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurSDLoc(),
Bill Wendling0602f392009-12-23 01:28:19 +00005493 LHS.getValueType(), LHS, RHS));
Dan Gohman575fad32008-09-03 16:12:24 +00005494 return;
5495 }
Bob Wilson871701c2012-08-03 21:26:24 +00005496 break;
5497 case LibFunc::fabs:
5498 case LibFunc::fabsf:
5499 case LibFunc::fabsl:
Bob Wilson874886c2012-08-03 23:29:17 +00005500 if (visitUnaryFloatCall(I, ISD::FABS))
Dan Gohman575fad32008-09-03 16:12:24 +00005501 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005502 break;
Matt Arsenault7c936902014-10-21 23:01:01 +00005503 case LibFunc::fmin:
5504 case LibFunc::fminf:
5505 case LibFunc::fminl:
5506 if (visitBinaryFloatCall(I, ISD::FMINNUM))
5507 return;
5508 break;
5509 case LibFunc::fmax:
5510 case LibFunc::fmaxf:
5511 case LibFunc::fmaxl:
5512 if (visitBinaryFloatCall(I, ISD::FMAXNUM))
5513 return;
5514 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005515 case LibFunc::sin:
5516 case LibFunc::sinf:
5517 case LibFunc::sinl:
Bob Wilson874886c2012-08-03 23:29:17 +00005518 if (visitUnaryFloatCall(I, ISD::FSIN))
Dan Gohman575fad32008-09-03 16:12:24 +00005519 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005520 break;
5521 case LibFunc::cos:
5522 case LibFunc::cosf:
5523 case LibFunc::cosl:
Bob Wilson874886c2012-08-03 23:29:17 +00005524 if (visitUnaryFloatCall(I, ISD::FCOS))
Dan Gohman575fad32008-09-03 16:12:24 +00005525 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005526 break;
5527 case LibFunc::sqrt:
5528 case LibFunc::sqrtf:
5529 case LibFunc::sqrtl:
Preston Gurd048f99d2013-05-27 15:44:35 +00005530 case LibFunc::sqrt_finite:
5531 case LibFunc::sqrtf_finite:
5532 case LibFunc::sqrtl_finite:
Bob Wilson874886c2012-08-03 23:29:17 +00005533 if (visitUnaryFloatCall(I, ISD::FSQRT))
Dale Johannesenc7213422009-09-25 17:23:22 +00005534 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005535 break;
5536 case LibFunc::floor:
5537 case LibFunc::floorf:
5538 case LibFunc::floorl:
Bob Wilson874886c2012-08-03 23:29:17 +00005539 if (visitUnaryFloatCall(I, ISD::FFLOOR))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005540 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005541 break;
5542 case LibFunc::nearbyint:
5543 case LibFunc::nearbyintf:
5544 case LibFunc::nearbyintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005545 if (visitUnaryFloatCall(I, ISD::FNEARBYINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005546 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005547 break;
5548 case LibFunc::ceil:
5549 case LibFunc::ceilf:
5550 case LibFunc::ceill:
Bob Wilson874886c2012-08-03 23:29:17 +00005551 if (visitUnaryFloatCall(I, ISD::FCEIL))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005552 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005553 break;
5554 case LibFunc::rint:
5555 case LibFunc::rintf:
5556 case LibFunc::rintl:
Bob Wilson874886c2012-08-03 23:29:17 +00005557 if (visitUnaryFloatCall(I, ISD::FRINT))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005558 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005559 break;
Hal Finkel171817e2013-08-07 22:49:12 +00005560 case LibFunc::round:
5561 case LibFunc::roundf:
5562 case LibFunc::roundl:
5563 if (visitUnaryFloatCall(I, ISD::FROUND))
5564 return;
5565 break;
Bob Wilson871701c2012-08-03 21:26:24 +00005566 case LibFunc::trunc:
5567 case LibFunc::truncf:
5568 case LibFunc::truncl:
Bob Wilson874886c2012-08-03 23:29:17 +00005569 if (visitUnaryFloatCall(I, ISD::FTRUNC))
Owen Anderson0b9b9da2011-12-08 19:32:14 +00005570 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005571 break;
5572 case LibFunc::log2:
5573 case LibFunc::log2f:
5574 case LibFunc::log2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005575 if (visitUnaryFloatCall(I, ISD::FLOG2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005576 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005577 break;
5578 case LibFunc::exp2:
5579 case LibFunc::exp2f:
5580 case LibFunc::exp2l:
Bob Wilson874886c2012-08-03 23:29:17 +00005581 if (visitUnaryFloatCall(I, ISD::FEXP2))
Owen Andersone7f329f2011-12-15 00:54:12 +00005582 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005583 break;
5584 case LibFunc::memcmp:
Chris Lattner1a32ede2009-12-24 00:37:38 +00005585 if (visitMemCmpCall(I))
5586 return;
Bob Wilson871701c2012-08-03 21:26:24 +00005587 break;
Richard Sandiford6f6d5512013-08-20 09:38:48 +00005588 case LibFunc::memchr:
5589 if (visitMemChrCall(I))
5590 return;
5591 break;
Richard Sandifordbb83a502013-08-16 11:29:37 +00005592 case LibFunc::strcpy:
5593 if (visitStrCpyCall(I, false))
5594 return;
5595 break;
5596 case LibFunc::stpcpy:
5597 if (visitStrCpyCall(I, true))
5598 return;
5599 break;
Richard Sandifordca232712013-08-16 11:21:54 +00005600 case LibFunc::strcmp:
5601 if (visitStrCmpCall(I))
5602 return;
5603 break;
Richard Sandiford0dec06a2013-08-16 11:41:43 +00005604 case LibFunc::strlen:
5605 if (visitStrLenCall(I))
5606 return;
5607 break;
5608 case LibFunc::strnlen:
5609 if (visitStrNLenCall(I))
5610 return;
5611 break;
Dan Gohman575fad32008-09-03 16:12:24 +00005612 }
5613 }
Dan Gohman575fad32008-09-03 16:12:24 +00005614 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005615
Dan Gohman575fad32008-09-03 16:12:24 +00005616 SDValue Callee;
5617 if (!RenameFn)
Gabor Greifeba0be72010-06-25 09:38:13 +00005618 Callee = getValue(I.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005619 else
Eric Christopher58a24612014-10-08 09:50:54 +00005620 Callee = DAG.getExternalSymbol(RenameFn,
5621 DAG.getTargetLoweringInfo().getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005622
Bill Wendling0602f392009-12-23 01:28:19 +00005623 // Check if we can potentially perform a tail call. More detailed checking is
5624 // be done within LowerCallTo, after more information about the call is known.
Evan Chengc35b5a12010-01-26 23:13:04 +00005625 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohman575fad32008-09-03 16:12:24 +00005626}
5627
Benjamin Kramer355ce072011-03-26 16:35:10 +00005628namespace {
Dan Gohman4db93c92010-05-29 17:53:24 +00005629
Dan Gohman575fad32008-09-03 16:12:24 +00005630/// AsmOperandInfo - This contains information for each constraint that we are
5631/// lowering.
Benjamin Kramer355ce072011-03-26 16:35:10 +00005632class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetd1e179d2009-02-14 16:06:42 +00005633public:
Dan Gohman575fad32008-09-03 16:12:24 +00005634 /// CallOperand - If this is the result output operand or a clobber
5635 /// this is null, otherwise it is the incoming operand to the CallInst.
5636 /// This gets modified as the asm is processed.
5637 SDValue CallOperand;
5638
5639 /// AssignedRegs - If this is a register or register class operand, this
5640 /// contains the set of register corresponding to the operand.
5641 RegsForValue AssignedRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005642
John Thompson1094c802010-09-13 18:15:37 +00005643 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Craig Topperc0196b12014-04-14 00:51:57 +00005644 : TargetLowering::AsmOperandInfo(info), CallOperand(nullptr,0) {
Dan Gohman575fad32008-09-03 16:12:24 +00005645 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005646
Owen Anderson53aa7a92009-08-10 22:56:29 +00005647 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner3b1833c2008-10-17 17:05:25 +00005648 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson9f944592009-08-11 20:47:22 +00005649 /// MVT::Other.
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005650 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson55f1c092009-08-13 21:58:54 +00005651 const TargetLowering &TLI,
Rafael Espindola5f57f462014-02-21 18:34:28 +00005652 const DataLayout *DL) const {
Craig Topperc0196b12014-04-14 00:51:57 +00005653 if (!CallOperandVal) return MVT::Other;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005654
Chris Lattner3b1833c2008-10-17 17:05:25 +00005655 if (isa<BasicBlock>(CallOperandVal))
5656 return TLI.getPointerTy();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005657
Chris Lattner229907c2011-07-18 04:54:35 +00005658 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005659
Eric Christopher44804282011-05-09 20:04:43 +00005660 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner3b1833c2008-10-17 17:05:25 +00005661 // If this is an indirect operand, the operand is a pointer to the
5662 // accessed type.
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005663 if (isIndirect) {
Chris Lattner229907c2011-07-18 04:54:35 +00005664 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005665 if (!PtrTy)
Chris Lattner2104b8d2010-04-07 22:58:41 +00005666 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsonbac37ab2009-12-22 18:34:19 +00005667 OpTy = PtrTy->getElementType();
5668 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005669
Eric Christopher44804282011-05-09 20:04:43 +00005670 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattner229907c2011-07-18 04:54:35 +00005671 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christopher44804282011-05-09 20:04:43 +00005672 if (STy->getNumElements() == 1)
5673 OpTy = STy->getElementType(0);
5674
Chris Lattner3b1833c2008-10-17 17:05:25 +00005675 // If OpTy is not a single value, it may be a struct/union that we
5676 // can tile with integers.
5677 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
Rafael Espindola5f57f462014-02-21 18:34:28 +00005678 unsigned BitSize = DL->getTypeSizeInBits(OpTy);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005679 switch (BitSize) {
5680 default: break;
5681 case 1:
5682 case 8:
5683 case 16:
5684 case 32:
5685 case 64:
Chris Lattneraadf7412008-10-17 19:59:51 +00005686 case 128:
Owen Anderson55f1c092009-08-13 21:58:54 +00005687 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005688 break;
5689 }
5690 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005691
Chris Lattner3b1833c2008-10-17 17:05:25 +00005692 return TLI.getValueType(OpTy, true);
5693 }
Dan Gohman575fad32008-09-03 16:12:24 +00005694};
Dan Gohman4db93c92010-05-29 17:53:24 +00005695
John Thompsone8360b72010-10-29 17:29:13 +00005696typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5697
Benjamin Kramer355ce072011-03-26 16:35:10 +00005698} // end anonymous namespace
Dan Gohman575fad32008-09-03 16:12:24 +00005699
Dan Gohman575fad32008-09-03 16:12:24 +00005700/// GetRegistersForValue - Assign registers (virtual or physical) for the
5701/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson1c00b692009-12-17 05:07:36 +00005702/// register allocator to handle the assignment process. However, if the asm
5703/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohman575fad32008-09-03 16:12:24 +00005704/// allocation. This produces generally horrible, but correct, code.
5705///
5706/// OpInfo describes the operand.
Dan Gohman575fad32008-09-03 16:12:24 +00005707///
Benjamin Kramer355ce072011-03-26 16:35:10 +00005708static void GetRegistersForValue(SelectionDAG &DAG,
5709 const TargetLowering &TLI,
Andrew Trickef9de2a2013-05-25 02:42:55 +00005710 SDLoc DL,
Benjamin Kramer6fe3e3d2012-02-24 14:01:17 +00005711 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005712 LLVMContext &Context = *DAG.getContext();
Owen Anderson117c9e82009-08-12 00:36:31 +00005713
Dan Gohman575fad32008-09-03 16:12:24 +00005714 MachineFunction &MF = DAG.getMachineFunction();
5715 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005716
Dan Gohman575fad32008-09-03 16:12:24 +00005717 // If this is a constraint for a single physreg, or a constraint for a
5718 // register class, find it.
Eric Christopher11e4df72015-02-26 22:38:43 +00005719 std::pair<unsigned, const TargetRegisterClass *> PhysReg =
5720 TLI.getRegForInlineAsmConstraint(MF.getSubtarget().getRegisterInfo(),
5721 OpInfo.ConstraintCode,
5722 OpInfo.ConstraintVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005723
5724 unsigned NumRegs = 1;
Owen Anderson9f944592009-08-11 20:47:22 +00005725 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner4396e0d2008-10-21 00:45:36 +00005726 // If this is a FP input in an integer register (or visa versa) insert a bit
5727 // cast of the input value. More generally, handle any case where the input
5728 // value disagrees with the register class we plan to stick this in.
5729 if (OpInfo.Type == InlineAsm::isInput &&
5730 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00005731 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner4396e0d2008-10-21 00:45:36 +00005732 // types are identical size, use a bitcast to convert (e.g. two differing
5733 // vector types).
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005734 MVT RegVT = *PhysReg.second->vt_begin();
Kevin Qin275ce912014-03-21 02:14:50 +00005735 if (RegVT.getSizeInBits() == OpInfo.CallOperand.getValueSizeInBits()) {
Benjamin Kramer355ce072011-03-26 16:35:10 +00005736 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005737 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005738 OpInfo.ConstraintVT = RegVT;
5739 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5740 // If the input is a FP value and we want it in FP registers, do a
5741 // bitcast to the corresponding integer type. This turns an f64 value
5742 // into i64, which can be passed with two i32 values on a 32-bit
5743 // machine.
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005744 RegVT = MVT::getIntegerVT(OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer355ce072011-03-26 16:35:10 +00005745 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesened255b32009-01-30 01:34:22 +00005746 RegVT, OpInfo.CallOperand);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005747 OpInfo.ConstraintVT = RegVT;
5748 }
5749 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005750
Owen Anderson117c9e82009-08-12 00:36:31 +00005751 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner4396e0d2008-10-21 00:45:36 +00005752 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005753
Patrik Hagglund4e0f8282012-12-19 12:23:01 +00005754 MVT RegVT;
Owen Anderson53aa7a92009-08-10 22:56:29 +00005755 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005756
5757 // If this is a constraint for a specific physical register, like {r17},
5758 // assign it now.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005759 if (unsigned AssignedReg = PhysReg.first) {
5760 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson9f944592009-08-11 20:47:22 +00005761 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnerc35847e2009-03-24 15:27:37 +00005762 ValueVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005763
Dan Gohman575fad32008-09-03 16:12:24 +00005764 // Get the actual register value type. This is important, because the user
5765 // may have asked for (e.g.) the AX register in i32 type. We need to
5766 // remember that AX is actually i16 to get the right extension.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005767 RegVT = *RC->vt_begin();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005768
Dan Gohman575fad32008-09-03 16:12:24 +00005769 // This is a explicit reference to a physical register.
Chris Lattnerc35847e2009-03-24 15:27:37 +00005770 Regs.push_back(AssignedReg);
Dan Gohman575fad32008-09-03 16:12:24 +00005771
5772 // If this is an expanded reference, add the rest of the regs to Regs.
5773 if (NumRegs != 1) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005774 TargetRegisterClass::iterator I = RC->begin();
5775 for (; *I != AssignedReg; ++I)
5776 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005777
Dan Gohman575fad32008-09-03 16:12:24 +00005778 // Already added the first reg.
5779 --NumRegs; ++I;
5780 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnerc35847e2009-03-24 15:27:37 +00005781 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohman575fad32008-09-03 16:12:24 +00005782 Regs.push_back(*I);
5783 }
5784 }
Bill Wendlingac087582009-12-22 01:25:10 +00005785
Dan Gohmand16aa542010-05-29 17:03:36 +00005786 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohman575fad32008-09-03 16:12:24 +00005787 return;
5788 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005789
Dan Gohman575fad32008-09-03 16:12:24 +00005790 // Otherwise, if this was a reference to an LLVM register class, create vregs
5791 // for this reference.
Chris Lattner42eceb32009-03-24 15:25:07 +00005792 if (const TargetRegisterClass *RC = PhysReg.second) {
5793 RegVT = *RC->vt_begin();
Owen Anderson9f944592009-08-11 20:47:22 +00005794 if (OpInfo.ConstraintVT == MVT::Other)
Evan Cheng968c3b02009-03-23 08:01:15 +00005795 ValueVT = RegVT;
Dan Gohman575fad32008-09-03 16:12:24 +00005796
Evan Cheng968c3b02009-03-23 08:01:15 +00005797 // Create the appropriate number of virtual registers.
5798 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5799 for (; NumRegs; --NumRegs)
Chris Lattner42eceb32009-03-24 15:25:07 +00005800 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005801
Dan Gohmand16aa542010-05-29 17:03:36 +00005802 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Cheng968c3b02009-03-23 08:01:15 +00005803 return;
Dan Gohman575fad32008-09-03 16:12:24 +00005804 }
Mikhail Glushenkov2abe1b72010-01-01 04:41:22 +00005805
Dan Gohman575fad32008-09-03 16:12:24 +00005806 // Otherwise, we couldn't allocate enough registers for this.
5807}
5808
Dan Gohman575fad32008-09-03 16:12:24 +00005809/// visitInlineAsm - Handle a call to an InlineAsm object.
5810///
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005811void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5812 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohman575fad32008-09-03 16:12:24 +00005813
5814 /// ConstraintOperands - Information about all of the constraints.
John Thompsone8360b72010-10-29 17:29:13 +00005815 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005816
Eric Christopher58a24612014-10-08 09:50:54 +00005817 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopher11e4df72015-02-26 22:38:43 +00005818 TargetLowering::AsmOperandInfoVector TargetConstraints =
5819 TLI.ParseConstraints(DAG.getSubtarget().getRegisterInfo(), CS);
Evan Chengd26fc5e2011-05-06 20:52:23 +00005820
John Thompson1094c802010-09-13 18:15:37 +00005821 bool hasMemory = false;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005822
Dan Gohman575fad32008-09-03 16:12:24 +00005823 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5824 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompson1094c802010-09-13 18:15:37 +00005825 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5826 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohman575fad32008-09-03 16:12:24 +00005827 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005828
Patrik Hagglundf9934612012-12-19 15:19:11 +00005829 MVT OpVT = MVT::Other;
Dan Gohman575fad32008-09-03 16:12:24 +00005830
5831 // Compute the value type for each operand.
5832 switch (OpInfo.Type) {
5833 case InlineAsm::isOutput:
5834 // Indirect outputs just consume an argument.
5835 if (OpInfo.isIndirect) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005836 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005837 break;
5838 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005839
Dan Gohman575fad32008-09-03 16:12:24 +00005840 // The return value of the call is this value. As such, there is no
5841 // corresponding argument.
Nick Lewyckyf40df1d2011-09-30 22:19:53 +00005842 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattner229907c2011-07-18 04:54:35 +00005843 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Eric Christopher58a24612014-10-08 09:50:54 +00005844 OpVT = TLI.getSimpleValueType(STy->getElementType(ResNo));
Dan Gohman575fad32008-09-03 16:12:24 +00005845 } else {
5846 assert(ResNo == 0 && "Asm only has one result!");
Eric Christopher58a24612014-10-08 09:50:54 +00005847 OpVT = TLI.getSimpleValueType(CS.getType());
Dan Gohman575fad32008-09-03 16:12:24 +00005848 }
5849 ++ResNo;
5850 break;
5851 case InlineAsm::isInput:
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005852 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohman575fad32008-09-03 16:12:24 +00005853 break;
5854 case InlineAsm::isClobber:
5855 // Nothing to do.
5856 break;
5857 }
5858
5859 // If this is an input or an indirect output, process the call argument.
5860 // BasicBlocks are labels, currently appearing only in asm's.
5861 if (OpInfo.CallOperandVal) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005862 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005863 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner3b1833c2008-10-17 17:05:25 +00005864 } else {
Dan Gohman575fad32008-09-03 16:12:24 +00005865 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohman575fad32008-09-03 16:12:24 +00005866 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005867
Eric Christopher58a24612014-10-08 09:50:54 +00005868 OpVT =
5869 OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, DL).getSimpleVT();
Dan Gohman575fad32008-09-03 16:12:24 +00005870 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005871
Dan Gohman575fad32008-09-03 16:12:24 +00005872 OpInfo.ConstraintVT = OpVT;
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005873
John Thompson1094c802010-09-13 18:15:37 +00005874 // Indirect operand accesses access memory.
5875 if (OpInfo.isIndirect)
5876 hasMemory = true;
5877 else {
5878 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005879 TargetLowering::ConstraintType
Eric Christopher58a24612014-10-08 09:50:54 +00005880 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompson1094c802010-09-13 18:15:37 +00005881 if (CType == TargetLowering::C_Memory) {
5882 hasMemory = true;
5883 break;
5884 }
5885 }
5886 }
Chris Lattner160e8ab2008-10-18 18:49:30 +00005887 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005888
John Thompson1094c802010-09-13 18:15:37 +00005889 SDValue Chain, Flag;
5890
5891 // We won't need to flush pending loads if this asm doesn't touch
5892 // memory and is nonvolatile.
5893 if (hasMemory || IA->hasSideEffects())
5894 Chain = getRoot();
5895 else
5896 Chain = DAG.getRoot();
5897
Chris Lattner160e8ab2008-10-18 18:49:30 +00005898 // Second pass over the constraints: compute which constraint option to use
5899 // and assign registers to constraints that want a specific physreg.
John Thompson1094c802010-09-13 18:15:37 +00005900 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner160e8ab2008-10-18 18:49:30 +00005901 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005902
John Thompson8118ef82010-09-24 22:24:05 +00005903 // If this is an output operand with a matching input operand, look up the
5904 // matching input. If their types mismatch, e.g. one is an integer, the
5905 // other is floating point, or their sizes are different, flag it as an
5906 // error.
5907 if (OpInfo.hasMatchingInput()) {
5908 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00005909
John Thompson8118ef82010-09-24 22:24:05 +00005910 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher11e4df72015-02-26 22:38:43 +00005911 const TargetRegisterInfo *TRI = DAG.getSubtarget().getRegisterInfo();
5912 std::pair<unsigned, const TargetRegisterClass *> MatchRC =
5913 TLI.getRegForInlineAsmConstraint(TRI, OpInfo.ConstraintCode,
5914 OpInfo.ConstraintVT);
5915 std::pair<unsigned, const TargetRegisterClass *> InputRC =
5916 TLI.getRegForInlineAsmConstraint(TRI, Input.ConstraintCode,
5917 Input.ConstraintVT);
John Thompson8118ef82010-09-24 22:24:05 +00005918 if ((OpInfo.ConstraintVT.isInteger() !=
5919 Input.ConstraintVT.isInteger()) ||
Eric Christopher92464be2011-07-14 20:13:52 +00005920 (MatchRC.second != InputRC.second)) {
John Thompson8118ef82010-09-24 22:24:05 +00005921 report_fatal_error("Unsupported asm: input constraint"
5922 " with a matching output constraint of"
5923 " incompatible type!");
5924 }
5925 Input.ConstraintVT = OpInfo.ConstraintVT;
5926 }
5927 }
5928
Dan Gohman575fad32008-09-03 16:12:24 +00005929 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00005930 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohman575fad32008-09-03 16:12:24 +00005931
Eric Christopher0cb6fd92013-01-11 18:12:39 +00005932 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5933 OpInfo.Type == InlineAsm::isClobber)
5934 continue;
5935
Dan Gohman575fad32008-09-03 16:12:24 +00005936 // If this is a memory input, and if the operand is not indirect, do what we
5937 // need to to provide an address for the memory input.
5938 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5939 !OpInfo.isIndirect) {
Evan Chengd26fc5e2011-05-06 20:52:23 +00005940 assert((OpInfo.isMultipleAlternative ||
5941 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00005942 "Can only indirectify direct input operands!");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005943
Dan Gohman575fad32008-09-03 16:12:24 +00005944 // Memory operands really want the address of the value. If we don't have
5945 // an indirect input, put it in the constpool if we can, otherwise spill
5946 // it to a stack slot.
Eric Christopherfbff0e42011-06-03 17:21:23 +00005947 // TODO: This isn't quite right. We need to handle these according to
5948 // the addressing mode that the constraint wants. Also, this may take
5949 // an additional register for the computation and we don't want that
5950 // either.
Eric Christopher0713a9d2011-06-08 23:55:35 +00005951
Dan Gohman575fad32008-09-03 16:12:24 +00005952 // If the operand is a float, integer, or vector constant, spill to a
5953 // constant pool entry to get its address.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00005954 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohman575fad32008-09-03 16:12:24 +00005955 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattner0256be92012-01-27 03:08:05 +00005956 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohman575fad32008-09-03 16:12:24 +00005957 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
Eric Christopher58a24612014-10-08 09:50:54 +00005958 TLI.getPointerTy());
Dan Gohman575fad32008-09-03 16:12:24 +00005959 } else {
5960 // Otherwise, create a stack slot and emit a store to it before the
5961 // asm.
Chris Lattner229907c2011-07-18 04:54:35 +00005962 Type *Ty = OpVal->getType();
Eric Christopher58a24612014-10-08 09:50:54 +00005963 uint64_t TySize = TLI.getDataLayout()->getTypeAllocSize(Ty);
5964 unsigned Align = TLI.getDataLayout()->getPrefTypeAlignment(Ty);
Dan Gohman575fad32008-09-03 16:12:24 +00005965 MachineFunction &MF = DAG.getMachineFunction();
David Greene1fbe0542009-11-12 20:49:22 +00005966 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Eric Christopher58a24612014-10-08 09:50:54 +00005967 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Andrew Trickef9de2a2013-05-25 02:42:55 +00005968 Chain = DAG.getStore(Chain, getCurSDLoc(),
Chris Lattner1ffcf522010-09-21 16:36:31 +00005969 OpInfo.CallOperand, StackSlot,
5970 MachinePointerInfo::getFixedStack(SSFI),
David Greene39c6d012010-02-15 17:00:31 +00005971 false, false, 0);
Dan Gohman575fad32008-09-03 16:12:24 +00005972 OpInfo.CallOperand = StackSlot;
5973 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005974
Dan Gohman575fad32008-09-03 16:12:24 +00005975 // There is no longer a Value* corresponding to this operand.
Craig Topperc0196b12014-04-14 00:51:57 +00005976 OpInfo.CallOperandVal = nullptr;
Bill Wendlingac087582009-12-22 01:25:10 +00005977
Dan Gohman575fad32008-09-03 16:12:24 +00005978 // It is now an indirect operand.
5979 OpInfo.isIndirect = true;
5980 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005981
Dan Gohman575fad32008-09-03 16:12:24 +00005982 // If this constraint is for a specific register, allocate it before
5983 // anything else.
5984 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Eric Christopher58a24612014-10-08 09:50:54 +00005985 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Dan Gohman575fad32008-09-03 16:12:24 +00005986 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005987
Dan Gohman575fad32008-09-03 16:12:24 +00005988 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattneref890172008-10-17 16:21:11 +00005989 // to register class operands.
Dan Gohman575fad32008-09-03 16:12:24 +00005990 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5991 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005992
Dan Gohman575fad32008-09-03 16:12:24 +00005993 // C_Register operands have already been allocated, Other/Memory don't need
5994 // to be.
5995 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Eric Christopher58a24612014-10-08 09:50:54 +00005996 GetRegistersForValue(DAG, TLI, getCurSDLoc(), OpInfo);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00005997 }
5998
Dan Gohman575fad32008-09-03 16:12:24 +00005999 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6000 std::vector<SDValue> AsmNodeOperands;
6001 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6002 AsmNodeOperands.push_back(
Dan Gohmanfeeced42010-01-04 21:00:54 +00006003 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
Eric Christopher58a24612014-10-08 09:50:54 +00006004 TLI.getPointerTy()));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006005
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006006 // If we have a !srcloc metadata node associated with it, we want to attach
6007 // this to the ultimately generated inline asm machineinstr. To do this, we
6008 // pass in the third operand as this (potentially null) inline asm MDNode.
Duncan P. N. Exon Smithde36e802014-11-11 21:30:22 +00006009 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006010 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006011
Chad Rosier9e1274f2012-10-30 19:11:54 +00006012 // Remember the HasSideEffect, AlignStack, AsmDialect, MayLoad and MayStore
6013 // bits as operand 3.
Evan Cheng6eb516d2011-01-07 23:50:32 +00006014 unsigned ExtraInfo = 0;
6015 if (IA->hasSideEffects())
6016 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6017 if (IA->isAlignStack())
6018 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
Chad Rosiercbd2a192012-09-05 22:17:43 +00006019 // Set the asm dialect.
Chad Rosiere53314f2012-09-05 22:40:13 +00006020 ExtraInfo |= IA->getDialect() * InlineAsm::Extra_AsmDialect;
Chad Rosier9e1274f2012-10-30 19:11:54 +00006021
6022 // Determine if this InlineAsm MayLoad or MayStore based on the constraints.
6023 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
6024 TargetLowering::AsmOperandInfo &OpInfo = TargetConstraints[i];
6025
6026 // Compute the constraint code and ConstraintType to use.
Eric Christopher58a24612014-10-08 09:50:54 +00006027 TLI.ComputeConstraintToUse(OpInfo, SDValue());
Chad Rosier9e1274f2012-10-30 19:11:54 +00006028
Chad Rosier86f60502012-10-30 20:01:12 +00006029 // Ideally, we would only check against memory constraints. However, the
6030 // meaning of an other constraint can be target-specific and we can't easily
6031 // reason about it. Therefore, be conservative and set MayLoad/MayStore
6032 // for other constriants as well.
Chad Rosier9e1274f2012-10-30 19:11:54 +00006033 if (OpInfo.ConstraintType == TargetLowering::C_Memory ||
6034 OpInfo.ConstraintType == TargetLowering::C_Other) {
6035 if (OpInfo.Type == InlineAsm::isInput)
6036 ExtraInfo |= InlineAsm::Extra_MayLoad;
6037 else if (OpInfo.Type == InlineAsm::isOutput)
6038 ExtraInfo |= InlineAsm::Extra_MayStore;
Eric Christopher0cb6fd92013-01-11 18:12:39 +00006039 else if (OpInfo.Type == InlineAsm::isClobber)
6040 ExtraInfo |= (InlineAsm::Extra_MayLoad | InlineAsm::Extra_MayStore);
Chad Rosier9e1274f2012-10-30 19:11:54 +00006041 }
6042 }
6043
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006044 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo, getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006045 TLI.getPointerTy()));
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006046
Dan Gohman575fad32008-09-03 16:12:24 +00006047 // Loop over all of the inputs, copying the operand values into the
6048 // appropriate registers and processing the output regs.
6049 RegsForValue RetValRegs;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006050
Dan Gohman575fad32008-09-03 16:12:24 +00006051 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6052 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006053
Dan Gohman575fad32008-09-03 16:12:24 +00006054 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6055 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6056
6057 switch (OpInfo.Type) {
6058 case InlineAsm::isOutput: {
6059 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6060 OpInfo.ConstraintType != TargetLowering::C_Register) {
6061 // Memory output, or 'other' output (e.g. 'X' constraint).
6062 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6063
Daniel Sanders60f1db02015-03-13 12:45:09 +00006064 unsigned ConstraintID =
6065 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6066 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6067 "Failed to convert memory constraint code to constraint id.");
6068
Dan Gohman575fad32008-09-03 16:12:24 +00006069 // Add information to the INLINEASM node to know about this output.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006070 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006071 OpFlags = InlineAsm::getFlagWordForMem(OpFlags, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006072 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags, getCurSDLoc(),
6073 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006074 AsmNodeOperands.push_back(OpInfo.CallOperand);
6075 break;
6076 }
6077
6078 // Otherwise, this is a register or register class output.
6079
6080 // Copy the output from the appropriate register. Find a register that
6081 // we can use.
Chris Lattner6b77a072012-01-03 23:51:01 +00006082 if (OpInfo.AssignedRegs.Regs.empty()) {
6083 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006084 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006085 "couldn't allocate output register for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006086 Twine(OpInfo.ConstraintCode) + "'");
6087 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006088 }
Dan Gohman575fad32008-09-03 16:12:24 +00006089
6090 // If this is an indirect operand, store through the pointer after the
6091 // asm.
6092 if (OpInfo.isIndirect) {
6093 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6094 OpInfo.CallOperandVal));
6095 } else {
6096 // This is the result value of the call.
Benjamin Kramerccce8ba2010-01-05 13:12:22 +00006097 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohman575fad32008-09-03 16:12:24 +00006098 // Concatenate this output onto the outputs list.
6099 RetValRegs.append(OpInfo.AssignedRegs);
6100 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006101
Dan Gohman575fad32008-09-03 16:12:24 +00006102 // Add information to the INLINEASM node to know that this register is
6103 // set.
Eric Christopher029af152013-07-30 22:50:44 +00006104 OpInfo.AssignedRegs
6105 .AddInlineAsmOperands(OpInfo.isEarlyClobber
6106 ? InlineAsm::Kind_RegDefEarlyClobber
6107 : InlineAsm::Kind_RegDef,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006108 false, 0, getCurSDLoc(), DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006109 break;
6110 }
6111 case InlineAsm::isInput: {
6112 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006113
Chris Lattner860df6e2008-10-17 16:47:46 +00006114 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohman575fad32008-09-03 16:12:24 +00006115 // If this is required to match an output register we have already set,
6116 // just use its register.
Chris Lattneref890172008-10-17 16:21:11 +00006117 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006118
Dan Gohman575fad32008-09-03 16:12:24 +00006119 // Scan until we find the definition we already emitted of this operand.
6120 // When we find it, create a RegsForValue operand.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006121 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohman575fad32008-09-03 16:12:24 +00006122 for (; OperandNo; --OperandNo) {
6123 // Advance to the next operand.
Evan Cheng2e559232009-03-20 18:03:34 +00006124 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006125 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006126 assert((InlineAsm::isRegDefKind(OpFlag) ||
6127 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6128 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng2e559232009-03-20 18:03:34 +00006129 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohman575fad32008-09-03 16:12:24 +00006130 }
6131
Evan Cheng2e559232009-03-20 18:03:34 +00006132 unsigned OpFlag =
Dan Gohmaneffb8942008-09-12 16:56:44 +00006133 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006134 if (InlineAsm::isRegDefKind(OpFlag) ||
6135 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng2e559232009-03-20 18:03:34 +00006136 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner3c65a832010-04-08 00:09:16 +00006137 if (OpInfo.isIndirect) {
6138 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman7c0303a2010-04-19 22:41:47 +00006139 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006140 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6141 " don't know how to handle tied "
6142 "indirect register inputs");
6143 return;
Chris Lattner3c65a832010-04-08 00:09:16 +00006144 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006145
Dan Gohman575fad32008-09-03 16:12:24 +00006146 RegsForValue MatchedRegs;
Dan Gohman575fad32008-09-03 16:12:24 +00006147 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00006148 MVT RegVT = AsmNodeOperands[CurOp+1].getSimpleValueType();
Evan Cheng968c3b02009-03-23 08:01:15 +00006149 MatchedRegs.RegVTs.push_back(RegVT);
6150 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng2e559232009-03-20 18:03:34 +00006151 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Chad Rosier108d5a62013-04-24 22:53:10 +00006152 i != e; ++i) {
Eric Christopher58a24612014-10-08 09:50:54 +00006153 if (const TargetRegisterClass *RC = TLI.getRegClassFor(RegVT))
Chad Rosier108d5a62013-04-24 22:53:10 +00006154 MatchedRegs.Regs.push_back(RegInfo.createVirtualRegister(RC));
6155 else {
6156 LLVMContext &Ctx = *DAG.getContext();
Eric Christophere6656ac2013-07-31 01:26:24 +00006157 Ctx.emitError(CS.getInstruction(),
6158 "inline asm error: This value"
Chad Rosier108d5a62013-04-24 22:53:10 +00006159 " type register class is not natively supported!");
Eric Christophere6656ac2013-07-31 01:26:24 +00006160 return;
Chad Rosier108d5a62013-04-24 22:53:10 +00006161 }
6162 }
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006163 SDLoc dl = getCurSDLoc();
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006164 // Use the produced MatchedRegs object to
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006165 MatchedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006166 Chain, &Flag, CS.getInstruction());
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006167 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006168 true, OpInfo.getMatchedOperand(), dl,
Bill Wendling78c5b7a2010-03-02 01:55:18 +00006169 DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006170 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006171 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006172
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006173 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6174 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6175 "Unexpected number of operands");
6176 // Add information to the INLINEASM node to know about this input.
6177 // See InlineAsm.h isUseOperandTiedToDef.
Daniel Sanders60f1db02015-03-13 12:45:09 +00006178 OpFlag = InlineAsm::convertMemFlagWordToMatchingFlagWord(OpFlag);
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006179 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6180 OpInfo.getMatchedOperand());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006181 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag, getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006182 TLI.getPointerTy()));
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006183 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6184 break;
Dan Gohman575fad32008-09-03 16:12:24 +00006185 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006186
Dale Johannesencaca5482010-07-13 20:17:05 +00006187 // Treat indirect 'X' constraint as memory.
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006188 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6189 OpInfo.isIndirect)
Dale Johannesencaca5482010-07-13 20:17:05 +00006190 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006191
Dale Johannesencaca5482010-07-13 20:17:05 +00006192 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohman575fad32008-09-03 16:12:24 +00006193 std::vector<SDValue> Ops;
Eric Christopher58a24612014-10-08 09:50:54 +00006194 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Bill Wendlinga3cd3502013-06-19 21:36:55 +00006195 Ops, DAG);
Chris Lattner6b77a072012-01-03 23:51:01 +00006196 if (Ops.empty()) {
6197 LLVMContext &Ctx = *DAG.getContext();
6198 Ctx.emitError(CS.getInstruction(),
6199 "invalid operand for inline asm constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006200 Twine(OpInfo.ConstraintCode) + "'");
6201 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006202 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006203
Dan Gohman575fad32008-09-03 16:12:24 +00006204 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006205 unsigned ResOpType =
6206 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006207 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006208 getCurSDLoc(),
Eric Christopher58a24612014-10-08 09:50:54 +00006209 TLI.getPointerTy()));
Dan Gohman575fad32008-09-03 16:12:24 +00006210 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6211 break;
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006212 }
Michael J. Spencerd3ea25e2010-10-16 08:25:21 +00006213
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006214 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohman575fad32008-09-03 16:12:24 +00006215 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
Eric Christopher58a24612014-10-08 09:50:54 +00006216 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
Dan Gohman575fad32008-09-03 16:12:24 +00006217 "Memory operands expect pointer values");
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006218
Daniel Sanders60f1db02015-03-13 12:45:09 +00006219 unsigned ConstraintID =
6220 TLI.getInlineAsmMemConstraint(OpInfo.ConstraintCode);
6221 assert(ConstraintID != InlineAsm::Constraint_Unknown &&
6222 "Failed to convert memory constraint code to constraint id.");
6223
Dan Gohman575fad32008-09-03 16:12:24 +00006224 // Add information to the INLINEASM node to know about this input.
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006225 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Daniel Sanders60f1db02015-03-13 12:45:09 +00006226 ResOpType = InlineAsm::getFlagWordForMem(ResOpType, ConstraintID);
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006227 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
6228 getCurSDLoc(),
6229 MVT::i32));
Dan Gohman575fad32008-09-03 16:12:24 +00006230 AsmNodeOperands.push_back(InOperandVal);
6231 break;
6232 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006233
Dan Gohman575fad32008-09-03 16:12:24 +00006234 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6235 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6236 "Unknown constraint type!");
Eric Christopherdd8638f2012-07-02 21:16:43 +00006237
6238 // TODO: Support this.
6239 if (OpInfo.isIndirect) {
6240 LLVMContext &Ctx = *DAG.getContext();
6241 Ctx.emitError(CS.getInstruction(),
6242 "Don't know how to handle indirect register inputs yet "
Eric Christophere6656ac2013-07-31 01:26:24 +00006243 "for constraint '" +
6244 Twine(OpInfo.ConstraintCode) + "'");
6245 return;
Eric Christopherdd8638f2012-07-02 21:16:43 +00006246 }
Dan Gohman575fad32008-09-03 16:12:24 +00006247
6248 // Copy the input into the appropriate registers.
Chris Lattner6b77a072012-01-03 23:51:01 +00006249 if (OpInfo.AssignedRegs.Regs.empty()) {
6250 LLVMContext &Ctx = *DAG.getContext();
Stephen Lincfe7f352013-07-08 00:37:03 +00006251 Ctx.emitError(CS.getInstruction(),
Chris Lattner6b77a072012-01-03 23:51:01 +00006252 "couldn't allocate input reg for constraint '" +
Eric Christophere6656ac2013-07-31 01:26:24 +00006253 Twine(OpInfo.ConstraintCode) + "'");
6254 return;
Chris Lattner6b77a072012-01-03 23:51:01 +00006255 }
Dan Gohman575fad32008-09-03 16:12:24 +00006256
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006257 SDLoc dl = getCurSDLoc();
6258
6259 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, dl,
Bill Wendling5def8912012-09-26 06:16:18 +00006260 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006261
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006262 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006263 dl, DAG, AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006264 break;
6265 }
6266 case InlineAsm::isClobber: {
6267 // Add the clobbered value to the operand list, so that the register
6268 // allocator is aware that the physreg got clobbered.
6269 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesen537a3022011-06-27 04:08:33 +00006270 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006271 false, 0, getCurSDLoc(), DAG,
Bill Wendlingac087582009-12-22 01:25:10 +00006272 AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006273 break;
6274 }
6275 }
6276 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006277
Chris Lattner3b9f02a2010-04-07 05:20:54 +00006278 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesen4d887f7c2010-07-02 20:16:09 +00006279 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohman575fad32008-09-03 16:12:24 +00006280 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006281
Andrew Trickef9de2a2013-05-25 02:42:55 +00006282 Chain = DAG.getNode(ISD::INLINEASM, getCurSDLoc(),
Craig Topper48d114b2014-04-26 18:35:24 +00006283 DAG.getVTList(MVT::Other, MVT::Glue), AsmNodeOperands);
Dan Gohman575fad32008-09-03 16:12:24 +00006284 Flag = Chain.getValue(1);
6285
6286 // If this asm returns a register value, copy the result from that register
6287 // and set it as the value of the call.
6288 if (!RetValRegs.Regs.empty()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006289 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006290 Chain, &Flag, CS.getInstruction());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006291
Chris Lattner160e8ab2008-10-18 18:49:30 +00006292 // FIXME: Why don't we do this for inline asms with MRVs?
6293 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Eric Christopher58a24612014-10-08 09:50:54 +00006294 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006295
Chris Lattner160e8ab2008-10-18 18:49:30 +00006296 // If any of the results of the inline asm is a vector, it may have the
6297 // wrong width/num elts. This can happen for register classes that can
6298 // contain multiple different value types. The preg or vreg allocated may
6299 // not have the same VT as was expected. Convert it to the right type
6300 // with bit_convert.
6301 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006302 Val = DAG.getNode(ISD::BITCAST, getCurSDLoc(),
Dale Johannesened255b32009-01-30 01:34:22 +00006303 ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006304
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006305 } else if (ResultType != Val.getValueType() &&
Chris Lattner160e8ab2008-10-18 18:49:30 +00006306 ResultType.isInteger() && Val.getValueType().isInteger()) {
6307 // If a result value was tied to an input value, the computed result may
6308 // have a wider width than the expected result. Extract the relevant
6309 // portion.
Andrew Trickef9de2a2013-05-25 02:42:55 +00006310 Val = DAG.getNode(ISD::TRUNCATE, getCurSDLoc(), ResultType, Val);
Dan Gohman6de25562008-10-18 01:03:45 +00006311 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006312
Chris Lattner160e8ab2008-10-18 18:49:30 +00006313 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner052092b2008-10-17 17:52:49 +00006314 }
Dan Gohman6de25562008-10-18 01:03:45 +00006315
Dan Gohman575fad32008-09-03 16:12:24 +00006316 setValue(CS.getInstruction(), Val);
Dale Johannesen83593f42009-04-14 00:56:56 +00006317 // Don't need to use this as a chain in this case.
6318 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6319 return;
Dan Gohman575fad32008-09-03 16:12:24 +00006320 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006321
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006322 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006323
Dan Gohman575fad32008-09-03 16:12:24 +00006324 // Process indirect outputs, first output all of the flagged copies out of
6325 // physregs.
6326 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6327 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006328 const Value *Ptr = IndirectStoresToEmit[i].second;
Andrew Trickef9de2a2013-05-25 02:42:55 +00006329 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurSDLoc(),
Bill Wendling81406f62012-09-26 04:04:19 +00006330 Chain, &Flag, IA);
Dan Gohman575fad32008-09-03 16:12:24 +00006331 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6332 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006333
Dan Gohman575fad32008-09-03 16:12:24 +00006334 // Emit the non-flagged stores from the physregs.
6335 SmallVector<SDValue, 8> OutChains;
Bill Wendlingac087582009-12-22 01:25:10 +00006336 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006337 SDValue Val = DAG.getStore(Chain, getCurSDLoc(),
Bill Wendlingac087582009-12-22 01:25:10 +00006338 StoresToEmit[i].first,
6339 getValue(StoresToEmit[i].second),
Chris Lattnera4f19972010-09-21 18:58:22 +00006340 MachinePointerInfo(StoresToEmit[i].second),
David Greene39c6d012010-02-15 17:00:31 +00006341 false, false, 0);
Bill Wendlingac087582009-12-22 01:25:10 +00006342 OutChains.push_back(Val);
Bill Wendlingac087582009-12-22 01:25:10 +00006343 }
6344
Dan Gohman575fad32008-09-03 16:12:24 +00006345 if (!OutChains.empty())
Craig Topper48d114b2014-04-26 18:35:24 +00006346 Chain = DAG.getNode(ISD::TokenFactor, getCurSDLoc(), MVT::Other, OutChains);
Bill Wendlingac087582009-12-22 01:25:10 +00006347
Dan Gohman575fad32008-09-03 16:12:24 +00006348 DAG.setRoot(Chain);
6349}
6350
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006351void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006352 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006353 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006354 getValue(I.getArgOperand(0)),
6355 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006356}
6357
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006358void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Eric Christopher58a24612014-10-08 09:50:54 +00006359 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6360 const DataLayout &DL = *TLI.getDataLayout();
6361 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurSDLoc(),
Dale Johannesen3a09f552009-02-03 23:04:43 +00006362 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolaa76eccf2010-07-11 04:01:49 +00006363 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola5f57f462014-02-21 18:34:28 +00006364 DL.getABITypeAlignment(I.getType()));
Dan Gohman575fad32008-09-03 16:12:24 +00006365 setValue(&I, V);
6366 DAG.setRoot(V.getValue(1));
6367}
6368
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006369void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006370 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006371 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006372 getValue(I.getArgOperand(0)),
6373 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohman575fad32008-09-03 16:12:24 +00006374}
6375
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006376void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Andrew Trickef9de2a2013-05-25 02:42:55 +00006377 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurSDLoc(),
Bill Wendling91313062009-12-23 00:44:51 +00006378 MVT::Other, getRoot(),
Gabor Greifeba0be72010-06-25 09:38:13 +00006379 getValue(I.getArgOperand(0)),
6380 getValue(I.getArgOperand(1)),
6381 DAG.getSrcValue(I.getArgOperand(0)),
6382 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohman575fad32008-09-03 16:12:24 +00006383}
6384
Andrew Trick74f4c742013-10-31 17:18:24 +00006385/// \brief Lower an argument list according to the target calling convention.
6386///
6387/// \return A tuple of <return-value, token-chain>
6388///
6389/// This is a helper for lowering intrinsics that follow a target calling
6390/// convention or require stack pointer adjustment. Only a subset of the
6391/// intrinsic's operands need to participate in the calling convention.
6392std::pair<SDValue, SDValue>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006393SelectionDAGBuilder::lowerCallOperands(ImmutableCallSite CS, unsigned ArgIdx,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006394 unsigned NumArgs, SDValue Callee,
Sanjoy Das84153c42015-05-05 23:06:52 +00006395 Type *ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006396 MachineBasicBlock *LandingPad,
6397 bool IsPatchPoint) {
Andrew Trick74f4c742013-10-31 17:18:24 +00006398 TargetLowering::ArgListTy Args;
6399 Args.reserve(NumArgs);
6400
6401 // Populate the argument list.
6402 // Attributes for args start at offset 1, after the return attribute.
Andrew Trick74f4c742013-10-31 17:18:24 +00006403 for (unsigned ArgI = ArgIdx, ArgE = ArgIdx + NumArgs, AttrI = ArgIdx + 1;
6404 ArgI != ArgE; ++ArgI) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006405 const Value *V = CS->getOperand(ArgI);
Andrew Trick74f4c742013-10-31 17:18:24 +00006406
6407 assert(!V->getType()->isEmptyTy() && "Empty type passed to intrinsic.");
6408
6409 TargetLowering::ArgListEntry Entry;
6410 Entry.Node = getValue(V);
6411 Entry.Ty = V->getType();
6412 Entry.setAttributes(&CS, AttrI);
6413 Args.push_back(Entry);
6414 }
6415
Saleem Abdulrasoolf3a5a5c2014-05-17 21:50:17 +00006416 TargetLowering::CallLoweringInfo CLI(DAG);
6417 CLI.setDebugLoc(getCurSDLoc()).setChain(getRoot())
Sanjoy Das84153c42015-05-05 23:06:52 +00006418 .setCallee(CS.getCallingConv(), ReturnTy, Callee, std::move(Args), NumArgs)
Hal Finkel0ad96c82015-01-13 17:48:04 +00006419 .setDiscardResult(CS->use_empty()).setIsPatchPoint(IsPatchPoint);
Andrew Trick74f4c742013-10-31 17:18:24 +00006420
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006421 return lowerInvokable(CLI, LandingPad);
Andrew Trick74f4c742013-10-31 17:18:24 +00006422}
6423
Andrew Trick4a1abb72013-11-22 19:07:36 +00006424/// \brief Add a stack map intrinsic call's live variable operands to a stackmap
6425/// or patchpoint target node's operand list.
Andrew Trick391dbad2013-11-26 02:03:25 +00006426///
6427/// Constants are converted to TargetConstants purely as an optimization to
6428/// avoid constant materialization and register allocation.
6429///
6430/// FrameIndex operands are converted to TargetFrameIndex so that ISEL does not
6431/// generate addess computation nodes, and so ExpandISelPseudo can convert the
6432/// TargetFrameIndex into a DirectMemRefOp StackMap location. This avoids
6433/// address materialization and register allocation, but may also be required
6434/// for correctness. If a StackMap (or PatchPoint) intrinsic directly uses an
6435/// alloca in the entry block, then the runtime may assume that the alloca's
6436/// StackMap location can be read immediately after compilation and that the
6437/// location is valid at any point during execution (this is similar to the
6438/// assumption made by the llvm.gcroot intrinsic). If the alloca's location were
6439/// only available in a register, then the runtime would need to trap when
6440/// execution reaches the StackMap in order to read the alloca's location.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006441static void addStackMapLiveVars(ImmutableCallSite CS, unsigned StartIdx,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006442 SDLoc DL, SmallVectorImpl<SDValue> &Ops,
Andrew Trick4a1abb72013-11-22 19:07:36 +00006443 SelectionDAGBuilder &Builder) {
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006444 for (unsigned i = StartIdx, e = CS.arg_size(); i != e; ++i) {
6445 SDValue OpVal = Builder.getValue(CS.getArgument(i));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006446 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(OpVal)) {
6447 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006448 Builder.DAG.getTargetConstant(StackMaps::ConstantOp, DL, MVT::i64));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006449 Ops.push_back(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006450 Builder.DAG.getTargetConstant(C->getSExtValue(), DL, MVT::i64));
Andrew Trick391dbad2013-11-26 02:03:25 +00006451 } else if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(OpVal)) {
6452 const TargetLowering &TLI = Builder.DAG.getTargetLoweringInfo();
6453 Ops.push_back(
6454 Builder.DAG.getTargetFrameIndex(FI->getIndex(), TLI.getPointerTy()));
Andrew Trick4a1abb72013-11-22 19:07:36 +00006455 } else
6456 Ops.push_back(OpVal);
6457 }
6458}
6459
Andrew Trick74f4c742013-10-31 17:18:24 +00006460/// \brief Lower llvm.experimental.stackmap directly to its target opcode.
6461void SelectionDAGBuilder::visitStackmap(const CallInst &CI) {
6462 // void @llvm.experimental.stackmap(i32 <id>, i32 <numShadowBytes>,
6463 // [live variables...])
6464
6465 assert(CI.getType()->isVoidTy() && "Stackmap cannot return a value.");
6466
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006467 SDValue Chain, InFlag, Callee, NullPtr;
6468 SmallVector<SDValue, 32> Ops;
Andrew Trick74f4c742013-10-31 17:18:24 +00006469
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006470 SDLoc DL = getCurSDLoc();
6471 Callee = getValue(CI.getCalledValue());
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006472 NullPtr = DAG.getIntPtrConstant(0, DL, true);
Andrew Trick74f4c742013-10-31 17:18:24 +00006473
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006474 // The stackmap intrinsic only records the live variables (the arguemnts
6475 // passed to it) and emits NOPS (if requested). Unlike the patchpoint
6476 // intrinsic, this won't be lowered to a function call. This means we don't
6477 // have to worry about calling conventions and target specific lowering code.
6478 // Instead we perform the call lowering right here.
6479 //
6480 // chain, flag = CALLSEQ_START(chain, 0)
6481 // chain, flag = STACKMAP(id, nbytes, ..., chain, flag)
6482 // chain, flag = CALLSEQ_END(chain, 0, 0, flag)
6483 //
6484 Chain = DAG.getCALLSEQ_START(getRoot(), NullPtr, DL);
6485 InFlag = Chain.getValue(1);
Andrew Trick74f4c742013-10-31 17:18:24 +00006486
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006487 // Add the <id> and <numBytes> constants.
6488 SDValue IDVal = getValue(CI.getOperand(PatchPointOpers::IDPos));
6489 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006490 cast<ConstantSDNode>(IDVal)->getZExtValue(), DL, MVT::i64));
Juergen Ributzkaaa30da32014-02-12 22:17:10 +00006491 SDValue NBytesVal = getValue(CI.getOperand(PatchPointOpers::NBytesPos));
6492 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006493 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), DL,
6494 MVT::i32));
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006495
Andrew Trick74f4c742013-10-31 17:18:24 +00006496 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006497 addStackMapLiveVars(&CI, 2, DL, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006498
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006499 // We are not pushing any register mask info here on the operands list,
6500 // because the stackmap doesn't clobber anything.
Andrew Trick74f4c742013-10-31 17:18:24 +00006501
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006502 // Push the chain and the glue flag.
6503 Ops.push_back(Chain);
6504 Ops.push_back(InFlag);
Andrew Trick74f4c742013-10-31 17:18:24 +00006505
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006506 // Create the STACKMAP node.
Andrew Trick74f4c742013-10-31 17:18:24 +00006507 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006508 SDNode *SM = DAG.getMachineNode(TargetOpcode::STACKMAP, DL, NodeTys, Ops);
6509 Chain = SDValue(SM, 0);
6510 InFlag = Chain.getValue(1);
Andrew Trick6664df12013-11-05 22:44:04 +00006511
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006512 Chain = DAG.getCALLSEQ_END(Chain, NullPtr, NullPtr, InFlag, DL);
Andrew Trick6664df12013-11-05 22:44:04 +00006513
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006514 // Stackmaps don't generate values, so nothing goes into the NodeMap.
Andrew Trick6664df12013-11-05 22:44:04 +00006515
Juergen Ributzkad1777cc2014-02-12 22:17:13 +00006516 // Set the root to the target-lowered call chain.
6517 DAG.setRoot(Chain);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006518
6519 // Inform the Frame Information that we have a stackmap in this function.
6520 FuncInfo.MF->getFrameInfo()->setHasStackMap();
Andrew Trick74f4c742013-10-31 17:18:24 +00006521}
6522
6523/// \brief Lower llvm.experimental.patchpoint directly to its target opcode.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006524void SelectionDAGBuilder::visitPatchpoint(ImmutableCallSite CS,
6525 MachineBasicBlock *LandingPad) {
Andrew Tricke8cba372013-12-13 18:37:10 +00006526 // void|i64 @llvm.experimental.patchpoint.void|i64(i64 <id>,
Andrew Trick561f2212013-11-14 06:54:10 +00006527 // i32 <numBytes>,
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006528 // i8* <target>,
6529 // i32 <numArgs>,
6530 // [Args...],
6531 // [live variables...])
Andrew Trick74f4c742013-10-31 17:18:24 +00006532
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006533 CallingConv::ID CC = CS.getCallingConv();
6534 bool IsAnyRegCC = CC == CallingConv::AnyReg;
6535 bool HasDef = !CS->getType()->isVoidTy();
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006536 SDLoc dl = getCurSDLoc();
Lang Hames65613a62015-04-22 06:02:31 +00006537 SDValue Callee = getValue(CS->getOperand(PatchPointOpers::TargetPos));
6538
6539 // Handle immediate and symbolic callees.
6540 if (auto* ConstCallee = dyn_cast<ConstantSDNode>(Callee))
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006541 Callee = DAG.getIntPtrConstant(ConstCallee->getZExtValue(), dl,
Lang Hames65613a62015-04-22 06:02:31 +00006542 /*isTarget=*/true);
6543 else if (auto* SymbolicCallee = dyn_cast<GlobalAddressSDNode>(Callee))
6544 Callee = DAG.getTargetGlobalAddress(SymbolicCallee->getGlobal(),
6545 SDLoc(SymbolicCallee),
6546 SymbolicCallee->getValueType(0));
Andrew Trick74f4c742013-10-31 17:18:24 +00006547
6548 // Get the real number of arguments participating in the call <numArgs>
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006549 SDValue NArgVal = getValue(CS.getArgument(PatchPointOpers::NArgPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006550 unsigned NumArgs = cast<ConstantSDNode>(NArgVal)->getZExtValue();
Andrew Trick74f4c742013-10-31 17:18:24 +00006551
6552 // Skip the four meta args: <id>, <numNopBytes>, <target>, <numArgs>
Andrew Tricka2428e02013-11-22 19:07:33 +00006553 // Intrinsics include all meta-operands up to but not including CC.
6554 unsigned NumMetaOpers = PatchPointOpers::CCPos;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006555 assert(CS.arg_size() >= NumMetaOpers + NumArgs &&
Andrew Trick74f4c742013-10-31 17:18:24 +00006556 "Not enough arguments provided to the patchpoint intrinsic");
6557
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006558 // For AnyRegCC the arguments are lowered later on manually.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006559 unsigned NumCallArgs = IsAnyRegCC ? 0 : NumArgs;
Sanjoy Das84153c42015-05-05 23:06:52 +00006560 Type *ReturnTy =
6561 IsAnyRegCC ? Type::getVoidTy(*DAG.getContext()) : CS->getType();
Andrew Trick74f4c742013-10-31 17:18:24 +00006562 std::pair<SDValue, SDValue> Result =
Sanjoy Das84153c42015-05-05 23:06:52 +00006563 lowerCallOperands(CS, NumMetaOpers, NumCallArgs, Callee, ReturnTy,
Hal Finkel0ad96c82015-01-13 17:48:04 +00006564 LandingPad, true);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006565
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006566 SDNode *CallEnd = Result.second.getNode();
6567 if (HasDef && (CallEnd->getOpcode() == ISD::CopyFromReg))
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006568 CallEnd = CallEnd->getOperand(0).getNode();
6569
Andrew Trick74f4c742013-10-31 17:18:24 +00006570 /// Get a call instruction from the call sequence chain.
6571 /// Tail calls are not allowed.
6572 assert(CallEnd->getOpcode() == ISD::CALLSEQ_END &&
6573 "Expected a callseq node.");
6574 SDNode *Call = CallEnd->getOperand(0).getNode();
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006575 bool HasGlue = Call->getGluedNode();
Andrew Trick74f4c742013-10-31 17:18:24 +00006576
6577 // Replace the target specific call node with the patchable intrinsic.
6578 SmallVector<SDValue, 8> Ops;
6579
Andrew Tricka2428e02013-11-22 19:07:33 +00006580 // Add the <id> and <numBytes> constants.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006581 SDValue IDVal = getValue(CS->getOperand(PatchPointOpers::IDPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006582 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006583 cast<ConstantSDNode>(IDVal)->getZExtValue(), dl, MVT::i64));
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006584 SDValue NBytesVal = getValue(CS->getOperand(PatchPointOpers::NBytesPos));
Andrew Tricka2428e02013-11-22 19:07:33 +00006585 Ops.push_back(DAG.getTargetConstant(
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006586 cast<ConstantSDNode>(NBytesVal)->getZExtValue(), dl,
6587 MVT::i32));
Andrew Tricka2428e02013-11-22 19:07:33 +00006588
Lang Hames65613a62015-04-22 06:02:31 +00006589 // Add the callee.
6590 Ops.push_back(Callee);
Andrew Trick74f4c742013-10-31 17:18:24 +00006591
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006592 // Adjust <numArgs> to account for any arguments that have been passed on the
6593 // stack instead.
Andrew Trick74f4c742013-10-31 17:18:24 +00006594 // Call Node: Chain, Target, {Args}, RegMask, [Glue]
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006595 unsigned NumCallRegArgs = Call->getNumOperands() - (HasGlue ? 4 : 3);
6596 NumCallRegArgs = IsAnyRegCC ? NumArgs : NumCallRegArgs;
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006597 Ops.push_back(DAG.getTargetConstant(NumCallRegArgs, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006598
6599 // Add the calling convention
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006600 Ops.push_back(DAG.getTargetConstant((unsigned)CC, dl, MVT::i32));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006601
6602 // Add the arguments we omitted previously. The register allocator should
6603 // place these in any free register.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006604 if (IsAnyRegCC)
Andrew Tricka2428e02013-11-22 19:07:33 +00006605 for (unsigned i = NumMetaOpers, e = NumMetaOpers + NumArgs; i != e; ++i)
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006606 Ops.push_back(getValue(CS.getArgument(i)));
Andrew Trick74f4c742013-10-31 17:18:24 +00006607
Andrew Tricka2428e02013-11-22 19:07:33 +00006608 // Push the arguments from the call instruction up to the register mask.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006609 SDNode::op_iterator e = HasGlue ? Call->op_end()-2 : Call->op_end()-1;
Benjamin Kramer6cd780f2015-02-17 15:29:18 +00006610 Ops.append(Call->op_begin() + 2, e);
Andrew Trick74f4c742013-10-31 17:18:24 +00006611
6612 // Push live variables for the stack map.
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006613 addStackMapLiveVars(CS, NumMetaOpers + NumArgs, dl, Ops, *this);
Andrew Trick74f4c742013-10-31 17:18:24 +00006614
6615 // Push the register mask info.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006616 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006617 Ops.push_back(*(Call->op_end()-2));
6618 else
6619 Ops.push_back(*(Call->op_end()-1));
6620
6621 // Push the chain (this is originally the first operand of the call, but
6622 // becomes now the last or second to last operand).
6623 Ops.push_back(*(Call->op_begin()));
6624
6625 // Push the glue flag (last operand).
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006626 if (HasGlue)
Andrew Trick74f4c742013-10-31 17:18:24 +00006627 Ops.push_back(*(Call->op_end()-1));
6628
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006629 SDVTList NodeTys;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006630 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006631 // Create the return types based on the intrinsic definition
6632 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6633 SmallVector<EVT, 3> ValueVTs;
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006634 ComputeValueVTs(TLI, CS->getType(), ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006635 assert(ValueVTs.size() == 1 && "Expected only one return value type.");
Andrew Trick6664df12013-11-05 22:44:04 +00006636
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006637 // There is always a chain and a glue type at the end
6638 ValueVTs.push_back(MVT::Other);
6639 ValueVTs.push_back(MVT::Glue);
Craig Topperabb4ac72014-04-16 06:10:51 +00006640 NodeTys = DAG.getVTList(ValueVTs);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006641 } else
6642 NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
6643
6644 // Replace the target specific call node with a PATCHPOINT node.
Andrew Trick6664df12013-11-05 22:44:04 +00006645 MachineSDNode *MN = DAG.getMachineNode(TargetOpcode::PATCHPOINT,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006646 dl, NodeTys, Ops);
Andrew Trick6664df12013-11-05 22:44:04 +00006647
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006648 // Update the NodeMap.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006649 if (HasDef) {
6650 if (IsAnyRegCC)
6651 setValue(CS.getInstruction(), SDValue(MN, 0));
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006652 else
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006653 setValue(CS.getInstruction(), Result.first);
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006654 }
Andrew Trick6664df12013-11-05 22:44:04 +00006655
6656 // Fixup the consumers of the intrinsic. The chain and glue may be used in the
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006657 // call sequence. Furthermore the location of the chain and glue can change
6658 // when the AnyReg calling convention is used and the intrinsic returns a
6659 // value.
Juergen Ributzkaad2363f2014-10-17 17:39:00 +00006660 if (IsAnyRegCC && HasDef) {
Juergen Ributzka9969d3e2013-11-08 23:28:16 +00006661 SDValue From[] = {SDValue(Call, 0), SDValue(Call, 1)};
6662 SDValue To[] = {SDValue(MN, 1), SDValue(MN, 2)};
6663 DAG.ReplaceAllUsesOfValuesWith(From, To, 2);
6664 } else
6665 DAG.ReplaceAllUsesWith(Call, MN);
Andrew Trick6664df12013-11-05 22:44:04 +00006666 DAG.DeleteNode(Call);
Juergen Ributzkae8294752013-12-14 06:53:06 +00006667
6668 // Inform the Frame Information that we have a patchpoint in this function.
6669 FuncInfo.MF->getFrameInfo()->setHasPatchPoint();
Andrew Trick74f4c742013-10-31 17:18:24 +00006670}
6671
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006672/// Returns an AttributeSet representing the attributes applied to the return
6673/// value of the given call.
6674static AttributeSet getReturnAttrs(TargetLowering::CallLoweringInfo &CLI) {
6675 SmallVector<Attribute::AttrKind, 2> Attrs;
6676 if (CLI.RetSExt)
6677 Attrs.push_back(Attribute::SExt);
6678 if (CLI.RetZExt)
6679 Attrs.push_back(Attribute::ZExt);
6680 if (CLI.IsInReg)
6681 Attrs.push_back(Attribute::InReg);
6682
6683 return AttributeSet::get(CLI.RetTy->getContext(), AttributeSet::ReturnIndex,
6684 Attrs);
6685}
6686
Dan Gohman575fad32008-09-03 16:12:24 +00006687/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006688/// implementation, which just calls LowerCall.
6689/// FIXME: When all targets are
6690/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohman575fad32008-09-03 16:12:24 +00006691std::pair<SDValue, SDValue>
Justin Holewinskiaa583972012-05-25 16:35:28 +00006692TargetLowering::LowerCallTo(TargetLowering::CallLoweringInfo &CLI) const {
Stephen Lin699808c2013-04-30 22:49:28 +00006693 // Handle the incoming return values from the call.
6694 CLI.Ins.clear();
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006695 Type *OrigRetTy = CLI.RetTy;
Stephen Lin699808c2013-04-30 22:49:28 +00006696 SmallVector<EVT, 4> RetTys;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006697 SmallVector<uint64_t, 4> Offsets;
6698 ComputeValueVTs(*this, CLI.RetTy, RetTys, &Offsets);
6699
6700 SmallVector<ISD::OutputArg, 4> Outs;
6701 GetReturnInfo(CLI.RetTy, getReturnAttrs(CLI), Outs, *this);
6702
6703 bool CanLowerReturn =
6704 this->CanLowerReturn(CLI.CallConv, CLI.DAG.getMachineFunction(),
6705 CLI.IsVarArg, Outs, CLI.RetTy->getContext());
6706
6707 SDValue DemoteStackSlot;
6708 int DemoteStackIdx = -100;
6709 if (!CanLowerReturn) {
6710 // FIXME: equivalent assert?
6711 // assert(!CS.hasInAllocaArgument() &&
6712 // "sret demotion is incompatible with inalloca");
6713 uint64_t TySize = getDataLayout()->getTypeAllocSize(CLI.RetTy);
6714 unsigned Align = getDataLayout()->getPrefTypeAlignment(CLI.RetTy);
6715 MachineFunction &MF = CLI.DAG.getMachineFunction();
6716 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
6717 Type *StackSlotPtrType = PointerType::getUnqual(CLI.RetTy);
6718
6719 DemoteStackSlot = CLI.DAG.getFrameIndex(DemoteStackIdx, getPointerTy());
6720 ArgListEntry Entry;
6721 Entry.Node = DemoteStackSlot;
6722 Entry.Ty = StackSlotPtrType;
6723 Entry.isSExt = false;
6724 Entry.isZExt = false;
6725 Entry.isInReg = false;
6726 Entry.isSRet = true;
6727 Entry.isNest = false;
6728 Entry.isByVal = false;
6729 Entry.isReturned = false;
6730 Entry.Alignment = Align;
6731 CLI.getArgs().insert(CLI.getArgs().begin(), Entry);
6732 CLI.RetTy = Type::getVoidTy(CLI.RetTy->getContext());
Ahmed Bougachae2bd5d32015-03-27 20:28:30 +00006733
6734 // sret demotion isn't compatible with tail-calls, since the sret argument
6735 // points into the callers stack frame.
6736 CLI.IsTailCall = false;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006737 } else {
6738 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6739 EVT VT = RetTys[I];
6740 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6741 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6742 for (unsigned i = 0; i != NumRegs; ++i) {
6743 ISD::InputArg MyFlags;
6744 MyFlags.VT = RegisterVT;
6745 MyFlags.ArgVT = VT;
6746 MyFlags.Used = CLI.IsReturnValueUsed;
6747 if (CLI.RetSExt)
6748 MyFlags.Flags.setSExt();
6749 if (CLI.RetZExt)
6750 MyFlags.Flags.setZExt();
6751 if (CLI.IsInReg)
6752 MyFlags.Flags.setInReg();
6753 CLI.Ins.push_back(MyFlags);
6754 }
Stephen Lin699808c2013-04-30 22:49:28 +00006755 }
6756 }
6757
Dan Gohman575fad32008-09-03 16:12:24 +00006758 // Handle all of the outgoing arguments.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006759 CLI.Outs.clear();
6760 CLI.OutVals.clear();
Saleem Abdulrasool9f664c12014-05-17 21:50:01 +00006761 ArgListTy &Args = CLI.getArgs();
Dan Gohman575fad32008-09-03 16:12:24 +00006762 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006763 SmallVector<EVT, 4> ValueVTs;
Dan Gohman575fad32008-09-03 16:12:24 +00006764 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
Oliver Stannardc24f2172014-05-09 14:01:47 +00006765 Type *FinalType = Args[i].Ty;
6766 if (Args[i].isByVal)
6767 FinalType = cast<PointerType>(Args[i].Ty)->getElementType();
6768 bool NeedsRegBlock = functionArgumentNeedsConsecutiveRegisters(
6769 FinalType, CLI.CallConv, CLI.IsVarArg);
6770 for (unsigned Value = 0, NumValues = ValueVTs.size(); Value != NumValues;
6771 ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00006772 EVT VT = ValueVTs[Value];
Justin Holewinskiaa583972012-05-25 16:35:28 +00006773 Type *ArgTy = VT.getTypeForEVT(CLI.RetTy->getContext());
Chris Lattner160e8ab2008-10-18 18:49:30 +00006774 SDValue Op = SDValue(Args[i].Node.getNode(),
6775 Args[i].Node.getResNo() + Value);
Dan Gohman575fad32008-09-03 16:12:24 +00006776 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00006777 unsigned OriginalAlignment = getDataLayout()->getABITypeAlignment(ArgTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006778
6779 if (Args[i].isZExt)
6780 Flags.setZExt();
6781 if (Args[i].isSExt)
6782 Flags.setSExt();
6783 if (Args[i].isInReg)
6784 Flags.setInReg();
6785 if (Args[i].isSRet)
6786 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006787 if (Args[i].isByVal)
Dan Gohman575fad32008-09-03 16:12:24 +00006788 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00006789 if (Args[i].isInAlloca) {
6790 Flags.setInAlloca();
6791 // Set the byval flag for CCAssignFn callbacks that don't know about
6792 // inalloca. This way we can know how many bytes we should've allocated
6793 // and how many bytes a callee cleanup function will pop. If we port
6794 // inalloca to more targets, we'll have to add custom inalloca handling
6795 // in the various CC lowering callbacks.
6796 Flags.setByVal();
6797 }
6798 if (Args[i].isByVal || Args[i].isInAlloca) {
Chris Lattner229907c2011-07-18 04:54:35 +00006799 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6800 Type *ElementTy = Ty->getElementType();
Micah Villmowcdfe20b2012-10-08 16:38:25 +00006801 Flags.setByValSize(getDataLayout()->getTypeAllocSize(ElementTy));
Dan Gohman575fad32008-09-03 16:12:24 +00006802 // For ByVal, alignment should come from FE. BE will guess if this
6803 // info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00006804 unsigned FrameAlign;
Dan Gohman575fad32008-09-03 16:12:24 +00006805 if (Args[i].Alignment)
6806 FrameAlign = Args[i].Alignment;
Chris Lattner68254fc2011-05-22 23:23:02 +00006807 else
6808 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohman575fad32008-09-03 16:12:24 +00006809 Flags.setByValAlign(FrameAlign);
Dan Gohman575fad32008-09-03 16:12:24 +00006810 }
6811 if (Args[i].isNest)
6812 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00006813 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00006814 Flags.setInConsecutiveRegs();
Dan Gohman575fad32008-09-03 16:12:24 +00006815 Flags.setOrigAlign(OriginalAlignment);
6816
Patrik Hagglundbad545c2012-12-19 11:48:16 +00006817 MVT PartVT = getRegisterType(CLI.RetTy->getContext(), VT);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006818 unsigned NumParts = getNumRegisters(CLI.RetTy->getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00006819 SmallVector<SDValue, 4> Parts(NumParts);
6820 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6821
6822 if (Args[i].isSExt)
6823 ExtendKind = ISD::SIGN_EXTEND;
6824 else if (Args[i].isZExt)
6825 ExtendKind = ISD::ZERO_EXTEND;
6826
Stephen Lin699808c2013-04-30 22:49:28 +00006827 // Conservatively only handle 'returned' on non-vectors for now
6828 if (Args[i].isReturned && !Op.getValueType().isVector()) {
6829 assert(CLI.RetTy == Args[i].Ty && RetTys.size() == NumValues &&
6830 "unexpected use of 'returned'");
6831 // Before passing 'returned' to the target lowering code, ensure that
6832 // either the register MVT and the actual EVT are the same size or that
6833 // the return value and argument are extended in the same way; in these
6834 // cases it's safe to pass the argument register value unchanged as the
6835 // return register value (although it's at the target's option whether
6836 // to do so)
6837 // TODO: allow code generation to take advantage of partially preserved
6838 // registers rather than clobbering the entire register when the
6839 // parameter extension method is not compatible with the return
6840 // extension method
6841 if ((NumParts * PartVT.getSizeInBits() == VT.getSizeInBits()) ||
6842 (ExtendKind != ISD::ANY_EXTEND &&
6843 CLI.RetSExt == Args[i].isSExt && CLI.RetZExt == Args[i].isZExt))
6844 Flags.setReturned();
6845 }
6846
Craig Topperc0196b12014-04-14 00:51:57 +00006847 getCopyToParts(CLI.DAG, CLI.DL, Op, &Parts[0], NumParts, PartVT,
6848 CLI.CS ? CLI.CS->getInstruction() : nullptr, ExtendKind);
Dan Gohman575fad32008-09-03 16:12:24 +00006849
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006850 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohman575fad32008-09-03 16:12:24 +00006851 // if it isn't first piece, alignment must be 1
Tom Stellard8d7d4de2013-10-23 00:44:24 +00006852 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(), VT,
Manman Ren3d5af272012-11-01 23:49:58 +00006853 i < CLI.NumFixedArgs,
6854 i, j*Parts[j].getValueType().getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006855 if (NumParts > 1 && j == 0)
6856 MyFlags.Flags.setSplit();
6857 else if (j != 0)
6858 MyFlags.Flags.setOrigAlign(1);
Dan Gohman575fad32008-09-03 16:12:24 +00006859
Justin Holewinskiaa583972012-05-25 16:35:28 +00006860 CLI.Outs.push_back(MyFlags);
6861 CLI.OutVals.push_back(Parts[j]);
Dan Gohman575fad32008-09-03 16:12:24 +00006862 }
Tim Northovere95c5b32015-02-24 17:22:34 +00006863
6864 if (NeedsRegBlock && Value == NumValues - 1)
6865 CLI.Outs[CLI.Outs.size() - 1].Flags.setInConsecutiveRegsLast();
Dan Gohman575fad32008-09-03 16:12:24 +00006866 }
6867 }
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00006868
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006869 SmallVector<SDValue, 4> InVals;
Justin Holewinskiaa583972012-05-25 16:35:28 +00006870 CLI.Chain = LowerCall(CLI, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00006871
6872 // Verify that the target's LowerCall behaved as expected.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006873 assert(CLI.Chain.getNode() && CLI.Chain.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00006874 "LowerCall didn't return a valid chain!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006875 assert((!CLI.IsTailCall || InVals.empty()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006876 "LowerCall emitted a return value for a tail call!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006877 assert((CLI.IsTailCall || InVals.size() == CLI.Ins.size()) &&
Dan Gohman695d8112009-08-06 15:37:27 +00006878 "LowerCall didn't emit the correct number of values!");
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006879
6880 // For a tail call, the return value is merely live-out and there aren't
6881 // any nodes in the DAG representing it. Return a special value to
6882 // indicate that a tail call has been emitted and no more Instructions
6883 // should be processed in the current block.
Justin Holewinskiaa583972012-05-25 16:35:28 +00006884 if (CLI.IsTailCall) {
6885 CLI.DAG.setRoot(CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006886 return std::make_pair(SDValue(), SDValue());
6887 }
6888
Justin Holewinskiaa583972012-05-25 16:35:28 +00006889 DEBUG(for (unsigned i = 0, e = CLI.Ins.size(); i != e; ++i) {
Evan Cheng180704d2010-03-11 19:38:18 +00006890 assert(InVals[i].getNode() &&
6891 "LowerCall emitted a null value!");
Justin Holewinskiaa583972012-05-25 16:35:28 +00006892 assert(EVT(CLI.Ins[i].VT) == InVals[i].getValueType() &&
Evan Cheng180704d2010-03-11 19:38:18 +00006893 "LowerCall emitted a value with the wrong type!");
6894 });
6895
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006896 SmallVector<SDValue, 4> ReturnValues;
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006897 if (!CanLowerReturn) {
6898 // The instruction result is the result of loading from the
6899 // hidden sret parameter.
6900 SmallVector<EVT, 1> PVTs;
6901 Type *PtrRetTy = PointerType::getUnqual(OrigRetTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006902
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006903 ComputeValueVTs(*this, PtrRetTy, PVTs);
6904 assert(PVTs.size() == 1 && "Pointers should fit in one register");
6905 EVT PtrVT = PVTs[0];
6906
6907 unsigned NumValues = RetTys.size();
6908 ReturnValues.resize(NumValues);
6909 SmallVector<SDValue, 4> Chains(NumValues);
6910
6911 for (unsigned i = 0; i < NumValues; ++i) {
6912 SDValue Add = CLI.DAG.getNode(ISD::ADD, CLI.DL, PtrVT, DemoteStackSlot,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00006913 CLI.DAG.getConstant(Offsets[i], CLI.DL,
6914 PtrVT));
Tim Northoverd82ed2e2014-06-18 11:52:44 +00006915 SDValue L = CLI.DAG.getLoad(
6916 RetTys[i], CLI.DL, CLI.Chain, Add,
6917 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]), false,
6918 false, false, 1);
6919 ReturnValues[i] = L;
6920 Chains[i] = L.getValue(1);
6921 }
6922
6923 CLI.Chain = CLI.DAG.getNode(ISD::TokenFactor, CLI.DL, MVT::Other, Chains);
6924 } else {
6925 // Collect the legal value parts into potentially illegal values
6926 // that correspond to the original function's return values.
6927 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6928 if (CLI.RetSExt)
6929 AssertOp = ISD::AssertSext;
6930 else if (CLI.RetZExt)
6931 AssertOp = ISD::AssertZext;
6932 unsigned CurReg = 0;
6933 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
6934 EVT VT = RetTys[I];
6935 MVT RegisterVT = getRegisterType(CLI.RetTy->getContext(), VT);
6936 unsigned NumRegs = getNumRegisters(CLI.RetTy->getContext(), VT);
6937
6938 ReturnValues.push_back(getCopyFromParts(CLI.DAG, CLI.DL, &InVals[CurReg],
6939 NumRegs, RegisterVT, VT, nullptr,
6940 AssertOp));
6941 CurReg += NumRegs;
6942 }
6943
6944 // For a function returning void, there is no return value. We can't create
6945 // such a node, so we just return a null return value in that case. In
6946 // that case, nothing will actually look at the value.
6947 if (ReturnValues.empty())
6948 return std::make_pair(SDValue(), CLI.Chain);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00006949 }
6950
Justin Holewinskiaa583972012-05-25 16:35:28 +00006951 SDValue Res = CLI.DAG.getNode(ISD::MERGE_VALUES, CLI.DL,
Craig Topper48d114b2014-04-26 18:35:24 +00006952 CLI.DAG.getVTList(RetTys), ReturnValues);
Justin Holewinskiaa583972012-05-25 16:35:28 +00006953 return std::make_pair(Res, CLI.Chain);
Dan Gohman575fad32008-09-03 16:12:24 +00006954}
6955
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006956void TargetLowering::LowerOperationWrapper(SDNode *N,
6957 SmallVectorImpl<SDValue> &Results,
Dan Gohman21cea8a2010-04-17 15:26:15 +00006958 SelectionDAG &DAG) const {
Duncan Sandsbe7e4142009-01-21 09:00:29 +00006959 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptaa70798c2009-01-21 04:48:39 +00006960 if (Res.getNode())
6961 Results.push_back(Res);
6962}
6963
Dan Gohman21cea8a2010-04-17 15:26:15 +00006964SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinfbcc6632009-07-14 16:55:14 +00006965 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohman575fad32008-09-03 16:12:24 +00006966}
6967
Dan Gohmanbcaf6812010-04-15 01:51:59 +00006968void
6969SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohmand4322232010-07-01 01:59:43 +00006970 SDValue Op = getNonRegisterValue(V);
Dan Gohman575fad32008-09-03 16:12:24 +00006971 assert((Op.getOpcode() != ISD::CopyFromReg ||
6972 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6973 "Copy from a reg to the same reg!");
6974 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6975
Eric Christopher58a24612014-10-08 09:50:54 +00006976 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6977 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohman575fad32008-09-03 16:12:24 +00006978 SDValue Chain = DAG.getEntryNode();
Jiangning Liuffbc6902014-09-19 05:30:35 +00006979
6980 ISD::NodeType ExtendType = (FuncInfo.PreferredExtendType.find(V) ==
6981 FuncInfo.PreferredExtendType.end())
6982 ? ISD::ANY_EXTEND
6983 : FuncInfo.PreferredExtendType[V];
6984 RFV.getCopyToRegs(Op, DAG, getCurSDLoc(), Chain, nullptr, V, ExtendType);
Dan Gohman575fad32008-09-03 16:12:24 +00006985 PendingExports.push_back(Chain);
6986}
6987
6988#include "llvm/CodeGen/SelectionDAGISel.h"
6989
Eli Friedman441a01a2011-05-05 16:53:34 +00006990/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6991/// entry block, return true. This includes arguments used by switches, since
6992/// the switch may expand into multiple basic blocks.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00006993static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman441a01a2011-05-05 16:53:34 +00006994 // With FastISel active, we may be splitting blocks, so force creation
6995 // of virtual registers for all non-dead arguments.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00006996 if (FastISel)
Eli Friedman441a01a2011-05-05 16:53:34 +00006997 return A->use_empty();
6998
6999 const BasicBlock *Entry = A->getParent()->begin();
Chandler Carruthcdf47882014-03-09 03:16:01 +00007000 for (const User *U : A->users())
Eli Friedman441a01a2011-05-05 16:53:34 +00007001 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
7002 return false; // Use not in entry block.
Chandler Carruthcdf47882014-03-09 03:16:01 +00007003
Eli Friedman441a01a2011-05-05 16:53:34 +00007004 return true;
7005}
7006
Eli Bendersky33ebf832013-02-28 23:09:18 +00007007void SelectionDAGISel::LowerArguments(const Function &F) {
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007008 SelectionDAG &DAG = SDB->DAG;
Andrew Trickef9de2a2013-05-25 02:42:55 +00007009 SDLoc dl = SDB->getCurSDLoc();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007010 const DataLayout *DL = TLI->getDataLayout();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007011 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohman575fad32008-09-03 16:12:24 +00007012
Dan Gohmand16aa542010-05-29 17:03:36 +00007013 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007014 // Put in an sret pointer parameter before all the other parameters.
7015 SmallVector<EVT, 1> ValueVTs;
Eric Christopherb17140d2014-10-08 07:32:17 +00007016 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007017
7018 // NOTE: Assuming that a pointer will never break down to more than one VT
7019 // or one register.
7020 ISD::ArgFlagsTy Flags;
7021 Flags.setSRet();
Bill Wendlingf7719082013-06-06 00:43:09 +00007022 MVT RegisterVT = TLI->getRegisterType(*DAG.getContext(), ValueVTs[0]);
Andrew Trick05938a52015-02-16 18:10:47 +00007023 ISD::InputArg RetArg(Flags, RegisterVT, ValueVTs[0], true,
7024 ISD::InputArg::NoArgIndex, 0);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007025 Ins.push_back(RetArg);
7026 }
Kenneth Uildriks07119732009-11-07 02:11:54 +00007027
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007028 // Set up the incoming argument description vector.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007029 unsigned Idx = 1;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007030 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007031 I != E; ++I, ++Idx) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007032 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007033 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007034 bool isArgValueUsed = !I->use_empty();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007035 unsigned PartBase = 0;
Oliver Stannardc24f2172014-05-09 14:01:47 +00007036 Type *FinalType = I->getType();
7037 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
7038 FinalType = cast<PointerType>(FinalType)->getElementType();
7039 bool NeedsRegBlock = TLI->functionArgumentNeedsConsecutiveRegisters(
7040 FinalType, F.getCallingConv(), F.isVarArg());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007041 for (unsigned Value = 0, NumValues = ValueVTs.size();
7042 Value != NumValues; ++Value) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007043 EVT VT = ValueVTs[Value];
Chris Lattner229907c2011-07-18 04:54:35 +00007044 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007045 ISD::ArgFlagsTy Flags;
Matt Arsenault443252c2014-04-21 18:39:13 +00007046 unsigned OriginalAlignment = DL->getABITypeAlignment(ArgTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007047
Bill Wendling94dcaf82012-12-30 12:45:13 +00007048 if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007049 Flags.setZExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007050 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007051 Flags.setSExt();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007052 if (F.getAttributes().hasAttribute(Idx, Attribute::InReg))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007053 Flags.setInReg();
Bill Wendling94dcaf82012-12-30 12:45:13 +00007054 if (F.getAttributes().hasAttribute(Idx, Attribute::StructRet))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007055 Flags.setSRet();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007056 if (F.getAttributes().hasAttribute(Idx, Attribute::ByVal))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007057 Flags.setByVal();
Reid Klecknerf5b76512014-01-31 23:50:57 +00007058 if (F.getAttributes().hasAttribute(Idx, Attribute::InAlloca)) {
7059 Flags.setInAlloca();
7060 // Set the byval flag for CCAssignFn callbacks that don't know about
7061 // inalloca. This way we can know how many bytes we should've allocated
7062 // and how many bytes a callee cleanup function will pop. If we port
7063 // inalloca to more targets, we'll have to add custom inalloca handling
7064 // in the various CC lowering callbacks.
7065 Flags.setByVal();
7066 }
7067 if (Flags.isByVal() || Flags.isInAlloca()) {
Chris Lattner229907c2011-07-18 04:54:35 +00007068 PointerType *Ty = cast<PointerType>(I->getType());
7069 Type *ElementTy = Ty->getElementType();
Rafael Espindola5f57f462014-02-21 18:34:28 +00007070 Flags.setByValSize(DL->getTypeAllocSize(ElementTy));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007071 // For ByVal, alignment should be passed from FE. BE will guess if
7072 // this info is not there but there are cases it cannot get right.
Chris Lattner68254fc2011-05-22 23:23:02 +00007073 unsigned FrameAlign;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007074 if (F.getParamAlignment(Idx))
7075 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner68254fc2011-05-22 23:23:02 +00007076 else
Bill Wendlingf7719082013-06-06 00:43:09 +00007077 FrameAlign = TLI->getByValTypeAlignment(ElementTy);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007078 Flags.setByValAlign(FrameAlign);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007079 }
Bill Wendling94dcaf82012-12-30 12:45:13 +00007080 if (F.getAttributes().hasAttribute(Idx, Attribute::Nest))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007081 Flags.setNest();
Tim Northovere95c5b32015-02-24 17:22:34 +00007082 if (NeedsRegBlock)
Oliver Stannardc24f2172014-05-09 14:01:47 +00007083 Flags.setInConsecutiveRegs();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007084 Flags.setOrigAlign(OriginalAlignment);
7085
Bill Wendlingf7719082013-06-06 00:43:09 +00007086 MVT RegisterVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7087 unsigned NumRegs = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007088 for (unsigned i = 0; i != NumRegs; ++i) {
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007089 ISD::InputArg MyFlags(Flags, RegisterVT, VT, isArgValueUsed,
7090 Idx-1, PartBase+i*RegisterVT.getStoreSize());
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007091 if (NumRegs > 1 && i == 0)
7092 MyFlags.Flags.setSplit();
7093 // if it isn't first piece, alignment must be 1
7094 else if (i > 0)
7095 MyFlags.Flags.setOrigAlign(1);
7096 Ins.push_back(MyFlags);
7097 }
Tim Northovere95c5b32015-02-24 17:22:34 +00007098 if (NeedsRegBlock && Value == NumValues - 1)
7099 Ins[Ins.size() - 1].Flags.setInConsecutiveRegsLast();
Tom Stellard8d7d4de2013-10-23 00:44:24 +00007100 PartBase += VT.getStoreSize();
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007101 }
7102 }
7103
7104 // Call the target to set up the argument values.
7105 SmallVector<SDValue, 8> InVals;
Eric Christopherb17140d2014-10-08 07:32:17 +00007106 SDValue NewRoot = TLI->LowerFormalArguments(
7107 DAG.getRoot(), F.getCallingConv(), F.isVarArg(), Ins, dl, DAG, InVals);
Dan Gohman695d8112009-08-06 15:37:27 +00007108
7109 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson9f944592009-08-11 20:47:22 +00007110 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman695d8112009-08-06 15:37:27 +00007111 "LowerFormalArguments didn't return a valid chain!");
7112 assert(InVals.size() == Ins.size() &&
7113 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendlingd8549812009-12-22 21:35:02 +00007114 DEBUG({
7115 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
7116 assert(InVals[i].getNode() &&
7117 "LowerFormalArguments emitted a null value!");
Duncan Sandsf5dda012010-11-03 11:35:31 +00007118 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendlingd8549812009-12-22 21:35:02 +00007119 "LowerFormalArguments emitted a value with the wrong type!");
7120 }
7121 });
Bill Wendling919b7aa2009-12-22 02:10:19 +00007122
Dan Gohman695d8112009-08-06 15:37:27 +00007123 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007124 DAG.setRoot(NewRoot);
7125
7126 // Set up the argument values.
7127 unsigned i = 0;
7128 Idx = 1;
Dan Gohmand16aa542010-05-29 17:03:36 +00007129 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007130 // Create a virtual register for the sret pointer, and put in a copy
7131 // from the sret argument into it.
7132 SmallVector<EVT, 1> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007133 ComputeValueVTs(*TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
Patrik Hagglund5e6c3612012-12-13 06:34:11 +00007134 MVT VT = ValueVTs[0].getSimpleVT();
Bill Wendlingf7719082013-06-06 00:43:09 +00007135 MVT RegVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007136 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007137 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Craig Topperc0196b12014-04-14 00:51:57 +00007138 RegVT, VT, nullptr, AssertOp);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007139
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007140 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007141 MachineRegisterInfo& RegInfo = MF.getRegInfo();
Bill Wendlingf7719082013-06-06 00:43:09 +00007142 unsigned SRetReg = RegInfo.createVirtualRegister(TLI->getRegClassFor(RegVT));
Dan Gohmand16aa542010-05-29 17:03:36 +00007143 FuncInfo->DemoteRegister = SRetReg;
Eric Christopher58a24612014-10-08 09:50:54 +00007144 NewRoot =
7145 SDB->DAG.getCopyToReg(NewRoot, SDB->getCurSDLoc(), SRetReg, ArgValue);
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007146 DAG.setRoot(NewRoot);
Bill Wendling919b7aa2009-12-22 02:10:19 +00007147
Kenneth Uildriks9f344062009-11-11 19:59:24 +00007148 // i indexes lowered arguments. Bump it past the hidden sret argument.
7149 // Idx indexes LLVM arguments. Don't touch it.
7150 ++i;
7151 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007152
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007153 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007154 ++I, ++Idx) {
7155 SmallVector<SDValue, 4> ArgValues;
Owen Anderson53aa7a92009-08-10 22:56:29 +00007156 SmallVector<EVT, 4> ValueVTs;
Bill Wendlingf7719082013-06-06 00:43:09 +00007157 ComputeValueVTs(*TLI, I->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007158 unsigned NumValues = ValueVTs.size();
Devang Patelb0c76392010-06-01 19:59:01 +00007159
7160 // If this argument is unused then remember its value. It is used to generate
7161 // debugging information.
Adrian Prantl9c930592013-05-16 23:44:12 +00007162 if (I->use_empty() && NumValues) {
Devang Patelb0c76392010-06-01 19:59:01 +00007163 SDB->setUnusedArgValue(I, InVals[i]);
7164
Adrian Prantl9c930592013-05-16 23:44:12 +00007165 // Also remember any frame index for use in FastISel.
7166 if (FrameIndexSDNode *FI =
7167 dyn_cast<FrameIndexSDNode>(InVals[i].getNode()))
7168 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7169 }
7170
Eli Friedman441a01a2011-05-05 16:53:34 +00007171 for (unsigned Val = 0; Val != NumValues; ++Val) {
7172 EVT VT = ValueVTs[Val];
Bill Wendlingf7719082013-06-06 00:43:09 +00007173 MVT PartVT = TLI->getRegisterType(*CurDAG->getContext(), VT);
7174 unsigned NumParts = TLI->getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007175
7176 if (!I->use_empty()) {
7177 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007178 if (F.getAttributes().hasAttribute(Idx, Attribute::SExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007179 AssertOp = ISD::AssertSext;
Bill Wendling94dcaf82012-12-30 12:45:13 +00007180 else if (F.getAttributes().hasAttribute(Idx, Attribute::ZExt))
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007181 AssertOp = ISD::AssertZext;
7182
Bill Wendling78c5b7a2010-03-02 01:55:18 +00007183 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling919b7aa2009-12-22 02:10:19 +00007184 NumParts, PartVT, VT,
Craig Topperc0196b12014-04-14 00:51:57 +00007185 nullptr, AssertOp));
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007186 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007187
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007188 i += NumParts;
7189 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007190
Eli Friedman441a01a2011-05-05 16:53:34 +00007191 // We don't need to do anything else for unused arguments.
7192 if (ArgValues.empty())
7193 continue;
7194
Devang Patel9d904e12011-09-08 22:59:09 +00007195 // Note down frame index.
7196 if (FrameIndexSDNode *FI =
Bill Wendlingd1634052012-07-19 00:04:14 +00007197 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
Devang Patel9d904e12011-09-08 22:59:09 +00007198 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel86ec8b32010-08-31 22:22:42 +00007199
Craig Topper2d2aa0c2014-04-30 07:17:30 +00007200 SDValue Res = DAG.getMergeValues(makeArrayRef(ArgValues.data(), NumValues),
Andrew Trickef9de2a2013-05-25 02:42:55 +00007201 SDB->getCurSDLoc());
Devang Patel9d904e12011-09-08 22:59:09 +00007202
Eli Friedman441a01a2011-05-05 16:53:34 +00007203 SDB->setValue(I, Res);
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007204 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Stephen Lincfe7f352013-07-08 00:37:03 +00007205 if (LoadSDNode *LNode =
Devang Patel9d904e12011-09-08 22:59:09 +00007206 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
7207 if (FrameIndexSDNode *FI =
7208 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
7209 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
7210 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007211
Eli Friedman441a01a2011-05-05 16:53:34 +00007212 // If this argument is live outside of the entry block, insert a copy from
7213 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007214 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007215 // If we can, though, try to skip creating an unnecessary vreg.
7216 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman768de0a2011-05-10 21:50:58 +00007217 // general. It's also subtly incompatible with the hacks FastISel
7218 // uses with vregs.
Eli Friedman441a01a2011-05-05 16:53:34 +00007219 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
7220 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
7221 FuncInfo->ValueMap[I] = Reg;
7222 continue;
7223 }
7224 }
Nick Lewycky50f02cb2011-12-02 22:16:29 +00007225 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman441a01a2011-05-05 16:53:34 +00007226 FuncInfo->InitializeRegForValue(I);
Dan Gohman1a6c47f2009-11-23 18:04:58 +00007227 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohman575fad32008-09-03 16:12:24 +00007228 }
Dan Gohman575fad32008-09-03 16:12:24 +00007229 }
Bill Wendling919b7aa2009-12-22 02:10:19 +00007230
Dan Gohmanf9bbcd12009-08-05 01:29:28 +00007231 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohman575fad32008-09-03 16:12:24 +00007232
7233 // Finally, if the target has anything special to do, allow it to do so.
Dan Gohmanc87b74d2010-04-14 20:17:22 +00007234 EmitFunctionEntryCode();
Dan Gohman575fad32008-09-03 16:12:24 +00007235}
7236
7237/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
7238/// ensure constants are generated when needed. Remember the virtual registers
7239/// that need to be added to the Machine PHI nodes as input. We cannot just
7240/// directly add them, because expansion might result in multiple MBB's for one
7241/// BB. As such, the start of the BB might correspond to a different MBB than
7242/// the end.
7243///
7244void
Dan Gohmanc594eab2010-04-22 20:46:50 +00007245SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007246 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohman575fad32008-09-03 16:12:24 +00007247
7248 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
7249
Hans Wennborg5b646572015-03-19 00:57:51 +00007250 // Check PHI nodes in successors that expect a value to be available from this
7251 // block.
Dan Gohman575fad32008-09-03 16:12:24 +00007252 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007253 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohman575fad32008-09-03 16:12:24 +00007254 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanc594eab2010-04-22 20:46:50 +00007255 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007256
Dan Gohman575fad32008-09-03 16:12:24 +00007257 // If this terminator has multiple identical successors (common for
7258 // switches), only handle each succ once.
David Blaikie70573dc2014-11-19 07:49:26 +00007259 if (!SuccsHandled.insert(SuccMBB).second)
7260 continue;
Mikhail Glushenkovb2f9a732009-01-16 06:53:46 +00007261
Dan Gohman575fad32008-09-03 16:12:24 +00007262 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohman575fad32008-09-03 16:12:24 +00007263
7264 // At this point we know that there is a 1-1 correspondence between LLVM PHI
7265 // nodes and Machine PHI nodes, but the incoming operands have not been
7266 // emitted yet.
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007267 for (BasicBlock::const_iterator I = SuccBB->begin();
7268 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohman575fad32008-09-03 16:12:24 +00007269 // Ignore dead phi's.
7270 if (PN->use_empty()) continue;
7271
Rafael Espindolae53b7d12011-05-13 15:18:06 +00007272 // Skip empty types
7273 if (PN->getType()->isEmptyTy())
7274 continue;
7275
Dan Gohman575fad32008-09-03 16:12:24 +00007276 unsigned Reg;
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007277 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohman575fad32008-09-03 16:12:24 +00007278
Dan Gohmanbcaf6812010-04-15 01:51:59 +00007279 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanc594eab2010-04-22 20:46:50 +00007280 unsigned &RegOut = ConstantsOut[C];
Dan Gohman575fad32008-09-03 16:12:24 +00007281 if (RegOut == 0) {
Dan Gohman93f59202010-07-02 00:10:16 +00007282 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007283 CopyValueToVirtualRegister(C, RegOut);
Dan Gohman575fad32008-09-03 16:12:24 +00007284 }
7285 Reg = RegOut;
7286 } else {
Dan Gohman9576645a2010-07-01 01:33:21 +00007287 DenseMap<const Value *, unsigned>::iterator I =
7288 FuncInfo.ValueMap.find(PHIOp);
7289 if (I != FuncInfo.ValueMap.end())
7290 Reg = I->second;
7291 else {
Dan Gohman575fad32008-09-03 16:12:24 +00007292 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanc594eab2010-04-22 20:46:50 +00007293 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohman575fad32008-09-03 16:12:24 +00007294 "Didn't codegen value into a register!??");
Dan Gohman93f59202010-07-02 00:10:16 +00007295 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanc594eab2010-04-22 20:46:50 +00007296 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohman575fad32008-09-03 16:12:24 +00007297 }
7298 }
7299
7300 // Remember that this register needs to added to the machine PHI node as
7301 // the input for this MBB.
Owen Anderson53aa7a92009-08-10 22:56:29 +00007302 SmallVector<EVT, 4> ValueVTs;
Eric Christopher58a24612014-10-08 09:50:54 +00007303 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7304 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
Dan Gohman575fad32008-09-03 16:12:24 +00007305 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Anderson53aa7a92009-08-10 22:56:29 +00007306 EVT VT = ValueVTs[vti];
Eric Christopher58a24612014-10-08 09:50:54 +00007307 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohman575fad32008-09-03 16:12:24 +00007308 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanc594eab2010-04-22 20:46:50 +00007309 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohman575fad32008-09-03 16:12:24 +00007310 Reg += NumRegisters;
7311 }
7312 }
7313 }
Bill Wendlinga3cd3502013-06-19 21:36:55 +00007314
Dan Gohmanc594eab2010-04-22 20:46:50 +00007315 ConstantsOut.clear();
Dan Gohman7bda51f2008-09-03 23:12:08 +00007316}
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007317
7318/// Add a successor MBB to ParentMBB< creating a new MachineBB for BB if SuccMBB
7319/// is 0.
7320MachineBasicBlock *
7321SelectionDAGBuilder::StackProtectorDescriptor::
7322AddSuccessorMBB(const BasicBlock *BB,
7323 MachineBasicBlock *ParentMBB,
Akira Hatanakab9991a22014-12-01 04:27:03 +00007324 bool IsLikely,
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007325 MachineBasicBlock *SuccMBB) {
7326 // If SuccBB has not been created yet, create it.
7327 if (!SuccMBB) {
7328 MachineFunction *MF = ParentMBB->getParent();
7329 MachineFunction::iterator BBI = ParentMBB;
7330 SuccMBB = MF->CreateMachineBasicBlock(BB);
7331 MF->insert(++BBI, SuccMBB);
7332 }
7333 // Add it as a successor of ParentMBB.
Akira Hatanakab9991a22014-12-01 04:27:03 +00007334 ParentMBB->addSuccessor(
7335 SuccMBB, BranchProbabilityInfo::getBranchWeightStackProtector(IsLikely));
Michael Gottesmanb27f0f12013-08-20 07:00:16 +00007336 return SuccMBB;
7337}
Hans Wennborgb4db1422015-03-19 20:41:48 +00007338
7339MachineBasicBlock *SelectionDAGBuilder::NextBlock(MachineBasicBlock *MBB) {
7340 MachineFunction::iterator I = MBB;
7341 if (++I == FuncInfo.MF->end())
7342 return nullptr;
7343 return I;
7344}
Krzysztof Parzyszeka46c36b2015-04-13 17:16:45 +00007345
7346/// During lowering new call nodes can be created (such as memset, etc.).
7347/// Those will become new roots of the current DAG, but complications arise
7348/// when they are tail calls. In such cases, the call lowering will update
7349/// the root, but the builder still needs to know that a tail call has been
7350/// lowered in order to avoid generating an additional return.
7351void SelectionDAGBuilder::updateDAGForMaybeTailCall(SDValue MaybeTC) {
7352 // If the node is null, we do have a tail call.
7353 if (MaybeTC.getNode() != nullptr)
7354 DAG.setRoot(MaybeTC);
7355 else
7356 HasTailCall = true;
7357}
7358
Hans Wennborg0867b152015-04-23 16:45:24 +00007359bool SelectionDAGBuilder::isDense(const CaseClusterVector &Clusters,
7360 unsigned *TotalCases, unsigned First,
7361 unsigned Last) {
7362 assert(Last >= First);
7363 assert(TotalCases[Last] >= TotalCases[First]);
7364
7365 APInt LowCase = Clusters[First].Low->getValue();
7366 APInt HighCase = Clusters[Last].High->getValue();
7367 assert(LowCase.getBitWidth() == HighCase.getBitWidth());
7368
7369 // FIXME: A range of consecutive cases has 100% density, but only requires one
7370 // comparison to lower. We should discriminate against such consecutive ranges
7371 // in jump tables.
7372
7373 uint64_t Diff = (HighCase - LowCase).getLimitedValue((UINT64_MAX - 1) / 100);
7374 uint64_t Range = Diff + 1;
7375
7376 uint64_t NumCases =
7377 TotalCases[Last] - (First == 0 ? 0 : TotalCases[First - 1]);
7378
7379 assert(NumCases < UINT64_MAX / 100);
7380 assert(Range >= NumCases);
7381
7382 return NumCases * 100 >= Range * MinJumpTableDensity;
7383}
7384
7385static inline bool areJTsAllowed(const TargetLowering &TLI) {
7386 return TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
7387 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other);
7388}
7389
7390bool SelectionDAGBuilder::buildJumpTable(CaseClusterVector &Clusters,
7391 unsigned First, unsigned Last,
7392 const SwitchInst *SI,
7393 MachineBasicBlock *DefaultMBB,
7394 CaseCluster &JTCluster) {
7395 assert(First <= Last);
7396
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007397 uint32_t Weight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007398 unsigned NumCmps = 0;
7399 std::vector<MachineBasicBlock*> Table;
7400 DenseMap<MachineBasicBlock*, uint32_t> JTWeights;
7401 for (unsigned I = First; I <= Last; ++I) {
7402 assert(Clusters[I].Kind == CC_Range);
7403 Weight += Clusters[I].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007404 assert(Weight >= Clusters[I].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007405 APInt Low = Clusters[I].Low->getValue();
7406 APInt High = Clusters[I].High->getValue();
7407 NumCmps += (Low == High) ? 1 : 2;
7408 if (I != First) {
7409 // Fill the gap between this and the previous cluster.
7410 APInt PreviousHigh = Clusters[I - 1].High->getValue();
7411 assert(PreviousHigh.slt(Low));
7412 uint64_t Gap = (Low - PreviousHigh).getLimitedValue() - 1;
7413 for (uint64_t J = 0; J < Gap; J++)
7414 Table.push_back(DefaultMBB);
7415 }
Hans Wennborgec679a82015-04-24 16:53:55 +00007416 uint64_t ClusterSize = (High - Low).getLimitedValue() + 1;
7417 for (uint64_t J = 0; J < ClusterSize; ++J)
Hans Wennborg0867b152015-04-23 16:45:24 +00007418 Table.push_back(Clusters[I].MBB);
7419 JTWeights[Clusters[I].MBB] += Clusters[I].Weight;
7420 }
7421
7422 unsigned NumDests = JTWeights.size();
7423 if (isSuitableForBitTests(NumDests, NumCmps,
7424 Clusters[First].Low->getValue(),
7425 Clusters[Last].High->getValue())) {
7426 // Clusters[First..Last] should be lowered as bit tests instead.
7427 return false;
7428 }
7429
7430 // Create the MBB that will load from and jump through the table.
7431 // Note: We create it here, but it's not inserted into the function yet.
7432 MachineFunction *CurMF = FuncInfo.MF;
7433 MachineBasicBlock *JumpTableMBB =
7434 CurMF->CreateMachineBasicBlock(SI->getParent());
7435
7436 // Add successors. Note: use table order for determinism.
7437 SmallPtrSet<MachineBasicBlock *, 8> Done;
7438 for (MachineBasicBlock *Succ : Table) {
7439 if (Done.count(Succ))
7440 continue;
7441 addSuccessorWithWeight(JumpTableMBB, Succ, JTWeights[Succ]);
7442 Done.insert(Succ);
7443 }
7444
7445 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7446 unsigned JTI = CurMF->getOrCreateJumpTableInfo(TLI.getJumpTableEncoding())
7447 ->createJumpTableIndex(Table);
7448
7449 // Set up the jump table info.
7450 JumpTable JT(-1U, JTI, JumpTableMBB, nullptr);
7451 JumpTableHeader JTH(Clusters[First].Low->getValue(),
7452 Clusters[Last].High->getValue(), SI->getCondition(),
7453 nullptr, false);
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007454 JTCases.emplace_back(std::move(JTH), std::move(JT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007455
7456 JTCluster = CaseCluster::jumpTable(Clusters[First].Low, Clusters[Last].High,
7457 JTCases.size() - 1, Weight);
7458 return true;
7459}
7460
7461void SelectionDAGBuilder::findJumpTables(CaseClusterVector &Clusters,
7462 const SwitchInst *SI,
7463 MachineBasicBlock *DefaultMBB) {
7464#ifndef NDEBUG
7465 // Clusters must be non-empty, sorted, and only contain Range clusters.
7466 assert(!Clusters.empty());
7467 for (CaseCluster &C : Clusters)
7468 assert(C.Kind == CC_Range);
7469 for (unsigned i = 1, e = Clusters.size(); i < e; ++i)
7470 assert(Clusters[i - 1].High->getValue().slt(Clusters[i].Low->getValue()));
7471#endif
7472
7473 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7474 if (!areJTsAllowed(TLI))
7475 return;
7476
7477 const int64_t N = Clusters.size();
7478 const unsigned MinJumpTableSize = TLI.getMinimumJumpTableEntries();
7479
7480 // Split Clusters into minimum number of dense partitions. The algorithm uses
7481 // the same idea as Kannan & Proebsting "Correction to 'Producing Good Code
7482 // for the Case Statement'" (1994), but builds the MinPartitions array in
7483 // reverse order to make it easier to reconstruct the partitions in ascending
7484 // order. In the choice between two optimal partitionings, it picks the one
7485 // which yields more jump tables.
7486
7487 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7488 SmallVector<unsigned, 8> MinPartitions(N);
7489 // LastElement[i] is the last element of the partition starting at i.
7490 SmallVector<unsigned, 8> LastElement(N);
7491 // NumTables[i]: nbr of >= MinJumpTableSize partitions from Clusters[i..N-1].
7492 SmallVector<unsigned, 8> NumTables(N);
7493 // TotalCases[i]: Total nbr of cases in Clusters[0..i].
7494 SmallVector<unsigned, 8> TotalCases(N);
7495
7496 for (unsigned i = 0; i < N; ++i) {
7497 APInt Hi = Clusters[i].High->getValue();
7498 APInt Lo = Clusters[i].Low->getValue();
7499 TotalCases[i] = (Hi - Lo).getLimitedValue() + 1;
7500 if (i != 0)
7501 TotalCases[i] += TotalCases[i - 1];
7502 }
7503
7504 // Base case: There is only one way to partition Clusters[N-1].
7505 MinPartitions[N - 1] = 1;
7506 LastElement[N - 1] = N - 1;
7507 assert(MinJumpTableSize > 1);
7508 NumTables[N - 1] = 0;
7509
7510 // Note: loop indexes are signed to avoid underflow.
7511 for (int64_t i = N - 2; i >= 0; i--) {
7512 // Find optimal partitioning of Clusters[i..N-1].
7513 // Baseline: Put Clusters[i] into a partition on its own.
7514 MinPartitions[i] = MinPartitions[i + 1] + 1;
7515 LastElement[i] = i;
7516 NumTables[i] = NumTables[i + 1];
7517
7518 // Search for a solution that results in fewer partitions.
7519 for (int64_t j = N - 1; j > i; j--) {
7520 // Try building a partition from Clusters[i..j].
7521 if (isDense(Clusters, &TotalCases[0], i, j)) {
7522 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7523 bool IsTable = j - i + 1 >= MinJumpTableSize;
7524 unsigned Tables = IsTable + (j == N - 1 ? 0 : NumTables[j + 1]);
7525
7526 // If this j leads to fewer partitions, or same number of partitions
7527 // with more lookup tables, it is a better partitioning.
7528 if (NumPartitions < MinPartitions[i] ||
7529 (NumPartitions == MinPartitions[i] && Tables > NumTables[i])) {
7530 MinPartitions[i] = NumPartitions;
7531 LastElement[i] = j;
7532 NumTables[i] = Tables;
7533 }
7534 }
7535 }
7536 }
7537
7538 // Iterate over the partitions, replacing some with jump tables in-place.
7539 unsigned DstIndex = 0;
7540 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7541 Last = LastElement[First];
7542 assert(Last >= First);
7543 assert(DstIndex <= First);
7544 unsigned NumClusters = Last - First + 1;
7545
7546 CaseCluster JTCluster;
7547 if (NumClusters >= MinJumpTableSize &&
7548 buildJumpTable(Clusters, First, Last, SI, DefaultMBB, JTCluster)) {
7549 Clusters[DstIndex++] = JTCluster;
7550 } else {
7551 for (unsigned I = First; I <= Last; ++I)
7552 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7553 }
7554 }
7555 Clusters.resize(DstIndex);
7556}
7557
7558bool SelectionDAGBuilder::rangeFitsInWord(const APInt &Low, const APInt &High) {
7559 // FIXME: Using the pointer type doesn't seem ideal.
7560 uint64_t BW = DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
7561 uint64_t Range = (High - Low).getLimitedValue(UINT64_MAX - 1) + 1;
7562 return Range <= BW;
7563}
7564
7565bool SelectionDAGBuilder::isSuitableForBitTests(unsigned NumDests,
7566 unsigned NumCmps,
7567 const APInt &Low,
7568 const APInt &High) {
7569 // FIXME: I don't think NumCmps is the correct metric: a single case and a
7570 // range of cases both require only one branch to lower. Just looking at the
7571 // number of clusters and destinations should be enough to decide whether to
7572 // build bit tests.
7573
7574 // To lower a range with bit tests, the range must fit the bitwidth of a
7575 // machine word.
7576 if (!rangeFitsInWord(Low, High))
7577 return false;
7578
7579 // Decide whether it's profitable to lower this range with bit tests. Each
7580 // destination requires a bit test and branch, and there is an overall range
7581 // check branch. For a small number of clusters, separate comparisons might be
7582 // cheaper, and for many destinations, splitting the range might be better.
7583 return (NumDests == 1 && NumCmps >= 3) ||
7584 (NumDests == 2 && NumCmps >= 5) ||
7585 (NumDests == 3 && NumCmps >= 6);
7586}
7587
7588bool SelectionDAGBuilder::buildBitTests(CaseClusterVector &Clusters,
7589 unsigned First, unsigned Last,
7590 const SwitchInst *SI,
7591 CaseCluster &BTCluster) {
7592 assert(First <= Last);
7593 if (First == Last)
7594 return false;
7595
7596 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7597 unsigned NumCmps = 0;
7598 for (int64_t I = First; I <= Last; ++I) {
7599 assert(Clusters[I].Kind == CC_Range);
7600 Dests.set(Clusters[I].MBB->getNumber());
7601 NumCmps += (Clusters[I].Low == Clusters[I].High) ? 1 : 2;
7602 }
7603 unsigned NumDests = Dests.count();
7604
7605 APInt Low = Clusters[First].Low->getValue();
7606 APInt High = Clusters[Last].High->getValue();
7607 assert(Low.slt(High));
7608
7609 if (!isSuitableForBitTests(NumDests, NumCmps, Low, High))
7610 return false;
7611
7612 APInt LowBound;
7613 APInt CmpRange;
7614
7615 const int BitWidth =
7616 DAG.getTargetLoweringInfo().getPointerTy().getSizeInBits();
7617 assert((High - Low + 1).sle(BitWidth) && "Case range must fit in bit mask!");
7618
7619 if (Low.isNonNegative() && High.slt(BitWidth)) {
7620 // Optimize the case where all the case values fit in a
7621 // word without having to subtract minValue. In this case,
7622 // we can optimize away the subtraction.
7623 LowBound = APInt::getNullValue(Low.getBitWidth());
7624 CmpRange = High;
7625 } else {
7626 LowBound = Low;
7627 CmpRange = High - Low;
7628 }
7629
7630 CaseBitsVector CBV;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007631 uint32_t TotalWeight = 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00007632 for (unsigned i = First; i <= Last; ++i) {
7633 // Find the CaseBits for this destination.
7634 unsigned j;
7635 for (j = 0; j < CBV.size(); ++j)
7636 if (CBV[j].BB == Clusters[i].MBB)
7637 break;
7638 if (j == CBV.size())
7639 CBV.push_back(CaseBits(0, Clusters[i].MBB, 0, 0));
7640 CaseBits *CB = &CBV[j];
7641
7642 // Update Mask, Bits and ExtraWeight.
7643 uint64_t Lo = (Clusters[i].Low->getValue() - LowBound).getZExtValue();
7644 uint64_t Hi = (Clusters[i].High->getValue() - LowBound).getZExtValue();
7645 for (uint64_t j = Lo; j <= Hi; ++j) {
7646 CB->Mask |= 1ULL << j;
7647 CB->Bits++;
7648 }
7649 CB->ExtraWeight += Clusters[i].Weight;
7650 TotalWeight += Clusters[i].Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007651 assert(TotalWeight >= Clusters[i].Weight && "Weight overflow!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007652 }
7653
7654 BitTestInfo BTI;
7655 std::sort(CBV.begin(), CBV.end(), [](const CaseBits &a, const CaseBits &b) {
Hans Wennborgba6d2562015-04-27 20:21:17 +00007656 // Sort by weight first, number of bits second.
7657 if (a.ExtraWeight != b.ExtraWeight)
7658 return a.ExtraWeight > b.ExtraWeight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007659 return a.Bits > b.Bits;
7660 });
7661
7662 for (auto &CB : CBV) {
7663 MachineBasicBlock *BitTestBB =
7664 FuncInfo.MF->CreateMachineBasicBlock(SI->getParent());
7665 BTI.push_back(BitTestCase(CB.Mask, BitTestBB, CB.BB, CB.ExtraWeight));
7666 }
Benjamin Kramerf5e2fc42015-05-29 19:43:39 +00007667 BitTestCases.emplace_back(std::move(LowBound), std::move(CmpRange),
7668 SI->getCondition(), -1U, MVT::Other, false, nullptr,
7669 nullptr, std::move(BTI));
Hans Wennborg0867b152015-04-23 16:45:24 +00007670
7671 BTCluster = CaseCluster::bitTests(Clusters[First].Low, Clusters[Last].High,
7672 BitTestCases.size() - 1, TotalWeight);
7673 return true;
7674}
7675
7676void SelectionDAGBuilder::findBitTestClusters(CaseClusterVector &Clusters,
7677 const SwitchInst *SI) {
7678// Partition Clusters into as few subsets as possible, where each subset has a
7679// range that fits in a machine word and has <= 3 unique destinations.
7680
7681#ifndef NDEBUG
7682 // Clusters must be sorted and contain Range or JumpTable clusters.
7683 assert(!Clusters.empty());
7684 assert(Clusters[0].Kind == CC_Range || Clusters[0].Kind == CC_JumpTable);
7685 for (const CaseCluster &C : Clusters)
7686 assert(C.Kind == CC_Range || C.Kind == CC_JumpTable);
7687 for (unsigned i = 1; i < Clusters.size(); ++i)
7688 assert(Clusters[i-1].High->getValue().slt(Clusters[i].Low->getValue()));
7689#endif
7690
7691 // If target does not have legal shift left, do not emit bit tests at all.
7692 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
7693 EVT PTy = TLI.getPointerTy();
7694 if (!TLI.isOperationLegal(ISD::SHL, PTy))
7695 return;
7696
7697 int BitWidth = PTy.getSizeInBits();
7698 const int64_t N = Clusters.size();
7699
7700 // MinPartitions[i] is the minimum nbr of partitions of Clusters[i..N-1].
7701 SmallVector<unsigned, 8> MinPartitions(N);
7702 // LastElement[i] is the last element of the partition starting at i.
7703 SmallVector<unsigned, 8> LastElement(N);
7704
7705 // FIXME: This might not be the best algorithm for finding bit test clusters.
7706
7707 // Base case: There is only one way to partition Clusters[N-1].
7708 MinPartitions[N - 1] = 1;
7709 LastElement[N - 1] = N - 1;
7710
7711 // Note: loop indexes are signed to avoid underflow.
7712 for (int64_t i = N - 2; i >= 0; --i) {
7713 // Find optimal partitioning of Clusters[i..N-1].
7714 // Baseline: Put Clusters[i] into a partition on its own.
7715 MinPartitions[i] = MinPartitions[i + 1] + 1;
7716 LastElement[i] = i;
7717
7718 // Search for a solution that results in fewer partitions.
7719 // Note: the search is limited by BitWidth, reducing time complexity.
7720 for (int64_t j = std::min(N - 1, i + BitWidth - 1); j > i; --j) {
7721 // Try building a partition from Clusters[i..j].
7722
7723 // Check the range.
7724 if (!rangeFitsInWord(Clusters[i].Low->getValue(),
7725 Clusters[j].High->getValue()))
7726 continue;
7727
7728 // Check nbr of destinations and cluster types.
7729 // FIXME: This works, but doesn't seem very efficient.
7730 bool RangesOnly = true;
7731 BitVector Dests(FuncInfo.MF->getNumBlockIDs());
7732 for (int64_t k = i; k <= j; k++) {
7733 if (Clusters[k].Kind != CC_Range) {
7734 RangesOnly = false;
7735 break;
7736 }
7737 Dests.set(Clusters[k].MBB->getNumber());
7738 }
7739 if (!RangesOnly || Dests.count() > 3)
7740 break;
7741
7742 // Check if it's a better partition.
7743 unsigned NumPartitions = 1 + (j == N - 1 ? 0 : MinPartitions[j + 1]);
7744 if (NumPartitions < MinPartitions[i]) {
7745 // Found a better partition.
7746 MinPartitions[i] = NumPartitions;
7747 LastElement[i] = j;
7748 }
7749 }
7750 }
7751
7752 // Iterate over the partitions, replacing with bit-test clusters in-place.
7753 unsigned DstIndex = 0;
7754 for (unsigned First = 0, Last; First < N; First = Last + 1) {
7755 Last = LastElement[First];
7756 assert(First <= Last);
7757 assert(DstIndex <= First);
7758
7759 CaseCluster BitTestCluster;
7760 if (buildBitTests(Clusters, First, Last, SI, BitTestCluster)) {
7761 Clusters[DstIndex++] = BitTestCluster;
7762 } else {
7763 for (unsigned I = First; I <= Last; ++I)
7764 std::memmove(&Clusters[DstIndex++], &Clusters[I], sizeof(Clusters[I]));
7765 }
7766 }
7767 Clusters.resize(DstIndex);
7768}
7769
7770void SelectionDAGBuilder::lowerWorkItem(SwitchWorkListItem W, Value *Cond,
7771 MachineBasicBlock *SwitchMBB,
7772 MachineBasicBlock *DefaultMBB) {
7773 MachineFunction *CurMF = FuncInfo.MF;
7774 MachineBasicBlock *NextMBB = nullptr;
7775 MachineFunction::iterator BBI = W.MBB;
7776 if (++BBI != FuncInfo.MF->end())
7777 NextMBB = BBI;
7778
7779 unsigned Size = W.LastCluster - W.FirstCluster + 1;
7780
7781 BranchProbabilityInfo *BPI = FuncInfo.BPI;
7782
7783 if (Size == 2 && W.MBB == SwitchMBB) {
7784 // If any two of the cases has the same destination, and if one value
7785 // is the same as the other, but has one bit unset that the other has set,
7786 // use bit manipulation to do two compares at once. For example:
7787 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
7788 // TODO: This could be extended to merge any 2 cases in switches with 3
7789 // cases.
7790 // TODO: Handle cases where W.CaseBB != SwitchBB.
7791 CaseCluster &Small = *W.FirstCluster;
7792 CaseCluster &Big = *W.LastCluster;
7793
7794 if (Small.Low == Small.High && Big.Low == Big.High &&
7795 Small.MBB == Big.MBB) {
7796 const APInt &SmallValue = Small.Low->getValue();
7797 const APInt &BigValue = Big.Low->getValue();
7798
7799 // Check that there is only one bit different.
7800 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
7801 (SmallValue | BigValue) == BigValue) {
7802 // Isolate the common bit.
7803 APInt CommonBit = BigValue & ~SmallValue;
7804 assert((SmallValue | CommonBit) == BigValue &&
7805 CommonBit.countPopulation() == 1 && "Not a common bit?");
7806
7807 SDValue CondLHS = getValue(Cond);
7808 EVT VT = CondLHS.getValueType();
7809 SDLoc DL = getCurSDLoc();
7810
7811 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007812 DAG.getConstant(CommonBit, DL, VT));
Hans Wennborg0867b152015-04-23 16:45:24 +00007813 SDValue Cond = DAG.getSetCC(DL, MVT::i1, Or,
Sergey Dmitrouk842a51b2015-04-28 14:05:47 +00007814 DAG.getConstant(BigValue, DL, VT),
7815 ISD::SETEQ);
Hans Wennborg0867b152015-04-23 16:45:24 +00007816
7817 // Update successor info.
7818 // Both Small and Big will jump to Small.BB, so we sum up the weights.
7819 addSuccessorWithWeight(SwitchMBB, Small.MBB, Small.Weight + Big.Weight);
7820 addSuccessorWithWeight(
7821 SwitchMBB, DefaultMBB,
7822 // The default destination is the first successor in IR.
7823 BPI ? BPI->getEdgeWeight(SwitchMBB->getBasicBlock(), (unsigned)0)
7824 : 0);
7825
7826 // Insert the true branch.
7827 SDValue BrCond =
7828 DAG.getNode(ISD::BRCOND, DL, MVT::Other, getControlRoot(), Cond,
7829 DAG.getBasicBlock(Small.MBB));
7830 // Insert the false branch.
7831 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
7832 DAG.getBasicBlock(DefaultMBB));
7833
7834 DAG.setRoot(BrCond);
7835 return;
7836 }
7837 }
7838 }
7839
7840 if (TM.getOptLevel() != CodeGenOpt::None) {
7841 // Order cases by weight so the most likely case will be checked first.
7842 std::sort(W.FirstCluster, W.LastCluster + 1,
7843 [](const CaseCluster &a, const CaseCluster &b) {
7844 return a.Weight > b.Weight;
7845 });
7846
Hans Wennborg67c03752015-04-27 23:35:22 +00007847 // Rearrange the case blocks so that the last one falls through if possible
7848 // without without changing the order of weights.
Hans Wennborg0867b152015-04-23 16:45:24 +00007849 for (CaseClusterIt I = W.LastCluster; I > W.FirstCluster; ) {
7850 --I;
Hans Wennborg67c03752015-04-27 23:35:22 +00007851 if (I->Weight > W.LastCluster->Weight)
7852 break;
Hans Wennborg0867b152015-04-23 16:45:24 +00007853 if (I->Kind == CC_Range && I->MBB == NextMBB) {
7854 std::swap(*I, *W.LastCluster);
7855 break;
7856 }
7857 }
7858 }
7859
7860 // Compute total weight.
7861 uint32_t UnhandledWeights = 0;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007862 for (CaseClusterIt I = W.FirstCluster; I <= W.LastCluster; ++I) {
Hans Wennborg0867b152015-04-23 16:45:24 +00007863 UnhandledWeights += I->Weight;
Hans Wennborg7bf4d4e2015-04-27 23:52:19 +00007864 assert(UnhandledWeights >= I->Weight && "Weight overflow!");
7865 }
Hans Wennborg0867b152015-04-23 16:45:24 +00007866
7867 MachineBasicBlock *CurMBB = W.MBB;
7868 for (CaseClusterIt I = W.FirstCluster, E = W.LastCluster; I <= E; ++I) {
7869 MachineBasicBlock *Fallthrough;
7870 if (I == W.LastCluster) {
7871 // For the last cluster, fall through to the default destination.
7872 Fallthrough = DefaultMBB;
7873 } else {
7874 Fallthrough = CurMF->CreateMachineBasicBlock(CurMBB->getBasicBlock());
7875 CurMF->insert(BBI, Fallthrough);
7876 // Put Cond in a virtual register to make it available from the new blocks.
7877 ExportFromCurrentBlock(Cond);
7878 }
7879
7880 switch (I->Kind) {
7881 case CC_JumpTable: {
7882 // FIXME: Optimize away range check based on pivot comparisons.
7883 JumpTableHeader *JTH = &JTCases[I->JTCasesIndex].first;
7884 JumpTable *JT = &JTCases[I->JTCasesIndex].second;
7885
7886 // The jump block hasn't been inserted yet; insert it here.
7887 MachineBasicBlock *JumpMBB = JT->MBB;
7888 CurMF->insert(BBI, JumpMBB);
7889 addSuccessorWithWeight(CurMBB, Fallthrough);
7890 addSuccessorWithWeight(CurMBB, JumpMBB);
7891
7892 // The jump table header will be inserted in our current block, do the
7893 // range check, and fall through to our fallthrough block.
7894 JTH->HeaderBB = CurMBB;
7895 JT->Default = Fallthrough; // FIXME: Move Default to JumpTableHeader.
7896
7897 // If we're in the right place, emit the jump table header right now.
7898 if (CurMBB == SwitchMBB) {
7899 visitJumpTableHeader(*JT, *JTH, SwitchMBB);
7900 JTH->Emitted = true;
7901 }
7902 break;
7903 }
7904 case CC_BitTests: {
7905 // FIXME: Optimize away range check based on pivot comparisons.
7906 BitTestBlock *BTB = &BitTestCases[I->BTCasesIndex];
7907
7908 // The bit test blocks haven't been inserted yet; insert them here.
7909 for (BitTestCase &BTC : BTB->Cases)
7910 CurMF->insert(BBI, BTC.ThisBB);
7911
7912 // Fill in fields of the BitTestBlock.
7913 BTB->Parent = CurMBB;
7914 BTB->Default = Fallthrough;
7915
7916 // If we're in the right place, emit the bit test header header right now.
7917 if (CurMBB ==SwitchMBB) {
7918 visitBitTestHeader(*BTB, SwitchMBB);
7919 BTB->Emitted = true;
7920 }
7921 break;
7922 }
7923 case CC_Range: {
7924 const Value *RHS, *LHS, *MHS;
7925 ISD::CondCode CC;
7926 if (I->Low == I->High) {
7927 // Check Cond == I->Low.
7928 CC = ISD::SETEQ;
7929 LHS = Cond;
7930 RHS=I->Low;
7931 MHS = nullptr;
7932 } else {
7933 // Check I->Low <= Cond <= I->High.
7934 CC = ISD::SETLE;
7935 LHS = I->Low;
7936 MHS = Cond;
7937 RHS = I->High;
7938 }
7939
7940 // The false weight is the sum of all unhandled cases.
7941 UnhandledWeights -= I->Weight;
7942 CaseBlock CB(CC, LHS, RHS, MHS, I->MBB, Fallthrough, CurMBB, I->Weight,
7943 UnhandledWeights);
7944
7945 if (CurMBB == SwitchMBB)
7946 visitSwitchCase(CB, SwitchMBB);
7947 else
7948 SwitchCases.push_back(CB);
7949
7950 break;
7951 }
7952 }
7953 CurMBB = Fallthrough;
7954 }
7955}
7956
7957void SelectionDAGBuilder::splitWorkItem(SwitchWorkList &WorkList,
7958 const SwitchWorkListItem &W,
7959 Value *Cond,
7960 MachineBasicBlock *SwitchMBB) {
7961 assert(W.FirstCluster->Low->getValue().slt(W.LastCluster->Low->getValue()) &&
7962 "Clusters not sorted?");
7963
Daniel Jasper0366cd22015-04-30 08:51:13 +00007964 assert(W.LastCluster - W.FirstCluster + 1 >= 2 && "Too small to split!");
Hans Wennborg0867b152015-04-23 16:45:24 +00007965
Hans Wennborg4b828d32015-04-30 00:57:37 +00007966 // Balance the tree based on branch weights to create a near-optimal (in terms
7967 // of search time given key frequency) binary search tree. See e.g. Kurt
7968 // Mehlhorn "Nearly Optimal Binary Search Trees" (1975).
7969 CaseClusterIt LastLeft = W.FirstCluster;
7970 CaseClusterIt FirstRight = W.LastCluster;
7971 uint32_t LeftWeight = LastLeft->Weight;
7972 uint32_t RightWeight = FirstRight->Weight;
Hans Wennborg0867b152015-04-23 16:45:24 +00007973
Hans Wennborg4b828d32015-04-30 00:57:37 +00007974 // Move LastLeft and FirstRight towards each other from opposite directions to
7975 // find a partitioning of the clusters which balances the weight on both
Hans Wennborg44faaa72015-05-07 15:47:15 +00007976 // sides. If LeftWeight and RightWeight are equal, alternate which side is
7977 // taken to ensure 0-weight nodes are distributed evenly.
7978 unsigned I = 0;
Hans Wennborg4b828d32015-04-30 00:57:37 +00007979 while (LastLeft + 1 < FirstRight) {
Hans Wennborg44faaa72015-05-07 15:47:15 +00007980 if (LeftWeight < RightWeight || (LeftWeight == RightWeight && (I & 1)))
Hans Wennborg4b828d32015-04-30 00:57:37 +00007981 LeftWeight += (++LastLeft)->Weight;
7982 else
7983 RightWeight += (--FirstRight)->Weight;
Hans Wennborg44faaa72015-05-07 15:47:15 +00007984 I++;
Hans Wennborg4b828d32015-04-30 00:57:37 +00007985 }
7986 assert(LastLeft + 1 == FirstRight);
7987 assert(LastLeft >= W.FirstCluster);
7988 assert(FirstRight <= W.LastCluster);
7989
7990 // Use the first element on the right as pivot since we will make less-than
7991 // comparisons against it.
7992 CaseClusterIt PivotCluster = FirstRight;
7993 assert(PivotCluster > W.FirstCluster);
7994 assert(PivotCluster <= W.LastCluster);
7995
Hans Wennborg0867b152015-04-23 16:45:24 +00007996 CaseClusterIt FirstLeft = W.FirstCluster;
Hans Wennborg0867b152015-04-23 16:45:24 +00007997 CaseClusterIt LastRight = W.LastCluster;
Hans Wennborg4b828d32015-04-30 00:57:37 +00007998
Hans Wennborg0867b152015-04-23 16:45:24 +00007999 const ConstantInt *Pivot = PivotCluster->Low;
8000
8001 // New blocks will be inserted immediately after the current one.
8002 MachineFunction::iterator BBI = W.MBB;
8003 ++BBI;
8004
8005 // We will branch to the LHS if Value < Pivot. If LHS is a single cluster,
8006 // we can branch to its destination directly if it's squeezed exactly in
8007 // between the known lower bound and Pivot - 1.
8008 MachineBasicBlock *LeftMBB;
8009 if (FirstLeft == LastLeft && FirstLeft->Kind == CC_Range &&
8010 FirstLeft->Low == W.GE &&
8011 (FirstLeft->High->getValue() + 1LL) == Pivot->getValue()) {
8012 LeftMBB = FirstLeft->MBB;
8013 } else {
8014 LeftMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8015 FuncInfo.MF->insert(BBI, LeftMBB);
8016 WorkList.push_back({LeftMBB, FirstLeft, LastLeft, W.GE, Pivot});
8017 // Put Cond in a virtual register to make it available from the new blocks.
8018 ExportFromCurrentBlock(Cond);
8019 }
8020
8021 // Similarly, we will branch to the RHS if Value >= Pivot. If RHS is a
8022 // single cluster, RHS.Low == Pivot, and we can branch to its destination
8023 // directly if RHS.High equals the current upper bound.
8024 MachineBasicBlock *RightMBB;
8025 if (FirstRight == LastRight && FirstRight->Kind == CC_Range &&
8026 W.LT && (FirstRight->High->getValue() + 1ULL) == W.LT->getValue()) {
8027 RightMBB = FirstRight->MBB;
8028 } else {
8029 RightMBB = FuncInfo.MF->CreateMachineBasicBlock(W.MBB->getBasicBlock());
8030 FuncInfo.MF->insert(BBI, RightMBB);
8031 WorkList.push_back({RightMBB, FirstRight, LastRight, Pivot, W.LT});
8032 // Put Cond in a virtual register to make it available from the new blocks.
8033 ExportFromCurrentBlock(Cond);
8034 }
8035
8036 // Create the CaseBlock record that will be used to lower the branch.
Hans Wennborg4b828d32015-04-30 00:57:37 +00008037 CaseBlock CB(ISD::SETLT, Cond, Pivot, nullptr, LeftMBB, RightMBB, W.MBB,
8038 LeftWeight, RightWeight);
Hans Wennborg0867b152015-04-23 16:45:24 +00008039
8040 if (W.MBB == SwitchMBB)
8041 visitSwitchCase(CB, SwitchMBB);
8042 else
8043 SwitchCases.push_back(CB);
8044}
8045
8046void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
8047 // Extract cases from the switch.
8048 BranchProbabilityInfo *BPI = FuncInfo.BPI;
8049 CaseClusterVector Clusters;
8050 Clusters.reserve(SI.getNumCases());
8051 for (auto I : SI.cases()) {
8052 MachineBasicBlock *Succ = FuncInfo.MBBMap[I.getCaseSuccessor()];
8053 const ConstantInt *CaseVal = I.getCaseValue();
Hans Wennborg44faaa72015-05-07 15:47:15 +00008054 uint32_t Weight =
8055 BPI ? BPI->getEdgeWeight(SI.getParent(), I.getSuccessorIndex()) : 0;
Hans Wennborg0867b152015-04-23 16:45:24 +00008056 Clusters.push_back(CaseCluster::range(CaseVal, CaseVal, Succ, Weight));
8057 }
8058
8059 MachineBasicBlock *DefaultMBB = FuncInfo.MBBMap[SI.getDefaultDest()];
8060
Hans Wennborgae0254d2015-05-08 21:23:39 +00008061 // Cluster adjacent cases with the same destination. We do this at all
8062 // optimization levels because it's cheap to do and will make codegen faster
8063 // if there are many clusters.
8064 sortAndRangeify(Clusters);
Hans Wennborg0867b152015-04-23 16:45:24 +00008065
Hans Wennborgae0254d2015-05-08 21:23:39 +00008066 if (TM.getOptLevel() != CodeGenOpt::None) {
Hans Wennborg0867b152015-04-23 16:45:24 +00008067 // Replace an unreachable default with the most popular destination.
8068 // FIXME: Exploit unreachable default more aggressively.
8069 bool UnreachableDefault =
8070 isa<UnreachableInst>(SI.getDefaultDest()->getFirstNonPHIOrDbg());
8071 if (UnreachableDefault && !Clusters.empty()) {
8072 DenseMap<const BasicBlock *, unsigned> Popularity;
8073 unsigned MaxPop = 0;
8074 const BasicBlock *MaxBB = nullptr;
8075 for (auto I : SI.cases()) {
8076 const BasicBlock *BB = I.getCaseSuccessor();
8077 if (++Popularity[BB] > MaxPop) {
8078 MaxPop = Popularity[BB];
8079 MaxBB = BB;
8080 }
8081 }
8082 // Set new default.
8083 assert(MaxPop > 0 && MaxBB);
8084 DefaultMBB = FuncInfo.MBBMap[MaxBB];
8085
8086 // Remove cases that were pointing to the destination that is now the
8087 // default.
8088 CaseClusterVector New;
8089 New.reserve(Clusters.size());
8090 for (CaseCluster &CC : Clusters) {
8091 if (CC.MBB != DefaultMBB)
8092 New.push_back(CC);
8093 }
8094 Clusters = std::move(New);
8095 }
8096 }
8097
8098 // If there is only the default destination, jump there directly.
8099 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
8100 if (Clusters.empty()) {
8101 SwitchMBB->addSuccessor(DefaultMBB);
8102 if (DefaultMBB != NextBlock(SwitchMBB)) {
8103 DAG.setRoot(DAG.getNode(ISD::BR, getCurSDLoc(), MVT::Other,
8104 getControlRoot(), DAG.getBasicBlock(DefaultMBB)));
8105 }
8106 return;
8107 }
8108
8109 if (TM.getOptLevel() != CodeGenOpt::None) {
8110 findJumpTables(Clusters, &SI, DefaultMBB);
8111 findBitTestClusters(Clusters, &SI);
8112 }
8113
8114
8115 DEBUG({
8116 dbgs() << "Case clusters: ";
8117 for (const CaseCluster &C : Clusters) {
8118 if (C.Kind == CC_JumpTable) dbgs() << "JT:";
8119 if (C.Kind == CC_BitTests) dbgs() << "BT:";
8120
8121 C.Low->getValue().print(dbgs(), true);
8122 if (C.Low != C.High) {
8123 dbgs() << '-';
8124 C.High->getValue().print(dbgs(), true);
8125 }
8126 dbgs() << ' ';
8127 }
8128 dbgs() << '\n';
8129 });
8130
8131 assert(!Clusters.empty());
8132 SwitchWorkList WorkList;
8133 CaseClusterIt First = Clusters.begin();
8134 CaseClusterIt Last = Clusters.end() - 1;
8135 WorkList.push_back({SwitchMBB, First, Last, nullptr, nullptr});
8136
8137 while (!WorkList.empty()) {
8138 SwitchWorkListItem W = WorkList.back();
8139 WorkList.pop_back();
8140 unsigned NumClusters = W.LastCluster - W.FirstCluster + 1;
8141
8142 if (NumClusters > 3 && TM.getOptLevel() != CodeGenOpt::None) {
8143 // For optimized builds, lower large range as a balanced binary tree.
8144 splitWorkItem(WorkList, W, SI.getCondition(), SwitchMBB);
8145 continue;
8146 }
8147
8148 lowerWorkItem(W, SI.getCondition(), SwitchMBB, DefaultMBB);
8149 }
8150}