blob: d08b80871f3eb570d0fc55fac98f3b1a473307e8 [file] [log] [blame]
Hal Finkel27774d92014-03-13 07:58:58 +00001//===- PPCInstrVSX.td - The PowerPC VSX Extension --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the VSX extension to the PowerPC instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Bill Schmidtfe723b92015-04-27 19:57:34 +000014// *********************************** NOTE ***********************************
15// ** For POWER8 Little Endian, the VSX swap optimization relies on knowing **
16// ** which VMX and VSX instructions are lane-sensitive and which are not. **
17// ** A lane-sensitive instruction relies, implicitly or explicitly, on **
18// ** whether lanes are numbered from left to right. An instruction like **
19// ** VADDFP is not lane-sensitive, because each lane of the result vector **
20// ** relies only on the corresponding lane of the source vectors. However, **
21// ** an instruction like VMULESB is lane-sensitive, because "even" and **
22// ** "odd" lanes are different for big-endian and little-endian numbering. **
23// ** **
24// ** When adding new VMX and VSX instructions, please consider whether they **
25// ** are lane-sensitive. If so, they must be added to a switch statement **
26// ** in PPCVSXSwapRemoval::gatherVectorInstructions(). **
27// ****************************************************************************
28
Hal Finkel27774d92014-03-13 07:58:58 +000029def PPCRegVSRCAsmOperand : AsmOperandClass {
30 let Name = "RegVSRC"; let PredicateMethod = "isVSRegNumber";
31}
32def vsrc : RegisterOperand<VSRC> {
33 let ParserMatchClass = PPCRegVSRCAsmOperand;
34}
35
Hal Finkel19be5062014-03-29 05:29:01 +000036def PPCRegVSFRCAsmOperand : AsmOperandClass {
37 let Name = "RegVSFRC"; let PredicateMethod = "isVSRegNumber";
38}
39def vsfrc : RegisterOperand<VSFRC> {
40 let ParserMatchClass = PPCRegVSFRCAsmOperand;
41}
42
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +000043def PPCRegVSSRCAsmOperand : AsmOperandClass {
44 let Name = "RegVSSRC"; let PredicateMethod = "isVSRegNumber";
45}
46def vssrc : RegisterOperand<VSSRC> {
47 let ParserMatchClass = PPCRegVSSRCAsmOperand;
48}
49
Bill Schmidtfae5d712014-12-09 16:35:51 +000050// Little-endian-specific nodes.
51def SDT_PPClxvd2x : SDTypeProfile<1, 1, [
52 SDTCisVT<0, v2f64>, SDTCisPtrTy<1>
53]>;
54def SDT_PPCstxvd2x : SDTypeProfile<0, 2, [
55 SDTCisVT<0, v2f64>, SDTCisPtrTy<1>
56]>;
57def SDT_PPCxxswapd : SDTypeProfile<1, 1, [
58 SDTCisSameAs<0, 1>
59]>;
60
61def PPClxvd2x : SDNode<"PPCISD::LXVD2X", SDT_PPClxvd2x,
62 [SDNPHasChain, SDNPMayLoad]>;
63def PPCstxvd2x : SDNode<"PPCISD::STXVD2X", SDT_PPCstxvd2x,
64 [SDNPHasChain, SDNPMayStore]>;
65def PPCxxswapd : SDNode<"PPCISD::XXSWAPD", SDT_PPCxxswapd, [SDNPHasChain]>;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +000066def PPCmfvsr : SDNode<"PPCISD::MFVSR", SDTUnaryOp, []>;
67def PPCmtvsra : SDNode<"PPCISD::MTVSRA", SDTUnaryOp, []>;
68def PPCmtvsrz : SDNode<"PPCISD::MTVSRZ", SDTUnaryOp, []>;
Bill Schmidtfae5d712014-12-09 16:35:51 +000069
Hal Finkel27774d92014-03-13 07:58:58 +000070multiclass XX3Form_Rcr<bits<6> opcode, bits<7> xo, dag OOL, dag IOL,
71 string asmbase, string asmstr, InstrItinClass itin,
72 list<dag> pattern> {
73 let BaseName = asmbase in {
74 def NAME : XX3Form_Rc<opcode, xo, OOL, IOL,
75 !strconcat(asmbase, !strconcat(" ", asmstr)), itin,
76 pattern>;
77 let Defs = [CR6] in
78 def o : XX3Form_Rc<opcode, xo, OOL, IOL,
79 !strconcat(asmbase, !strconcat(". ", asmstr)), itin,
80 []>, isDOT;
81 }
82}
83
Eric Christopher1b8e7632014-05-22 01:07:24 +000084def HasVSX : Predicate<"PPCSubTarget->hasVSX()">;
Bill Schmidtfae5d712014-12-09 16:35:51 +000085def IsLittleEndian : Predicate<"PPCSubTarget->isLittleEndian()">;
86def IsBigEndian : Predicate<"!PPCSubTarget->isLittleEndian()">;
87
Hal Finkel27774d92014-03-13 07:58:58 +000088let Predicates = [HasVSX] in {
89let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Craig Topperc50d64b2014-11-26 00:46:26 +000090let hasSideEffects = 0 in { // VSX instructions don't have side effects.
Hal Finkel27774d92014-03-13 07:58:58 +000091let Uses = [RM] in {
92
93 // Load indexed instructions
Hal Finkel6a778fb2015-03-11 23:28:38 +000094 let mayLoad = 1 in {
Bill Schmidtcb34fd02014-10-09 17:51:35 +000095 def LXSDX : XX1Form<31, 588,
Hal Finkel19be5062014-03-29 05:29:01 +000096 (outs vsfrc:$XT), (ins memrr:$src),
Hal Finkel27774d92014-03-13 07:58:58 +000097 "lxsdx $XT, $src", IIC_LdStLFD,
98 [(set f64:$XT, (load xoaddr:$src))]>;
99
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000100 def LXVD2X : XX1Form<31, 844,
Hal Finkel27774d92014-03-13 07:58:58 +0000101 (outs vsrc:$XT), (ins memrr:$src),
102 "lxvd2x $XT, $src", IIC_LdStLFD,
Bill Schmidt72954782014-11-12 04:19:40 +0000103 [(set v2f64:$XT, (int_ppc_vsx_lxvd2x xoaddr:$src))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000104
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000105 def LXVDSX : XX1Form<31, 332,
Hal Finkel27774d92014-03-13 07:58:58 +0000106 (outs vsrc:$XT), (ins memrr:$src),
107 "lxvdsx $XT, $src", IIC_LdStLFD, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000108
Bill Schmidtcb34fd02014-10-09 17:51:35 +0000109 def LXVW4X : XX1Form<31, 780,
Hal Finkel27774d92014-03-13 07:58:58 +0000110 (outs vsrc:$XT), (ins memrr:$src),
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000111 "lxvw4x $XT, $src", IIC_LdStLFD,
Bill Schmidt72954782014-11-12 04:19:40 +0000112 [(set v4i32:$XT, (int_ppc_vsx_lxvw4x xoaddr:$src))]>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000113 } // mayLoad
Hal Finkel27774d92014-03-13 07:58:58 +0000114
115 // Store indexed instructions
116 let mayStore = 1 in {
117 def STXSDX : XX1Form<31, 716,
Hal Finkel19be5062014-03-29 05:29:01 +0000118 (outs), (ins vsfrc:$XT, memrr:$dst),
Hal Finkel27774d92014-03-13 07:58:58 +0000119 "stxsdx $XT, $dst", IIC_LdStSTFD,
120 [(store f64:$XT, xoaddr:$dst)]>;
121
122 def STXVD2X : XX1Form<31, 972,
123 (outs), (ins vsrc:$XT, memrr:$dst),
124 "stxvd2x $XT, $dst", IIC_LdStSTFD,
Hal Finkele3d2b202015-02-01 19:07:41 +0000125 [(store v2f64:$XT, xoaddr:$dst)]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000126
127 def STXVW4X : XX1Form<31, 908,
128 (outs), (ins vsrc:$XT, memrr:$dst),
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000129 "stxvw4x $XT, $dst", IIC_LdStSTFD,
Hal Finkele3d2b202015-02-01 19:07:41 +0000130 [(store v4i32:$XT, xoaddr:$dst)]>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000131
132 } // mayStore
Hal Finkel27774d92014-03-13 07:58:58 +0000133
134 // Add/Mul Instructions
135 let isCommutable = 1 in {
136 def XSADDDP : XX3Form<60, 32,
Hal Finkel19be5062014-03-29 05:29:01 +0000137 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000138 "xsadddp $XT, $XA, $XB", IIC_VecFP,
139 [(set f64:$XT, (fadd f64:$XA, f64:$XB))]>;
140 def XSMULDP : XX3Form<60, 48,
Hal Finkel19be5062014-03-29 05:29:01 +0000141 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000142 "xsmuldp $XT, $XA, $XB", IIC_VecFP,
143 [(set f64:$XT, (fmul f64:$XA, f64:$XB))]>;
144
145 def XVADDDP : XX3Form<60, 96,
146 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
147 "xvadddp $XT, $XA, $XB", IIC_VecFP,
148 [(set v2f64:$XT, (fadd v2f64:$XA, v2f64:$XB))]>;
149
150 def XVADDSP : XX3Form<60, 64,
151 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
152 "xvaddsp $XT, $XA, $XB", IIC_VecFP,
153 [(set v4f32:$XT, (fadd v4f32:$XA, v4f32:$XB))]>;
154
155 def XVMULDP : XX3Form<60, 112,
156 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
157 "xvmuldp $XT, $XA, $XB", IIC_VecFP,
158 [(set v2f64:$XT, (fmul v2f64:$XA, v2f64:$XB))]>;
159
160 def XVMULSP : XX3Form<60, 80,
161 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
162 "xvmulsp $XT, $XA, $XB", IIC_VecFP,
163 [(set v4f32:$XT, (fmul v4f32:$XA, v4f32:$XB))]>;
164 }
165
166 // Subtract Instructions
167 def XSSUBDP : XX3Form<60, 40,
Hal Finkel19be5062014-03-29 05:29:01 +0000168 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000169 "xssubdp $XT, $XA, $XB", IIC_VecFP,
170 [(set f64:$XT, (fsub f64:$XA, f64:$XB))]>;
171
172 def XVSUBDP : XX3Form<60, 104,
173 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
174 "xvsubdp $XT, $XA, $XB", IIC_VecFP,
175 [(set v2f64:$XT, (fsub v2f64:$XA, v2f64:$XB))]>;
176 def XVSUBSP : XX3Form<60, 72,
177 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
178 "xvsubsp $XT, $XA, $XB", IIC_VecFP,
179 [(set v4f32:$XT, (fsub v4f32:$XA, v4f32:$XB))]>;
180
181 // FMA Instructions
Hal Finkel25e04542014-03-25 18:55:11 +0000182 let BaseName = "XSMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000183 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000184 def XSMADDADP : XX3Form<60, 33,
Hal Finkel19be5062014-03-29 05:29:01 +0000185 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000186 "xsmaddadp $XT, $XA, $XB", IIC_VecFP,
187 [(set f64:$XT, (fma f64:$XA, f64:$XB, f64:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000188 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
189 AltVSXFMARel;
190 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000191 def XSMADDMDP : XX3Form<60, 41,
Hal Finkel19be5062014-03-29 05:29:01 +0000192 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000193 "xsmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000194 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
195 AltVSXFMARel;
196 }
Hal Finkel27774d92014-03-13 07:58:58 +0000197
Hal Finkel25e04542014-03-25 18:55:11 +0000198 let BaseName = "XSMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000199 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000200 def XSMSUBADP : XX3Form<60, 49,
Hal Finkel19be5062014-03-29 05:29:01 +0000201 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000202 "xsmsubadp $XT, $XA, $XB", IIC_VecFP,
203 [(set f64:$XT, (fma f64:$XA, f64:$XB, (fneg f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000204 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
205 AltVSXFMARel;
206 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000207 def XSMSUBMDP : XX3Form<60, 57,
Hal Finkel19be5062014-03-29 05:29:01 +0000208 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000209 "xsmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000210 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
211 AltVSXFMARel;
212 }
Hal Finkel27774d92014-03-13 07:58:58 +0000213
Hal Finkel25e04542014-03-25 18:55:11 +0000214 let BaseName = "XSNMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000215 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000216 def XSNMADDADP : XX3Form<60, 161,
Hal Finkel19be5062014-03-29 05:29:01 +0000217 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000218 "xsnmaddadp $XT, $XA, $XB", IIC_VecFP,
219 [(set f64:$XT, (fneg (fma f64:$XA, f64:$XB, f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000220 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
221 AltVSXFMARel;
222 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000223 def XSNMADDMDP : XX3Form<60, 169,
Hal Finkel19be5062014-03-29 05:29:01 +0000224 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000225 "xsnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000226 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
227 AltVSXFMARel;
228 }
Hal Finkel27774d92014-03-13 07:58:58 +0000229
Hal Finkel25e04542014-03-25 18:55:11 +0000230 let BaseName = "XSNMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000231 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000232 def XSNMSUBADP : XX3Form<60, 177,
Hal Finkel19be5062014-03-29 05:29:01 +0000233 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000234 "xsnmsubadp $XT, $XA, $XB", IIC_VecFP,
235 [(set f64:$XT, (fneg (fma f64:$XA, f64:$XB, (fneg f64:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000236 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
237 AltVSXFMARel;
238 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000239 def XSNMSUBMDP : XX3Form<60, 185,
Hal Finkel19be5062014-03-29 05:29:01 +0000240 (outs vsfrc:$XT), (ins vsfrc:$XTi, vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000241 "xsnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000242 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
243 AltVSXFMARel;
244 }
Hal Finkel27774d92014-03-13 07:58:58 +0000245
Hal Finkel25e04542014-03-25 18:55:11 +0000246 let BaseName = "XVMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000247 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000248 def XVMADDADP : XX3Form<60, 97,
249 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
250 "xvmaddadp $XT, $XA, $XB", IIC_VecFP,
251 [(set v2f64:$XT, (fma v2f64:$XA, v2f64:$XB, v2f64:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000252 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
253 AltVSXFMARel;
254 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000255 def XVMADDMDP : XX3Form<60, 105,
256 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
257 "xvmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000258 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
259 AltVSXFMARel;
260 }
Hal Finkel27774d92014-03-13 07:58:58 +0000261
Hal Finkel25e04542014-03-25 18:55:11 +0000262 let BaseName = "XVMADDASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000263 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000264 def XVMADDASP : XX3Form<60, 65,
265 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
266 "xvmaddasp $XT, $XA, $XB", IIC_VecFP,
267 [(set v4f32:$XT, (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000268 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
269 AltVSXFMARel;
270 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000271 def XVMADDMSP : XX3Form<60, 73,
272 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
273 "xvmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000274 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
275 AltVSXFMARel;
276 }
Hal Finkel27774d92014-03-13 07:58:58 +0000277
Hal Finkel25e04542014-03-25 18:55:11 +0000278 let BaseName = "XVMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000279 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000280 def XVMSUBADP : XX3Form<60, 113,
281 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
282 "xvmsubadp $XT, $XA, $XB", IIC_VecFP,
283 [(set v2f64:$XT, (fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000284 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
285 AltVSXFMARel;
286 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000287 def XVMSUBMDP : XX3Form<60, 121,
288 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
289 "xvmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000290 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
291 AltVSXFMARel;
292 }
Hal Finkel27774d92014-03-13 07:58:58 +0000293
Hal Finkel25e04542014-03-25 18:55:11 +0000294 let BaseName = "XVMSUBASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000295 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000296 def XVMSUBASP : XX3Form<60, 81,
297 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
298 "xvmsubasp $XT, $XA, $XB", IIC_VecFP,
299 [(set v4f32:$XT, (fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000300 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
301 AltVSXFMARel;
302 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000303 def XVMSUBMSP : XX3Form<60, 89,
304 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
305 "xvmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000306 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
307 AltVSXFMARel;
308 }
Hal Finkel27774d92014-03-13 07:58:58 +0000309
Hal Finkel25e04542014-03-25 18:55:11 +0000310 let BaseName = "XVNMADDADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000311 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000312 def XVNMADDADP : XX3Form<60, 225,
313 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
314 "xvnmaddadp $XT, $XA, $XB", IIC_VecFP,
315 [(set v2f64:$XT, (fneg (fma v2f64:$XA, v2f64:$XB, v2f64:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000316 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
317 AltVSXFMARel;
318 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000319 def XVNMADDMDP : XX3Form<60, 233,
320 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
321 "xvnmaddmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000322 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
323 AltVSXFMARel;
324 }
Hal Finkel27774d92014-03-13 07:58:58 +0000325
Hal Finkel25e04542014-03-25 18:55:11 +0000326 let BaseName = "XVNMADDASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000327 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000328 def XVNMADDASP : XX3Form<60, 193,
329 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
330 "xvnmaddasp $XT, $XA, $XB", IIC_VecFP,
331 [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, v4f32:$XTi)))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000332 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
333 AltVSXFMARel;
334 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000335 def XVNMADDMSP : XX3Form<60, 201,
336 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
337 "xvnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000338 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
339 AltVSXFMARel;
340 }
Hal Finkel27774d92014-03-13 07:58:58 +0000341
Hal Finkel25e04542014-03-25 18:55:11 +0000342 let BaseName = "XVNMSUBADP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000343 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000344 def XVNMSUBADP : XX3Form<60, 241,
345 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
346 "xvnmsubadp $XT, $XA, $XB", IIC_VecFP,
347 [(set v2f64:$XT, (fneg (fma v2f64:$XA, v2f64:$XB, (fneg v2f64:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000348 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
349 AltVSXFMARel;
350 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000351 def XVNMSUBMDP : XX3Form<60, 249,
352 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
353 "xvnmsubmdp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000354 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
355 AltVSXFMARel;
356 }
Hal Finkel27774d92014-03-13 07:58:58 +0000357
Hal Finkel25e04542014-03-25 18:55:11 +0000358 let BaseName = "XVNMSUBASP" in {
Hal Finkele01d3212014-03-24 15:07:28 +0000359 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000360 def XVNMSUBASP : XX3Form<60, 209,
361 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
362 "xvnmsubasp $XT, $XA, $XB", IIC_VecFP,
363 [(set v4f32:$XT, (fneg (fma v4f32:$XA, v4f32:$XB, (fneg v4f32:$XTi))))]>,
Hal Finkel25e04542014-03-25 18:55:11 +0000364 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
365 AltVSXFMARel;
366 let IsVSXFMAAlt = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000367 def XVNMSUBMSP : XX3Form<60, 217,
368 (outs vsrc:$XT), (ins vsrc:$XTi, vsrc:$XA, vsrc:$XB),
369 "xvnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
Hal Finkel25e04542014-03-25 18:55:11 +0000370 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
371 AltVSXFMARel;
372 }
Hal Finkel27774d92014-03-13 07:58:58 +0000373
374 // Division Instructions
375 def XSDIVDP : XX3Form<60, 56,
Hal Finkel19be5062014-03-29 05:29:01 +0000376 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000377 "xsdivdp $XT, $XA, $XB", IIC_FPDivD,
Hal Finkel27774d92014-03-13 07:58:58 +0000378 [(set f64:$XT, (fdiv f64:$XA, f64:$XB))]>;
379 def XSSQRTDP : XX2Form<60, 75,
Hal Finkel19be5062014-03-29 05:29:01 +0000380 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000381 "xssqrtdp $XT, $XB", IIC_FPSqrtD,
Hal Finkel27774d92014-03-13 07:58:58 +0000382 [(set f64:$XT, (fsqrt f64:$XB))]>;
383
384 def XSREDP : XX2Form<60, 90,
Hal Finkel19be5062014-03-29 05:29:01 +0000385 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000386 "xsredp $XT, $XB", IIC_VecFP,
387 [(set f64:$XT, (PPCfre f64:$XB))]>;
388 def XSRSQRTEDP : XX2Form<60, 74,
Hal Finkel19be5062014-03-29 05:29:01 +0000389 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000390 "xsrsqrtedp $XT, $XB", IIC_VecFP,
391 [(set f64:$XT, (PPCfrsqrte f64:$XB))]>;
392
393 def XSTDIVDP : XX3Form_1<60, 61,
Hal Finkel19be5062014-03-29 05:29:01 +0000394 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000395 "xstdivdp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000396 def XSTSQRTDP : XX2Form_1<60, 106,
Hal Finkel19be5062014-03-29 05:29:01 +0000397 (outs crrc:$crD), (ins vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000398 "xstsqrtdp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000399
400 def XVDIVDP : XX3Form<60, 120,
401 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000402 "xvdivdp $XT, $XA, $XB", IIC_FPDivD,
Hal Finkel27774d92014-03-13 07:58:58 +0000403 [(set v2f64:$XT, (fdiv v2f64:$XA, v2f64:$XB))]>;
404 def XVDIVSP : XX3Form<60, 88,
405 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000406 "xvdivsp $XT, $XA, $XB", IIC_FPDivS,
Hal Finkel27774d92014-03-13 07:58:58 +0000407 [(set v4f32:$XT, (fdiv v4f32:$XA, v4f32:$XB))]>;
408
409 def XVSQRTDP : XX2Form<60, 203,
410 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000411 "xvsqrtdp $XT, $XB", IIC_FPSqrtD,
Hal Finkel27774d92014-03-13 07:58:58 +0000412 [(set v2f64:$XT, (fsqrt v2f64:$XB))]>;
413 def XVSQRTSP : XX2Form<60, 139,
414 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000415 "xvsqrtsp $XT, $XB", IIC_FPSqrtS,
Hal Finkel27774d92014-03-13 07:58:58 +0000416 [(set v4f32:$XT, (fsqrt v4f32:$XB))]>;
417
418 def XVTDIVDP : XX3Form_1<60, 125,
419 (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000420 "xvtdivdp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000421 def XVTDIVSP : XX3Form_1<60, 93,
422 (outs crrc:$crD), (ins vsrc:$XA, vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000423 "xvtdivsp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000424
425 def XVTSQRTDP : XX2Form_1<60, 234,
426 (outs crrc:$crD), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000427 "xvtsqrtdp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000428 def XVTSQRTSP : XX2Form_1<60, 170,
429 (outs crrc:$crD), (ins vsrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000430 "xvtsqrtsp $crD, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000431
432 def XVREDP : XX2Form<60, 218,
433 (outs vsrc:$XT), (ins vsrc:$XB),
434 "xvredp $XT, $XB", IIC_VecFP,
435 [(set v2f64:$XT, (PPCfre v2f64:$XB))]>;
436 def XVRESP : XX2Form<60, 154,
437 (outs vsrc:$XT), (ins vsrc:$XB),
438 "xvresp $XT, $XB", IIC_VecFP,
439 [(set v4f32:$XT, (PPCfre v4f32:$XB))]>;
440
441 def XVRSQRTEDP : XX2Form<60, 202,
442 (outs vsrc:$XT), (ins vsrc:$XB),
443 "xvrsqrtedp $XT, $XB", IIC_VecFP,
444 [(set v2f64:$XT, (PPCfrsqrte v2f64:$XB))]>;
445 def XVRSQRTESP : XX2Form<60, 138,
446 (outs vsrc:$XT), (ins vsrc:$XB),
447 "xvrsqrtesp $XT, $XB", IIC_VecFP,
448 [(set v4f32:$XT, (PPCfrsqrte v4f32:$XB))]>;
449
450 // Compare Instructions
451 def XSCMPODP : XX3Form_1<60, 43,
Hal Finkel19be5062014-03-29 05:29:01 +0000452 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000453 "xscmpodp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000454 def XSCMPUDP : XX3Form_1<60, 35,
Hal Finkel19be5062014-03-29 05:29:01 +0000455 (outs crrc:$crD), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkele8fba982014-03-29 13:20:31 +0000456 "xscmpudp $crD, $XA, $XB", IIC_FPCompare, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000457
458 defm XVCMPEQDP : XX3Form_Rcr<60, 99,
459 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
460 "xvcmpeqdp", "$XT, $XA, $XB", IIC_VecFPCompare, []>;
461 defm XVCMPEQSP : XX3Form_Rcr<60, 67,
462 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
463 "xvcmpeqsp", "$XT, $XA, $XB", IIC_VecFPCompare, []>;
464 defm XVCMPGEDP : XX3Form_Rcr<60, 115,
465 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
466 "xvcmpgedp", "$XT, $XA, $XB", IIC_VecFPCompare, []>;
467 defm XVCMPGESP : XX3Form_Rcr<60, 83,
468 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
469 "xvcmpgesp", "$XT, $XA, $XB", IIC_VecFPCompare, []>;
470 defm XVCMPGTDP : XX3Form_Rcr<60, 107,
471 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
472 "xvcmpgtdp", "$XT, $XA, $XB", IIC_VecFPCompare, []>;
473 defm XVCMPGTSP : XX3Form_Rcr<60, 75,
474 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
475 "xvcmpgtsp", "$XT, $XA, $XB", IIC_VecFPCompare, []>;
476
477 // Move Instructions
478 def XSABSDP : XX2Form<60, 345,
Hal Finkel19be5062014-03-29 05:29:01 +0000479 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000480 "xsabsdp $XT, $XB", IIC_VecFP,
481 [(set f64:$XT, (fabs f64:$XB))]>;
482 def XSNABSDP : XX2Form<60, 361,
Hal Finkel19be5062014-03-29 05:29:01 +0000483 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000484 "xsnabsdp $XT, $XB", IIC_VecFP,
485 [(set f64:$XT, (fneg (fabs f64:$XB)))]>;
486 def XSNEGDP : XX2Form<60, 377,
Hal Finkel19be5062014-03-29 05:29:01 +0000487 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000488 "xsnegdp $XT, $XB", IIC_VecFP,
489 [(set f64:$XT, (fneg f64:$XB))]>;
490 def XSCPSGNDP : XX3Form<60, 176,
Hal Finkel19be5062014-03-29 05:29:01 +0000491 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000492 "xscpsgndp $XT, $XA, $XB", IIC_VecFP,
493 [(set f64:$XT, (fcopysign f64:$XB, f64:$XA))]>;
494
495 def XVABSDP : XX2Form<60, 473,
496 (outs vsrc:$XT), (ins vsrc:$XB),
497 "xvabsdp $XT, $XB", IIC_VecFP,
498 [(set v2f64:$XT, (fabs v2f64:$XB))]>;
499
500 def XVABSSP : XX2Form<60, 409,
501 (outs vsrc:$XT), (ins vsrc:$XB),
502 "xvabssp $XT, $XB", IIC_VecFP,
503 [(set v4f32:$XT, (fabs v4f32:$XB))]>;
504
505 def XVCPSGNDP : XX3Form<60, 240,
506 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
507 "xvcpsgndp $XT, $XA, $XB", IIC_VecFP,
508 [(set v2f64:$XT, (fcopysign v2f64:$XB, v2f64:$XA))]>;
509 def XVCPSGNSP : XX3Form<60, 208,
510 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
511 "xvcpsgnsp $XT, $XA, $XB", IIC_VecFP,
512 [(set v4f32:$XT, (fcopysign v4f32:$XB, v4f32:$XA))]>;
513
514 def XVNABSDP : XX2Form<60, 489,
515 (outs vsrc:$XT), (ins vsrc:$XB),
516 "xvnabsdp $XT, $XB", IIC_VecFP,
517 [(set v2f64:$XT, (fneg (fabs v2f64:$XB)))]>;
518 def XVNABSSP : XX2Form<60, 425,
519 (outs vsrc:$XT), (ins vsrc:$XB),
520 "xvnabssp $XT, $XB", IIC_VecFP,
521 [(set v4f32:$XT, (fneg (fabs v4f32:$XB)))]>;
522
523 def XVNEGDP : XX2Form<60, 505,
524 (outs vsrc:$XT), (ins vsrc:$XB),
525 "xvnegdp $XT, $XB", IIC_VecFP,
526 [(set v2f64:$XT, (fneg v2f64:$XB))]>;
527 def XVNEGSP : XX2Form<60, 441,
528 (outs vsrc:$XT), (ins vsrc:$XB),
529 "xvnegsp $XT, $XB", IIC_VecFP,
530 [(set v4f32:$XT, (fneg v4f32:$XB))]>;
531
532 // Conversion Instructions
533 def XSCVDPSP : XX2Form<60, 265,
Hal Finkel19be5062014-03-29 05:29:01 +0000534 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000535 "xscvdpsp $XT, $XB", IIC_VecFP, []>;
536 def XSCVDPSXDS : XX2Form<60, 344,
Hal Finkel19be5062014-03-29 05:29:01 +0000537 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000538 "xscvdpsxds $XT, $XB", IIC_VecFP,
539 [(set f64:$XT, (PPCfctidz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000540 def XSCVDPSXWS : XX2Form<60, 88,
Hal Finkel19be5062014-03-29 05:29:01 +0000541 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000542 "xscvdpsxws $XT, $XB", IIC_VecFP,
543 [(set f64:$XT, (PPCfctiwz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000544 def XSCVDPUXDS : XX2Form<60, 328,
Hal Finkel19be5062014-03-29 05:29:01 +0000545 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000546 "xscvdpuxds $XT, $XB", IIC_VecFP,
547 [(set f64:$XT, (PPCfctiduz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000548 def XSCVDPUXWS : XX2Form<60, 72,
Hal Finkel19be5062014-03-29 05:29:01 +0000549 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000550 "xscvdpuxws $XT, $XB", IIC_VecFP,
551 [(set f64:$XT, (PPCfctiwuz f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000552 def XSCVSPDP : XX2Form<60, 329,
Hal Finkel19be5062014-03-29 05:29:01 +0000553 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000554 "xscvspdp $XT, $XB", IIC_VecFP, []>;
555 def XSCVSXDDP : XX2Form<60, 376,
Hal Finkel19be5062014-03-29 05:29:01 +0000556 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000557 "xscvsxddp $XT, $XB", IIC_VecFP,
558 [(set f64:$XT, (PPCfcfid f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000559 def XSCVUXDDP : XX2Form<60, 360,
Hal Finkel19be5062014-03-29 05:29:01 +0000560 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel4a912252014-03-23 05:35:00 +0000561 "xscvuxddp $XT, $XB", IIC_VecFP,
562 [(set f64:$XT, (PPCfcfidu f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000563
564 def XVCVDPSP : XX2Form<60, 393,
565 (outs vsrc:$XT), (ins vsrc:$XB),
566 "xvcvdpsp $XT, $XB", IIC_VecFP, []>;
567 def XVCVDPSXDS : XX2Form<60, 472,
568 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000569 "xvcvdpsxds $XT, $XB", IIC_VecFP,
570 [(set v2i64:$XT, (fp_to_sint v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000571 def XVCVDPSXWS : XX2Form<60, 216,
572 (outs vsrc:$XT), (ins vsrc:$XB),
573 "xvcvdpsxws $XT, $XB", IIC_VecFP, []>;
574 def XVCVDPUXDS : XX2Form<60, 456,
575 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000576 "xvcvdpuxds $XT, $XB", IIC_VecFP,
577 [(set v2i64:$XT, (fp_to_uint v2f64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000578 def XVCVDPUXWS : XX2Form<60, 200,
579 (outs vsrc:$XT), (ins vsrc:$XB),
580 "xvcvdpuxws $XT, $XB", IIC_VecFP, []>;
581
582 def XVCVSPDP : XX2Form<60, 457,
583 (outs vsrc:$XT), (ins vsrc:$XB),
584 "xvcvspdp $XT, $XB", IIC_VecFP, []>;
585 def XVCVSPSXDS : XX2Form<60, 408,
586 (outs vsrc:$XT), (ins vsrc:$XB),
587 "xvcvspsxds $XT, $XB", IIC_VecFP, []>;
588 def XVCVSPSXWS : XX2Form<60, 152,
589 (outs vsrc:$XT), (ins vsrc:$XB),
590 "xvcvspsxws $XT, $XB", IIC_VecFP, []>;
591 def XVCVSPUXDS : XX2Form<60, 392,
592 (outs vsrc:$XT), (ins vsrc:$XB),
593 "xvcvspuxds $XT, $XB", IIC_VecFP, []>;
594 def XVCVSPUXWS : XX2Form<60, 136,
595 (outs vsrc:$XT), (ins vsrc:$XB),
596 "xvcvspuxws $XT, $XB", IIC_VecFP, []>;
597 def XVCVSXDDP : XX2Form<60, 504,
598 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000599 "xvcvsxddp $XT, $XB", IIC_VecFP,
600 [(set v2f64:$XT, (sint_to_fp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000601 def XVCVSXDSP : XX2Form<60, 440,
602 (outs vsrc:$XT), (ins vsrc:$XB),
603 "xvcvsxdsp $XT, $XB", IIC_VecFP, []>;
604 def XVCVSXWDP : XX2Form<60, 248,
605 (outs vsrc:$XT), (ins vsrc:$XB),
606 "xvcvsxwdp $XT, $XB", IIC_VecFP, []>;
607 def XVCVSXWSP : XX2Form<60, 184,
608 (outs vsrc:$XT), (ins vsrc:$XB),
609 "xvcvsxwsp $XT, $XB", IIC_VecFP, []>;
610 def XVCVUXDDP : XX2Form<60, 488,
611 (outs vsrc:$XT), (ins vsrc:$XB),
Hal Finkel7279f4b2014-03-26 19:13:54 +0000612 "xvcvuxddp $XT, $XB", IIC_VecFP,
613 [(set v2f64:$XT, (uint_to_fp v2i64:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000614 def XVCVUXDSP : XX2Form<60, 424,
615 (outs vsrc:$XT), (ins vsrc:$XB),
616 "xvcvuxdsp $XT, $XB", IIC_VecFP, []>;
617 def XVCVUXWDP : XX2Form<60, 232,
618 (outs vsrc:$XT), (ins vsrc:$XB),
619 "xvcvuxwdp $XT, $XB", IIC_VecFP, []>;
620 def XVCVUXWSP : XX2Form<60, 168,
621 (outs vsrc:$XT), (ins vsrc:$XB),
622 "xvcvuxwsp $XT, $XB", IIC_VecFP, []>;
623
624 // Rounding Instructions
625 def XSRDPI : XX2Form<60, 73,
Hal Finkel19be5062014-03-29 05:29:01 +0000626 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000627 "xsrdpi $XT, $XB", IIC_VecFP,
628 [(set f64:$XT, (frnd f64:$XB))]>;
629 def XSRDPIC : XX2Form<60, 107,
Hal Finkel19be5062014-03-29 05:29:01 +0000630 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000631 "xsrdpic $XT, $XB", IIC_VecFP,
632 [(set f64:$XT, (fnearbyint f64:$XB))]>;
633 def XSRDPIM : XX2Form<60, 121,
Hal Finkel19be5062014-03-29 05:29:01 +0000634 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000635 "xsrdpim $XT, $XB", IIC_VecFP,
636 [(set f64:$XT, (ffloor f64:$XB))]>;
637 def XSRDPIP : XX2Form<60, 105,
Hal Finkel19be5062014-03-29 05:29:01 +0000638 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000639 "xsrdpip $XT, $XB", IIC_VecFP,
640 [(set f64:$XT, (fceil f64:$XB))]>;
641 def XSRDPIZ : XX2Form<60, 89,
Hal Finkel19be5062014-03-29 05:29:01 +0000642 (outs vsfrc:$XT), (ins vsfrc:$XB),
Hal Finkel27774d92014-03-13 07:58:58 +0000643 "xsrdpiz $XT, $XB", IIC_VecFP,
644 [(set f64:$XT, (ftrunc f64:$XB))]>;
645
646 def XVRDPI : XX2Form<60, 201,
647 (outs vsrc:$XT), (ins vsrc:$XB),
648 "xvrdpi $XT, $XB", IIC_VecFP,
649 [(set v2f64:$XT, (frnd v2f64:$XB))]>;
650 def XVRDPIC : XX2Form<60, 235,
651 (outs vsrc:$XT), (ins vsrc:$XB),
652 "xvrdpic $XT, $XB", IIC_VecFP,
653 [(set v2f64:$XT, (fnearbyint v2f64:$XB))]>;
654 def XVRDPIM : XX2Form<60, 249,
655 (outs vsrc:$XT), (ins vsrc:$XB),
656 "xvrdpim $XT, $XB", IIC_VecFP,
657 [(set v2f64:$XT, (ffloor v2f64:$XB))]>;
658 def XVRDPIP : XX2Form<60, 233,
659 (outs vsrc:$XT), (ins vsrc:$XB),
660 "xvrdpip $XT, $XB", IIC_VecFP,
661 [(set v2f64:$XT, (fceil v2f64:$XB))]>;
662 def XVRDPIZ : XX2Form<60, 217,
663 (outs vsrc:$XT), (ins vsrc:$XB),
664 "xvrdpiz $XT, $XB", IIC_VecFP,
665 [(set v2f64:$XT, (ftrunc v2f64:$XB))]>;
666
667 def XVRSPI : XX2Form<60, 137,
668 (outs vsrc:$XT), (ins vsrc:$XB),
669 "xvrspi $XT, $XB", IIC_VecFP,
670 [(set v4f32:$XT, (frnd v4f32:$XB))]>;
671 def XVRSPIC : XX2Form<60, 171,
672 (outs vsrc:$XT), (ins vsrc:$XB),
673 "xvrspic $XT, $XB", IIC_VecFP,
674 [(set v4f32:$XT, (fnearbyint v4f32:$XB))]>;
675 def XVRSPIM : XX2Form<60, 185,
676 (outs vsrc:$XT), (ins vsrc:$XB),
677 "xvrspim $XT, $XB", IIC_VecFP,
678 [(set v4f32:$XT, (ffloor v4f32:$XB))]>;
679 def XVRSPIP : XX2Form<60, 169,
680 (outs vsrc:$XT), (ins vsrc:$XB),
681 "xvrspip $XT, $XB", IIC_VecFP,
682 [(set v4f32:$XT, (fceil v4f32:$XB))]>;
683 def XVRSPIZ : XX2Form<60, 153,
684 (outs vsrc:$XT), (ins vsrc:$XB),
685 "xvrspiz $XT, $XB", IIC_VecFP,
686 [(set v4f32:$XT, (ftrunc v4f32:$XB))]>;
687
688 // Max/Min Instructions
Hal Finkele01d3212014-03-24 15:07:28 +0000689 let isCommutable = 1 in {
Hal Finkel27774d92014-03-13 07:58:58 +0000690 def XSMAXDP : XX3Form<60, 160,
Hal Finkel19be5062014-03-29 05:29:01 +0000691 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000692 "xsmaxdp $XT, $XA, $XB", IIC_VecFP,
693 [(set vsfrc:$XT,
694 (int_ppc_vsx_xsmaxdp vsfrc:$XA, vsfrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000695 def XSMINDP : XX3Form<60, 168,
Hal Finkel19be5062014-03-29 05:29:01 +0000696 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000697 "xsmindp $XT, $XA, $XB", IIC_VecFP,
698 [(set vsfrc:$XT,
699 (int_ppc_vsx_xsmindp vsfrc:$XA, vsfrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000700
701 def XVMAXDP : XX3Form<60, 224,
702 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000703 "xvmaxdp $XT, $XA, $XB", IIC_VecFP,
704 [(set vsrc:$XT,
705 (int_ppc_vsx_xvmaxdp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000706 def XVMINDP : XX3Form<60, 232,
707 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000708 "xvmindp $XT, $XA, $XB", IIC_VecFP,
709 [(set vsrc:$XT,
710 (int_ppc_vsx_xvmindp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000711
712 def XVMAXSP : XX3Form<60, 192,
713 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000714 "xvmaxsp $XT, $XA, $XB", IIC_VecFP,
715 [(set vsrc:$XT,
716 (int_ppc_vsx_xvmaxsp vsrc:$XA, vsrc:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000717 def XVMINSP : XX3Form<60, 200,
718 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Bill Schmidt1ca69fa2014-10-31 19:19:07 +0000719 "xvminsp $XT, $XA, $XB", IIC_VecFP,
720 [(set vsrc:$XT,
721 (int_ppc_vsx_xvminsp vsrc:$XA, vsrc:$XB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000722 } // isCommutable
Hal Finkel27774d92014-03-13 07:58:58 +0000723} // Uses = [RM]
724
725 // Logical Instructions
Hal Finkele01d3212014-03-24 15:07:28 +0000726 let isCommutable = 1 in
Hal Finkel27774d92014-03-13 07:58:58 +0000727 def XXLAND : XX3Form<60, 130,
728 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000729 "xxland $XT, $XA, $XB", IIC_VecGeneral,
730 [(set v4i32:$XT, (and v4i32:$XA, v4i32:$XB))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000731 def XXLANDC : XX3Form<60, 138,
732 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000733 "xxlandc $XT, $XA, $XB", IIC_VecGeneral,
734 [(set v4i32:$XT, (and v4i32:$XA,
735 (vnot_ppc v4i32:$XB)))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000736 let isCommutable = 1 in {
Hal Finkel27774d92014-03-13 07:58:58 +0000737 def XXLNOR : XX3Form<60, 162,
738 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000739 "xxlnor $XT, $XA, $XB", IIC_VecGeneral,
740 [(set v4i32:$XT, (vnot_ppc (or v4i32:$XA,
741 v4i32:$XB)))]>;
Hal Finkel27774d92014-03-13 07:58:58 +0000742 def XXLOR : XX3Form<60, 146,
743 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000744 "xxlor $XT, $XA, $XB", IIC_VecGeneral,
745 [(set v4i32:$XT, (or v4i32:$XA, v4i32:$XB))]>;
Hal Finkel19be5062014-03-29 05:29:01 +0000746 let isCodeGenOnly = 1 in
747 def XXLORf: XX3Form<60, 146,
748 (outs vsfrc:$XT), (ins vsfrc:$XA, vsfrc:$XB),
749 "xxlor $XT, $XA, $XB", IIC_VecGeneral, []>;
Hal Finkel27774d92014-03-13 07:58:58 +0000750 def XXLXOR : XX3Form<60, 154,
751 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
Hal Finkelbd4de9d2014-03-26 04:55:40 +0000752 "xxlxor $XT, $XA, $XB", IIC_VecGeneral,
753 [(set v4i32:$XT, (xor v4i32:$XA, v4i32:$XB))]>;
Hal Finkele01d3212014-03-24 15:07:28 +0000754 } // isCommutable
Hal Finkel27774d92014-03-13 07:58:58 +0000755
756 // Permutation Instructions
757 def XXMRGHW : XX3Form<60, 18,
758 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
759 "xxmrghw $XT, $XA, $XB", IIC_VecPerm, []>;
760 def XXMRGLW : XX3Form<60, 50,
761 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
762 "xxmrglw $XT, $XA, $XB", IIC_VecPerm, []>;
763
764 def XXPERMDI : XX3Form_2<60, 10,
765 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$DM),
766 "xxpermdi $XT, $XA, $XB, $DM", IIC_VecPerm, []>;
767 def XXSEL : XX4Form<60, 3,
768 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, vsrc:$XC),
769 "xxsel $XT, $XA, $XB, $XC", IIC_VecPerm, []>;
770
771 def XXSLDWI : XX3Form_2<60, 2,
772 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB, u2imm:$SHW),
773 "xxsldwi $XT, $XA, $XB, $SHW", IIC_VecPerm, []>;
774 def XXSPLTW : XX2Form_2<60, 164,
775 (outs vsrc:$XT), (ins vsrc:$XB, u2imm:$UIM),
776 "xxspltw $XT, $XB, $UIM", IIC_VecPerm, []>;
Craig Topperc50d64b2014-11-26 00:46:26 +0000777} // hasSideEffects
Hal Finkel27774d92014-03-13 07:58:58 +0000778
Bill Schmidt61e65232014-10-22 13:13:40 +0000779// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded after
780// instruction selection into a branch sequence.
781let usesCustomInserter = 1, // Expanded after instruction selection.
782 PPC970_Single = 1 in {
783
784 def SELECT_CC_VSRC: Pseudo<(outs vsrc:$dst),
785 (ins crrc:$cond, vsrc:$T, vsrc:$F, i32imm:$BROPC),
786 "#SELECT_CC_VSRC",
787 []>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000788 def SELECT_VSRC: Pseudo<(outs vsrc:$dst),
789 (ins crbitrc:$cond, vsrc:$T, vsrc:$F),
790 "#SELECT_VSRC",
Bill Schmidt61e65232014-10-22 13:13:40 +0000791 [(set v2f64:$dst,
792 (select i1:$cond, v2f64:$T, v2f64:$F))]>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000793 def SELECT_CC_VSFRC: Pseudo<(outs f8rc:$dst),
794 (ins crrc:$cond, f8rc:$T, f8rc:$F,
795 i32imm:$BROPC), "#SELECT_CC_VSFRC",
796 []>;
797 def SELECT_VSFRC: Pseudo<(outs f8rc:$dst),
798 (ins crbitrc:$cond, f8rc:$T, f8rc:$F),
799 "#SELECT_VSFRC",
800 [(set f64:$dst,
801 (select i1:$cond, f64:$T, f64:$F))]>;
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +0000802 def SELECT_CC_VSSRC: Pseudo<(outs f4rc:$dst),
803 (ins crrc:$cond, f4rc:$T, f4rc:$F,
804 i32imm:$BROPC), "#SELECT_CC_VSSRC",
805 []>;
806 def SELECT_VSSRC: Pseudo<(outs f4rc:$dst),
807 (ins crbitrc:$cond, f4rc:$T, f4rc:$F),
808 "#SELECT_VSSRC",
809 [(set f32:$dst,
810 (select i1:$cond, f32:$T, f32:$F))]>;
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000811} // usesCustomInserter
812} // AddedComplexity
Bill Schmidt61e65232014-10-22 13:13:40 +0000813
Hal Finkel27774d92014-03-13 07:58:58 +0000814def : InstAlias<"xvmovdp $XT, $XB",
815 (XVCPSGNDP vsrc:$XT, vsrc:$XB, vsrc:$XB)>;
816def : InstAlias<"xvmovsp $XT, $XB",
817 (XVCPSGNSP vsrc:$XT, vsrc:$XB, vsrc:$XB)>;
818
819def : InstAlias<"xxspltd $XT, $XB, 0",
820 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 0)>;
821def : InstAlias<"xxspltd $XT, $XB, 1",
822 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 3)>;
823def : InstAlias<"xxmrghd $XT, $XA, $XB",
824 (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 0)>;
825def : InstAlias<"xxmrgld $XT, $XA, $XB",
826 (XXPERMDI vsrc:$XT, vsrc:$XA, vsrc:$XB, 3)>;
827def : InstAlias<"xxswapd $XT, $XB",
828 (XXPERMDI vsrc:$XT, vsrc:$XB, vsrc:$XB, 2)>;
829
830let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000831
832let Predicates = [IsBigEndian] in {
Hal Finkel27774d92014-03-13 07:58:58 +0000833def : Pat<(v2f64 (scalar_to_vector f64:$A)),
Hal Finkel19be5062014-03-29 05:29:01 +0000834 (v2f64 (SUBREG_TO_REG (i64 1), $A, sub_64))>;
Hal Finkel27774d92014-03-13 07:58:58 +0000835
836def : Pat<(f64 (vector_extract v2f64:$S, 0)),
Hal Finkel19be5062014-03-29 05:29:01 +0000837 (f64 (EXTRACT_SUBREG $S, sub_64))>;
Hal Finkel27774d92014-03-13 07:58:58 +0000838def : Pat<(f64 (vector_extract v2f64:$S, 1)),
Hal Finkel19be5062014-03-29 05:29:01 +0000839 (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>;
Bill Schmidt10f6eb92014-12-09 16:43:32 +0000840}
841
842let Predicates = [IsLittleEndian] in {
843def : Pat<(v2f64 (scalar_to_vector f64:$A)),
844 (v2f64 (XXPERMDI (SUBREG_TO_REG (i64 1), $A, sub_64),
845 (SUBREG_TO_REG (i64 1), $A, sub_64), 0))>;
846
847def : Pat<(f64 (vector_extract v2f64:$S, 0)),
848 (f64 (EXTRACT_SUBREG (XXPERMDI $S, $S, 2), sub_64))>;
849def : Pat<(f64 (vector_extract v2f64:$S, 1)),
850 (f64 (EXTRACT_SUBREG $S, sub_64))>;
851}
Hal Finkel27774d92014-03-13 07:58:58 +0000852
853// Additional fnmsub patterns: -a*c + b == -(a*c - b)
854def : Pat<(fma (fneg f64:$A), f64:$C, f64:$B),
855 (XSNMSUBADP $B, $C, $A)>;
856def : Pat<(fma f64:$A, (fneg f64:$C), f64:$B),
857 (XSNMSUBADP $B, $C, $A)>;
858
859def : Pat<(fma (fneg v2f64:$A), v2f64:$C, v2f64:$B),
860 (XVNMSUBADP $B, $C, $A)>;
861def : Pat<(fma v2f64:$A, (fneg v2f64:$C), v2f64:$B),
862 (XVNMSUBADP $B, $C, $A)>;
863
864def : Pat<(fma (fneg v4f32:$A), v4f32:$C, v4f32:$B),
865 (XVNMSUBASP $B, $C, $A)>;
866def : Pat<(fma v4f32:$A, (fneg v4f32:$C), v4f32:$B),
867 (XVNMSUBASP $B, $C, $A)>;
868
Hal Finkel9e0baa62014-04-01 19:24:27 +0000869def : Pat<(v2f64 (bitconvert v4f32:$A)),
870 (COPY_TO_REGCLASS $A, VSRC)>;
Hal Finkel27774d92014-03-13 07:58:58 +0000871def : Pat<(v2f64 (bitconvert v4i32:$A)),
872 (COPY_TO_REGCLASS $A, VSRC)>;
873def : Pat<(v2f64 (bitconvert v8i16:$A)),
874 (COPY_TO_REGCLASS $A, VSRC)>;
875def : Pat<(v2f64 (bitconvert v16i8:$A)),
876 (COPY_TO_REGCLASS $A, VSRC)>;
877
Hal Finkel9e0baa62014-04-01 19:24:27 +0000878def : Pat<(v4f32 (bitconvert v2f64:$A)),
879 (COPY_TO_REGCLASS $A, VRRC)>;
Hal Finkel27774d92014-03-13 07:58:58 +0000880def : Pat<(v4i32 (bitconvert v2f64:$A)),
881 (COPY_TO_REGCLASS $A, VRRC)>;
882def : Pat<(v8i16 (bitconvert v2f64:$A)),
883 (COPY_TO_REGCLASS $A, VRRC)>;
884def : Pat<(v16i8 (bitconvert v2f64:$A)),
885 (COPY_TO_REGCLASS $A, VRRC)>;
886
Hal Finkel9e0baa62014-04-01 19:24:27 +0000887def : Pat<(v2i64 (bitconvert v4f32:$A)),
888 (COPY_TO_REGCLASS $A, VSRC)>;
Hal Finkela6c8b512014-03-26 16:12:58 +0000889def : Pat<(v2i64 (bitconvert v4i32:$A)),
890 (COPY_TO_REGCLASS $A, VSRC)>;
891def : Pat<(v2i64 (bitconvert v8i16:$A)),
892 (COPY_TO_REGCLASS $A, VSRC)>;
893def : Pat<(v2i64 (bitconvert v16i8:$A)),
894 (COPY_TO_REGCLASS $A, VSRC)>;
895
Hal Finkel9e0baa62014-04-01 19:24:27 +0000896def : Pat<(v4f32 (bitconvert v2i64:$A)),
897 (COPY_TO_REGCLASS $A, VRRC)>;
Hal Finkela6c8b512014-03-26 16:12:58 +0000898def : Pat<(v4i32 (bitconvert v2i64:$A)),
899 (COPY_TO_REGCLASS $A, VRRC)>;
900def : Pat<(v8i16 (bitconvert v2i64:$A)),
901 (COPY_TO_REGCLASS $A, VRRC)>;
902def : Pat<(v16i8 (bitconvert v2i64:$A)),
903 (COPY_TO_REGCLASS $A, VRRC)>;
904
Hal Finkel9281c9a2014-03-26 18:26:30 +0000905def : Pat<(v2f64 (bitconvert v2i64:$A)),
906 (COPY_TO_REGCLASS $A, VRRC)>;
907def : Pat<(v2i64 (bitconvert v2f64:$A)),
908 (COPY_TO_REGCLASS $A, VRRC)>;
909
Kit Bartond4eb73c2015-05-05 16:10:44 +0000910def : Pat<(v2f64 (bitconvert v1i128:$A)),
911 (COPY_TO_REGCLASS $A, VRRC)>;
912def : Pat<(v1i128 (bitconvert v2f64:$A)),
913 (COPY_TO_REGCLASS $A, VRRC)>;
914
Hal Finkel5c0d1452014-03-30 13:22:59 +0000915// sign extension patterns
916// To extend "in place" from v2i32 to v2i64, we have input data like:
917// | undef | i32 | undef | i32 |
918// but xvcvsxwdp expects the input in big-Endian format:
919// | i32 | undef | i32 | undef |
920// so we need to shift everything to the left by one i32 (word) before
921// the conversion.
922def : Pat<(sext_inreg v2i64:$C, v2i32),
923 (XVCVDPSXDS (XVCVSXWDP (XXSLDWI $C, $C, 1)))>;
924def : Pat<(v2f64 (sint_to_fp (sext_inreg v2i64:$C, v2i32))),
925 (XVCVSXWDP (XXSLDWI $C, $C, 1))>;
926
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000927// Loads.
Bill Schmidt72954782014-11-12 04:19:40 +0000928def : Pat<(v2f64 (load xoaddr:$src)), (LXVD2X xoaddr:$src)>;
929def : Pat<(v2i64 (load xoaddr:$src)), (LXVD2X xoaddr:$src)>;
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000930def : Pat<(v4i32 (load xoaddr:$src)), (LXVW4X xoaddr:$src)>;
Bill Schmidtfae5d712014-12-09 16:35:51 +0000931def : Pat<(v2f64 (PPClxvd2x xoaddr:$src)), (LXVD2X xoaddr:$src)>;
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000932
933// Stores.
Hal Finkele3d2b202015-02-01 19:07:41 +0000934def : Pat<(int_ppc_vsx_stxvd2x v2f64:$rS, xoaddr:$dst),
935 (STXVD2X $rS, xoaddr:$dst)>;
Bill Schmidt72954782014-11-12 04:19:40 +0000936def : Pat<(store v2i64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
Hal Finkele3d2b202015-02-01 19:07:41 +0000937def : Pat<(int_ppc_vsx_stxvw4x v4i32:$rS, xoaddr:$dst),
938 (STXVW4X $rS, xoaddr:$dst)>;
Bill Schmidtfae5d712014-12-09 16:35:51 +0000939def : Pat<(PPCstxvd2x v2f64:$rS, xoaddr:$dst), (STXVD2X $rS, xoaddr:$dst)>;
940
941// Permutes.
942def : Pat<(v2f64 (PPCxxswapd v2f64:$src)), (XXPERMDI $src, $src, 2)>;
943def : Pat<(v2i64 (PPCxxswapd v2i64:$src)), (XXPERMDI $src, $src, 2)>;
944def : Pat<(v4f32 (PPCxxswapd v4f32:$src)), (XXPERMDI $src, $src, 2)>;
945def : Pat<(v4i32 (PPCxxswapd v4i32:$src)), (XXPERMDI $src, $src, 2)>;
Bill Schmidt2d1128a2014-10-17 15:13:38 +0000946
Bill Schmidt61e65232014-10-22 13:13:40 +0000947// Selects.
948def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLT)),
949 (SELECT_VSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
950def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETLE)),
951 (SELECT_VSRC (CRORC $rhs, $lhs), $tval, $fval)>;
952def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETEQ)),
953 (SELECT_VSRC (CREQV $lhs, $rhs), $tval, $fval)>;
954def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGE)),
955 (SELECT_VSRC (CRORC $lhs, $rhs), $tval, $fval)>;
956def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETGT)),
957 (SELECT_VSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
958def : Pat<(v2f64 (selectcc i1:$lhs, i1:$rhs, v2f64:$tval, v2f64:$fval, SETNE)),
959 (SELECT_VSRC (CRXOR $lhs, $rhs), $tval, $fval)>;
960
Bill Schmidt9c54bbd2014-10-22 16:58:20 +0000961def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLT)),
962 (SELECT_VSFRC (CRANDC $rhs, $lhs), $tval, $fval)>;
963def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETLE)),
964 (SELECT_VSFRC (CRORC $rhs, $lhs), $tval, $fval)>;
965def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETEQ)),
966 (SELECT_VSFRC (CREQV $lhs, $rhs), $tval, $fval)>;
967def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGE)),
968 (SELECT_VSFRC (CRORC $lhs, $rhs), $tval, $fval)>;
969def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETGT)),
970 (SELECT_VSFRC (CRANDC $lhs, $rhs), $tval, $fval)>;
971def : Pat<(f64 (selectcc i1:$lhs, i1:$rhs, f64:$tval, f64:$fval, SETNE)),
972 (SELECT_VSFRC (CRXOR $lhs, $rhs), $tval, $fval)>;
973
Bill Schmidt76746922014-11-14 12:10:40 +0000974// Divides.
975def : Pat<(int_ppc_vsx_xvdivsp v4f32:$A, v4f32:$B),
976 (XVDIVSP $A, $B)>;
977def : Pat<(int_ppc_vsx_xvdivdp v2f64:$A, v2f64:$B),
978 (XVDIVDP $A, $B)>;
979
Hal Finkel27774d92014-03-13 07:58:58 +0000980} // AddedComplexity
981} // HasVSX
982
Kit Barton298beb52015-02-18 16:21:46 +0000983// The following VSX instructions were introduced in Power ISA 2.07
984/* FIXME: if the operands are v2i64, these patterns will not match.
985 we should define new patterns or otherwise match the same patterns
986 when the elements are larger than i32.
987*/
988def HasP8Vector : Predicate<"PPCSubTarget->hasP8Vector()">;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +0000989def HasDirectMove : Predicate<"PPCSubTarget->hasDirectMove()">;
Kit Barton298beb52015-02-18 16:21:46 +0000990let Predicates = [HasP8Vector] in {
991let AddedComplexity = 400 in { // Prefer VSX patterns over non-VSX patterns.
Nemanja Ivanovicf02def62015-05-21 19:32:49 +0000992 let isCommutable = 1 in {
993 def XXLEQV : XX3Form<60, 186,
994 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
995 "xxleqv $XT, $XA, $XB", IIC_VecGeneral,
996 [(set v4i32:$XT, (vnot_ppc (xor v4i32:$XA, v4i32:$XB)))]>;
997 def XXLNAND : XX3Form<60, 178,
998 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
999 "xxlnand $XT, $XA, $XB", IIC_VecGeneral,
1000 [(set v4i32:$XT, (vnot_ppc (and v4i32:$XA,
Kit Barton298beb52015-02-18 16:21:46 +00001001 v4i32:$XB)))]>;
1002 } // isCommutable
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001003
1004 def XXLORC : XX3Form<60, 170,
1005 (outs vsrc:$XT), (ins vsrc:$XA, vsrc:$XB),
1006 "xxlorc $XT, $XA, $XB", IIC_VecGeneral,
1007 [(set v4i32:$XT, (or v4i32:$XA, (vnot_ppc v4i32:$XB)))]>;
1008
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001009 // VSX scalar loads introduced in ISA 2.07
1010 let mayLoad = 1 in {
1011 def LXSSPX : XX1Form<31, 524, (outs vssrc:$XT), (ins memrr:$src),
1012 "lxsspx $XT, $src", IIC_LdStLFD,
1013 [(set f32:$XT, (load xoaddr:$src))]>;
1014 def LXSIWAX : XX1Form<31, 76, (outs vsfrc:$XT), (ins memrr:$src),
1015 "lxsiwax $XT, $src", IIC_LdStLFD,
1016 [(set f64:$XT, (PPClfiwax xoaddr:$src))]>;
1017 def LXSIWZX : XX1Form<31, 12, (outs vsfrc:$XT), (ins memrr:$src),
1018 "lxsiwzx $XT, $src", IIC_LdStLFD,
1019 [(set f64:$XT, (PPClfiwzx xoaddr:$src))]>;
1020 } // mayLoad
1021
1022 // VSX scalar stores introduced in ISA 2.07
1023 let mayStore = 1 in {
1024 def STXSSPX : XX1Form<31, 652, (outs), (ins vssrc:$XT, memrr:$dst),
1025 "stxsspx $XT, $dst", IIC_LdStSTFD,
1026 [(store f32:$XT, xoaddr:$dst)]>;
1027 def STXSIWX : XX1Form<31, 140, (outs), (ins vsfrc:$XT, memrr:$dst),
1028 "stxsiwx $XT, $dst", IIC_LdStSTFD,
1029 [(PPCstfiwx f64:$XT, xoaddr:$dst)]>;
1030 } // mayStore
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001031
1032 def : Pat<(f64 (extloadf32 xoaddr:$src)),
1033 (COPY_TO_REGCLASS (LXSSPX xoaddr:$src), VSFRC)>;
1034 def : Pat<(f64 (fextend f32:$src)),
1035 (COPY_TO_REGCLASS $src, VSFRC)>;
1036 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLT)),
1037 (SELECT_VSSRC (CRANDC $rhs, $lhs), $tval, $fval)>;
1038 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETLE)),
1039 (SELECT_VSSRC (CRORC $rhs, $lhs), $tval, $fval)>;
1040 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETEQ)),
1041 (SELECT_VSSRC (CREQV $lhs, $rhs), $tval, $fval)>;
1042 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGE)),
1043 (SELECT_VSSRC (CRORC $lhs, $rhs), $tval, $fval)>;
1044 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETGT)),
1045 (SELECT_VSSRC (CRANDC $lhs, $rhs), $tval, $fval)>;
1046 def : Pat<(f32 (selectcc i1:$lhs, i1:$rhs, f32:$tval, f32:$fval, SETNE)),
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001047 (SELECT_VSSRC (CRXOR $lhs, $rhs), $tval, $fval)>;
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001048
1049 // VSX Elementary Scalar FP arithmetic (SP)
1050 let isCommutable = 1 in {
1051 def XSADDSP : XX3Form<60, 0,
1052 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1053 "xsaddsp $XT, $XA, $XB", IIC_VecFP,
1054 [(set f32:$XT, (fadd f32:$XA, f32:$XB))]>;
1055 def XSMULSP : XX3Form<60, 16,
1056 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1057 "xsmulsp $XT, $XA, $XB", IIC_VecFP,
1058 [(set f32:$XT, (fmul f32:$XA, f32:$XB))]>;
1059 } // isCommutable
1060
1061 def XSDIVSP : XX3Form<60, 24,
1062 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1063 "xsdivsp $XT, $XA, $XB", IIC_FPDivS,
1064 [(set f32:$XT, (fdiv f32:$XA, f32:$XB))]>;
1065 def XSRESP : XX2Form<60, 26,
1066 (outs vssrc:$XT), (ins vssrc:$XB),
1067 "xsresp $XT, $XB", IIC_VecFP,
1068 [(set f32:$XT, (PPCfre f32:$XB))]>;
1069 def XSSQRTSP : XX2Form<60, 11,
1070 (outs vssrc:$XT), (ins vssrc:$XB),
1071 "xssqrtsp $XT, $XB", IIC_FPSqrtS,
1072 [(set f32:$XT, (fsqrt f32:$XB))]>;
1073 def XSRSQRTESP : XX2Form<60, 10,
1074 (outs vssrc:$XT), (ins vssrc:$XB),
1075 "xsrsqrtesp $XT, $XB", IIC_VecFP,
1076 [(set f32:$XT, (PPCfrsqrte f32:$XB))]>;
1077 def XSSUBSP : XX3Form<60, 8,
1078 (outs vssrc:$XT), (ins vssrc:$XA, vssrc:$XB),
1079 "xssubsp $XT, $XA, $XB", IIC_VecFP,
1080 [(set f32:$XT, (fsub f32:$XA, f32:$XB))]>;
Nemanja Ivanovic376e1732015-05-29 17:13:25 +00001081
1082 // FMA Instructions
1083 let BaseName = "XSMADDASP" in {
1084 let isCommutable = 1 in
1085 def XSMADDASP : XX3Form<60, 1,
1086 (outs vssrc:$XT),
1087 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1088 "xsmaddasp $XT, $XA, $XB", IIC_VecFP,
1089 [(set f32:$XT, (fma f32:$XA, f32:$XB, f32:$XTi))]>,
1090 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1091 AltVSXFMARel;
1092 let IsVSXFMAAlt = 1 in
1093 def XSMADDMSP : XX3Form<60, 9,
1094 (outs vssrc:$XT),
1095 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1096 "xsmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
1097 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1098 AltVSXFMARel;
1099 }
1100
1101 let BaseName = "XSMSUBASP" in {
1102 let isCommutable = 1 in
1103 def XSMSUBASP : XX3Form<60, 17,
1104 (outs vssrc:$XT),
1105 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1106 "xsmsubasp $XT, $XA, $XB", IIC_VecFP,
1107 [(set f32:$XT, (fma f32:$XA, f32:$XB,
1108 (fneg f32:$XTi)))]>,
1109 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1110 AltVSXFMARel;
1111 let IsVSXFMAAlt = 1 in
1112 def XSMSUBMSP : XX3Form<60, 25,
1113 (outs vssrc:$XT),
1114 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1115 "xsmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
1116 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1117 AltVSXFMARel;
1118 }
1119
1120 let BaseName = "XSNMADDASP" in {
1121 let isCommutable = 1 in
1122 def XSNMADDASP : XX3Form<60, 129,
1123 (outs vssrc:$XT),
1124 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1125 "xsnmaddasp $XT, $XA, $XB", IIC_VecFP,
1126 [(set f32:$XT, (fneg (fma f32:$XA, f32:$XB,
1127 f32:$XTi)))]>,
1128 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1129 AltVSXFMARel;
1130 let IsVSXFMAAlt = 1 in
1131 def XSNMADDMSP : XX3Form<60, 137,
1132 (outs vssrc:$XT),
1133 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1134 "xsnmaddmsp $XT, $XA, $XB", IIC_VecFP, []>,
1135 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1136 AltVSXFMARel;
1137 }
1138
1139 let BaseName = "XSNMSUBASP" in {
1140 let isCommutable = 1 in
1141 def XSNMSUBASP : XX3Form<60, 145,
1142 (outs vssrc:$XT),
1143 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1144 "xsnmsubasp $XT, $XA, $XB", IIC_VecFP,
1145 [(set f32:$XT, (fneg (fma f32:$XA, f32:$XB,
1146 (fneg f32:$XTi))))]>,
1147 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1148 AltVSXFMARel;
1149 let IsVSXFMAAlt = 1 in
1150 def XSNMSUBMSP : XX3Form<60, 153,
1151 (outs vssrc:$XT),
1152 (ins vssrc:$XTi, vssrc:$XA, vssrc:$XB),
1153 "xsnmsubmsp $XT, $XA, $XB", IIC_VecFP, []>,
1154 RegConstraint<"$XTi = $XT">, NoEncode<"$XTi">,
1155 AltVSXFMARel;
1156 }
Nemanja Ivanovicf3c94b12015-05-07 18:24:05 +00001157} // AddedComplexity = 400
Kit Barton298beb52015-02-18 16:21:46 +00001158} // HasP8Vector
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00001159
1160let Predicates = [HasDirectMove, HasVSX] in {
Nemanja Ivanovicf02def62015-05-21 19:32:49 +00001161 // VSX direct move instructions
1162 def MFVSRD : XX1_RS6_RD5_XO<31, 51, (outs g8rc:$rA), (ins vsfrc:$XT),
1163 "mfvsrd $rA, $XT", IIC_VecGeneral,
1164 [(set i64:$rA, (PPCmfvsr f64:$XT))]>,
1165 Requires<[In64BitMode]>;
1166 def MFVSRWZ : XX1_RS6_RD5_XO<31, 115, (outs gprc:$rA), (ins vsfrc:$XT),
1167 "mfvsrwz $rA, $XT", IIC_VecGeneral,
1168 [(set i32:$rA, (PPCmfvsr f64:$XT))]>;
1169 def MTVSRD : XX1_RS6_RD5_XO<31, 179, (outs vsfrc:$XT), (ins g8rc:$rA),
1170 "mtvsrd $XT, $rA", IIC_VecGeneral,
1171 [(set f64:$XT, (PPCmtvsra i64:$rA))]>,
1172 Requires<[In64BitMode]>;
1173 def MTVSRWA : XX1_RS6_RD5_XO<31, 211, (outs vsfrc:$XT), (ins gprc:$rA),
1174 "mtvsrwa $XT, $rA", IIC_VecGeneral,
1175 [(set f64:$XT, (PPCmtvsra i32:$rA))]>;
1176 def MTVSRWZ : XX1_RS6_RD5_XO<31, 243, (outs vsfrc:$XT), (ins gprc:$rA),
1177 "mtvsrwz $XT, $rA", IIC_VecGeneral,
1178 [(set f64:$XT, (PPCmtvsrz i32:$rA))]>;
Nemanja Ivanovicc38b5312015-04-11 10:40:42 +00001179} // HasDirectMove, HasVSX